blob: 5a0dfca88668fd921fcadaf464e4d1677c426d88 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080059 PIPE_C,
60 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070061};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070063
Paulo Zanonia5c961d2012-10-24 15:59:34 -020064enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
Jesse Barnes80824002009-09-10 15:28:06 -070072enum plane {
73 PLANE_A = 0,
74 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080075 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070076};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080078
Ville Syrjälä06da8da2013-04-17 17:48:51 +030079#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
Eugeni Dodonov2b139522012-03-29 12:32:22 -030081enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
Paulo Zanonib97186f2013-05-03 12:15:36 -030091enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102};
103
104#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
Egbert Eich1d843f92013-02-25 12:06:49 -0500109enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120};
121
Chris Wilson2a2d5482012-12-03 11:49:06 +0000122#define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700128
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700129#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800130
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200131#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100135struct intel_pch_pll {
136 int refcount; /* count of number of CRTCs sharing this PLL */
137 int active; /* count of number of active CRTCs (i.e. DPMS on) */
138 bool on; /* is the PLL actually active? Disabled during modeset */
139 int pll_reg;
140 int fp0_reg;
141 int fp1_reg;
142};
143#define I915_NUM_PLLS 2
144
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100145/* Used by dp and fdi links */
146struct intel_link_m_n {
147 uint32_t tu;
148 uint32_t gmch_m;
149 uint32_t gmch_n;
150 uint32_t link_m;
151 uint32_t link_n;
152};
153
154void intel_link_compute_m_n(int bpp, int nlanes,
155 int pixel_clock, int link_clock,
156 struct intel_link_m_n *m_n);
157
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300158struct intel_ddi_plls {
159 int spll_refcount;
160 int wrpll1_refcount;
161 int wrpll2_refcount;
162};
163
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164/* Interface history:
165 *
166 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100167 * 1.2: Add Power Management
168 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100169 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000170 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000171 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
172 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 */
174#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000175#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176#define DRIVER_PATCHLEVEL 0
177
Eric Anholt673a3942008-07-30 12:06:12 -0700178#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +0100179#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100180#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700181
Dave Airlie71acb5e2008-12-30 20:31:46 +1000182#define I915_GEM_PHYS_CURSOR_0 1
183#define I915_GEM_PHYS_CURSOR_1 2
184#define I915_GEM_PHYS_OVERLAY_REGS 3
185#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
186
187struct drm_i915_gem_phys_object {
188 int id;
189 struct page **page_list;
190 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000191 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000192};
193
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700194struct opregion_header;
195struct opregion_acpi;
196struct opregion_swsci;
197struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800198struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700199
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100200struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700201 struct opregion_header __iomem *header;
202 struct opregion_acpi __iomem *acpi;
203 struct opregion_swsci __iomem *swsci;
204 struct opregion_asle __iomem *asle;
205 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000206 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100207};
Chris Wilson44834a62010-08-19 16:09:23 +0100208#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100209
Chris Wilson6ef3d422010-08-04 20:26:07 +0100210struct intel_overlay;
211struct intel_overlay_error_state;
212
Dave Airlie7c1c2872008-11-28 14:22:24 +1000213struct drm_i915_master_private {
214 drm_local_map_t *sarea;
215 struct _drm_i915_sarea *sarea_priv;
216};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800217#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300218#define I915_MAX_NUM_FENCES 32
219/* 32 fences + sign bit for FENCE_REG_NONE */
220#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800221
222struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200223 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000224 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100225 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800226};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000227
yakui_zhao9b9d1722009-05-31 17:17:17 +0800228struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100229 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800230 u8 dvo_port;
231 u8 slave_addr;
232 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100233 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400234 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800235};
236
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000237struct intel_display_error_state;
238
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700239struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200240 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700241 u32 eir;
242 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700243 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700244 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000245 u32 derrmr;
246 u32 forcewake;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700247 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800248 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100249 u32 tail[I915_NUM_RINGS];
250 u32 head[I915_NUM_RINGS];
Chris Wilson0f3b6842013-01-15 12:05:55 +0000251 u32 ctl[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100252 u32 ipeir[I915_NUM_RINGS];
253 u32 ipehr[I915_NUM_RINGS];
254 u32 instdone[I915_NUM_RINGS];
255 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100256 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000257 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100258 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100259 /* our own tracking of ring head and tail */
260 u32 cpu_ring_head[I915_NUM_RINGS];
261 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100262 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700263 u32 err_int; /* gen7 */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100264 u32 instpm[I915_NUM_RINGS];
265 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700266 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100267 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000268 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100269 u32 fault_reg[I915_NUM_RINGS];
270 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100271 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200272 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700273 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000274 struct drm_i915_error_ring {
275 struct drm_i915_error_object {
276 int page_count;
277 u32 gtt_offset;
278 u32 *pages[0];
Ben Widawsky8c123e52013-03-04 17:00:29 -0800279 } *ringbuffer, *batchbuffer, *ctx;
Chris Wilson52d39a22012-02-15 11:25:37 +0000280 struct drm_i915_error_request {
281 long jiffies;
282 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000283 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000284 } *requests;
285 int num_requests;
286 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000287 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000288 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000289 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100290 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000291 u32 gtt_offset;
292 u32 read_domains;
293 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200294 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000295 s32 pinned:2;
296 u32 tiling:2;
297 u32 dirty:1;
298 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100299 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700300 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000301 } *active_bo, *pinned_bo;
302 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100303 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000304 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700305};
306
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100307struct intel_crtc_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100308struct intel_crtc;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100309
Jesse Barnese70236a2009-09-21 10:42:27 -0700310struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400311 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700312 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
313 void (*disable_fbc)(struct drm_device *dev);
314 int (*get_display_clock_speed)(struct drm_device *dev);
315 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000316 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800317 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
318 uint32_t sprite_width, int pixel_size);
Daniel Vetter47fab732012-10-26 10:58:18 +0200319 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100320 /* Returns the active state of the crtc, and if the crtc is active,
321 * fills out the pipe-config with the hw state. */
322 bool (*get_pipe_config)(struct intel_crtc *,
323 struct intel_crtc_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700324 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700325 int x, int y,
326 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200327 void (*crtc_enable)(struct drm_crtc *crtc);
328 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100329 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800330 void (*write_eld)(struct drm_connector *connector,
331 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700332 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700333 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700334 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
335 struct drm_framebuffer *fb,
336 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700337 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
338 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100339 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700340 /* clock updates for mode set */
341 /* cursor updates */
342 /* render clock increase/decrease */
343 /* display clock increase/decrease */
344 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700345};
346
Chris Wilson990bbda2012-07-02 11:51:02 -0300347struct drm_i915_gt_funcs {
348 void (*force_wake_get)(struct drm_i915_private *dev_priv);
349 void (*force_wake_put)(struct drm_i915_private *dev_priv);
350};
351
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100352#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
353 func(is_mobile) sep \
354 func(is_i85x) sep \
355 func(is_i915g) sep \
356 func(is_i945gm) sep \
357 func(is_g33) sep \
358 func(need_gfx_hws) sep \
359 func(is_g4x) sep \
360 func(is_pineview) sep \
361 func(is_broadwater) sep \
362 func(is_crestline) sep \
363 func(is_ivybridge) sep \
364 func(is_valleyview) sep \
365 func(is_haswell) sep \
366 func(has_force_wake) sep \
367 func(has_fbc) sep \
368 func(has_pipe_cxsr) sep \
369 func(has_hotplug) sep \
370 func(cursor_needs_physical) sep \
371 func(has_overlay) sep \
372 func(overlay_needs_physical) sep \
373 func(supports_tv) sep \
374 func(has_bsd_ring) sep \
375 func(has_blt_ring) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100376 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100377 func(has_ddi) sep \
378 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200379
Damien Lespiaua587f772013-04-22 18:40:38 +0100380#define DEFINE_FLAG(name) u8 name:1
381#define SEP_SEMICOLON ;
382
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500383struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200384 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700385 u8 num_pipes:3;
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100386 u8 gen;
Damien Lespiaua587f772013-04-22 18:40:38 +0100387 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500388};
389
Damien Lespiaua587f772013-04-22 18:40:38 +0100390#undef DEFINE_FLAG
391#undef SEP_SEMICOLON
392
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800393enum i915_cache_level {
394 I915_CACHE_NONE = 0,
395 I915_CACHE_LLC,
396 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
397};
398
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700399typedef uint32_t gen6_gtt_pte_t;
400
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800401/* The Graphics Translation Table is the way in which GEN hardware translates a
402 * Graphics Virtual Address into a Physical Address. In addition to the normal
403 * collateral associated with any va->pa translations GEN hardware also has a
404 * portion of the GTT which can be mapped by the CPU and remain both coherent
405 * and correct (in cases like swizzling). That region is referred to as GMADR in
406 * the spec.
407 */
408struct i915_gtt {
409 unsigned long start; /* Start offset of used GTT */
410 size_t total; /* Total size GTT can map */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800411 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800412
413 unsigned long mappable_end; /* End offset that we can CPU map */
414 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
415 phys_addr_t mappable_base; /* PA of our GMADR */
416
417 /** "Graphics Stolen Memory" holds the global PTEs */
418 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800419
420 bool do_idle_maps;
Ben Widawsky9c61a322013-01-18 12:30:32 -0800421 dma_addr_t scratch_page_dma;
422 struct page *scratch_page;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800423
424 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800425 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800426 size_t *stolen, phys_addr_t *mappable_base,
427 unsigned long *mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -0800428 void (*gtt_remove)(struct drm_device *dev);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800429 void (*gtt_clear_range)(struct drm_device *dev,
430 unsigned int first_entry,
431 unsigned int num_entries);
432 void (*gtt_insert_entries)(struct drm_device *dev,
433 struct sg_table *st,
434 unsigned int pg_start,
435 enum i915_cache_level cache_level);
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700436 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
437 dma_addr_t addr,
438 enum i915_cache_level level);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800439};
Ben Widawskya54c0c22013-01-24 14:45:00 -0800440#define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800441
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100442#define I915_PPGTT_PD_ENTRIES 512
443#define I915_PPGTT_PT_ENTRIES 1024
444struct i915_hw_ppgtt {
Ben Widawsky8f2c59f2012-09-24 08:55:51 -0700445 struct drm_device *dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100446 unsigned num_pd_entries;
447 struct page **pt_pages;
448 uint32_t pd_offset;
449 dma_addr_t *pt_dma_addr;
450 dma_addr_t scratch_page_dma_addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800451
452 /* pte functions, mirroring the interface of the global gtt. */
453 void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
454 unsigned int first_entry,
455 unsigned int num_entries);
456 void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
457 struct sg_table *st,
458 unsigned int pg_start,
459 enum i915_cache_level cache_level);
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700460 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
461 dma_addr_t addr,
462 enum i915_cache_level level);
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700463 int (*enable)(struct drm_device *dev);
Daniel Vetter3440d262013-01-24 13:49:56 -0800464 void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100465};
466
Ben Widawsky40521052012-06-04 14:42:43 -0700467
468/* This must match up with the value previously used for execbuf2.rsvd1. */
469#define DEFAULT_CONTEXT_ID 0
470struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300471 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700472 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700473 bool is_initialized;
Ben Widawsky40521052012-06-04 14:42:43 -0700474 struct drm_i915_file_private *file_priv;
475 struct intel_ring_buffer *ring;
476 struct drm_i915_gem_object *obj;
477};
478
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800479enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100480 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800481 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
482 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
483 FBC_MODE_TOO_LARGE, /* mode too large for compression */
484 FBC_BAD_PLANE, /* fbc not supported on plane */
485 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700486 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700487 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800488};
489
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800490enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300491 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800492 PCH_IBX, /* Ibexpeak PCH */
493 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300494 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700495 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800496};
497
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200498enum intel_sbi_destination {
499 SBI_ICLK,
500 SBI_MPHY,
501};
502
Jesse Barnesb690e962010-07-19 13:53:12 -0700503#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700504#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100505#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700506
Dave Airlie8be48d92010-03-30 05:34:14 +0000507struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100508struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000509
Daniel Vetterc2b91522012-02-14 22:37:19 +0100510struct intel_gmbus {
511 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000512 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100513 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100514 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100515 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100516 struct drm_i915_private *dev_priv;
517};
518
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100519struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000520 u8 saveLBB;
521 u32 saveDSPACNTR;
522 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000523 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000524 u32 savePIPEACONF;
525 u32 savePIPEBCONF;
526 u32 savePIPEASRC;
527 u32 savePIPEBSRC;
528 u32 saveFPA0;
529 u32 saveFPA1;
530 u32 saveDPLL_A;
531 u32 saveDPLL_A_MD;
532 u32 saveHTOTAL_A;
533 u32 saveHBLANK_A;
534 u32 saveHSYNC_A;
535 u32 saveVTOTAL_A;
536 u32 saveVBLANK_A;
537 u32 saveVSYNC_A;
538 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000539 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800540 u32 saveTRANS_HTOTAL_A;
541 u32 saveTRANS_HBLANK_A;
542 u32 saveTRANS_HSYNC_A;
543 u32 saveTRANS_VTOTAL_A;
544 u32 saveTRANS_VBLANK_A;
545 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000546 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000547 u32 saveDSPASTRIDE;
548 u32 saveDSPASIZE;
549 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700550 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000551 u32 saveDSPASURF;
552 u32 saveDSPATILEOFF;
553 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700554 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000555 u32 saveBLC_PWM_CTL;
556 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800557 u32 saveBLC_CPU_PWM_CTL;
558 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000559 u32 saveFPB0;
560 u32 saveFPB1;
561 u32 saveDPLL_B;
562 u32 saveDPLL_B_MD;
563 u32 saveHTOTAL_B;
564 u32 saveHBLANK_B;
565 u32 saveHSYNC_B;
566 u32 saveVTOTAL_B;
567 u32 saveVBLANK_B;
568 u32 saveVSYNC_B;
569 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000570 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800571 u32 saveTRANS_HTOTAL_B;
572 u32 saveTRANS_HBLANK_B;
573 u32 saveTRANS_HSYNC_B;
574 u32 saveTRANS_VTOTAL_B;
575 u32 saveTRANS_VBLANK_B;
576 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000577 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000578 u32 saveDSPBSTRIDE;
579 u32 saveDSPBSIZE;
580 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700581 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000582 u32 saveDSPBSURF;
583 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700584 u32 saveVGA0;
585 u32 saveVGA1;
586 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000587 u32 saveVGACNTRL;
588 u32 saveADPA;
589 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700590 u32 savePP_ON_DELAYS;
591 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000592 u32 saveDVOA;
593 u32 saveDVOB;
594 u32 saveDVOC;
595 u32 savePP_ON;
596 u32 savePP_OFF;
597 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700598 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000599 u32 savePFIT_CONTROL;
600 u32 save_palette_a[256];
601 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700602 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000603 u32 saveFBC_CFB_BASE;
604 u32 saveFBC_LL_BASE;
605 u32 saveFBC_CONTROL;
606 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000607 u32 saveIER;
608 u32 saveIIR;
609 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800610 u32 saveDEIER;
611 u32 saveDEIMR;
612 u32 saveGTIER;
613 u32 saveGTIMR;
614 u32 saveFDI_RXA_IMR;
615 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800616 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800617 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000618 u32 saveSWF0[16];
619 u32 saveSWF1[16];
620 u32 saveSWF2[3];
621 u8 saveMSR;
622 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800623 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000624 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000625 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000626 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000627 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200628 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000629 u32 saveCURACNTR;
630 u32 saveCURAPOS;
631 u32 saveCURABASE;
632 u32 saveCURBCNTR;
633 u32 saveCURBPOS;
634 u32 saveCURBBASE;
635 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700636 u32 saveDP_B;
637 u32 saveDP_C;
638 u32 saveDP_D;
639 u32 savePIPEA_GMCH_DATA_M;
640 u32 savePIPEB_GMCH_DATA_M;
641 u32 savePIPEA_GMCH_DATA_N;
642 u32 savePIPEB_GMCH_DATA_N;
643 u32 savePIPEA_DP_LINK_M;
644 u32 savePIPEB_DP_LINK_M;
645 u32 savePIPEA_DP_LINK_N;
646 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800647 u32 saveFDI_RXA_CTL;
648 u32 saveFDI_TXA_CTL;
649 u32 saveFDI_RXB_CTL;
650 u32 saveFDI_TXB_CTL;
651 u32 savePFA_CTL_1;
652 u32 savePFB_CTL_1;
653 u32 savePFA_WIN_SZ;
654 u32 savePFB_WIN_SZ;
655 u32 savePFA_WIN_POS;
656 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000657 u32 savePCH_DREF_CONTROL;
658 u32 saveDISP_ARB_CTL;
659 u32 savePIPEA_DATA_M1;
660 u32 savePIPEA_DATA_N1;
661 u32 savePIPEA_LINK_M1;
662 u32 savePIPEA_LINK_N1;
663 u32 savePIPEB_DATA_M1;
664 u32 savePIPEB_DATA_N1;
665 u32 savePIPEB_LINK_M1;
666 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000667 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400668 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100669};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100670
671struct intel_gen6_power_mgmt {
672 struct work_struct work;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700673 struct delayed_work vlv_work;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100674 u32 pm_iir;
675 /* lock - irqsave spinlock that protectects the work_struct and
676 * pm_iir. */
677 spinlock_t lock;
678
679 /* The below variables an all the rps hw state are protected by
680 * dev->struct mutext. */
681 u8 cur_delay;
682 u8 min_delay;
683 u8 max_delay;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700684 u8 rpe_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700685 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700686
687 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700688
689 /*
690 * Protects RPS/RC6 register access and PCU communication.
691 * Must be taken after struct_mutex if nested.
692 */
693 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100694};
695
Daniel Vetter1a240d42012-11-29 22:18:51 +0100696/* defined intel_pm.c */
697extern spinlock_t mchdev_lock;
698
Daniel Vetterc85aa882012-11-02 19:55:03 +0100699struct intel_ilk_power_mgmt {
700 u8 cur_delay;
701 u8 min_delay;
702 u8 max_delay;
703 u8 fmax;
704 u8 fstart;
705
706 u64 last_count1;
707 unsigned long last_time1;
708 unsigned long chipset_power;
709 u64 last_count2;
710 struct timespec last_time2;
711 unsigned long gfx_power;
712 u8 corr;
713
714 int c_m;
715 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100716
717 struct drm_i915_gem_object *pwrctx;
718 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100719};
720
Daniel Vetter231f42a2012-11-02 19:55:05 +0100721struct i915_dri1_state {
722 unsigned allow_batchbuffer : 1;
723 u32 __iomem *gfx_hws_cpu_addr;
724
725 unsigned int cpp;
726 int back_offset;
727 int front_offset;
728 int current_page;
729 int page_flipping;
730
731 uint32_t counter;
732};
733
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100734struct intel_l3_parity {
735 u32 *remap_info;
736 struct work_struct error_work;
737};
738
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100739struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100740 /** Memory allocator for GTT stolen memory */
741 struct drm_mm stolen;
742 /** Memory allocator for GTT */
743 struct drm_mm gtt_space;
744 /** List of all objects in gtt_space. Used to restore gtt
745 * mappings on resume */
746 struct list_head bound_list;
747 /**
748 * List of objects which are not bound to the GTT (thus
749 * are idle and not used by the GPU) but still have
750 * (presumably uncached) pages still attached.
751 */
752 struct list_head unbound_list;
753
754 /** Usable portion of the GTT for GEM */
755 unsigned long stolen_base; /* limited to low memory (32-bit) */
756
757 int gtt_mtrr;
758
759 /** PPGTT used for aliasing the PPGTT with the GTT */
760 struct i915_hw_ppgtt *aliasing_ppgtt;
761
762 struct shrinker inactive_shrinker;
763 bool shrinker_no_lock_stealing;
764
765 /**
766 * List of objects currently involved in rendering.
767 *
768 * Includes buffers having the contents of their GPU caches
769 * flushed, not necessarily primitives. last_rendering_seqno
770 * represents when the rendering involved will be completed.
771 *
772 * A reference is held on the buffer while on this list.
773 */
774 struct list_head active_list;
775
776 /**
777 * LRU list of objects which are not in the ringbuffer and
778 * are ready to unbind, but are still in the GTT.
779 *
780 * last_rendering_seqno is 0 while an object is in this list.
781 *
782 * A reference is not held on the buffer while on this list,
783 * as merely being GTT-bound shouldn't prevent its being
784 * freed, and we'll pull it off the list in the free path.
785 */
786 struct list_head inactive_list;
787
788 /** LRU list of objects with fence regs on them. */
789 struct list_head fence_list;
790
791 /**
792 * We leave the user IRQ off as much as possible,
793 * but this means that requests will finish and never
794 * be retired once the system goes idle. Set a timer to
795 * fire periodically while the ring is running. When it
796 * fires, go retire requests.
797 */
798 struct delayed_work retire_work;
799
800 /**
801 * Are we in a non-interruptible section of code like
802 * modesetting?
803 */
804 bool interruptible;
805
806 /**
807 * Flag if the X Server, and thus DRM, is not currently in
808 * control of the device.
809 *
810 * This is set between LeaveVT and EnterVT. It needs to be
811 * replaced with a semaphore. It also needs to be
812 * transitioned away from for kernel modesetting.
813 */
814 int suspended;
815
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100816 /** Bit 6 swizzling required for X tiling */
817 uint32_t bit_6_swizzle_x;
818 /** Bit 6 swizzling required for Y tiling */
819 uint32_t bit_6_swizzle_y;
820
821 /* storage for physical objects */
822 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
823
824 /* accounting, useful for userland debugging */
825 size_t object_memory;
826 u32 object_count;
827};
828
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300829struct drm_i915_error_state_buf {
830 unsigned bytes;
831 unsigned size;
832 int err;
833 u8 *buf;
834 loff_t start;
835 loff_t pos;
836};
837
Daniel Vetter99584db2012-11-14 17:14:04 +0100838struct i915_gpu_error {
839 /* For hangcheck timer */
840#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
841#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
842 struct timer_list hangcheck_timer;
843 int hangcheck_count;
844 uint32_t last_acthd[I915_NUM_RINGS];
845 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
846
847 /* For reset and error_state handling. */
848 spinlock_t lock;
849 /* Protected by the above dev->gpu_error.lock. */
850 struct drm_i915_error_state *first_error;
851 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +0100852
853 unsigned long last_reset;
854
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100855 /**
Daniel Vetterf69061b2012-12-06 09:01:42 +0100856 * State variable and reset counter controlling the reset flow
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100857 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100858 * Upper bits are for the reset counter. This counter is used by the
859 * wait_seqno code to race-free noticed that a reset event happened and
860 * that it needs to restart the entire ioctl (since most likely the
861 * seqno it waited for won't ever signal anytime soon).
862 *
863 * This is important for lock-free wait paths, where no contended lock
864 * naturally enforces the correct ordering between the bail-out of the
865 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100866 *
867 * Lowest bit controls the reset state machine: Set means a reset is in
868 * progress. This state will (presuming we don't have any bugs) decay
869 * into either unset (successful reset) or the special WEDGED value (hw
870 * terminally sour). All waiters on the reset_queue will be woken when
871 * that happens.
872 */
873 atomic_t reset_counter;
874
875 /**
876 * Special values/flags for reset_counter
877 *
878 * Note that the code relies on
879 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
880 * being true.
881 */
882#define I915_RESET_IN_PROGRESS_FLAG 1
883#define I915_WEDGED 0xffffffff
884
885 /**
886 * Waitqueue to signal when the reset has completed. Used by clients
887 * that wait for dev_priv->mm.wedged to settle.
888 */
889 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +0100890
Daniel Vetter99584db2012-11-14 17:14:04 +0100891 /* For gpu hang simulation. */
892 unsigned int stop_rings;
893};
894
Zhang Ruib8efb172013-02-05 15:41:53 +0800895enum modeset_restore {
896 MODESET_ON_LID_OPEN,
897 MODESET_DONE,
898 MODESET_SUSPENDED,
899};
900
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300901struct intel_vbt_data {
902 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
903 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
904
905 /* Feature bits */
906 unsigned int int_tv_support:1;
907 unsigned int lvds_dither:1;
908 unsigned int lvds_vbt:1;
909 unsigned int int_crt_support:1;
910 unsigned int lvds_use_ssc:1;
911 unsigned int display_clock_mode:1;
912 unsigned int fdi_rx_polarity_inverted:1;
913 int lvds_ssc_freq;
914 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
915
916 /* eDP */
917 int edp_rate;
918 int edp_lanes;
919 int edp_preemphasis;
920 int edp_vswing;
921 bool edp_initialized;
922 bool edp_support;
923 int edp_bpp;
924 struct edp_power_seq edp_pps;
925
926 int crt_ddc_pin;
927
928 int child_dev_num;
929 struct child_device_config *child_dev;
930};
931
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100932typedef struct drm_i915_private {
933 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +0000934 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100935
936 const struct intel_device_info *info;
937
938 int relative_constants_mode;
939
940 void __iomem *regs;
941
942 struct drm_i915_gt_funcs gt;
943 /** gt_fifo_count and the subsequent register write are synchronized
944 * with dev->struct_mutex. */
945 unsigned gt_fifo_count;
946 /** forcewake_count is protected by gt_lock */
947 unsigned forcewake_count;
948 /** gt_lock is also taken in irq contexts. */
Luis R. Rodriguez99057c82012-11-29 12:45:06 -0800949 spinlock_t gt_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100950
951 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
952
Daniel Vetter28c70f12012-12-01 13:53:45 +0100953
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100954 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
955 * controller on different i2c buses. */
956 struct mutex gmbus_mutex;
957
958 /**
959 * Base address of the gmbus and gpio block.
960 */
961 uint32_t gpio_mmio_base;
962
Daniel Vetter28c70f12012-12-01 13:53:45 +0100963 wait_queue_head_t gmbus_wait_queue;
964
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100965 struct pci_dev *bridge_dev;
966 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200967 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100968
969 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100970 struct resource mch_res;
971
972 atomic_t irq_received;
973
974 /* protects the irq masks */
975 spinlock_t irq_lock;
976
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100977 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
978 struct pm_qos_request pm_qos;
979
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100980 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +0100981 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100982
983 /** Cached value of IMR to avoid reads in updating the bitfield */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100984 u32 irq_mask;
985 u32 gt_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100986
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100987 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100988 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +0200989 struct {
990 unsigned long hpd_last_jiffies;
991 int hpd_cnt;
992 enum {
993 HPD_ENABLED = 0,
994 HPD_DISABLED = 1,
995 HPD_MARK_DISABLED = 2
996 } hpd_mark;
997 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +0200998 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +0200999 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001000
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001001 int num_pch_pll;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001002 int num_plane;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001003
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001004 unsigned long cfb_size;
1005 unsigned int cfb_fb;
1006 enum plane cfb_plane;
1007 int cfb_y;
1008 struct intel_fbc_work *fbc_work;
1009
1010 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001011 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001012
1013 /* overlay */
1014 struct intel_overlay *overlay;
Ville Syrjälä2c6602d2013-02-08 23:13:35 +02001015 unsigned int sprite_scaling_enabled;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001016
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001017 /* backlight */
1018 struct {
1019 int level;
1020 bool enabled;
Jani Nikula8ba2d182013-04-12 15:18:37 +03001021 spinlock_t lock; /* bl registers and the above bl fields */
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001022 struct backlight_device *device;
1023 } backlight;
1024
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001025 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001026 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1027 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001028 bool no_aux_handshake;
1029
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001030 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1031 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1032 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1033
1034 unsigned int fsb_freq, mem_freq, is_ddr3;
1035
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001036 struct workqueue_struct *wq;
1037
1038 /* Display functions */
1039 struct drm_i915_display_funcs display;
1040
1041 /* PCH chipset type */
1042 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001043 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001044
1045 unsigned long quirks;
1046
Zhang Ruib8efb172013-02-05 15:41:53 +08001047 enum modeset_restore modeset_restore;
1048 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001049
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001050 struct i915_gtt gtt;
1051
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001052 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001053
Daniel Vetter87813422012-05-02 11:49:32 +02001054 /* Kernel Modesetting */
1055
yakui_zhao9b9d1722009-05-31 17:17:17 +08001056 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001057
Jesse Barnes27f82272011-09-02 12:54:37 -07001058 struct drm_crtc *plane_to_crtc_mapping[3];
1059 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001060 wait_queue_head_t pending_flip_queue;
1061
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001062 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001063 struct intel_ddi_plls ddi_plls;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001064
Jesse Barnes652c3932009-08-17 13:31:43 -07001065 /* Reclocking support */
1066 bool render_reclock_avail;
1067 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001068 /* indicates the reduced downclock for LVDS*/
1069 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001070 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001071
Zhenyu Wangc48044112009-12-17 14:48:43 +08001072 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001073
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001074 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001075
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001076 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001077 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001078
Daniel Vetter20e4d402012-08-08 23:35:39 +02001079 /* ilk-only ips/rps state. Everything in here is protected by the global
1080 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001081 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001082
1083 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +00001084
Jesse Barnes20bf3772010-04-21 11:39:22 -07001085 struct drm_mm_node *compressed_fb;
1086 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -07001087
Daniel Vetter99584db2012-11-14 17:14:04 +01001088 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001089
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001090 struct drm_i915_gem_object *vlv_pctx;
1091
Dave Airlie8be48d92010-03-30 05:34:14 +00001092 /* list of fbdev register on this device */
1093 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +00001094
Jesse Barnes073f34d2012-11-02 11:13:59 -07001095 /*
1096 * The console may be contended at resume, but we don't
1097 * want it to block on it.
1098 */
1099 struct work_struct console_resume_work;
1100
Chris Wilsone953fd72011-02-21 22:23:52 +00001101 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001102 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001103
Ben Widawsky254f9652012-06-04 14:42:42 -07001104 bool hw_contexts_disabled;
1105 uint32_t hw_context_size;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001106
Damien Lespiau3e683202012-12-11 18:48:29 +00001107 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001108
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001109 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001110
1111 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1112 * here! */
1113 struct i915_dri1_state dri1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114} drm_i915_private_t;
1115
Chris Wilsonb4519512012-05-11 14:29:30 +01001116/* Iterate over initialised rings */
1117#define for_each_ring(ring__, dev_priv__, i__) \
1118 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1119 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1120
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001121enum hdmi_force_audio {
1122 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1123 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1124 HDMI_AUDIO_AUTO, /* trust EDID */
1125 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1126};
1127
Chris Wilsoned2f3452012-11-15 11:32:19 +00001128#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
1129
Chris Wilson37e680a2012-06-07 15:38:42 +01001130struct drm_i915_gem_object_ops {
1131 /* Interface between the GEM object and its backing storage.
1132 * get_pages() is called once prior to the use of the associated set
1133 * of pages before to binding them into the GTT, and put_pages() is
1134 * called after we no longer need them. As we expect there to be
1135 * associated cost with migrating pages between the backing storage
1136 * and making them available for the GPU (e.g. clflush), we may hold
1137 * onto the pages after they are no longer referenced by the GPU
1138 * in case they may be used again shortly (for example migrating the
1139 * pages to a different memory domain within the GTT). put_pages()
1140 * will therefore most likely be called when the object itself is
1141 * being released or under memory pressure (where we attempt to
1142 * reap pages for the shrinker).
1143 */
1144 int (*get_pages)(struct drm_i915_gem_object *);
1145 void (*put_pages)(struct drm_i915_gem_object *);
1146};
1147
Eric Anholt673a3942008-07-30 12:06:12 -07001148struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001149 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001150
Chris Wilson37e680a2012-06-07 15:38:42 +01001151 const struct drm_i915_gem_object_ops *ops;
1152
Eric Anholt673a3942008-07-30 12:06:12 -07001153 /** Current space allocated to this object in the GTT, if any. */
1154 struct drm_mm_node *gtt_space;
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001155 /** Stolen memory for this object, instead of being backed by shmem. */
1156 struct drm_mm_node *stolen;
Daniel Vetter93a37f22010-11-05 20:24:53 +01001157 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001158
Chris Wilson65ce3022012-07-20 12:41:02 +01001159 /** This object's place on the active/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +01001160 struct list_head ring_list;
1161 struct list_head mm_list;
Chris Wilson432e58e2010-11-25 19:32:06 +00001162 /** This object's place in the batchbuffer or on the eviction list */
1163 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001164
1165 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001166 * This is set if the object is on the active lists (has pending
1167 * rendering and so a non-zero seqno), and is not set if it i s on
1168 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001169 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001170 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001171
1172 /**
1173 * This is set if the object has been written to since last bound
1174 * to the GTT
1175 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001176 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001177
1178 /**
1179 * Fence register bits (if any) for this object. Will be set
1180 * as needed when mapped into the GTT.
1181 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001182 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001183 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001184
1185 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001186 * Advice: are the backing pages purgeable?
1187 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001188 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001189
1190 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001191 * Current tiling mode for the object.
1192 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001193 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001194 /**
1195 * Whether the tiling parameters for the currently associated fence
1196 * register have changed. Note that for the purposes of tracking
1197 * tiling changes we also treat the unfenced register, the register
1198 * slot that the object occupies whilst it executes a fenced
1199 * command (such as BLT on gen2/3), as a "fence".
1200 */
1201 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001202
1203 /** How many users have pinned this object in GTT space. The following
1204 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1205 * (via user_pin_count), execbuffer (objects are not allowed multiple
1206 * times for the same batchbuffer), and the framebuffer code. When
1207 * switching/pageflipping, the framebuffer code has at most two buffers
1208 * pinned per crtc.
1209 *
1210 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1211 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001212 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +02001213#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -07001214
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001215 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001216 * Is the object at the current location in the gtt mappable and
1217 * fenceable? Used to avoid costly recalculations.
1218 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001219 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001220
1221 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001222 * Whether the current gtt mapping needs to be mappable (and isn't just
1223 * mappable by accident). Track pin and fault separate for a more
1224 * accurate mappable working set.
1225 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001226 unsigned int fault_mappable:1;
1227 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001228
Chris Wilsoncaea7472010-11-12 13:53:37 +00001229 /*
1230 * Is the GPU currently using a fence to access this buffer,
1231 */
1232 unsigned int pending_fenced_gpu_access:1;
1233 unsigned int fenced_gpu_access:1;
1234
Chris Wilson93dfb402011-03-29 16:59:50 -07001235 unsigned int cache_level:2;
1236
Daniel Vetter7bddb012012-02-09 17:15:47 +01001237 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001238 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001239 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001240
Chris Wilson9da3da62012-06-01 15:20:22 +01001241 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001242 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001243
Daniel Vetter1286ff72012-05-10 15:25:09 +02001244 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001245 void *dma_buf_vmapping;
1246 int vmapping_count;
1247
Daniel Vetter185cbcb2010-11-06 12:12:35 +01001248 /**
Chris Wilson67731b82010-12-08 10:38:14 +00001249 * Used for performing relocations during execbuffer insertion.
1250 */
1251 struct hlist_node exec_node;
1252 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +00001253 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +00001254
1255 /**
Eric Anholt673a3942008-07-30 12:06:12 -07001256 * Current offset of the object in GTT space.
1257 *
1258 * This is the same as gtt_space->start
1259 */
1260 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001261
Chris Wilsoncaea7472010-11-12 13:53:37 +00001262 struct intel_ring_buffer *ring;
1263
Chris Wilson1c293ea2012-04-17 15:31:27 +01001264 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001265 uint32_t last_read_seqno;
1266 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001267 /** Breadcrumb of last fenced GPU access to the buffer. */
1268 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001269
Daniel Vetter778c3542010-05-13 11:49:44 +02001270 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001271 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001272
Eric Anholt280b7132009-03-12 16:56:27 -07001273 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001274 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001275
Jesse Barnes79e53942008-11-07 14:24:08 -08001276 /** User space pin count and filp owning the pin */
1277 uint32_t user_pin_count;
1278 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001279
1280 /** for phy allocated objects */
1281 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001282};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001283#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001284
Daniel Vetter62b8b212010-04-09 19:05:08 +00001285#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001286
Eric Anholt673a3942008-07-30 12:06:12 -07001287/**
1288 * Request queue structure.
1289 *
1290 * The request queue allows us to note sequence numbers that have been emitted
1291 * and may be associated with active buffers to be retired.
1292 *
1293 * By keeping this list, we can avoid having to do questionable
1294 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1295 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1296 */
1297struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001298 /** On Which ring this request was generated */
1299 struct intel_ring_buffer *ring;
1300
Eric Anholt673a3942008-07-30 12:06:12 -07001301 /** GEM sequence number associated with this request. */
1302 uint32_t seqno;
1303
Chris Wilsona71d8d92012-02-15 11:25:36 +00001304 /** Postion in the ringbuffer of the end of the request */
1305 u32 tail;
1306
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001307 /** Context related to this request */
1308 struct i915_hw_context *ctx;
1309
Eric Anholt673a3942008-07-30 12:06:12 -07001310 /** Time at which this request was emitted, in jiffies. */
1311 unsigned long emitted_jiffies;
1312
Eric Anholtb9624422009-06-03 07:27:35 +00001313 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001314 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001315
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001316 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001317 /** file_priv list entry for this request */
1318 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001319};
1320
1321struct drm_i915_file_private {
1322 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001323 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001324 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001325 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001326 struct idr context_idr;
Eric Anholt673a3942008-07-30 12:06:12 -07001327};
1328
Zou Nan haicae58522010-11-09 17:17:32 +08001329#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1330
1331#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1332#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1333#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1334#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1335#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1336#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1337#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1338#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1339#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1340#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1341#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1342#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1343#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1344#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1345#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1346#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1347#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1348#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001349#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes8ab43972012-10-25 12:15:42 -07001350#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1351 (dev)->pci_device == 0x0152 || \
1352 (dev)->pci_device == 0x015a)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001353#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1354 (dev)->pci_device == 0x0106 || \
1355 (dev)->pci_device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001356#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001357#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001358#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonid567b072012-11-20 13:27:43 -02001359#define IS_ULT(dev) (IS_HASWELL(dev) && \
1360 ((dev)->pci_device & 0xFF00) == 0x0A00)
Zou Nan haicae58522010-11-09 17:17:32 +08001361
Jesse Barnes85436692011-04-06 12:11:14 -07001362/*
1363 * The genX designation typically refers to the render engine, so render
1364 * capability related checks should use IS_GEN, while display and other checks
1365 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1366 * chips, etc.).
1367 */
Zou Nan haicae58522010-11-09 17:17:32 +08001368#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1369#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1370#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1371#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1372#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001373#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001374
1375#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1376#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001377#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001378#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1379
Ben Widawsky254f9652012-06-04 14:42:42 -07001380#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001381#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001382
Chris Wilson05394f32010-11-08 19:18:58 +00001383#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001384#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1385
Daniel Vetterb45305f2012-12-17 16:21:27 +01001386/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1387#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1388
Zou Nan haicae58522010-11-09 17:17:32 +08001389/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1390 * rows, which changed the alignment requirements and fence programming.
1391 */
1392#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1393 IS_I915GM(dev)))
1394#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1395#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1396#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1397#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1398#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1399#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1400/* dsparb controlled by hw only */
1401#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1402
1403#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1404#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1405#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001406
Jesse Barneseceae482011-04-06 12:15:08 -07001407#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001408
Damien Lespiaudd93be52013-04-22 18:40:39 +01001409#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Paulo Zanoni86d52df2013-03-06 20:03:18 -03001410#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
Damien Lespiau30568c42013-04-22 18:40:41 +01001411#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001412
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001413#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1414#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1415#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1416#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1417#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1418#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1419
Zou Nan haicae58522010-11-09 17:17:32 +08001420#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001421#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001422#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1423#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001424#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001425#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001426
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001427#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1428
Ben Widawskyf27b9262012-07-24 20:47:32 -07001429#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001430
Ben Widawskyc8735b02012-09-07 19:43:39 -07001431#define GT_FREQUENCY_MULTIPLIER 50
1432
Chris Wilson05394f32010-11-08 19:18:58 +00001433#include "i915_trace.h"
1434
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03001435/**
1436 * RC6 is a special power stage which allows the GPU to enter an very
1437 * low-voltage mode when idle, using down to 0V while at this stage. This
1438 * stage is entered automatically when the GPU is idle when RC6 support is
1439 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1440 *
1441 * There are different RC6 modes available in Intel GPU, which differentiate
1442 * among each other with the latency required to enter and leave RC6 and
1443 * voltage consumed by the GPU in different states.
1444 *
1445 * The combination of the following flags define which states GPU is allowed
1446 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1447 * RC6pp is deepest RC6. Their support by hardware varies according to the
1448 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1449 * which brings the most power savings; deeper states save more power, but
1450 * require higher latency to switch to and wake up.
1451 */
1452#define INTEL_RC6_ENABLE (1<<0)
1453#define INTEL_RC6p_ENABLE (1<<1)
1454#define INTEL_RC6pp_ENABLE (1<<2)
1455
Eric Anholtc153f452007-09-03 12:06:45 +10001456extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001457extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001458extern unsigned int i915_fbpercrtc __always_unused;
1459extern int i915_panel_ignore_lid __read_mostly;
1460extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001461extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001462extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001463extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001464extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001465extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001466extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001467extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001468extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001469extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001470extern unsigned int i915_preliminary_hw_support __read_mostly;
Paulo Zanoni2124b722013-03-22 14:07:23 -03001471extern int i915_disable_power_well __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001472
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001473extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1474extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001475extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1476extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1477
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001479void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001480extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001481extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001482extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001483extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001484extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001485extern void i915_driver_preclose(struct drm_device *dev,
1486 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001487extern void i915_driver_postclose(struct drm_device *dev,
1488 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001489extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001490#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001491extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1492 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001493#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001494extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001495 struct drm_clip_rect *box,
1496 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001497extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001498extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001499extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1500extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1501extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1502extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1503
Jesse Barnes073f34d2012-11-02 11:13:59 -07001504extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001505
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001507void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001508void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001510extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001511extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson990bbda2012-07-02 11:51:02 -03001512extern void intel_gt_init(struct drm_device *dev);
Chris Wilson16995a92012-10-18 11:46:10 +01001513extern void intel_gt_reset(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001514
Daniel Vetter742cbee2012-04-27 15:17:39 +02001515void i915_error_state_free(struct kref *error_ref);
1516
Keith Packard7c463582008-11-04 02:03:27 -08001517void
1518i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1519
1520void
1521i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1522
Chris Wilson3bd3c932010-08-19 08:19:30 +01001523#ifdef CONFIG_DEBUG_FS
1524extern void i915_destroy_error_state(struct drm_device *dev);
1525#else
1526#define i915_destroy_error_state(x)
1527#endif
1528
Keith Packard7c463582008-11-04 02:03:27 -08001529
Eric Anholt673a3942008-07-30 12:06:12 -07001530/* i915_gem.c */
1531int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1532 struct drm_file *file_priv);
1533int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1534 struct drm_file *file_priv);
1535int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1536 struct drm_file *file_priv);
1537int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1538 struct drm_file *file_priv);
1539int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1540 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001541int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1542 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001543int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1544 struct drm_file *file_priv);
1545int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1546 struct drm_file *file_priv);
1547int i915_gem_execbuffer(struct drm_device *dev, void *data,
1548 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001549int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1550 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001551int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1552 struct drm_file *file_priv);
1553int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1554 struct drm_file *file_priv);
1555int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1556 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001557int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1558 struct drm_file *file);
1559int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1560 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001561int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1562 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001563int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1564 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001565int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1566 struct drm_file *file_priv);
1567int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1568 struct drm_file *file_priv);
1569int i915_gem_set_tiling(struct drm_device *dev, void *data,
1570 struct drm_file *file_priv);
1571int i915_gem_get_tiling(struct drm_device *dev, void *data,
1572 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001573int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1574 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001575int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1576 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001577void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001578void *i915_gem_object_alloc(struct drm_device *dev);
1579void i915_gem_object_free(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001580int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001581void i915_gem_object_init(struct drm_i915_gem_object *obj,
1582 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001583struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1584 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001585void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001586
Chris Wilson20217462010-11-23 15:26:33 +00001587int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1588 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001589 bool map_and_fenceable,
1590 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00001591void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001592int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00001593int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001594void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001595void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001596
Chris Wilson37e680a2012-06-07 15:38:42 +01001597int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001598static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1599{
Imre Deak67d5a502013-02-18 19:28:02 +02001600 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01001601
Imre Deak67d5a502013-02-18 19:28:02 +02001602 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02001603 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02001604
1605 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01001606}
Chris Wilsona5570172012-09-04 21:02:54 +01001607static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1608{
1609 BUG_ON(obj->pages == NULL);
1610 obj->pages_pin_count++;
1611}
1612static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1613{
1614 BUG_ON(obj->pages_pin_count == 0);
1615 obj->pages_pin_count--;
1616}
1617
Chris Wilson54cf91d2010-11-25 18:00:26 +00001618int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07001619int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1620 struct intel_ring_buffer *to);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001621void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001622 struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001623
Dave Airlieff72145b2011-02-07 12:16:14 +10001624int i915_gem_dumb_create(struct drm_file *file_priv,
1625 struct drm_device *dev,
1626 struct drm_mode_create_dumb *args);
1627int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1628 uint32_t handle, uint64_t *offset);
1629int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001630 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001631/**
1632 * Returns true if seq1 is later than seq2.
1633 */
1634static inline bool
1635i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1636{
1637 return (int32_t)(seq1 - seq2) >= 0;
1638}
1639
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001640int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1641int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01001642int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001643int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001644
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001645static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001646i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1647{
1648 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1649 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1650 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001651 return true;
1652 } else
1653 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001654}
1655
1656static inline void
1657i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1658{
1659 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1660 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1661 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1662 }
1663}
1664
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001665void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001666void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01001667int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001668 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001669static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1670{
1671 return unlikely(atomic_read(&error->reset_counter)
1672 & I915_RESET_IN_PROGRESS_FLAG);
1673}
1674
1675static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1676{
1677 return atomic_read(&error->reset_counter) == I915_WEDGED;
1678}
Chris Wilsona71d8d92012-02-15 11:25:36 +00001679
Chris Wilson069efc12010-09-30 16:53:18 +01001680void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001681void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001682int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1683 uint32_t read_domains,
1684 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001685int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01001686int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001687int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyb9524a12012-05-25 16:56:24 -07001688void i915_gem_l3_remap(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001689void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001690void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001691int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001692int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001693int i915_add_request(struct intel_ring_buffer *ring,
1694 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001695 u32 *seqno);
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001696int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1697 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001698int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001699int __must_check
1700i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1701 bool write);
1702int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02001703i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1704int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001705i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1706 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001707 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001708int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001709 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001710 int id,
1711 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001712void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001713 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001714void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001715void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001716
Chris Wilson467cffb2011-03-07 10:42:03 +00001717uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02001718i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1719uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02001720i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1721 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00001722
Chris Wilsone4ffd172011-04-04 09:44:39 +01001723int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1724 enum i915_cache_level cache_level);
1725
Daniel Vetter1286ff72012-05-10 15:25:09 +02001726struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1727 struct dma_buf *dma_buf);
1728
1729struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1730 struct drm_gem_object *gem_obj, int flags);
1731
Ben Widawsky254f9652012-06-04 14:42:42 -07001732/* i915_gem_context.c */
1733void i915_gem_context_init(struct drm_device *dev);
1734void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07001735void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07001736int i915_switch_context(struct intel_ring_buffer *ring,
1737 struct drm_file *file, int to_id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03001738void i915_gem_context_free(struct kref *ctx_ref);
1739static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
1740{
1741 kref_get(&ctx->ref);
1742}
1743
1744static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
1745{
1746 kref_put(&ctx->ref, i915_gem_context_free);
1747}
1748
Ben Widawsky84624812012-06-04 14:42:54 -07001749int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1750 struct drm_file *file);
1751int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1752 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001753
Daniel Vetter76aaf222010-11-05 22:23:30 +01001754/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001755void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001756void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1757 struct drm_i915_gem_object *obj,
1758 enum i915_cache_level cache_level);
1759void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1760 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001761
Daniel Vetter76aaf222010-11-05 22:23:30 +01001762void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01001763int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1764void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01001765 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001766void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01001767void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Ben Widawskyd7e50082012-12-18 10:31:25 -08001768void i915_gem_init_global_gtt(struct drm_device *dev);
1769void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1770 unsigned long mappable_end, unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001771int i915_gem_gtt_init(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08001772static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001773{
1774 if (INTEL_INFO(dev)->gen < 6)
1775 intel_gtt_chipset_flush();
1776}
1777
Daniel Vetter76aaf222010-11-05 22:23:30 +01001778
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001779/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001780int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01001781 unsigned alignment,
1782 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001783 bool mappable,
1784 bool nonblock);
Chris Wilson6c085a72012-08-20 11:40:46 +02001785int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001786
Chris Wilson9797fbf2012-04-24 15:47:39 +01001787/* i915_gem_stolen.c */
1788int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00001789int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1790void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001791void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00001792struct drm_i915_gem_object *
1793i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08001794struct drm_i915_gem_object *
1795i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
1796 u32 stolen_offset,
1797 u32 gtt_offset,
1798 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00001799void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001800
Eric Anholt673a3942008-07-30 12:06:12 -07001801/* i915_gem_tiling.c */
Chris Wilsone9b73c62012-12-03 21:03:14 +00001802inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1803{
1804 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1805
1806 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1807 obj->tiling_mode != I915_TILING_NONE;
1808}
1809
Eric Anholt673a3942008-07-30 12:06:12 -07001810void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001811void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1812void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001813
1814/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001815void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001816 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001817#if WATCH_LISTS
1818int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001819#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001820#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001821#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001822void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1823 int handle);
1824void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001825 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826
Ben Gamari20172632009-02-17 20:08:50 -05001827/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001828int i915_debugfs_init(struct drm_minor *minor);
1829void i915_debugfs_cleanup(struct drm_minor *minor);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001830__printf(2, 3)
1831void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Ben Gamari20172632009-02-17 20:08:50 -05001832
Jesse Barnes317c35d2008-08-25 15:11:06 -07001833/* i915_suspend.c */
1834extern int i915_save_state(struct drm_device *dev);
1835extern int i915_restore_state(struct drm_device *dev);
1836
Daniel Vetterd8157a32013-01-25 17:53:20 +01001837/* i915_ums.c */
1838void i915_save_display_reg(struct drm_device *dev);
1839void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001840
Ben Widawsky0136db582012-04-10 21:17:01 -07001841/* i915_sysfs.c */
1842void i915_setup_sysfs(struct drm_device *dev_priv);
1843void i915_teardown_sysfs(struct drm_device *dev_priv);
1844
Chris Wilsonf899fc62010-07-20 15:44:45 -07001845/* intel_i2c.c */
1846extern int intel_setup_gmbus(struct drm_device *dev);
1847extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02001848static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001849{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001850 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001851}
1852
1853extern struct i2c_adapter *intel_gmbus_get_adapter(
1854 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01001855extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1856extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02001857static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01001858{
1859 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1860}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001861extern void intel_i2c_reset(struct drm_device *dev);
1862
Chris Wilson3b617962010-08-24 09:02:58 +01001863/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001864extern int intel_opregion_setup(struct drm_device *dev);
1865#ifdef CONFIG_ACPI
1866extern void intel_opregion_init(struct drm_device *dev);
1867extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001868extern void intel_opregion_asle_intr(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001869#else
Chris Wilson44834a62010-08-19 16:09:23 +01001870static inline void intel_opregion_init(struct drm_device *dev) { return; }
1871static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001872static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001873#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001874
Jesse Barnes723bfd72010-10-07 16:01:13 -07001875/* intel_acpi.c */
1876#ifdef CONFIG_ACPI
1877extern void intel_register_dsm_handler(void);
1878extern void intel_unregister_dsm_handler(void);
1879#else
1880static inline void intel_register_dsm_handler(void) { return; }
1881static inline void intel_unregister_dsm_handler(void) { return; }
1882#endif /* CONFIG_ACPI */
1883
Jesse Barnes79e53942008-11-07 14:24:08 -08001884/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02001885extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03001886extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001887extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001888extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001889extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001890extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01001891extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1892 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01001893extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001894extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001895extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001896extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02001897extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001898extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001899extern void valleyview_set_rps(struct drm_device *dev, u8 val);
1900extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
1901extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04001902extern void intel_detect_pch(struct drm_device *dev);
1903extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07001904extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001905
Ben Widawsky2911a352012-04-05 14:47:36 -07001906extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001907int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1908 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07001909
Chris Wilson6ef3d422010-08-04 20:26:07 +01001910/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001911#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001912extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001913extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
1914 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001915
1916extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001917extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001918 struct drm_device *dev,
1919 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001920#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001921
Ben Widawskyb7287d82011-04-25 11:22:22 -07001922/* On SNB platform, before reading ring registers forcewake bit
1923 * must be set to prevent GT core from power down and stale values being
1924 * returned.
1925 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001926void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1927void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01001928int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001929
Ben Widawsky42c05262012-09-26 10:34:00 -07001930int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1931int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03001932
1933/* intel_sideband.c */
Jesse Barnesa0e4e192013-04-02 11:23:05 -07001934int valleyview_punit_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val);
1935int valleyview_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001936int valleyview_nc_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val);
Jani Nikula59de0812013-05-22 15:36:16 +03001937u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg);
1938void intel_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
1939u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
1940 enum intel_sbi_destination destination);
1941void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
1942 enum intel_sbi_destination destination);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001943
Jesse Barnes855ba3b2013-04-17 15:54:57 -07001944int vlv_gpu_freq(int ddr_freq, int val);
1945int vlv_freq_opcode(int ddr_freq, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07001946
Keith Packard5f753772010-11-22 09:24:22 +00001947#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001948 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001949
Keith Packard5f753772010-11-22 09:24:22 +00001950__i915_read(8, b)
1951__i915_read(16, w)
1952__i915_read(32, l)
1953__i915_read(64, q)
1954#undef __i915_read
1955
1956#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001957 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1958
Keith Packard5f753772010-11-22 09:24:22 +00001959__i915_write(8, b)
1960__i915_write(16, w)
1961__i915_write(32, l)
1962__i915_write(64, q)
1963#undef __i915_write
1964
1965#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1966#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1967
1968#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1969#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1970#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1971#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1972
1973#define I915_READ(reg) i915_read32(dev_priv, (reg))
1974#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001975#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1976#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001977
1978#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1979#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001980
1981#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1982#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1983
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001984/* "Broadcast RGB" property */
1985#define INTEL_BROADCAST_RGB_AUTO 0
1986#define INTEL_BROADCAST_RGB_FULL 1
1987#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001988
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02001989static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
1990{
1991 if (HAS_PCH_SPLIT(dev))
1992 return CPU_VGACNTRL;
1993 else if (IS_VALLEYVIEW(dev))
1994 return VLV_VGACNTRL;
1995 else
1996 return VGACNTRL;
1997}
1998
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001999static inline void __user *to_user_ptr(u64 address)
2000{
2001 return (void __user *)(uintptr_t)address;
2002}
2003
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004#endif