blob: a3e40d70c07167fdb87d4502fb5a639b24117edc [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/module.h>
28#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080029#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070030#include <linux/etherdevice.h>
31#include <linux/ethtool.h>
32#include <linux/pci.h>
33#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030034#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035#include <linux/tcp.h>
36#include <linux/in.h>
37#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080038#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070039#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080040#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070041#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
Stephen Hemmingerdeeb16d2009-08-14 05:15:20 +000053#define DRV_VERSION "1.24"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070059 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060 */
61
Stephen Hemminger14d02632006-09-26 11:57:43 -070062#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070063#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080065#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070066
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000067/* This is the worst case number of transmit list elements for a single skb:
68 VLAN + TSO + CKSUM + Data + skb_frags * DMA */
69#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000070#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000071#define TX_MAX_PENDING 4096
72#define TX_DEF_PENDING 127
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
82
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070083#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070086 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
87 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080088 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089
Stephen Hemminger793b8832005-09-14 16:06:14 -070090static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091module_param(debug, int, 0);
92MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93
Stephen Hemminger14d02632006-09-26 11:57:43 -070094static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095module_param(copybreak, int, 0);
96MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098static int disable_msi = 0;
99module_param(disable_msi, int, 0);
100MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -0700102static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
140 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700141 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700142 { 0 }
143};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700144
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700145MODULE_DEVICE_TABLE(pci, sky2_id_table);
146
147/* Avoid conditionals by using array */
148static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
149static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700150static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700151
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100152static void sky2_set_multicast(struct net_device *dev);
153
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800154/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800155static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700156{
157 int i;
158
159 gma_write16(hw, port, GM_SMI_DATA, val);
160 gma_write16(hw, port, GM_SMI_CTRL,
161 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
162
163 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800164 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
165 if (ctrl == 0xffff)
166 goto io_error;
167
168 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800169 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800170
171 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700172 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800173
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800174 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800176
177io_error:
178 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
179 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700180}
181
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800182static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700183{
184 int i;
185
Stephen Hemminger793b8832005-09-14 16:06:14 -0700186 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700187 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
188
189 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800190 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
191 if (ctrl == 0xffff)
192 goto io_error;
193
194 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800195 *val = gma_read16(hw, port, GM_SMI_DATA);
196 return 0;
197 }
198
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800199 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700200 }
201
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800202 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800203 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800204io_error:
205 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
206 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800207}
208
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800209static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800210{
211 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800212 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800213 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700214}
215
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800216
217static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700218{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800219 /* switch power to VCC (WA for VAUX problem) */
220 sky2_write8(hw, B0_POWER_CTRL,
221 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700222
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800223 /* disable Core Clock Division, */
224 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700225
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800226 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
227 /* enable bits are inverted */
228 sky2_write8(hw, B2_Y2_CLK_GATE,
229 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
230 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
231 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
232 else
233 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700234
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700235 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700236 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700237
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800238 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700239
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800240 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700241 /* set all bits to 0 except bits 15..12 and 8 */
242 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800243 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700244
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800245 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700246 /* set all bits to 0 except bits 28 & 27 */
247 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800248 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700249
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800250 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700251
252 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
253 reg = sky2_read32(hw, B2_GP_IO);
254 reg |= GLB_GPIO_STAT_RACE_DIS;
255 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700256
257 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700258 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800259}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700260
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800261static void sky2_power_aux(struct sky2_hw *hw)
262{
263 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
264 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
265 else
266 /* enable bits are inverted */
267 sky2_write8(hw, B2_Y2_CLK_GATE,
268 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
269 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
270 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
271
272 /* switch power to VAUX */
273 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
274 sky2_write8(hw, B0_POWER_CTRL,
275 (PC_VAUX_ENA | PC_VCC_ENA |
276 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700277}
278
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700279static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700280{
281 u16 reg;
282
283 /* disable all GMAC IRQ's */
284 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700285
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700286 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
287 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
288 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
289 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
290
291 reg = gma_read16(hw, port, GM_RX_CTRL);
292 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
293 gma_write16(hw, port, GM_RX_CTRL, reg);
294}
295
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700296/* flow control to advertise bits */
297static const u16 copper_fc_adv[] = {
298 [FC_NONE] = 0,
299 [FC_TX] = PHY_M_AN_ASP,
300 [FC_RX] = PHY_M_AN_PC,
301 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
302};
303
304/* flow control to advertise bits when using 1000BaseX */
305static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700306 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700307 [FC_TX] = PHY_M_P_ASYM_MD_X,
308 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700309 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700310};
311
312/* flow control to GMA disable bits */
313static const u16 gm_fc_disable[] = {
314 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
315 [FC_TX] = GM_GPCR_FC_RX_DIS,
316 [FC_RX] = GM_GPCR_FC_TX_DIS,
317 [FC_BOTH] = 0,
318};
319
320
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700321static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
322{
323 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700324 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700325
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700326 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700327 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700328 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
329
330 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700331 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700332 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
333
Stephen Hemminger53419c62007-05-14 12:38:11 -0700334 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700335 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700336 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700337 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
338 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700339 /* set master & slave downshift counter to 1x */
340 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700341
342 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
343 }
344
345 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700346 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700347 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700348 /* enable automatic crossover */
349 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700350
351 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
352 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
353 u16 spec;
354
355 /* Enable Class A driver for FE+ A0 */
356 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
357 spec |= PHY_M_FESC_SEL_CL_A;
358 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
359 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700360 } else {
361 /* disable energy detect */
362 ctrl &= ~PHY_M_PC_EN_DET_MSK;
363
364 /* enable automatic crossover */
365 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
366
Stephen Hemminger53419c62007-05-14 12:38:11 -0700367 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700368 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700369 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700370 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700371 ctrl &= ~PHY_M_PC_DSC_MSK;
372 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
373 }
374 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700375 } else {
376 /* workaround for deviation #4.88 (CRC errors) */
377 /* disable Automatic Crossover */
378
379 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700380 }
381
382 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
383
384 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700385 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700386 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
387
388 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
389 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
390 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
391 ctrl &= ~PHY_M_MAC_MD_MSK;
392 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700393 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
394
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700395 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700396 /* select page 1 to access Fiber registers */
397 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700398
399 /* for SFP-module set SIGDET polarity to low */
400 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
401 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700402 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700403 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700404
405 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700406 }
407
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700408 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700409 ct1000 = 0;
410 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700411 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700412
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700413 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700414 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700415 if (sky2->advertising & ADVERTISED_1000baseT_Full)
416 ct1000 |= PHY_M_1000C_AFD;
417 if (sky2->advertising & ADVERTISED_1000baseT_Half)
418 ct1000 |= PHY_M_1000C_AHD;
419 if (sky2->advertising & ADVERTISED_100baseT_Full)
420 adv |= PHY_M_AN_100_FD;
421 if (sky2->advertising & ADVERTISED_100baseT_Half)
422 adv |= PHY_M_AN_100_HD;
423 if (sky2->advertising & ADVERTISED_10baseT_Full)
424 adv |= PHY_M_AN_10_FD;
425 if (sky2->advertising & ADVERTISED_10baseT_Half)
426 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700427
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700428 } else { /* special defines for FIBER (88E1040S only) */
429 if (sky2->advertising & ADVERTISED_1000baseT_Full)
430 adv |= PHY_M_AN_1000X_AFD;
431 if (sky2->advertising & ADVERTISED_1000baseT_Half)
432 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700433 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700434
435 /* Restart Auto-negotiation */
436 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
437 } else {
438 /* forced speed/duplex settings */
439 ct1000 = PHY_M_1000C_MSE;
440
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700441 /* Disable auto update for duplex flow control and duplex */
442 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700443
444 switch (sky2->speed) {
445 case SPEED_1000:
446 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700447 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700448 break;
449 case SPEED_100:
450 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700451 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700452 break;
453 }
454
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700455 if (sky2->duplex == DUPLEX_FULL) {
456 reg |= GM_GPCR_DUP_FULL;
457 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700458 } else if (sky2->speed < SPEED_1000)
459 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700460 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700461
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700462 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
463 if (sky2_is_copper(hw))
464 adv |= copper_fc_adv[sky2->flow_mode];
465 else
466 adv |= fiber_fc_adv[sky2->flow_mode];
467 } else {
468 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700469 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700470
471 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700472 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700473 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
474 else
475 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700476 }
477
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700478 gma_write16(hw, port, GM_GP_CTRL, reg);
479
Stephen Hemminger05745c42007-09-19 15:36:45 -0700480 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700481 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
482
483 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
484 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
485
486 /* Setup Phy LED's */
487 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
488 ledover = 0;
489
490 switch (hw->chip_id) {
491 case CHIP_ID_YUKON_FE:
492 /* on 88E3082 these bits are at 11..9 (shifted left) */
493 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
494
495 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
496
497 /* delete ACT LED control bits */
498 ctrl &= ~PHY_M_FELP_LED1_MSK;
499 /* change ACT LED control to blink mode */
500 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
501 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
502 break;
503
Stephen Hemminger05745c42007-09-19 15:36:45 -0700504 case CHIP_ID_YUKON_FE_P:
505 /* Enable Link Partner Next Page */
506 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
507 ctrl |= PHY_M_PC_ENA_LIP_NP;
508
509 /* disable Energy Detect and enable scrambler */
510 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
511 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
512
513 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
514 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
515 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
516 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
517
518 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
519 break;
520
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700521 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700522 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700523
524 /* select page 3 to access LED control register */
525 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
526
527 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700528 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
529 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
530 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
531 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
532 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700533
534 /* set Polarity Control register */
535 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700536 (PHY_M_POLC_LS1_P_MIX(4) |
537 PHY_M_POLC_IS0_P_MIX(4) |
538 PHY_M_POLC_LOS_CTRL(2) |
539 PHY_M_POLC_INIT_CTRL(2) |
540 PHY_M_POLC_STA1_CTRL(2) |
541 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700542
543 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700544 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700545 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800546
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700547 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800548 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800549 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700550 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
551
552 /* select page 3 to access LED control register */
553 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
554
555 /* set LED Function Control register */
556 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
557 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
558 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
559 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
560 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
561
562 /* set Blink Rate in LED Timer Control Register */
563 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
564 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
565 /* restore page register */
566 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
567 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700568
569 default:
570 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
571 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800572
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700573 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800574 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700575 }
576
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700577 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800578 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700579 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
580
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800581 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700582 gm_phy_write(hw, port, 0x18, 0xaa99);
583 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700584
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700585 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
586 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
587 gm_phy_write(hw, port, 0x18, 0xa204);
588 gm_phy_write(hw, port, 0x17, 0x2002);
589 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800590
591 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700592 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700593 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
594 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
595 /* apply workaround for integrated resistors calibration */
596 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
597 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700598 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
599 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700600 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800601 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
602
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700603 if ( !(sky2->flags & SKY2_FLAG_AUTO_SPEED)
604 || sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800605 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800606 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800607 }
608
609 if (ledover)
610 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
611
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700612 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700613
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700614 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700615 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700616 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
617 else
618 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
619}
620
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700621static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
622static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
623
624static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700625{
626 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700627
Stephen Hemminger82637e82008-01-23 19:16:04 -0800628 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800629 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700630 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700631
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700632 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700633 reg1 |= coma_mode[port];
634
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800635 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800636 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
637 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700638
639 if (hw->chip_id == CHIP_ID_YUKON_FE)
640 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
641 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
642 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700643}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700644
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700645static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
646{
647 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700648 u16 ctrl;
649
650 /* release GPHY Control reset */
651 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
652
653 /* release GMAC reset */
654 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
655
656 if (hw->flags & SKY2_HW_NEWER_PHY) {
657 /* select page 2 to access MAC control register */
658 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
659
660 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
661 /* allow GMII Power Down */
662 ctrl &= ~PHY_M_MAC_GMIF_PUP;
663 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
664
665 /* set page register back to 0 */
666 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
667 }
668
669 /* setup General Purpose Control Register */
670 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700671 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
672 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
673 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700674
675 if (hw->chip_id != CHIP_ID_YUKON_EC) {
676 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200677 /* select page 2 to access MAC control register */
678 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700679
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200680 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700681 /* enable Power Down */
682 ctrl |= PHY_M_PC_POW_D_ENA;
683 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200684
685 /* set page register back to 0 */
686 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700687 }
688
689 /* set IEEE compatible Power Down Mode (dev. #4.99) */
690 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
691 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700692
693 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
694 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700695 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700696 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
697 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700698}
699
Stephen Hemminger1b537562005-12-20 15:08:07 -0800700/* Force a renegotiation */
701static void sky2_phy_reinit(struct sky2_port *sky2)
702{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800703 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800704 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800705 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800706}
707
Stephen Hemmingere3173832007-02-06 10:45:39 -0800708/* Put device in state to listen for Wake On Lan */
709static void sky2_wol_init(struct sky2_port *sky2)
710{
711 struct sky2_hw *hw = sky2->hw;
712 unsigned port = sky2->port;
713 enum flow_control save_mode;
714 u16 ctrl;
715 u32 reg1;
716
717 /* Bring hardware out of reset */
718 sky2_write16(hw, B0_CTST, CS_RST_CLR);
719 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
720
721 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
722 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
723
724 /* Force to 10/100
725 * sky2_reset will re-enable on resume
726 */
727 save_mode = sky2->flow_mode;
728 ctrl = sky2->advertising;
729
730 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
731 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700732
733 spin_lock_bh(&sky2->phy_lock);
734 sky2_phy_power_up(hw, port);
735 sky2_phy_init(hw, port);
736 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800737
738 sky2->flow_mode = save_mode;
739 sky2->advertising = ctrl;
740
741 /* Set GMAC to no flow control and auto update for speed/duplex */
742 gma_write16(hw, port, GM_GP_CTRL,
743 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
744 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
745
746 /* Set WOL address */
747 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
748 sky2->netdev->dev_addr, ETH_ALEN);
749
750 /* Turn on appropriate WOL control bits */
751 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
752 ctrl = 0;
753 if (sky2->wol & WAKE_PHY)
754 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
755 else
756 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
757
758 if (sky2->wol & WAKE_MAGIC)
759 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
760 else
761 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
762
763 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
764 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
765
766 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800767 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800768 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800769 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800770
771 /* block receiver */
772 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
773
774}
775
Stephen Hemminger69161612007-06-04 17:23:26 -0700776static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
777{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700778 struct net_device *dev = hw->dev[port];
779
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800780 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
781 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
782 hw->chip_id == CHIP_ID_YUKON_FE_P ||
783 hw->chip_id == CHIP_ID_YUKON_SUPR) {
784 /* Yukon-Extreme B0 and further Extreme devices */
785 /* enable Store & Forward mode for TX */
Stephen Hemminger69161612007-06-04 17:23:26 -0700786
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800787 if (dev->mtu <= ETH_DATA_LEN)
788 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
789 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700790
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800791 else
792 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
793 TX_JUMBO_ENA| TX_STFW_ENA);
794 } else {
795 if (dev->mtu <= ETH_DATA_LEN)
796 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
797 else {
798 /* set Tx GMAC FIFO Almost Empty Threshold */
799 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
800 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700801
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800802 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
803
804 /* Can't do offload because of lack of store/forward */
805 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
806 }
Stephen Hemminger69161612007-06-04 17:23:26 -0700807 }
808}
809
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700810static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
811{
812 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
813 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100814 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700815 int i;
816 const u8 *addr = hw->dev[port]->dev_addr;
817
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700818 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
819 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700820
821 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
822
Stephen Hemminger793b8832005-09-14 16:06:14 -0700823 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700824 /* WA DEV_472 -- looks like crossed wires on port 2 */
825 /* clear GMAC 1 Control reset */
826 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
827 do {
828 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
829 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
830 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
831 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
832 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
833 }
834
Stephen Hemminger793b8832005-09-14 16:06:14 -0700835 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700836
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700837 /* Enable Transmit FIFO Underrun */
838 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
839
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800840 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700841 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700842 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800843 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700844
845 /* MIB clear */
846 reg = gma_read16(hw, port, GM_PHY_ADDR);
847 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
848
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700849 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
850 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700851 gma_write16(hw, port, GM_PHY_ADDR, reg);
852
853 /* transmit control */
854 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
855
856 /* receive control reg: unicast + multicast + no FCS */
857 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700858 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700859
860 /* transmit flow control */
861 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
862
863 /* transmit parameter */
864 gma_write16(hw, port, GM_TX_PARAM,
865 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
866 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
867 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
868 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
869
870 /* serial mode register */
871 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700872 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700873
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700874 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700875 reg |= GM_SMOD_JUMBO_ENA;
876
877 gma_write16(hw, port, GM_SERIAL_MODE, reg);
878
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700879 /* virtual address for data */
880 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
881
Stephen Hemminger793b8832005-09-14 16:06:14 -0700882 /* physical address: used for pause frames */
883 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
884
885 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700886 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
887 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
888 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
889
890 /* Configure Rx MAC FIFO */
891 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100892 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700893 if (hw->chip_id == CHIP_ID_YUKON_EX ||
894 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100895 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700896
Al Viro25cccec2007-07-20 16:07:33 +0100897 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700898
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800899 if (hw->chip_id == CHIP_ID_YUKON_XL) {
900 /* Hardware errata - clear flush mask */
901 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
902 } else {
903 /* Flush Rx MAC FIFO on any flow control or error */
904 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
905 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700906
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800907 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700908 reg = RX_GMF_FL_THR_DEF + 1;
909 /* Another magic mystery workaround from sk98lin */
910 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
911 hw->chip_rev == CHIP_REV_YU_FE2_A0)
912 reg = 0x178;
913 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700914
915 /* Configure Tx MAC FIFO */
916 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
917 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800918
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700919 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800920 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800921 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800922 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700923
Stephen Hemminger69161612007-06-04 17:23:26 -0700924 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800925 }
926
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800927 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
928 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
929 /* disable dynamic watermark */
930 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
931 reg &= ~TX_DYN_WM_ENA;
932 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
933 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700934}
935
Stephen Hemminger67712902006-12-04 15:53:45 -0800936/* Assign Ram Buffer allocation to queue */
937static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700938{
Stephen Hemminger67712902006-12-04 15:53:45 -0800939 u32 end;
940
941 /* convert from K bytes to qwords used for hw register */
942 start *= 1024/8;
943 space *= 1024/8;
944 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700945
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700946 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
947 sky2_write32(hw, RB_ADDR(q, RB_START), start);
948 sky2_write32(hw, RB_ADDR(q, RB_END), end);
949 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
950 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
951
952 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800953 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700954
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800955 /* On receive queue's set the thresholds
956 * give receiver priority when > 3/4 full
957 * send pause when down to 2K
958 */
959 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
960 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700961
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800962 tp = space - 2048/8;
963 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
964 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700965 } else {
966 /* Enable store & forward on Tx queue's because
967 * Tx FIFO is only 1K on Yukon
968 */
969 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
970 }
971
972 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700973 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700974}
975
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700976/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800977static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700978{
979 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
980 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
981 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800982 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700983}
984
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700985/* Setup prefetch unit registers. This is the interface between
986 * hardware and driver list elements
987 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800988static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +0000989 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700990{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700991 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
992 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +0000993 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
994 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700995 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
996 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700997
998 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700999}
1000
Mike McCormack9b289c32009-08-14 05:15:12 +00001001static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001002{
Mike McCormack9b289c32009-08-14 05:15:12 +00001003 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001004 struct tx_ring_info *re = sky2->tx_ring + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001005
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001006 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001007 re->flags = 0;
1008 re->skb = NULL;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001009 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001010 return le;
1011}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001012
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001013static void tx_init(struct sky2_port *sky2)
1014{
1015 struct sky2_tx_le *le;
1016
1017 sky2->tx_prod = sky2->tx_cons = 0;
1018 sky2->tx_tcpsum = 0;
1019 sky2->tx_last_mss = 0;
1020
Mike McCormack9b289c32009-08-14 05:15:12 +00001021 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001022 le->addr = 0;
1023 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001024 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001025}
1026
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001027/* Update chip's next pointer */
1028static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001029{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001030 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001031 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001032 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1033
1034 /* Synchronize I/O on since next processor may write to tail */
1035 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001036}
1037
Stephen Hemminger793b8832005-09-14 16:06:14 -07001038
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001039static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1040{
1041 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001042 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001043 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001044 return le;
1045}
1046
Stephen Hemminger14d02632006-09-26 11:57:43 -07001047/* Build description to hardware for one receive segment */
1048static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1049 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001050{
1051 struct sky2_rx_le *le;
1052
Stephen Hemminger86c68872008-01-10 16:14:12 -08001053 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001054 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001055 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001056 le->opcode = OP_ADDR64 | HW_OWNER;
1057 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001058
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001059 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001060 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001061 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001062 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001063}
1064
Stephen Hemminger14d02632006-09-26 11:57:43 -07001065/* Build description to hardware for one possibly fragmented skb */
1066static void sky2_rx_submit(struct sky2_port *sky2,
1067 const struct rx_ring_info *re)
1068{
1069 int i;
1070
1071 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1072
1073 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1074 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1075}
1076
1077
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001078static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001079 unsigned size)
1080{
1081 struct sk_buff *skb = re->skb;
1082 int i;
1083
1084 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001085 if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
1086 return -EIO;
1087
Stephen Hemminger14d02632006-09-26 11:57:43 -07001088 pci_unmap_len_set(re, data_size, size);
1089
1090 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1091 re->frag_addr[i] = pci_map_page(pdev,
1092 skb_shinfo(skb)->frags[i].page,
1093 skb_shinfo(skb)->frags[i].page_offset,
1094 skb_shinfo(skb)->frags[i].size,
1095 PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001096 return 0;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001097}
1098
1099static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1100{
1101 struct sk_buff *skb = re->skb;
1102 int i;
1103
1104 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1105 PCI_DMA_FROMDEVICE);
1106
1107 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1108 pci_unmap_page(pdev, re->frag_addr[i],
1109 skb_shinfo(skb)->frags[i].size,
1110 PCI_DMA_FROMDEVICE);
1111}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001112
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001113/* Tell chip where to start receive checksum.
1114 * Actually has two checksums, but set both same to avoid possible byte
1115 * order problems.
1116 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001117static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001118{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001119 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001120
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001121 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1122 le->ctrl = 0;
1123 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001124
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001125 sky2_write32(sky2->hw,
1126 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001127 (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
1128 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001129}
1130
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001131/*
1132 * The RX Stop command will not work for Yukon-2 if the BMU does not
1133 * reach the end of packet and since we can't make sure that we have
1134 * incoming data, we must reset the BMU while it is not doing a DMA
1135 * transfer. Since it is possible that the RX path is still active,
1136 * the RX RAM buffer will be stopped first, so any possible incoming
1137 * data will not trigger a DMA. After the RAM buffer is stopped, the
1138 * BMU is polled until any DMA in progress is ended and only then it
1139 * will be reset.
1140 */
1141static void sky2_rx_stop(struct sky2_port *sky2)
1142{
1143 struct sky2_hw *hw = sky2->hw;
1144 unsigned rxq = rxqaddr[sky2->port];
1145 int i;
1146
1147 /* disable the RAM Buffer receive queue */
1148 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1149
1150 for (i = 0; i < 0xffff; i++)
1151 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1152 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1153 goto stopped;
1154
1155 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1156 sky2->netdev->name);
1157stopped:
1158 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1159
1160 /* reset the Rx prefetch unit */
1161 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001162 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001163}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001164
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001165/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001166static void sky2_rx_clean(struct sky2_port *sky2)
1167{
1168 unsigned i;
1169
1170 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001171 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001172 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001173
1174 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001175 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001176 kfree_skb(re->skb);
1177 re->skb = NULL;
1178 }
1179 }
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001180 skb_queue_purge(&sky2->rx_recycle);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001181}
1182
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001183/* Basic MII support */
1184static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1185{
1186 struct mii_ioctl_data *data = if_mii(ifr);
1187 struct sky2_port *sky2 = netdev_priv(dev);
1188 struct sky2_hw *hw = sky2->hw;
1189 int err = -EOPNOTSUPP;
1190
1191 if (!netif_running(dev))
1192 return -ENODEV; /* Phy still in reset */
1193
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001194 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001195 case SIOCGMIIPHY:
1196 data->phy_id = PHY_ADDR_MARV;
1197
1198 /* fallthru */
1199 case SIOCGMIIREG: {
1200 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001201
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001202 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001203 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001204 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001205
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001206 data->val_out = val;
1207 break;
1208 }
1209
1210 case SIOCSMIIREG:
1211 if (!capable(CAP_NET_ADMIN))
1212 return -EPERM;
1213
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001214 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001215 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1216 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001217 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001218 break;
1219 }
1220 return err;
1221}
1222
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001223#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001224static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001225{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001226 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001227 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1228 RX_VLAN_STRIP_ON);
1229 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1230 TX_VLAN_TAG_ON);
1231 } else {
1232 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1233 RX_VLAN_STRIP_OFF);
1234 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1235 TX_VLAN_TAG_OFF);
1236 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001237}
1238
1239static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1240{
1241 struct sky2_port *sky2 = netdev_priv(dev);
1242 struct sky2_hw *hw = sky2->hw;
1243 u16 port = sky2->port;
1244
1245 netif_tx_lock_bh(dev);
1246 napi_disable(&hw->napi);
1247
1248 sky2->vlgrp = grp;
1249 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001250
David S. Millerd1d08d12008-01-07 20:53:33 -08001251 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001252 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001253 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001254}
1255#endif
1256
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001257/* Amount of required worst case padding in rx buffer */
1258static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1259{
1260 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1261}
1262
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001263/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001264 * Allocate an skb for receiving. If the MTU is large enough
1265 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001266 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001267static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001268{
1269 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001270 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001271
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001272 skb = __skb_dequeue(&sky2->rx_recycle);
1273 if (!skb)
1274 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size
1275 + sky2_rx_pad(sky2->hw));
1276 if (!skb)
1277 goto nomem;
1278
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001279 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001280 unsigned char *start;
1281 /*
1282 * Workaround for a bug in FIFO that cause hang
1283 * if the FIFO if the receive buffer is not 64 byte aligned.
1284 * The buffer returned from netdev_alloc_skb is
1285 * aligned except if slab debugging is enabled.
1286 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001287 start = PTR_ALIGN(skb->data, 8);
1288 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001289 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001290 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001291
1292 for (i = 0; i < sky2->rx_nfrags; i++) {
1293 struct page *page = alloc_page(GFP_ATOMIC);
1294
1295 if (!page)
1296 goto free_partial;
1297 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001298 }
1299
1300 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001301free_partial:
1302 kfree_skb(skb);
1303nomem:
1304 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001305}
1306
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001307static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1308{
1309 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1310}
1311
Stephen Hemminger82788c72006-01-17 13:43:10 -08001312/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001313 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001314 * Normal case this ends up creating one list element for skb
1315 * in the receive ring. Worst case if using large MTU and each
1316 * allocation falls on a different 64 bit region, that results
1317 * in 6 list elements per ring entry.
1318 * One element is used for checksum enable/disable, and one
1319 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001320 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001321static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001322{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001323 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001324 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001325 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001326 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001327
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001328 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001329 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001330
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001331 /* On PCI express lowering the watermark gives better performance */
1332 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1333 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1334
1335 /* These chips have no ram buffer?
1336 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001337 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001338 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1339 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001340 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001341
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001342 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1343
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001344 if (!(hw->flags & SKY2_HW_NEW_LE))
1345 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001346
Stephen Hemminger14d02632006-09-26 11:57:43 -07001347 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001348 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001349
1350 /* Stopping point for hardware truncation */
1351 thresh = (size - 8) / sizeof(u32);
1352
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001353 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001354 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1355
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001356 /* Compute residue after pages */
1357 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001358
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001359 /* Optimize to handle small packets and headers */
1360 if (size < copybreak)
1361 size = copybreak;
1362 if (size < ETH_HLEN)
1363 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001364
Stephen Hemminger14d02632006-09-26 11:57:43 -07001365 sky2->rx_data_size = size;
1366
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001367 skb_queue_head_init(&sky2->rx_recycle);
1368
Stephen Hemminger14d02632006-09-26 11:57:43 -07001369 /* Fill Rx ring */
1370 for (i = 0; i < sky2->rx_pending; i++) {
1371 re = sky2->rx_ring + i;
1372
1373 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001374 if (!re->skb)
1375 goto nomem;
1376
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001377 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1378 dev_kfree_skb(re->skb);
1379 re->skb = NULL;
1380 goto nomem;
1381 }
1382
Stephen Hemminger14d02632006-09-26 11:57:43 -07001383 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001384 }
1385
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001386 /*
1387 * The receiver hangs if it receives frames larger than the
1388 * packet buffer. As a workaround, truncate oversize frames, but
1389 * the register is limited to 9 bits, so if you do frames > 2052
1390 * you better get the MTU right!
1391 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001392 if (thresh > 0x1ff)
1393 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1394 else {
1395 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1396 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1397 }
1398
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001399 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001400 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001401 return 0;
1402nomem:
1403 sky2_rx_clean(sky2);
1404 return -ENOMEM;
1405}
1406
1407/* Bring up network interface. */
1408static int sky2_up(struct net_device *dev)
1409{
1410 struct sky2_port *sky2 = netdev_priv(dev);
1411 struct sky2_hw *hw = sky2->hw;
1412 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001413 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001414 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001415 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001416
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001417 /*
1418 * On dual port PCI-X card, there is an problem where status
1419 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001420 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001421 if (otherdev && netif_running(otherdev) &&
1422 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001423 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001424
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001425 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001426 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001427 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1428
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001429 }
1430
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001431 netif_carrier_off(dev);
1432
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001433 /* must be power of 2 */
1434 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001435 sky2->tx_ring_size *
Stephen Hemminger793b8832005-09-14 16:06:14 -07001436 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001437 &sky2->tx_le_map);
1438 if (!sky2->tx_le)
1439 goto err_out;
1440
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001441 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001442 GFP_KERNEL);
1443 if (!sky2->tx_ring)
1444 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001445
1446 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001447
1448 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1449 &sky2->rx_le_map);
1450 if (!sky2->rx_le)
1451 goto err_out;
1452 memset(sky2->rx_le, 0, RX_LE_BYTES);
1453
Stephen Hemminger291ea612006-09-26 11:57:41 -07001454 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001455 GFP_KERNEL);
1456 if (!sky2->rx_ring)
1457 goto err_out;
1458
1459 sky2_mac_init(hw, port);
1460
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001461 /* Register is number of 4K blocks on internal RAM buffer. */
1462 ramsize = sky2_read8(hw, B2_E_0) * 4;
1463 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001464 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001465
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001466 hw->flags |= SKY2_HW_RAM_BUFFER;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001467 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001468 if (ramsize < 16)
1469 rxspace = ramsize / 2;
1470 else
1471 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001472
Stephen Hemminger67712902006-12-04 15:53:45 -08001473 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1474 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1475
1476 /* Make sure SyncQ is disabled */
1477 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1478 RB_RST_SET);
1479 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001480
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001481 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001482
Stephen Hemminger69161612007-06-04 17:23:26 -07001483 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1484 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1485 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1486
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001487 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001488 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1489 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001490 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001491
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001492 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001493 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001494
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001495#ifdef SKY2_VLAN_TAG_USED
1496 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1497#endif
1498
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001499 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001500 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001501 goto err_out;
1502
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001503 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001504 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001505 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001506 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001507 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001508
Alexey Dobriyana11da892009-01-30 13:45:31 -08001509 if (netif_msg_ifup(sky2))
1510 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001511
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001512 return 0;
1513
1514err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001515 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001516 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1517 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001518 sky2->rx_le = NULL;
1519 }
1520 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001521 pci_free_consistent(hw->pdev,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001522 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001523 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001524 sky2->tx_le = NULL;
1525 }
1526 kfree(sky2->tx_ring);
1527 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001528
Stephen Hemminger1b537562005-12-20 15:08:07 -08001529 sky2->tx_ring = NULL;
1530 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001531 return err;
1532}
1533
Stephen Hemminger793b8832005-09-14 16:06:14 -07001534/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001535static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001536{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001537 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001538}
1539
1540/* Number of list elements available for next tx */
1541static inline int tx_avail(const struct sky2_port *sky2)
1542{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001543 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001544}
1545
1546/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001547static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001548{
1549 unsigned count;
1550
1551 count = sizeof(dma_addr_t) / sizeof(u32);
1552 count += skb_shinfo(skb)->nr_frags * count;
1553
Herbert Xu89114af2006-07-08 13:34:32 -07001554 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001555 ++count;
1556
Patrick McHardy84fa7932006-08-29 16:44:56 -07001557 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001558 ++count;
1559
1560 return count;
1561}
1562
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001563static void sky2_tx_unmap(struct pci_dev *pdev,
1564 const struct tx_ring_info *re)
1565{
1566 if (re->flags & TX_MAP_SINGLE)
1567 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
1568 pci_unmap_len(re, maplen),
1569 PCI_DMA_TODEVICE);
1570 else if (re->flags & TX_MAP_PAGE)
1571 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1572 pci_unmap_len(re, maplen),
1573 PCI_DMA_TODEVICE);
1574}
1575
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001576/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001577 * Put one packet in ring for transmit.
1578 * A single packet can generate multiple list elements, and
1579 * the number of ring elements will probably be less than the number
1580 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001581 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001582static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1583{
1584 struct sky2_port *sky2 = netdev_priv(dev);
1585 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001586 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001587 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001588 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001589 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001590 u32 upper;
1591 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001592 u16 mss;
1593 u8 ctrl;
1594
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001595 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1596 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001597
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001598 len = skb_headlen(skb);
1599 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001600
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001601 if (pci_dma_mapping_error(hw->pdev, mapping))
1602 goto mapping_error;
1603
Mike McCormack9b289c32009-08-14 05:15:12 +00001604 slot = sky2->tx_prod;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001605 if (unlikely(netif_msg_tx_queued(sky2)))
1606 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
Mike McCormack9b289c32009-08-14 05:15:12 +00001607 dev->name, slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001608
Stephen Hemminger86c68872008-01-10 16:14:12 -08001609 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001610 upper = upper_32_bits(mapping);
1611 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001612 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001613 le->addr = cpu_to_le32(upper);
1614 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001615 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001616 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001617
1618 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001619 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001620 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001621
1622 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001623 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001624
Stephen Hemminger69161612007-06-04 17:23:26 -07001625 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001626 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001627 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001628
1629 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001630 le->opcode = OP_MSS | HW_OWNER;
1631 else
1632 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001633 sky2->tx_last_mss = mss;
1634 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001635 }
1636
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001637 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001638#ifdef SKY2_VLAN_TAG_USED
1639 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1640 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1641 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001642 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001643 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001644 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001645 } else
1646 le->opcode |= OP_VLAN;
1647 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1648 ctrl |= INS_VLAN;
1649 }
1650#endif
1651
1652 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001653 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001654 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001655 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001656 ctrl |= CALSUM; /* auto checksum */
1657 else {
1658 const unsigned offset = skb_transport_offset(skb);
1659 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001660
Stephen Hemminger69161612007-06-04 17:23:26 -07001661 tcpsum = offset << 16; /* sum start */
1662 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001663
Stephen Hemminger69161612007-06-04 17:23:26 -07001664 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1665 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1666 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001667
Stephen Hemminger69161612007-06-04 17:23:26 -07001668 if (tcpsum != sky2->tx_tcpsum) {
1669 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001670
Mike McCormack9b289c32009-08-14 05:15:12 +00001671 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001672 le->addr = cpu_to_le32(tcpsum);
1673 le->length = 0; /* initial checksum value */
1674 le->ctrl = 1; /* one packet */
1675 le->opcode = OP_TCPLISW | HW_OWNER;
1676 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001677 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001678 }
1679
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001680 re = sky2->tx_ring + slot;
1681 re->flags = TX_MAP_SINGLE;
1682 pci_unmap_addr_set(re, mapaddr, mapping);
1683 pci_unmap_len_set(re, maplen, len);
1684
Mike McCormack9b289c32009-08-14 05:15:12 +00001685 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001686 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001687 le->length = cpu_to_le16(len);
1688 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001689 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001690
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001691
1692 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001693 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001694
1695 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1696 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001697
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001698 if (pci_dma_mapping_error(hw->pdev, mapping))
1699 goto mapping_unwind;
1700
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001701 upper = upper_32_bits(mapping);
1702 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001703 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001704 le->addr = cpu_to_le32(upper);
1705 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001706 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001707 }
1708
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001709 re = sky2->tx_ring + slot;
1710 re->flags = TX_MAP_PAGE;
1711 pci_unmap_addr_set(re, mapaddr, mapping);
1712 pci_unmap_len_set(re, maplen, frag->size);
1713
Mike McCormack9b289c32009-08-14 05:15:12 +00001714 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001715 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001716 le->length = cpu_to_le16(frag->size);
1717 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001718 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001719 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001720
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001721 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001722 le->ctrl |= EOP;
1723
Mike McCormack9b289c32009-08-14 05:15:12 +00001724 sky2->tx_prod = slot;
1725
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001726 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1727 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001728
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001729 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001730
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001731 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001732
1733mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001734 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001735 re = sky2->tx_ring + i;
1736
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001737 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001738 }
1739
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001740mapping_error:
1741 if (net_ratelimit())
1742 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1743 dev_kfree_skb(skb);
1744 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001745}
1746
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001747/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001748 * Free ring elements from starting at tx_cons until "done"
1749 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001750 * NB:
1751 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001752 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001753 * 2. This may run in parallel start_xmit because the it only
1754 * looks at the tail of the queue of FIFO (tx_cons), not
1755 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001756 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001757static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001758{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001759 struct net_device *dev = sky2->netdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001760 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001761
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001762 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001763
Stephen Hemminger291ea612006-09-26 11:57:41 -07001764 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001765 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001766 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001767 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001768
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001769 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001770
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001771 if (skb) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001772 if (unlikely(netif_msg_tx_done(sky2)))
1773 printk(KERN_DEBUG "%s: tx done %u\n",
1774 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001775
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001776 dev->stats.tx_packets++;
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001777 dev->stats.tx_bytes += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001778
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001779 if (skb_queue_len(&sky2->rx_recycle) < sky2->rx_pending
1780 && skb_recycle_check(skb, sky2->rx_data_size
1781 + sky2_rx_pad(sky2->hw)))
1782 __skb_queue_head(&sky2->rx_recycle, skb);
1783 else
1784 dev_kfree_skb_any(skb);
1785
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001786 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001787 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001788 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001789
Stephen Hemminger291ea612006-09-26 11:57:41 -07001790 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001791 smp_mb();
1792
Stephen Hemminger22e11702006-07-12 15:23:48 -07001793 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001794 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001795}
1796
Mike McCormack264bb4f2009-08-14 05:15:14 +00001797static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00001798{
Mike McCormacka5109962009-08-14 05:15:13 +00001799 /* Disable Force Sync bit and Enable Alloc bit */
1800 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1801 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1802
1803 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1804 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1805 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1806
1807 /* Reset the PCI FIFO of the async Tx queue */
1808 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1809 BMU_RST_SET | BMU_FIFO_RST);
1810
1811 /* Reset the Tx prefetch units */
1812 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1813 PREF_UNIT_RST_SET);
1814
1815 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1816 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1817}
1818
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001819/* Network shutdown */
1820static int sky2_down(struct net_device *dev)
1821{
1822 struct sky2_port *sky2 = netdev_priv(dev);
1823 struct sky2_hw *hw = sky2->hw;
1824 unsigned port = sky2->port;
1825 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001826 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001827
Stephen Hemminger1b537562005-12-20 15:08:07 -08001828 /* Never really got started! */
1829 if (!sky2->tx_le)
1830 return 0;
1831
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001832 if (netif_msg_ifdown(sky2))
1833 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1834
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001835 /* Force flow control off */
1836 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001837
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001838 /* Stop transmitter */
1839 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1840 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1841
1842 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001843 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001844
1845 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001846 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001847 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1848
1849 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1850
1851 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001852 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1853 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001854 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1855
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001856 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001857
Stephen Hemminger6c835042009-06-17 07:30:35 +00001858 /* Force any delayed status interrrupt and NAPI */
1859 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1860 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1861 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1862 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1863
Mike McCormacka947a392009-07-21 20:57:56 -07001864 sky2_rx_stop(sky2);
1865
1866 /* Disable port IRQ */
1867 imask = sky2_read32(hw, B0_IMSK);
1868 imask &= ~portirq_msk[port];
1869 sky2_write32(hw, B0_IMSK, imask);
1870 sky2_read32(hw, B0_IMSK);
1871
Stephen Hemminger6c835042009-06-17 07:30:35 +00001872 synchronize_irq(hw->pdev->irq);
1873 napi_synchronize(&hw->napi);
1874
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001875 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001876 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001877 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001878
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001879 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001880 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1881
Mike McCormack264bb4f2009-08-14 05:15:14 +00001882 sky2_tx_reset(hw, port);
1883
Stephen Hemminger481cea42009-08-14 15:33:19 -07001884 /* Free any pending frames stuck in HW queue */
1885 sky2_tx_complete(sky2, sky2->tx_prod);
1886
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001887 sky2_rx_clean(sky2);
1888
1889 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1890 sky2->rx_le, sky2->rx_le_map);
1891 kfree(sky2->rx_ring);
1892
1893 pci_free_consistent(hw->pdev,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001894 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001895 sky2->tx_le, sky2->tx_le_map);
1896 kfree(sky2->tx_ring);
1897
Stephen Hemminger1b537562005-12-20 15:08:07 -08001898 sky2->tx_le = NULL;
1899 sky2->rx_le = NULL;
1900
1901 sky2->rx_ring = NULL;
1902 sky2->tx_ring = NULL;
1903
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001904 return 0;
1905}
1906
1907static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1908{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001909 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001910 return SPEED_1000;
1911
Stephen Hemminger05745c42007-09-19 15:36:45 -07001912 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1913 if (aux & PHY_M_PS_SPEED_100)
1914 return SPEED_100;
1915 else
1916 return SPEED_10;
1917 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001918
1919 switch (aux & PHY_M_PS_SPEED_MSK) {
1920 case PHY_M_PS_SPEED_1000:
1921 return SPEED_1000;
1922 case PHY_M_PS_SPEED_100:
1923 return SPEED_100;
1924 default:
1925 return SPEED_10;
1926 }
1927}
1928
1929static void sky2_link_up(struct sky2_port *sky2)
1930{
1931 struct sky2_hw *hw = sky2->hw;
1932 unsigned port = sky2->port;
1933 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001934 static const char *fc_name[] = {
1935 [FC_NONE] = "none",
1936 [FC_TX] = "tx",
1937 [FC_RX] = "rx",
1938 [FC_BOTH] = "both",
1939 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001940
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001941 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001942 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001943 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1944 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001945
1946 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1947
1948 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001949
Stephen Hemminger75e80682007-09-19 15:36:46 -07001950 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001951
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001952 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001953 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001954 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1955
1956 if (netif_msg_link(sky2))
1957 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001958 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001959 sky2->netdev->name, sky2->speed,
1960 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001961 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001962}
1963
1964static void sky2_link_down(struct sky2_port *sky2)
1965{
1966 struct sky2_hw *hw = sky2->hw;
1967 unsigned port = sky2->port;
1968 u16 reg;
1969
1970 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1971
1972 reg = gma_read16(hw, port, GM_GP_CTRL);
1973 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1974 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001975
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001976 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001977
1978 /* Turn on link LED */
1979 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1980
1981 if (netif_msg_link(sky2))
1982 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001983
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001984 sky2_phy_init(hw, port);
1985}
1986
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001987static enum flow_control sky2_flow(int rx, int tx)
1988{
1989 if (rx)
1990 return tx ? FC_BOTH : FC_RX;
1991 else
1992 return tx ? FC_TX : FC_NONE;
1993}
1994
Stephen Hemminger793b8832005-09-14 16:06:14 -07001995static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1996{
1997 struct sky2_hw *hw = sky2->hw;
1998 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001999 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002000
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002001 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002002 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002003 if (lpa & PHY_M_AN_RF) {
2004 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
2005 return -1;
2006 }
2007
Stephen Hemminger793b8832005-09-14 16:06:14 -07002008 if (!(aux & PHY_M_PS_SPDUP_RES)) {
2009 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
2010 sky2->netdev->name);
2011 return -1;
2012 }
2013
Stephen Hemminger793b8832005-09-14 16:06:14 -07002014 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002015 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002016
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002017 /* Since the pause result bits seem to in different positions on
2018 * different chips. look at registers.
2019 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002020 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002021 /* Shift for bits in fiber PHY */
2022 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2023 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002024
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002025 if (advert & ADVERTISE_1000XPAUSE)
2026 advert |= ADVERTISE_PAUSE_CAP;
2027 if (advert & ADVERTISE_1000XPSE_ASYM)
2028 advert |= ADVERTISE_PAUSE_ASYM;
2029 if (lpa & LPA_1000XPAUSE)
2030 lpa |= LPA_PAUSE_CAP;
2031 if (lpa & LPA_1000XPAUSE_ASYM)
2032 lpa |= LPA_PAUSE_ASYM;
2033 }
2034
2035 sky2->flow_status = FC_NONE;
2036 if (advert & ADVERTISE_PAUSE_CAP) {
2037 if (lpa & LPA_PAUSE_CAP)
2038 sky2->flow_status = FC_BOTH;
2039 else if (advert & ADVERTISE_PAUSE_ASYM)
2040 sky2->flow_status = FC_RX;
2041 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2042 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2043 sky2->flow_status = FC_TX;
2044 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002045
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002046 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08002047 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002048 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002049
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002050 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002051 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2052 else
2053 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2054
2055 return 0;
2056}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002057
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002058/* Interrupt from PHY */
2059static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002060{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002061 struct net_device *dev = hw->dev[port];
2062 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002063 u16 istatus, phystat;
2064
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002065 if (!netif_running(dev))
2066 return;
2067
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002068 spin_lock(&sky2->phy_lock);
2069 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2070 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2071
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002072 if (netif_msg_intr(sky2))
2073 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
2074 sky2->netdev->name, istatus, phystat);
2075
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002076 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002077 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002078 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002079 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002080 }
2081
Stephen Hemminger793b8832005-09-14 16:06:14 -07002082 if (istatus & PHY_M_IS_LSP_CHANGE)
2083 sky2->speed = sky2_phy_speed(hw, phystat);
2084
2085 if (istatus & PHY_M_IS_DUP_CHANGE)
2086 sky2->duplex =
2087 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2088
2089 if (istatus & PHY_M_IS_LST_CHANGE) {
2090 if (phystat & PHY_M_PS_LINK_UP)
2091 sky2_link_up(sky2);
2092 else
2093 sky2_link_down(sky2);
2094 }
2095out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002096 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002097}
2098
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002099/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002100 * and tx queue is full (stopped).
2101 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002102static void sky2_tx_timeout(struct net_device *dev)
2103{
2104 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002105 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002106
2107 if (netif_msg_timer(sky2))
2108 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2109
Stephen Hemminger8f246642006-03-20 15:48:21 -08002110 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002111 dev->name, sky2->tx_cons, sky2->tx_prod,
2112 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2113 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002114
Stephen Hemminger81906792007-02-15 16:40:33 -08002115 /* can't restart safely under softirq */
2116 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002117}
2118
2119static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2120{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002121 struct sky2_port *sky2 = netdev_priv(dev);
2122 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002123 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002124 int err;
2125 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002126 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002127
2128 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2129 return -EINVAL;
2130
Stephen Hemminger05745c42007-09-19 15:36:45 -07002131 if (new_mtu > ETH_DATA_LEN &&
2132 (hw->chip_id == CHIP_ID_YUKON_FE ||
2133 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002134 return -EINVAL;
2135
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002136 if (!netif_running(dev)) {
2137 dev->mtu = new_mtu;
2138 return 0;
2139 }
2140
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002141 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002142 sky2_write32(hw, B0_IMSK, 0);
2143
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002144 dev->trans_start = jiffies; /* prevent tx timeout */
2145 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002146 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002147
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002148 synchronize_irq(hw->pdev->irq);
2149
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002150 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002151 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002152
2153 ctl = gma_read16(hw, port, GM_GP_CTRL);
2154 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002155 sky2_rx_stop(sky2);
2156 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002157
2158 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002159
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002160 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2161 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002162
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002163 if (dev->mtu > ETH_DATA_LEN)
2164 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002165
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002166 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002167
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002168 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002169
2170 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002171 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002172
David S. Millerd1d08d12008-01-07 20:53:33 -08002173 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002174 napi_enable(&hw->napi);
2175
Stephen Hemminger1b537562005-12-20 15:08:07 -08002176 if (err)
2177 dev_close(dev);
2178 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002179 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002180
Stephen Hemminger1b537562005-12-20 15:08:07 -08002181 netif_wake_queue(dev);
2182 }
2183
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002184 return err;
2185}
2186
Stephen Hemminger14d02632006-09-26 11:57:43 -07002187/* For small just reuse existing skb for next receive */
2188static struct sk_buff *receive_copy(struct sky2_port *sky2,
2189 const struct rx_ring_info *re,
2190 unsigned length)
2191{
2192 struct sk_buff *skb;
2193
2194 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2195 if (likely(skb)) {
2196 skb_reserve(skb, 2);
2197 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2198 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002199 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002200 skb->ip_summed = re->skb->ip_summed;
2201 skb->csum = re->skb->csum;
2202 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2203 length, PCI_DMA_FROMDEVICE);
2204 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002205 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002206 }
2207 return skb;
2208}
2209
2210/* Adjust length of skb with fragments to match received data */
2211static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2212 unsigned int length)
2213{
2214 int i, num_frags;
2215 unsigned int size;
2216
2217 /* put header into skb */
2218 size = min(length, hdr_space);
2219 skb->tail += size;
2220 skb->len += size;
2221 length -= size;
2222
2223 num_frags = skb_shinfo(skb)->nr_frags;
2224 for (i = 0; i < num_frags; i++) {
2225 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2226
2227 if (length == 0) {
2228 /* don't need this page */
2229 __free_page(frag->page);
2230 --skb_shinfo(skb)->nr_frags;
2231 } else {
2232 size = min(length, (unsigned) PAGE_SIZE);
2233
2234 frag->size = size;
2235 skb->data_len += size;
2236 skb->truesize += size;
2237 skb->len += size;
2238 length -= size;
2239 }
2240 }
2241}
2242
2243/* Normal packet - take skb from ring element and put in a new one */
2244static struct sk_buff *receive_new(struct sky2_port *sky2,
2245 struct rx_ring_info *re,
2246 unsigned int length)
2247{
2248 struct sk_buff *skb, *nskb;
2249 unsigned hdr_space = sky2->rx_data_size;
2250
Stephen Hemminger14d02632006-09-26 11:57:43 -07002251 /* Don't be tricky about reusing pages (yet) */
2252 nskb = sky2_rx_alloc(sky2);
2253 if (unlikely(!nskb))
2254 return NULL;
2255
2256 skb = re->skb;
2257 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2258
2259 prefetch(skb->data);
2260 re->skb = nskb;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00002261 if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
2262 dev_kfree_skb(nskb);
2263 re->skb = skb;
2264 return NULL;
2265 }
Stephen Hemminger14d02632006-09-26 11:57:43 -07002266
2267 if (skb_shinfo(skb)->nr_frags)
2268 skb_put_frags(skb, hdr_space, length);
2269 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002270 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002271 return skb;
2272}
2273
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002274/*
2275 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002276 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002277 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002278static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002279 u16 length, u32 status)
2280{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002281 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002282 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002283 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002284 u16 count = (status & GMR_FS_LEN) >> 16;
2285
2286#ifdef SKY2_VLAN_TAG_USED
2287 /* Account for vlan tag */
2288 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2289 count -= VLAN_HLEN;
2290#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002291
2292 if (unlikely(netif_msg_rx_status(sky2)))
2293 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002294 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002295
Stephen Hemminger793b8832005-09-14 16:06:14 -07002296 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002297 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002298
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002299 /* This chip has hardware problems that generates bogus status.
2300 * So do only marginal checking and expect higher level protocols
2301 * to handle crap frames.
2302 */
2303 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2304 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2305 length != count)
2306 goto okay;
2307
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002308 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002309 goto error;
2310
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002311 if (!(status & GMR_FS_RX_OK))
2312 goto resubmit;
2313
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002314 /* if length reported by DMA does not match PHY, packet was truncated */
2315 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002316 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002317
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002318okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002319 if (length < copybreak)
2320 skb = receive_copy(sky2, re, length);
2321 else
2322 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002323resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002324 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002325
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002326 return skb;
2327
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002328len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002329 /* Truncation of overlength packets
2330 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002331 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002332 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002333 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2334 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002335 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002336
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002337error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002338 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002339 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002340 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002341 goto resubmit;
2342 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002343
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002344 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002345 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002346 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002347
2348 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002349 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002350 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002351 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002352 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002353 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002354
Stephen Hemminger793b8832005-09-14 16:06:14 -07002355 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002356}
2357
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002358/* Transmit complete */
2359static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002360{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002361 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002362
Stephen Hemminger49d4b8b2009-08-14 13:33:17 +00002363 if (netif_running(dev))
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002364 sky2_tx_complete(sky2, last);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002365}
2366
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002367static inline void sky2_skb_rx(const struct sky2_port *sky2,
2368 u32 status, struct sk_buff *skb)
2369{
2370#ifdef SKY2_VLAN_TAG_USED
2371 u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
2372 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2373 if (skb->ip_summed == CHECKSUM_NONE)
2374 vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
2375 else
2376 vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
2377 vlan_tag, skb);
2378 return;
2379 }
2380#endif
2381 if (skb->ip_summed == CHECKSUM_NONE)
2382 netif_receive_skb(skb);
2383 else
2384 napi_gro_receive(&sky2->hw->napi, skb);
2385}
2386
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002387static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2388 unsigned packets, unsigned bytes)
2389{
2390 if (packets) {
2391 struct net_device *dev = hw->dev[port];
2392
2393 dev->stats.rx_packets += packets;
2394 dev->stats.rx_bytes += bytes;
2395 dev->last_rx = jiffies;
2396 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2397 }
2398}
2399
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002400/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002401static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002402{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002403 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002404 unsigned int total_bytes[2] = { 0 };
2405 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002406
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002407 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002408 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002409 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002410 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002411 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002412 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002413 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002414 u32 status;
2415 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002416 u8 opcode = le->opcode;
2417
2418 if (!(opcode & HW_OWNER))
2419 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002420
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002421 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002422
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002423 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002424 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002425 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002426 length = le16_to_cpu(le->length);
2427 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002428
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002429 le->opcode = 0;
2430 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002431 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002432 total_packets[port]++;
2433 total_bytes[port] += length;
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002434 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002435 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002436 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002437 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002438 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002439
Stephen Hemminger69161612007-06-04 17:23:26 -07002440 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002441 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002442 if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002443 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2444 (le->css & CSS_TCPUDPCSOK))
2445 skb->ip_summed = CHECKSUM_UNNECESSARY;
2446 else
2447 skb->ip_summed = CHECKSUM_NONE;
2448 }
2449
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002450 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002451
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002452 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002453
Stephen Hemminger22e11702006-07-12 15:23:48 -07002454 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002455 if (++work_done >= to_do)
2456 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002457 break;
2458
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002459#ifdef SKY2_VLAN_TAG_USED
2460 case OP_RXVLAN:
2461 sky2->rx_tag = length;
2462 break;
2463
2464 case OP_RXCHKSVLAN:
2465 sky2->rx_tag = length;
2466 /* fall through */
2467#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002468 case OP_RXCHKS:
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002469 if (!(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
Stephen Hemminger87418302007-03-08 12:42:30 -08002470 break;
2471
Stephen Hemminger05745c42007-09-19 15:36:45 -07002472 /* If this happens then driver assuming wrong format */
2473 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2474 if (net_ratelimit())
2475 printk(KERN_NOTICE "%s: unexpected"
2476 " checksum status\n",
2477 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002478 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002479 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002480
Stephen Hemminger87418302007-03-08 12:42:30 -08002481 /* Both checksum counters are programmed to start at
2482 * the same offset, so unless there is a problem they
2483 * should match. This failure is an early indication that
2484 * hardware receive checksumming won't work.
2485 */
2486 if (likely(status >> 16 == (status & 0xffff))) {
2487 skb = sky2->rx_ring[sky2->rx_next].skb;
2488 skb->ip_summed = CHECKSUM_COMPLETE;
Anton Vorontsovb9389792009-06-26 09:28:42 -07002489 skb->csum = le16_to_cpu(status);
Stephen Hemminger87418302007-03-08 12:42:30 -08002490 } else {
2491 printk(KERN_NOTICE PFX "%s: hardware receive "
2492 "checksum problem (status = %#x)\n",
2493 dev->name, status);
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002494 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
2495
Stephen Hemminger87418302007-03-08 12:42:30 -08002496 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002497 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002498 BMU_DIS_RX_CHKSUM);
2499 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002500 break;
2501
2502 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002503 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002504 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002505 if (hw->dev[1])
2506 sky2_tx_done(hw->dev[1],
2507 ((status >> 24) & 0xff)
2508 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002509 break;
2510
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002511 default:
2512 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002513 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002514 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002515 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002516 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002517
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002518 /* Fully processed status ring so clear irq */
2519 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2520
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002521exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002522 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2523 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002524
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002525 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002526}
2527
2528static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2529{
2530 struct net_device *dev = hw->dev[port];
2531
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002532 if (net_ratelimit())
2533 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2534 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002535
2536 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002537 if (net_ratelimit())
2538 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2539 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002540 /* Clear IRQ */
2541 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2542 }
2543
2544 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002545 if (net_ratelimit())
2546 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2547 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002548
2549 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2550 }
2551
2552 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002553 if (net_ratelimit())
2554 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002555 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2556 }
2557
2558 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002559 if (net_ratelimit())
2560 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002561 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2562 }
2563
2564 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002565 if (net_ratelimit())
2566 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2567 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002568 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2569 }
2570}
2571
2572static void sky2_hw_intr(struct sky2_hw *hw)
2573{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002574 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002575 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002576 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2577
2578 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002579
Stephen Hemminger793b8832005-09-14 16:06:14 -07002580 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002581 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002582
2583 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002584 u16 pci_err;
2585
Stephen Hemminger82637e82008-01-23 19:16:04 -08002586 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002587 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002588 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002589 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002590 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002591
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002592 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002593 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002594 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002595 }
2596
2597 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002598 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002599 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002600
Stephen Hemminger82637e82008-01-23 19:16:04 -08002601 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002602 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2603 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2604 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002605 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002606 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002607
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002608 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002609 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002610 }
2611
2612 if (status & Y2_HWE_L1_MASK)
2613 sky2_hw_error(hw, 0, status);
2614 status >>= 8;
2615 if (status & Y2_HWE_L1_MASK)
2616 sky2_hw_error(hw, 1, status);
2617}
2618
2619static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2620{
2621 struct net_device *dev = hw->dev[port];
2622 struct sky2_port *sky2 = netdev_priv(dev);
2623 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2624
2625 if (netif_msg_intr(sky2))
2626 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2627 dev->name, status);
2628
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002629 if (status & GM_IS_RX_CO_OV)
2630 gma_read16(hw, port, GM_RX_IRQ_SRC);
2631
2632 if (status & GM_IS_TX_CO_OV)
2633 gma_read16(hw, port, GM_TX_IRQ_SRC);
2634
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002635 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002636 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002637 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2638 }
2639
2640 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002641 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002642 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2643 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002644}
2645
Stephen Hemminger40b01722007-04-11 14:47:59 -07002646/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002647static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002648{
2649 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002650 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002651
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002652 dev_err(&hw->pdev->dev, PFX
2653 "%s: descriptor error q=%#x get=%u put=%u\n",
2654 dev->name, (unsigned) q, (unsigned) idx,
2655 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002656
Stephen Hemminger40b01722007-04-11 14:47:59 -07002657 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002658}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002659
Stephen Hemminger75e80682007-09-19 15:36:46 -07002660static int sky2_rx_hung(struct net_device *dev)
2661{
2662 struct sky2_port *sky2 = netdev_priv(dev);
2663 struct sky2_hw *hw = sky2->hw;
2664 unsigned port = sky2->port;
2665 unsigned rxq = rxqaddr[port];
2666 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2667 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2668 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2669 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2670
2671 /* If idle and MAC or PCI is stuck */
2672 if (sky2->check.last == dev->last_rx &&
2673 ((mac_rp == sky2->check.mac_rp &&
2674 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2675 /* Check if the PCI RX hang */
2676 (fifo_rp == sky2->check.fifo_rp &&
2677 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2678 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2679 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2680 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2681 return 1;
2682 } else {
2683 sky2->check.last = dev->last_rx;
2684 sky2->check.mac_rp = mac_rp;
2685 sky2->check.mac_lev = mac_lev;
2686 sky2->check.fifo_rp = fifo_rp;
2687 sky2->check.fifo_lev = fifo_lev;
2688 return 0;
2689 }
2690}
2691
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002692static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002693{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002694 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002695
Stephen Hemminger75e80682007-09-19 15:36:46 -07002696 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002697 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002698 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002699 } else {
2700 int i, active = 0;
2701
2702 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002703 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002704 if (!netif_running(dev))
2705 continue;
2706 ++active;
2707
2708 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002709 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002710 sky2_rx_hung(dev)) {
2711 pr_info(PFX "%s: receiver hang detected\n",
2712 dev->name);
2713 schedule_work(&hw->restart_work);
2714 return;
2715 }
2716 }
2717
2718 if (active == 0)
2719 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002720 }
2721
Stephen Hemminger75e80682007-09-19 15:36:46 -07002722 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002723}
2724
Stephen Hemminger40b01722007-04-11 14:47:59 -07002725/* Hardware/software error handling */
2726static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002727{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002728 if (net_ratelimit())
2729 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002730
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002731 if (status & Y2_IS_HW_ERR)
2732 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002733
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002734 if (status & Y2_IS_IRQ_MAC1)
2735 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002736
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002737 if (status & Y2_IS_IRQ_MAC2)
2738 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002739
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002740 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002741 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002742
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002743 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002744 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002745
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002746 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002747 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002748
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002749 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002750 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002751}
2752
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002753static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002754{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002755 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002756 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002757 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002758 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002759
2760 if (unlikely(status & Y2_IS_ERROR))
2761 sky2_err_intr(hw, status);
2762
2763 if (status & Y2_IS_IRQ_PHY1)
2764 sky2_phy_intr(hw, 0);
2765
2766 if (status & Y2_IS_IRQ_PHY2)
2767 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002768
Stephen Hemminger26691832007-10-11 18:31:13 -07002769 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2770 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002771
David S. Miller6f535762007-10-11 18:08:29 -07002772 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002773 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002774 }
David S. Miller6f535762007-10-11 18:08:29 -07002775
Stephen Hemminger26691832007-10-11 18:31:13 -07002776 napi_complete(napi);
2777 sky2_read32(hw, B0_Y2_SP_LISR);
2778done:
2779
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002780 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002781}
2782
David Howells7d12e782006-10-05 14:55:46 +01002783static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002784{
2785 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002786 u32 status;
2787
2788 /* Reading this mask interrupts as side effect */
2789 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2790 if (status == 0 || status == ~0)
2791 return IRQ_NONE;
2792
2793 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002794
2795 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002796
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002797 return IRQ_HANDLED;
2798}
2799
2800#ifdef CONFIG_NET_POLL_CONTROLLER
2801static void sky2_netpoll(struct net_device *dev)
2802{
2803 struct sky2_port *sky2 = netdev_priv(dev);
2804
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002805 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002806}
2807#endif
2808
2809/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002810static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002811{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002812 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002813 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002814 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002815 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002816 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002817 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002818 return 125;
2819
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002820 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002821 return 100;
2822
2823 case CHIP_ID_YUKON_FE_P:
2824 return 50;
2825
2826 case CHIP_ID_YUKON_XL:
2827 return 156;
2828
2829 default:
2830 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002831 }
2832}
2833
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002834static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2835{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002836 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002837}
2838
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002839static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2840{
2841 return clk / sky2_mhz(hw);
2842}
2843
2844
Stephen Hemmingere3173832007-02-06 10:45:39 -08002845static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002846{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002847 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002848
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002849 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002850 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002851
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002852 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002853
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002854 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002855 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2856
2857 switch(hw->chip_id) {
2858 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002859 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002860 break;
2861
2862 case CHIP_ID_YUKON_EC_U:
2863 hw->flags = SKY2_HW_GIGABIT
2864 | SKY2_HW_NEWER_PHY
2865 | SKY2_HW_ADV_POWER_CTL;
2866 break;
2867
2868 case CHIP_ID_YUKON_EX:
2869 hw->flags = SKY2_HW_GIGABIT
2870 | SKY2_HW_NEWER_PHY
2871 | SKY2_HW_NEW_LE
2872 | SKY2_HW_ADV_POWER_CTL;
2873
2874 /* New transmit checksum */
2875 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2876 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2877 break;
2878
2879 case CHIP_ID_YUKON_EC:
2880 /* This rev is really old, and requires untested workarounds */
2881 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2882 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2883 return -EOPNOTSUPP;
2884 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002885 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002886 break;
2887
2888 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002889 break;
2890
Stephen Hemminger05745c42007-09-19 15:36:45 -07002891 case CHIP_ID_YUKON_FE_P:
2892 hw->flags = SKY2_HW_NEWER_PHY
2893 | SKY2_HW_NEW_LE
2894 | SKY2_HW_AUTO_TX_SUM
2895 | SKY2_HW_ADV_POWER_CTL;
2896 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002897
2898 case CHIP_ID_YUKON_SUPR:
2899 hw->flags = SKY2_HW_GIGABIT
2900 | SKY2_HW_NEWER_PHY
2901 | SKY2_HW_NEW_LE
2902 | SKY2_HW_AUTO_TX_SUM
2903 | SKY2_HW_ADV_POWER_CTL;
2904 break;
2905
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002906 case CHIP_ID_YUKON_UL_2:
2907 hw->flags = SKY2_HW_GIGABIT
2908 | SKY2_HW_ADV_POWER_CTL;
2909 break;
2910
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002911 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002912 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2913 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002914 return -EOPNOTSUPP;
2915 }
2916
Stephen Hemmingere3173832007-02-06 10:45:39 -08002917 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002918 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2919 hw->flags |= SKY2_HW_FIBRE_PHY;
2920
Stephen Hemmingere3173832007-02-06 10:45:39 -08002921 hw->ports = 1;
2922 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2923 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2924 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2925 ++hw->ports;
2926 }
2927
2928 return 0;
2929}
2930
2931static void sky2_reset(struct sky2_hw *hw)
2932{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002933 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002934 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002935 int i, cap;
2936 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002937
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002938 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002939 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2940 status = sky2_read16(hw, HCU_CCSR);
2941 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2942 HCU_CCSR_UC_STATE_MSK);
2943 sky2_write16(hw, HCU_CCSR, status);
2944 } else
2945 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2946 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002947
2948 /* do a SW reset */
2949 sky2_write8(hw, B0_CTST, CS_RST_SET);
2950 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2951
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002952 /* allow writes to PCI config */
2953 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2954
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002955 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002956 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002957 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002958 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002959
2960 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2961
Stephen Hemminger555382c2007-08-29 12:58:14 -07002962 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2963 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002964 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2965 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002966
Stephen Hemminger555382c2007-08-29 12:58:14 -07002967 /* If error bit is stuck on ignore it */
2968 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2969 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002970 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07002971 hwe_mask |= Y2_IS_PCI_EXP;
2972 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002973
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002974 sky2_power_on(hw);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002975 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002976
2977 for (i = 0; i < hw->ports; i++) {
2978 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2979 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002980
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002981 if (hw->chip_id == CHIP_ID_YUKON_EX ||
2982 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07002983 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2984 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2985 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002986 }
2987
Stephen Hemminger793b8832005-09-14 16:06:14 -07002988 /* Clear I2C IRQ noise */
2989 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002990
2991 /* turn off hardware timer (unused) */
2992 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2993 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002994
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002995 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2996
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002997 /* Turn off descriptor polling */
2998 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002999
3000 /* Turn off receive timestamp */
3001 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003002 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003003
3004 /* enable the Tx Arbiters */
3005 for (i = 0; i < hw->ports; i++)
3006 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3007
3008 /* Initialize ram interface */
3009 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003010 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003011
3012 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3013 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3014 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3015 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3016 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3017 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3018 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3019 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3020 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3021 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3022 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3023 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3024 }
3025
Stephen Hemminger555382c2007-08-29 12:58:14 -07003026 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003027
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003028 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003029 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003030
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003031 memset(hw->st_le, 0, STATUS_LE_BYTES);
3032 hw->st_idx = 0;
3033
3034 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3035 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3036
3037 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003038 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003039
3040 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003041 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003042
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003043 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3044 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003045
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003046 /* set Status-FIFO ISR watermark */
3047 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3048 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3049 else
3050 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003051
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003052 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003053 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3054 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003055
Stephen Hemminger793b8832005-09-14 16:06:14 -07003056 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003057 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3058
3059 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3060 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3061 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003062}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003063
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003064/* Take device down (offline).
3065 * Equivalent to doing dev_stop() but this does not
3066 * inform upper layers of the transistion.
3067 */
3068static void sky2_detach(struct net_device *dev)
3069{
3070 if (netif_running(dev)) {
3071 netif_device_detach(dev); /* stop txq */
3072 sky2_down(dev);
3073 }
3074}
3075
3076/* Bring device back after doing sky2_detach */
3077static int sky2_reattach(struct net_device *dev)
3078{
3079 int err = 0;
3080
3081 if (netif_running(dev)) {
3082 err = sky2_up(dev);
3083 if (err) {
3084 printk(KERN_INFO PFX "%s: could not restart %d\n",
3085 dev->name, err);
3086 dev_close(dev);
3087 } else {
3088 netif_device_attach(dev);
3089 sky2_set_multicast(dev);
3090 }
3091 }
3092
3093 return err;
3094}
3095
Stephen Hemminger81906792007-02-15 16:40:33 -08003096static void sky2_restart(struct work_struct *work)
3097{
3098 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003099 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003100
Stephen Hemminger81906792007-02-15 16:40:33 -08003101 rtnl_lock();
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003102 for (i = 0; i < hw->ports; i++)
3103 sky2_detach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003104
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003105 napi_disable(&hw->napi);
3106 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08003107 sky2_reset(hw);
3108 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07003109 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003110
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003111 for (i = 0; i < hw->ports; i++)
3112 sky2_reattach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003113
Stephen Hemminger81906792007-02-15 16:40:33 -08003114 rtnl_unlock();
3115}
3116
Stephen Hemmingere3173832007-02-06 10:45:39 -08003117static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3118{
3119 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3120}
3121
3122static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3123{
3124 const struct sky2_port *sky2 = netdev_priv(dev);
3125
3126 wol->supported = sky2_wol_supported(sky2->hw);
3127 wol->wolopts = sky2->wol;
3128}
3129
3130static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3131{
3132 struct sky2_port *sky2 = netdev_priv(dev);
3133 struct sky2_hw *hw = sky2->hw;
3134
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003135 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw))
3136 || !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003137 return -EOPNOTSUPP;
3138
3139 sky2->wol = wol->wolopts;
3140
Stephen Hemminger05745c42007-09-19 15:36:45 -07003141 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3142 hw->chip_id == CHIP_ID_YUKON_EX ||
3143 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08003144 sky2_write32(hw, B0_CTST, sky2->wol
3145 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
3146
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003147 device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
3148
Stephen Hemmingere3173832007-02-06 10:45:39 -08003149 if (!netif_running(dev))
3150 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003151 return 0;
3152}
3153
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003154static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003155{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003156 if (sky2_is_copper(hw)) {
3157 u32 modes = SUPPORTED_10baseT_Half
3158 | SUPPORTED_10baseT_Full
3159 | SUPPORTED_100baseT_Half
3160 | SUPPORTED_100baseT_Full
3161 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003162
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003163 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003164 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003165 | SUPPORTED_1000baseT_Full;
3166 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003167 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003168 return SUPPORTED_1000baseT_Half
3169 | SUPPORTED_1000baseT_Full
3170 | SUPPORTED_Autoneg
3171 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003172}
3173
Stephen Hemminger793b8832005-09-14 16:06:14 -07003174static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003175{
3176 struct sky2_port *sky2 = netdev_priv(dev);
3177 struct sky2_hw *hw = sky2->hw;
3178
3179 ecmd->transceiver = XCVR_INTERNAL;
3180 ecmd->supported = sky2_supported_modes(hw);
3181 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003182 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003183 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003184 ecmd->speed = sky2->speed;
3185 } else {
3186 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003187 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003188 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003189
3190 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003191 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3192 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003193 ecmd->duplex = sky2->duplex;
3194 return 0;
3195}
3196
3197static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3198{
3199 struct sky2_port *sky2 = netdev_priv(dev);
3200 const struct sky2_hw *hw = sky2->hw;
3201 u32 supported = sky2_supported_modes(hw);
3202
3203 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003204 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003205 ecmd->advertising = supported;
3206 sky2->duplex = -1;
3207 sky2->speed = -1;
3208 } else {
3209 u32 setting;
3210
Stephen Hemminger793b8832005-09-14 16:06:14 -07003211 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003212 case SPEED_1000:
3213 if (ecmd->duplex == DUPLEX_FULL)
3214 setting = SUPPORTED_1000baseT_Full;
3215 else if (ecmd->duplex == DUPLEX_HALF)
3216 setting = SUPPORTED_1000baseT_Half;
3217 else
3218 return -EINVAL;
3219 break;
3220 case SPEED_100:
3221 if (ecmd->duplex == DUPLEX_FULL)
3222 setting = SUPPORTED_100baseT_Full;
3223 else if (ecmd->duplex == DUPLEX_HALF)
3224 setting = SUPPORTED_100baseT_Half;
3225 else
3226 return -EINVAL;
3227 break;
3228
3229 case SPEED_10:
3230 if (ecmd->duplex == DUPLEX_FULL)
3231 setting = SUPPORTED_10baseT_Full;
3232 else if (ecmd->duplex == DUPLEX_HALF)
3233 setting = SUPPORTED_10baseT_Half;
3234 else
3235 return -EINVAL;
3236 break;
3237 default:
3238 return -EINVAL;
3239 }
3240
3241 if ((setting & supported) == 0)
3242 return -EINVAL;
3243
3244 sky2->speed = ecmd->speed;
3245 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003246 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003247 }
3248
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003249 sky2->advertising = ecmd->advertising;
3250
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003251 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003252 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003253 sky2_set_multicast(dev);
3254 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003255
3256 return 0;
3257}
3258
3259static void sky2_get_drvinfo(struct net_device *dev,
3260 struct ethtool_drvinfo *info)
3261{
3262 struct sky2_port *sky2 = netdev_priv(dev);
3263
3264 strcpy(info->driver, DRV_NAME);
3265 strcpy(info->version, DRV_VERSION);
3266 strcpy(info->fw_version, "N/A");
3267 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3268}
3269
3270static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003271 char name[ETH_GSTRING_LEN];
3272 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003273} sky2_stats[] = {
3274 { "tx_bytes", GM_TXO_OK_HI },
3275 { "rx_bytes", GM_RXO_OK_HI },
3276 { "tx_broadcast", GM_TXF_BC_OK },
3277 { "rx_broadcast", GM_RXF_BC_OK },
3278 { "tx_multicast", GM_TXF_MC_OK },
3279 { "rx_multicast", GM_RXF_MC_OK },
3280 { "tx_unicast", GM_TXF_UC_OK },
3281 { "rx_unicast", GM_RXF_UC_OK },
3282 { "tx_mac_pause", GM_TXF_MPAUSE },
3283 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003284 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003285 { "late_collision",GM_TXF_LAT_COL },
3286 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003287 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003288 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003289
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003290 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003291 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003292 { "rx_64_byte_packets", GM_RXF_64B },
3293 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3294 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3295 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3296 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3297 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3298 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003299 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003300 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3301 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003302 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003303
3304 { "tx_64_byte_packets", GM_TXF_64B },
3305 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3306 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3307 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3308 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3309 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3310 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3311 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003312};
3313
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003314static u32 sky2_get_rx_csum(struct net_device *dev)
3315{
3316 struct sky2_port *sky2 = netdev_priv(dev);
3317
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003318 return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003319}
3320
3321static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3322{
3323 struct sky2_port *sky2 = netdev_priv(dev);
3324
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003325 if (data)
3326 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
3327 else
3328 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003329
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003330 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3331 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3332
3333 return 0;
3334}
3335
3336static u32 sky2_get_msglevel(struct net_device *netdev)
3337{
3338 struct sky2_port *sky2 = netdev_priv(netdev);
3339 return sky2->msg_enable;
3340}
3341
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003342static int sky2_nway_reset(struct net_device *dev)
3343{
3344 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003345
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003346 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003347 return -EINVAL;
3348
Stephen Hemminger1b537562005-12-20 15:08:07 -08003349 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003350 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003351
3352 return 0;
3353}
3354
Stephen Hemminger793b8832005-09-14 16:06:14 -07003355static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003356{
3357 struct sky2_hw *hw = sky2->hw;
3358 unsigned port = sky2->port;
3359 int i;
3360
3361 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003362 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003363 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003364 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003365
Stephen Hemminger793b8832005-09-14 16:06:14 -07003366 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003367 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3368}
3369
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003370static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3371{
3372 struct sky2_port *sky2 = netdev_priv(netdev);
3373 sky2->msg_enable = value;
3374}
3375
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003376static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003377{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003378 switch (sset) {
3379 case ETH_SS_STATS:
3380 return ARRAY_SIZE(sky2_stats);
3381 default:
3382 return -EOPNOTSUPP;
3383 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003384}
3385
3386static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003387 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003388{
3389 struct sky2_port *sky2 = netdev_priv(dev);
3390
Stephen Hemminger793b8832005-09-14 16:06:14 -07003391 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003392}
3393
Stephen Hemminger793b8832005-09-14 16:06:14 -07003394static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003395{
3396 int i;
3397
3398 switch (stringset) {
3399 case ETH_SS_STATS:
3400 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3401 memcpy(data + i * ETH_GSTRING_LEN,
3402 sky2_stats[i].name, ETH_GSTRING_LEN);
3403 break;
3404 }
3405}
3406
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003407static int sky2_set_mac_address(struct net_device *dev, void *p)
3408{
3409 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003410 struct sky2_hw *hw = sky2->hw;
3411 unsigned port = sky2->port;
3412 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003413
3414 if (!is_valid_ether_addr(addr->sa_data))
3415 return -EADDRNOTAVAIL;
3416
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003417 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003418 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003419 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003420 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003421 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003422
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003423 /* virtual address for data */
3424 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3425
3426 /* physical address: used for pause frames */
3427 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003428
3429 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003430}
3431
Stephen Hemmingera052b522006-10-17 10:24:23 -07003432static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3433{
3434 u32 bit;
3435
3436 bit = ether_crc(ETH_ALEN, addr) & 63;
3437 filter[bit >> 3] |= 1 << (bit & 7);
3438}
3439
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003440static void sky2_set_multicast(struct net_device *dev)
3441{
3442 struct sky2_port *sky2 = netdev_priv(dev);
3443 struct sky2_hw *hw = sky2->hw;
3444 unsigned port = sky2->port;
3445 struct dev_mc_list *list = dev->mc_list;
3446 u16 reg;
3447 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003448 int rx_pause;
3449 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003450
Stephen Hemmingera052b522006-10-17 10:24:23 -07003451 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003452 memset(filter, 0, sizeof(filter));
3453
3454 reg = gma_read16(hw, port, GM_RX_CTRL);
3455 reg |= GM_RXCR_UCF_ENA;
3456
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003457 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003458 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003459 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003460 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003461 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003462 reg &= ~GM_RXCR_MCF_ENA;
3463 else {
3464 int i;
3465 reg |= GM_RXCR_MCF_ENA;
3466
Stephen Hemmingera052b522006-10-17 10:24:23 -07003467 if (rx_pause)
3468 sky2_add_filter(filter, pause_mc_addr);
3469
3470 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3471 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003472 }
3473
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003474 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003475 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003476 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003477 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003478 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003479 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003480 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003481 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003482
3483 gma_write16(hw, port, GM_RX_CTRL, reg);
3484}
3485
3486/* Can have one global because blinking is controlled by
3487 * ethtool and that is always under RTNL mutex
3488 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003489static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003490{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003491 struct sky2_hw *hw = sky2->hw;
3492 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003493
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003494 spin_lock_bh(&sky2->phy_lock);
3495 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3496 hw->chip_id == CHIP_ID_YUKON_EX ||
3497 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3498 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003499 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3500 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003501
3502 switch (mode) {
3503 case MO_LED_OFF:
3504 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3505 PHY_M_LEDC_LOS_CTRL(8) |
3506 PHY_M_LEDC_INIT_CTRL(8) |
3507 PHY_M_LEDC_STA1_CTRL(8) |
3508 PHY_M_LEDC_STA0_CTRL(8));
3509 break;
3510 case MO_LED_ON:
3511 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3512 PHY_M_LEDC_LOS_CTRL(9) |
3513 PHY_M_LEDC_INIT_CTRL(9) |
3514 PHY_M_LEDC_STA1_CTRL(9) |
3515 PHY_M_LEDC_STA0_CTRL(9));
3516 break;
3517 case MO_LED_BLINK:
3518 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3519 PHY_M_LEDC_LOS_CTRL(0xa) |
3520 PHY_M_LEDC_INIT_CTRL(0xa) |
3521 PHY_M_LEDC_STA1_CTRL(0xa) |
3522 PHY_M_LEDC_STA0_CTRL(0xa));
3523 break;
3524 case MO_LED_NORM:
3525 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3526 PHY_M_LEDC_LOS_CTRL(1) |
3527 PHY_M_LEDC_INIT_CTRL(8) |
3528 PHY_M_LEDC_STA1_CTRL(7) |
3529 PHY_M_LEDC_STA0_CTRL(7));
3530 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003531
3532 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003533 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003534 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003535 PHY_M_LED_MO_DUP(mode) |
3536 PHY_M_LED_MO_10(mode) |
3537 PHY_M_LED_MO_100(mode) |
3538 PHY_M_LED_MO_1000(mode) |
3539 PHY_M_LED_MO_RX(mode) |
3540 PHY_M_LED_MO_TX(mode));
3541
3542 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003543}
3544
3545/* blink LED's for finding board */
3546static int sky2_phys_id(struct net_device *dev, u32 data)
3547{
3548 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003549 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003550
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003551 if (data == 0)
3552 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003553
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003554 for (i = 0; i < data; i++) {
3555 sky2_led(sky2, MO_LED_ON);
3556 if (msleep_interruptible(500))
3557 break;
3558 sky2_led(sky2, MO_LED_OFF);
3559 if (msleep_interruptible(500))
3560 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003561 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003562 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003563
3564 return 0;
3565}
3566
3567static void sky2_get_pauseparam(struct net_device *dev,
3568 struct ethtool_pauseparam *ecmd)
3569{
3570 struct sky2_port *sky2 = netdev_priv(dev);
3571
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003572 switch (sky2->flow_mode) {
3573 case FC_NONE:
3574 ecmd->tx_pause = ecmd->rx_pause = 0;
3575 break;
3576 case FC_TX:
3577 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3578 break;
3579 case FC_RX:
3580 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3581 break;
3582 case FC_BOTH:
3583 ecmd->tx_pause = ecmd->rx_pause = 1;
3584 }
3585
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003586 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3587 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003588}
3589
3590static int sky2_set_pauseparam(struct net_device *dev,
3591 struct ethtool_pauseparam *ecmd)
3592{
3593 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003594
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003595 if (ecmd->autoneg == AUTONEG_ENABLE)
3596 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3597 else
3598 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3599
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003600 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003601
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003602 if (netif_running(dev))
3603 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003604
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003605 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003606}
3607
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003608static int sky2_get_coalesce(struct net_device *dev,
3609 struct ethtool_coalesce *ecmd)
3610{
3611 struct sky2_port *sky2 = netdev_priv(dev);
3612 struct sky2_hw *hw = sky2->hw;
3613
3614 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3615 ecmd->tx_coalesce_usecs = 0;
3616 else {
3617 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3618 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3619 }
3620 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3621
3622 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3623 ecmd->rx_coalesce_usecs = 0;
3624 else {
3625 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3626 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3627 }
3628 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3629
3630 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3631 ecmd->rx_coalesce_usecs_irq = 0;
3632 else {
3633 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3634 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3635 }
3636
3637 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3638
3639 return 0;
3640}
3641
3642/* Note: this affect both ports */
3643static int sky2_set_coalesce(struct net_device *dev,
3644 struct ethtool_coalesce *ecmd)
3645{
3646 struct sky2_port *sky2 = netdev_priv(dev);
3647 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003648 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003649
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003650 if (ecmd->tx_coalesce_usecs > tmax ||
3651 ecmd->rx_coalesce_usecs > tmax ||
3652 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003653 return -EINVAL;
3654
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003655 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003656 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003657 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003658 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003659 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003660 return -EINVAL;
3661
3662 if (ecmd->tx_coalesce_usecs == 0)
3663 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3664 else {
3665 sky2_write32(hw, STAT_TX_TIMER_INI,
3666 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3667 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3668 }
3669 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3670
3671 if (ecmd->rx_coalesce_usecs == 0)
3672 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3673 else {
3674 sky2_write32(hw, STAT_LEV_TIMER_INI,
3675 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3676 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3677 }
3678 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3679
3680 if (ecmd->rx_coalesce_usecs_irq == 0)
3681 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3682 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003683 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003684 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3685 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3686 }
3687 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3688 return 0;
3689}
3690
Stephen Hemminger793b8832005-09-14 16:06:14 -07003691static void sky2_get_ringparam(struct net_device *dev,
3692 struct ethtool_ringparam *ering)
3693{
3694 struct sky2_port *sky2 = netdev_priv(dev);
3695
3696 ering->rx_max_pending = RX_MAX_PENDING;
3697 ering->rx_mini_max_pending = 0;
3698 ering->rx_jumbo_max_pending = 0;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003699 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003700
3701 ering->rx_pending = sky2->rx_pending;
3702 ering->rx_mini_pending = 0;
3703 ering->rx_jumbo_pending = 0;
3704 ering->tx_pending = sky2->tx_pending;
3705}
3706
3707static int sky2_set_ringparam(struct net_device *dev,
3708 struct ethtool_ringparam *ering)
3709{
3710 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003711
3712 if (ering->rx_pending > RX_MAX_PENDING ||
3713 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003714 ering->tx_pending < TX_MIN_PENDING ||
3715 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003716 return -EINVAL;
3717
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003718 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003719
3720 sky2->rx_pending = ering->rx_pending;
3721 sky2->tx_pending = ering->tx_pending;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003722 sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003723
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003724 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003725}
3726
Stephen Hemminger793b8832005-09-14 16:06:14 -07003727static int sky2_get_regs_len(struct net_device *dev)
3728{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003729 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003730}
3731
3732/*
3733 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003734 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003735 */
3736static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3737 void *p)
3738{
3739 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003740 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003741 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003742
3743 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003744
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003745 for (b = 0; b < 128; b++) {
3746 /* This complicated switch statement is to make sure and
3747 * only access regions that are unreserved.
3748 * Some blocks are only valid on dual port cards.
3749 * and block 3 has some special diagnostic registers that
3750 * are poison.
3751 */
3752 switch (b) {
3753 case 3:
3754 /* skip diagnostic ram region */
3755 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3756 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003757
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003758 /* dual port cards only */
3759 case 5: /* Tx Arbiter 2 */
3760 case 9: /* RX2 */
3761 case 14 ... 15: /* TX2 */
3762 case 17: case 19: /* Ram Buffer 2 */
3763 case 22 ... 23: /* Tx Ram Buffer 2 */
3764 case 25: /* Rx MAC Fifo 1 */
3765 case 27: /* Tx MAC Fifo 2 */
3766 case 31: /* GPHY 2 */
3767 case 40 ... 47: /* Pattern Ram 2 */
3768 case 52: case 54: /* TCP Segmentation 2 */
3769 case 112 ... 116: /* GMAC 2 */
3770 if (sky2->hw->ports == 1)
3771 goto reserved;
3772 /* fall through */
3773 case 0: /* Control */
3774 case 2: /* Mac address */
3775 case 4: /* Tx Arbiter 1 */
3776 case 7: /* PCI express reg */
3777 case 8: /* RX1 */
3778 case 12 ... 13: /* TX1 */
3779 case 16: case 18:/* Rx Ram Buffer 1 */
3780 case 20 ... 21: /* Tx Ram Buffer 1 */
3781 case 24: /* Rx MAC Fifo 1 */
3782 case 26: /* Tx MAC Fifo 1 */
3783 case 28 ... 29: /* Descriptor and status unit */
3784 case 30: /* GPHY 1*/
3785 case 32 ... 39: /* Pattern Ram 1 */
3786 case 48: case 50: /* TCP Segmentation 1 */
3787 case 56 ... 60: /* PCI space */
3788 case 80 ... 84: /* GMAC 1 */
3789 memcpy_fromio(p, io, 128);
3790 break;
3791 default:
3792reserved:
3793 memset(p, 0, 128);
3794 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003795
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003796 p += 128;
3797 io += 128;
3798 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003799}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003800
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003801/* In order to do Jumbo packets on these chips, need to turn off the
3802 * transmit store/forward. Therefore checksum offload won't work.
3803 */
3804static int no_tx_offload(struct net_device *dev)
3805{
3806 const struct sky2_port *sky2 = netdev_priv(dev);
3807 const struct sky2_hw *hw = sky2->hw;
3808
Stephen Hemminger69161612007-06-04 17:23:26 -07003809 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003810}
3811
3812static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3813{
3814 if (data && no_tx_offload(dev))
3815 return -EINVAL;
3816
3817 return ethtool_op_set_tx_csum(dev, data);
3818}
3819
3820
3821static int sky2_set_tso(struct net_device *dev, u32 data)
3822{
3823 if (data && no_tx_offload(dev))
3824 return -EINVAL;
3825
3826 return ethtool_op_set_tso(dev, data);
3827}
3828
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003829static int sky2_get_eeprom_len(struct net_device *dev)
3830{
3831 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003832 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003833 u16 reg2;
3834
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003835 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003836 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3837}
3838
Stephen Hemminger14132352008-08-27 20:46:26 -07003839static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003840{
Stephen Hemminger14132352008-08-27 20:46:26 -07003841 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003842
Stephen Hemminger14132352008-08-27 20:46:26 -07003843 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
3844 /* Can take up to 10.6 ms for write */
3845 if (time_after(jiffies, start + HZ/4)) {
3846 dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
3847 return -ETIMEDOUT;
3848 }
3849 mdelay(1);
3850 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003851
Stephen Hemminger14132352008-08-27 20:46:26 -07003852 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003853}
3854
Stephen Hemminger14132352008-08-27 20:46:26 -07003855static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
3856 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003857{
Stephen Hemminger14132352008-08-27 20:46:26 -07003858 int rc = 0;
3859
3860 while (length > 0) {
3861 u32 val;
3862
3863 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3864 rc = sky2_vpd_wait(hw, cap, 0);
3865 if (rc)
3866 break;
3867
3868 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3869
3870 memcpy(data, &val, min(sizeof(val), length));
3871 offset += sizeof(u32);
3872 data += sizeof(u32);
3873 length -= sizeof(u32);
3874 }
3875
3876 return rc;
3877}
3878
3879static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
3880 u16 offset, unsigned int length)
3881{
3882 unsigned int i;
3883 int rc = 0;
3884
3885 for (i = 0; i < length; i += sizeof(u32)) {
3886 u32 val = *(u32 *)(data + i);
3887
3888 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
3889 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3890
3891 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
3892 if (rc)
3893 break;
3894 }
3895 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003896}
3897
3898static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3899 u8 *data)
3900{
3901 struct sky2_port *sky2 = netdev_priv(dev);
3902 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003903
3904 if (!cap)
3905 return -EINVAL;
3906
3907 eeprom->magic = SKY2_EEPROM_MAGIC;
3908
Stephen Hemminger14132352008-08-27 20:46:26 -07003909 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003910}
3911
3912static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3913 u8 *data)
3914{
3915 struct sky2_port *sky2 = netdev_priv(dev);
3916 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003917
3918 if (!cap)
3919 return -EINVAL;
3920
3921 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3922 return -EINVAL;
3923
Stephen Hemminger14132352008-08-27 20:46:26 -07003924 /* Partial writes not supported */
3925 if ((eeprom->offset & 3) || (eeprom->len & 3))
3926 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003927
Stephen Hemminger14132352008-08-27 20:46:26 -07003928 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003929}
3930
3931
Jeff Garzik7282d492006-09-13 14:30:00 -04003932static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003933 .get_settings = sky2_get_settings,
3934 .set_settings = sky2_set_settings,
3935 .get_drvinfo = sky2_get_drvinfo,
3936 .get_wol = sky2_get_wol,
3937 .set_wol = sky2_set_wol,
3938 .get_msglevel = sky2_get_msglevel,
3939 .set_msglevel = sky2_set_msglevel,
3940 .nway_reset = sky2_nway_reset,
3941 .get_regs_len = sky2_get_regs_len,
3942 .get_regs = sky2_get_regs,
3943 .get_link = ethtool_op_get_link,
3944 .get_eeprom_len = sky2_get_eeprom_len,
3945 .get_eeprom = sky2_get_eeprom,
3946 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003947 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003948 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003949 .set_tso = sky2_set_tso,
3950 .get_rx_csum = sky2_get_rx_csum,
3951 .set_rx_csum = sky2_set_rx_csum,
3952 .get_strings = sky2_get_strings,
3953 .get_coalesce = sky2_get_coalesce,
3954 .set_coalesce = sky2_set_coalesce,
3955 .get_ringparam = sky2_get_ringparam,
3956 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003957 .get_pauseparam = sky2_get_pauseparam,
3958 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003959 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003960 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003961 .get_ethtool_stats = sky2_get_ethtool_stats,
3962};
3963
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003964#ifdef CONFIG_SKY2_DEBUG
3965
3966static struct dentry *sky2_debug;
3967
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00003968
3969/*
3970 * Read and parse the first part of Vital Product Data
3971 */
3972#define VPD_SIZE 128
3973#define VPD_MAGIC 0x82
3974
3975static const struct vpd_tag {
3976 char tag[2];
3977 char *label;
3978} vpd_tags[] = {
3979 { "PN", "Part Number" },
3980 { "EC", "Engineering Level" },
3981 { "MN", "Manufacturer" },
3982 { "SN", "Serial Number" },
3983 { "YA", "Asset Tag" },
3984 { "VL", "First Error Log Message" },
3985 { "VF", "Second Error Log Message" },
3986 { "VB", "Boot Agent ROM Configuration" },
3987 { "VE", "EFI UNDI Configuration" },
3988};
3989
3990static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
3991{
3992 size_t vpd_size;
3993 loff_t offs;
3994 u8 len;
3995 unsigned char *buf;
3996 u16 reg2;
3997
3998 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
3999 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4000
4001 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4002 buf = kmalloc(vpd_size, GFP_KERNEL);
4003 if (!buf) {
4004 seq_puts(seq, "no memory!\n");
4005 return;
4006 }
4007
4008 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4009 seq_puts(seq, "VPD read failed\n");
4010 goto out;
4011 }
4012
4013 if (buf[0] != VPD_MAGIC) {
4014 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4015 goto out;
4016 }
4017 len = buf[1];
4018 if (len == 0 || len > vpd_size - 4) {
4019 seq_printf(seq, "Invalid id length: %d\n", len);
4020 goto out;
4021 }
4022
4023 seq_printf(seq, "%.*s\n", len, buf + 3);
4024 offs = len + 3;
4025
4026 while (offs < vpd_size - 4) {
4027 int i;
4028
4029 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4030 break;
4031 len = buf[offs + 2];
4032 if (offs + len + 3 >= vpd_size)
4033 break;
4034
4035 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4036 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4037 seq_printf(seq, " %s: %.*s\n",
4038 vpd_tags[i].label, len, buf + offs + 3);
4039 break;
4040 }
4041 }
4042 offs += len + 3;
4043 }
4044out:
4045 kfree(buf);
4046}
4047
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004048static int sky2_debug_show(struct seq_file *seq, void *v)
4049{
4050 struct net_device *dev = seq->private;
4051 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004052 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004053 unsigned port = sky2->port;
4054 unsigned idx, last;
4055 int sop;
4056
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004057 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004058
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004059 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004060 sky2_read32(hw, B0_ISRC),
4061 sky2_read32(hw, B0_IMSK),
4062 sky2_read32(hw, B0_Y2_SP_ICR));
4063
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004064 if (!netif_running(dev)) {
4065 seq_printf(seq, "network not running\n");
4066 return 0;
4067 }
4068
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004069 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004070 last = sky2_read16(hw, STAT_PUT_IDX);
4071
4072 if (hw->st_idx == last)
4073 seq_puts(seq, "Status ring (empty)\n");
4074 else {
4075 seq_puts(seq, "Status ring\n");
4076 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
4077 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
4078 const struct sky2_status_le *le = hw->st_le + idx;
4079 seq_printf(seq, "[%d] %#x %d %#x\n",
4080 idx, le->opcode, le->length, le->status);
4081 }
4082 seq_puts(seq, "\n");
4083 }
4084
4085 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4086 sky2->tx_cons, sky2->tx_prod,
4087 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4088 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4089
4090 /* Dump contents of tx ring */
4091 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004092 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4093 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004094 const struct sky2_tx_le *le = sky2->tx_le + idx;
4095 u32 a = le32_to_cpu(le->addr);
4096
4097 if (sop)
4098 seq_printf(seq, "%u:", idx);
4099 sop = 0;
4100
4101 switch(le->opcode & ~HW_OWNER) {
4102 case OP_ADDR64:
4103 seq_printf(seq, " %#x:", a);
4104 break;
4105 case OP_LRGLEN:
4106 seq_printf(seq, " mtu=%d", a);
4107 break;
4108 case OP_VLAN:
4109 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4110 break;
4111 case OP_TCPLISW:
4112 seq_printf(seq, " csum=%#x", a);
4113 break;
4114 case OP_LARGESEND:
4115 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4116 break;
4117 case OP_PACKET:
4118 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4119 break;
4120 case OP_BUFFER:
4121 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4122 break;
4123 default:
4124 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4125 a, le16_to_cpu(le->length));
4126 }
4127
4128 if (le->ctrl & EOP) {
4129 seq_putc(seq, '\n');
4130 sop = 1;
4131 }
4132 }
4133
4134 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4135 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004136 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004137 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4138
David S. Millerd1d08d12008-01-07 20:53:33 -08004139 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004140 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004141 return 0;
4142}
4143
4144static int sky2_debug_open(struct inode *inode, struct file *file)
4145{
4146 return single_open(file, sky2_debug_show, inode->i_private);
4147}
4148
4149static const struct file_operations sky2_debug_fops = {
4150 .owner = THIS_MODULE,
4151 .open = sky2_debug_open,
4152 .read = seq_read,
4153 .llseek = seq_lseek,
4154 .release = single_release,
4155};
4156
4157/*
4158 * Use network device events to create/remove/rename
4159 * debugfs file entries
4160 */
4161static int sky2_device_event(struct notifier_block *unused,
4162 unsigned long event, void *ptr)
4163{
4164 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004165 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004166
Stephen Hemminger1436b302008-11-19 21:59:54 -08004167 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004168 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004169
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004170 switch(event) {
4171 case NETDEV_CHANGENAME:
4172 if (sky2->debugfs) {
4173 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4174 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004175 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004176 break;
4177
4178 case NETDEV_GOING_DOWN:
4179 if (sky2->debugfs) {
4180 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
4181 dev->name);
4182 debugfs_remove(sky2->debugfs);
4183 sky2->debugfs = NULL;
4184 }
4185 break;
4186
4187 case NETDEV_UP:
4188 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4189 sky2_debug, dev,
4190 &sky2_debug_fops);
4191 if (IS_ERR(sky2->debugfs))
4192 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004193 }
4194
4195 return NOTIFY_DONE;
4196}
4197
4198static struct notifier_block sky2_notifier = {
4199 .notifier_call = sky2_device_event,
4200};
4201
4202
4203static __init void sky2_debug_init(void)
4204{
4205 struct dentry *ent;
4206
4207 ent = debugfs_create_dir("sky2", NULL);
4208 if (!ent || IS_ERR(ent))
4209 return;
4210
4211 sky2_debug = ent;
4212 register_netdevice_notifier(&sky2_notifier);
4213}
4214
4215static __exit void sky2_debug_cleanup(void)
4216{
4217 if (sky2_debug) {
4218 unregister_netdevice_notifier(&sky2_notifier);
4219 debugfs_remove(sky2_debug);
4220 sky2_debug = NULL;
4221 }
4222}
4223
4224#else
4225#define sky2_debug_init()
4226#define sky2_debug_cleanup()
4227#endif
4228
Stephen Hemminger1436b302008-11-19 21:59:54 -08004229/* Two copies of network device operations to handle special case of
4230 not allowing netpoll on second port */
4231static const struct net_device_ops sky2_netdev_ops[2] = {
4232 {
4233 .ndo_open = sky2_up,
4234 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004235 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004236 .ndo_do_ioctl = sky2_ioctl,
4237 .ndo_validate_addr = eth_validate_addr,
4238 .ndo_set_mac_address = sky2_set_mac_address,
4239 .ndo_set_multicast_list = sky2_set_multicast,
4240 .ndo_change_mtu = sky2_change_mtu,
4241 .ndo_tx_timeout = sky2_tx_timeout,
4242#ifdef SKY2_VLAN_TAG_USED
4243 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4244#endif
4245#ifdef CONFIG_NET_POLL_CONTROLLER
4246 .ndo_poll_controller = sky2_netpoll,
4247#endif
4248 },
4249 {
4250 .ndo_open = sky2_up,
4251 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004252 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004253 .ndo_do_ioctl = sky2_ioctl,
4254 .ndo_validate_addr = eth_validate_addr,
4255 .ndo_set_mac_address = sky2_set_mac_address,
4256 .ndo_set_multicast_list = sky2_set_multicast,
4257 .ndo_change_mtu = sky2_change_mtu,
4258 .ndo_tx_timeout = sky2_tx_timeout,
4259#ifdef SKY2_VLAN_TAG_USED
4260 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4261#endif
4262 },
4263};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004264
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004265/* Initialize network device */
4266static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004267 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004268 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004269{
4270 struct sky2_port *sky2;
4271 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4272
4273 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004274 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004275 return NULL;
4276 }
4277
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004278 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004279 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004280 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004281 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004282 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004283
4284 sky2 = netdev_priv(dev);
4285 sky2->netdev = dev;
4286 sky2->hw = hw;
4287 sky2->msg_enable = netif_msg_init(debug, default_msg);
4288
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004289 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004290 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4291 if (hw->chip_id != CHIP_ID_YUKON_XL)
4292 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
4293
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004294 sky2->flow_mode = FC_BOTH;
4295
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004296 sky2->duplex = -1;
4297 sky2->speed = -1;
4298 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004299 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004300
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004301 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004302
Stephen Hemminger793b8832005-09-14 16:06:14 -07004303 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004304 sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004305 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004306
4307 hw->dev[port] = dev;
4308
4309 sky2->port = port;
4310
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004311 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004312 if (highmem)
4313 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004314
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004315#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004316 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4317 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4318 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4319 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004320 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004321#endif
4322
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004323 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004324 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004325 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004326
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004327 return dev;
4328}
4329
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004330static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004331{
4332 const struct sky2_port *sky2 = netdev_priv(dev);
4333
4334 if (netif_msg_probe(sky2))
Johannes Berge1749612008-10-27 15:59:26 -07004335 printk(KERN_INFO PFX "%s: addr %pM\n",
4336 dev->name, dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004337}
4338
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004339/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004340static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004341{
4342 struct sky2_hw *hw = dev_id;
4343 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4344
4345 if (status == 0)
4346 return IRQ_NONE;
4347
4348 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004349 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004350 wake_up(&hw->msi_wait);
4351 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4352 }
4353 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4354
4355 return IRQ_HANDLED;
4356}
4357
4358/* Test interrupt path by forcing a a software IRQ */
4359static int __devinit sky2_test_msi(struct sky2_hw *hw)
4360{
4361 struct pci_dev *pdev = hw->pdev;
4362 int err;
4363
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004364 init_waitqueue_head (&hw->msi_wait);
4365
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004366 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4367
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004368 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004369 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004370 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004371 return err;
4372 }
4373
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004374 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004375 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004376
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004377 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004378
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004379 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004380 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004381 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4382 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004383
4384 err = -EOPNOTSUPP;
4385 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4386 }
4387
4388 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004389 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004390
4391 free_irq(pdev->irq, hw);
4392
4393 return err;
4394}
4395
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004396/* This driver supports yukon2 chipset only */
4397static const char *sky2_name(u8 chipid, char *buf, int sz)
4398{
4399 const char *name[] = {
4400 "XL", /* 0xb3 */
4401 "EC Ultra", /* 0xb4 */
4402 "Extreme", /* 0xb5 */
4403 "EC", /* 0xb6 */
4404 "FE", /* 0xb7 */
4405 "FE+", /* 0xb8 */
4406 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004407 "UL 2", /* 0xba */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004408 };
4409
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004410 if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004411 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4412 else
4413 snprintf(buf, sz, "(chip %#x)", chipid);
4414 return buf;
4415}
4416
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004417static int __devinit sky2_probe(struct pci_dev *pdev,
4418 const struct pci_device_id *ent)
4419{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004420 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004421 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004422 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004423 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004424 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004425
Stephen Hemminger793b8832005-09-14 16:06:14 -07004426 err = pci_enable_device(pdev);
4427 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004428 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004429 goto err_out;
4430 }
4431
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004432 /* Get configuration information
4433 * Note: only regular PCI config access once to test for HW issues
4434 * other PCI access through shared memory for speed and to
4435 * avoid MMCONFIG problems.
4436 */
4437 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4438 if (err) {
4439 dev_err(&pdev->dev, "PCI read config failed\n");
4440 goto err_out;
4441 }
4442
4443 if (~reg == 0) {
4444 dev_err(&pdev->dev, "PCI configuration read error\n");
4445 goto err_out;
4446 }
4447
Stephen Hemminger793b8832005-09-14 16:06:14 -07004448 err = pci_request_regions(pdev, DRV_NAME);
4449 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004450 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004451 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004452 }
4453
4454 pci_set_master(pdev);
4455
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004456 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004457 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004458 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004459 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004460 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004461 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4462 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004463 goto err_out_free_regions;
4464 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004465 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004466 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004467 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004468 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004469 goto err_out_free_regions;
4470 }
4471 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004472
Stephen Hemminger38345072009-02-03 11:27:30 +00004473
4474#ifdef __BIG_ENDIAN
4475 /* The sk98lin vendor driver uses hardware byte swapping but
4476 * this driver uses software swapping.
4477 */
4478 reg &= ~PCI_REV_DESC;
4479 err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
4480 if (err) {
4481 dev_err(&pdev->dev, "PCI write config failed\n");
4482 goto err_out_free_regions;
4483 }
4484#endif
4485
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004486 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004487
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004488 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004489 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004490 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004491 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004492 goto err_out_free_regions;
4493 }
4494
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004495 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004496
4497 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4498 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004499 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004500 goto err_out_free_hw;
4501 }
4502
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004503 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004504 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004505 if (!hw->st_le)
4506 goto err_out_iounmap;
4507
Stephen Hemmingere3173832007-02-06 10:45:39 -08004508 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004509 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004510 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004511
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004512 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4513 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004514
Stephen Hemmingere3173832007-02-06 10:45:39 -08004515 sky2_reset(hw);
4516
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004517 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004518 if (!dev) {
4519 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004520 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004521 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004522
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004523 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4524 err = sky2_test_msi(hw);
4525 if (err == -EOPNOTSUPP)
4526 pci_disable_msi(pdev);
4527 else if (err)
4528 goto err_out_free_netdev;
4529 }
4530
Stephen Hemminger793b8832005-09-14 16:06:14 -07004531 err = register_netdev(dev);
4532 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004533 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004534 goto err_out_free_netdev;
4535 }
4536
Stephen Hemminger6de16232007-10-17 13:26:42 -07004537 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4538
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004539 err = request_irq(pdev->irq, sky2_intr,
4540 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004541 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004542 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004543 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004544 goto err_out_unregister;
4545 }
4546 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004547 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004548
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004549 sky2_show_addr(dev);
4550
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004551 if (hw->ports > 1) {
4552 struct net_device *dev1;
4553
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004554 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004555 if (!dev1)
4556 dev_warn(&pdev->dev, "allocation for second device failed\n");
4557 else if ((err = register_netdev(dev1))) {
4558 dev_warn(&pdev->dev,
4559 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004560 hw->dev[1] = NULL;
4561 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004562 } else
4563 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004564 }
4565
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004566 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004567 INIT_WORK(&hw->restart_work, sky2_restart);
4568
Stephen Hemminger793b8832005-09-14 16:06:14 -07004569 pci_set_drvdata(pdev, hw);
4570
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004571 return 0;
4572
Stephen Hemminger793b8832005-09-14 16:06:14 -07004573err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004574 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004575 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004576 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004577err_out_free_netdev:
4578 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004579err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004580 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004581 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004582err_out_iounmap:
4583 iounmap(hw->regs);
4584err_out_free_hw:
4585 kfree(hw);
4586err_out_free_regions:
4587 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004588err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004589 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004590err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004591 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004592 return err;
4593}
4594
4595static void __devexit sky2_remove(struct pci_dev *pdev)
4596{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004597 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004598 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004599
Stephen Hemminger793b8832005-09-14 16:06:14 -07004600 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004601 return;
4602
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004603 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004604 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004605
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004606 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004607 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004608
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004609 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004610
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004611 sky2_power_aux(hw);
4612
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004613 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004614 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004615 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004616
4617 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004618 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004619 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004620 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004621 pci_release_regions(pdev);
4622 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004623
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004624 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004625 free_netdev(hw->dev[i]);
4626
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004627 iounmap(hw->regs);
4628 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004629
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004630 pci_set_drvdata(pdev, NULL);
4631}
4632
4633#ifdef CONFIG_PM
4634static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4635{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004636 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004637 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004638
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004639 if (!hw)
4640 return 0;
4641
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004642 del_timer_sync(&hw->watchdog_timer);
4643 cancel_work_sync(&hw->restart_work);
4644
Stephen Hemminger19720732009-08-14 05:15:16 +00004645 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004646 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004647 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004648 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004649
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004650 sky2_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004651
4652 if (sky2->wol)
4653 sky2_wol_init(sky2);
4654
4655 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004656 }
4657
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004658 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004659 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004660 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004661 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004662
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004663 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004664 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004665 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004666
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004667 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004668}
4669
4670static int sky2_resume(struct pci_dev *pdev)
4671{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004672 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004673 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004674
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004675 if (!hw)
4676 return 0;
4677
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004678 err = pci_set_power_state(pdev, PCI_D0);
4679 if (err)
4680 goto out;
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004681
4682 err = pci_restore_state(pdev);
4683 if (err)
4684 goto out;
4685
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004686 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004687
4688 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004689 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4690 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4691 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004692 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004693
Stephen Hemmingere3173832007-02-06 10:45:39 -08004694 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004695 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004696 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004697
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004698 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004699 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004700 err = sky2_reattach(hw->dev[i]);
4701 if (err)
4702 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004703 }
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004704 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004705
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004706 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004707out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004708 rtnl_unlock();
4709
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004710 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004711 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004712 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004713}
4714#endif
4715
Stephen Hemmingere3173832007-02-06 10:45:39 -08004716static void sky2_shutdown(struct pci_dev *pdev)
4717{
4718 struct sky2_hw *hw = pci_get_drvdata(pdev);
4719 int i, wol = 0;
4720
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004721 if (!hw)
4722 return;
4723
Stephen Hemminger19720732009-08-14 05:15:16 +00004724 rtnl_lock();
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004725 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004726
4727 for (i = 0; i < hw->ports; i++) {
4728 struct net_device *dev = hw->dev[i];
4729 struct sky2_port *sky2 = netdev_priv(dev);
4730
4731 if (sky2->wol) {
4732 wol = 1;
4733 sky2_wol_init(sky2);
4734 }
4735 }
4736
4737 if (wol)
4738 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004739 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004740
4741 pci_enable_wake(pdev, PCI_D3hot, wol);
4742 pci_enable_wake(pdev, PCI_D3cold, wol);
4743
4744 pci_disable_device(pdev);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004745 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004746}
4747
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004748static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004749 .name = DRV_NAME,
4750 .id_table = sky2_id_table,
4751 .probe = sky2_probe,
4752 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004753#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004754 .suspend = sky2_suspend,
4755 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004756#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004757 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004758};
4759
4760static int __init sky2_init_module(void)
4761{
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004762 pr_info(PFX "driver version " DRV_VERSION "\n");
4763
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004764 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004765 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004766}
4767
4768static void __exit sky2_cleanup_module(void)
4769{
4770 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004771 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004772}
4773
4774module_init(sky2_init_module);
4775module_exit(sky2_cleanup_module);
4776
4777MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004778MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004779MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004780MODULE_VERSION(DRV_VERSION);