blob: 5f935d4dfb6a96f4b2c58497d6a89bee31ae54bd [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
40
41 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
55 int space = head - (tail + I915_RING_FREE_SPACE);
56 if (space < 0)
57 space += size;
58 return space;
59}
60
Oscar Mateo82e104c2014-07-24 17:04:26 +010061int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000062{
Oscar Mateo82e104c2014-07-24 17:04:26 +010063 return __intel_ring_space(ringbuf->head & HEAD_ADDR,
64 ringbuf->tail, ringbuf->size);
Chris Wilsonc7dca472011-01-20 17:00:10 +000065}
66
Oscar Mateo82e104c2014-07-24 17:04:26 +010067bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010068{
69 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020070 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
71}
Chris Wilson09246732013-08-10 22:16:32 +010072
Oscar Mateoa4872ba2014-05-22 14:13:33 +010073void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020074{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010075 struct intel_ringbuffer *ringbuf = ring->buffer;
76 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020077 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010078 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010079 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010080}
81
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000082static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010083gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010084 u32 invalidate_domains,
85 u32 flush_domains)
86{
87 u32 cmd;
88 int ret;
89
90 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020091 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010092 cmd |= MI_NO_WRITE_FLUSH;
93
94 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
95 cmd |= MI_READ_FLUSH;
96
97 ret = intel_ring_begin(ring, 2);
98 if (ret)
99 return ret;
100
101 intel_ring_emit(ring, cmd);
102 intel_ring_emit(ring, MI_NOOP);
103 intel_ring_advance(ring);
104
105 return 0;
106}
107
108static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100109gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 u32 invalidate_domains,
111 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700112{
Chris Wilson78501ea2010-10-27 12:18:21 +0100113 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100114 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000115 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100116
Chris Wilson36d527d2011-03-19 22:26:49 +0000117 /*
118 * read/write caches:
119 *
120 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
121 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
122 * also flushed at 2d versus 3d pipeline switches.
123 *
124 * read-only caches:
125 *
126 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
127 * MI_READ_FLUSH is set, and is always flushed on 965.
128 *
129 * I915_GEM_DOMAIN_COMMAND may not exist?
130 *
131 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
132 * invalidated when MI_EXE_FLUSH is set.
133 *
134 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
135 * invalidated with every MI_FLUSH.
136 *
137 * TLBs:
138 *
139 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
140 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
141 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
142 * are flushed at any MI_FLUSH.
143 */
144
145 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100146 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000147 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000148 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
149 cmd |= MI_EXE_FLUSH;
150
151 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
152 (IS_G4X(dev) || IS_GEN5(dev)))
153 cmd |= MI_INVALIDATE_ISP;
154
155 ret = intel_ring_begin(ring, 2);
156 if (ret)
157 return ret;
158
159 intel_ring_emit(ring, cmd);
160 intel_ring_emit(ring, MI_NOOP);
161 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000162
163 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800164}
165
Jesse Barnes8d315282011-10-16 10:23:31 +0200166/**
167 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
168 * implementing two workarounds on gen6. From section 1.4.7.1
169 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
170 *
171 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
172 * produced by non-pipelined state commands), software needs to first
173 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
174 * 0.
175 *
176 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
177 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
178 *
179 * And the workaround for these two requires this workaround first:
180 *
181 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
182 * BEFORE the pipe-control with a post-sync op and no write-cache
183 * flushes.
184 *
185 * And this last workaround is tricky because of the requirements on
186 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
187 * volume 2 part 1:
188 *
189 * "1 of the following must also be set:
190 * - Render Target Cache Flush Enable ([12] of DW1)
191 * - Depth Cache Flush Enable ([0] of DW1)
192 * - Stall at Pixel Scoreboard ([1] of DW1)
193 * - Depth Stall ([13] of DW1)
194 * - Post-Sync Operation ([13] of DW1)
195 * - Notify Enable ([8] of DW1)"
196 *
197 * The cache flushes require the workaround flush that triggered this
198 * one, so we can't use it. Depth stall would trigger the same.
199 * Post-sync nonzero is what triggered this second workaround, so we
200 * can't use that one either. Notify enable is IRQs, which aren't
201 * really our business. That leaves only stall at scoreboard.
202 */
203static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100204intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200205{
Chris Wilson18393f62014-04-09 09:19:40 +0100206 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200207 int ret;
208
209
210 ret = intel_ring_begin(ring, 6);
211 if (ret)
212 return ret;
213
214 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
215 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
216 PIPE_CONTROL_STALL_AT_SCOREBOARD);
217 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
218 intel_ring_emit(ring, 0); /* low dword */
219 intel_ring_emit(ring, 0); /* high dword */
220 intel_ring_emit(ring, MI_NOOP);
221 intel_ring_advance(ring);
222
223 ret = intel_ring_begin(ring, 6);
224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
229 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
230 intel_ring_emit(ring, 0);
231 intel_ring_emit(ring, 0);
232 intel_ring_emit(ring, MI_NOOP);
233 intel_ring_advance(ring);
234
235 return 0;
236}
237
238static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100239gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 u32 invalidate_domains, u32 flush_domains)
241{
242 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100243 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200244 int ret;
245
Paulo Zanonib3111502012-08-17 18:35:42 -0300246 /* Force SNB workarounds for PIPE_CONTROL flushes */
247 ret = intel_emit_post_sync_nonzero_flush(ring);
248 if (ret)
249 return ret;
250
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 /* Just flush everything. Experiments have shown that reducing the
252 * number of bits based on the write domains has little performance
253 * impact.
254 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100255 if (flush_domains) {
256 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
257 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
258 /*
259 * Ensure that any following seqno writes only happen
260 * when the render cache is indeed flushed.
261 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200262 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100263 }
264 if (invalidate_domains) {
265 flags |= PIPE_CONTROL_TLB_INVALIDATE;
266 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
268 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
269 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
270 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
271 /*
272 * TLB invalidate requires a post-sync write.
273 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700274 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100275 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200276
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100277 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200278 if (ret)
279 return ret;
280
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100281 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200282 intel_ring_emit(ring, flags);
283 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100284 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200285 intel_ring_advance(ring);
286
287 return 0;
288}
289
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100290static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100291gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300292{
293 int ret;
294
295 ret = intel_ring_begin(ring, 4);
296 if (ret)
297 return ret;
298
299 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
300 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
301 PIPE_CONTROL_STALL_AT_SCOREBOARD);
302 intel_ring_emit(ring, 0);
303 intel_ring_emit(ring, 0);
304 intel_ring_advance(ring);
305
306 return 0;
307}
308
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100309static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300310{
311 int ret;
312
313 if (!ring->fbc_dirty)
314 return 0;
315
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200316 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300317 if (ret)
318 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300319 /* WaFbcNukeOn3DBlt:ivb/hsw */
320 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
321 intel_ring_emit(ring, MSG_FBC_REND_STATE);
322 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200323 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
324 intel_ring_emit(ring, MSG_FBC_REND_STATE);
325 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300326 intel_ring_advance(ring);
327
328 ring->fbc_dirty = false;
329 return 0;
330}
331
Paulo Zanonif3987632012-08-17 18:35:43 -0300332static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100333gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300334 u32 invalidate_domains, u32 flush_domains)
335{
336 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100337 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300338 int ret;
339
Paulo Zanonif3987632012-08-17 18:35:43 -0300340 /*
341 * Ensure that any following seqno writes only happen when the render
342 * cache is indeed flushed.
343 *
344 * Workaround: 4th PIPE_CONTROL command (except the ones with only
345 * read-cache invalidate bits set) must have the CS_STALL bit set. We
346 * don't try to be clever and just set it unconditionally.
347 */
348 flags |= PIPE_CONTROL_CS_STALL;
349
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 /* Just flush everything. Experiments have shown that reducing the
351 * number of bits based on the write domains has little performance
352 * impact.
353 */
354 if (flush_domains) {
355 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
356 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300357 }
358 if (invalidate_domains) {
359 flags |= PIPE_CONTROL_TLB_INVALIDATE;
360 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
361 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
362 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
363 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
364 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
365 /*
366 * TLB invalidate requires a post-sync write.
367 */
368 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200369 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300370
371 /* Workaround: we must issue a pipe_control with CS-stall bit
372 * set before a pipe_control command that has the state cache
373 * invalidate bit set. */
374 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300375 }
376
377 ret = intel_ring_begin(ring, 4);
378 if (ret)
379 return ret;
380
381 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
382 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200383 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300384 intel_ring_emit(ring, 0);
385 intel_ring_advance(ring);
386
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200387 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300388 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
389
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300390 return 0;
391}
392
Ben Widawskya5f3d682013-11-02 21:07:27 -0700393static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300394gen8_emit_pipe_control(struct intel_engine_cs *ring,
395 u32 flags, u32 scratch_addr)
396{
397 int ret;
398
399 ret = intel_ring_begin(ring, 6);
400 if (ret)
401 return ret;
402
403 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
404 intel_ring_emit(ring, flags);
405 intel_ring_emit(ring, scratch_addr);
406 intel_ring_emit(ring, 0);
407 intel_ring_emit(ring, 0);
408 intel_ring_emit(ring, 0);
409 intel_ring_advance(ring);
410
411 return 0;
412}
413
414static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100415gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700416 u32 invalidate_domains, u32 flush_domains)
417{
418 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100419 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800420 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700421
422 flags |= PIPE_CONTROL_CS_STALL;
423
424 if (flush_domains) {
425 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
426 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
427 }
428 if (invalidate_domains) {
429 flags |= PIPE_CONTROL_TLB_INVALIDATE;
430 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
431 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
432 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
433 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
434 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
435 flags |= PIPE_CONTROL_QW_WRITE;
436 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800437
438 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
439 ret = gen8_emit_pipe_control(ring,
440 PIPE_CONTROL_CS_STALL |
441 PIPE_CONTROL_STALL_AT_SCOREBOARD,
442 0);
443 if (ret)
444 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700445 }
446
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700447 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
448 if (ret)
449 return ret;
450
451 if (!invalidate_domains && flush_domains)
452 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
453
454 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700455}
456
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100457static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100458 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800459{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300460 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100461 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800462}
463
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100464u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300466 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000467 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800468
Chris Wilson50877442014-03-21 12:41:53 +0000469 if (INTEL_INFO(ring->dev)->gen >= 8)
470 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
471 RING_ACTHD_UDW(ring->mmio_base));
472 else if (INTEL_INFO(ring->dev)->gen >= 4)
473 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
474 else
475 acthd = I915_READ(ACTHD);
476
477 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800478}
479
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100480static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200481{
482 struct drm_i915_private *dev_priv = ring->dev->dev_private;
483 u32 addr;
484
485 addr = dev_priv->status_page_dmah->busaddr;
486 if (INTEL_INFO(ring->dev)->gen >= 4)
487 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
488 I915_WRITE(HWS_PGA, addr);
489}
490
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100491static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100492{
493 struct drm_i915_private *dev_priv = to_i915(ring->dev);
494
495 if (!IS_GEN2(ring->dev)) {
496 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200497 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
498 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100499 /* Sometimes we observe that the idle flag is not
500 * set even though the ring is empty. So double
501 * check before giving up.
502 */
503 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
504 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100505 }
506 }
507
508 I915_WRITE_CTL(ring, 0);
509 I915_WRITE_HEAD(ring, 0);
510 ring->write_tail(ring, 0);
511
512 if (!IS_GEN2(ring->dev)) {
513 (void)I915_READ_CTL(ring);
514 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
515 }
516
517 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
518}
519
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100520static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800521{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200522 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300523 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100524 struct intel_ringbuffer *ringbuf = ring->buffer;
525 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200526 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800527
Deepak Sc8d9a592013-11-23 14:55:42 +0530528 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200529
Chris Wilson9991ae72014-04-02 16:36:07 +0100530 if (!stop_ring(ring)) {
531 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000532 DRM_DEBUG_KMS("%s head not reset to zero "
533 "ctl %08x head %08x tail %08x start %08x\n",
534 ring->name,
535 I915_READ_CTL(ring),
536 I915_READ_HEAD(ring),
537 I915_READ_TAIL(ring),
538 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800539
Chris Wilson9991ae72014-04-02 16:36:07 +0100540 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000541 DRM_ERROR("failed to set %s head to zero "
542 "ctl %08x head %08x tail %08x start %08x\n",
543 ring->name,
544 I915_READ_CTL(ring),
545 I915_READ_HEAD(ring),
546 I915_READ_TAIL(ring),
547 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100548 ret = -EIO;
549 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000550 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700551 }
552
Chris Wilson9991ae72014-04-02 16:36:07 +0100553 if (I915_NEED_GFX_HWS(dev))
554 intel_ring_setup_status_page(ring);
555 else
556 ring_setup_phys_status_page(ring);
557
Jiri Kosinaece4a172014-08-07 16:29:53 +0200558 /* Enforce ordering by reading HEAD register back */
559 I915_READ_HEAD(ring);
560
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200561 /* Initialize the ring. This must happen _after_ we've cleared the ring
562 * registers with the above sequence (the readback of the HEAD registers
563 * also enforces ordering), otherwise the hw might lose the new ring
564 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700565 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100566
567 /* WaClearRingBufHeadRegAtInit:ctg,elk */
568 if (I915_READ_HEAD(ring))
569 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
570 ring->name, I915_READ_HEAD(ring));
571 I915_WRITE_HEAD(ring, 0);
572 (void)I915_READ_HEAD(ring);
573
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200574 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100575 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000576 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800577
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800578 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400579 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700580 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400581 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000582 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100583 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
584 ring->name,
585 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
586 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
587 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200588 ret = -EIO;
589 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800590 }
591
Chris Wilson78501ea2010-10-27 12:18:21 +0100592 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
593 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800594 else {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100595 ringbuf->head = I915_READ_HEAD(ring);
596 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Oscar Mateo82e104c2014-07-24 17:04:26 +0100597 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100598 ringbuf->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800599 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000600
Chris Wilson50f018d2013-06-10 11:20:19 +0100601 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
602
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200603out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530604 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200605
606 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700607}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800608
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100609void
610intel_fini_pipe_control(struct intel_engine_cs *ring)
611{
612 struct drm_device *dev = ring->dev;
613
614 if (ring->scratch.obj == NULL)
615 return;
616
617 if (INTEL_INFO(dev)->gen >= 5) {
618 kunmap(sg_page(ring->scratch.obj->pages->sgl));
619 i915_gem_object_ggtt_unpin(ring->scratch.obj);
620 }
621
622 drm_gem_object_unreference(&ring->scratch.obj->base);
623 ring->scratch.obj = NULL;
624}
625
626int
627intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000628{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000629 int ret;
630
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100631 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000632 return 0;
633
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100634 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
635 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000636 DRM_ERROR("Failed to allocate seqno page\n");
637 ret = -ENOMEM;
638 goto err;
639 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100640
Daniel Vettera9cc7262014-02-14 14:01:13 +0100641 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
642 if (ret)
643 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000644
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100645 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000646 if (ret)
647 goto err_unref;
648
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100649 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
650 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
651 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800652 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000653 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800654 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000655
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200656 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100657 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000658 return 0;
659
660err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800661 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000662err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100663 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000665 return ret;
666}
667
Mika Kuoppala72253422014-10-07 17:21:26 +0300668static int intel_ring_workarounds_emit(struct intel_engine_cs *ring)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100669{
Mika Kuoppala72253422014-10-07 17:21:26 +0300670 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100671 struct drm_device *dev = ring->dev;
672 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300673 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100674
Mika Kuoppala72253422014-10-07 17:21:26 +0300675 if (WARN_ON(w->count == 0))
676 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100677
Mika Kuoppala72253422014-10-07 17:21:26 +0300678 ring->gpu_caches_dirty = true;
679 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100680 if (ret)
681 return ret;
682
Mika Kuoppala72253422014-10-07 17:21:26 +0300683 ret = intel_ring_begin(ring, w->count * 3);
684 if (ret)
685 return ret;
686
687 for (i = 0; i < w->count; i++) {
688 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
689 intel_ring_emit(ring, w->reg[i].addr);
690 intel_ring_emit(ring, w->reg[i].value);
691 }
692
693 intel_ring_advance(ring);
694
695 ring->gpu_caches_dirty = true;
696 ret = intel_ring_flush_all_caches(ring);
697 if (ret)
698 return ret;
699
700 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
701
702 return 0;
703}
704
705static int wa_add(struct drm_i915_private *dev_priv,
706 const u32 addr, const u32 val, const u32 mask)
707{
708 const u32 idx = dev_priv->workarounds.count;
709
710 if (WARN_ON(idx >= I915_MAX_WA_REGS))
711 return -ENOSPC;
712
713 dev_priv->workarounds.reg[idx].addr = addr;
714 dev_priv->workarounds.reg[idx].value = val;
715 dev_priv->workarounds.reg[idx].mask = mask;
716
717 dev_priv->workarounds.count++;
718
719 return 0;
720}
721
722#define WA_REG(addr, val, mask) { \
723 const int r = wa_add(dev_priv, (addr), (val), (mask)); \
724 if (r) \
725 return r; \
726 }
727
728#define WA_SET_BIT_MASKED(addr, mask) \
729 WA_REG(addr, _MASKED_BIT_ENABLE(mask), (mask) & 0xffff)
730
731#define WA_CLR_BIT_MASKED(addr, mask) \
732 WA_REG(addr, _MASKED_BIT_DISABLE(mask), (mask) & 0xffff)
733
734#define WA_SET_BIT(addr, mask) WA_REG(addr, I915_READ(addr) | (mask), mask)
735#define WA_CLR_BIT(addr, mask) WA_REG(addr, I915_READ(addr) & ~(mask), mask)
736
737#define WA_WRITE(addr, val) WA_REG(addr, val, 0xffffffff)
738
739static int bdw_init_workarounds(struct intel_engine_cs *ring)
740{
741 struct drm_device *dev = ring->dev;
742 struct drm_i915_private *dev_priv = dev->dev_private;
743
Arun Siluvery86d7f232014-08-26 14:44:50 +0100744 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700745 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300746 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
747 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
748 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100749
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700750 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300751 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
752 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100753
Mika Kuoppala72253422014-10-07 17:21:26 +0300754 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
755 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100756
757 /* Use Force Non-Coherent whenever executing a 3D context. This is a
758 * workaround for for a possible hang in the unlikely event a TLB
759 * invalidation occurs during a PSD flush.
760 */
Rodrigo Vivida096542014-09-19 20:16:27 -0400761 /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300762 WA_SET_BIT_MASKED(HDC_CHICKEN0,
763 HDC_FORCE_NON_COHERENT |
764 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100765
766 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300767 WA_SET_BIT_MASKED(CACHE_MODE_1,
768 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100769
770 /*
771 * BSpec recommends 8x4 when MSAA is used,
772 * however in practice 16x4 seems fastest.
773 *
774 * Note that PS/WM thread counts depend on the WIZ hashing
775 * disable bit, which we don't touch here, but it's good
776 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
777 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300778 WA_SET_BIT_MASKED(GEN7_GT_MODE,
779 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100780
Arun Siluvery86d7f232014-08-26 14:44:50 +0100781 return 0;
782}
783
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300784static int chv_init_workarounds(struct intel_engine_cs *ring)
785{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300786 struct drm_device *dev = ring->dev;
787 struct drm_i915_private *dev_priv = dev->dev_private;
788
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300789 /* WaDisablePartialInstShootdown:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300790 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
791 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300792
793 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300794 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
795 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300796
797 /* WaDisableDopClockGating:chv (pre-production hw) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300798 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
799 DOP_CLOCK_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300800
801 /* WaDisableSamplerPowerBypass:chv (pre-production hw) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300802 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
803 GEN8_SAMPLER_POWER_BYPASS_DIS);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300804
Mika Kuoppala72253422014-10-07 17:21:26 +0300805 return 0;
806}
807
808static int init_workarounds_ring(struct intel_engine_cs *ring)
809{
810 struct drm_device *dev = ring->dev;
811 struct drm_i915_private *dev_priv = dev->dev_private;
812
813 WARN_ON(ring->id != RCS);
814
815 dev_priv->workarounds.count = 0;
816
817 if (IS_BROADWELL(dev))
818 return bdw_init_workarounds(ring);
819
820 if (IS_CHERRYVIEW(dev))
821 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300822
823 return 0;
824}
825
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100826static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800827{
Chris Wilson78501ea2010-10-27 12:18:21 +0100828 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000829 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100830 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200831 if (ret)
832 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800833
Akash Goel61a563a2014-03-25 18:01:50 +0530834 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
835 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200836 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000837
838 /* We need to disable the AsyncFlip performance optimisations in order
839 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
840 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100841 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300842 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000843 */
Imre Deakfbdcb062013-02-13 15:27:34 +0000844 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000845 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
846
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000847 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530848 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000849 if (INTEL_INFO(dev)->gen == 6)
850 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000851 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000852
Akash Goel01fa0302014-03-24 23:00:04 +0530853 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000854 if (IS_GEN7(dev))
855 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530856 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000857 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100858
Jesse Barnes8d315282011-10-16 10:23:31 +0200859 if (INTEL_INFO(dev)->gen >= 5) {
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100860 ret = intel_init_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000861 if (ret)
862 return ret;
863 }
864
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200865 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700866 /* From the Sandybridge PRM, volume 1 part 3, page 24:
867 * "If this bit is set, STCunit will have LRA as replacement
868 * policy. [...] This bit must be reset. LRA replacement
869 * policy is not supported."
870 */
871 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200872 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800873 }
874
Daniel Vetter6b26c862012-04-24 14:04:12 +0200875 if (INTEL_INFO(dev)->gen >= 6)
876 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000877
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700878 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700879 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700880
Mika Kuoppala72253422014-10-07 17:21:26 +0300881 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800882}
883
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100884static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000885{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100886 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700887 struct drm_i915_private *dev_priv = dev->dev_private;
888
889 if (dev_priv->semaphore_obj) {
890 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
891 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
892 dev_priv->semaphore_obj = NULL;
893 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100894
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100895 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000896}
897
Ben Widawsky3e789982014-06-30 09:53:37 -0700898static int gen8_rcs_signal(struct intel_engine_cs *signaller,
899 unsigned int num_dwords)
900{
901#define MBOX_UPDATE_DWORDS 8
902 struct drm_device *dev = signaller->dev;
903 struct drm_i915_private *dev_priv = dev->dev_private;
904 struct intel_engine_cs *waiter;
905 int i, ret, num_rings;
906
907 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
908 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
909#undef MBOX_UPDATE_DWORDS
910
911 ret = intel_ring_begin(signaller, num_dwords);
912 if (ret)
913 return ret;
914
915 for_each_ring(waiter, dev_priv, i) {
916 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
917 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
918 continue;
919
920 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
921 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
922 PIPE_CONTROL_QW_WRITE |
923 PIPE_CONTROL_FLUSH_ENABLE);
924 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
925 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
926 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
927 intel_ring_emit(signaller, 0);
928 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
929 MI_SEMAPHORE_TARGET(waiter->id));
930 intel_ring_emit(signaller, 0);
931 }
932
933 return 0;
934}
935
936static int gen8_xcs_signal(struct intel_engine_cs *signaller,
937 unsigned int num_dwords)
938{
939#define MBOX_UPDATE_DWORDS 6
940 struct drm_device *dev = signaller->dev;
941 struct drm_i915_private *dev_priv = dev->dev_private;
942 struct intel_engine_cs *waiter;
943 int i, ret, num_rings;
944
945 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
946 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
947#undef MBOX_UPDATE_DWORDS
948
949 ret = intel_ring_begin(signaller, num_dwords);
950 if (ret)
951 return ret;
952
953 for_each_ring(waiter, dev_priv, i) {
954 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
955 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
956 continue;
957
958 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
959 MI_FLUSH_DW_OP_STOREDW);
960 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
961 MI_FLUSH_DW_USE_GTT);
962 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
963 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
964 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
965 MI_SEMAPHORE_TARGET(waiter->id));
966 intel_ring_emit(signaller, 0);
967 }
968
969 return 0;
970}
971
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100972static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700973 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000974{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700975 struct drm_device *dev = signaller->dev;
976 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100977 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700978 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700979
Ben Widawskya1444b72014-06-30 09:53:35 -0700980#define MBOX_UPDATE_DWORDS 3
981 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
982 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
983#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700984
985 ret = intel_ring_begin(signaller, num_dwords);
986 if (ret)
987 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700988
Ben Widawsky78325f22014-04-29 14:52:29 -0700989 for_each_ring(useless, dev_priv, i) {
990 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
991 if (mbox_reg != GEN6_NOSYNC) {
992 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
993 intel_ring_emit(signaller, mbox_reg);
994 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -0700995 }
996 }
Ben Widawsky024a43e2014-04-29 14:52:30 -0700997
Ben Widawskya1444b72014-06-30 09:53:35 -0700998 /* If num_dwords was rounded, make sure the tail pointer is correct */
999 if (num_rings % 2 == 0)
1000 intel_ring_emit(signaller, MI_NOOP);
1001
Ben Widawsky024a43e2014-04-29 14:52:30 -07001002 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001003}
1004
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001005/**
1006 * gen6_add_request - Update the semaphore mailbox registers
1007 *
1008 * @ring - ring that is adding a request
1009 * @seqno - return seqno stuck into the ring
1010 *
1011 * Update the mailbox registers in the *other* rings with the current seqno.
1012 * This acts like a signal in the canonical semaphore.
1013 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001014static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001015gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001016{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001017 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001018
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001019 if (ring->semaphore.signal)
1020 ret = ring->semaphore.signal(ring, 4);
1021 else
1022 ret = intel_ring_begin(ring, 4);
1023
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001024 if (ret)
1025 return ret;
1026
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001027 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1028 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001029 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001030 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001031 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001032
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001033 return 0;
1034}
1035
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001036static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1037 u32 seqno)
1038{
1039 struct drm_i915_private *dev_priv = dev->dev_private;
1040 return dev_priv->last_seqno < seqno;
1041}
1042
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001043/**
1044 * intel_ring_sync - sync the waiter to the signaller on seqno
1045 *
1046 * @waiter - ring that is waiting
1047 * @signaller - ring which has, or will signal
1048 * @seqno - seqno which the waiter will block on
1049 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001050
1051static int
1052gen8_ring_sync(struct intel_engine_cs *waiter,
1053 struct intel_engine_cs *signaller,
1054 u32 seqno)
1055{
1056 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1057 int ret;
1058
1059 ret = intel_ring_begin(waiter, 4);
1060 if (ret)
1061 return ret;
1062
1063 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1064 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001065 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001066 MI_SEMAPHORE_SAD_GTE_SDD);
1067 intel_ring_emit(waiter, seqno);
1068 intel_ring_emit(waiter,
1069 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1070 intel_ring_emit(waiter,
1071 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1072 intel_ring_advance(waiter);
1073 return 0;
1074}
1075
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001076static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001077gen6_ring_sync(struct intel_engine_cs *waiter,
1078 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001079 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001080{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001081 u32 dw1 = MI_SEMAPHORE_MBOX |
1082 MI_SEMAPHORE_COMPARE |
1083 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001084 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1085 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001086
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001087 /* Throughout all of the GEM code, seqno passed implies our current
1088 * seqno is >= the last seqno executed. However for hardware the
1089 * comparison is strictly greater than.
1090 */
1091 seqno -= 1;
1092
Ben Widawskyebc348b2014-04-29 14:52:28 -07001093 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001094
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001095 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001096 if (ret)
1097 return ret;
1098
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001099 /* If seqno wrap happened, omit the wait with no-ops */
1100 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001101 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001102 intel_ring_emit(waiter, seqno);
1103 intel_ring_emit(waiter, 0);
1104 intel_ring_emit(waiter, MI_NOOP);
1105 } else {
1106 intel_ring_emit(waiter, MI_NOOP);
1107 intel_ring_emit(waiter, MI_NOOP);
1108 intel_ring_emit(waiter, MI_NOOP);
1109 intel_ring_emit(waiter, MI_NOOP);
1110 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001111 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001112
1113 return 0;
1114}
1115
Chris Wilsonc6df5412010-12-15 09:56:50 +00001116#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1117do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001118 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1119 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001120 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1121 intel_ring_emit(ring__, 0); \
1122 intel_ring_emit(ring__, 0); \
1123} while (0)
1124
1125static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001126pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001127{
Chris Wilson18393f62014-04-09 09:19:40 +01001128 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001129 int ret;
1130
1131 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1132 * incoherent with writes to memory, i.e. completely fubar,
1133 * so we need to use PIPE_NOTIFY instead.
1134 *
1135 * However, we also need to workaround the qword write
1136 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1137 * memory before requesting an interrupt.
1138 */
1139 ret = intel_ring_begin(ring, 32);
1140 if (ret)
1141 return ret;
1142
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001143 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001144 PIPE_CONTROL_WRITE_FLUSH |
1145 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001146 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +01001147 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001148 intel_ring_emit(ring, 0);
1149 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001150 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001151 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001152 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001153 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001154 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001155 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001156 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001157 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001158 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001159 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001160
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001161 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001162 PIPE_CONTROL_WRITE_FLUSH |
1163 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001164 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001165 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +01001166 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001167 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001168 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001169
Chris Wilsonc6df5412010-12-15 09:56:50 +00001170 return 0;
1171}
1172
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001173static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001174gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001175{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001176 /* Workaround to force correct ordering between irq and seqno writes on
1177 * ivb (and maybe also on snb) by reading from a CS register (like
1178 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001179 if (!lazy_coherency) {
1180 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1181 POSTING_READ(RING_ACTHD(ring->mmio_base));
1182 }
1183
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001184 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1185}
1186
1187static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001188ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001189{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001190 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1191}
1192
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001193static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001194ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001195{
1196 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1197}
1198
Chris Wilsonc6df5412010-12-15 09:56:50 +00001199static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001200pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001201{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001202 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001203}
1204
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001205static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001206pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001207{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001208 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001209}
1210
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001211static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001212gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001213{
1214 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001215 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001216 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001217
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001218 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001219 return false;
1220
Chris Wilson7338aef2012-04-24 21:48:47 +01001221 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001222 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001223 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001224 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001225
1226 return true;
1227}
1228
1229static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001230gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001231{
1232 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001233 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001234 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001235
Chris Wilson7338aef2012-04-24 21:48:47 +01001236 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001237 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001238 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001239 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001240}
1241
1242static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001243i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001244{
Chris Wilson78501ea2010-10-27 12:18:21 +01001245 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001246 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001247 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001248
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001249 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001250 return false;
1251
Chris Wilson7338aef2012-04-24 21:48:47 +01001252 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001253 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001254 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1255 I915_WRITE(IMR, dev_priv->irq_mask);
1256 POSTING_READ(IMR);
1257 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001258 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001259
1260 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001261}
1262
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001263static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001264i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001265{
Chris Wilson78501ea2010-10-27 12:18:21 +01001266 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001267 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001268 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001269
Chris Wilson7338aef2012-04-24 21:48:47 +01001270 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001271 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001272 dev_priv->irq_mask |= ring->irq_enable_mask;
1273 I915_WRITE(IMR, dev_priv->irq_mask);
1274 POSTING_READ(IMR);
1275 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001276 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001277}
1278
Chris Wilsonc2798b12012-04-22 21:13:57 +01001279static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001280i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001281{
1282 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001283 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001284 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001285
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001286 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001287 return false;
1288
Chris Wilson7338aef2012-04-24 21:48:47 +01001289 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001290 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001291 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1292 I915_WRITE16(IMR, dev_priv->irq_mask);
1293 POSTING_READ16(IMR);
1294 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001295 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001296
1297 return true;
1298}
1299
1300static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001301i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001302{
1303 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001304 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001305 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001306
Chris Wilson7338aef2012-04-24 21:48:47 +01001307 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001308 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001309 dev_priv->irq_mask |= ring->irq_enable_mask;
1310 I915_WRITE16(IMR, dev_priv->irq_mask);
1311 POSTING_READ16(IMR);
1312 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001313 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001314}
1315
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001316void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001317{
Eric Anholt45930102011-05-06 17:12:35 -07001318 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001319 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001320 u32 mmio = 0;
1321
1322 /* The ring status page addresses are no longer next to the rest of
1323 * the ring registers as of gen7.
1324 */
1325 if (IS_GEN7(dev)) {
1326 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001327 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001328 mmio = RENDER_HWS_PGA_GEN7;
1329 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001330 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001331 mmio = BLT_HWS_PGA_GEN7;
1332 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001333 /*
1334 * VCS2 actually doesn't exist on Gen7. Only shut up
1335 * gcc switch check warning
1336 */
1337 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001338 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001339 mmio = BSD_HWS_PGA_GEN7;
1340 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001341 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001342 mmio = VEBOX_HWS_PGA_GEN7;
1343 break;
Eric Anholt45930102011-05-06 17:12:35 -07001344 }
1345 } else if (IS_GEN6(ring->dev)) {
1346 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1347 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001348 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001349 mmio = RING_HWS_PGA(ring->mmio_base);
1350 }
1351
Chris Wilson78501ea2010-10-27 12:18:21 +01001352 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1353 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001354
Damien Lespiaudc616b82014-03-13 01:40:28 +00001355 /*
1356 * Flush the TLB for this page
1357 *
1358 * FIXME: These two bits have disappeared on gen8, so a question
1359 * arises: do we still need this and if so how should we go about
1360 * invalidating the TLB?
1361 */
1362 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001363 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301364
1365 /* ring should be idle before issuing a sync flush*/
1366 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1367
Chris Wilson884020b2013-08-06 19:01:14 +01001368 I915_WRITE(reg,
1369 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1370 INSTPM_SYNC_FLUSH));
1371 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1372 1000))
1373 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1374 ring->name);
1375 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001376}
1377
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001378static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001379bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001380 u32 invalidate_domains,
1381 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001382{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001383 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001384
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001385 ret = intel_ring_begin(ring, 2);
1386 if (ret)
1387 return ret;
1388
1389 intel_ring_emit(ring, MI_FLUSH);
1390 intel_ring_emit(ring, MI_NOOP);
1391 intel_ring_advance(ring);
1392 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001393}
1394
Chris Wilson3cce4692010-10-27 16:11:02 +01001395static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001396i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001397{
Chris Wilson3cce4692010-10-27 16:11:02 +01001398 int ret;
1399
1400 ret = intel_ring_begin(ring, 4);
1401 if (ret)
1402 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001403
Chris Wilson3cce4692010-10-27 16:11:02 +01001404 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1405 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001406 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001407 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001408 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001409
Chris Wilson3cce4692010-10-27 16:11:02 +01001410 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001411}
1412
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001413static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001414gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001415{
1416 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001417 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001418 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001419
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001420 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1421 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001422
Chris Wilson7338aef2012-04-24 21:48:47 +01001423 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001424 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001425 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001426 I915_WRITE_IMR(ring,
1427 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001428 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001429 else
1430 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001431 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001432 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001433 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001434
1435 return true;
1436}
1437
1438static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001439gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001440{
1441 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001442 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001443 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001444
Chris Wilson7338aef2012-04-24 21:48:47 +01001445 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001446 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001447 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001448 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001449 else
1450 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001451 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001452 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001453 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001454}
1455
Ben Widawskya19d2932013-05-28 19:22:30 -07001456static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001457hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001458{
1459 struct drm_device *dev = ring->dev;
1460 struct drm_i915_private *dev_priv = dev->dev_private;
1461 unsigned long flags;
1462
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001463 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001464 return false;
1465
Daniel Vetter59cdb632013-07-04 23:35:28 +02001466 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001467 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001468 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001469 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001470 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001471 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001472
1473 return true;
1474}
1475
1476static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001477hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001478{
1479 struct drm_device *dev = ring->dev;
1480 struct drm_i915_private *dev_priv = dev->dev_private;
1481 unsigned long flags;
1482
Daniel Vetter59cdb632013-07-04 23:35:28 +02001483 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001484 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001485 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001486 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001487 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001488 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001489}
1490
Ben Widawskyabd58f02013-11-02 21:07:09 -07001491static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001492gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001493{
1494 struct drm_device *dev = ring->dev;
1495 struct drm_i915_private *dev_priv = dev->dev_private;
1496 unsigned long flags;
1497
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001498 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001499 return false;
1500
1501 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1502 if (ring->irq_refcount++ == 0) {
1503 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1504 I915_WRITE_IMR(ring,
1505 ~(ring->irq_enable_mask |
1506 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1507 } else {
1508 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1509 }
1510 POSTING_READ(RING_IMR(ring->mmio_base));
1511 }
1512 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1513
1514 return true;
1515}
1516
1517static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001518gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001519{
1520 struct drm_device *dev = ring->dev;
1521 struct drm_i915_private *dev_priv = dev->dev_private;
1522 unsigned long flags;
1523
1524 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1525 if (--ring->irq_refcount == 0) {
1526 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1527 I915_WRITE_IMR(ring,
1528 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1529 } else {
1530 I915_WRITE_IMR(ring, ~0);
1531 }
1532 POSTING_READ(RING_IMR(ring->mmio_base));
1533 }
1534 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1535}
1536
Zou Nan haid1b851f2010-05-21 09:08:57 +08001537static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001538i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001539 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001540 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001541{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001542 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001543
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001544 ret = intel_ring_begin(ring, 2);
1545 if (ret)
1546 return ret;
1547
Chris Wilson78501ea2010-10-27 12:18:21 +01001548 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001549 MI_BATCH_BUFFER_START |
1550 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001551 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001552 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001553 intel_ring_advance(ring);
1554
Zou Nan haid1b851f2010-05-21 09:08:57 +08001555 return 0;
1556}
1557
Daniel Vetterb45305f2012-12-17 16:21:27 +01001558/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1559#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001560#define I830_TLB_ENTRIES (2)
1561#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001562static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001563i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001564 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001565 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001566{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001567 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001568 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001569
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001570 ret = intel_ring_begin(ring, 6);
1571 if (ret)
1572 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001573
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001574 /* Evict the invalid PTE TLBs */
1575 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1576 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1577 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1578 intel_ring_emit(ring, cs_offset);
1579 intel_ring_emit(ring, 0xdeadbeef);
1580 intel_ring_emit(ring, MI_NOOP);
1581 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001582
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001583 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001584 if (len > I830_BATCH_LIMIT)
1585 return -ENOSPC;
1586
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001587 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001588 if (ret)
1589 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001590
1591 /* Blit the batch (which has now all relocs applied) to the
1592 * stable batch scratch bo area (so that the CS never
1593 * stumbles over its tlb invalidation bug) ...
1594 */
1595 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1596 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
1597 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 1024);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001598 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001599 intel_ring_emit(ring, 4096);
1600 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001601
Daniel Vetterb45305f2012-12-17 16:21:27 +01001602 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001603 intel_ring_emit(ring, MI_NOOP);
1604 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001605
1606 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001607 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001608 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001609
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001610 ret = intel_ring_begin(ring, 4);
1611 if (ret)
1612 return ret;
1613
1614 intel_ring_emit(ring, MI_BATCH_BUFFER);
1615 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1616 intel_ring_emit(ring, offset + len - 8);
1617 intel_ring_emit(ring, MI_NOOP);
1618 intel_ring_advance(ring);
1619
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001620 return 0;
1621}
1622
1623static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001624i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001625 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001626 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001627{
1628 int ret;
1629
1630 ret = intel_ring_begin(ring, 2);
1631 if (ret)
1632 return ret;
1633
Chris Wilson65f56872012-04-17 16:38:12 +01001634 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001635 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001636 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001637
Eric Anholt62fdfea2010-05-21 13:26:39 -07001638 return 0;
1639}
1640
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001641static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001642{
Chris Wilson05394f32010-11-08 19:18:58 +00001643 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001644
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001645 obj = ring->status_page.obj;
1646 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001647 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001648
Chris Wilson9da3da62012-06-01 15:20:22 +01001649 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001650 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001651 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001652 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001653}
1654
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001655static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001656{
Chris Wilson05394f32010-11-08 19:18:58 +00001657 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001658
Chris Wilsone3efda42014-04-09 09:19:41 +01001659 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001660 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001661 int ret;
1662
1663 obj = i915_gem_alloc_object(ring->dev, 4096);
1664 if (obj == NULL) {
1665 DRM_ERROR("Failed to allocate status page\n");
1666 return -ENOMEM;
1667 }
1668
1669 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1670 if (ret)
1671 goto err_unref;
1672
Chris Wilson1f767e02014-07-03 17:33:03 -04001673 flags = 0;
1674 if (!HAS_LLC(ring->dev))
1675 /* On g33, we cannot place HWS above 256MiB, so
1676 * restrict its pinning to the low mappable arena.
1677 * Though this restriction is not documented for
1678 * gen4, gen5, or byt, they also behave similarly
1679 * and hang if the HWS is placed at the top of the
1680 * GTT. To generalise, it appears that all !llc
1681 * platforms have issues with us placing the HWS
1682 * above the mappable region (even though we never
1683 * actualy map it).
1684 */
1685 flags |= PIN_MAPPABLE;
1686 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001687 if (ret) {
1688err_unref:
1689 drm_gem_object_unreference(&obj->base);
1690 return ret;
1691 }
1692
1693 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001694 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001695
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001696 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001697 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001698 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001699
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001700 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1701 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001702
1703 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001704}
1705
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001706static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001707{
1708 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001709
1710 if (!dev_priv->status_page_dmah) {
1711 dev_priv->status_page_dmah =
1712 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1713 if (!dev_priv->status_page_dmah)
1714 return -ENOMEM;
1715 }
1716
Chris Wilson6b8294a2012-11-16 11:43:20 +00001717 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1718 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1719
1720 return 0;
1721}
1722
Oscar Mateo84c23772014-07-24 17:04:15 +01001723void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001724{
Oscar Mateo2919d292014-07-03 16:28:02 +01001725 if (!ringbuf->obj)
1726 return;
1727
1728 iounmap(ringbuf->virtual_start);
1729 i915_gem_object_ggtt_unpin(ringbuf->obj);
1730 drm_gem_object_unreference(&ringbuf->obj->base);
1731 ringbuf->obj = NULL;
1732}
1733
Oscar Mateo84c23772014-07-24 17:04:15 +01001734int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1735 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001736{
Chris Wilsone3efda42014-04-09 09:19:41 +01001737 struct drm_i915_private *dev_priv = to_i915(dev);
1738 struct drm_i915_gem_object *obj;
1739 int ret;
1740
Oscar Mateo2919d292014-07-03 16:28:02 +01001741 if (ringbuf->obj)
Chris Wilsone3efda42014-04-09 09:19:41 +01001742 return 0;
1743
1744 obj = NULL;
1745 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001746 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001747 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001748 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001749 if (obj == NULL)
1750 return -ENOMEM;
1751
Akash Goel24f3a8c2014-06-17 10:59:42 +05301752 /* mark ring buffers as read-only from GPU side by default */
1753 obj->gt_ro = 1;
1754
Chris Wilsone3efda42014-04-09 09:19:41 +01001755 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1756 if (ret)
1757 goto err_unref;
1758
1759 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1760 if (ret)
1761 goto err_unpin;
1762
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001763 ringbuf->virtual_start =
Chris Wilsone3efda42014-04-09 09:19:41 +01001764 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001765 ringbuf->size);
1766 if (ringbuf->virtual_start == NULL) {
Chris Wilsone3efda42014-04-09 09:19:41 +01001767 ret = -EINVAL;
1768 goto err_unpin;
1769 }
1770
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001771 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001772 return 0;
1773
1774err_unpin:
1775 i915_gem_object_ggtt_unpin(obj);
1776err_unref:
1777 drm_gem_object_unreference(&obj->base);
1778 return ret;
1779}
1780
Ben Widawskyc43b5632012-04-16 14:07:40 -07001781static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001782 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001783{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001784 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001785 int ret;
1786
Oscar Mateo8ee14972014-05-22 14:13:34 +01001787 if (ringbuf == NULL) {
1788 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1789 if (!ringbuf)
1790 return -ENOMEM;
1791 ring->buffer = ringbuf;
1792 }
1793
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001794 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001795 INIT_LIST_HEAD(&ring->active_list);
1796 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001797 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001798 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001799 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001800 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001801
Chris Wilsonb259f672011-03-29 13:19:09 +01001802 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001803
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001804 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001805 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001806 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001807 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001808 } else {
1809 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001810 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001811 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001812 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001813 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001814
Oscar Mateo2919d292014-07-03 16:28:02 +01001815 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
Chris Wilsone3efda42014-04-09 09:19:41 +01001816 if (ret) {
1817 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001818 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001819 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001820
Chris Wilson55249ba2010-12-22 14:04:47 +00001821 /* Workaround an erratum on the i830 which causes a hang if
1822 * the TAIL pointer points to within the last 2 cachelines
1823 * of the buffer.
1824 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001825 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001826 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001827 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001828
Brad Volkin44e895a2014-05-10 14:10:43 -07001829 ret = i915_cmd_parser_init_ring(ring);
1830 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001831 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001832
Oscar Mateo8ee14972014-05-22 14:13:34 +01001833 ret = ring->init(ring);
1834 if (ret)
1835 goto error;
1836
1837 return 0;
1838
1839error:
1840 kfree(ringbuf);
1841 ring->buffer = NULL;
1842 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001843}
1844
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001845void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001846{
Chris Wilsone3efda42014-04-09 09:19:41 +01001847 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001848 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson33626e62010-10-29 16:18:36 +01001849
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001850 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001851 return;
1852
Chris Wilsone3efda42014-04-09 09:19:41 +01001853 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001854 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001855
Oscar Mateo2919d292014-07-03 16:28:02 +01001856 intel_destroy_ringbuffer_obj(ringbuf);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001857 ring->preallocated_lazy_request = NULL;
1858 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001859
Zou Nan hai8d192152010-11-02 16:31:01 +08001860 if (ring->cleanup)
1861 ring->cleanup(ring);
1862
Chris Wilson78501ea2010-10-27 12:18:21 +01001863 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001864
1865 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001866
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001867 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001868 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001869}
1870
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001871static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001872{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001873 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001874 struct drm_i915_gem_request *request;
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001875 u32 seqno = 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001876 int ret;
1877
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001878 if (ringbuf->last_retired_head != -1) {
1879 ringbuf->head = ringbuf->last_retired_head;
1880 ringbuf->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001881
Oscar Mateo82e104c2014-07-24 17:04:26 +01001882 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001883 if (ringbuf->space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001884 return 0;
1885 }
1886
1887 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo82e104c2014-07-24 17:04:26 +01001888 if (__intel_ring_space(request->tail, ringbuf->tail,
1889 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001890 seqno = request->seqno;
1891 break;
1892 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001893 }
1894
1895 if (seqno == 0)
1896 return -ENOSPC;
1897
Chris Wilson1f709992014-01-27 22:43:07 +00001898 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001899 if (ret)
1900 return ret;
1901
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001902 i915_gem_retire_requests_ring(ring);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001903 ringbuf->head = ringbuf->last_retired_head;
1904 ringbuf->last_retired_head = -1;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001905
Oscar Mateo82e104c2014-07-24 17:04:26 +01001906 ringbuf->space = intel_ring_space(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001907 return 0;
1908}
1909
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001910static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001911{
Chris Wilson78501ea2010-10-27 12:18:21 +01001912 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001913 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001914 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001915 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001916 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001917
Chris Wilsona71d8d92012-02-15 11:25:36 +00001918 ret = intel_ring_wait_request(ring, n);
1919 if (ret != -ENOSPC)
1920 return ret;
1921
Chris Wilson09246732013-08-10 22:16:32 +01001922 /* force the tail write in case we have been skipping them */
1923 __intel_ring_advance(ring);
1924
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001925 /* With GEM the hangcheck timer should kick us out of the loop,
1926 * leaving it early runs the risk of corrupting GEM state (due
1927 * to running on almost untested codepaths). But on resume
1928 * timers don't work yet, so prevent a complete hang in that
1929 * case by choosing an insanely large timeout. */
1930 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001931
Chris Wilsondcfe0502014-05-05 09:07:32 +01001932 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001933 do {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001934 ringbuf->head = I915_READ_HEAD(ring);
Oscar Mateo82e104c2014-07-24 17:04:26 +01001935 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001936 if (ringbuf->space >= n) {
Chris Wilsondcfe0502014-05-05 09:07:32 +01001937 ret = 0;
1938 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001939 }
1940
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001941 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1942 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001943 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1944 if (master_priv->sarea_priv)
1945 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1946 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001947
Chris Wilsone60a0b12010-10-13 10:09:14 +01001948 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001949
Chris Wilsondcfe0502014-05-05 09:07:32 +01001950 if (dev_priv->mm.interruptible && signal_pending(current)) {
1951 ret = -ERESTARTSYS;
1952 break;
1953 }
1954
Daniel Vetter33196de2012-11-14 17:14:05 +01001955 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1956 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001957 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001958 break;
1959
1960 if (time_after(jiffies, end)) {
1961 ret = -EBUSY;
1962 break;
1963 }
1964 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001965 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001966 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001967}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001968
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001969static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001970{
1971 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001972 struct intel_ringbuffer *ringbuf = ring->buffer;
1973 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001974
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001975 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001976 int ret = ring_wait_for_space(ring, rem);
1977 if (ret)
1978 return ret;
1979 }
1980
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001981 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001982 rem /= 4;
1983 while (rem--)
1984 iowrite32(MI_NOOP, virt++);
1985
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001986 ringbuf->tail = 0;
Oscar Mateo82e104c2014-07-24 17:04:26 +01001987 ringbuf->space = intel_ring_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00001988
1989 return 0;
1990}
1991
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001992int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001993{
1994 u32 seqno;
1995 int ret;
1996
1997 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001998 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001999 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002000 if (ret)
2001 return ret;
2002 }
2003
2004 /* Wait upon the last request to be completed */
2005 if (list_empty(&ring->request_list))
2006 return 0;
2007
2008 seqno = list_entry(ring->request_list.prev,
2009 struct drm_i915_gem_request,
2010 list)->seqno;
2011
2012 return i915_wait_seqno(ring, seqno);
2013}
2014
Chris Wilson9d7730912012-11-27 16:22:52 +00002015static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002016intel_ring_alloc_seqno(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002017{
Chris Wilson18235212013-09-04 10:45:51 +01002018 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002019 return 0;
2020
Chris Wilson3c0e2342013-09-04 10:45:52 +01002021 if (ring->preallocated_lazy_request == NULL) {
2022 struct drm_i915_gem_request *request;
2023
2024 request = kmalloc(sizeof(*request), GFP_KERNEL);
2025 if (request == NULL)
2026 return -ENOMEM;
2027
2028 ring->preallocated_lazy_request = request;
2029 }
2030
Chris Wilson18235212013-09-04 10:45:51 +01002031 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00002032}
2033
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002034static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002035 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002036{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002037 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002038 int ret;
2039
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002040 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002041 ret = intel_wrap_ring_buffer(ring);
2042 if (unlikely(ret))
2043 return ret;
2044 }
2045
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002046 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002047 ret = ring_wait_for_space(ring, bytes);
2048 if (unlikely(ret))
2049 return ret;
2050 }
2051
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002052 return 0;
2053}
2054
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002055int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002056 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002057{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002058 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002059 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002060
Daniel Vetter33196de2012-11-14 17:14:05 +01002061 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2062 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002063 if (ret)
2064 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002065
Chris Wilson304d6952014-01-02 14:32:35 +00002066 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2067 if (ret)
2068 return ret;
2069
Chris Wilson9d7730912012-11-27 16:22:52 +00002070 /* Preallocate the olr before touching the ring */
2071 ret = intel_ring_alloc_seqno(ring);
2072 if (ret)
2073 return ret;
2074
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002075 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002076 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002077}
2078
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002079/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002080int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002081{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002082 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002083 int ret;
2084
2085 if (num_dwords == 0)
2086 return 0;
2087
Chris Wilson18393f62014-04-09 09:19:40 +01002088 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002089 ret = intel_ring_begin(ring, num_dwords);
2090 if (ret)
2091 return ret;
2092
2093 while (num_dwords--)
2094 intel_ring_emit(ring, MI_NOOP);
2095
2096 intel_ring_advance(ring);
2097
2098 return 0;
2099}
2100
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002101void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002102{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002103 struct drm_device *dev = ring->dev;
2104 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002105
Chris Wilson18235212013-09-04 10:45:51 +01002106 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002107
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002108 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002109 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2110 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002111 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002112 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002113 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002114
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002115 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002116 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002117}
2118
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002119static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002120 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002121{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002122 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002123
2124 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002125
Chris Wilson12f55812012-07-05 17:14:01 +01002126 /* Disable notification that the ring is IDLE. The GT
2127 * will then assume that it is busy and bring it out of rc6.
2128 */
2129 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2130 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2131
2132 /* Clear the context id. Here be magic! */
2133 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2134
2135 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002136 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002137 GEN6_BSD_SLEEP_INDICATOR) == 0,
2138 50))
2139 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002140
Chris Wilson12f55812012-07-05 17:14:01 +01002141 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002142 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002143 POSTING_READ(RING_TAIL(ring->mmio_base));
2144
2145 /* Let the ring send IDLE messages to the GT again,
2146 * and so let it sleep to conserve power when idle.
2147 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002148 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002149 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002150}
2151
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002152static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002153 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002154{
Chris Wilson71a77e02011-02-02 12:13:49 +00002155 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002156 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002157
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002158 ret = intel_ring_begin(ring, 4);
2159 if (ret)
2160 return ret;
2161
Chris Wilson71a77e02011-02-02 12:13:49 +00002162 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002163 if (INTEL_INFO(ring->dev)->gen >= 8)
2164 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002165 /*
2166 * Bspec vol 1c.5 - video engine command streamer:
2167 * "If ENABLED, all TLBs will be invalidated once the flush
2168 * operation is complete. This bit is only valid when the
2169 * Post-Sync Operation field is a value of 1h or 3h."
2170 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002171 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002172 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2173 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002174 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002175 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002176 if (INTEL_INFO(ring->dev)->gen >= 8) {
2177 intel_ring_emit(ring, 0); /* upper addr */
2178 intel_ring_emit(ring, 0); /* value */
2179 } else {
2180 intel_ring_emit(ring, 0);
2181 intel_ring_emit(ring, MI_NOOP);
2182 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002183 intel_ring_advance(ring);
2184 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002185}
2186
2187static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002188gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002189 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002190 unsigned flags)
2191{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002192 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002193 int ret;
2194
2195 ret = intel_ring_begin(ring, 4);
2196 if (ret)
2197 return ret;
2198
2199 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002200 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002201 intel_ring_emit(ring, lower_32_bits(offset));
2202 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002203 intel_ring_emit(ring, MI_NOOP);
2204 intel_ring_advance(ring);
2205
2206 return 0;
2207}
2208
2209static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002210hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002211 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002212 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002213{
Akshay Joshi0206e352011-08-16 15:34:10 -04002214 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002215
Akshay Joshi0206e352011-08-16 15:34:10 -04002216 ret = intel_ring_begin(ring, 2);
2217 if (ret)
2218 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002219
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002220 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002221 MI_BATCH_BUFFER_START |
2222 (flags & I915_DISPATCH_SECURE ?
2223 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002224 /* bit0-7 is the length on GEN6+ */
2225 intel_ring_emit(ring, offset);
2226 intel_ring_advance(ring);
2227
2228 return 0;
2229}
2230
2231static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002232gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002233 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002234 unsigned flags)
2235{
2236 int ret;
2237
2238 ret = intel_ring_begin(ring, 2);
2239 if (ret)
2240 return ret;
2241
2242 intel_ring_emit(ring,
2243 MI_BATCH_BUFFER_START |
2244 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002245 /* bit0-7 is the length on GEN6+ */
2246 intel_ring_emit(ring, offset);
2247 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002248
Akshay Joshi0206e352011-08-16 15:34:10 -04002249 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002250}
2251
Chris Wilson549f7362010-10-19 11:19:32 +01002252/* Blitter support (SandyBridge+) */
2253
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002254static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002255 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002256{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002257 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002258 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002259 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002260 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002261
Daniel Vetter6a233c72011-12-14 13:57:07 +01002262 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002263 if (ret)
2264 return ret;
2265
Chris Wilson71a77e02011-02-02 12:13:49 +00002266 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002267 if (INTEL_INFO(ring->dev)->gen >= 8)
2268 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002269 /*
2270 * Bspec vol 1c.3 - blitter engine command streamer:
2271 * "If ENABLED, all TLBs will be invalidated once the flush
2272 * operation is complete. This bit is only valid when the
2273 * Post-Sync Operation field is a value of 1h or 3h."
2274 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002275 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002276 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002277 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002278 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002279 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002280 if (INTEL_INFO(ring->dev)->gen >= 8) {
2281 intel_ring_emit(ring, 0); /* upper addr */
2282 intel_ring_emit(ring, 0); /* value */
2283 } else {
2284 intel_ring_emit(ring, 0);
2285 intel_ring_emit(ring, MI_NOOP);
2286 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002287 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002288
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002289 if (!invalidate && flush) {
2290 if (IS_GEN7(dev))
2291 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2292 else if (IS_BROADWELL(dev))
2293 dev_priv->fbc.need_sw_cache_clean = true;
2294 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002295
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002296 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002297}
2298
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002299int intel_init_render_ring_buffer(struct drm_device *dev)
2300{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002301 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002302 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002303 struct drm_i915_gem_object *obj;
2304 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002305
Daniel Vetter59465b52012-04-11 22:12:48 +02002306 ring->name = "render ring";
2307 ring->id = RCS;
2308 ring->mmio_base = RENDER_RING_BASE;
2309
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002310 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002311 if (i915_semaphore_is_enabled(dev)) {
2312 obj = i915_gem_alloc_object(dev, 4096);
2313 if (obj == NULL) {
2314 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2315 i915.semaphores = 0;
2316 } else {
2317 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2318 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2319 if (ret != 0) {
2320 drm_gem_object_unreference(&obj->base);
2321 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2322 i915.semaphores = 0;
2323 } else
2324 dev_priv->semaphore_obj = obj;
2325 }
2326 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002327
2328 ring->init_context = intel_ring_workarounds_emit;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002329 ring->add_request = gen6_add_request;
2330 ring->flush = gen8_render_ring_flush;
2331 ring->irq_get = gen8_ring_get_irq;
2332 ring->irq_put = gen8_ring_put_irq;
2333 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2334 ring->get_seqno = gen6_ring_get_seqno;
2335 ring->set_seqno = ring_set_seqno;
2336 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002337 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002338 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002339 ring->semaphore.signal = gen8_rcs_signal;
2340 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002341 }
2342 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002343 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002344 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002345 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002346 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002347 ring->irq_get = gen6_ring_get_irq;
2348 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002349 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002350 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002351 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002352 if (i915_semaphore_is_enabled(dev)) {
2353 ring->semaphore.sync_to = gen6_ring_sync;
2354 ring->semaphore.signal = gen6_signal;
2355 /*
2356 * The current semaphore is only applied on pre-gen8
2357 * platform. And there is no VCS2 ring on the pre-gen8
2358 * platform. So the semaphore between RCS and VCS2 is
2359 * initialized as INVALID. Gen8 will initialize the
2360 * sema between VCS2 and RCS later.
2361 */
2362 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2363 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2364 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2365 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2366 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2367 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2368 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2369 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2370 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2371 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2372 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002373 } else if (IS_GEN5(dev)) {
2374 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002375 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002376 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002377 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002378 ring->irq_get = gen5_ring_get_irq;
2379 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002380 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2381 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002382 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002383 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002384 if (INTEL_INFO(dev)->gen < 4)
2385 ring->flush = gen2_render_ring_flush;
2386 else
2387 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002388 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002389 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002390 if (IS_GEN2(dev)) {
2391 ring->irq_get = i8xx_ring_get_irq;
2392 ring->irq_put = i8xx_ring_put_irq;
2393 } else {
2394 ring->irq_get = i9xx_ring_get_irq;
2395 ring->irq_put = i9xx_ring_put_irq;
2396 }
Daniel Vettere3670312012-04-11 22:12:53 +02002397 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002398 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002399 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002400
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002401 if (IS_HASWELL(dev))
2402 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002403 else if (IS_GEN8(dev))
2404 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002405 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002406 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2407 else if (INTEL_INFO(dev)->gen >= 4)
2408 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2409 else if (IS_I830(dev) || IS_845G(dev))
2410 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2411 else
2412 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002413 ring->init = init_render_ring;
2414 ring->cleanup = render_ring_cleanup;
2415
Daniel Vetterb45305f2012-12-17 16:21:27 +01002416 /* Workaround batchbuffer to combat CS tlb bug. */
2417 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002418 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002419 if (obj == NULL) {
2420 DRM_ERROR("Failed to allocate batch bo\n");
2421 return -ENOMEM;
2422 }
2423
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002424 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002425 if (ret != 0) {
2426 drm_gem_object_unreference(&obj->base);
2427 DRM_ERROR("Failed to ping batch bo\n");
2428 return ret;
2429 }
2430
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002431 ring->scratch.obj = obj;
2432 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002433 }
2434
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002435 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002436}
2437
Chris Wilsone8616b62011-01-20 09:57:11 +00002438int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
2439{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002440 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002441 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Oscar Mateo8ee14972014-05-22 14:13:34 +01002442 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002443 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002444
Oscar Mateo8ee14972014-05-22 14:13:34 +01002445 if (ringbuf == NULL) {
2446 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2447 if (!ringbuf)
2448 return -ENOMEM;
2449 ring->buffer = ringbuf;
2450 }
2451
Daniel Vetter59465b52012-04-11 22:12:48 +02002452 ring->name = "render ring";
2453 ring->id = RCS;
2454 ring->mmio_base = RENDER_RING_BASE;
2455
Chris Wilsone8616b62011-01-20 09:57:11 +00002456 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02002457 /* non-kms not supported on gen6+ */
Oscar Mateo8ee14972014-05-22 14:13:34 +01002458 ret = -ENODEV;
2459 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002460 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002461
2462 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2463 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2464 * the special gen5 functions. */
2465 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002466 if (INTEL_INFO(dev)->gen < 4)
2467 ring->flush = gen2_render_ring_flush;
2468 else
2469 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002470 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002471 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002472 if (IS_GEN2(dev)) {
2473 ring->irq_get = i8xx_ring_get_irq;
2474 ring->irq_put = i8xx_ring_put_irq;
2475 } else {
2476 ring->irq_get = i9xx_ring_get_irq;
2477 ring->irq_put = i9xx_ring_put_irq;
2478 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002479 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002480 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002481 if (INTEL_INFO(dev)->gen >= 4)
2482 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2483 else if (IS_I830(dev) || IS_845G(dev))
2484 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2485 else
2486 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002487 ring->init = init_render_ring;
2488 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00002489
2490 ring->dev = dev;
2491 INIT_LIST_HEAD(&ring->active_list);
2492 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00002493
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002494 ringbuf->size = size;
2495 ringbuf->effective_size = ringbuf->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02002496 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002497 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilsone8616b62011-01-20 09:57:11 +00002498
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002499 ringbuf->virtual_start = ioremap_wc(start, size);
2500 if (ringbuf->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002501 DRM_ERROR("can not ioremap virtual address for"
2502 " ring buffer\n");
Oscar Mateo8ee14972014-05-22 14:13:34 +01002503 ret = -ENOMEM;
2504 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002505 }
2506
Chris Wilson6b8294a2012-11-16 11:43:20 +00002507 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002508 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002509 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002510 goto err_vstart;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002511 }
2512
Chris Wilsone8616b62011-01-20 09:57:11 +00002513 return 0;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002514
2515err_vstart:
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002516 iounmap(ringbuf->virtual_start);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002517err_ringbuf:
2518 kfree(ringbuf);
2519 ring->buffer = NULL;
2520 return ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002521}
2522
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002523int intel_init_bsd_ring_buffer(struct drm_device *dev)
2524{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002525 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002526 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002527
Daniel Vetter58fa3832012-04-11 22:12:49 +02002528 ring->name = "bsd ring";
2529 ring->id = VCS;
2530
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002531 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002532 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002533 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002534 /* gen6 bsd needs a special wa for tail updates */
2535 if (IS_GEN6(dev))
2536 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002537 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002538 ring->add_request = gen6_add_request;
2539 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002540 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002541 if (INTEL_INFO(dev)->gen >= 8) {
2542 ring->irq_enable_mask =
2543 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2544 ring->irq_get = gen8_ring_get_irq;
2545 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002546 ring->dispatch_execbuffer =
2547 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002548 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002549 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002550 ring->semaphore.signal = gen8_xcs_signal;
2551 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002552 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002553 } else {
2554 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2555 ring->irq_get = gen6_ring_get_irq;
2556 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002557 ring->dispatch_execbuffer =
2558 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002559 if (i915_semaphore_is_enabled(dev)) {
2560 ring->semaphore.sync_to = gen6_ring_sync;
2561 ring->semaphore.signal = gen6_signal;
2562 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2563 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2564 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2565 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2566 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2567 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2568 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2569 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2570 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2571 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2572 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002573 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002574 } else {
2575 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002576 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002577 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002578 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002579 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002580 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002581 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002582 ring->irq_get = gen5_ring_get_irq;
2583 ring->irq_put = gen5_ring_put_irq;
2584 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002585 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002586 ring->irq_get = i9xx_ring_get_irq;
2587 ring->irq_put = i9xx_ring_put_irq;
2588 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002589 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002590 }
2591 ring->init = init_ring_common;
2592
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002593 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002594}
Chris Wilson549f7362010-10-19 11:19:32 +01002595
Zhao Yakui845f74a2014-04-17 10:37:37 +08002596/**
2597 * Initialize the second BSD ring for Broadwell GT3.
2598 * It is noted that this only exists on Broadwell GT3.
2599 */
2600int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2601{
2602 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002603 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002604
2605 if ((INTEL_INFO(dev)->gen != 8)) {
2606 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2607 return -EINVAL;
2608 }
2609
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002610 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002611 ring->id = VCS2;
2612
2613 ring->write_tail = ring_write_tail;
2614 ring->mmio_base = GEN8_BSD2_RING_BASE;
2615 ring->flush = gen6_bsd_ring_flush;
2616 ring->add_request = gen6_add_request;
2617 ring->get_seqno = gen6_ring_get_seqno;
2618 ring->set_seqno = ring_set_seqno;
2619 ring->irq_enable_mask =
2620 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2621 ring->irq_get = gen8_ring_get_irq;
2622 ring->irq_put = gen8_ring_put_irq;
2623 ring->dispatch_execbuffer =
2624 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002625 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002626 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002627 ring->semaphore.signal = gen8_xcs_signal;
2628 GEN8_RING_SEMAPHORE_INIT;
2629 }
Zhao Yakui845f74a2014-04-17 10:37:37 +08002630 ring->init = init_ring_common;
2631
2632 return intel_init_ring_buffer(dev, ring);
2633}
2634
Chris Wilson549f7362010-10-19 11:19:32 +01002635int intel_init_blt_ring_buffer(struct drm_device *dev)
2636{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002637 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002638 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002639
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002640 ring->name = "blitter ring";
2641 ring->id = BCS;
2642
2643 ring->mmio_base = BLT_RING_BASE;
2644 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002645 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002646 ring->add_request = gen6_add_request;
2647 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002648 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002649 if (INTEL_INFO(dev)->gen >= 8) {
2650 ring->irq_enable_mask =
2651 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2652 ring->irq_get = gen8_ring_get_irq;
2653 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002654 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002655 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002656 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002657 ring->semaphore.signal = gen8_xcs_signal;
2658 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002659 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002660 } else {
2661 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2662 ring->irq_get = gen6_ring_get_irq;
2663 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002664 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002665 if (i915_semaphore_is_enabled(dev)) {
2666 ring->semaphore.signal = gen6_signal;
2667 ring->semaphore.sync_to = gen6_ring_sync;
2668 /*
2669 * The current semaphore is only applied on pre-gen8
2670 * platform. And there is no VCS2 ring on the pre-gen8
2671 * platform. So the semaphore between BCS and VCS2 is
2672 * initialized as INVALID. Gen8 will initialize the
2673 * sema between BCS and VCS2 later.
2674 */
2675 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2676 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2677 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2678 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2679 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2680 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2681 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2682 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2683 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2684 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2685 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002686 }
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002687 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002688
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002689 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002690}
Chris Wilsona7b97612012-07-20 12:41:08 +01002691
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002692int intel_init_vebox_ring_buffer(struct drm_device *dev)
2693{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002694 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002695 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002696
2697 ring->name = "video enhancement ring";
2698 ring->id = VECS;
2699
2700 ring->mmio_base = VEBOX_RING_BASE;
2701 ring->write_tail = ring_write_tail;
2702 ring->flush = gen6_ring_flush;
2703 ring->add_request = gen6_add_request;
2704 ring->get_seqno = gen6_ring_get_seqno;
2705 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002706
2707 if (INTEL_INFO(dev)->gen >= 8) {
2708 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002709 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002710 ring->irq_get = gen8_ring_get_irq;
2711 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002712 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002713 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002714 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002715 ring->semaphore.signal = gen8_xcs_signal;
2716 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002717 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002718 } else {
2719 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2720 ring->irq_get = hsw_vebox_get_irq;
2721 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002722 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002723 if (i915_semaphore_is_enabled(dev)) {
2724 ring->semaphore.sync_to = gen6_ring_sync;
2725 ring->semaphore.signal = gen6_signal;
2726 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2727 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2728 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2729 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2730 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2731 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2732 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2733 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2734 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2735 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2736 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002737 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002738 ring->init = init_ring_common;
2739
2740 return intel_init_ring_buffer(dev, ring);
2741}
2742
Chris Wilsona7b97612012-07-20 12:41:08 +01002743int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002744intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002745{
2746 int ret;
2747
2748 if (!ring->gpu_caches_dirty)
2749 return 0;
2750
2751 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2752 if (ret)
2753 return ret;
2754
2755 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2756
2757 ring->gpu_caches_dirty = false;
2758 return 0;
2759}
2760
2761int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002762intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002763{
2764 uint32_t flush_domains;
2765 int ret;
2766
2767 flush_domains = 0;
2768 if (ring->gpu_caches_dirty)
2769 flush_domains = I915_GEM_GPU_DOMAINS;
2770
2771 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2772 if (ret)
2773 return ret;
2774
2775 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2776
2777 ring->gpu_caches_dirty = false;
2778 return 0;
2779}
Chris Wilsone3efda42014-04-09 09:19:41 +01002780
2781void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002782intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002783{
2784 int ret;
2785
2786 if (!intel_ring_initialized(ring))
2787 return;
2788
2789 ret = intel_ring_idle(ring);
2790 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2791 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2792 ring->name, ret);
2793
2794 stop_ring(ring);
2795}