blob: e2c93f7be8edea400941a30926acbe36fd50bcaa [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson88241782011-01-07 17:09:48 +000039static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000042static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
43 unsigned alignment,
44 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Daniel Vetter8c599672011-12-14 13:57:31 +010058static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010059
Chris Wilson61050802012-04-17 15:31:31 +010060static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
61{
62 if (obj->tiling_mode)
63 i915_gem_release_mmap(obj);
64
65 /* As we do not have an associated fence register, we will force
66 * a tiling change if we ever need to acquire one.
67 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010068 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010069 obj->fence_reg = I915_FENCE_REG_NONE;
70}
71
Chris Wilson73aa8082010-09-30 11:46:12 +010072/* some bookkeeping */
73static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
74 size_t size)
75{
76 dev_priv->mm.object_count++;
77 dev_priv->mm.object_memory += size;
78}
79
80static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
81 size_t size)
82{
83 dev_priv->mm.object_count--;
84 dev_priv->mm.object_memory -= size;
85}
86
Chris Wilson21dd3732011-01-26 15:55:56 +000087static int
88i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010089{
90 struct drm_i915_private *dev_priv = dev->dev_private;
91 struct completion *x = &dev_priv->error_completion;
92 unsigned long flags;
93 int ret;
94
95 if (!atomic_read(&dev_priv->mm.wedged))
96 return 0;
97
Daniel Vetter0a6759c2012-07-04 22:18:41 +020098 /*
99 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
100 * userspace. If it takes that long something really bad is going on and
101 * we should simply try to bail out and fail as gracefully as possible.
102 */
103 ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
104 if (ret == 0) {
105 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
106 return -EIO;
107 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200109 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100110
Chris Wilson21dd3732011-01-26 15:55:56 +0000111 if (atomic_read(&dev_priv->mm.wedged)) {
112 /* GPU is hung, bump the completion count to account for
113 * the token we just consumed so that we never hit zero and
114 * end up waiting upon a subsequent completion event that
115 * will never happen.
116 */
117 spin_lock_irqsave(&x->wait.lock, flags);
118 x->done++;
119 spin_unlock_irqrestore(&x->wait.lock, flags);
120 }
121 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122}
123
Chris Wilson54cf91d2010-11-25 18:00:26 +0000124int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100125{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100126 int ret;
127
Chris Wilson21dd3732011-01-26 15:55:56 +0000128 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129 if (ret)
130 return ret;
131
132 ret = mutex_lock_interruptible(&dev->struct_mutex);
133 if (ret)
134 return ret;
135
Chris Wilson23bc5982010-09-29 16:10:57 +0100136 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100137 return 0;
138}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100139
Chris Wilson7d1c4802010-08-07 21:45:03 +0100140static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000141i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100142{
Chris Wilson1b502472012-04-24 15:47:30 +0100143 return !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100144}
145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
147i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700149{
Eric Anholt673a3942008-07-30 12:06:12 -0700150 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000151
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200152 if (drm_core_check_feature(dev, DRIVER_MODESET))
153 return -ENODEV;
154
Chris Wilson20217462010-11-23 15:26:33 +0000155 if (args->gtt_start >= args->gtt_end ||
156 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
157 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700158
Daniel Vetterf534bc02012-03-26 22:37:04 +0200159 /* GEM with user mode setting was never supported on ilk and later. */
160 if (INTEL_INFO(dev)->gen >= 5)
161 return -ENODEV;
162
Eric Anholt673a3942008-07-30 12:06:12 -0700163 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200164 i915_gem_init_global_gtt(dev, args->gtt_start,
165 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700166 mutex_unlock(&dev->struct_mutex);
167
Chris Wilson20217462010-11-23 15:26:33 +0000168 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700169}
170
Eric Anholt5a125c32008-10-22 21:40:13 -0700171int
172i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000173 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700174{
Chris Wilson73aa8082010-09-30 11:46:12 +0100175 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700176 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000177 struct drm_i915_gem_object *obj;
178 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700179
Chris Wilson6299f992010-11-24 12:23:44 +0000180 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100181 mutex_lock(&dev->struct_mutex);
Chris Wilson1b502472012-04-24 15:47:30 +0100182 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
183 if (obj->pin_count)
184 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100185 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700186
Chris Wilson6299f992010-11-24 12:23:44 +0000187 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000189
Eric Anholt5a125c32008-10-22 21:40:13 -0700190 return 0;
191}
192
Dave Airlieff72145b2011-02-07 12:16:14 +1000193static int
194i915_gem_create(struct drm_file *file,
195 struct drm_device *dev,
196 uint64_t size,
197 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700198{
Chris Wilson05394f32010-11-08 19:18:58 +0000199 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300200 int ret;
201 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700202
Dave Airlieff72145b2011-02-07 12:16:14 +1000203 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200204 if (size == 0)
205 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700206
207 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000208 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700209 if (obj == NULL)
210 return -ENOMEM;
211
Chris Wilson05394f32010-11-08 19:18:58 +0000212 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100213 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000214 drm_gem_object_release(&obj->base);
215 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100216 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700217 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100218 }
219
Chris Wilson202f2fe2010-10-14 13:20:40 +0100220 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000221 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100222 trace_i915_gem_object_create(obj);
223
Dave Airlieff72145b2011-02-07 12:16:14 +1000224 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700225 return 0;
226}
227
Dave Airlieff72145b2011-02-07 12:16:14 +1000228int
229i915_gem_dumb_create(struct drm_file *file,
230 struct drm_device *dev,
231 struct drm_mode_create_dumb *args)
232{
233 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000234 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000235 args->size = args->pitch * args->height;
236 return i915_gem_create(file, dev,
237 args->size, &args->handle);
238}
239
240int i915_gem_dumb_destroy(struct drm_file *file,
241 struct drm_device *dev,
242 uint32_t handle)
243{
244 return drm_gem_handle_delete(file, handle);
245}
246
247/**
248 * Creates a new mm object and returns a handle to it.
249 */
250int
251i915_gem_create_ioctl(struct drm_device *dev, void *data,
252 struct drm_file *file)
253{
254 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200255
Dave Airlieff72145b2011-02-07 12:16:14 +1000256 return i915_gem_create(file, dev,
257 args->size, &args->handle);
258}
259
Chris Wilson05394f32010-11-08 19:18:58 +0000260static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700261{
Chris Wilson05394f32010-11-08 19:18:58 +0000262 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700263
264 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000265 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700266}
267
Daniel Vetter8c599672011-12-14 13:57:31 +0100268static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100269__copy_to_user_swizzled(char __user *cpu_vaddr,
270 const char *gpu_vaddr, int gpu_offset,
271 int length)
272{
273 int ret, cpu_offset = 0;
274
275 while (length > 0) {
276 int cacheline_end = ALIGN(gpu_offset + 1, 64);
277 int this_length = min(cacheline_end - gpu_offset, length);
278 int swizzled_gpu_offset = gpu_offset ^ 64;
279
280 ret = __copy_to_user(cpu_vaddr + cpu_offset,
281 gpu_vaddr + swizzled_gpu_offset,
282 this_length);
283 if (ret)
284 return ret + length;
285
286 cpu_offset += this_length;
287 gpu_offset += this_length;
288 length -= this_length;
289 }
290
291 return 0;
292}
293
294static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700295__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
296 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100297 int length)
298{
299 int ret, cpu_offset = 0;
300
301 while (length > 0) {
302 int cacheline_end = ALIGN(gpu_offset + 1, 64);
303 int this_length = min(cacheline_end - gpu_offset, length);
304 int swizzled_gpu_offset = gpu_offset ^ 64;
305
306 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
307 cpu_vaddr + cpu_offset,
308 this_length);
309 if (ret)
310 return ret + length;
311
312 cpu_offset += this_length;
313 gpu_offset += this_length;
314 length -= this_length;
315 }
316
317 return 0;
318}
319
Daniel Vetterd174bd62012-03-25 19:47:40 +0200320/* Per-page copy function for the shmem pread fastpath.
321 * Flushes invalid cachelines before reading the target if
322 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700323static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200324shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
325 char __user *user_data,
326 bool page_do_bit17_swizzling, bool needs_clflush)
327{
328 char *vaddr;
329 int ret;
330
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200331 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200332 return -EINVAL;
333
334 vaddr = kmap_atomic(page);
335 if (needs_clflush)
336 drm_clflush_virt_range(vaddr + shmem_page_offset,
337 page_length);
338 ret = __copy_to_user_inatomic(user_data,
339 vaddr + shmem_page_offset,
340 page_length);
341 kunmap_atomic(vaddr);
342
343 return ret;
344}
345
Daniel Vetter23c18c72012-03-25 19:47:42 +0200346static void
347shmem_clflush_swizzled_range(char *addr, unsigned long length,
348 bool swizzled)
349{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200350 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200351 unsigned long start = (unsigned long) addr;
352 unsigned long end = (unsigned long) addr + length;
353
354 /* For swizzling simply ensure that we always flush both
355 * channels. Lame, but simple and it works. Swizzled
356 * pwrite/pread is far from a hotpath - current userspace
357 * doesn't use it at all. */
358 start = round_down(start, 128);
359 end = round_up(end, 128);
360
361 drm_clflush_virt_range((void *)start, end - start);
362 } else {
363 drm_clflush_virt_range(addr, length);
364 }
365
366}
367
Daniel Vetterd174bd62012-03-25 19:47:40 +0200368/* Only difference to the fast-path function is that this can handle bit17
369 * and uses non-atomic copy and kmap functions. */
370static int
371shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
372 char __user *user_data,
373 bool page_do_bit17_swizzling, bool needs_clflush)
374{
375 char *vaddr;
376 int ret;
377
378 vaddr = kmap(page);
379 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200380 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
381 page_length,
382 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200383
384 if (page_do_bit17_swizzling)
385 ret = __copy_to_user_swizzled(user_data,
386 vaddr, shmem_page_offset,
387 page_length);
388 else
389 ret = __copy_to_user(user_data,
390 vaddr + shmem_page_offset,
391 page_length);
392 kunmap(page);
393
394 return ret;
395}
396
Eric Anholteb014592009-03-10 11:44:52 -0700397static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200398i915_gem_shmem_pread(struct drm_device *dev,
399 struct drm_i915_gem_object *obj,
400 struct drm_i915_gem_pread *args,
401 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700402{
Chris Wilson05394f32010-11-08 19:18:58 +0000403 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Daniel Vetter8461d222011-12-14 13:57:32 +0100404 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700405 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100406 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100407 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100408 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200409 int hit_slowpath = 0;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200410 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200411 int needs_clflush = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200412 int release_page;
Eric Anholteb014592009-03-10 11:44:52 -0700413
Daniel Vetter8461d222011-12-14 13:57:32 +0100414 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700415 remain = args->size;
416
Daniel Vetter8461d222011-12-14 13:57:32 +0100417 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700418
Daniel Vetter84897312012-03-25 19:47:31 +0200419 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
420 /* If we're not in the cpu read domain, set ourself into the gtt
421 * read domain and manually flush cachelines (if required). This
422 * optimizes for the case when the gpu will dirty the data
423 * anyway again before the next pread happens. */
424 if (obj->cache_level == I915_CACHE_NONE)
425 needs_clflush = 1;
426 ret = i915_gem_object_set_to_gtt_domain(obj, false);
427 if (ret)
428 return ret;
429 }
Eric Anholteb014592009-03-10 11:44:52 -0700430
Eric Anholteb014592009-03-10 11:44:52 -0700431 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100432
Eric Anholteb014592009-03-10 11:44:52 -0700433 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100434 struct page *page;
435
Eric Anholteb014592009-03-10 11:44:52 -0700436 /* Operation in this page
437 *
Eric Anholteb014592009-03-10 11:44:52 -0700438 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700439 * page_length = bytes to copy for this page
440 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100441 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700442 page_length = remain;
443 if ((shmem_page_offset + page_length) > PAGE_SIZE)
444 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700445
Daniel Vetter692a5762012-03-25 19:47:34 +0200446 if (obj->pages) {
447 page = obj->pages[offset >> PAGE_SHIFT];
448 release_page = 0;
449 } else {
450 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
451 if (IS_ERR(page)) {
452 ret = PTR_ERR(page);
453 goto out;
454 }
455 release_page = 1;
Jesper Juhlb65552f2011-06-12 20:53:44 +0000456 }
Chris Wilsone5281cc2010-10-28 13:45:36 +0100457
Daniel Vetter8461d222011-12-14 13:57:32 +0100458 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
459 (page_to_phys(page) & (1 << 17)) != 0;
460
Daniel Vetterd174bd62012-03-25 19:47:40 +0200461 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
462 user_data, page_do_bit17_swizzling,
463 needs_clflush);
464 if (ret == 0)
465 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700466
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200467 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200468 page_cache_get(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200469 mutex_unlock(&dev->struct_mutex);
470
Daniel Vetter96d79b52012-03-25 19:47:36 +0200471 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200472 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200473 /* Userspace is tricking us, but we've already clobbered
474 * its pages with the prefault and promised to write the
475 * data up to the first fault. Hence ignore any errors
476 * and just continue. */
477 (void)ret;
478 prefaulted = 1;
479 }
480
Daniel Vetterd174bd62012-03-25 19:47:40 +0200481 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
482 user_data, page_do_bit17_swizzling,
483 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700484
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200485 mutex_lock(&dev->struct_mutex);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100486 page_cache_release(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200487next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100488 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200489 if (release_page)
490 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100491
Daniel Vetter8461d222011-12-14 13:57:32 +0100492 if (ret) {
493 ret = -EFAULT;
494 goto out;
495 }
496
Eric Anholteb014592009-03-10 11:44:52 -0700497 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100498 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700499 offset += page_length;
500 }
501
Chris Wilson4f27b752010-10-14 15:26:45 +0100502out:
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200503 if (hit_slowpath) {
504 /* Fixup: Kill any reinstated backing storage pages */
505 if (obj->madv == __I915_MADV_PURGED)
506 i915_gem_object_truncate(obj);
507 }
Eric Anholteb014592009-03-10 11:44:52 -0700508
509 return ret;
510}
511
Eric Anholt673a3942008-07-30 12:06:12 -0700512/**
513 * Reads data from the object referenced by handle.
514 *
515 * On error, the contents of *data are undefined.
516 */
517int
518i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000519 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700520{
521 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000522 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100523 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700524
Chris Wilson51311d02010-11-17 09:10:42 +0000525 if (args->size == 0)
526 return 0;
527
528 if (!access_ok(VERIFY_WRITE,
529 (char __user *)(uintptr_t)args->data_ptr,
530 args->size))
531 return -EFAULT;
532
Chris Wilson4f27b752010-10-14 15:26:45 +0100533 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100534 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100535 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700536
Chris Wilson05394f32010-11-08 19:18:58 +0000537 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000538 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100539 ret = -ENOENT;
540 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100541 }
Eric Anholt673a3942008-07-30 12:06:12 -0700542
Chris Wilson7dcd2492010-09-26 20:21:44 +0100543 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000544 if (args->offset > obj->base.size ||
545 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100546 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100547 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100548 }
549
Daniel Vetter1286ff72012-05-10 15:25:09 +0200550 /* prime objects have no backing filp to GEM pread/pwrite
551 * pages from.
552 */
553 if (!obj->base.filp) {
554 ret = -EINVAL;
555 goto out;
556 }
557
Chris Wilsondb53a302011-02-03 11:57:46 +0000558 trace_i915_gem_object_pread(obj, args->offset, args->size);
559
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200560 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700561
Chris Wilson35b62a82010-09-26 20:23:38 +0100562out:
Chris Wilson05394f32010-11-08 19:18:58 +0000563 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100564unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100565 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700566 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700567}
568
Keith Packard0839ccb2008-10-30 19:38:48 -0700569/* This is the fast write path which cannot handle
570 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700571 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700572
Keith Packard0839ccb2008-10-30 19:38:48 -0700573static inline int
574fast_user_write(struct io_mapping *mapping,
575 loff_t page_base, int page_offset,
576 char __user *user_data,
577 int length)
578{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700579 void __iomem *vaddr_atomic;
580 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700581 unsigned long unwritten;
582
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700583 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700584 /* We can use the cpu mem copy function because this is X86. */
585 vaddr = (void __force*)vaddr_atomic + page_offset;
586 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700587 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700588 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100589 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700590}
591
Eric Anholt3de09aa2009-03-09 09:42:23 -0700592/**
593 * This is the fast pwrite path, where we copy the data directly from the
594 * user into the GTT, uncached.
595 */
Eric Anholt673a3942008-07-30 12:06:12 -0700596static int
Chris Wilson05394f32010-11-08 19:18:58 +0000597i915_gem_gtt_pwrite_fast(struct drm_device *dev,
598 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700599 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000600 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700601{
Keith Packard0839ccb2008-10-30 19:38:48 -0700602 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700603 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700604 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700605 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200606 int page_offset, page_length, ret;
607
608 ret = i915_gem_object_pin(obj, 0, true);
609 if (ret)
610 goto out;
611
612 ret = i915_gem_object_set_to_gtt_domain(obj, true);
613 if (ret)
614 goto out_unpin;
615
616 ret = i915_gem_object_put_fence(obj);
617 if (ret)
618 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700619
620 user_data = (char __user *) (uintptr_t) args->data_ptr;
621 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700622
Chris Wilson05394f32010-11-08 19:18:58 +0000623 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700624
625 while (remain > 0) {
626 /* Operation in this page
627 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700628 * page_base = page offset within aperture
629 * page_offset = offset within page
630 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700631 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100632 page_base = offset & PAGE_MASK;
633 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700634 page_length = remain;
635 if ((page_offset + remain) > PAGE_SIZE)
636 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700637
Keith Packard0839ccb2008-10-30 19:38:48 -0700638 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700639 * source page isn't available. Return the error and we'll
640 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700641 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100642 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200643 page_offset, user_data, page_length)) {
644 ret = -EFAULT;
645 goto out_unpin;
646 }
Eric Anholt673a3942008-07-30 12:06:12 -0700647
Keith Packard0839ccb2008-10-30 19:38:48 -0700648 remain -= page_length;
649 user_data += page_length;
650 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700651 }
Eric Anholt673a3942008-07-30 12:06:12 -0700652
Daniel Vetter935aaa62012-03-25 19:47:35 +0200653out_unpin:
654 i915_gem_object_unpin(obj);
655out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700656 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700657}
658
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659/* Per-page copy function for the shmem pwrite fastpath.
660 * Flushes invalid cachelines before writing to the target if
661 * needs_clflush_before is set and flushes out any written cachelines after
662 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700663static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200664shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
665 char __user *user_data,
666 bool page_do_bit17_swizzling,
667 bool needs_clflush_before,
668 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700669{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200670 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700671 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700672
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200673 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200674 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700675
Daniel Vetterd174bd62012-03-25 19:47:40 +0200676 vaddr = kmap_atomic(page);
677 if (needs_clflush_before)
678 drm_clflush_virt_range(vaddr + shmem_page_offset,
679 page_length);
680 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
681 user_data,
682 page_length);
683 if (needs_clflush_after)
684 drm_clflush_virt_range(vaddr + shmem_page_offset,
685 page_length);
686 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700687
688 return ret;
689}
690
Daniel Vetterd174bd62012-03-25 19:47:40 +0200691/* Only difference to the fast-path function is that this can handle bit17
692 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700693static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200694shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
695 char __user *user_data,
696 bool page_do_bit17_swizzling,
697 bool needs_clflush_before,
698 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700699{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200700 char *vaddr;
701 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700702
Daniel Vetterd174bd62012-03-25 19:47:40 +0200703 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200704 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200705 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
706 page_length,
707 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200708 if (page_do_bit17_swizzling)
709 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100710 user_data,
711 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200712 else
713 ret = __copy_from_user(vaddr + shmem_page_offset,
714 user_data,
715 page_length);
716 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200717 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
718 page_length,
719 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200720 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100721
Daniel Vetterd174bd62012-03-25 19:47:40 +0200722 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700723}
724
Eric Anholt40123c12009-03-09 13:42:30 -0700725static int
Daniel Vettere244a442012-03-25 19:47:28 +0200726i915_gem_shmem_pwrite(struct drm_device *dev,
727 struct drm_i915_gem_object *obj,
728 struct drm_i915_gem_pwrite *args,
729 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700730{
Chris Wilson05394f32010-11-08 19:18:58 +0000731 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700732 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100733 loff_t offset;
734 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100735 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100736 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200737 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200738 int needs_clflush_after = 0;
739 int needs_clflush_before = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200740 int release_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700741
Daniel Vetter8c599672011-12-14 13:57:31 +0100742 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700743 remain = args->size;
744
Daniel Vetter8c599672011-12-14 13:57:31 +0100745 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700746
Daniel Vetter58642882012-03-25 19:47:37 +0200747 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
748 /* If we're not in the cpu write domain, set ourself into the gtt
749 * write domain and manually flush cachelines (if required). This
750 * optimizes for the case when the gpu will use the data
751 * right away and we therefore have to clflush anyway. */
752 if (obj->cache_level == I915_CACHE_NONE)
753 needs_clflush_after = 1;
754 ret = i915_gem_object_set_to_gtt_domain(obj, true);
755 if (ret)
756 return ret;
757 }
758 /* Same trick applies for invalidate partially written cachelines before
759 * writing. */
760 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
761 && obj->cache_level == I915_CACHE_NONE)
762 needs_clflush_before = 1;
763
Eric Anholt40123c12009-03-09 13:42:30 -0700764 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000765 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700766
767 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100768 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200769 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100770
Eric Anholt40123c12009-03-09 13:42:30 -0700771 /* Operation in this page
772 *
Eric Anholt40123c12009-03-09 13:42:30 -0700773 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700774 * page_length = bytes to copy for this page
775 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100776 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700777
778 page_length = remain;
779 if ((shmem_page_offset + page_length) > PAGE_SIZE)
780 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700781
Daniel Vetter58642882012-03-25 19:47:37 +0200782 /* If we don't overwrite a cacheline completely we need to be
783 * careful to have up-to-date data by first clflushing. Don't
784 * overcomplicate things and flush the entire patch. */
785 partial_cacheline_write = needs_clflush_before &&
786 ((shmem_page_offset | page_length)
787 & (boot_cpu_data.x86_clflush_size - 1));
788
Daniel Vetter692a5762012-03-25 19:47:34 +0200789 if (obj->pages) {
790 page = obj->pages[offset >> PAGE_SHIFT];
791 release_page = 0;
792 } else {
793 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
794 if (IS_ERR(page)) {
795 ret = PTR_ERR(page);
796 goto out;
797 }
798 release_page = 1;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100799 }
800
Daniel Vetter8c599672011-12-14 13:57:31 +0100801 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
802 (page_to_phys(page) & (1 << 17)) != 0;
803
Daniel Vetterd174bd62012-03-25 19:47:40 +0200804 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
805 user_data, page_do_bit17_swizzling,
806 partial_cacheline_write,
807 needs_clflush_after);
808 if (ret == 0)
809 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700810
Daniel Vettere244a442012-03-25 19:47:28 +0200811 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200812 page_cache_get(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200813 mutex_unlock(&dev->struct_mutex);
814
Daniel Vetterd174bd62012-03-25 19:47:40 +0200815 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
816 user_data, page_do_bit17_swizzling,
817 partial_cacheline_write,
818 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700819
Daniel Vettere244a442012-03-25 19:47:28 +0200820 mutex_lock(&dev->struct_mutex);
Daniel Vetter692a5762012-03-25 19:47:34 +0200821 page_cache_release(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200822next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100823 set_page_dirty(page);
824 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200825 if (release_page)
826 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100827
Daniel Vetter8c599672011-12-14 13:57:31 +0100828 if (ret) {
829 ret = -EFAULT;
830 goto out;
831 }
832
Eric Anholt40123c12009-03-09 13:42:30 -0700833 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100834 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700835 offset += page_length;
836 }
837
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100838out:
Daniel Vettere244a442012-03-25 19:47:28 +0200839 if (hit_slowpath) {
840 /* Fixup: Kill any reinstated backing storage pages */
841 if (obj->madv == __I915_MADV_PURGED)
842 i915_gem_object_truncate(obj);
843 /* and flush dirty cachelines in case the object isn't in the cpu write
844 * domain anymore. */
845 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
846 i915_gem_clflush_object(obj);
847 intel_gtt_chipset_flush();
848 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100849 }
Eric Anholt40123c12009-03-09 13:42:30 -0700850
Daniel Vetter58642882012-03-25 19:47:37 +0200851 if (needs_clflush_after)
852 intel_gtt_chipset_flush();
853
Eric Anholt40123c12009-03-09 13:42:30 -0700854 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700855}
856
857/**
858 * Writes data to the object referenced by handle.
859 *
860 * On error, the contents of the buffer that were to be modified are undefined.
861 */
862int
863i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100864 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700865{
866 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000867 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000868 int ret;
869
870 if (args->size == 0)
871 return 0;
872
873 if (!access_ok(VERIFY_READ,
874 (char __user *)(uintptr_t)args->data_ptr,
875 args->size))
876 return -EFAULT;
877
Daniel Vetterf56f8212012-03-25 19:47:41 +0200878 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
879 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000880 if (ret)
881 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700882
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100883 ret = i915_mutex_lock_interruptible(dev);
884 if (ret)
885 return ret;
886
Chris Wilson05394f32010-11-08 19:18:58 +0000887 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000888 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100889 ret = -ENOENT;
890 goto unlock;
891 }
Eric Anholt673a3942008-07-30 12:06:12 -0700892
Chris Wilson7dcd2492010-09-26 20:21:44 +0100893 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000894 if (args->offset > obj->base.size ||
895 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100896 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100897 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100898 }
899
Daniel Vetter1286ff72012-05-10 15:25:09 +0200900 /* prime objects have no backing filp to GEM pread/pwrite
901 * pages from.
902 */
903 if (!obj->base.filp) {
904 ret = -EINVAL;
905 goto out;
906 }
907
Chris Wilsondb53a302011-02-03 11:57:46 +0000908 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
909
Daniel Vetter935aaa62012-03-25 19:47:35 +0200910 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700911 /* We can only do the GTT pwrite on untiled buffers, as otherwise
912 * it would end up going through the fenced access, and we'll get
913 * different detiling behavior between reading and writing.
914 * pread/pwrite currently are reading and writing from the CPU
915 * perspective, requiring manual detiling by the client.
916 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100917 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100918 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100919 goto out;
920 }
921
922 if (obj->gtt_space &&
Daniel Vetter3ae53782012-03-25 19:47:33 +0200923 obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200924 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetterffc62972012-03-25 19:47:38 +0200925 obj->map_and_fenceable &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100926 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100927 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200928 /* Note that the gtt paths might fail with non-page-backed user
929 * pointers (e.g. gtt mappings when moving data between
930 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700931 }
Eric Anholt673a3942008-07-30 12:06:12 -0700932
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100933 if (ret == -EFAULT)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200934 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100935
Chris Wilson35b62a82010-09-26 20:23:38 +0100936out:
Chris Wilson05394f32010-11-08 19:18:58 +0000937 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100938unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100939 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700940 return ret;
941}
942
943/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800944 * Called when user space prepares to use an object with the CPU, either
945 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -0700946 */
947int
948i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000949 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700950{
951 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000952 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800953 uint32_t read_domains = args->read_domains;
954 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -0700955 int ret;
956
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800957 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +0100958 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800959 return -EINVAL;
960
Chris Wilson21d509e2009-06-06 09:46:02 +0100961 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800962 return -EINVAL;
963
964 /* Having something in the write domain implies it's in the read
965 * domain, and only that read domain. Enforce that in the request.
966 */
967 if (write_domain != 0 && read_domains != write_domain)
968 return -EINVAL;
969
Chris Wilson76c1dec2010-09-25 11:22:51 +0100970 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100971 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100972 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700973
Chris Wilson05394f32010-11-08 19:18:58 +0000974 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000975 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100976 ret = -ENOENT;
977 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100978 }
Jesse Barnes652c3932009-08-17 13:31:43 -0700979
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800980 if (read_domains & I915_GEM_DOMAIN_GTT) {
981 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -0800982
983 /* Silently promote "you're not bound, there was nothing to do"
984 * to success, since the client was just asking us to
985 * make sure everything was done.
986 */
987 if (ret == -EINVAL)
988 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800989 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -0800990 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800991 }
992
Chris Wilson05394f32010-11-08 19:18:58 +0000993 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100994unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700995 mutex_unlock(&dev->struct_mutex);
996 return ret;
997}
998
999/**
1000 * Called when user space has done writes to this buffer
1001 */
1002int
1003i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001004 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001005{
1006 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001007 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001008 int ret = 0;
1009
Chris Wilson76c1dec2010-09-25 11:22:51 +01001010 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001011 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001012 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001013
Chris Wilson05394f32010-11-08 19:18:58 +00001014 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001015 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001016 ret = -ENOENT;
1017 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001018 }
1019
Eric Anholt673a3942008-07-30 12:06:12 -07001020 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001021 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001022 i915_gem_object_flush_cpu_write_domain(obj);
1023
Chris Wilson05394f32010-11-08 19:18:58 +00001024 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001025unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001026 mutex_unlock(&dev->struct_mutex);
1027 return ret;
1028}
1029
1030/**
1031 * Maps the contents of an object, returning the address it is mapped
1032 * into.
1033 *
1034 * While the mapping holds a reference on the contents of the object, it doesn't
1035 * imply a ref on the object itself.
1036 */
1037int
1038i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001039 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001040{
1041 struct drm_i915_gem_mmap *args = data;
1042 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001043 unsigned long addr;
1044
Chris Wilson05394f32010-11-08 19:18:58 +00001045 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001046 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001047 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001048
Daniel Vetter1286ff72012-05-10 15:25:09 +02001049 /* prime objects have no backing filp to GEM mmap
1050 * pages from.
1051 */
1052 if (!obj->filp) {
1053 drm_gem_object_unreference_unlocked(obj);
1054 return -EINVAL;
1055 }
1056
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001057 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001058 PROT_READ | PROT_WRITE, MAP_SHARED,
1059 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001060 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001061 if (IS_ERR((void *)addr))
1062 return addr;
1063
1064 args->addr_ptr = (uint64_t) addr;
1065
1066 return 0;
1067}
1068
Jesse Barnesde151cf2008-11-12 10:03:55 -08001069/**
1070 * i915_gem_fault - fault a page into the GTT
1071 * vma: VMA in question
1072 * vmf: fault info
1073 *
1074 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1075 * from userspace. The fault handler takes care of binding the object to
1076 * the GTT (if needed), allocating and programming a fence register (again,
1077 * only if needed based on whether the old reg is still valid or the object
1078 * is tiled) and inserting a new PTE into the faulting process.
1079 *
1080 * Note that the faulting process may involve evicting existing objects
1081 * from the GTT and/or fence registers to make room. So performance may
1082 * suffer if the GTT working set is large or there are few fence registers
1083 * left.
1084 */
1085int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1086{
Chris Wilson05394f32010-11-08 19:18:58 +00001087 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1088 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001089 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001090 pgoff_t page_offset;
1091 unsigned long pfn;
1092 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001093 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001094
1095 /* We don't use vmf->pgoff since that has the fake offset */
1096 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1097 PAGE_SHIFT;
1098
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001099 ret = i915_mutex_lock_interruptible(dev);
1100 if (ret)
1101 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001102
Chris Wilsondb53a302011-02-03 11:57:46 +00001103 trace_i915_gem_object_fault(obj, page_offset, true, write);
1104
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001105 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001106 if (!obj->map_and_fenceable) {
1107 ret = i915_gem_object_unbind(obj);
1108 if (ret)
1109 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001110 }
Chris Wilson05394f32010-11-08 19:18:58 +00001111 if (!obj->gtt_space) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001112 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001113 if (ret)
1114 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001115
Eric Anholte92d03b2011-06-14 16:43:09 -07001116 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1117 if (ret)
1118 goto unlock;
1119 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001120
Daniel Vetter74898d72012-02-15 23:50:22 +01001121 if (!obj->has_global_gtt_mapping)
1122 i915_gem_gtt_bind_object(obj, obj->cache_level);
1123
Chris Wilson06d98132012-04-17 15:31:24 +01001124 ret = i915_gem_object_get_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001125 if (ret)
1126 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001127
Chris Wilson05394f32010-11-08 19:18:58 +00001128 if (i915_gem_object_is_inactive(obj))
1129 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001130
Chris Wilson6299f992010-11-24 12:23:44 +00001131 obj->fault_mappable = true;
1132
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001133 pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001134 page_offset;
1135
1136 /* Finally, remap it using the new GTT offset */
1137 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001138unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001139 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001140out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001141 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001142 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001143 /* If this -EIO is due to a gpu hang, give the reset code a
1144 * chance to clean up the mess. Otherwise return the proper
1145 * SIGBUS. */
1146 if (!atomic_read(&dev_priv->mm.wedged))
1147 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001148 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001149 /* Give the error handler a chance to run and move the
1150 * objects off the GPU active list. Next time we service the
1151 * fault, we should be able to transition the page into the
1152 * GTT without touching the GPU (and so avoid further
1153 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1154 * with coherency, just lost writes.
1155 */
Chris Wilson045e7692010-11-07 09:18:22 +00001156 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001157 case 0:
1158 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001159 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001160 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001161 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001162 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001163 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001164 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001165 }
1166}
1167
1168/**
Chris Wilson901782b2009-07-10 08:18:50 +01001169 * i915_gem_release_mmap - remove physical page mappings
1170 * @obj: obj in question
1171 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001172 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001173 * relinquish ownership of the pages back to the system.
1174 *
1175 * It is vital that we remove the page mapping if we have mapped a tiled
1176 * object through the GTT and then lose the fence register due to
1177 * resource pressure. Similarly if the object has been moved out of the
1178 * aperture, than pages mapped into userspace must be revoked. Removing the
1179 * mapping will then trigger a page fault on the next user access, allowing
1180 * fixup by i915_gem_fault().
1181 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001182void
Chris Wilson05394f32010-11-08 19:18:58 +00001183i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001184{
Chris Wilson6299f992010-11-24 12:23:44 +00001185 if (!obj->fault_mappable)
1186 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001187
Chris Wilsonf6e47882011-03-20 21:09:12 +00001188 if (obj->base.dev->dev_mapping)
1189 unmap_mapping_range(obj->base.dev->dev_mapping,
1190 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1191 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001192
Chris Wilson6299f992010-11-24 12:23:44 +00001193 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001194}
1195
Chris Wilson92b88ae2010-11-09 11:47:32 +00001196static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001197i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001198{
Chris Wilsone28f8712011-07-18 13:11:49 -07001199 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001200
1201 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001202 tiling_mode == I915_TILING_NONE)
1203 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001204
1205 /* Previous chips need a power-of-two fence region when tiling */
1206 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001207 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001208 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001209 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001210
Chris Wilsone28f8712011-07-18 13:11:49 -07001211 while (gtt_size < size)
1212 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001213
Chris Wilsone28f8712011-07-18 13:11:49 -07001214 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001215}
1216
Jesse Barnesde151cf2008-11-12 10:03:55 -08001217/**
1218 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1219 * @obj: object to check
1220 *
1221 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001222 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001223 */
1224static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001225i915_gem_get_gtt_alignment(struct drm_device *dev,
1226 uint32_t size,
1227 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001228{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001229 /*
1230 * Minimum alignment is 4k (GTT page size), but might be greater
1231 * if a fence register is needed for the object.
1232 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001233 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001234 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001235 return 4096;
1236
1237 /*
1238 * Previous chips need to be aligned to the size of the smallest
1239 * fence register that can contain the object.
1240 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001241 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001242}
1243
Daniel Vetter5e783302010-11-14 22:32:36 +01001244/**
1245 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1246 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001247 * @dev: the device
1248 * @size: size of the object
1249 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001250 *
1251 * Return the required GTT alignment for an object, only taking into account
1252 * unfenced tiled surface requirements.
1253 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001254uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001255i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1256 uint32_t size,
1257 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001258{
Daniel Vetter5e783302010-11-14 22:32:36 +01001259 /*
1260 * Minimum alignment is 4k (GTT page size) for sane hw.
1261 */
1262 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001263 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001264 return 4096;
1265
Chris Wilsone28f8712011-07-18 13:11:49 -07001266 /* Previous hardware however needs to be aligned to a power-of-two
1267 * tile height. The simplest method for determining this is to reuse
1268 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001269 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001270 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001271}
1272
Jesse Barnesde151cf2008-11-12 10:03:55 -08001273int
Dave Airlieff72145b2011-02-07 12:16:14 +10001274i915_gem_mmap_gtt(struct drm_file *file,
1275 struct drm_device *dev,
1276 uint32_t handle,
1277 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001278{
Chris Wilsonda761a62010-10-27 17:37:08 +01001279 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001280 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001281 int ret;
1282
Chris Wilson76c1dec2010-09-25 11:22:51 +01001283 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001284 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001285 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001286
Dave Airlieff72145b2011-02-07 12:16:14 +10001287 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001288 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001289 ret = -ENOENT;
1290 goto unlock;
1291 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001292
Chris Wilson05394f32010-11-08 19:18:58 +00001293 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001294 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001295 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001296 }
1297
Chris Wilson05394f32010-11-08 19:18:58 +00001298 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001299 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001300 ret = -EINVAL;
1301 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001302 }
1303
Chris Wilson05394f32010-11-08 19:18:58 +00001304 if (!obj->base.map_list.map) {
Rob Clarkb464e9a2011-08-10 08:09:08 -05001305 ret = drm_gem_create_mmap_offset(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001306 if (ret)
1307 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001308 }
1309
Dave Airlieff72145b2011-02-07 12:16:14 +10001310 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001311
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001312out:
Chris Wilson05394f32010-11-08 19:18:58 +00001313 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001314unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001315 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001316 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001317}
1318
Dave Airlieff72145b2011-02-07 12:16:14 +10001319/**
1320 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1321 * @dev: DRM device
1322 * @data: GTT mapping ioctl data
1323 * @file: GEM object info
1324 *
1325 * Simply returns the fake offset to userspace so it can mmap it.
1326 * The mmap call will end up in drm_gem_mmap(), which will set things
1327 * up so we can get faults in the handler above.
1328 *
1329 * The fault handler will take care of binding the object into the GTT
1330 * (since it may have been evicted to make room for something), allocating
1331 * a fence register, and mapping the appropriate aperture address into
1332 * userspace.
1333 */
1334int
1335i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1336 struct drm_file *file)
1337{
1338 struct drm_i915_gem_mmap_gtt *args = data;
1339
Dave Airlieff72145b2011-02-07 12:16:14 +10001340 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1341}
1342
Daniel Vetter1286ff72012-05-10 15:25:09 +02001343int
Chris Wilson05394f32010-11-08 19:18:58 +00001344i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001345 gfp_t gfpmask)
1346{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001347 int page_count, i;
1348 struct address_space *mapping;
1349 struct inode *inode;
1350 struct page *page;
1351
Daniel Vetter1286ff72012-05-10 15:25:09 +02001352 if (obj->pages || obj->sg_table)
1353 return 0;
1354
Chris Wilsone5281cc2010-10-28 13:45:36 +01001355 /* Get the list of pages out of our struct file. They'll be pinned
1356 * at this point until we release them.
1357 */
Chris Wilson05394f32010-11-08 19:18:58 +00001358 page_count = obj->base.size / PAGE_SIZE;
1359 BUG_ON(obj->pages != NULL);
1360 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1361 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001362 return -ENOMEM;
1363
Chris Wilson05394f32010-11-08 19:18:58 +00001364 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001365 mapping = inode->i_mapping;
Hugh Dickins5949eac2011-06-27 16:18:18 -07001366 gfpmask |= mapping_gfp_mask(mapping);
1367
Chris Wilsone5281cc2010-10-28 13:45:36 +01001368 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07001369 page = shmem_read_mapping_page_gfp(mapping, i, gfpmask);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001370 if (IS_ERR(page))
1371 goto err_pages;
1372
Chris Wilson05394f32010-11-08 19:18:58 +00001373 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001374 }
1375
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001376 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilsone5281cc2010-10-28 13:45:36 +01001377 i915_gem_object_do_bit_17_swizzle(obj);
1378
1379 return 0;
1380
1381err_pages:
1382 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001383 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001384
Chris Wilson05394f32010-11-08 19:18:58 +00001385 drm_free_large(obj->pages);
1386 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001387 return PTR_ERR(page);
1388}
1389
Chris Wilson5cdf5882010-09-27 15:51:07 +01001390static void
Chris Wilson05394f32010-11-08 19:18:58 +00001391i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001392{
Chris Wilson05394f32010-11-08 19:18:58 +00001393 int page_count = obj->base.size / PAGE_SIZE;
Eric Anholt673a3942008-07-30 12:06:12 -07001394 int i;
1395
Daniel Vetter1286ff72012-05-10 15:25:09 +02001396 if (!obj->pages)
1397 return;
1398
Chris Wilson05394f32010-11-08 19:18:58 +00001399 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001400
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001401 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001402 i915_gem_object_save_bit_17_swizzle(obj);
1403
Chris Wilson05394f32010-11-08 19:18:58 +00001404 if (obj->madv == I915_MADV_DONTNEED)
1405 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001406
1407 for (i = 0; i < page_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001408 if (obj->dirty)
1409 set_page_dirty(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001410
Chris Wilson05394f32010-11-08 19:18:58 +00001411 if (obj->madv == I915_MADV_WILLNEED)
1412 mark_page_accessed(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001413
Chris Wilson05394f32010-11-08 19:18:58 +00001414 page_cache_release(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001415 }
Chris Wilson05394f32010-11-08 19:18:58 +00001416 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001417
Chris Wilson05394f32010-11-08 19:18:58 +00001418 drm_free_large(obj->pages);
1419 obj->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001420}
1421
Chris Wilson54cf91d2010-11-25 18:00:26 +00001422void
Chris Wilson05394f32010-11-08 19:18:58 +00001423i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001424 struct intel_ring_buffer *ring,
1425 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001426{
Chris Wilson05394f32010-11-08 19:18:58 +00001427 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001428 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001429
Zou Nan hai852835f2010-05-21 09:08:56 +08001430 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001431 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001432
1433 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001434 if (!obj->active) {
1435 drm_gem_object_reference(&obj->base);
1436 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001437 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001438
Eric Anholt673a3942008-07-30 12:06:12 -07001439 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001440 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1441 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001442
Chris Wilson05394f32010-11-08 19:18:58 +00001443 obj->last_rendering_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001444
Chris Wilsoncaea7472010-11-12 13:53:37 +00001445 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001446 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001447
Chris Wilson7dd49062012-03-21 10:48:18 +00001448 /* Bump MRU to take account of the delayed flush */
1449 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1450 struct drm_i915_fence_reg *reg;
1451
1452 reg = &dev_priv->fence_regs[obj->fence_reg];
1453 list_move_tail(&reg->lru_list,
1454 &dev_priv->mm.fence_list);
1455 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001456 }
1457}
1458
1459static void
1460i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
1461{
1462 list_del_init(&obj->ring_list);
1463 obj->last_rendering_seqno = 0;
Daniel Vetter15a13bb2012-04-12 01:27:57 +02001464 obj->last_fenced_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001465}
1466
Eric Anholtce44b0e2008-11-06 16:00:31 -08001467static void
Chris Wilson05394f32010-11-08 19:18:58 +00001468i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
Eric Anholtce44b0e2008-11-06 16:00:31 -08001469{
Chris Wilson05394f32010-11-08 19:18:58 +00001470 struct drm_device *dev = obj->base.dev;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001471 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001472
Chris Wilson05394f32010-11-08 19:18:58 +00001473 BUG_ON(!obj->active);
1474 list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001475
1476 i915_gem_object_move_off_active(obj);
1477}
1478
1479static void
1480i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1481{
1482 struct drm_device *dev = obj->base.dev;
1483 struct drm_i915_private *dev_priv = dev->dev_private;
1484
Chris Wilson1b502472012-04-24 15:47:30 +01001485 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001486
1487 BUG_ON(!list_empty(&obj->gpu_write_list));
1488 BUG_ON(!obj->active);
1489 obj->ring = NULL;
1490
1491 i915_gem_object_move_off_active(obj);
1492 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001493
1494 obj->active = 0;
Chris Wilson87ca9c82010-12-02 09:42:56 +00001495 obj->pending_gpu_write = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001496 drm_gem_object_unreference(&obj->base);
1497
1498 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001499}
Eric Anholt673a3942008-07-30 12:06:12 -07001500
Chris Wilson963b4832009-09-20 23:03:54 +01001501/* Immediately discard the backing storage */
1502static void
Chris Wilson05394f32010-11-08 19:18:58 +00001503i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001504{
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001505 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001506
Chris Wilsonae9fed62010-08-07 11:01:30 +01001507 /* Our goal here is to return as much of the memory as
1508 * is possible back to the system as we are called from OOM.
1509 * To do this we must instruct the shmfs to drop all of its
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001510 * backing pages, *now*.
Chris Wilsonae9fed62010-08-07 11:01:30 +01001511 */
Chris Wilson05394f32010-11-08 19:18:58 +00001512 inode = obj->base.filp->f_path.dentry->d_inode;
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001513 shmem_truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001514
Chris Wilsona14917e2012-02-24 21:13:38 +00001515 if (obj->base.map_list.map)
1516 drm_gem_free_mmap_offset(&obj->base);
1517
Chris Wilson05394f32010-11-08 19:18:58 +00001518 obj->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001519}
1520
1521static inline int
Chris Wilson05394f32010-11-08 19:18:58 +00001522i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001523{
Chris Wilson05394f32010-11-08 19:18:58 +00001524 return obj->madv == I915_MADV_DONTNEED;
Chris Wilson963b4832009-09-20 23:03:54 +01001525}
1526
Eric Anholt673a3942008-07-30 12:06:12 -07001527static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001528i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
1529 uint32_t flush_domains)
Daniel Vetter63560392010-02-19 11:51:59 +01001530{
Chris Wilson05394f32010-11-08 19:18:58 +00001531 struct drm_i915_gem_object *obj, *next;
Daniel Vetter63560392010-02-19 11:51:59 +01001532
Chris Wilson05394f32010-11-08 19:18:58 +00001533 list_for_each_entry_safe(obj, next,
Chris Wilson64193402010-10-24 12:38:05 +01001534 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001535 gpu_write_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00001536 if (obj->base.write_domain & flush_domains) {
1537 uint32_t old_write_domain = obj->base.write_domain;
Daniel Vetter63560392010-02-19 11:51:59 +01001538
Chris Wilson05394f32010-11-08 19:18:58 +00001539 obj->base.write_domain = 0;
1540 list_del_init(&obj->gpu_write_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001541 i915_gem_object_move_to_active(obj, ring,
Chris Wilsondb53a302011-02-03 11:57:46 +00001542 i915_gem_next_request_seqno(ring));
Daniel Vetter63560392010-02-19 11:51:59 +01001543
Daniel Vetter63560392010-02-19 11:51:59 +01001544 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00001545 obj->base.read_domains,
Daniel Vetter63560392010-02-19 11:51:59 +01001546 old_write_domain);
1547 }
1548 }
1549}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001550
Daniel Vetter53d227f2012-01-25 16:32:49 +01001551static u32
1552i915_gem_get_seqno(struct drm_device *dev)
1553{
1554 drm_i915_private_t *dev_priv = dev->dev_private;
1555 u32 seqno = dev_priv->next_seqno;
1556
1557 /* reserve 0 for non-seqno */
1558 if (++dev_priv->next_seqno == 0)
1559 dev_priv->next_seqno = 1;
1560
1561 return seqno;
1562}
1563
1564u32
1565i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1566{
1567 if (ring->outstanding_lazy_request == 0)
1568 ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
1569
1570 return ring->outstanding_lazy_request;
1571}
1572
Chris Wilson3cce4692010-10-27 16:11:02 +01001573int
Chris Wilsondb53a302011-02-03 11:57:46 +00001574i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001575 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001576 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001577{
Chris Wilsondb53a302011-02-03 11:57:46 +00001578 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001579 uint32_t seqno;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001580 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001581 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001582 int ret;
1583
Daniel Vettercc889e02012-06-13 20:45:19 +02001584 /*
1585 * Emit any outstanding flushes - execbuf can fail to emit the flush
1586 * after having emitted the batchbuffer command. Hence we need to fix
1587 * things up similar to emitting the lazy request. The difference here
1588 * is that the flush _must_ happen before the next request, no matter
1589 * what.
1590 */
1591 if (ring->gpu_caches_dirty) {
1592 ret = i915_gem_flush_ring(ring, 0, I915_GEM_GPU_DOMAINS);
1593 if (ret)
1594 return ret;
1595
1596 ring->gpu_caches_dirty = false;
1597 }
1598
Chris Wilson3cce4692010-10-27 16:11:02 +01001599 BUG_ON(request == NULL);
Daniel Vetter53d227f2012-01-25 16:32:49 +01001600 seqno = i915_gem_next_request_seqno(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001601
Chris Wilsona71d8d92012-02-15 11:25:36 +00001602 /* Record the position of the start of the request so that
1603 * should we detect the updated seqno part-way through the
1604 * GPU processing the request, we never over-estimate the
1605 * position of the head.
1606 */
1607 request_ring_position = intel_ring_get_tail(ring);
1608
Chris Wilson3cce4692010-10-27 16:11:02 +01001609 ret = ring->add_request(ring, &seqno);
1610 if (ret)
1611 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001612
Chris Wilsondb53a302011-02-03 11:57:46 +00001613 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001614
1615 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001616 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001617 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001618 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001619 was_empty = list_empty(&ring->request_list);
1620 list_add_tail(&request->list, &ring->request_list);
1621
Chris Wilsondb53a302011-02-03 11:57:46 +00001622 if (file) {
1623 struct drm_i915_file_private *file_priv = file->driver_priv;
1624
Chris Wilson1c255952010-09-26 11:03:27 +01001625 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001626 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001627 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001628 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001629 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001630 }
Eric Anholt673a3942008-07-30 12:06:12 -07001631
Daniel Vetter5391d0c2012-01-25 14:03:57 +01001632 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00001633
Ben Gamarif65d9422009-09-14 17:48:44 -04001634 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001635 if (i915_enable_hangcheck) {
1636 mod_timer(&dev_priv->hangcheck_timer,
1637 jiffies +
1638 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1639 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001640 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001641 queue_delayed_work(dev_priv->wq,
1642 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001643 }
Daniel Vettercc889e02012-06-13 20:45:19 +02001644
1645 WARN_ON(!list_empty(&ring->gpu_write_list));
1646
Chris Wilson3cce4692010-10-27 16:11:02 +01001647 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001648}
1649
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001650static inline void
1651i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001652{
Chris Wilson1c255952010-09-26 11:03:27 +01001653 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001654
Chris Wilson1c255952010-09-26 11:03:27 +01001655 if (!file_priv)
1656 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001657
Chris Wilson1c255952010-09-26 11:03:27 +01001658 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00001659 if (request->file_priv) {
1660 list_del(&request->client_list);
1661 request->file_priv = NULL;
1662 }
Chris Wilson1c255952010-09-26 11:03:27 +01001663 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001664}
1665
Chris Wilsondfaae392010-09-22 10:31:52 +01001666static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1667 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001668{
Chris Wilsondfaae392010-09-22 10:31:52 +01001669 while (!list_empty(&ring->request_list)) {
1670 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001671
Chris Wilsondfaae392010-09-22 10:31:52 +01001672 request = list_first_entry(&ring->request_list,
1673 struct drm_i915_gem_request,
1674 list);
1675
1676 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001677 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001678 kfree(request);
1679 }
1680
1681 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001682 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001683
Chris Wilson05394f32010-11-08 19:18:58 +00001684 obj = list_first_entry(&ring->active_list,
1685 struct drm_i915_gem_object,
1686 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001687
Chris Wilson05394f32010-11-08 19:18:58 +00001688 obj->base.write_domain = 0;
1689 list_del_init(&obj->gpu_write_list);
1690 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001691 }
Eric Anholt673a3942008-07-30 12:06:12 -07001692}
1693
Chris Wilson312817a2010-11-22 11:50:11 +00001694static void i915_gem_reset_fences(struct drm_device *dev)
1695{
1696 struct drm_i915_private *dev_priv = dev->dev_private;
1697 int i;
1698
Daniel Vetter4b9de732011-10-09 21:52:02 +02001699 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00001700 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00001701
Chris Wilsonada726c2012-04-17 15:31:32 +01001702 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00001703
Chris Wilsonada726c2012-04-17 15:31:32 +01001704 if (reg->obj)
1705 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00001706
Chris Wilsonada726c2012-04-17 15:31:32 +01001707 reg->pin_count = 0;
1708 reg->obj = NULL;
1709 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00001710 }
Chris Wilsonada726c2012-04-17 15:31:32 +01001711
1712 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00001713}
1714
Chris Wilson069efc12010-09-30 16:53:18 +01001715void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001716{
Chris Wilsondfaae392010-09-22 10:31:52 +01001717 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001718 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01001719 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001720 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001721
Chris Wilsonb4519512012-05-11 14:29:30 +01001722 for_each_ring(ring, dev_priv, i)
1723 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01001724
1725 /* Remove anything from the flushing lists. The GPU cache is likely
1726 * to be lost on reset along with the data, so simply move the
1727 * lost bo to the inactive list.
1728 */
1729 while (!list_empty(&dev_priv->mm.flushing_list)) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001730 obj = list_first_entry(&dev_priv->mm.flushing_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001731 struct drm_i915_gem_object,
1732 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001733
Chris Wilson05394f32010-11-08 19:18:58 +00001734 obj->base.write_domain = 0;
1735 list_del_init(&obj->gpu_write_list);
1736 i915_gem_object_move_to_inactive(obj);
Chris Wilson9375e442010-09-19 12:21:28 +01001737 }
Chris Wilson9375e442010-09-19 12:21:28 +01001738
Chris Wilsondfaae392010-09-22 10:31:52 +01001739 /* Move everything out of the GPU domains to ensure we do any
1740 * necessary invalidation upon reuse.
1741 */
Chris Wilson05394f32010-11-08 19:18:58 +00001742 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01001743 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001744 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001745 {
Chris Wilson05394f32010-11-08 19:18:58 +00001746 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01001747 }
Chris Wilson069efc12010-09-30 16:53:18 +01001748
1749 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00001750 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001751}
1752
1753/**
1754 * This function clears the request list as sequence numbers are passed.
1755 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001756void
Chris Wilsondb53a302011-02-03 11:57:46 +00001757i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001758{
Eric Anholt673a3942008-07-30 12:06:12 -07001759 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001760 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001761
Chris Wilsondb53a302011-02-03 11:57:46 +00001762 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001763 return;
1764
Chris Wilsondb53a302011-02-03 11:57:46 +00001765 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001766
Chris Wilson78501ea2010-10-27 12:18:21 +01001767 seqno = ring->get_seqno(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001768
Chris Wilson076e2c02011-01-21 10:07:18 +00001769 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001770 if (seqno >= ring->sync_seqno[i])
1771 ring->sync_seqno[i] = 0;
1772
Zou Nan hai852835f2010-05-21 09:08:56 +08001773 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001774 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001775
Zou Nan hai852835f2010-05-21 09:08:56 +08001776 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001777 struct drm_i915_gem_request,
1778 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001779
Chris Wilsondfaae392010-09-22 10:31:52 +01001780 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001781 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001782
Chris Wilsondb53a302011-02-03 11:57:46 +00001783 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001784 /* We know the GPU must have read the request to have
1785 * sent us the seqno + interrupt, so use the position
1786 * of tail of the request to update the last known position
1787 * of the GPU head.
1788 */
1789 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001790
1791 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001792 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001793 kfree(request);
1794 }
1795
1796 /* Move any buffers on the active list that are no longer referenced
1797 * by the ringbuffer to the flushing/inactive lists as appropriate.
1798 */
1799 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001800 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001801
Akshay Joshi0206e352011-08-16 15:34:10 -04001802 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001803 struct drm_i915_gem_object,
1804 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001805
Chris Wilson05394f32010-11-08 19:18:58 +00001806 if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001807 break;
1808
Chris Wilson05394f32010-11-08 19:18:58 +00001809 if (obj->base.write_domain != 0)
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001810 i915_gem_object_move_to_flushing(obj);
1811 else
1812 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001813 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001814
Chris Wilsondb53a302011-02-03 11:57:46 +00001815 if (unlikely(ring->trace_irq_seqno &&
1816 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001817 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00001818 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001819 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001820
Chris Wilsondb53a302011-02-03 11:57:46 +00001821 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001822}
1823
1824void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001825i915_gem_retire_requests(struct drm_device *dev)
1826{
1827 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001828 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001829 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001830
Chris Wilsonb4519512012-05-11 14:29:30 +01001831 for_each_ring(ring, dev_priv, i)
1832 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001833}
1834
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001835static void
Eric Anholt673a3942008-07-30 12:06:12 -07001836i915_gem_retire_work_handler(struct work_struct *work)
1837{
1838 drm_i915_private_t *dev_priv;
1839 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01001840 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00001841 bool idle;
1842 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001843
1844 dev_priv = container_of(work, drm_i915_private_t,
1845 mm.retire_work.work);
1846 dev = dev_priv->dev;
1847
Chris Wilson891b48c2010-09-29 12:26:37 +01001848 /* Come back later if the device is busy... */
1849 if (!mutex_trylock(&dev->struct_mutex)) {
1850 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1851 return;
1852 }
1853
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001854 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001855
Chris Wilson0a587052011-01-09 21:05:44 +00001856 /* Send a periodic flush down the ring so we don't hold onto GEM
1857 * objects indefinitely.
1858 */
1859 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01001860 for_each_ring(ring, dev_priv, i) {
Daniel Vettercc889e02012-06-13 20:45:19 +02001861 if (ring->gpu_caches_dirty) {
Chris Wilson0a587052011-01-09 21:05:44 +00001862 struct drm_i915_gem_request *request;
Chris Wilson0a587052011-01-09 21:05:44 +00001863
Chris Wilson0a587052011-01-09 21:05:44 +00001864 request = kzalloc(sizeof(*request), GFP_KERNEL);
Daniel Vettercc889e02012-06-13 20:45:19 +02001865 if (request == NULL ||
Chris Wilsondb53a302011-02-03 11:57:46 +00001866 i915_add_request(ring, NULL, request))
Chris Wilson0a587052011-01-09 21:05:44 +00001867 kfree(request);
1868 }
1869
1870 idle &= list_empty(&ring->request_list);
1871 }
1872
1873 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001874 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilson0a587052011-01-09 21:05:44 +00001875
Eric Anholt673a3942008-07-30 12:06:12 -07001876 mutex_unlock(&dev->struct_mutex);
1877}
1878
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001879int
1880i915_gem_check_wedge(struct drm_i915_private *dev_priv,
1881 bool interruptible)
Ben Widawskyb4aca012012-04-25 20:50:12 -07001882{
Ben Widawskyb4aca012012-04-25 20:50:12 -07001883 if (atomic_read(&dev_priv->mm.wedged)) {
1884 struct completion *x = &dev_priv->error_completion;
1885 bool recovery_complete;
1886 unsigned long flags;
1887
1888 /* Give the error handler a chance to run. */
1889 spin_lock_irqsave(&x->wait.lock, flags);
1890 recovery_complete = x->done > 0;
1891 spin_unlock_irqrestore(&x->wait.lock, flags);
1892
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001893 /* Non-interruptible callers can't handle -EAGAIN, hence return
1894 * -EIO unconditionally for these. */
1895 if (!interruptible)
1896 return -EIO;
1897
1898 /* Recovery complete, but still wedged means reset failure. */
1899 if (recovery_complete)
1900 return -EIO;
1901
1902 return -EAGAIN;
Ben Widawskyb4aca012012-04-25 20:50:12 -07001903 }
1904
1905 return 0;
1906}
1907
1908/*
1909 * Compare seqno against outstanding lazy request. Emit a request if they are
1910 * equal.
1911 */
1912static int
1913i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
1914{
1915 int ret = 0;
1916
1917 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1918
1919 if (seqno == ring->outstanding_lazy_request) {
1920 struct drm_i915_gem_request *request;
1921
1922 request = kzalloc(sizeof(*request), GFP_KERNEL);
1923 if (request == NULL)
1924 return -ENOMEM;
1925
1926 ret = i915_add_request(ring, NULL, request);
1927 if (ret) {
1928 kfree(request);
1929 return ret;
1930 }
1931
1932 BUG_ON(seqno != request->seqno);
1933 }
1934
1935 return ret;
1936}
1937
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001938/**
1939 * __wait_seqno - wait until execution of seqno has finished
1940 * @ring: the ring expected to report seqno
1941 * @seqno: duh!
1942 * @interruptible: do an interruptible wait (normally yes)
1943 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1944 *
1945 * Returns 0 if the seqno was found within the alloted time. Else returns the
1946 * errno with remaining time filled in timeout argument.
1947 */
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001948static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001949 bool interruptible, struct timespec *timeout)
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001950{
1951 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001952 struct timespec before, now, wait_time={1,0};
1953 unsigned long timeout_jiffies;
1954 long end;
1955 bool wait_forever = true;
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001956 int ret;
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001957
1958 if (i915_seqno_passed(ring->get_seqno(ring), seqno))
1959 return 0;
1960
1961 trace_i915_gem_request_wait_begin(ring, seqno);
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001962
1963 if (timeout != NULL) {
1964 wait_time = *timeout;
1965 wait_forever = false;
1966 }
1967
1968 timeout_jiffies = timespec_to_jiffies(&wait_time);
1969
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001970 if (WARN_ON(!ring->irq_get(ring)))
1971 return -ENODEV;
1972
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001973 /* Record current time in case interrupted by signal, or wedged * */
1974 getrawmonotonic(&before);
1975
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001976#define EXIT_COND \
1977 (i915_seqno_passed(ring->get_seqno(ring), seqno) || \
1978 atomic_read(&dev_priv->mm.wedged))
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001979 do {
1980 if (interruptible)
1981 end = wait_event_interruptible_timeout(ring->irq_queue,
1982 EXIT_COND,
1983 timeout_jiffies);
1984 else
1985 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1986 timeout_jiffies);
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001987
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001988 ret = i915_gem_check_wedge(dev_priv, interruptible);
1989 if (ret)
1990 end = ret;
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001991 } while (end == 0 && wait_forever);
1992
1993 getrawmonotonic(&now);
Ben Widawsky604dd3e2012-04-26 16:03:03 -07001994
1995 ring->irq_put(ring);
1996 trace_i915_gem_request_wait_end(ring, seqno);
1997#undef EXIT_COND
1998
Ben Widawsky5c81fe852012-05-24 15:03:08 -07001999 if (timeout) {
2000 struct timespec sleep_time = timespec_sub(now, before);
2001 *timeout = timespec_sub(*timeout, sleep_time);
2002 }
2003
2004 switch (end) {
Chris Wilsoneeef9b32012-07-16 13:05:34 +01002005 case -EIO:
Ben Widawsky5c81fe852012-05-24 15:03:08 -07002006 case -EAGAIN: /* Wedged */
2007 case -ERESTARTSYS: /* Signal */
2008 return (int)end;
2009 case 0: /* Timeout */
2010 if (timeout)
2011 set_normalized_timespec(timeout, 0, 0);
2012 return -ETIME;
2013 default: /* Completed */
2014 WARN_ON(end < 0); /* We're not aware of other errors */
2015 return 0;
2016 }
Ben Widawsky604dd3e2012-04-26 16:03:03 -07002017}
2018
Chris Wilsondb53a302011-02-03 11:57:46 +00002019/**
2020 * Waits for a sequence number to be signaled, and cleans up the
2021 * request and object lists appropriately for that event.
2022 */
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02002023int
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002024i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002025{
Chris Wilsondb53a302011-02-03 11:57:46 +00002026 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002027 int ret = 0;
2028
2029 BUG_ON(seqno == 0);
2030
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002031 ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
Ben Widawskyb4aca012012-04-25 20:50:12 -07002032 if (ret)
2033 return ret;
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002034
Ben Widawskyb4aca012012-04-25 20:50:12 -07002035 ret = i915_gem_check_olr(ring, seqno);
2036 if (ret)
2037 return ret;
Daniel Vettere35a41d2010-02-11 22:13:59 +01002038
Ben Widawsky5c81fe852012-05-24 15:03:08 -07002039 ret = __wait_seqno(ring, seqno, dev_priv->mm.interruptible, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07002040
Eric Anholt673a3942008-07-30 12:06:12 -07002041 return ret;
2042}
2043
Daniel Vetter48764bf2009-09-15 22:57:32 +02002044/**
Eric Anholt673a3942008-07-30 12:06:12 -07002045 * Ensures that all rendering to the object has completed and the object is
2046 * safe to unbind from the GTT or access from the CPU.
2047 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00002048int
Chris Wilsonce453d82011-02-21 14:43:56 +00002049i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002050{
Eric Anholt673a3942008-07-30 12:06:12 -07002051 int ret;
2052
Eric Anholte47c68e2008-11-14 13:35:19 -08002053 /* This function only exists to support waiting for existing rendering,
2054 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07002055 */
Chris Wilson05394f32010-11-08 19:18:58 +00002056 BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002057
2058 /* If there is rendering queued on the buffer being evicted, wait for
2059 * it.
2060 */
Chris Wilson05394f32010-11-08 19:18:58 +00002061 if (obj->active) {
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002062 ret = i915_wait_seqno(obj->ring, obj->last_rendering_seqno);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002063 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002064 return ret;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002065 i915_gem_retire_requests_ring(obj->ring);
Eric Anholt673a3942008-07-30 12:06:12 -07002066 }
2067
2068 return 0;
2069}
2070
Ben Widawsky5816d642012-04-11 11:18:19 -07002071/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002072 * Ensures that an object will eventually get non-busy by flushing any required
2073 * write domains, emitting any outstanding lazy request and retiring and
2074 * completed requests.
2075 */
2076static int
2077i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2078{
2079 int ret;
2080
2081 if (obj->active) {
2082 ret = i915_gem_object_flush_gpu_write_domain(obj);
2083 if (ret)
2084 return ret;
2085
2086 ret = i915_gem_check_olr(obj->ring,
2087 obj->last_rendering_seqno);
2088 if (ret)
2089 return ret;
2090 i915_gem_retire_requests_ring(obj->ring);
2091 }
2092
2093 return 0;
2094}
2095
2096/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002097 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2098 * @DRM_IOCTL_ARGS: standard ioctl arguments
2099 *
2100 * Returns 0 if successful, else an error is returned with the remaining time in
2101 * the timeout parameter.
2102 * -ETIME: object is still busy after timeout
2103 * -ERESTARTSYS: signal interrupted the wait
2104 * -ENONENT: object doesn't exist
2105 * Also possible, but rare:
2106 * -EAGAIN: GPU wedged
2107 * -ENOMEM: damn
2108 * -ENODEV: Internal IRQ fail
2109 * -E?: The add request failed
2110 *
2111 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2112 * non-zero timeout parameter the wait ioctl will wait for the given number of
2113 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2114 * without holding struct_mutex the object may become re-busied before this
2115 * function completes. A similar but shorter * race condition exists in the busy
2116 * ioctl
2117 */
2118int
2119i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2120{
2121 struct drm_i915_gem_wait *args = data;
2122 struct drm_i915_gem_object *obj;
2123 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002124 struct timespec timeout_stack, *timeout = NULL;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002125 u32 seqno = 0;
2126 int ret = 0;
2127
Ben Widawskyeac1f142012-06-05 15:24:24 -07002128 if (args->timeout_ns >= 0) {
2129 timeout_stack = ns_to_timespec(args->timeout_ns);
2130 timeout = &timeout_stack;
2131 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002132
2133 ret = i915_mutex_lock_interruptible(dev);
2134 if (ret)
2135 return ret;
2136
2137 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2138 if (&obj->base == NULL) {
2139 mutex_unlock(&dev->struct_mutex);
2140 return -ENOENT;
2141 }
2142
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002143 /* Need to make sure the object gets inactive eventually. */
2144 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002145 if (ret)
2146 goto out;
2147
2148 if (obj->active) {
2149 seqno = obj->last_rendering_seqno;
2150 ring = obj->ring;
2151 }
2152
2153 if (seqno == 0)
2154 goto out;
2155
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002156 /* Do this after OLR check to make sure we make forward progress polling
2157 * on this IOCTL with a 0 timeout (like busy ioctl)
2158 */
2159 if (!args->timeout_ns) {
2160 ret = -ETIME;
2161 goto out;
2162 }
2163
2164 drm_gem_object_unreference(&obj->base);
2165 mutex_unlock(&dev->struct_mutex);
2166
Ben Widawskyeac1f142012-06-05 15:24:24 -07002167 ret = __wait_seqno(ring, seqno, true, timeout);
2168 if (timeout) {
2169 WARN_ON(!timespec_valid(timeout));
2170 args->timeout_ns = timespec_to_ns(timeout);
2171 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002172 return ret;
2173
2174out:
2175 drm_gem_object_unreference(&obj->base);
2176 mutex_unlock(&dev->struct_mutex);
2177 return ret;
2178}
2179
2180/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002181 * i915_gem_object_sync - sync an object to a ring.
2182 *
2183 * @obj: object which may be in use on another ring.
2184 * @to: ring we wish to use the object on. May be NULL.
2185 *
2186 * This code is meant to abstract object synchronization with the GPU.
2187 * Calling with NULL implies synchronizing the object with the CPU
2188 * rather than a particular GPU ring.
2189 *
2190 * Returns 0 if successful, else propagates up the lower layer error.
2191 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002192int
2193i915_gem_object_sync(struct drm_i915_gem_object *obj,
2194 struct intel_ring_buffer *to)
2195{
2196 struct intel_ring_buffer *from = obj->ring;
2197 u32 seqno;
2198 int ret, idx;
2199
2200 if (from == NULL || to == from)
2201 return 0;
2202
Ben Widawsky5816d642012-04-11 11:18:19 -07002203 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Ben Widawsky2911a352012-04-05 14:47:36 -07002204 return i915_gem_object_wait_rendering(obj);
2205
2206 idx = intel_ring_sync_index(from, to);
2207
2208 seqno = obj->last_rendering_seqno;
2209 if (seqno <= from->sync_seqno[idx])
2210 return 0;
2211
Ben Widawskyb4aca012012-04-25 20:50:12 -07002212 ret = i915_gem_check_olr(obj->ring, seqno);
2213 if (ret)
2214 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002215
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002216 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002217 if (!ret)
2218 from->sync_seqno[idx] = seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002219
Ben Widawskye3a5a222012-04-11 11:18:20 -07002220 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002221}
2222
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002223static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2224{
2225 u32 old_write_domain, old_read_domains;
2226
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002227 /* Act a barrier for all accesses through the GTT */
2228 mb();
2229
2230 /* Force a pagefault for domain tracking on next user access */
2231 i915_gem_release_mmap(obj);
2232
Keith Packardb97c3d92011-06-24 21:02:59 -07002233 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2234 return;
2235
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002236 old_read_domains = obj->base.read_domains;
2237 old_write_domain = obj->base.write_domain;
2238
2239 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2240 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2241
2242 trace_i915_gem_object_change_domain(obj,
2243 old_read_domains,
2244 old_write_domain);
2245}
2246
Eric Anholt673a3942008-07-30 12:06:12 -07002247/**
2248 * Unbinds an object from the GTT aperture.
2249 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002250int
Chris Wilson05394f32010-11-08 19:18:58 +00002251i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002252{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002253 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002254 int ret = 0;
2255
Chris Wilson05394f32010-11-08 19:18:58 +00002256 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002257 return 0;
2258
Chris Wilson31d8d652012-05-24 19:11:20 +01002259 if (obj->pin_count)
2260 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002261
Chris Wilsona8198ee2011-04-13 22:04:09 +01002262 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002263 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002264 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002265 /* Continue on if we fail due to EIO, the GPU is hung so we
2266 * should be safe and we need to cleanup or else we might
2267 * cause memory corruption through use-after-free.
2268 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002269
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002270 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002271
2272 /* Move the object to the CPU domain to ensure that
2273 * any possible CPU writes while it's not in the GTT
2274 * are flushed when we go to remap it.
2275 */
2276 if (ret == 0)
2277 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
2278 if (ret == -ERESTARTSYS)
2279 return ret;
Chris Wilson812ed4922010-09-30 15:08:57 +01002280 if (ret) {
Chris Wilsona8198ee2011-04-13 22:04:09 +01002281 /* In the event of a disaster, abandon all caches and
2282 * hope for the best.
2283 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002284 i915_gem_clflush_object(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002285 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Chris Wilson812ed4922010-09-30 15:08:57 +01002286 }
Eric Anholt673a3942008-07-30 12:06:12 -07002287
Daniel Vetter96b47b62009-12-15 17:50:00 +01002288 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002289 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002290 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002291 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002292
Chris Wilsondb53a302011-02-03 11:57:46 +00002293 trace_i915_gem_object_unbind(obj);
2294
Daniel Vetter74898d72012-02-15 23:50:22 +01002295 if (obj->has_global_gtt_mapping)
2296 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002297 if (obj->has_aliasing_ppgtt_mapping) {
2298 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2299 obj->has_aliasing_ppgtt_mapping = 0;
2300 }
Daniel Vetter74163902012-02-15 23:50:21 +01002301 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002302
Chris Wilsone5281cc2010-10-28 13:45:36 +01002303 i915_gem_object_put_pages_gtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002304
Chris Wilson6299f992010-11-24 12:23:44 +00002305 list_del_init(&obj->gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002306 list_del_init(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002307 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002308 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002309
Chris Wilson05394f32010-11-08 19:18:58 +00002310 drm_mm_put_block(obj->gtt_space);
2311 obj->gtt_space = NULL;
2312 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002313
Chris Wilson05394f32010-11-08 19:18:58 +00002314 if (i915_gem_object_is_purgeable(obj))
Chris Wilson963b4832009-09-20 23:03:54 +01002315 i915_gem_object_truncate(obj);
2316
Chris Wilson8dc17752010-07-23 23:18:51 +01002317 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002318}
2319
Chris Wilson88241782011-01-07 17:09:48 +00002320int
Chris Wilsondb53a302011-02-03 11:57:46 +00002321i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson54cf91d2010-11-25 18:00:26 +00002322 uint32_t invalidate_domains,
2323 uint32_t flush_domains)
2324{
Chris Wilson88241782011-01-07 17:09:48 +00002325 int ret;
2326
Chris Wilson36d527d2011-03-19 22:26:49 +00002327 if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
2328 return 0;
2329
Chris Wilsondb53a302011-02-03 11:57:46 +00002330 trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);
2331
Chris Wilson88241782011-01-07 17:09:48 +00002332 ret = ring->flush(ring, invalidate_domains, flush_domains);
2333 if (ret)
2334 return ret;
2335
Chris Wilson36d527d2011-03-19 22:26:49 +00002336 if (flush_domains & I915_GEM_GPU_DOMAINS)
2337 i915_gem_process_flushing_list(ring, flush_domains);
2338
Chris Wilson88241782011-01-07 17:09:48 +00002339 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002340}
2341
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002342static int i915_ring_idle(struct intel_ring_buffer *ring)
Chris Wilsona56ba562010-09-28 10:07:56 +01002343{
Chris Wilson88241782011-01-07 17:09:48 +00002344 int ret;
2345
Chris Wilson395b70b2010-10-28 21:28:46 +01002346 if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002347 return 0;
2348
Chris Wilson88241782011-01-07 17:09:48 +00002349 if (!list_empty(&ring->gpu_write_list)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002350 ret = i915_gem_flush_ring(ring,
Chris Wilson0ac74c62010-12-06 14:36:02 +00002351 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilson88241782011-01-07 17:09:48 +00002352 if (ret)
2353 return ret;
2354 }
2355
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002356 return i915_wait_seqno(ring, i915_gem_next_request_seqno(ring));
Chris Wilsona56ba562010-09-28 10:07:56 +01002357}
2358
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002359int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002360{
2361 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002362 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002363 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002364
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002365 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002366 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002367 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2368 if (ret)
2369 return ret;
2370
Chris Wilsonb4519512012-05-11 14:29:30 +01002371 ret = i915_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002372 if (ret)
2373 return ret;
Chris Wilsonb4519512012-05-11 14:29:30 +01002374
2375 /* Is the device fubar? */
2376 if (WARN_ON(!list_empty(&ring->gpu_write_list)))
2377 return -EBUSY;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002378 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002379
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002380 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002381}
2382
Chris Wilson9ce079e2012-04-17 15:31:30 +01002383static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
2384 struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002385{
Eric Anholt4e901fd2009-10-26 16:44:17 -07002386 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002387 uint64_t val;
2388
Chris Wilson9ce079e2012-04-17 15:31:30 +01002389 if (obj) {
2390 u32 size = obj->gtt_space->size;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002391
Chris Wilson9ce079e2012-04-17 15:31:30 +01002392 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2393 0xfffff000) << 32;
2394 val |= obj->gtt_offset & 0xfffff000;
2395 val |= (uint64_t)((obj->stride / 128) - 1) <<
2396 SANDYBRIDGE_FENCE_PITCH_SHIFT;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002397
Chris Wilson9ce079e2012-04-17 15:31:30 +01002398 if (obj->tiling_mode == I915_TILING_Y)
2399 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2400 val |= I965_FENCE_REG_VALID;
2401 } else
2402 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002403
Chris Wilson9ce079e2012-04-17 15:31:30 +01002404 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
2405 POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002406}
2407
Chris Wilson9ce079e2012-04-17 15:31:30 +01002408static void i965_write_fence_reg(struct drm_device *dev, int reg,
2409 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002410{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002411 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002412 uint64_t val;
2413
Chris Wilson9ce079e2012-04-17 15:31:30 +01002414 if (obj) {
2415 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002416
Chris Wilson9ce079e2012-04-17 15:31:30 +01002417 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2418 0xfffff000) << 32;
2419 val |= obj->gtt_offset & 0xfffff000;
2420 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2421 if (obj->tiling_mode == I915_TILING_Y)
2422 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2423 val |= I965_FENCE_REG_VALID;
2424 } else
2425 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002426
Chris Wilson9ce079e2012-04-17 15:31:30 +01002427 I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
2428 POSTING_READ(FENCE_REG_965_0 + reg * 8);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002429}
2430
Chris Wilson9ce079e2012-04-17 15:31:30 +01002431static void i915_write_fence_reg(struct drm_device *dev, int reg,
2432 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002433{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002434 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002435 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002436
Chris Wilson9ce079e2012-04-17 15:31:30 +01002437 if (obj) {
2438 u32 size = obj->gtt_space->size;
2439 int pitch_val;
2440 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002441
Chris Wilson9ce079e2012-04-17 15:31:30 +01002442 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2443 (size & -size) != size ||
2444 (obj->gtt_offset & (size - 1)),
2445 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2446 obj->gtt_offset, obj->map_and_fenceable, size);
2447
2448 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2449 tile_width = 128;
2450 else
2451 tile_width = 512;
2452
2453 /* Note: pitch better be a power of two tile widths */
2454 pitch_val = obj->stride / tile_width;
2455 pitch_val = ffs(pitch_val) - 1;
2456
2457 val = obj->gtt_offset;
2458 if (obj->tiling_mode == I915_TILING_Y)
2459 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2460 val |= I915_FENCE_SIZE_BITS(size);
2461 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2462 val |= I830_FENCE_REG_VALID;
2463 } else
2464 val = 0;
2465
2466 if (reg < 8)
2467 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002468 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002469 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002470
Chris Wilson9ce079e2012-04-17 15:31:30 +01002471 I915_WRITE(reg, val);
2472 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002473}
2474
Chris Wilson9ce079e2012-04-17 15:31:30 +01002475static void i830_write_fence_reg(struct drm_device *dev, int reg,
2476 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002477{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002478 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002479 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002480
Chris Wilson9ce079e2012-04-17 15:31:30 +01002481 if (obj) {
2482 u32 size = obj->gtt_space->size;
2483 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002484
Chris Wilson9ce079e2012-04-17 15:31:30 +01002485 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2486 (size & -size) != size ||
2487 (obj->gtt_offset & (size - 1)),
2488 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2489 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002490
Chris Wilson9ce079e2012-04-17 15:31:30 +01002491 pitch_val = obj->stride / 128;
2492 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002493
Chris Wilson9ce079e2012-04-17 15:31:30 +01002494 val = obj->gtt_offset;
2495 if (obj->tiling_mode == I915_TILING_Y)
2496 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2497 val |= I830_FENCE_SIZE_BITS(size);
2498 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2499 val |= I830_FENCE_REG_VALID;
2500 } else
2501 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002502
Chris Wilson9ce079e2012-04-17 15:31:30 +01002503 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2504 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2505}
2506
2507static void i915_gem_write_fence(struct drm_device *dev, int reg,
2508 struct drm_i915_gem_object *obj)
2509{
2510 switch (INTEL_INFO(dev)->gen) {
2511 case 7:
2512 case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
2513 case 5:
2514 case 4: i965_write_fence_reg(dev, reg, obj); break;
2515 case 3: i915_write_fence_reg(dev, reg, obj); break;
2516 case 2: i830_write_fence_reg(dev, reg, obj); break;
2517 default: break;
2518 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002519}
2520
Chris Wilson61050802012-04-17 15:31:31 +01002521static inline int fence_number(struct drm_i915_private *dev_priv,
2522 struct drm_i915_fence_reg *fence)
2523{
2524 return fence - dev_priv->fence_regs;
2525}
2526
2527static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2528 struct drm_i915_fence_reg *fence,
2529 bool enable)
2530{
2531 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2532 int reg = fence_number(dev_priv, fence);
2533
2534 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2535
2536 if (enable) {
2537 obj->fence_reg = reg;
2538 fence->obj = obj;
2539 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2540 } else {
2541 obj->fence_reg = I915_FENCE_REG_NONE;
2542 fence->obj = NULL;
2543 list_del_init(&fence->lru_list);
2544 }
2545}
2546
Chris Wilsond9e86c02010-11-10 16:40:20 +00002547static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002548i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002549{
2550 int ret;
2551
2552 if (obj->fenced_gpu_access) {
Chris Wilson88241782011-01-07 17:09:48 +00002553 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilson1c293ea2012-04-17 15:31:27 +01002554 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00002555 0, obj->base.write_domain);
2556 if (ret)
2557 return ret;
2558 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002559
2560 obj->fenced_gpu_access = false;
2561 }
2562
Chris Wilson1c293ea2012-04-17 15:31:27 +01002563 if (obj->last_fenced_seqno) {
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002564 ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002565 if (ret)
2566 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002567
2568 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002569 }
2570
Chris Wilson63256ec2011-01-04 18:42:07 +00002571 /* Ensure that all CPU reads are completed before installing a fence
2572 * and all writes before removing the fence.
2573 */
2574 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2575 mb();
2576
Chris Wilsond9e86c02010-11-10 16:40:20 +00002577 return 0;
2578}
2579
2580int
2581i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2582{
Chris Wilson61050802012-04-17 15:31:31 +01002583 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002584 int ret;
2585
Chris Wilsona360bb12012-04-17 15:31:25 +01002586 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002587 if (ret)
2588 return ret;
2589
Chris Wilson61050802012-04-17 15:31:31 +01002590 if (obj->fence_reg == I915_FENCE_REG_NONE)
2591 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002592
Chris Wilson61050802012-04-17 15:31:31 +01002593 i915_gem_object_update_fence(obj,
2594 &dev_priv->fence_regs[obj->fence_reg],
2595 false);
2596 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002597
2598 return 0;
2599}
2600
2601static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002602i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002603{
Daniel Vetterae3db242010-02-19 11:51:58 +01002604 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002605 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002606 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002607
2608 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002609 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002610 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2611 reg = &dev_priv->fence_regs[i];
2612 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002613 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002614
Chris Wilson1690e1e2011-12-14 13:57:08 +01002615 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002616 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002617 }
2618
Chris Wilsond9e86c02010-11-10 16:40:20 +00002619 if (avail == NULL)
2620 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002621
2622 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002623 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002624 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002625 continue;
2626
Chris Wilson8fe301a2012-04-17 15:31:28 +01002627 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002628 }
2629
Chris Wilson8fe301a2012-04-17 15:31:28 +01002630 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002631}
2632
Jesse Barnesde151cf2008-11-12 10:03:55 -08002633/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002634 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002635 * @obj: object to map through a fence reg
2636 *
2637 * When mapping objects through the GTT, userspace wants to be able to write
2638 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002639 * This function walks the fence regs looking for a free one for @obj,
2640 * stealing one if it can't find any.
2641 *
2642 * It then sets up the reg based on the object's properties: address, pitch
2643 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002644 *
2645 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002646 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002647int
Chris Wilson06d98132012-04-17 15:31:24 +01002648i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002649{
Chris Wilson05394f32010-11-08 19:18:58 +00002650 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002651 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002652 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002653 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002654 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002655
Chris Wilson14415742012-04-17 15:31:33 +01002656 /* Have we updated the tiling parameters upon the object and so
2657 * will need to serialise the write to the associated fence register?
2658 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002659 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002660 ret = i915_gem_object_flush_fence(obj);
2661 if (ret)
2662 return ret;
2663 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002664
Chris Wilsond9e86c02010-11-10 16:40:20 +00002665 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002666 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2667 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002668 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002669 list_move_tail(&reg->lru_list,
2670 &dev_priv->mm.fence_list);
2671 return 0;
2672 }
2673 } else if (enable) {
2674 reg = i915_find_fence_reg(dev);
2675 if (reg == NULL)
2676 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002677
Chris Wilson14415742012-04-17 15:31:33 +01002678 if (reg->obj) {
2679 struct drm_i915_gem_object *old = reg->obj;
2680
2681 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002682 if (ret)
2683 return ret;
2684
Chris Wilson14415742012-04-17 15:31:33 +01002685 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002686 }
Chris Wilson14415742012-04-17 15:31:33 +01002687 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002688 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002689
Chris Wilson14415742012-04-17 15:31:33 +01002690 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002691 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002692
Chris Wilson9ce079e2012-04-17 15:31:30 +01002693 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002694}
2695
2696/**
Eric Anholt673a3942008-07-30 12:06:12 -07002697 * Finds free space in the GTT aperture and binds the object there.
2698 */
2699static int
Chris Wilson05394f32010-11-08 19:18:58 +00002700i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002701 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002702 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07002703{
Chris Wilson05394f32010-11-08 19:18:58 +00002704 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002705 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002706 struct drm_mm_node *free_space;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002707 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Daniel Vetter5e783302010-11-14 22:32:36 +01002708 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002709 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002710 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002711
Chris Wilson05394f32010-11-08 19:18:58 +00002712 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002713 DRM_ERROR("Attempting to bind a purgeable object\n");
2714 return -EINVAL;
2715 }
2716
Chris Wilsone28f8712011-07-18 13:11:49 -07002717 fence_size = i915_gem_get_gtt_size(dev,
2718 obj->base.size,
2719 obj->tiling_mode);
2720 fence_alignment = i915_gem_get_gtt_alignment(dev,
2721 obj->base.size,
2722 obj->tiling_mode);
2723 unfenced_alignment =
2724 i915_gem_get_unfenced_gtt_alignment(dev,
2725 obj->base.size,
2726 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002727
Eric Anholt673a3942008-07-30 12:06:12 -07002728 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002729 alignment = map_and_fenceable ? fence_alignment :
2730 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002731 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002732 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2733 return -EINVAL;
2734 }
2735
Chris Wilson05394f32010-11-08 19:18:58 +00002736 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002737
Chris Wilson654fc602010-05-27 13:18:21 +01002738 /* If the object is bigger than the entire aperture, reject it early
2739 * before evicting everything in a vain attempt to find space.
2740 */
Chris Wilson05394f32010-11-08 19:18:58 +00002741 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002742 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002743 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2744 return -E2BIG;
2745 }
2746
Eric Anholt673a3942008-07-30 12:06:12 -07002747 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002748 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002749 free_space =
2750 drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
Chris Wilson6b9d89b2012-07-10 11:15:23 +01002751 size, alignment,
2752 0, dev_priv->mm.gtt_mappable_end,
Daniel Vetter920afa72010-09-16 17:54:23 +02002753 0);
2754 else
2755 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002756 size, alignment, 0);
Daniel Vetter920afa72010-09-16 17:54:23 +02002757
2758 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002759 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002760 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002761 drm_mm_get_block_range_generic(free_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002762 size, alignment, 0,
Chris Wilson6b9d89b2012-07-10 11:15:23 +01002763 0, dev_priv->mm.gtt_mappable_end,
Daniel Vetter920afa72010-09-16 17:54:23 +02002764 0);
2765 else
Chris Wilson05394f32010-11-08 19:18:58 +00002766 obj->gtt_space =
Chris Wilsona00b10c2010-09-24 21:15:47 +01002767 drm_mm_get_block(free_space, size, alignment);
Daniel Vetter920afa72010-09-16 17:54:23 +02002768 }
Chris Wilson05394f32010-11-08 19:18:58 +00002769 if (obj->gtt_space == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07002770 /* If the gtt is empty and we're still having trouble
2771 * fitting our object in, we're out of memory.
2772 */
Daniel Vetter75e9e912010-11-04 17:11:09 +01002773 ret = i915_gem_evict_something(dev, size, alignment,
2774 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002775 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002776 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002777
Eric Anholt673a3942008-07-30 12:06:12 -07002778 goto search_free;
2779 }
2780
Chris Wilsone5281cc2010-10-28 13:45:36 +01002781 ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002782 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002783 drm_mm_put_block(obj->gtt_space);
2784 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002785
2786 if (ret == -ENOMEM) {
Chris Wilson809b6332011-01-10 17:33:15 +00002787 /* first try to reclaim some memory by clearing the GTT */
2788 ret = i915_gem_evict_everything(dev, false);
Chris Wilson07f73f62009-09-14 16:50:30 +01002789 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002790 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002791 if (gfpmask) {
2792 gfpmask = 0;
2793 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002794 }
2795
Chris Wilson809b6332011-01-10 17:33:15 +00002796 return -ENOMEM;
Chris Wilson07f73f62009-09-14 16:50:30 +01002797 }
2798
2799 goto search_free;
2800 }
2801
Eric Anholt673a3942008-07-30 12:06:12 -07002802 return ret;
2803 }
2804
Daniel Vetter74163902012-02-15 23:50:21 +01002805 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002806 if (ret) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01002807 i915_gem_object_put_pages_gtt(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002808 drm_mm_put_block(obj->gtt_space);
2809 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002810
Chris Wilson809b6332011-01-10 17:33:15 +00002811 if (i915_gem_evict_everything(dev, false))
Chris Wilson07f73f62009-09-14 16:50:30 +01002812 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002813
2814 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002815 }
Eric Anholt673a3942008-07-30 12:06:12 -07002816
Daniel Vetter0ebb9822012-02-15 23:50:24 +01002817 if (!dev_priv->mm.aliasing_ppgtt)
2818 i915_gem_gtt_bind_object(obj, obj->cache_level);
Eric Anholt673a3942008-07-30 12:06:12 -07002819
Chris Wilson6299f992010-11-24 12:23:44 +00002820 list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002821 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002822
Eric Anholt673a3942008-07-30 12:06:12 -07002823 /* Assert that the object is not currently in any GPU domain. As it
2824 * wasn't in the GTT, there shouldn't be any way it could have been in
2825 * a GPU cache
2826 */
Chris Wilson05394f32010-11-08 19:18:58 +00002827 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2828 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002829
Chris Wilson6299f992010-11-24 12:23:44 +00002830 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002831
Daniel Vetter75e9e912010-11-04 17:11:09 +01002832 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002833 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002834 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002835
Daniel Vetter75e9e912010-11-04 17:11:09 +01002836 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002837 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002838
Chris Wilson05394f32010-11-08 19:18:58 +00002839 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002840
Chris Wilsondb53a302011-02-03 11:57:46 +00002841 trace_i915_gem_object_bind(obj, map_and_fenceable);
Eric Anholt673a3942008-07-30 12:06:12 -07002842 return 0;
2843}
2844
2845void
Chris Wilson05394f32010-11-08 19:18:58 +00002846i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002847{
Eric Anholt673a3942008-07-30 12:06:12 -07002848 /* If we don't have a page list set up, then we're not pinned
2849 * to GPU, and we can ignore the cache flush because it'll happen
2850 * again at bind time.
2851 */
Chris Wilson05394f32010-11-08 19:18:58 +00002852 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002853 return;
2854
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002855 /* If the GPU is snooping the contents of the CPU cache,
2856 * we do not need to manually clear the CPU cache lines. However,
2857 * the caches are only snooped when the render cache is
2858 * flushed/invalidated. As we always have to emit invalidations
2859 * and flushes when moving into and out of the RENDER domain, correct
2860 * snooping behaviour occurs naturally as the result of our domain
2861 * tracking.
2862 */
2863 if (obj->cache_level != I915_CACHE_NONE)
2864 return;
2865
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002866 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002867
Chris Wilson05394f32010-11-08 19:18:58 +00002868 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002869}
2870
Eric Anholte47c68e2008-11-14 13:35:19 -08002871/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson88241782011-01-07 17:09:48 +00002872static int
Chris Wilson3619df02010-11-28 15:37:17 +00002873i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002874{
Chris Wilson05394f32010-11-08 19:18:58 +00002875 if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson88241782011-01-07 17:09:48 +00002876 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002877
2878 /* Queue the GPU write cache flushing we need. */
Chris Wilsondb53a302011-02-03 11:57:46 +00002879 return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002880}
2881
2882/** Flushes the GTT write domain for the object if it's dirty. */
2883static void
Chris Wilson05394f32010-11-08 19:18:58 +00002884i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002885{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002886 uint32_t old_write_domain;
2887
Chris Wilson05394f32010-11-08 19:18:58 +00002888 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002889 return;
2890
Chris Wilson63256ec2011-01-04 18:42:07 +00002891 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08002892 * to it immediately go to main memory as far as we know, so there's
2893 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00002894 *
2895 * However, we do have to enforce the order so that all writes through
2896 * the GTT land before any writes to the device, such as updates to
2897 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08002898 */
Chris Wilson63256ec2011-01-04 18:42:07 +00002899 wmb();
2900
Chris Wilson05394f32010-11-08 19:18:58 +00002901 old_write_domain = obj->base.write_domain;
2902 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002903
2904 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002905 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002906 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002907}
2908
2909/** Flushes the CPU write domain for the object if it's dirty. */
2910static void
Chris Wilson05394f32010-11-08 19:18:58 +00002911i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002912{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002913 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002914
Chris Wilson05394f32010-11-08 19:18:58 +00002915 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08002916 return;
2917
2918 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01002919 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00002920 old_write_domain = obj->base.write_domain;
2921 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002922
2923 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002924 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002925 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002926}
2927
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002928/**
2929 * Moves a single object to the GTT read, and possibly write domain.
2930 *
2931 * This function returns when the move is complete, including waiting on
2932 * flushes to occur.
2933 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002934int
Chris Wilson20217462010-11-23 15:26:33 +00002935i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002936{
Chris Wilson8325a092012-04-24 15:52:35 +01002937 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002938 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002939 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002940
Eric Anholt02354392008-11-26 13:58:13 -08002941 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002942 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08002943 return -EINVAL;
2944
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002945 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
2946 return 0;
2947
Chris Wilson88241782011-01-07 17:09:48 +00002948 ret = i915_gem_object_flush_gpu_write_domain(obj);
2949 if (ret)
2950 return ret;
2951
Chris Wilson87ca9c82010-12-02 09:42:56 +00002952 if (obj->pending_gpu_write || write) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002953 ret = i915_gem_object_wait_rendering(obj);
Chris Wilson87ca9c82010-12-02 09:42:56 +00002954 if (ret)
2955 return ret;
2956 }
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002957
Chris Wilson72133422010-09-13 23:56:38 +01002958 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002959
Chris Wilson05394f32010-11-08 19:18:58 +00002960 old_write_domain = obj->base.write_domain;
2961 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002962
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002963 /* It should now be out of any other write domains, and we can update
2964 * the domain values for our changes.
2965 */
Chris Wilson05394f32010-11-08 19:18:58 +00002966 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2967 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002968 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002969 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
2970 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
2971 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08002972 }
2973
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002974 trace_i915_gem_object_change_domain(obj,
2975 old_read_domains,
2976 old_write_domain);
2977
Chris Wilson8325a092012-04-24 15:52:35 +01002978 /* And bump the LRU for this access */
2979 if (i915_gem_object_is_inactive(obj))
2980 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2981
Eric Anholte47c68e2008-11-14 13:35:19 -08002982 return 0;
2983}
2984
Chris Wilsone4ffd172011-04-04 09:44:39 +01002985int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2986 enum i915_cache_level cache_level)
2987{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002988 struct drm_device *dev = obj->base.dev;
2989 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01002990 int ret;
2991
2992 if (obj->cache_level == cache_level)
2993 return 0;
2994
2995 if (obj->pin_count) {
2996 DRM_DEBUG("can not change the cache level of pinned objects\n");
2997 return -EBUSY;
2998 }
2999
3000 if (obj->gtt_space) {
3001 ret = i915_gem_object_finish_gpu(obj);
3002 if (ret)
3003 return ret;
3004
3005 i915_gem_object_finish_gtt(obj);
3006
3007 /* Before SandyBridge, you could not use tiling or fence
3008 * registers with snooped memory, so relinquish any fences
3009 * currently pointing to our region in the aperture.
3010 */
3011 if (INTEL_INFO(obj->base.dev)->gen < 6) {
3012 ret = i915_gem_object_put_fence(obj);
3013 if (ret)
3014 return ret;
3015 }
3016
Daniel Vetter74898d72012-02-15 23:50:22 +01003017 if (obj->has_global_gtt_mapping)
3018 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003019 if (obj->has_aliasing_ppgtt_mapping)
3020 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3021 obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003022 }
3023
3024 if (cache_level == I915_CACHE_NONE) {
3025 u32 old_read_domains, old_write_domain;
3026
3027 /* If we're coming from LLC cached, then we haven't
3028 * actually been tracking whether the data is in the
3029 * CPU cache or not, since we only allow one bit set
3030 * in obj->write_domain and have been skipping the clflushes.
3031 * Just set it to the CPU cache for now.
3032 */
3033 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3034 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3035
3036 old_read_domains = obj->base.read_domains;
3037 old_write_domain = obj->base.write_domain;
3038
3039 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3040 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3041
3042 trace_i915_gem_object_change_domain(obj,
3043 old_read_domains,
3044 old_write_domain);
3045 }
3046
3047 obj->cache_level = cache_level;
3048 return 0;
3049}
3050
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003051/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003052 * Prepare buffer for display plane (scanout, cursors, etc).
3053 * Can be called from an uninterruptible phase (modesetting) and allows
3054 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003055 */
3056int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003057i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3058 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003059 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003060{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003061 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003062 int ret;
3063
Chris Wilson88241782011-01-07 17:09:48 +00003064 ret = i915_gem_object_flush_gpu_write_domain(obj);
3065 if (ret)
3066 return ret;
3067
Chris Wilson0be73282010-12-06 14:36:27 +00003068 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003069 ret = i915_gem_object_sync(obj, pipelined);
3070 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003071 return ret;
3072 }
3073
Eric Anholta7ef0642011-03-29 16:59:54 -07003074 /* The display engine is not coherent with the LLC cache on gen6. As
3075 * a result, we make sure that the pinning that is about to occur is
3076 * done with uncached PTEs. This is lowest common denominator for all
3077 * chipsets.
3078 *
3079 * However for gen6+, we could do better by using the GFDT bit instead
3080 * of uncaching, which would allow us to flush all the LLC-cached data
3081 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3082 */
3083 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3084 if (ret)
3085 return ret;
3086
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003087 /* As the user may map the buffer once pinned in the display plane
3088 * (e.g. libkms for the bootup splash), we have to ensure that we
3089 * always use map_and_fenceable for all scanout buffers.
3090 */
3091 ret = i915_gem_object_pin(obj, alignment, true);
3092 if (ret)
3093 return ret;
3094
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003095 i915_gem_object_flush_cpu_write_domain(obj);
3096
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003097 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003098 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003099
3100 /* It should now be out of any other write domains, and we can update
3101 * the domain values for our changes.
3102 */
3103 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003104 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003105
3106 trace_i915_gem_object_change_domain(obj,
3107 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003108 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003109
3110 return 0;
3111}
3112
Chris Wilson85345512010-11-13 09:49:11 +00003113int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003114i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003115{
Chris Wilson88241782011-01-07 17:09:48 +00003116 int ret;
3117
Chris Wilsona8198ee2011-04-13 22:04:09 +01003118 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003119 return 0;
3120
Chris Wilson88241782011-01-07 17:09:48 +00003121 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003122 ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Chris Wilson88241782011-01-07 17:09:48 +00003123 if (ret)
3124 return ret;
3125 }
Chris Wilson85345512010-11-13 09:49:11 +00003126
Chris Wilsonc501ae72011-12-14 13:57:23 +01003127 ret = i915_gem_object_wait_rendering(obj);
3128 if (ret)
3129 return ret;
3130
Chris Wilsona8198ee2011-04-13 22:04:09 +01003131 /* Ensure that we invalidate the GPU's caches and TLBs. */
3132 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003133 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003134}
3135
Eric Anholte47c68e2008-11-14 13:35:19 -08003136/**
3137 * Moves a single object to the CPU read, and possibly write domain.
3138 *
3139 * This function returns when the move is complete, including waiting on
3140 * flushes to occur.
3141 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003142int
Chris Wilson919926a2010-11-12 13:42:53 +00003143i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003144{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003145 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003146 int ret;
3147
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003148 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3149 return 0;
3150
Chris Wilson88241782011-01-07 17:09:48 +00003151 ret = i915_gem_object_flush_gpu_write_domain(obj);
3152 if (ret)
3153 return ret;
3154
Chris Wilsonf8413192012-04-10 11:52:50 +01003155 if (write || obj->pending_gpu_write) {
3156 ret = i915_gem_object_wait_rendering(obj);
3157 if (ret)
3158 return ret;
3159 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003160
3161 i915_gem_object_flush_gtt_write_domain(obj);
3162
Chris Wilson05394f32010-11-08 19:18:58 +00003163 old_write_domain = obj->base.write_domain;
3164 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003165
Eric Anholte47c68e2008-11-14 13:35:19 -08003166 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003167 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003168 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003169
Chris Wilson05394f32010-11-08 19:18:58 +00003170 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003171 }
3172
3173 /* It should now be out of any other write domains, and we can update
3174 * the domain values for our changes.
3175 */
Chris Wilson05394f32010-11-08 19:18:58 +00003176 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003177
3178 /* If we're writing through the CPU, then the GPU read domains will
3179 * need to be invalidated at next use.
3180 */
3181 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003182 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3183 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003184 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003185
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003186 trace_i915_gem_object_change_domain(obj,
3187 old_read_domains,
3188 old_write_domain);
3189
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003190 return 0;
3191}
3192
Eric Anholt673a3942008-07-30 12:06:12 -07003193/* Throttle our rendering by waiting until the ring has completed our requests
3194 * emitted over 20 msec ago.
3195 *
Eric Anholtb9624422009-06-03 07:27:35 +00003196 * Note that if we were to use the current jiffies each time around the loop,
3197 * we wouldn't escape the function with any frames outstanding if the time to
3198 * render a frame was over 20ms.
3199 *
Eric Anholt673a3942008-07-30 12:06:12 -07003200 * This should get us reasonable parallelism between CPU and GPU but also
3201 * relatively low latency when blocking on a particular request to finish.
3202 */
3203static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003204i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003205{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003206 struct drm_i915_private *dev_priv = dev->dev_private;
3207 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003208 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003209 struct drm_i915_gem_request *request;
3210 struct intel_ring_buffer *ring = NULL;
3211 u32 seqno = 0;
3212 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003213
Chris Wilsone110e8d2011-01-26 15:39:14 +00003214 if (atomic_read(&dev_priv->mm.wedged))
3215 return -EIO;
3216
Chris Wilson1c255952010-09-26 11:03:27 +01003217 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003218 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003219 if (time_after_eq(request->emitted_jiffies, recent_enough))
3220 break;
3221
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003222 ring = request->ring;
3223 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003224 }
Chris Wilson1c255952010-09-26 11:03:27 +01003225 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003226
3227 if (seqno == 0)
3228 return 0;
3229
Ben Widawsky5c81fe852012-05-24 15:03:08 -07003230 ret = __wait_seqno(ring, seqno, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003231 if (ret == 0)
3232 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003233
Eric Anholt673a3942008-07-30 12:06:12 -07003234 return ret;
3235}
3236
Eric Anholt673a3942008-07-30 12:06:12 -07003237int
Chris Wilson05394f32010-11-08 19:18:58 +00003238i915_gem_object_pin(struct drm_i915_gem_object *obj,
3239 uint32_t alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003240 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07003241{
Eric Anholt673a3942008-07-30 12:06:12 -07003242 int ret;
3243
Chris Wilson7e81a422012-09-15 09:41:57 +01003244 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3245 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003246
Chris Wilson05394f32010-11-08 19:18:58 +00003247 if (obj->gtt_space != NULL) {
3248 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3249 (map_and_fenceable && !obj->map_and_fenceable)) {
3250 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003251 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003252 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3253 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003254 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003255 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003256 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003257 ret = i915_gem_object_unbind(obj);
3258 if (ret)
3259 return ret;
3260 }
3261 }
3262
Chris Wilson05394f32010-11-08 19:18:58 +00003263 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003264 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003265 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01003266 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003267 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003268 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003269
Daniel Vetter74898d72012-02-15 23:50:22 +01003270 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3271 i915_gem_gtt_bind_object(obj, obj->cache_level);
3272
Chris Wilson1b502472012-04-24 15:47:30 +01003273 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003274 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003275
3276 return 0;
3277}
3278
3279void
Chris Wilson05394f32010-11-08 19:18:58 +00003280i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003281{
Chris Wilson05394f32010-11-08 19:18:58 +00003282 BUG_ON(obj->pin_count == 0);
3283 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003284
Chris Wilson1b502472012-04-24 15:47:30 +01003285 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003286 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003287}
3288
3289int
3290i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003291 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003292{
3293 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003294 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003295 int ret;
3296
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003297 ret = i915_mutex_lock_interruptible(dev);
3298 if (ret)
3299 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003300
Chris Wilson05394f32010-11-08 19:18:58 +00003301 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003302 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003303 ret = -ENOENT;
3304 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003305 }
Eric Anholt673a3942008-07-30 12:06:12 -07003306
Chris Wilson05394f32010-11-08 19:18:58 +00003307 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003308 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003309 ret = -EINVAL;
3310 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003311 }
3312
Chris Wilson05394f32010-11-08 19:18:58 +00003313 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003314 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3315 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003316 ret = -EINVAL;
3317 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003318 }
3319
Chris Wilson05394f32010-11-08 19:18:58 +00003320 obj->user_pin_count++;
3321 obj->pin_filp = file;
3322 if (obj->user_pin_count == 1) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003323 ret = i915_gem_object_pin(obj, args->alignment, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003324 if (ret)
3325 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003326 }
3327
3328 /* XXX - flush the CPU caches for pinned objects
3329 * as the X server doesn't manage domains yet
3330 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003331 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003332 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003333out:
Chris Wilson05394f32010-11-08 19:18:58 +00003334 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003335unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003336 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003337 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003338}
3339
3340int
3341i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003342 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003343{
3344 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003345 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003346 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003347
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003348 ret = i915_mutex_lock_interruptible(dev);
3349 if (ret)
3350 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003351
Chris Wilson05394f32010-11-08 19:18:58 +00003352 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003353 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003354 ret = -ENOENT;
3355 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003356 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003357
Chris Wilson05394f32010-11-08 19:18:58 +00003358 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003359 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3360 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003361 ret = -EINVAL;
3362 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003363 }
Chris Wilson05394f32010-11-08 19:18:58 +00003364 obj->user_pin_count--;
3365 if (obj->user_pin_count == 0) {
3366 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003367 i915_gem_object_unpin(obj);
3368 }
Eric Anholt673a3942008-07-30 12:06:12 -07003369
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003370out:
Chris Wilson05394f32010-11-08 19:18:58 +00003371 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003372unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003373 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003374 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003375}
3376
3377int
3378i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003379 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003380{
3381 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003382 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003383 int ret;
3384
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003385 ret = i915_mutex_lock_interruptible(dev);
3386 if (ret)
3387 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003388
Chris Wilson05394f32010-11-08 19:18:58 +00003389 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003390 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003391 ret = -ENOENT;
3392 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003393 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003394
Chris Wilson0be555b2010-08-04 15:36:30 +01003395 /* Count all active objects as busy, even if they are currently not used
3396 * by the gpu. Users of this interface expect objects to eventually
3397 * become non-busy without any further actions, therefore emit any
3398 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003399 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003400 ret = i915_gem_object_flush_active(obj);
3401
Chris Wilson05394f32010-11-08 19:18:58 +00003402 args->busy = obj->active;
Eric Anholt673a3942008-07-30 12:06:12 -07003403
Chris Wilson05394f32010-11-08 19:18:58 +00003404 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003405unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003406 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003407 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003408}
3409
3410int
3411i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3412 struct drm_file *file_priv)
3413{
Akshay Joshi0206e352011-08-16 15:34:10 -04003414 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003415}
3416
Chris Wilson3ef94da2009-09-14 16:50:29 +01003417int
3418i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3419 struct drm_file *file_priv)
3420{
3421 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003422 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003423 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003424
3425 switch (args->madv) {
3426 case I915_MADV_DONTNEED:
3427 case I915_MADV_WILLNEED:
3428 break;
3429 default:
3430 return -EINVAL;
3431 }
3432
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003433 ret = i915_mutex_lock_interruptible(dev);
3434 if (ret)
3435 return ret;
3436
Chris Wilson05394f32010-11-08 19:18:58 +00003437 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003438 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003439 ret = -ENOENT;
3440 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003441 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003442
Chris Wilson05394f32010-11-08 19:18:58 +00003443 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003444 ret = -EINVAL;
3445 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003446 }
3447
Chris Wilson05394f32010-11-08 19:18:58 +00003448 if (obj->madv != __I915_MADV_PURGED)
3449 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003450
Chris Wilson2d7ef392009-09-20 23:13:10 +01003451 /* if the object is no longer bound, discard its backing storage */
Chris Wilson05394f32010-11-08 19:18:58 +00003452 if (i915_gem_object_is_purgeable(obj) &&
3453 obj->gtt_space == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003454 i915_gem_object_truncate(obj);
3455
Chris Wilson05394f32010-11-08 19:18:58 +00003456 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003457
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003458out:
Chris Wilson05394f32010-11-08 19:18:58 +00003459 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003460unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003461 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003462 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003463}
3464
Chris Wilson05394f32010-11-08 19:18:58 +00003465struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3466 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003467{
Chris Wilson73aa8082010-09-30 11:46:12 +01003468 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00003469 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003470 struct address_space *mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003471 u32 mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003472
3473 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3474 if (obj == NULL)
3475 return NULL;
3476
3477 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3478 kfree(obj);
3479 return NULL;
3480 }
3481
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003482 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3483 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3484 /* 965gm cannot relocate objects above 4GiB. */
3485 mask &= ~__GFP_HIGHMEM;
3486 mask |= __GFP_DMA32;
3487 }
3488
Hugh Dickins5949eac2011-06-27 16:18:18 -07003489 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003490 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003491
Chris Wilson73aa8082010-09-30 11:46:12 +01003492 i915_gem_info_add_obj(dev_priv, size);
3493
Daniel Vetterc397b902010-04-09 19:05:07 +00003494 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3495 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3496
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003497 if (HAS_LLC(dev)) {
3498 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003499 * cache) for about a 10% performance improvement
3500 * compared to uncached. Graphics requests other than
3501 * display scanout are coherent with the CPU in
3502 * accessing this cache. This means in this mode we
3503 * don't need to clflush on the CPU side, and on the
3504 * GPU side we only need to flush internal caches to
3505 * get data visible to the CPU.
3506 *
3507 * However, we maintain the display planes as UC, and so
3508 * need to rebind when first used as such.
3509 */
3510 obj->cache_level = I915_CACHE_LLC;
3511 } else
3512 obj->cache_level = I915_CACHE_NONE;
3513
Daniel Vetter62b8b212010-04-09 19:05:08 +00003514 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00003515 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01003516 INIT_LIST_HEAD(&obj->mm_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003517 INIT_LIST_HEAD(&obj->gtt_list);
Chris Wilson69dc4982010-10-19 10:36:51 +01003518 INIT_LIST_HEAD(&obj->ring_list);
Chris Wilson432e58e2010-11-25 19:32:06 +00003519 INIT_LIST_HEAD(&obj->exec_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003520 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003521 obj->madv = I915_MADV_WILLNEED;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003522 /* Avoid an unnecessary call to unbind on the first bind. */
3523 obj->map_and_fenceable = true;
Daniel Vetterc397b902010-04-09 19:05:07 +00003524
Chris Wilson05394f32010-11-08 19:18:58 +00003525 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003526}
3527
Eric Anholt673a3942008-07-30 12:06:12 -07003528int i915_gem_init_object(struct drm_gem_object *obj)
3529{
Daniel Vetterc397b902010-04-09 19:05:07 +00003530 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003531
Eric Anholt673a3942008-07-30 12:06:12 -07003532 return 0;
3533}
3534
Chris Wilson1488fc02012-04-24 15:47:31 +01003535void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003536{
Chris Wilson1488fc02012-04-24 15:47:31 +01003537 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003538 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003539 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003540
Chris Wilson26e12f892011-03-20 11:20:19 +00003541 trace_i915_gem_object_destroy(obj);
3542
Daniel Vetter1286ff72012-05-10 15:25:09 +02003543 if (gem_obj->import_attach)
3544 drm_prime_gem_destroy(gem_obj, obj->sg_table);
3545
Chris Wilson1488fc02012-04-24 15:47:31 +01003546 if (obj->phys_obj)
3547 i915_gem_detach_phys_object(dev, obj);
3548
3549 obj->pin_count = 0;
3550 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3551 bool was_interruptible;
3552
3553 was_interruptible = dev_priv->mm.interruptible;
3554 dev_priv->mm.interruptible = false;
3555
3556 WARN_ON(i915_gem_object_unbind(obj));
3557
3558 dev_priv->mm.interruptible = was_interruptible;
3559 }
3560
Chris Wilson05394f32010-11-08 19:18:58 +00003561 if (obj->base.map_list.map)
Rob Clarkb464e9a2011-08-10 08:09:08 -05003562 drm_gem_free_mmap_offset(&obj->base);
Chris Wilsonbe726152010-07-23 23:18:50 +01003563
Chris Wilson05394f32010-11-08 19:18:58 +00003564 drm_gem_object_release(&obj->base);
3565 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003566
Chris Wilson05394f32010-11-08 19:18:58 +00003567 kfree(obj->bit_17);
3568 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003569}
3570
Jesse Barnes5669fca2009-02-17 15:13:31 -08003571int
Eric Anholt673a3942008-07-30 12:06:12 -07003572i915_gem_idle(struct drm_device *dev)
3573{
3574 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003575 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003576
Keith Packard6dbe2772008-10-14 21:41:13 -07003577 mutex_lock(&dev->struct_mutex);
3578
Chris Wilson87acb0a2010-10-19 10:13:00 +01003579 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003580 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003581 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003582 }
Eric Anholt673a3942008-07-30 12:06:12 -07003583
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003584 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003585 if (ret) {
3586 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003587 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003588 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003589 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003590
Chris Wilson29105cc2010-01-07 10:39:13 +00003591 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003592 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3593 i915_gem_evict_everything(dev, false);
Chris Wilson29105cc2010-01-07 10:39:13 +00003594
Chris Wilson312817a2010-11-22 11:50:11 +00003595 i915_gem_reset_fences(dev);
3596
Chris Wilson29105cc2010-01-07 10:39:13 +00003597 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3598 * We need to replace this with a semaphore, or something.
3599 * And not confound mm.suspended!
3600 */
3601 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003602 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003603
3604 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003605 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003606
Keith Packard6dbe2772008-10-14 21:41:13 -07003607 mutex_unlock(&dev->struct_mutex);
3608
Chris Wilson29105cc2010-01-07 10:39:13 +00003609 /* Cancel the retire work handler, which should be idle now. */
3610 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3611
Eric Anholt673a3942008-07-30 12:06:12 -07003612 return 0;
3613}
3614
Ben Widawskyb9524a12012-05-25 16:56:24 -07003615void i915_gem_l3_remap(struct drm_device *dev)
3616{
3617 drm_i915_private_t *dev_priv = dev->dev_private;
3618 u32 misccpctl;
3619 int i;
3620
3621 if (!IS_IVYBRIDGE(dev))
3622 return;
3623
3624 if (!dev_priv->mm.l3_remap_info)
3625 return;
3626
3627 misccpctl = I915_READ(GEN7_MISCCPCTL);
3628 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3629 POSTING_READ(GEN7_MISCCPCTL);
3630
3631 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3632 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
3633 if (remap && remap != dev_priv->mm.l3_remap_info[i/4])
3634 DRM_DEBUG("0x%x was already programmed to %x\n",
3635 GEN7_L3LOG_BASE + i, remap);
3636 if (remap && !dev_priv->mm.l3_remap_info[i/4])
3637 DRM_DEBUG_DRIVER("Clearing remapped register\n");
3638 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->mm.l3_remap_info[i/4]);
3639 }
3640
3641 /* Make sure all the writes land before disabling dop clock gating */
3642 POSTING_READ(GEN7_L3LOG_BASE);
3643
3644 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3645}
3646
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003647void i915_gem_init_swizzling(struct drm_device *dev)
3648{
3649 drm_i915_private_t *dev_priv = dev->dev_private;
3650
Daniel Vetter11782b02012-01-31 16:47:55 +01003651 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003652 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3653 return;
3654
3655 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3656 DISP_TILE_SURFACE_SWIZZLING);
3657
Daniel Vetter11782b02012-01-31 16:47:55 +01003658 if (IS_GEN5(dev))
3659 return;
3660
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003661 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3662 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003663 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003664 else
Daniel Vetter6b26c862012-04-24 14:04:12 +02003665 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003666}
Daniel Vettere21af882012-02-09 20:53:27 +01003667
3668void i915_gem_init_ppgtt(struct drm_device *dev)
3669{
3670 drm_i915_private_t *dev_priv = dev->dev_private;
3671 uint32_t pd_offset;
3672 struct intel_ring_buffer *ring;
Daniel Vetter55a254a2012-03-22 00:14:43 +01003673 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
3674 uint32_t __iomem *pd_addr;
3675 uint32_t pd_entry;
Daniel Vettere21af882012-02-09 20:53:27 +01003676 int i;
3677
3678 if (!dev_priv->mm.aliasing_ppgtt)
3679 return;
3680
Daniel Vetter55a254a2012-03-22 00:14:43 +01003681
3682 pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
3683 for (i = 0; i < ppgtt->num_pd_entries; i++) {
3684 dma_addr_t pt_addr;
3685
3686 if (dev_priv->mm.gtt->needs_dmar)
3687 pt_addr = ppgtt->pt_dma_addr[i];
3688 else
3689 pt_addr = page_to_phys(ppgtt->pt_pages[i]);
3690
3691 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
3692 pd_entry |= GEN6_PDE_VALID;
3693
3694 writel(pd_entry, pd_addr + i);
3695 }
3696 readl(pd_addr);
3697
3698 pd_offset = ppgtt->pd_offset;
Daniel Vettere21af882012-02-09 20:53:27 +01003699 pd_offset /= 64; /* in cachelines, */
3700 pd_offset <<= 16;
3701
3702 if (INTEL_INFO(dev)->gen == 6) {
Daniel Vetter48ecfa12012-04-11 20:42:40 +02003703 uint32_t ecochk, gab_ctl, ecobits;
3704
3705 ecobits = I915_READ(GAC_ECO_BITS);
3706 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
Daniel Vetterbe901a52012-04-11 20:42:39 +02003707
3708 gab_ctl = I915_READ(GAB_CTL);
3709 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
3710
3711 ecochk = I915_READ(GAM_ECOCHK);
Daniel Vettere21af882012-02-09 20:53:27 +01003712 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
3713 ECOCHK_PPGTT_CACHE64B);
Daniel Vetter6b26c862012-04-24 14:04:12 +02003714 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003715 } else if (INTEL_INFO(dev)->gen >= 7) {
3716 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
3717 /* GFX_MODE is per-ring on gen7+ */
3718 }
3719
Chris Wilsonb4519512012-05-11 14:29:30 +01003720 for_each_ring(ring, dev_priv, i) {
Daniel Vettere21af882012-02-09 20:53:27 +01003721 if (INTEL_INFO(dev)->gen >= 7)
3722 I915_WRITE(RING_MODE_GEN7(ring),
Daniel Vetter6b26c862012-04-24 14:04:12 +02003723 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003724
3725 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
3726 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
3727 }
3728}
3729
Chris Wilson67b1b572012-07-05 23:49:40 +01003730static bool
3731intel_enable_blt(struct drm_device *dev)
3732{
3733 if (!HAS_BLT(dev))
3734 return false;
3735
3736 /* The blitter was dysfunctional on early prototypes */
3737 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3738 DRM_INFO("BLT not supported on this pre-production hardware;"
3739 " graphics performance will be degraded.\n");
3740 return false;
3741 }
3742
3743 return true;
3744}
3745
Eric Anholt673a3942008-07-30 12:06:12 -07003746int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003747i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003748{
3749 drm_i915_private_t *dev_priv = dev->dev_private;
3750 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003751
Daniel Vetter8ecd1a62012-06-07 15:56:03 +02003752 if (!intel_enable_gtt())
3753 return -EIO;
3754
Ben Widawskyb9524a12012-05-25 16:56:24 -07003755 i915_gem_l3_remap(dev);
3756
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003757 i915_gem_init_swizzling(dev);
3758
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003759 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003760 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003761 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003762
3763 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003764 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003765 if (ret)
3766 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003767 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003768
Chris Wilson67b1b572012-07-05 23:49:40 +01003769 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003770 ret = intel_init_blt_ring_buffer(dev);
3771 if (ret)
3772 goto cleanup_bsd_ring;
3773 }
3774
Chris Wilson6f392d5482010-08-07 11:01:22 +01003775 dev_priv->next_seqno = 1;
3776
Ben Widawsky254f9652012-06-04 14:42:42 -07003777 /*
3778 * XXX: There was some w/a described somewhere suggesting loading
3779 * contexts before PPGTT.
3780 */
3781 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +01003782 i915_gem_init_ppgtt(dev);
3783
Chris Wilson68f95ba2010-05-27 13:18:22 +01003784 return 0;
3785
Chris Wilson549f7362010-10-19 11:19:32 +01003786cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003787 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003788cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003789 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003790 return ret;
3791}
3792
Chris Wilson1070a422012-04-24 15:47:41 +01003793static bool
3794intel_enable_ppgtt(struct drm_device *dev)
3795{
3796 if (i915_enable_ppgtt >= 0)
3797 return i915_enable_ppgtt;
3798
3799#ifdef CONFIG_INTEL_IOMMU
3800 /* Disable ppgtt on SNB if VT-d is on. */
3801 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
3802 return false;
3803#endif
3804
3805 return true;
3806}
3807
3808int i915_gem_init(struct drm_device *dev)
3809{
3810 struct drm_i915_private *dev_priv = dev->dev_private;
3811 unsigned long gtt_size, mappable_size;
3812 int ret;
3813
3814 gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
3815 mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
3816
3817 mutex_lock(&dev->struct_mutex);
3818 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
3819 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
3820 * aperture accordingly when using aliasing ppgtt. */
3821 gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
3822
3823 i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
3824
3825 ret = i915_gem_init_aliasing_ppgtt(dev);
3826 if (ret) {
3827 mutex_unlock(&dev->struct_mutex);
3828 return ret;
3829 }
3830 } else {
3831 /* Let GEM Manage all of the aperture.
3832 *
3833 * However, leave one page at the end still bound to the scratch
3834 * page. There are a number of places where the hardware
3835 * apparently prefetches past the end of the object, and we've
3836 * seen multiple hangs with the GPU head pointer stuck in a
3837 * batchbuffer bound at the last page of the aperture. One page
3838 * should be enough to keep any prefetching inside of the
3839 * aperture.
3840 */
3841 i915_gem_init_global_gtt(dev, 0, mappable_size,
3842 gtt_size);
3843 }
3844
3845 ret = i915_gem_init_hw(dev);
3846 mutex_unlock(&dev->struct_mutex);
3847 if (ret) {
3848 i915_gem_cleanup_aliasing_ppgtt(dev);
3849 return ret;
3850 }
3851
Daniel Vetter53ca26c2012-04-26 23:28:03 +02003852 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
3853 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3854 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01003855 return 0;
3856}
3857
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003858void
3859i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3860{
3861 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01003862 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003863 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003864
Chris Wilsonb4519512012-05-11 14:29:30 +01003865 for_each_ring(ring, dev_priv, i)
3866 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003867}
3868
3869int
Eric Anholt673a3942008-07-30 12:06:12 -07003870i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3871 struct drm_file *file_priv)
3872{
3873 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01003874 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003875
Jesse Barnes79e53942008-11-07 14:24:08 -08003876 if (drm_core_check_feature(dev, DRIVER_MODESET))
3877 return 0;
3878
Ben Gamariba1234d2009-09-14 17:48:47 -04003879 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003880 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04003881 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003882 }
3883
Eric Anholt673a3942008-07-30 12:06:12 -07003884 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003885 dev_priv->mm.suspended = 0;
3886
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003887 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003888 if (ret != 0) {
3889 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003890 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003891 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003892
Chris Wilson69dc4982010-10-19 10:36:51 +01003893 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003894 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
3895 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003896 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003897
Chris Wilson5f353082010-06-07 14:03:03 +01003898 ret = drm_irq_install(dev);
3899 if (ret)
3900 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003901
Eric Anholt673a3942008-07-30 12:06:12 -07003902 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01003903
3904cleanup_ringbuffer:
3905 mutex_lock(&dev->struct_mutex);
3906 i915_gem_cleanup_ringbuffer(dev);
3907 dev_priv->mm.suspended = 1;
3908 mutex_unlock(&dev->struct_mutex);
3909
3910 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003911}
3912
3913int
3914i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
3915 struct drm_file *file_priv)
3916{
Jesse Barnes79e53942008-11-07 14:24:08 -08003917 if (drm_core_check_feature(dev, DRIVER_MODESET))
3918 return 0;
3919
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003920 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07003921 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003922}
3923
3924void
3925i915_gem_lastclose(struct drm_device *dev)
3926{
3927 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003928
Eric Anholte806b492009-01-22 09:56:58 -08003929 if (drm_core_check_feature(dev, DRIVER_MODESET))
3930 return;
3931
Keith Packard6dbe2772008-10-14 21:41:13 -07003932 ret = i915_gem_idle(dev);
3933 if (ret)
3934 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07003935}
3936
Chris Wilson64193402010-10-24 12:38:05 +01003937static void
3938init_ring_lists(struct intel_ring_buffer *ring)
3939{
3940 INIT_LIST_HEAD(&ring->active_list);
3941 INIT_LIST_HEAD(&ring->request_list);
3942 INIT_LIST_HEAD(&ring->gpu_write_list);
3943}
3944
Eric Anholt673a3942008-07-30 12:06:12 -07003945void
3946i915_gem_load(struct drm_device *dev)
3947{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003948 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07003949 drm_i915_private_t *dev_priv = dev->dev_private;
3950
Chris Wilson69dc4982010-10-19 10:36:51 +01003951 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003952 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
3953 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07003954 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003955 INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003956 for (i = 0; i < I915_NUM_RINGS; i++)
3957 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02003958 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02003959 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003960 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
3961 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003962 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01003963
Dave Airlie94400122010-07-20 13:15:31 +10003964 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
3965 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02003966 I915_WRITE(MI_ARB_STATE,
3967 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10003968 }
3969
Chris Wilson72bfa192010-12-19 11:42:05 +00003970 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
3971
Jesse Barnesde151cf2008-11-12 10:03:55 -08003972 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08003973 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3974 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003975
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003976 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08003977 dev_priv->num_fence_regs = 16;
3978 else
3979 dev_priv->num_fence_regs = 8;
3980
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003981 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01003982 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07003983
Eric Anholt673a3942008-07-30 12:06:12 -07003984 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003985 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01003986
Chris Wilsonce453d82011-02-21 14:43:56 +00003987 dev_priv->mm.interruptible = true;
3988
Chris Wilson17250b72010-10-28 12:51:39 +01003989 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
3990 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
3991 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07003992}
Dave Airlie71acb5e2008-12-30 20:31:46 +10003993
3994/*
3995 * Create a physically contiguous memory object for this object
3996 * e.g. for cursor + overlay regs
3997 */
Chris Wilson995b6762010-08-20 13:23:26 +01003998static int i915_gem_init_phys_object(struct drm_device *dev,
3999 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004000{
4001 drm_i915_private_t *dev_priv = dev->dev_private;
4002 struct drm_i915_gem_phys_object *phys_obj;
4003 int ret;
4004
4005 if (dev_priv->mm.phys_objs[id - 1] || !size)
4006 return 0;
4007
Eric Anholt9a298b22009-03-24 12:23:04 -07004008 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004009 if (!phys_obj)
4010 return -ENOMEM;
4011
4012 phys_obj->id = id;
4013
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004014 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004015 if (!phys_obj->handle) {
4016 ret = -ENOMEM;
4017 goto kfree_obj;
4018 }
4019#ifdef CONFIG_X86
4020 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4021#endif
4022
4023 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4024
4025 return 0;
4026kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004027 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004028 return ret;
4029}
4030
Chris Wilson995b6762010-08-20 13:23:26 +01004031static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004032{
4033 drm_i915_private_t *dev_priv = dev->dev_private;
4034 struct drm_i915_gem_phys_object *phys_obj;
4035
4036 if (!dev_priv->mm.phys_objs[id - 1])
4037 return;
4038
4039 phys_obj = dev_priv->mm.phys_objs[id - 1];
4040 if (phys_obj->cur_obj) {
4041 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4042 }
4043
4044#ifdef CONFIG_X86
4045 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4046#endif
4047 drm_pci_free(dev, phys_obj->handle);
4048 kfree(phys_obj);
4049 dev_priv->mm.phys_objs[id - 1] = NULL;
4050}
4051
4052void i915_gem_free_all_phys_object(struct drm_device *dev)
4053{
4054 int i;
4055
Dave Airlie260883c2009-01-22 17:58:49 +10004056 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004057 i915_gem_free_phys_object(dev, i);
4058}
4059
4060void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004061 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004062{
Chris Wilson05394f32010-11-08 19:18:58 +00004063 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004064 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004065 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004066 int page_count;
4067
Chris Wilson05394f32010-11-08 19:18:58 +00004068 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004069 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004070 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004071
Chris Wilson05394f32010-11-08 19:18:58 +00004072 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004073 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004074 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004075 if (!IS_ERR(page)) {
4076 char *dst = kmap_atomic(page);
4077 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4078 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004079
Chris Wilsone5281cc2010-10-28 13:45:36 +01004080 drm_clflush_pages(&page, 1);
4081
4082 set_page_dirty(page);
4083 mark_page_accessed(page);
4084 page_cache_release(page);
4085 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004086 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01004087 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01004088
Chris Wilson05394f32010-11-08 19:18:58 +00004089 obj->phys_obj->cur_obj = NULL;
4090 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004091}
4092
4093int
4094i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004095 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004096 int id,
4097 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004098{
Chris Wilson05394f32010-11-08 19:18:58 +00004099 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004100 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004101 int ret = 0;
4102 int page_count;
4103 int i;
4104
4105 if (id > I915_MAX_PHYS_OBJECT)
4106 return -EINVAL;
4107
Chris Wilson05394f32010-11-08 19:18:58 +00004108 if (obj->phys_obj) {
4109 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004110 return 0;
4111 i915_gem_detach_phys_object(dev, obj);
4112 }
4113
Dave Airlie71acb5e2008-12-30 20:31:46 +10004114 /* create a new object */
4115 if (!dev_priv->mm.phys_objs[id - 1]) {
4116 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004117 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004118 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004119 DRM_ERROR("failed to init phys object %d size: %zu\n",
4120 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004121 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004122 }
4123 }
4124
4125 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004126 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4127 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004128
Chris Wilson05394f32010-11-08 19:18:58 +00004129 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004130
4131 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004132 struct page *page;
4133 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004134
Hugh Dickins5949eac2011-06-27 16:18:18 -07004135 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004136 if (IS_ERR(page))
4137 return PTR_ERR(page);
4138
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004139 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004140 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004141 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004142 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004143
4144 mark_page_accessed(page);
4145 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004146 }
4147
4148 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004149}
4150
4151static int
Chris Wilson05394f32010-11-08 19:18:58 +00004152i915_gem_phys_pwrite(struct drm_device *dev,
4153 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004154 struct drm_i915_gem_pwrite *args,
4155 struct drm_file *file_priv)
4156{
Chris Wilson05394f32010-11-08 19:18:58 +00004157 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004158 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004159
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004160 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4161 unsigned long unwritten;
4162
4163 /* The physical object once assigned is fixed for the lifetime
4164 * of the obj, so we can safely drop the lock and continue
4165 * to access vaddr.
4166 */
4167 mutex_unlock(&dev->struct_mutex);
4168 unwritten = copy_from_user(vaddr, user_data, args->size);
4169 mutex_lock(&dev->struct_mutex);
4170 if (unwritten)
4171 return -EFAULT;
4172 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004173
Daniel Vetter40ce6572010-11-05 18:12:18 +01004174 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10004175 return 0;
4176}
Eric Anholtb9624422009-06-03 07:27:35 +00004177
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004178void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004179{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004180 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004181
4182 /* Clean up our request list when the client is going away, so that
4183 * later retire_requests won't dereference our soon-to-be-gone
4184 * file_priv.
4185 */
Chris Wilson1c255952010-09-26 11:03:27 +01004186 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004187 while (!list_empty(&file_priv->mm.request_list)) {
4188 struct drm_i915_gem_request *request;
4189
4190 request = list_first_entry(&file_priv->mm.request_list,
4191 struct drm_i915_gem_request,
4192 client_list);
4193 list_del(&request->client_list);
4194 request->file_priv = NULL;
4195 }
Chris Wilson1c255952010-09-26 11:03:27 +01004196 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004197}
Chris Wilson31169712009-09-14 16:50:28 +01004198
Chris Wilson31169712009-09-14 16:50:28 +01004199static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004200i915_gpu_is_active(struct drm_device *dev)
4201{
4202 drm_i915_private_t *dev_priv = dev->dev_private;
4203 int lists_empty;
4204
Chris Wilson1637ef42010-04-20 17:10:35 +01004205 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson17250b72010-10-28 12:51:39 +01004206 list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004207
4208 return !lists_empty;
4209}
4210
4211static int
Ying Han1495f232011-05-24 17:12:27 -07004212i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004213{
Chris Wilson17250b72010-10-28 12:51:39 +01004214 struct drm_i915_private *dev_priv =
4215 container_of(shrinker,
4216 struct drm_i915_private,
4217 mm.inactive_shrinker);
4218 struct drm_device *dev = dev_priv->dev;
4219 struct drm_i915_gem_object *obj, *next;
Ying Han1495f232011-05-24 17:12:27 -07004220 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01004221 int cnt;
4222
4223 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01004224 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01004225
4226 /* "fast-path" to count number of available objects */
4227 if (nr_to_scan == 0) {
Chris Wilson17250b72010-10-28 12:51:39 +01004228 cnt = 0;
4229 list_for_each_entry(obj,
4230 &dev_priv->mm.inactive_list,
4231 mm_list)
4232 cnt++;
4233 mutex_unlock(&dev->struct_mutex);
4234 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004235 }
4236
Chris Wilson1637ef42010-04-20 17:10:35 +01004237rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004238 /* first scan for clean buffers */
Chris Wilson17250b72010-10-28 12:51:39 +01004239 i915_gem_retire_requests(dev);
Chris Wilson31169712009-09-14 16:50:28 +01004240
Chris Wilson17250b72010-10-28 12:51:39 +01004241 list_for_each_entry_safe(obj, next,
4242 &dev_priv->mm.inactive_list,
4243 mm_list) {
4244 if (i915_gem_object_is_purgeable(obj)) {
Chris Wilson20217462010-11-23 15:26:33 +00004245 if (i915_gem_object_unbind(obj) == 0 &&
4246 --nr_to_scan == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004247 break;
Chris Wilson31169712009-09-14 16:50:28 +01004248 }
Chris Wilson31169712009-09-14 16:50:28 +01004249 }
4250
4251 /* second pass, evict/count anything still on the inactive list */
Chris Wilson17250b72010-10-28 12:51:39 +01004252 cnt = 0;
4253 list_for_each_entry_safe(obj, next,
4254 &dev_priv->mm.inactive_list,
4255 mm_list) {
Chris Wilson20217462010-11-23 15:26:33 +00004256 if (nr_to_scan &&
4257 i915_gem_object_unbind(obj) == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004258 nr_to_scan--;
Chris Wilson20217462010-11-23 15:26:33 +00004259 else
Chris Wilson17250b72010-10-28 12:51:39 +01004260 cnt++;
Chris Wilson31169712009-09-14 16:50:28 +01004261 }
4262
Chris Wilson17250b72010-10-28 12:51:39 +01004263 if (nr_to_scan && i915_gpu_is_active(dev)) {
Chris Wilson1637ef42010-04-20 17:10:35 +01004264 /*
4265 * We are desperate for pages, so as a last resort, wait
4266 * for the GPU to finish and discard whatever we can.
4267 * This has a dramatic impact to reduce the number of
4268 * OOM-killer events whilst running the GPU aggressively.
4269 */
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004270 if (i915_gpu_idle(dev) == 0)
Chris Wilson1637ef42010-04-20 17:10:35 +01004271 goto rescan;
4272 }
Chris Wilson17250b72010-10-28 12:51:39 +01004273 mutex_unlock(&dev->struct_mutex);
4274 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004275}