blob: aae73141d63a4d9e64bc5a78ac63bec70c607448 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020098
99/*
100 * Copy from radeon_drv.h so we don't have to include both and have conflicting
101 * symbol;
102 */
Jerome Glissebb635562012-05-09 15:34:46 +0200103#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
104#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100105/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200106#define RADEON_IB_POOL_SIZE 16
107#define RADEON_DEBUGFS_MAX_COMPONENTS 32
108#define RADEONFB_CONN_LIMIT 4
109#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110
Alex Deucher1b370782011-11-17 20:13:28 -0500111/* max number of rings */
Alex Deucherf60cbd12012-12-04 15:27:33 -0500112#define RADEON_NUM_RINGS 5
Jerome Glissebb635562012-05-09 15:34:46 +0200113
114/* fence seq are set to this number when signaled */
115#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500116
117/* internal ring indices */
118/* r1xx+ has gfx CP ring */
Jerome Glissebb635562012-05-09 15:34:46 +0200119#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500120
121/* cayman has 2 compute CP rings */
Jerome Glissebb635562012-05-09 15:34:46 +0200122#define CAYMAN_RING_TYPE_CP1_INDEX 1
123#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500124
Alex Deucher4d756582012-09-27 15:08:35 -0400125/* R600+ has an async dma ring */
126#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500127/* cayman add a second async dma ring */
128#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400129
Jerome Glisse721604a2012-01-05 22:11:05 -0500130/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200131#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200132#define RADEON_VA_RESERVED_SIZE (8 << 20)
133#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500134
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200135/*
136 * Errata workarounds.
137 */
138enum radeon_pll_errata {
139 CHIP_ERRATA_R300_CG = 0x00000001,
140 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
141 CHIP_ERRATA_PLL_DELAY = 0x00000004
142};
143
144
145struct radeon_device;
146
147
148/*
149 * BIOS.
150 */
151bool radeon_get_bios(struct radeon_device *rdev);
152
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500153/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000154 * Dummy page
155 */
156struct radeon_dummy_page {
157 struct page *page;
158 dma_addr_t addr;
159};
160int radeon_dummy_page_init(struct radeon_device *rdev);
161void radeon_dummy_page_fini(struct radeon_device *rdev);
162
163
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200164/*
165 * Clocks
166 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200167struct radeon_clock {
168 struct radeon_pll p1pll;
169 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500170 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200171 struct radeon_pll spll;
172 struct radeon_pll mpll;
173 /* 10 Khz units */
174 uint32_t default_mclk;
175 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500176 uint32_t default_dispclk;
177 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400178 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200179};
180
Rafał Miłecki74338742009-11-03 00:53:02 +0100181/*
182 * Power management
183 */
184int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500185void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100186void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400187void radeon_pm_suspend(struct radeon_device *rdev);
188void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500189void radeon_combios_get_power_modes(struct radeon_device *rdev);
190void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400191void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherf8920342010-06-30 12:02:03 -0400192void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500193extern int rv6xx_get_temp(struct radeon_device *rdev);
194extern int rv770_get_temp(struct radeon_device *rdev);
195extern int evergreen_get_temp(struct radeon_device *rdev);
196extern int sumo_get_temp(struct radeon_device *rdev);
Alex Deucher1bd47d22012-03-20 17:18:10 -0400197extern int si_get_temp(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500198extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
199 unsigned *bankh, unsigned *mtaspect,
200 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000201
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202/*
203 * Fences.
204 */
205struct radeon_fence_driver {
206 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000207 uint64_t gpu_addr;
208 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200209 /* sync_seq is protected by ring emission lock */
210 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200211 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200212 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100213 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200214};
215
216struct radeon_fence {
217 struct radeon_device *rdev;
218 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200219 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200220 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400221 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200222 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200223};
224
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000225int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
226int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500228void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200229int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400230void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231bool radeon_fence_signaled(struct radeon_fence *fence);
232int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200233int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Christian König7ecc45e2012-06-29 11:33:12 +0200234void radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200235int radeon_fence_wait_any(struct radeon_device *rdev,
236 struct radeon_fence **fences,
237 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200238struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
239void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200240unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200241bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
242void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
243static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
244 struct radeon_fence *b)
245{
246 if (!a) {
247 return b;
248 }
249
250 if (!b) {
251 return a;
252 }
253
254 BUG_ON(a->ring != b->ring);
255
256 if (a->seq > b->seq) {
257 return a;
258 } else {
259 return b;
260 }
261}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200262
Christian Königee60e292012-08-09 16:21:08 +0200263static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
264 struct radeon_fence *b)
265{
266 if (!a) {
267 return false;
268 }
269
270 if (!b) {
271 return true;
272 }
273
274 BUG_ON(a->ring != b->ring);
275
276 return a->seq < b->seq;
277}
278
Dave Airliee024e112009-06-24 09:48:08 +1000279/*
280 * Tiling registers
281 */
282struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100283 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000284};
285
286#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200287
288/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100289 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200290 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100291struct radeon_mman {
292 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000293 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100294 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100295 bool mem_global_referenced;
296 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100297};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200298
Jerome Glisse721604a2012-01-05 22:11:05 -0500299/* bo virtual address in a specific vm */
300struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200301 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500302 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500303 uint64_t soffset;
304 uint64_t eoffset;
305 uint32_t flags;
306 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200307 unsigned ref_count;
308
309 /* protected by vm mutex */
310 struct list_head vm_list;
311
312 /* constant after initialization */
313 struct radeon_vm *vm;
314 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500315};
316
Jerome Glisse4c788672009-11-20 14:29:23 +0100317struct radeon_bo {
318 /* Protected by gem.mutex */
319 struct list_head list;
320 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100321 u32 placements[3];
Jerome Glissed025e9e2012-11-29 10:35:41 -0500322 u32 busy_placements[3];
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100323 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100324 struct ttm_buffer_object tbo;
325 struct ttm_bo_kmap_obj kmap;
326 unsigned pin_count;
327 void *kptr;
328 u32 tiling_flags;
329 u32 pitch;
330 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500331 /* list of all virtual address to which this bo
332 * is associated to
333 */
334 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100335 /* Constant after initialization */
336 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100337 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100338
339 struct ttm_bo_kmap_obj dma_buf_vmap;
340 int vmapping_count;
Jerome Glisse4c788672009-11-20 14:29:23 +0100341};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100342#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100343
344struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000345 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100346 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200347 uint64_t gpu_offset;
348 unsigned rdomain;
349 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100350 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200351};
352
Jerome Glisseb15ba512011-11-15 11:48:34 -0500353/* sub-allocation manager, it has to be protected by another lock.
354 * By conception this is an helper for other part of the driver
355 * like the indirect buffer or semaphore, which both have their
356 * locking.
357 *
358 * Principe is simple, we keep a list of sub allocation in offset
359 * order (first entry has offset == 0, last entry has the highest
360 * offset).
361 *
362 * When allocating new object we first check if there is room at
363 * the end total_size - (last_object_offset + last_object_size) >=
364 * alloc_size. If so we allocate new object there.
365 *
366 * When there is not enough room at the end, we start waiting for
367 * each sub object until we reach object_offset+object_size >=
368 * alloc_size, this object then become the sub object we return.
369 *
370 * Alignment can't be bigger than page size.
371 *
372 * Hole are not considered for allocation to keep things simple.
373 * Assumption is that there won't be hole (all object on same
374 * alignment).
375 */
376struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200377 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500378 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200379 struct list_head *hole;
380 struct list_head flist[RADEON_NUM_RINGS];
381 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500382 unsigned size;
383 uint64_t gpu_addr;
384 void *cpu_ptr;
385 uint32_t domain;
386};
387
388struct radeon_sa_bo;
389
390/* sub-allocation buffer */
391struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200392 struct list_head olist;
393 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500394 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200395 unsigned soffset;
396 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200397 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500398};
399
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200400/*
401 * GEM objects.
402 */
403struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100404 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200405 struct list_head objects;
406};
407
408int radeon_gem_init(struct radeon_device *rdev);
409void radeon_gem_fini(struct radeon_device *rdev);
410int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100411 int alignment, int initial_domain,
412 bool discardable, bool kernel,
413 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415int radeon_mode_dumb_create(struct drm_file *file_priv,
416 struct drm_device *dev,
417 struct drm_mode_create_dumb *args);
418int radeon_mode_dumb_mmap(struct drm_file *filp,
419 struct drm_device *dev,
420 uint32_t handle, uint64_t *offset_p);
421int radeon_mode_dumb_destroy(struct drm_file *file_priv,
422 struct drm_device *dev,
423 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200424
425/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500426 * Semaphores.
427 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500428/* everything here is constant */
429struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200430 struct radeon_sa_bo *sa_bo;
431 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500432 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500433};
434
Jerome Glissec1341e52011-12-21 12:13:47 -0500435int radeon_semaphore_create(struct radeon_device *rdev,
436 struct radeon_semaphore **semaphore);
437void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
438 struct radeon_semaphore *semaphore);
439void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
440 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200441int radeon_semaphore_sync_rings(struct radeon_device *rdev,
442 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200443 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500444void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200445 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200446 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500447
448/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200449 * GART structures, functions & helpers
450 */
451struct radeon_mc;
452
Matt Turnera77f1712009-10-14 00:34:41 -0400453#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000454#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400455#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500456#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400457
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200458struct radeon_gart {
459 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400460 struct radeon_bo *robj;
461 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200462 unsigned num_gpu_pages;
463 unsigned num_cpu_pages;
464 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200465 struct page **pages;
466 dma_addr_t *pages_addr;
467 bool ready;
468};
469
470int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
471void radeon_gart_table_ram_free(struct radeon_device *rdev);
472int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
473void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400474int radeon_gart_table_vram_pin(struct radeon_device *rdev);
475void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200476int radeon_gart_init(struct radeon_device *rdev);
477void radeon_gart_fini(struct radeon_device *rdev);
478void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
479 int pages);
480int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500481 int pages, struct page **pagelist,
482 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400483void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200484
485
486/*
487 * GPU MC structures, functions & helpers
488 */
489struct radeon_mc {
490 resource_size_t aper_size;
491 resource_size_t aper_base;
492 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000493 /* for some chips with <= 32MB we need to lie
494 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000495 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000496 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000497 u64 gtt_size;
498 u64 gtt_start;
499 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000500 u64 vram_start;
501 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200502 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000503 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200504 int vram_mtrr;
505 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000506 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400507 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200508};
509
Alex Deucher06b64762010-01-05 11:27:29 -0500510bool radeon_combios_sideport_present(struct radeon_device *rdev);
511bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200512
513/*
514 * GPU scratch registers structures, functions & helpers
515 */
516struct radeon_scratch {
517 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400518 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200519 bool free[32];
520 uint32_t reg[32];
521};
522
523int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
524void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
525
526
527/*
528 * IRQS.
529 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500530
531struct radeon_unpin_work {
532 struct work_struct work;
533 struct radeon_device *rdev;
534 int crtc_id;
535 struct radeon_fence *fence;
536 struct drm_pending_vblank_event *event;
537 struct radeon_bo *old_rbo;
538 u64 new_crtc_base;
539};
540
541struct r500_irq_stat_regs {
542 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400543 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500544};
545
546struct r600_irq_stat_regs {
547 u32 disp_int;
548 u32 disp_int_cont;
549 u32 disp_int_cont2;
550 u32 d1grph_int;
551 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400552 u32 hdmi0_status;
553 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500554};
555
556struct evergreen_irq_stat_regs {
557 u32 disp_int;
558 u32 disp_int_cont;
559 u32 disp_int_cont2;
560 u32 disp_int_cont3;
561 u32 disp_int_cont4;
562 u32 disp_int_cont5;
563 u32 d1grph_int;
564 u32 d2grph_int;
565 u32 d3grph_int;
566 u32 d4grph_int;
567 u32 d5grph_int;
568 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400569 u32 afmt_status1;
570 u32 afmt_status2;
571 u32 afmt_status3;
572 u32 afmt_status4;
573 u32 afmt_status5;
574 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500575};
576
577union radeon_irq_stat_regs {
578 struct r500_irq_stat_regs r500;
579 struct r600_irq_stat_regs r600;
580 struct evergreen_irq_stat_regs evergreen;
581};
582
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400583#define RADEON_MAX_HPD_PINS 6
584#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400585#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400586
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200587struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200588 bool installed;
589 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200590 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200591 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200592 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200593 wait_queue_head_t vblank_queue;
594 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200595 bool afmt[RADEON_MAX_AFMT_BLOCKS];
596 union radeon_irq_stat_regs stat_regs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200597};
598
599int radeon_irq_kms_init(struct radeon_device *rdev);
600void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500601void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
602void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500603void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
604void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200605void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
606void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
607void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
608void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200609
610/*
Christian Könige32eb502011-10-23 12:56:27 +0200611 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200612 */
Alex Deucher74652802011-08-25 13:39:48 -0400613
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200614struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200615 struct radeon_sa_bo *sa_bo;
616 uint32_t length_dw;
617 uint64_t gpu_addr;
618 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200619 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200620 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200621 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200622 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200623 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200624 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200625};
626
Christian Könige32eb502011-10-23 12:56:27 +0200627struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100628 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200629 volatile uint32_t *ring;
630 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200631 unsigned rptr_offs;
632 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200633 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400634 u64 next_rptr_gpu_addr;
635 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200636 unsigned wptr;
637 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200638 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200639 unsigned ring_size;
640 unsigned ring_free_dw;
641 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200642 unsigned long last_activity;
643 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200644 uint64_t gpu_addr;
645 uint32_t align_mask;
646 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200647 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500648 u32 ptr_reg_shift;
649 u32 ptr_reg_mask;
650 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400651 u32 idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200652};
653
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500654/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500655 * VM
656 */
Christian Königee60e292012-08-09 16:21:08 +0200657
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200658/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200659#define RADEON_NUM_VM 16
660
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200661/* defines number of bits in page table versus page directory,
662 * a page is 4KB so we have 12 bits offset, 9 bits in the page
663 * table and the remaining 19 bits are in the page directory */
664#define RADEON_VM_BLOCK_SIZE 9
665
666/* number of entries in page table */
667#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
668
Jerome Glisse721604a2012-01-05 22:11:05 -0500669struct radeon_vm {
670 struct list_head list;
671 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200672 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200673
674 /* contains the page directory */
675 struct radeon_sa_bo *page_directory;
676 uint64_t pd_gpu_addr;
677
678 /* array of page tables, one for each page directory entry */
679 struct radeon_sa_bo **page_tables;
680
Jerome Glisse721604a2012-01-05 22:11:05 -0500681 struct mutex mutex;
682 /* last fence for cs using this vm */
683 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200684 /* last flush or NULL if we still need to flush */
685 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500686};
687
Jerome Glisse721604a2012-01-05 22:11:05 -0500688struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200689 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500690 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200691 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500692 struct radeon_sa_manager sa_manager;
693 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500694 /* number of VMIDs */
695 unsigned nvm;
696 /* vram base address for page table entry */
697 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500698 /* is vm enabled? */
699 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500700};
701
702/*
703 * file private structure
704 */
705struct radeon_fpriv {
706 struct radeon_vm vm;
707};
708
709/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500710 * R6xx+ IH ring
711 */
712struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100713 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500714 volatile uint32_t *ring;
715 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500716 unsigned ring_size;
717 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500718 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200719 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500720 bool enabled;
721};
722
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400723struct r600_blit_cp_primitives {
724 void (*set_render_target)(struct radeon_device *rdev, int format,
725 int w, int h, u64 gpu_addr);
726 void (*cp_set_surface_sync)(struct radeon_device *rdev,
727 u32 sync_type, u32 size,
728 u64 mc_addr);
729 void (*set_shaders)(struct radeon_device *rdev);
730 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
731 void (*set_tex_resource)(struct radeon_device *rdev,
732 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400733 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400734 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
735 int x2, int y2);
736 void (*draw_auto)(struct radeon_device *rdev);
737 void (*set_default_state)(struct radeon_device *rdev);
738};
739
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000740struct r600_blit {
Jerome Glisse4c788672009-11-20 14:29:23 +0100741 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400742 struct r600_blit_cp_primitives primitives;
743 int max_dim;
744 int ring_size_common;
745 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000746 u64 shader_gpu_addr;
747 u32 vs_offset, ps_offset;
748 u32 state_offset;
749 u32 state_len;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000750};
751
Alex Deucher347e7592012-03-20 17:18:21 -0400752/*
753 * SI RLC stuff
754 */
755struct si_rlc {
756 /* for power gating */
757 struct radeon_bo *save_restore_obj;
758 uint64_t save_restore_gpu_addr;
759 /* for clear state */
760 struct radeon_bo *clear_state_obj;
761 uint64_t clear_state_gpu_addr;
762};
763
Jerome Glisse69e130a2011-12-21 12:13:46 -0500764int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200765 struct radeon_ib *ib, struct radeon_vm *vm,
766 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200767void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4ef72562012-07-13 13:06:00 +0200768int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
769 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200770int radeon_ib_pool_init(struct radeon_device *rdev);
771void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200772int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200773/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400774bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
775 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200776void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
777int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
778int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
779void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
780void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200781void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200782void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
783int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200784void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200785void radeon_ring_lockup_update(struct radeon_ring *ring);
786bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200787unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
788 uint32_t **data);
789int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
790 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200791int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500792 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
793 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200794void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200795
796
Alex Deucher4d756582012-09-27 15:08:35 -0400797/* r600 async dma */
798void r600_dma_stop(struct radeon_device *rdev);
799int r600_dma_resume(struct radeon_device *rdev);
800void r600_dma_fini(struct radeon_device *rdev);
801
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500802void cayman_dma_stop(struct radeon_device *rdev);
803int cayman_dma_resume(struct radeon_device *rdev);
804void cayman_dma_fini(struct radeon_device *rdev);
805
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200806/*
807 * CS.
808 */
809struct radeon_cs_reloc {
810 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100811 struct radeon_bo *robj;
812 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200813 uint32_t handle;
814 uint32_t flags;
815};
816
817struct radeon_cs_chunk {
818 uint32_t chunk_id;
819 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500820 int kpage_idx[2];
821 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200822 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500823 void __user *user_ptr;
824 int last_copied_page;
825 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200826};
827
828struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100829 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200830 struct radeon_device *rdev;
831 struct drm_file *filp;
832 /* chunks */
833 unsigned nchunks;
834 struct radeon_cs_chunk *chunks;
835 uint64_t *chunks_array;
836 /* IB */
837 unsigned idx;
838 /* relocations */
839 unsigned nrelocs;
840 struct radeon_cs_reloc *relocs;
841 struct radeon_cs_reloc **relocs_ptr;
842 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500843 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200844 /* indices of various chunks */
845 int chunk_ib_idx;
846 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500847 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400848 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200849 struct radeon_ib ib;
850 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200851 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000852 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200853 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500854 u32 cs_flags;
855 u32 ring;
856 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200857};
858
Dave Airlie513bcb42009-09-23 16:56:27 +1000859extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700860extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000861
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200862struct radeon_cs_packet {
863 unsigned idx;
864 unsigned type;
865 unsigned reg;
866 unsigned opcode;
867 int count;
868 unsigned one_reg_wr;
869};
870
871typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
872 struct radeon_cs_packet *pkt,
873 unsigned idx, unsigned reg);
874typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
875 struct radeon_cs_packet *pkt);
876
877
878/*
879 * AGP
880 */
881int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000882void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200883void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200884void radeon_agp_fini(struct radeon_device *rdev);
885
886
887/*
888 * Writeback
889 */
890struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100891 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200892 volatile uint32_t *wb;
893 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400894 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400895 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200896};
897
Alex Deucher724c80e2010-08-27 18:25:25 -0400898#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -0400899#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -0400900#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500901#define RADEON_WB_CP1_RPTR_OFFSET 1280
902#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -0400903#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -0400904#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -0500905#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Alex Deucherd0f8a852010-09-04 05:04:34 -0400906#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400907
Jerome Glissec93bb852009-07-13 21:04:08 +0200908/**
909 * struct radeon_pm - power management datas
910 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
911 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
912 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
913 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
914 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
915 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
916 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
917 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
918 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300919 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200920 * @needed_bandwidth: current bandwidth needs
921 *
922 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300923 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200924 * Equation between gpu/memory clock and available bandwidth is hw dependent
925 * (type of memory, bus size, efficiency, ...)
926 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400927
928enum radeon_pm_method {
929 PM_METHOD_PROFILE,
930 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100931};
Alex Deucherce8f5372010-05-07 15:10:16 -0400932
933enum radeon_dynpm_state {
934 DYNPM_STATE_DISABLED,
935 DYNPM_STATE_MINIMUM,
936 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000937 DYNPM_STATE_ACTIVE,
938 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400939};
940enum radeon_dynpm_action {
941 DYNPM_ACTION_NONE,
942 DYNPM_ACTION_MINIMUM,
943 DYNPM_ACTION_DOWNCLOCK,
944 DYNPM_ACTION_UPCLOCK,
945 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100946};
Alex Deucher56278a82009-12-28 13:58:44 -0500947
948enum radeon_voltage_type {
949 VOLTAGE_NONE = 0,
950 VOLTAGE_GPIO,
951 VOLTAGE_VDDC,
952 VOLTAGE_SW
953};
954
Alex Deucher0ec0e742009-12-23 13:21:58 -0500955enum radeon_pm_state_type {
956 POWER_STATE_TYPE_DEFAULT,
957 POWER_STATE_TYPE_POWERSAVE,
958 POWER_STATE_TYPE_BATTERY,
959 POWER_STATE_TYPE_BALANCED,
960 POWER_STATE_TYPE_PERFORMANCE,
961};
962
Alex Deucherce8f5372010-05-07 15:10:16 -0400963enum radeon_pm_profile_type {
964 PM_PROFILE_DEFAULT,
965 PM_PROFILE_AUTO,
966 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400967 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400968 PM_PROFILE_HIGH,
969};
970
971#define PM_PROFILE_DEFAULT_IDX 0
972#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400973#define PM_PROFILE_MID_SH_IDX 2
974#define PM_PROFILE_HIGH_SH_IDX 3
975#define PM_PROFILE_LOW_MH_IDX 4
976#define PM_PROFILE_MID_MH_IDX 5
977#define PM_PROFILE_HIGH_MH_IDX 6
978#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400979
980struct radeon_pm_profile {
981 int dpms_off_ps_idx;
982 int dpms_on_ps_idx;
983 int dpms_off_cm_idx;
984 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500985};
986
Alex Deucher21a81222010-07-02 12:58:16 -0400987enum radeon_int_thermal_type {
988 THERMAL_TYPE_NONE,
989 THERMAL_TYPE_RV6XX,
990 THERMAL_TYPE_RV770,
991 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -0500992 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -0500993 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -0400994 THERMAL_TYPE_SI,
Alex Deucher21a81222010-07-02 12:58:16 -0400995};
996
Alex Deucher56278a82009-12-28 13:58:44 -0500997struct radeon_voltage {
998 enum radeon_voltage_type type;
999 /* gpio voltage */
1000 struct radeon_gpio_rec gpio;
1001 u32 delay; /* delay in usec from voltage drop to sclk change */
1002 bool active_high; /* voltage drop is active when bit is high */
1003 /* VDDC voltage */
1004 u8 vddc_id; /* index into vddc voltage table */
1005 u8 vddci_id; /* index into vddci voltage table */
1006 bool vddci_enabled;
1007 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001008 u16 voltage;
1009 /* evergreen+ vddci */
1010 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001011};
1012
Alex Deucherd7311172010-05-03 01:13:14 -04001013/* clock mode flags */
1014#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1015
Alex Deucher56278a82009-12-28 13:58:44 -05001016struct radeon_pm_clock_info {
1017 /* memory clock */
1018 u32 mclk;
1019 /* engine clock */
1020 u32 sclk;
1021 /* voltage info */
1022 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001023 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001024 u32 flags;
1025};
1026
Alex Deuchera48b9b42010-04-22 14:03:55 -04001027/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001028#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001029
Alex Deucher56278a82009-12-28 13:58:44 -05001030struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001031 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001032 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001033 /* number of valid clock modes in this power state */
1034 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001035 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001036 /* standardized state flags */
1037 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001038 u32 misc; /* vbios specific flags */
1039 u32 misc2; /* vbios specific flags */
1040 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001041};
1042
Rafał Miłecki27459322010-02-11 22:16:36 +00001043/*
1044 * Some modes are overclocked by very low value, accept them
1045 */
1046#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1047
Jerome Glissec93bb852009-07-13 21:04:08 +02001048struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001049 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001050 /* write locked while reprogramming mclk */
1051 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001052 u32 active_crtcs;
1053 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001054 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001055 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001056 fixed20_12 max_bandwidth;
1057 fixed20_12 igp_sideport_mclk;
1058 fixed20_12 igp_system_mclk;
1059 fixed20_12 igp_ht_link_clk;
1060 fixed20_12 igp_ht_link_width;
1061 fixed20_12 k8_bandwidth;
1062 fixed20_12 sideport_bandwidth;
1063 fixed20_12 ht_bandwidth;
1064 fixed20_12 core_bandwidth;
1065 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001066 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001067 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001068 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001069 /* number of valid power states */
1070 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001071 int current_power_state_index;
1072 int current_clock_mode_index;
1073 int requested_power_state_index;
1074 int requested_clock_mode_index;
1075 int default_power_state_index;
1076 u32 current_sclk;
1077 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001078 u16 current_vddc;
1079 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001080 u32 default_sclk;
1081 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001082 u16 default_vddc;
1083 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001084 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001085 /* selected pm method */
1086 enum radeon_pm_method pm_method;
1087 /* dynpm power management */
1088 struct delayed_work dynpm_idle_work;
1089 enum radeon_dynpm_state dynpm_state;
1090 enum radeon_dynpm_action dynpm_planned_action;
1091 unsigned long dynpm_action_timeout;
1092 bool dynpm_can_upclock;
1093 bool dynpm_can_downclock;
1094 /* profile-based power management */
1095 enum radeon_pm_profile_type profile;
1096 int profile_index;
1097 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001098 /* internal thermal controller on rv6xx+ */
1099 enum radeon_int_thermal_type int_thermal_type;
1100 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +02001101};
1102
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001103int radeon_pm_get_type_index(struct radeon_device *rdev,
1104 enum radeon_pm_state_type ps_type,
1105 int instance);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001106
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001107struct r600_audio {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001108 int channels;
1109 int rate;
1110 int bits_per_sample;
1111 u8 status_bits;
1112 u8 category_code;
1113};
1114
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001115/*
1116 * Benchmarking
1117 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001118void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001119
1120
1121/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001122 * Testing
1123 */
1124void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001125void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001126 struct radeon_ring *cpA,
1127 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001128void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001129
1130
1131/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001132 * Debugfs
1133 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001134struct radeon_debugfs {
1135 struct drm_info_list *files;
1136 unsigned num_files;
1137};
1138
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001139int radeon_debugfs_add_files(struct radeon_device *rdev,
1140 struct drm_info_list *files,
1141 unsigned nfiles);
1142int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001143
1144
1145/*
1146 * ASIC specific functions.
1147 */
1148struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001149 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001150 void (*fini)(struct radeon_device *rdev);
1151 int (*resume)(struct radeon_device *rdev);
1152 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001153 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001154 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001155 /* ioctl hw specific callback. Some hw might want to perform special
1156 * operation on specific ioctl. For instance on wait idle some hw
1157 * might want to perform and HDP flush through MMIO as it seems that
1158 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1159 * through ring.
1160 */
1161 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1162 /* check if 3D engine is idle */
1163 bool (*gui_idle)(struct radeon_device *rdev);
1164 /* wait for mc_idle */
1165 int (*mc_wait_for_idle)(struct radeon_device *rdev);
1166 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001167 struct {
1168 void (*tlb_flush)(struct radeon_device *rdev);
1169 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1170 } gart;
Christian König05b07142012-08-06 20:21:10 +02001171 struct {
1172 int (*init)(struct radeon_device *rdev);
1173 void (*fini)(struct radeon_device *rdev);
Christian König2a6f1ab2012-08-11 15:00:30 +02001174
1175 u32 pt_ring_index;
Christian Königdce34bf2012-09-17 19:36:18 +02001176 void (*set_page)(struct radeon_device *rdev, uint64_t pe,
1177 uint64_t addr, unsigned count,
1178 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001179 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001180 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001181 struct {
1182 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001183 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001184 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001185 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001186 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001187 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001188 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1189 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1190 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König312c4a82012-05-02 15:11:09 +02001191 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Alex Deucher498522b2012-10-02 14:43:38 -04001192 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
Christian König4c87bc22011-10-19 19:02:21 +02001193 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001194 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001195 struct {
1196 int (*set)(struct radeon_device *rdev);
1197 int (*process)(struct radeon_device *rdev);
1198 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001199 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001200 struct {
1201 /* display watermarks */
1202 void (*bandwidth_update)(struct radeon_device *rdev);
1203 /* get frame count */
1204 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1205 /* wait for vblank */
1206 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001207 /* set backlight level */
1208 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001209 /* get backlight level */
1210 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001211 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001212 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001213 struct {
1214 int (*blit)(struct radeon_device *rdev,
1215 uint64_t src_offset,
1216 uint64_t dst_offset,
1217 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001218 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001219 u32 blit_ring_index;
1220 int (*dma)(struct radeon_device *rdev,
1221 uint64_t src_offset,
1222 uint64_t dst_offset,
1223 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001224 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001225 u32 dma_ring_index;
1226 /* method used for bo copy */
1227 int (*copy)(struct radeon_device *rdev,
1228 uint64_t src_offset,
1229 uint64_t dst_offset,
1230 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001231 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001232 /* ring used for bo copies */
1233 u32 copy_ring_index;
1234 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001235 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001236 struct {
1237 int (*set_reg)(struct radeon_device *rdev, int reg,
1238 uint32_t tiling_flags, uint32_t pitch,
1239 uint32_t offset, uint32_t obj_size);
1240 void (*clear_reg)(struct radeon_device *rdev, int reg);
1241 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001242 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001243 struct {
1244 void (*init)(struct radeon_device *rdev);
1245 void (*fini)(struct radeon_device *rdev);
1246 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1247 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1248 } hpd;
Alex Deucherce8f5372010-05-07 15:10:16 -04001249 /* power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001250 struct {
1251 void (*misc)(struct radeon_device *rdev);
1252 void (*prepare)(struct radeon_device *rdev);
1253 void (*finish)(struct radeon_device *rdev);
1254 void (*init_profile)(struct radeon_device *rdev);
1255 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001256 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1257 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1258 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1259 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1260 int (*get_pcie_lanes)(struct radeon_device *rdev);
1261 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1262 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deuchera02fa392012-02-23 17:53:41 -05001263 } pm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001264 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001265 struct {
1266 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1267 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1268 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1269 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001270};
1271
Jerome Glisse21f9a432009-09-11 15:55:33 +02001272/*
1273 * Asic structures
1274 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001275struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001276 const unsigned *reg_safe_bm;
1277 unsigned reg_safe_bm_size;
1278 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001279};
1280
Jerome Glisse21f9a432009-09-11 15:55:33 +02001281struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001282 const unsigned *reg_safe_bm;
1283 unsigned reg_safe_bm_size;
1284 u32 resync_scratch;
1285 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001286};
1287
1288struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001289 unsigned max_pipes;
1290 unsigned max_tile_pipes;
1291 unsigned max_simds;
1292 unsigned max_backends;
1293 unsigned max_gprs;
1294 unsigned max_threads;
1295 unsigned max_stack_entries;
1296 unsigned max_hw_contexts;
1297 unsigned max_gs_threads;
1298 unsigned sx_max_export_size;
1299 unsigned sx_max_export_pos_size;
1300 unsigned sx_max_export_smx_size;
1301 unsigned sq_num_cf_insts;
1302 unsigned tiling_nbanks;
1303 unsigned tiling_npipes;
1304 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001305 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001306 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001307};
1308
1309struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001310 unsigned max_pipes;
1311 unsigned max_tile_pipes;
1312 unsigned max_simds;
1313 unsigned max_backends;
1314 unsigned max_gprs;
1315 unsigned max_threads;
1316 unsigned max_stack_entries;
1317 unsigned max_hw_contexts;
1318 unsigned max_gs_threads;
1319 unsigned sx_max_export_size;
1320 unsigned sx_max_export_pos_size;
1321 unsigned sx_max_export_smx_size;
1322 unsigned sq_num_cf_insts;
1323 unsigned sx_num_of_sets;
1324 unsigned sc_prim_fifo_size;
1325 unsigned sc_hiz_tile_fifo_size;
1326 unsigned sc_earlyz_tile_fifo_fize;
1327 unsigned tiling_nbanks;
1328 unsigned tiling_npipes;
1329 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001330 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001331 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001332};
1333
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001334struct evergreen_asic {
1335 unsigned num_ses;
1336 unsigned max_pipes;
1337 unsigned max_tile_pipes;
1338 unsigned max_simds;
1339 unsigned max_backends;
1340 unsigned max_gprs;
1341 unsigned max_threads;
1342 unsigned max_stack_entries;
1343 unsigned max_hw_contexts;
1344 unsigned max_gs_threads;
1345 unsigned sx_max_export_size;
1346 unsigned sx_max_export_pos_size;
1347 unsigned sx_max_export_smx_size;
1348 unsigned sq_num_cf_insts;
1349 unsigned sx_num_of_sets;
1350 unsigned sc_prim_fifo_size;
1351 unsigned sc_hiz_tile_fifo_size;
1352 unsigned sc_earlyz_tile_fifo_size;
1353 unsigned tiling_nbanks;
1354 unsigned tiling_npipes;
1355 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001356 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001357 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001358};
1359
Alex Deucherfecf1d02011-03-02 20:07:29 -05001360struct cayman_asic {
1361 unsigned max_shader_engines;
1362 unsigned max_pipes_per_simd;
1363 unsigned max_tile_pipes;
1364 unsigned max_simds_per_se;
1365 unsigned max_backends_per_se;
1366 unsigned max_texture_channel_caches;
1367 unsigned max_gprs;
1368 unsigned max_threads;
1369 unsigned max_gs_threads;
1370 unsigned max_stack_entries;
1371 unsigned sx_num_of_sets;
1372 unsigned sx_max_export_size;
1373 unsigned sx_max_export_pos_size;
1374 unsigned sx_max_export_smx_size;
1375 unsigned max_hw_contexts;
1376 unsigned sq_num_cf_insts;
1377 unsigned sc_prim_fifo_size;
1378 unsigned sc_hiz_tile_fifo_size;
1379 unsigned sc_earlyz_tile_fifo_size;
1380
1381 unsigned num_shader_engines;
1382 unsigned num_shader_pipes_per_simd;
1383 unsigned num_tile_pipes;
1384 unsigned num_simds_per_se;
1385 unsigned num_backends_per_se;
1386 unsigned backend_disable_mask_per_asic;
1387 unsigned backend_map;
1388 unsigned num_texture_channel_caches;
1389 unsigned mem_max_burst_length_bytes;
1390 unsigned mem_row_size_in_kb;
1391 unsigned shader_engine_tile_size;
1392 unsigned num_gpus;
1393 unsigned multi_gpu_tile_size;
1394
1395 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001396};
1397
Alex Deucher0a96d722012-03-20 17:18:11 -04001398struct si_asic {
1399 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001400 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001401 unsigned max_cu_per_sh;
1402 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001403 unsigned max_backends_per_se;
1404 unsigned max_texture_channel_caches;
1405 unsigned max_gprs;
1406 unsigned max_gs_threads;
1407 unsigned max_hw_contexts;
1408 unsigned sc_prim_fifo_size_frontend;
1409 unsigned sc_prim_fifo_size_backend;
1410 unsigned sc_hiz_tile_fifo_size;
1411 unsigned sc_earlyz_tile_fifo_size;
1412
Alex Deucher0a96d722012-03-20 17:18:11 -04001413 unsigned num_tile_pipes;
1414 unsigned num_backends_per_se;
1415 unsigned backend_disable_mask_per_asic;
1416 unsigned backend_map;
1417 unsigned num_texture_channel_caches;
1418 unsigned mem_max_burst_length_bytes;
1419 unsigned mem_row_size_in_kb;
1420 unsigned shader_engine_tile_size;
1421 unsigned num_gpus;
1422 unsigned multi_gpu_tile_size;
1423
1424 unsigned tile_config;
Alex Deucher0a96d722012-03-20 17:18:11 -04001425};
1426
Jerome Glisse068a1172009-06-17 13:28:30 +02001427union radeon_asic_config {
1428 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001429 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001430 struct r600_asic r600;
1431 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001432 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001433 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001434 struct si_asic si;
Jerome Glisse068a1172009-06-17 13:28:30 +02001435};
1436
Daniel Vetter0a10c852010-03-11 21:19:14 +00001437/*
1438 * asic initizalization from radeon_asic.c
1439 */
1440void radeon_agp_disable(struct radeon_device *rdev);
1441int radeon_asic_init(struct radeon_device *rdev);
1442
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001443
1444/*
1445 * IOCTL.
1446 */
1447int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1448 struct drm_file *filp);
1449int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1450 struct drm_file *filp);
1451int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1452 struct drm_file *file_priv);
1453int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1454 struct drm_file *file_priv);
1455int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1456 struct drm_file *file_priv);
1457int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1458 struct drm_file *file_priv);
1459int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1460 struct drm_file *filp);
1461int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1462 struct drm_file *filp);
1463int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1464 struct drm_file *filp);
1465int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1466 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001467int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1468 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001469int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001470int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1471 struct drm_file *filp);
1472int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1473 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001474
Alex Deucher16cdf042011-10-28 10:30:02 -04001475/* VRAM scratch page for HDP bug, default vram page */
1476struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001477 struct radeon_bo *robj;
1478 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001479 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001480};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001481
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001482/*
1483 * ACPI
1484 */
1485struct radeon_atif_notification_cfg {
1486 bool enabled;
1487 int command_code;
1488};
1489
1490struct radeon_atif_notifications {
1491 bool display_switch;
1492 bool expansion_mode_change;
1493 bool thermal_state;
1494 bool forced_power_state;
1495 bool system_power_state;
1496 bool display_conf_change;
1497 bool px_gfx_switch;
1498 bool brightness_change;
1499 bool dgpu_display_event;
1500};
1501
1502struct radeon_atif_functions {
1503 bool system_params;
1504 bool sbios_requests;
1505 bool select_active_disp;
1506 bool lid_state;
1507 bool get_tv_standard;
1508 bool set_tv_standard;
1509 bool get_panel_expansion_mode;
1510 bool set_panel_expansion_mode;
1511 bool temperature_change;
1512 bool graphics_device_types;
1513};
1514
1515struct radeon_atif {
1516 struct radeon_atif_notifications notifications;
1517 struct radeon_atif_functions functions;
1518 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001519 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001520};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001521
Alex Deuchere3a15922012-08-16 11:13:43 -04001522struct radeon_atcs_functions {
1523 bool get_ext_state;
1524 bool pcie_perf_req;
1525 bool pcie_dev_rdy;
1526 bool pcie_bus_width;
1527};
1528
1529struct radeon_atcs {
1530 struct radeon_atcs_functions functions;
1531};
1532
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001533/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001534 * Core structure, functions and helpers.
1535 */
1536typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1537typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1538
1539struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001540 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001541 struct drm_device *ddev;
1542 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04001543 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001544 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001545 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001546 enum radeon_family family;
1547 unsigned long flags;
1548 int usec_timeout;
1549 enum radeon_pll_errata pll_errata;
1550 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001551 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001552 int disp_priority;
1553 /* BIOS */
1554 uint8_t *bios;
1555 bool is_atom_bios;
1556 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001557 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001558 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001559 resource_size_t rmmio_base;
1560 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01001561 /* protects concurrent MM_INDEX/DATA based register access */
1562 spinlock_t mmio_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001563 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001564 radeon_rreg_t mc_rreg;
1565 radeon_wreg_t mc_wreg;
1566 radeon_rreg_t pll_rreg;
1567 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001568 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001569 radeon_rreg_t pciep_rreg;
1570 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001571 /* io port */
1572 void __iomem *rio_mem;
1573 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001574 struct radeon_clock clock;
1575 struct radeon_mc mc;
1576 struct radeon_gart gart;
1577 struct radeon_mode_info mode_info;
1578 struct radeon_scratch scratch;
1579 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001580 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02001581 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02001582 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02001583 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02001584 bool ib_pool_ready;
1585 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001586 struct radeon_irq irq;
1587 struct radeon_asic *asic;
1588 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001589 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001590 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001591 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001592 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001593 bool shutdown;
1594 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001595 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001596 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001597 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001598 const struct firmware *me_fw; /* all family ME firmware */
1599 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001600 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001601 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04001602 const struct firmware *ce_fw; /* SI CE firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001603 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001604 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001605 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001606 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher347e7592012-03-20 17:18:21 -04001607 struct si_rlc rlc;
Alex Deucherd4877cf2009-12-04 16:56:37 -05001608 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04001609 struct work_struct audio_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001610 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001611 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Rafał Miłecki3299de92012-05-14 21:25:57 +02001612 bool audio_enabled;
1613 struct r600_audio audio_status; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04001614 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001615 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001616 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001617 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001618 /* i2c buses */
1619 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001620 /* debugfs */
1621 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1622 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05001623 /* virtual memory */
1624 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02001625 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001626 /* ACPI interface */
1627 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04001628 struct radeon_atcs atcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001629};
1630
1631int radeon_device_init(struct radeon_device *rdev,
1632 struct drm_device *ddev,
1633 struct pci_dev *pdev,
1634 uint32_t flags);
1635void radeon_device_fini(struct radeon_device *rdev);
1636int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1637
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001638uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
1639 bool always_indirect);
1640void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
1641 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07001642u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1643void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001644
Jerome Glisse4c788672009-11-20 14:29:23 +01001645/*
1646 * Cast helper
1647 */
1648#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001649
1650/*
1651 * Registers read & write functions.
1652 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001653#define RREG8(reg) readb((rdev->rmmio) + (reg))
1654#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1655#define RREG16(reg) readw((rdev->rmmio) + (reg))
1656#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001657#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
1658#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
1659#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
1660#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
1661#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001662#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1663#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1664#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1665#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1666#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1667#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001668#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1669#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001670#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1671#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001672#define WREG32_P(reg, val, mask) \
1673 do { \
1674 uint32_t tmp_ = RREG32(reg); \
1675 tmp_ &= (mask); \
1676 tmp_ |= ((val) & ~(mask)); \
1677 WREG32(reg, tmp_); \
1678 } while (0)
1679#define WREG32_PLL_P(reg, val, mask) \
1680 do { \
1681 uint32_t tmp_ = RREG32_PLL(reg); \
1682 tmp_ &= (mask); \
1683 tmp_ |= ((val) & ~(mask)); \
1684 WREG32_PLL(reg, tmp_); \
1685 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001686#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04001687#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1688#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001689
Dave Airliede1b2892009-08-12 18:43:14 +10001690/*
1691 * Indirect registers accessor
1692 */
1693static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1694{
1695 uint32_t r;
1696
1697 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1698 r = RREG32(RADEON_PCIE_DATA);
1699 return r;
1700}
1701
1702static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1703{
1704 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1705 WREG32(RADEON_PCIE_DATA, (v));
1706}
1707
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001708void r100_pll_errata_after_index(struct radeon_device *rdev);
1709
1710
1711/*
1712 * ASICs helpers.
1713 */
Dave Airlieb995e432009-07-14 02:02:32 +10001714#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1715 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001716#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1717 (rdev->family == CHIP_RV200) || \
1718 (rdev->family == CHIP_RS100) || \
1719 (rdev->family == CHIP_RS200) || \
1720 (rdev->family == CHIP_RV250) || \
1721 (rdev->family == CHIP_RV280) || \
1722 (rdev->family == CHIP_RS300))
1723#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1724 (rdev->family == CHIP_RV350) || \
1725 (rdev->family == CHIP_R350) || \
1726 (rdev->family == CHIP_RV380) || \
1727 (rdev->family == CHIP_R420) || \
1728 (rdev->family == CHIP_R423) || \
1729 (rdev->family == CHIP_RV410) || \
1730 (rdev->family == CHIP_RS400) || \
1731 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001732#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1733 (rdev->ddev->pdev->device == 0x9443) || \
1734 (rdev->ddev->pdev->device == 0x944B) || \
1735 (rdev->ddev->pdev->device == 0x9506) || \
1736 (rdev->ddev->pdev->device == 0x9509) || \
1737 (rdev->ddev->pdev->device == 0x950F) || \
1738 (rdev->ddev->pdev->device == 0x689C) || \
1739 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001740#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001741#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1742 (rdev->family == CHIP_RS690) || \
1743 (rdev->family == CHIP_RS740) || \
1744 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001745#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1746#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001747#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001748#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1749 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001750#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04001751#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1752#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1753 (rdev->flags & RADEON_IS_IGP))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001754
1755/*
1756 * BIOS helpers.
1757 */
1758#define RBIOS8(i) (rdev->bios[i])
1759#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1760#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1761
1762int radeon_combios_init(struct radeon_device *rdev);
1763void radeon_combios_fini(struct radeon_device *rdev);
1764int radeon_atombios_init(struct radeon_device *rdev);
1765void radeon_atombios_fini(struct radeon_device *rdev);
1766
1767
1768/*
1769 * RING helpers.
1770 */
Andi Kleence580fa2011-10-13 16:08:47 -07001771#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02001772static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001773{
Christian Könige32eb502011-10-23 12:56:27 +02001774 ring->ring[ring->wptr++] = v;
1775 ring->wptr &= ring->ptr_mask;
1776 ring->count_dw--;
1777 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001778}
Andi Kleence580fa2011-10-13 16:08:47 -07001779#else
1780/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02001781void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07001782#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001783
1784/*
1785 * ASICs macro.
1786 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001787#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001788#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1789#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1790#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01001791#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001792#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001793#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05001794#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1795#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02001796#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
1797#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Christian Königdce34bf2012-09-17 19:36:18 +02001798#define radeon_asic_vm_set_page(rdev, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (pe), (addr), (count), (incr), (flags)))
Alex Deucherf7128122012-02-23 17:53:45 -05001799#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1800#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1801#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02001802#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05001803#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Christian König312c4a82012-05-02 15:11:09 +02001804#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
Alex Deucher498522b2012-10-02 14:43:38 -04001805#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001806#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1807#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001808#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001809#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04001810#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Christian König4c87bc22011-10-19 19:02:21 +02001811#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1812#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05001813#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1814#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1815#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1816#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1817#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1818#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05001819#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1820#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1821#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1822#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1823#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1824#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1825#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001826#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1827#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001828#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05001829#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1830#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1831#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1832#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001833#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05001834#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1835#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1836#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1837#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1838#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04001839#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
1840#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
1841#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
1842#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
1843#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001844
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001845/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001846/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001847extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001848extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001849extern int radeon_modeset_init(struct radeon_device *rdev);
1850extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001851extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001852extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001853extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001854extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001855extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001856extern void radeon_wb_fini(struct radeon_device *rdev);
1857extern int radeon_wb_init(struct radeon_device *rdev);
1858extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001859extern void radeon_surface_init(struct radeon_device *rdev);
1860extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001861extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001862extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001863extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001864extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001865extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1866extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001867extern int radeon_resume_kms(struct drm_device *dev);
1868extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001869extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001870
Daniel Vetter3574dda2011-02-18 17:59:19 +01001871/*
Jerome Glisse721604a2012-01-05 22:11:05 -05001872 * vm
1873 */
1874int radeon_vm_manager_init(struct radeon_device *rdev);
1875void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02001876void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05001877void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02001878int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02001879void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02001880struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
1881 struct radeon_vm *vm, int ring);
1882void radeon_vm_fence(struct radeon_device *rdev,
1883 struct radeon_vm *vm,
1884 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02001885uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Jerome Glisse721604a2012-01-05 22:11:05 -05001886int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1887 struct radeon_vm *vm,
1888 struct radeon_bo *bo,
1889 struct ttm_mem_reg *mem);
1890void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1891 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02001892struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
1893 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02001894struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
1895 struct radeon_vm *vm,
1896 struct radeon_bo *bo);
1897int radeon_vm_bo_set_addr(struct radeon_device *rdev,
1898 struct radeon_bo_va *bo_va,
1899 uint64_t offset,
1900 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05001901int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02001902 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05001903
Alex Deucherf122c612012-03-30 08:59:57 -04001904/* audio */
1905void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05001906
1907/*
Alex Deucher16cdf042011-10-28 10:30:02 -04001908 * R600 vram scratch functions
1909 */
1910int r600_vram_scratch_init(struct radeon_device *rdev);
1911void r600_vram_scratch_fini(struct radeon_device *rdev);
1912
1913/*
Jerome Glisse285484e2011-12-16 17:03:42 -05001914 * r600 cs checking helper
1915 */
1916unsigned r600_mip_minify(unsigned size, unsigned level);
1917bool r600_fmt_is_valid_color(u32 format);
1918bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
1919int r600_fmt_get_blocksize(u32 format);
1920int r600_fmt_get_nblocksx(u32 format, u32 w);
1921int r600_fmt_get_nblocksy(u32 format, u32 h);
1922
1923/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01001924 * r600 functions used by radeon_encoder.c
1925 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02001926struct radeon_hdmi_acr {
1927 u32 clock;
1928
1929 int n_32khz;
1930 int cts_32khz;
1931
1932 int n_44_1khz;
1933 int cts_44_1khz;
1934
1935 int n_48khz;
1936 int cts_48khz;
1937
1938};
1939
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02001940extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
1941
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001942extern void r600_hdmi_enable(struct drm_encoder *encoder);
1943extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001944extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucher416a2bd2012-05-31 19:00:25 -04001945extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1946 u32 tiling_pipe_num,
1947 u32 max_rb_num,
1948 u32 total_max_rb_num,
1949 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04001950
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02001951/*
1952 * evergreen functions used by radeon_encoder.c
1953 */
1954
1955extern void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1956
Alex Deucher0af62b02011-01-06 21:19:31 -05001957extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001958extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05001959
Alex Deucherc4917072012-07-31 17:14:35 -04001960/* radeon_acpi.c */
1961#if defined(CONFIG_ACPI)
1962extern int radeon_acpi_init(struct radeon_device *rdev);
1963extern void radeon_acpi_fini(struct radeon_device *rdev);
1964#else
1965static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1966static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
1967#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04001968
Jerome Glisse4c788672009-11-20 14:29:23 +01001969#include "radeon_object.h"
1970
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001971#endif