blob: c768ebdf8a27925c722df29a58a5cb950058222f [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Zhenyu Wang036a4a72009-06-08 14:40:19 +080039/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010040static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050041ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080042{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000043 if ((dev_priv->irq_mask & mask) != 0) {
44 dev_priv->irq_mask &= ~mask;
45 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000046 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080047 }
48}
49
50static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050051ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080052{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000053 if ((dev_priv->irq_mask & mask) != mask) {
54 dev_priv->irq_mask |= mask;
55 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000056 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080057 }
58}
59
Keith Packard7c463582008-11-04 02:03:27 -080060void
61i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
62{
63 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080065
66 dev_priv->pipestat[pipe] |= mask;
67 /* Enable the interrupt, clear any pending status */
68 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000069 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080070 }
71}
72
73void
74i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
75{
76 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080078
79 dev_priv->pipestat[pipe] &= ~mask;
80 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +000081 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080082 }
83}
84
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100085/**
Zhao Yakui01c66882009-10-28 05:10:00 +000086 * intel_enable_asle - enable ASLE interrupt for OpRegion
87 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000088void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000089{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000090 drm_i915_private_t *dev_priv = dev->dev_private;
91 unsigned long irqflags;
92
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070093 /* FIXME: opregion/asle for VLV */
94 if (IS_VALLEYVIEW(dev))
95 return;
96
Chris Wilson1ec14ad2010-12-04 11:30:53 +000097 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +000098
Eric Anholtc619eed2010-01-28 16:45:52 -080099 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500100 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800101 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000102 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700103 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100104 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800105 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700106 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800107 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000108
109 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000110}
111
112/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700113 * i915_pipe_enabled - check if a pipe is enabled
114 * @dev: DRM device
115 * @pipe: pipe to check
116 *
117 * Reading certain registers when the pipe is disabled can hang the chip.
118 * Use this routine to make sure the PLL is running and the pipe is active
119 * before reading such registers if unsure.
120 */
121static int
122i915_pipe_enabled(struct drm_device *dev, int pipe)
123{
124 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200125 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
126 pipe);
127
128 return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700129}
130
Keith Packard42f52ef2008-10-18 19:39:29 -0700131/* Called from drm generic code, passed a 'crtc', which
132 * we use as a pipe index
133 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700134static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700135{
136 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
137 unsigned long high_frame;
138 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100139 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700140
141 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800142 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800143 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700144 return 0;
145 }
146
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800147 high_frame = PIPEFRAME(pipe);
148 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100149
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150 /*
151 * High & low register fields aren't synchronized, so make sure
152 * we get a low value that's stable across two reads of the high
153 * register.
154 */
155 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100156 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
157 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
158 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700159 } while (high1 != high2);
160
Chris Wilson5eddb702010-09-11 13:48:45 +0100161 high1 >>= PIPE_FRAME_HIGH_SHIFT;
162 low >>= PIPE_FRAME_LOW_SHIFT;
163 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700164}
165
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700166static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800169 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800170
171 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800172 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800173 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800174 return 0;
175 }
176
177 return I915_READ(reg);
178}
179
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700180static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100181 int *vpos, int *hpos)
182{
183 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
184 u32 vbl = 0, position = 0;
185 int vbl_start, vbl_end, htotal, vtotal;
186 bool in_vbl = true;
187 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200188 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
189 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100190
191 if (!i915_pipe_enabled(dev, pipe)) {
192 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800193 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100194 return 0;
195 }
196
197 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200198 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100199
200 if (INTEL_INFO(dev)->gen >= 4) {
201 /* No obvious pixelcount register. Only query vertical
202 * scanout position from Display scan line register.
203 */
204 position = I915_READ(PIPEDSL(pipe));
205
206 /* Decode into vertical scanout position. Don't have
207 * horizontal scanout position.
208 */
209 *vpos = position & 0x1fff;
210 *hpos = 0;
211 } else {
212 /* Have access to pixelcount since start of frame.
213 * We can split this into vertical and horizontal
214 * scanout position.
215 */
216 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
217
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200218 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100219 *vpos = position / htotal;
220 *hpos = position - (*vpos * htotal);
221 }
222
223 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200224 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100225
226 /* Test position against vblank region. */
227 vbl_start = vbl & 0x1fff;
228 vbl_end = (vbl >> 16) & 0x1fff;
229
230 if ((*vpos < vbl_start) || (*vpos > vbl_end))
231 in_vbl = false;
232
233 /* Inside "upper part" of vblank area? Apply corrective offset: */
234 if (in_vbl && (*vpos >= vbl_start))
235 *vpos = *vpos - vtotal;
236
237 /* Readouts valid? */
238 if (vbl > 0)
239 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
240
241 /* In vblank? */
242 if (in_vbl)
243 ret |= DRM_SCANOUTPOS_INVBL;
244
245 return ret;
246}
247
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700248static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100249 int *max_error,
250 struct timeval *vblank_time,
251 unsigned flags)
252{
Chris Wilson4041b852011-01-22 10:07:56 +0000253 struct drm_i915_private *dev_priv = dev->dev_private;
254 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100255
Chris Wilson4041b852011-01-22 10:07:56 +0000256 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
257 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100258 return -EINVAL;
259 }
260
261 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000262 crtc = intel_get_crtc_for_pipe(dev, pipe);
263 if (crtc == NULL) {
264 DRM_ERROR("Invalid crtc %d\n", pipe);
265 return -EINVAL;
266 }
267
268 if (!crtc->enabled) {
269 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
270 return -EBUSY;
271 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100272
273 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000274 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
275 vblank_time, flags,
276 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100277}
278
Jesse Barnes5ca58282009-03-31 14:11:15 -0700279/*
280 * Handle hotplug events outside the interrupt handler proper.
281 */
282static void i915_hotplug_work_func(struct work_struct *work)
283{
284 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
285 hotplug_work);
286 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700287 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100288 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700289
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100290 /* HPD irq before everything is fully set up. */
291 if (!dev_priv->enable_hotplug_processing)
292 return;
293
Keith Packarda65e34c2011-07-25 10:04:56 -0700294 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800295 DRM_DEBUG_KMS("running encoder hotplug functions\n");
296
Chris Wilson4ef69c72010-09-09 15:14:28 +0100297 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
298 if (encoder->hot_plug)
299 encoder->hot_plug(encoder);
300
Keith Packard40ee3382011-07-28 15:31:19 -0700301 mutex_unlock(&mode_config->mutex);
302
Jesse Barnes5ca58282009-03-31 14:11:15 -0700303 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000304 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700305}
306
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200307static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800308{
309 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000310 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200311 u8 new_delay;
312 unsigned long flags;
313
314 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800315
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200316 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
317
Daniel Vetter20e4d402012-08-08 23:35:39 +0200318 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200319
Jesse Barnes7648fa92010-05-20 14:28:11 -0700320 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000321 busy_up = I915_READ(RCPREVBSYTUPAVG);
322 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800323 max_avg = I915_READ(RCBMAXAVG);
324 min_avg = I915_READ(RCBMINAVG);
325
326 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000327 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200328 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
329 new_delay = dev_priv->ips.cur_delay - 1;
330 if (new_delay < dev_priv->ips.max_delay)
331 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000332 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200333 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
334 new_delay = dev_priv->ips.cur_delay + 1;
335 if (new_delay > dev_priv->ips.min_delay)
336 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800337 }
338
Jesse Barnes7648fa92010-05-20 14:28:11 -0700339 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200340 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800341
Daniel Vetter92703882012-08-09 16:46:01 +0200342 spin_unlock_irqrestore(&mchdev_lock, flags);
343
Jesse Barnesf97108d2010-01-29 11:27:07 -0800344 return;
345}
346
Chris Wilson549f7362010-10-19 11:19:32 +0100347static void notify_ring(struct drm_device *dev,
348 struct intel_ring_buffer *ring)
349{
350 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000351
Chris Wilson475553d2011-01-20 09:52:56 +0000352 if (ring->obj == NULL)
353 return;
354
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100355 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000356
Chris Wilson549f7362010-10-19 11:19:32 +0100357 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700358 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +0100359 dev_priv->gpu_error.hangcheck_count = 0;
360 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100361 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700362 }
Chris Wilson549f7362010-10-19 11:19:32 +0100363}
364
Ben Widawsky4912d042011-04-25 11:25:20 -0700365static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800366{
Ben Widawsky4912d042011-04-25 11:25:20 -0700367 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200368 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700369 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100370 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800371
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200372 spin_lock_irq(&dev_priv->rps.lock);
373 pm_iir = dev_priv->rps.pm_iir;
374 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700375 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200376 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200377 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700378
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100379 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800380 return;
381
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700382 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100383
384 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200385 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100386 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200387 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800388
Ben Widawsky79249632012-09-07 19:43:42 -0700389 /* sysfs frequency interfaces may have snuck in while servicing the
390 * interrupt
391 */
392 if (!(new_delay > dev_priv->rps.max_delay ||
393 new_delay < dev_priv->rps.min_delay)) {
394 gen6_set_rps(dev_priv->dev, new_delay);
395 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800396
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700397 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800398}
399
Ben Widawskye3689192012-05-25 16:56:22 -0700400
401/**
402 * ivybridge_parity_work - Workqueue called when a parity error interrupt
403 * occurred.
404 * @work: workqueue struct
405 *
406 * Doesn't actually do anything except notify userspace. As a consequence of
407 * this event, userspace should try to remap the bad rows since statistically
408 * it is likely the same row is more likely to go bad again.
409 */
410static void ivybridge_parity_work(struct work_struct *work)
411{
412 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100413 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700414 u32 error_status, row, bank, subbank;
415 char *parity_event[5];
416 uint32_t misccpctl;
417 unsigned long flags;
418
419 /* We must turn off DOP level clock gating to access the L3 registers.
420 * In order to prevent a get/put style interface, acquire struct mutex
421 * any time we access those registers.
422 */
423 mutex_lock(&dev_priv->dev->struct_mutex);
424
425 misccpctl = I915_READ(GEN7_MISCCPCTL);
426 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
427 POSTING_READ(GEN7_MISCCPCTL);
428
429 error_status = I915_READ(GEN7_L3CDERRST1);
430 row = GEN7_PARITY_ERROR_ROW(error_status);
431 bank = GEN7_PARITY_ERROR_BANK(error_status);
432 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
433
434 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
435 GEN7_L3CDERRST1_ENABLE);
436 POSTING_READ(GEN7_L3CDERRST1);
437
438 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
439
440 spin_lock_irqsave(&dev_priv->irq_lock, flags);
441 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
442 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
443 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
444
445 mutex_unlock(&dev_priv->dev->struct_mutex);
446
447 parity_event[0] = "L3_PARITY_ERROR=1";
448 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
449 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
450 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
451 parity_event[4] = NULL;
452
453 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
454 KOBJ_CHANGE, parity_event);
455
456 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
457 row, bank, subbank);
458
459 kfree(parity_event[3]);
460 kfree(parity_event[2]);
461 kfree(parity_event[1]);
462}
463
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200464static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700465{
466 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
467 unsigned long flags;
468
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700469 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700470 return;
471
472 spin_lock_irqsave(&dev_priv->irq_lock, flags);
473 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
474 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
475 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
476
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100477 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700478}
479
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200480static void snb_gt_irq_handler(struct drm_device *dev,
481 struct drm_i915_private *dev_priv,
482 u32 gt_iir)
483{
484
485 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
486 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
487 notify_ring(dev, &dev_priv->ring[RCS]);
488 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
489 notify_ring(dev, &dev_priv->ring[VCS]);
490 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
491 notify_ring(dev, &dev_priv->ring[BCS]);
492
493 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
494 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
495 GT_RENDER_CS_ERROR_INTERRUPT)) {
496 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
497 i915_handle_error(dev, false);
498 }
Ben Widawskye3689192012-05-25 16:56:22 -0700499
500 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
501 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200502}
503
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100504static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
505 u32 pm_iir)
506{
507 unsigned long flags;
508
509 /*
510 * IIR bits should never already be set because IMR should
511 * prevent an interrupt from being shown in IIR. The warning
512 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200513 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100514 * type is not a problem, it displays a problem in the logic.
515 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200516 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100517 */
518
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200519 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200520 dev_priv->rps.pm_iir |= pm_iir;
521 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100522 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200523 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100524
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200525 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100526}
527
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100528static void gmbus_irq_handler(struct drm_device *dev)
529{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100530 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
531
Daniel Vetter28c70f12012-12-01 13:53:45 +0100532 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100533}
534
Daniel Vetterce99c252012-12-01 13:53:47 +0100535static void dp_aux_irq_handler(struct drm_device *dev)
536{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100537 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
538
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100539 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +0100540}
541
Daniel Vetterff1f5252012-10-02 15:10:55 +0200542static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700543{
544 struct drm_device *dev = (struct drm_device *) arg;
545 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
546 u32 iir, gt_iir, pm_iir;
547 irqreturn_t ret = IRQ_NONE;
548 unsigned long irqflags;
549 int pipe;
550 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700551
552 atomic_inc(&dev_priv->irq_received);
553
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700554 while (true) {
555 iir = I915_READ(VLV_IIR);
556 gt_iir = I915_READ(GTIIR);
557 pm_iir = I915_READ(GEN6_PMIIR);
558
559 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
560 goto out;
561
562 ret = IRQ_HANDLED;
563
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200564 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700565
566 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
567 for_each_pipe(pipe) {
568 int reg = PIPESTAT(pipe);
569 pipe_stats[pipe] = I915_READ(reg);
570
571 /*
572 * Clear the PIPE*STAT regs before the IIR
573 */
574 if (pipe_stats[pipe] & 0x8000ffff) {
575 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
576 DRM_DEBUG_DRIVER("pipe %c underrun\n",
577 pipe_name(pipe));
578 I915_WRITE(reg, pipe_stats[pipe]);
579 }
580 }
581 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
582
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700583 for_each_pipe(pipe) {
584 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
585 drm_handle_vblank(dev, pipe);
586
587 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
588 intel_prepare_page_flip(dev, pipe);
589 intel_finish_page_flip(dev, pipe);
590 }
591 }
592
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700593 /* Consume port. Then clear IIR or we'll miss events */
594 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
595 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
596
597 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
598 hotplug_status);
599 if (hotplug_status & dev_priv->hotplug_supported_mask)
600 queue_work(dev_priv->wq,
601 &dev_priv->hotplug_work);
602
603 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
604 I915_READ(PORT_HOTPLUG_STAT);
605 }
606
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100607 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
608 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700609
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100610 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
611 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700612
613 I915_WRITE(GTIIR, gt_iir);
614 I915_WRITE(GEN6_PMIIR, pm_iir);
615 I915_WRITE(VLV_IIR, iir);
616 }
617
618out:
619 return ret;
620}
621
Adam Jackson23e81d62012-06-06 15:45:44 -0400622static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800623{
624 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800625 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800626
Daniel Vetter76e43832012-10-12 20:14:05 +0200627 if (pch_iir & SDE_HOTPLUG_MASK)
628 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
629
Jesse Barnes776ad802011-01-04 15:09:39 -0800630 if (pch_iir & SDE_AUDIO_POWER_MASK)
631 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
632 (pch_iir & SDE_AUDIO_POWER_MASK) >>
633 SDE_AUDIO_POWER_SHIFT);
634
Daniel Vetterce99c252012-12-01 13:53:47 +0100635 if (pch_iir & SDE_AUX_MASK)
636 dp_aux_irq_handler(dev);
637
Jesse Barnes776ad802011-01-04 15:09:39 -0800638 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100639 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -0800640
641 if (pch_iir & SDE_AUDIO_HDCP_MASK)
642 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
643
644 if (pch_iir & SDE_AUDIO_TRANS_MASK)
645 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
646
647 if (pch_iir & SDE_POISON)
648 DRM_ERROR("PCH poison interrupt\n");
649
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800650 if (pch_iir & SDE_FDI_MASK)
651 for_each_pipe(pipe)
652 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
653 pipe_name(pipe),
654 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800655
656 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
657 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
658
659 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
660 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
661
662 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
663 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
664 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
665 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
666}
667
Adam Jackson23e81d62012-06-06 15:45:44 -0400668static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
669{
670 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
671 int pipe;
672
Daniel Vetter76e43832012-10-12 20:14:05 +0200673 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
674 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
675
Adam Jackson23e81d62012-06-06 15:45:44 -0400676 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
677 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
678 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
679 SDE_AUDIO_POWER_SHIFT_CPT);
680
681 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +0100682 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400683
684 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100685 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400686
687 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
688 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
689
690 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
691 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
692
693 if (pch_iir & SDE_FDI_MASK_CPT)
694 for_each_pipe(pipe)
695 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
696 pipe_name(pipe),
697 I915_READ(FDI_RX_IIR(pipe)));
698}
699
Daniel Vetterff1f5252012-10-02 15:10:55 +0200700static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700701{
702 struct drm_device *dev = (struct drm_device *) arg;
703 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson0e434062012-05-09 21:45:44 +0100704 u32 de_iir, gt_iir, de_ier, pm_iir;
705 irqreturn_t ret = IRQ_NONE;
706 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700707
708 atomic_inc(&dev_priv->irq_received);
709
710 /* disable master interrupt before clearing iir */
711 de_ier = I915_READ(DEIER);
712 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100713
714 gt_iir = I915_READ(GTIIR);
715 if (gt_iir) {
716 snb_gt_irq_handler(dev, dev_priv, gt_iir);
717 I915_WRITE(GTIIR, gt_iir);
718 ret = IRQ_HANDLED;
719 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700720
721 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100722 if (de_iir) {
Daniel Vetterce99c252012-12-01 13:53:47 +0100723 if (de_iir & DE_AUX_CHANNEL_A_IVB)
724 dp_aux_irq_handler(dev);
725
Chris Wilson0e434062012-05-09 21:45:44 +0100726 if (de_iir & DE_GSE_IVB)
727 intel_opregion_gse_intr(dev);
728
729 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +0200730 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
731 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +0100732 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
733 intel_prepare_page_flip(dev, i);
734 intel_finish_page_flip_plane(dev, i);
735 }
Chris Wilson0e434062012-05-09 21:45:44 +0100736 }
737
738 /* check event from PCH */
739 if (de_iir & DE_PCH_EVENT_IVB) {
740 u32 pch_iir = I915_READ(SDEIIR);
741
Adam Jackson23e81d62012-06-06 15:45:44 -0400742 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100743
744 /* clear PCH hotplug event before clear CPU irq */
745 I915_WRITE(SDEIIR, pch_iir);
746 }
747
748 I915_WRITE(DEIIR, de_iir);
749 ret = IRQ_HANDLED;
750 }
751
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700752 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100753 if (pm_iir) {
754 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
755 gen6_queue_rps_work(dev_priv, pm_iir);
756 I915_WRITE(GEN6_PMIIR, pm_iir);
757 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700758 }
759
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700760 I915_WRITE(DEIER, de_ier);
761 POSTING_READ(DEIER);
762
763 return ret;
764}
765
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200766static void ilk_gt_irq_handler(struct drm_device *dev,
767 struct drm_i915_private *dev_priv,
768 u32 gt_iir)
769{
770 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
771 notify_ring(dev, &dev_priv->ring[RCS]);
772 if (gt_iir & GT_BSD_USER_INTERRUPT)
773 notify_ring(dev, &dev_priv->ring[VCS]);
774}
775
Daniel Vetterff1f5252012-10-02 15:10:55 +0200776static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800777{
Jesse Barnes46979952011-04-07 13:53:55 -0700778 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800779 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
780 int ret = IRQ_NONE;
Daniel Vetteracd15b62012-11-30 11:24:50 +0100781 u32 de_iir, gt_iir, de_ier, pm_iir;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100782
Jesse Barnes46979952011-04-07 13:53:55 -0700783 atomic_inc(&dev_priv->irq_received);
784
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000785 /* disable master interrupt before clearing iir */
786 de_ier = I915_READ(DEIER);
787 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000788 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000789
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800790 de_iir = I915_READ(DEIIR);
791 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800792 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800793
Daniel Vetteracd15b62012-11-30 11:24:50 +0100794 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800795 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800796
Zou Nan haic7c85102010-01-15 10:29:06 +0800797 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800798
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200799 if (IS_GEN5(dev))
800 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
801 else
802 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800803
Daniel Vetterce99c252012-12-01 13:53:47 +0100804 if (de_iir & DE_AUX_CHANNEL_A)
805 dp_aux_irq_handler(dev);
806
Zou Nan haic7c85102010-01-15 10:29:06 +0800807 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100808 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800809
Daniel Vetter74d44442012-10-02 17:54:35 +0200810 if (de_iir & DE_PIPEA_VBLANK)
811 drm_handle_vblank(dev, 0);
812
813 if (de_iir & DE_PIPEB_VBLANK)
814 drm_handle_vblank(dev, 1);
815
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800816 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800817 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100818 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800819 }
820
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800821 if (de_iir & DE_PLANEB_FLIP_DONE) {
822 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100823 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800824 }
Li Pengc062df62010-01-23 00:12:58 +0800825
Zou Nan haic7c85102010-01-15 10:29:06 +0800826 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800827 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +0100828 u32 pch_iir = I915_READ(SDEIIR);
829
Adam Jackson23e81d62012-06-06 15:45:44 -0400830 if (HAS_PCH_CPT(dev))
831 cpt_irq_handler(dev, pch_iir);
832 else
833 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +0100834
835 /* should clear PCH hotplug event before clear CPU irq */
836 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800837 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800838
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200839 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
840 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800841
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100842 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
843 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800844
Zou Nan haic7c85102010-01-15 10:29:06 +0800845 I915_WRITE(GTIIR, gt_iir);
846 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700847 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800848
849done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000850 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000851 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000852
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800853 return ret;
854}
855
Jesse Barnes8a905232009-07-11 16:48:03 -0400856/**
857 * i915_error_work_func - do process context error handling work
858 * @work: work struct
859 *
860 * Fire an error uevent so userspace can see that a hang or error
861 * was detected.
862 */
863static void i915_error_work_func(struct work_struct *work)
864{
865 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetter99584db2012-11-14 17:14:04 +0100866 gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -0400867 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400868 char *error_event[] = { "ERROR=1", NULL };
869 char *reset_event[] = { "RESET=1", NULL };
870 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400871
Ben Gamarif316a422009-09-14 17:48:46 -0400872 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400873
Ben Gamariba1234d2009-09-14 17:48:47 -0400874 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100875 DRM_DEBUG_DRIVER("resetting chip\n");
876 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200877 if (!i915_reset(dev)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100878 atomic_set(&dev_priv->mm.wedged, 0);
879 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400880 }
Daniel Vetter99584db2012-11-14 17:14:04 +0100881 complete_all(&dev_priv->gpu_error.completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400882 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400883}
884
Daniel Vetter85f9e502012-08-31 21:42:26 +0200885/* NB: please notice the memset */
886static void i915_get_extra_instdone(struct drm_device *dev,
887 uint32_t *instdone)
888{
889 struct drm_i915_private *dev_priv = dev->dev_private;
890 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
891
892 switch(INTEL_INFO(dev)->gen) {
893 case 2:
894 case 3:
895 instdone[0] = I915_READ(INSTDONE);
896 break;
897 case 4:
898 case 5:
899 case 6:
900 instdone[0] = I915_READ(INSTDONE_I965);
901 instdone[1] = I915_READ(INSTDONE1);
902 break;
903 default:
904 WARN_ONCE(1, "Unsupported platform\n");
905 case 7:
906 instdone[0] = I915_READ(GEN7_INSTDONE_1);
907 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
908 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
909 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
910 break;
911 }
912}
913
Chris Wilson3bd3c932010-08-19 08:19:30 +0100914#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000915static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000916i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000917 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000918{
919 struct drm_i915_error_object *dst;
Chris Wilson9da3da62012-06-01 15:20:22 +0100920 int i, count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100921 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000922
Chris Wilson05394f32010-11-08 19:18:58 +0000923 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000924 return NULL;
925
Chris Wilson9da3da62012-06-01 15:20:22 +0100926 count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000927
Chris Wilson9da3da62012-06-01 15:20:22 +0100928 dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000929 if (dst == NULL)
930 return NULL;
931
Chris Wilson05394f32010-11-08 19:18:58 +0000932 reloc_offset = src->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +0100933 for (i = 0; i < count; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700934 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100935 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700936
Chris Wilsone56660d2010-08-07 11:01:26 +0100937 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000938 if (d == NULL)
939 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100940
Andrew Morton788885a2010-05-11 14:07:05 -0700941 local_irq_save(flags);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800942 if (reloc_offset < dev_priv->gtt.mappable_end &&
Daniel Vetter74898d72012-02-15 23:50:22 +0100943 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100944 void __iomem *s;
945
946 /* Simply ignore tiling or any overlapping fence.
947 * It's part of the error state, and this hopefully
948 * captures what the GPU read.
949 */
950
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800951 s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Chris Wilson172975aa2011-12-14 13:57:25 +0100952 reloc_offset);
953 memcpy_fromio(d, s, PAGE_SIZE);
954 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +0000955 } else if (src->stolen) {
956 unsigned long offset;
957
958 offset = dev_priv->mm.stolen_base;
959 offset += src->stolen->start;
960 offset += i << PAGE_SHIFT;
961
Daniel Vetter1a240d42012-11-29 22:18:51 +0100962 memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +0100963 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +0100964 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +0100965 void *s;
966
Chris Wilson9da3da62012-06-01 15:20:22 +0100967 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +0100968
Chris Wilson9da3da62012-06-01 15:20:22 +0100969 drm_clflush_pages(&page, 1);
970
971 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +0100972 memcpy(d, s, PAGE_SIZE);
973 kunmap_atomic(s);
974
Chris Wilson9da3da62012-06-01 15:20:22 +0100975 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +0100976 }
Andrew Morton788885a2010-05-11 14:07:05 -0700977 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100978
Chris Wilson9da3da62012-06-01 15:20:22 +0100979 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100980
981 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000982 }
Chris Wilson9da3da62012-06-01 15:20:22 +0100983 dst->page_count = count;
Chris Wilson05394f32010-11-08 19:18:58 +0000984 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000985
986 return dst;
987
988unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +0100989 while (i--)
990 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +0000991 kfree(dst);
992 return NULL;
993}
994
995static void
996i915_error_object_free(struct drm_i915_error_object *obj)
997{
998 int page;
999
1000 if (obj == NULL)
1001 return;
1002
1003 for (page = 0; page < obj->page_count; page++)
1004 kfree(obj->pages[page]);
1005
1006 kfree(obj);
1007}
1008
Daniel Vetter742cbee2012-04-27 15:17:39 +02001009void
1010i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +00001011{
Daniel Vetter742cbee2012-04-27 15:17:39 +02001012 struct drm_i915_error_state *error = container_of(error_ref,
1013 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +00001014 int i;
1015
Chris Wilson52d39a22012-02-15 11:25:37 +00001016 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
1017 i915_error_object_free(error->ring[i].batchbuffer);
1018 i915_error_object_free(error->ring[i].ringbuffer);
1019 kfree(error->ring[i].requests);
1020 }
Chris Wilsone2f973d2011-01-27 19:15:11 +00001021
Chris Wilson9df30792010-02-18 10:24:56 +00001022 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001023 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +00001024 kfree(error);
1025}
Chris Wilson1b502472012-04-24 15:47:30 +01001026static void capture_bo(struct drm_i915_error_buffer *err,
1027 struct drm_i915_gem_object *obj)
1028{
1029 err->size = obj->base.size;
1030 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001031 err->rseqno = obj->last_read_seqno;
1032 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001033 err->gtt_offset = obj->gtt_offset;
1034 err->read_domains = obj->base.read_domains;
1035 err->write_domain = obj->base.write_domain;
1036 err->fence_reg = obj->fence_reg;
1037 err->pinned = 0;
1038 if (obj->pin_count > 0)
1039 err->pinned = 1;
1040 if (obj->user_pin_count > 0)
1041 err->pinned = -1;
1042 err->tiling = obj->tiling_mode;
1043 err->dirty = obj->dirty;
1044 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1045 err->ring = obj->ring ? obj->ring->id : -1;
1046 err->cache_level = obj->cache_level;
1047}
Chris Wilson9df30792010-02-18 10:24:56 +00001048
Chris Wilson1b502472012-04-24 15:47:30 +01001049static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1050 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001051{
1052 struct drm_i915_gem_object *obj;
1053 int i = 0;
1054
1055 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001056 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001057 if (++i == count)
1058 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001059 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001060
Chris Wilson1b502472012-04-24 15:47:30 +01001061 return i;
1062}
1063
1064static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1065 int count, struct list_head *head)
1066{
1067 struct drm_i915_gem_object *obj;
1068 int i = 0;
1069
1070 list_for_each_entry(obj, head, gtt_list) {
1071 if (obj->pin_count == 0)
1072 continue;
1073
1074 capture_bo(err++, obj);
1075 if (++i == count)
1076 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001077 }
1078
1079 return i;
1080}
1081
Chris Wilson748ebc62010-10-24 10:28:47 +01001082static void i915_gem_record_fences(struct drm_device *dev,
1083 struct drm_i915_error_state *error)
1084{
1085 struct drm_i915_private *dev_priv = dev->dev_private;
1086 int i;
1087
1088 /* Fences */
1089 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001090 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001091 case 6:
1092 for (i = 0; i < 16; i++)
1093 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1094 break;
1095 case 5:
1096 case 4:
1097 for (i = 0; i < 16; i++)
1098 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1099 break;
1100 case 3:
1101 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1102 for (i = 0; i < 8; i++)
1103 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1104 case 2:
1105 for (i = 0; i < 8; i++)
1106 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1107 break;
1108
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08001109 default:
1110 BUG();
Chris Wilson748ebc62010-10-24 10:28:47 +01001111 }
1112}
1113
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001114static struct drm_i915_error_object *
1115i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1116 struct intel_ring_buffer *ring)
1117{
1118 struct drm_i915_gem_object *obj;
1119 u32 seqno;
1120
1121 if (!ring->get_seqno)
1122 return NULL;
1123
Daniel Vetterb45305f2012-12-17 16:21:27 +01001124 if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1125 u32 acthd = I915_READ(ACTHD);
1126
1127 if (WARN_ON(ring->id != RCS))
1128 return NULL;
1129
1130 obj = ring->private;
1131 if (acthd >= obj->gtt_offset &&
1132 acthd < obj->gtt_offset + obj->base.size)
1133 return i915_error_object_create(dev_priv, obj);
1134 }
1135
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001136 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001137 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1138 if (obj->ring != ring)
1139 continue;
1140
Chris Wilson0201f1e2012-07-20 12:41:01 +01001141 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001142 continue;
1143
1144 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1145 continue;
1146
1147 /* We need to copy these to an anonymous buffer as the simplest
1148 * method to avoid being overwritten by userspace.
1149 */
1150 return i915_error_object_create(dev_priv, obj);
1151 }
1152
1153 return NULL;
1154}
1155
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001156static void i915_record_ring_state(struct drm_device *dev,
1157 struct drm_i915_error_state *error,
1158 struct intel_ring_buffer *ring)
1159{
1160 struct drm_i915_private *dev_priv = dev->dev_private;
1161
Daniel Vetter33f3f512011-12-14 13:57:39 +01001162 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001163 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001164 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001165 error->semaphore_mboxes[ring->id][0]
1166 = I915_READ(RING_SYNC_0(ring->mmio_base));
1167 error->semaphore_mboxes[ring->id][1]
1168 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001169 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1170 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001171 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001172
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001173 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001174 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001175 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1176 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1177 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001178 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001179 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001180 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001181 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001182 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001183 error->ipeir[ring->id] = I915_READ(IPEIR);
1184 error->ipehr[ring->id] = I915_READ(IPEHR);
1185 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001186 }
1187
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001188 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001189 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001190 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001191 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001192 error->head[ring->id] = I915_READ_HEAD(ring);
1193 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001194
1195 error->cpu_ring_head[ring->id] = ring->head;
1196 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001197}
1198
Chris Wilson52d39a22012-02-15 11:25:37 +00001199static void i915_gem_record_rings(struct drm_device *dev,
1200 struct drm_i915_error_state *error)
1201{
1202 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001203 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001204 struct drm_i915_gem_request *request;
1205 int i, count;
1206
Chris Wilsonb4519512012-05-11 14:29:30 +01001207 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001208 i915_record_ring_state(dev, error, ring);
1209
1210 error->ring[i].batchbuffer =
1211 i915_error_first_batchbuffer(dev_priv, ring);
1212
1213 error->ring[i].ringbuffer =
1214 i915_error_object_create(dev_priv, ring->obj);
1215
1216 count = 0;
1217 list_for_each_entry(request, &ring->request_list, list)
1218 count++;
1219
1220 error->ring[i].num_requests = count;
1221 error->ring[i].requests =
1222 kmalloc(count*sizeof(struct drm_i915_error_request),
1223 GFP_ATOMIC);
1224 if (error->ring[i].requests == NULL) {
1225 error->ring[i].num_requests = 0;
1226 continue;
1227 }
1228
1229 count = 0;
1230 list_for_each_entry(request, &ring->request_list, list) {
1231 struct drm_i915_error_request *erq;
1232
1233 erq = &error->ring[i].requests[count++];
1234 erq->seqno = request->seqno;
1235 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001236 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001237 }
1238 }
1239}
1240
Jesse Barnes8a905232009-07-11 16:48:03 -04001241/**
1242 * i915_capture_error_state - capture an error record for later analysis
1243 * @dev: drm device
1244 *
1245 * Should be called when an error is detected (either a hang or an error
1246 * interrupt) to capture error state from the time of the error. Fills
1247 * out a structure which becomes available in debugfs for user level tools
1248 * to pick up.
1249 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001250static void i915_capture_error_state(struct drm_device *dev)
1251{
1252 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001253 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001254 struct drm_i915_error_state *error;
1255 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001256 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001257
Daniel Vetter99584db2012-11-14 17:14:04 +01001258 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1259 error = dev_priv->gpu_error.first_error;
1260 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001261 if (error)
1262 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001263
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001264 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001265 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001266 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001267 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1268 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001269 }
1270
Chris Wilsonb6f78332011-02-01 14:15:55 +00001271 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1272 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001273
Daniel Vetter742cbee2012-04-27 15:17:39 +02001274 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001275 error->eir = I915_READ(EIR);
1276 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawskyb9a39062012-06-04 14:42:52 -07001277 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001278
1279 if (HAS_PCH_SPLIT(dev))
1280 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1281 else if (IS_VALLEYVIEW(dev))
1282 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1283 else if (IS_GEN2(dev))
1284 error->ier = I915_READ16(IER);
1285 else
1286 error->ier = I915_READ(IER);
1287
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001288 for_each_pipe(pipe)
1289 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001290
Daniel Vetter33f3f512011-12-14 13:57:39 +01001291 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001292 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001293 error->done_reg = I915_READ(DONE_REG);
1294 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001295
Ben Widawsky71e172e2012-08-20 16:15:13 -07001296 if (INTEL_INFO(dev)->gen == 7)
1297 error->err_int = I915_READ(GEN7_ERR_INT);
1298
Ben Widawsky050ee912012-08-22 11:32:15 -07001299 i915_get_extra_instdone(dev, error->extra_instdone);
1300
Chris Wilson748ebc62010-10-24 10:28:47 +01001301 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001302 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001303
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001304 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001305 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001306 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001307
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001308 i = 0;
1309 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1310 i++;
1311 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001312 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001313 if (obj->pin_count)
1314 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001315 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001316
Chris Wilson8e934db2011-01-24 12:34:00 +00001317 error->active_bo = NULL;
1318 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001319 if (i) {
1320 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001321 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001322 if (error->active_bo)
1323 error->pinned_bo =
1324 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001325 }
1326
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001327 if (error->active_bo)
1328 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001329 capture_active_bo(error->active_bo,
1330 error->active_bo_count,
1331 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001332
1333 if (error->pinned_bo)
1334 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001335 capture_pinned_bo(error->pinned_bo,
1336 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001337 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001338
Jesse Barnes8a905232009-07-11 16:48:03 -04001339 do_gettimeofday(&error->time);
1340
Chris Wilson6ef3d422010-08-04 20:26:07 +01001341 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001342 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001343
Daniel Vetter99584db2012-11-14 17:14:04 +01001344 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1345 if (dev_priv->gpu_error.first_error == NULL) {
1346 dev_priv->gpu_error.first_error = error;
Chris Wilson9df30792010-02-18 10:24:56 +00001347 error = NULL;
1348 }
Daniel Vetter99584db2012-11-14 17:14:04 +01001349 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001350
1351 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001352 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001353}
1354
1355void i915_destroy_error_state(struct drm_device *dev)
1356{
1357 struct drm_i915_private *dev_priv = dev->dev_private;
1358 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001359 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001360
Daniel Vetter99584db2012-11-14 17:14:04 +01001361 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1362 error = dev_priv->gpu_error.first_error;
1363 dev_priv->gpu_error.first_error = NULL;
1364 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001365
1366 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001367 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001368}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001369#else
1370#define i915_capture_error_state(x)
1371#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001372
Chris Wilson35aed2e2010-05-27 13:18:12 +01001373static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001374{
1375 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001376 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001377 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001378 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001379
Chris Wilson35aed2e2010-05-27 13:18:12 +01001380 if (!eir)
1381 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001382
Joe Perchesa70491c2012-03-18 13:00:11 -07001383 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001384
Ben Widawskybd9854f2012-08-23 15:18:09 -07001385 i915_get_extra_instdone(dev, instdone);
1386
Jesse Barnes8a905232009-07-11 16:48:03 -04001387 if (IS_G4X(dev)) {
1388 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1389 u32 ipeir = I915_READ(IPEIR_I965);
1390
Joe Perchesa70491c2012-03-18 13:00:11 -07001391 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1392 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001393 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1394 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001395 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001396 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001397 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001398 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001399 }
1400 if (eir & GM45_ERROR_PAGE_TABLE) {
1401 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001402 pr_err("page table error\n");
1403 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001404 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001405 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001406 }
1407 }
1408
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001409 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001410 if (eir & I915_ERROR_PAGE_TABLE) {
1411 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001412 pr_err("page table error\n");
1413 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001414 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001415 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001416 }
1417 }
1418
1419 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001420 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001421 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001422 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001423 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001424 /* pipestat has already been acked */
1425 }
1426 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001427 pr_err("instruction error\n");
1428 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001429 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1430 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001431 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001432 u32 ipeir = I915_READ(IPEIR);
1433
Joe Perchesa70491c2012-03-18 13:00:11 -07001434 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1435 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001436 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001437 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001438 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001439 } else {
1440 u32 ipeir = I915_READ(IPEIR_I965);
1441
Joe Perchesa70491c2012-03-18 13:00:11 -07001442 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1443 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001444 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001445 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001446 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001447 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001448 }
1449 }
1450
1451 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001452 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001453 eir = I915_READ(EIR);
1454 if (eir) {
1455 /*
1456 * some errors might have become stuck,
1457 * mask them.
1458 */
1459 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1460 I915_WRITE(EMR, I915_READ(EMR) | eir);
1461 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1462 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001463}
1464
1465/**
1466 * i915_handle_error - handle an error interrupt
1467 * @dev: drm device
1468 *
1469 * Do some basic checking of regsiter state at error interrupt time and
1470 * dump it to the syslog. Also call i915_capture_error_state() to make
1471 * sure we get a record and make it available in debugfs. Fire a uevent
1472 * so userspace knows something bad happened (should trigger collection
1473 * of a ring dump etc.).
1474 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001475void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001476{
1477 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001478 struct intel_ring_buffer *ring;
1479 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001480
1481 i915_capture_error_state(dev);
1482 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001483
Ben Gamariba1234d2009-09-14 17:48:47 -04001484 if (wedged) {
Daniel Vetter99584db2012-11-14 17:14:04 +01001485 INIT_COMPLETION(dev_priv->gpu_error.completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001486 atomic_set(&dev_priv->mm.wedged, 1);
1487
Ben Gamari11ed50e2009-09-14 17:48:45 -04001488 /*
1489 * Wakeup waiting processes so they don't hang
1490 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001491 for_each_ring(ring, dev_priv, i)
1492 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001493 }
1494
Daniel Vetter99584db2012-11-14 17:14:04 +01001495 queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001496}
1497
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001498static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1499{
1500 drm_i915_private_t *dev_priv = dev->dev_private;
1501 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1502 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001503 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001504 struct intel_unpin_work *work;
1505 unsigned long flags;
1506 bool stall_detected;
1507
1508 /* Ignore early vblank irqs */
1509 if (intel_crtc == NULL)
1510 return;
1511
1512 spin_lock_irqsave(&dev->event_lock, flags);
1513 work = intel_crtc->unpin_work;
1514
Chris Wilsone7d841c2012-12-03 11:36:30 +00001515 if (work == NULL ||
1516 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1517 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001518 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1519 spin_unlock_irqrestore(&dev->event_lock, flags);
1520 return;
1521 }
1522
1523 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001524 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001525 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001526 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001527 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1528 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001529 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001530 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001531 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001532 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001533 crtc->x * crtc->fb->bits_per_pixel/8);
1534 }
1535
1536 spin_unlock_irqrestore(&dev->event_lock, flags);
1537
1538 if (stall_detected) {
1539 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1540 intel_prepare_page_flip(dev, intel_crtc->plane);
1541 }
1542}
1543
Keith Packard42f52ef2008-10-18 19:39:29 -07001544/* Called from drm generic code, passed 'crtc' which
1545 * we use as a pipe index
1546 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001547static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001548{
1549 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001550 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001551
Chris Wilson5eddb702010-09-11 13:48:45 +01001552 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001553 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001554
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001555 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001556 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001557 i915_enable_pipestat(dev_priv, pipe,
1558 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001559 else
Keith Packard7c463582008-11-04 02:03:27 -08001560 i915_enable_pipestat(dev_priv, pipe,
1561 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001562
1563 /* maintain vblank delivery even in deep C-states */
1564 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001565 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001566 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001567
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001568 return 0;
1569}
1570
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001571static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001572{
1573 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1574 unsigned long irqflags;
1575
1576 if (!i915_pipe_enabled(dev, pipe))
1577 return -EINVAL;
1578
1579 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1580 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001581 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001582 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1583
1584 return 0;
1585}
1586
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001587static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001588{
1589 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1590 unsigned long irqflags;
1591
1592 if (!i915_pipe_enabled(dev, pipe))
1593 return -EINVAL;
1594
1595 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001596 ironlake_enable_display_irq(dev_priv,
1597 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001598 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1599
1600 return 0;
1601}
1602
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001603static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1604{
1605 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1606 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001607 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001608
1609 if (!i915_pipe_enabled(dev, pipe))
1610 return -EINVAL;
1611
1612 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001613 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001614 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001615 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001616 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001617 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001618 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001619 i915_enable_pipestat(dev_priv, pipe,
1620 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001621 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1622
1623 return 0;
1624}
1625
Keith Packard42f52ef2008-10-18 19:39:29 -07001626/* Called from drm generic code, passed 'crtc' which
1627 * we use as a pipe index
1628 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001629static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001630{
1631 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001632 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001633
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001634 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001635 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001636 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001637
Jesse Barnesf796cf82011-04-07 13:58:17 -07001638 i915_disable_pipestat(dev_priv, pipe,
1639 PIPE_VBLANK_INTERRUPT_ENABLE |
1640 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1641 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1642}
1643
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001644static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001645{
1646 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1647 unsigned long irqflags;
1648
1649 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1650 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001651 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001652 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001653}
1654
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001655static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001656{
1657 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1658 unsigned long irqflags;
1659
1660 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001661 ironlake_disable_display_irq(dev_priv,
1662 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001663 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1664}
1665
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001666static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1667{
1668 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1669 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001670 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001671
1672 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001673 i915_disable_pipestat(dev_priv, pipe,
1674 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001675 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001676 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001677 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001678 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001679 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001680 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001681 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1682}
1683
Chris Wilson893eead2010-10-27 14:44:35 +01001684static u32
1685ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001686{
Chris Wilson893eead2010-10-27 14:44:35 +01001687 return list_entry(ring->request_list.prev,
1688 struct drm_i915_gem_request, list)->seqno;
1689}
1690
1691static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1692{
1693 if (list_empty(&ring->request_list) ||
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001694 i915_seqno_passed(ring->get_seqno(ring, false),
1695 ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01001696 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001697 if (waitqueue_active(&ring->irq_queue)) {
1698 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1699 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001700 wake_up_all(&ring->irq_queue);
1701 *err = true;
1702 }
1703 return true;
1704 }
1705 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001706}
1707
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001708static bool kick_ring(struct intel_ring_buffer *ring)
1709{
1710 struct drm_device *dev = ring->dev;
1711 struct drm_i915_private *dev_priv = dev->dev_private;
1712 u32 tmp = I915_READ_CTL(ring);
1713 if (tmp & RING_WAIT) {
1714 DRM_ERROR("Kicking stuck wait on %s\n",
1715 ring->name);
1716 I915_WRITE_CTL(ring, tmp);
1717 return true;
1718 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001719 return false;
1720}
1721
Chris Wilsond1e61e72012-04-10 17:00:41 +01001722static bool i915_hangcheck_hung(struct drm_device *dev)
1723{
1724 drm_i915_private_t *dev_priv = dev->dev_private;
1725
Daniel Vetter99584db2012-11-14 17:14:04 +01001726 if (dev_priv->gpu_error.hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001727 bool hung = true;
1728
Chris Wilsond1e61e72012-04-10 17:00:41 +01001729 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1730 i915_handle_error(dev, true);
1731
1732 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001733 struct intel_ring_buffer *ring;
1734 int i;
1735
Chris Wilsond1e61e72012-04-10 17:00:41 +01001736 /* Is the chip hanging on a WAIT_FOR_EVENT?
1737 * If so we can simply poke the RB_WAIT bit
1738 * and break the hang. This should work on
1739 * all but the second generation chipsets.
1740 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001741 for_each_ring(ring, dev_priv, i)
1742 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001743 }
1744
Chris Wilsonb4519512012-05-11 14:29:30 +01001745 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001746 }
1747
1748 return false;
1749}
1750
Ben Gamarif65d9422009-09-14 17:48:44 -04001751/**
1752 * This is called when the chip hasn't reported back with completed
1753 * batchbuffers in a long time. The first time this is called we simply record
1754 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1755 * again, we assume the chip is wedged and try to fix it.
1756 */
1757void i915_hangcheck_elapsed(unsigned long data)
1758{
1759 struct drm_device *dev = (struct drm_device *)data;
1760 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001761 uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
Chris Wilsonb4519512012-05-11 14:29:30 +01001762 struct intel_ring_buffer *ring;
1763 bool err = false, idle;
1764 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001765
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001766 if (!i915_enable_hangcheck)
1767 return;
1768
Chris Wilsonb4519512012-05-11 14:29:30 +01001769 memset(acthd, 0, sizeof(acthd));
1770 idle = true;
1771 for_each_ring(ring, dev_priv, i) {
1772 idle &= i915_hangcheck_ring_idle(ring, &err);
1773 acthd[i] = intel_ring_get_active_head(ring);
1774 }
1775
Chris Wilson893eead2010-10-27 14:44:35 +01001776 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001777 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001778 if (err) {
1779 if (i915_hangcheck_hung(dev))
1780 return;
1781
Chris Wilson893eead2010-10-27 14:44:35 +01001782 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001783 }
1784
Daniel Vetter99584db2012-11-14 17:14:04 +01001785 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001786 return;
1787 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001788
Ben Widawskybd9854f2012-08-23 15:18:09 -07001789 i915_get_extra_instdone(dev, instdone);
Daniel Vetter99584db2012-11-14 17:14:04 +01001790 if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
1791 sizeof(acthd)) == 0 &&
1792 memcmp(dev_priv->gpu_error.prev_instdone, instdone,
1793 sizeof(instdone)) == 0) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001794 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001795 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001796 } else {
Daniel Vetter99584db2012-11-14 17:14:04 +01001797 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001798
Daniel Vetter99584db2012-11-14 17:14:04 +01001799 memcpy(dev_priv->gpu_error.last_acthd, acthd,
1800 sizeof(acthd));
1801 memcpy(dev_priv->gpu_error.prev_instdone, instdone,
1802 sizeof(instdone));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001803 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001804
Chris Wilson893eead2010-10-27 14:44:35 +01001805repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001806 /* Reset timer case chip hangs without another request being added */
Daniel Vetter99584db2012-11-14 17:14:04 +01001807 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01001808 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04001809}
1810
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811/* drm_dma.h hooks
1812*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001813static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001814{
1815 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1816
Jesse Barnes46979952011-04-07 13:53:55 -07001817 atomic_set(&dev_priv->irq_received, 0);
1818
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001819 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001820
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001821 /* XXX hotplug from PCH */
1822
1823 I915_WRITE(DEIMR, 0xffffffff);
1824 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001825 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001826
1827 /* and GT */
1828 I915_WRITE(GTIMR, 0xffffffff);
1829 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001830 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001831
1832 /* south display irq */
1833 I915_WRITE(SDEIMR, 0xffffffff);
1834 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001835 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001836}
1837
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001838static void valleyview_irq_preinstall(struct drm_device *dev)
1839{
1840 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1841 int pipe;
1842
1843 atomic_set(&dev_priv->irq_received, 0);
1844
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001845 /* VLV magic */
1846 I915_WRITE(VLV_IMR, 0);
1847 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1848 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1849 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1850
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001851 /* and GT */
1852 I915_WRITE(GTIIR, I915_READ(GTIIR));
1853 I915_WRITE(GTIIR, I915_READ(GTIIR));
1854 I915_WRITE(GTIMR, 0xffffffff);
1855 I915_WRITE(GTIER, 0x0);
1856 POSTING_READ(GTIER);
1857
1858 I915_WRITE(DPINVGTT, 0xff);
1859
1860 I915_WRITE(PORT_HOTPLUG_EN, 0);
1861 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1862 for_each_pipe(pipe)
1863 I915_WRITE(PIPESTAT(pipe), 0xffff);
1864 I915_WRITE(VLV_IIR, 0xffffffff);
1865 I915_WRITE(VLV_IMR, 0xffffffff);
1866 I915_WRITE(VLV_IER, 0x0);
1867 POSTING_READ(VLV_IER);
1868}
1869
Keith Packard7fe0b972011-09-19 13:31:02 -07001870/*
1871 * Enable digital hotplug on the PCH, and configure the DP short pulse
1872 * duration to 2ms (which is the minimum in the Display Port spec)
1873 *
1874 * This register is the same on all known PCH chips.
1875 */
1876
1877static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1878{
1879 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1880 u32 hotplug;
1881
1882 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1883 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1884 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1885 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1886 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1887 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1888}
1889
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001890static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001891{
1892 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1893 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001894 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Daniel Vetterce99c252012-12-01 13:53:47 +01001895 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
1896 DE_AUX_CHANNEL_A;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001897 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001898 u32 hotplug_mask;
Egbert Eichaf5163a2013-01-10 10:02:39 -05001899 u32 pch_irq_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001900
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001901 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001902
1903 /* should always can generate irq */
1904 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001905 I915_WRITE(DEIMR, dev_priv->irq_mask);
1906 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001907 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001908
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001909 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001910
1911 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001912 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001913
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001914 if (IS_GEN6(dev))
1915 render_irqs =
1916 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001917 GEN6_BSD_USER_INTERRUPT |
1918 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001919 else
1920 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001921 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001922 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001923 GT_BSD_USER_INTERRUPT;
1924 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001925 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001926
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001927 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001928 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1929 SDE_PORTB_HOTPLUG_CPT |
1930 SDE_PORTC_HOTPLUG_CPT |
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001931 SDE_PORTD_HOTPLUG_CPT |
Daniel Vetterce99c252012-12-01 13:53:47 +01001932 SDE_GMBUS_CPT |
1933 SDE_AUX_MASK_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001934 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001935 hotplug_mask = (SDE_CRT_HOTPLUG |
1936 SDE_PORTB_HOTPLUG |
1937 SDE_PORTC_HOTPLUG |
1938 SDE_PORTD_HOTPLUG |
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001939 SDE_GMBUS |
Chris Wilson9035a972011-02-16 09:36:05 +00001940 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001941 }
1942
Egbert Eichaf5163a2013-01-10 10:02:39 -05001943 pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001944
1945 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Egbert Eichaf5163a2013-01-10 10:02:39 -05001946 I915_WRITE(SDEIMR, pch_irq_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001947 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001948 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001949
Keith Packard7fe0b972011-09-19 13:31:02 -07001950 ironlake_enable_pch_hotplug(dev);
1951
Jesse Barnesf97108d2010-01-29 11:27:07 -08001952 if (IS_IRONLAKE_M(dev)) {
1953 /* Clear & enable PCU event interrupts */
1954 I915_WRITE(DEIIR, DE_PCU_EVENT);
1955 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1956 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1957 }
1958
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001959 return 0;
1960}
1961
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001962static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001963{
1964 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1965 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01001966 u32 display_mask =
1967 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
1968 DE_PLANEC_FLIP_DONE_IVB |
1969 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetterce99c252012-12-01 13:53:47 +01001970 DE_PLANEA_FLIP_DONE_IVB |
1971 DE_AUX_CHANNEL_A_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001972 u32 render_irqs;
1973 u32 hotplug_mask;
Egbert Eichaf5163a2013-01-10 10:02:39 -05001974 u32 pch_irq_mask;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001975
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001976 dev_priv->irq_mask = ~display_mask;
1977
1978 /* should always can generate irq */
1979 I915_WRITE(DEIIR, I915_READ(DEIIR));
1980 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01001981 I915_WRITE(DEIER,
1982 display_mask |
1983 DE_PIPEC_VBLANK_IVB |
1984 DE_PIPEB_VBLANK_IVB |
1985 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001986 POSTING_READ(DEIER);
1987
Ben Widawsky15b9f802012-05-25 16:56:23 -07001988 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001989
1990 I915_WRITE(GTIIR, I915_READ(GTIIR));
1991 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1992
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001993 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07001994 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001995 I915_WRITE(GTIER, render_irqs);
1996 POSTING_READ(GTIER);
1997
1998 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1999 SDE_PORTB_HOTPLUG_CPT |
2000 SDE_PORTC_HOTPLUG_CPT |
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002001 SDE_PORTD_HOTPLUG_CPT |
Daniel Vetterce99c252012-12-01 13:53:47 +01002002 SDE_GMBUS_CPT |
2003 SDE_AUX_MASK_CPT);
Egbert Eichaf5163a2013-01-10 10:02:39 -05002004 pch_irq_mask = ~hotplug_mask;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002005
2006 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Egbert Eichaf5163a2013-01-10 10:02:39 -05002007 I915_WRITE(SDEIMR, pch_irq_mask);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002008 I915_WRITE(SDEIER, hotplug_mask);
2009 POSTING_READ(SDEIER);
2010
Keith Packard7fe0b972011-09-19 13:31:02 -07002011 ironlake_enable_pch_hotplug(dev);
2012
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002013 return 0;
2014}
2015
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002016static int valleyview_irq_postinstall(struct drm_device *dev)
2017{
2018 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002019 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002020 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002021 u32 render_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002022 u16 msid;
2023
2024 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002025 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2026 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2027 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002028 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2029
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002030 /*
2031 *Leave vblank interrupts masked initially. enable/disable will
2032 * toggle them based on usage.
2033 */
2034 dev_priv->irq_mask = (~enable_mask) |
2035 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2036 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002037
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002038 dev_priv->pipestat[0] = 0;
2039 dev_priv->pipestat[1] = 0;
2040
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002041 /* Hack for broken MSIs on VLV */
2042 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
2043 pci_read_config_word(dev->pdev, 0x98, &msid);
2044 msid &= 0xff; /* mask out delivery bits */
2045 msid |= (1<<14);
2046 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
2047
Daniel Vetter20afbda2012-12-11 14:05:07 +01002048 I915_WRITE(PORT_HOTPLUG_EN, 0);
2049 POSTING_READ(PORT_HOTPLUG_EN);
2050
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002051 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2052 I915_WRITE(VLV_IER, enable_mask);
2053 I915_WRITE(VLV_IIR, 0xffffffff);
2054 I915_WRITE(PIPESTAT(0), 0xffff);
2055 I915_WRITE(PIPESTAT(1), 0xffff);
2056 POSTING_READ(VLV_IER);
2057
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002058 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002059 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002060 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2061
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002062 I915_WRITE(VLV_IIR, 0xffffffff);
2063 I915_WRITE(VLV_IIR, 0xffffffff);
2064
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002065 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002066 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002067
2068 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2069 GEN6_BLITTER_USER_INTERRUPT;
2070 I915_WRITE(GTIER, render_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002071 POSTING_READ(GTIER);
2072
2073 /* ack & enable invalid PTE error interrupts */
2074#if 0 /* FIXME: add support to irq handler for checking these bits */
2075 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2076 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2077#endif
2078
2079 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002080
2081 return 0;
2082}
2083
2084static void valleyview_hpd_irq_setup(struct drm_device *dev)
2085{
2086 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2087 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2088
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002089 /* Note HDMI and DP share bits */
2090 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2091 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2092 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2093 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2094 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2095 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302096 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002097 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302098 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002099 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2100 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2101 hotplug_en |= CRT_HOTPLUG_INT_EN;
2102 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2103 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002104
2105 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002106}
2107
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002108static void valleyview_irq_uninstall(struct drm_device *dev)
2109{
2110 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2111 int pipe;
2112
2113 if (!dev_priv)
2114 return;
2115
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002116 for_each_pipe(pipe)
2117 I915_WRITE(PIPESTAT(pipe), 0xffff);
2118
2119 I915_WRITE(HWSTAM, 0xffffffff);
2120 I915_WRITE(PORT_HOTPLUG_EN, 0);
2121 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2122 for_each_pipe(pipe)
2123 I915_WRITE(PIPESTAT(pipe), 0xffff);
2124 I915_WRITE(VLV_IIR, 0xffffffff);
2125 I915_WRITE(VLV_IMR, 0xffffffff);
2126 I915_WRITE(VLV_IER, 0x0);
2127 POSTING_READ(VLV_IER);
2128}
2129
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002130static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002131{
2132 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002133
2134 if (!dev_priv)
2135 return;
2136
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002137 I915_WRITE(HWSTAM, 0xffffffff);
2138
2139 I915_WRITE(DEIMR, 0xffffffff);
2140 I915_WRITE(DEIER, 0x0);
2141 I915_WRITE(DEIIR, I915_READ(DEIIR));
2142
2143 I915_WRITE(GTIMR, 0xffffffff);
2144 I915_WRITE(GTIER, 0x0);
2145 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002146
2147 I915_WRITE(SDEIMR, 0xffffffff);
2148 I915_WRITE(SDEIER, 0x0);
2149 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002150}
2151
Chris Wilsonc2798b12012-04-22 21:13:57 +01002152static void i8xx_irq_preinstall(struct drm_device * dev)
2153{
2154 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2155 int pipe;
2156
2157 atomic_set(&dev_priv->irq_received, 0);
2158
2159 for_each_pipe(pipe)
2160 I915_WRITE(PIPESTAT(pipe), 0);
2161 I915_WRITE16(IMR, 0xffff);
2162 I915_WRITE16(IER, 0x0);
2163 POSTING_READ16(IER);
2164}
2165
2166static int i8xx_irq_postinstall(struct drm_device *dev)
2167{
2168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2169
Chris Wilsonc2798b12012-04-22 21:13:57 +01002170 dev_priv->pipestat[0] = 0;
2171 dev_priv->pipestat[1] = 0;
2172
2173 I915_WRITE16(EMR,
2174 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2175
2176 /* Unmask the interrupts that we always want on. */
2177 dev_priv->irq_mask =
2178 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2179 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2180 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2181 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2182 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2183 I915_WRITE16(IMR, dev_priv->irq_mask);
2184
2185 I915_WRITE16(IER,
2186 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2187 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2188 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2189 I915_USER_INTERRUPT);
2190 POSTING_READ16(IER);
2191
2192 return 0;
2193}
2194
Daniel Vetterff1f5252012-10-02 15:10:55 +02002195static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002196{
2197 struct drm_device *dev = (struct drm_device *) arg;
2198 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002199 u16 iir, new_iir;
2200 u32 pipe_stats[2];
2201 unsigned long irqflags;
2202 int irq_received;
2203 int pipe;
2204 u16 flip_mask =
2205 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2206 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2207
2208 atomic_inc(&dev_priv->irq_received);
2209
2210 iir = I915_READ16(IIR);
2211 if (iir == 0)
2212 return IRQ_NONE;
2213
2214 while (iir & ~flip_mask) {
2215 /* Can't rely on pipestat interrupt bit in iir as it might
2216 * have been cleared after the pipestat interrupt was received.
2217 * It doesn't set the bit in iir again, but it still produces
2218 * interrupts (for non-MSI).
2219 */
2220 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2221 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2222 i915_handle_error(dev, false);
2223
2224 for_each_pipe(pipe) {
2225 int reg = PIPESTAT(pipe);
2226 pipe_stats[pipe] = I915_READ(reg);
2227
2228 /*
2229 * Clear the PIPE*STAT regs before the IIR
2230 */
2231 if (pipe_stats[pipe] & 0x8000ffff) {
2232 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2233 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2234 pipe_name(pipe));
2235 I915_WRITE(reg, pipe_stats[pipe]);
2236 irq_received = 1;
2237 }
2238 }
2239 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2240
2241 I915_WRITE16(IIR, iir & ~flip_mask);
2242 new_iir = I915_READ16(IIR); /* Flush posted writes */
2243
Daniel Vetterd05c6172012-04-26 23:28:09 +02002244 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002245
2246 if (iir & I915_USER_INTERRUPT)
2247 notify_ring(dev, &dev_priv->ring[RCS]);
2248
2249 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2250 drm_handle_vblank(dev, 0)) {
2251 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2252 intel_prepare_page_flip(dev, 0);
2253 intel_finish_page_flip(dev, 0);
2254 flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2255 }
2256 }
2257
2258 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2259 drm_handle_vblank(dev, 1)) {
2260 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2261 intel_prepare_page_flip(dev, 1);
2262 intel_finish_page_flip(dev, 1);
2263 flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2264 }
2265 }
2266
2267 iir = new_iir;
2268 }
2269
2270 return IRQ_HANDLED;
2271}
2272
2273static void i8xx_irq_uninstall(struct drm_device * dev)
2274{
2275 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2276 int pipe;
2277
Chris Wilsonc2798b12012-04-22 21:13:57 +01002278 for_each_pipe(pipe) {
2279 /* Clear enable bits; then clear status bits */
2280 I915_WRITE(PIPESTAT(pipe), 0);
2281 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2282 }
2283 I915_WRITE16(IMR, 0xffff);
2284 I915_WRITE16(IER, 0x0);
2285 I915_WRITE16(IIR, I915_READ16(IIR));
2286}
2287
Chris Wilsona266c7d2012-04-24 22:59:44 +01002288static void i915_irq_preinstall(struct drm_device * dev)
2289{
2290 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2291 int pipe;
2292
2293 atomic_set(&dev_priv->irq_received, 0);
2294
2295 if (I915_HAS_HOTPLUG(dev)) {
2296 I915_WRITE(PORT_HOTPLUG_EN, 0);
2297 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2298 }
2299
Chris Wilson00d98eb2012-04-24 22:59:48 +01002300 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002301 for_each_pipe(pipe)
2302 I915_WRITE(PIPESTAT(pipe), 0);
2303 I915_WRITE(IMR, 0xffffffff);
2304 I915_WRITE(IER, 0x0);
2305 POSTING_READ(IER);
2306}
2307
2308static int i915_irq_postinstall(struct drm_device *dev)
2309{
2310 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002311 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002312
Chris Wilsona266c7d2012-04-24 22:59:44 +01002313 dev_priv->pipestat[0] = 0;
2314 dev_priv->pipestat[1] = 0;
2315
Chris Wilson38bde182012-04-24 22:59:50 +01002316 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2317
2318 /* Unmask the interrupts that we always want on. */
2319 dev_priv->irq_mask =
2320 ~(I915_ASLE_INTERRUPT |
2321 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2322 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2323 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2324 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2325 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2326
2327 enable_mask =
2328 I915_ASLE_INTERRUPT |
2329 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2330 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2331 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2332 I915_USER_INTERRUPT;
2333
Chris Wilsona266c7d2012-04-24 22:59:44 +01002334 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002335 I915_WRITE(PORT_HOTPLUG_EN, 0);
2336 POSTING_READ(PORT_HOTPLUG_EN);
2337
Chris Wilsona266c7d2012-04-24 22:59:44 +01002338 /* Enable in IER... */
2339 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2340 /* and unmask in IMR */
2341 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2342 }
2343
Chris Wilsona266c7d2012-04-24 22:59:44 +01002344 I915_WRITE(IMR, dev_priv->irq_mask);
2345 I915_WRITE(IER, enable_mask);
2346 POSTING_READ(IER);
2347
Daniel Vetter20afbda2012-12-11 14:05:07 +01002348 intel_opregion_enable_asle(dev);
2349
2350 return 0;
2351}
2352
2353static void i915_hpd_irq_setup(struct drm_device *dev)
2354{
2355 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2356 u32 hotplug_en;
2357
Chris Wilsona266c7d2012-04-24 22:59:44 +01002358 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002359 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002360
Chris Wilsona266c7d2012-04-24 22:59:44 +01002361 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2362 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2363 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2364 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2365 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2366 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002367 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002368 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002369 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002370 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2371 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2372 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002373 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2374 }
2375
2376 /* Ignore TV since it's buggy */
2377
2378 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2379 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002380}
2381
Daniel Vetterff1f5252012-10-02 15:10:55 +02002382static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002383{
2384 struct drm_device *dev = (struct drm_device *) arg;
2385 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002386 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002387 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002388 u32 flip_mask =
2389 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2390 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2391 u32 flip[2] = {
2392 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
2393 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
2394 };
2395 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002396
2397 atomic_inc(&dev_priv->irq_received);
2398
2399 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002400 do {
2401 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002402 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002403
2404 /* Can't rely on pipestat interrupt bit in iir as it might
2405 * have been cleared after the pipestat interrupt was received.
2406 * It doesn't set the bit in iir again, but it still produces
2407 * interrupts (for non-MSI).
2408 */
2409 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2410 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2411 i915_handle_error(dev, false);
2412
2413 for_each_pipe(pipe) {
2414 int reg = PIPESTAT(pipe);
2415 pipe_stats[pipe] = I915_READ(reg);
2416
Chris Wilson38bde182012-04-24 22:59:50 +01002417 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002418 if (pipe_stats[pipe] & 0x8000ffff) {
2419 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2420 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2421 pipe_name(pipe));
2422 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002423 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002424 }
2425 }
2426 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2427
2428 if (!irq_received)
2429 break;
2430
Chris Wilsona266c7d2012-04-24 22:59:44 +01002431 /* Consume port. Then clear IIR or we'll miss events */
2432 if ((I915_HAS_HOTPLUG(dev)) &&
2433 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2434 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2435
2436 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2437 hotplug_status);
2438 if (hotplug_status & dev_priv->hotplug_supported_mask)
2439 queue_work(dev_priv->wq,
2440 &dev_priv->hotplug_work);
2441
2442 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002443 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002444 }
2445
Chris Wilson38bde182012-04-24 22:59:50 +01002446 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002447 new_iir = I915_READ(IIR); /* Flush posted writes */
2448
Chris Wilsona266c7d2012-04-24 22:59:44 +01002449 if (iir & I915_USER_INTERRUPT)
2450 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002451
Chris Wilsona266c7d2012-04-24 22:59:44 +01002452 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002453 int plane = pipe;
2454 if (IS_MOBILE(dev))
2455 plane = !plane;
Chris Wilson8291ee92012-04-24 22:59:47 +01002456 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002457 drm_handle_vblank(dev, pipe)) {
Chris Wilson38bde182012-04-24 22:59:50 +01002458 if (iir & flip[plane]) {
2459 intel_prepare_page_flip(dev, plane);
2460 intel_finish_page_flip(dev, pipe);
2461 flip_mask &= ~flip[plane];
2462 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002463 }
2464
2465 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2466 blc_event = true;
2467 }
2468
Chris Wilsona266c7d2012-04-24 22:59:44 +01002469 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2470 intel_opregion_asle_intr(dev);
2471
2472 /* With MSI, interrupts are only generated when iir
2473 * transitions from zero to nonzero. If another bit got
2474 * set while we were handling the existing iir bits, then
2475 * we would never get another interrupt.
2476 *
2477 * This is fine on non-MSI as well, as if we hit this path
2478 * we avoid exiting the interrupt handler only to generate
2479 * another one.
2480 *
2481 * Note that for MSI this could cause a stray interrupt report
2482 * if an interrupt landed in the time between writing IIR and
2483 * the posting read. This should be rare enough to never
2484 * trigger the 99% of 100,000 interrupts test for disabling
2485 * stray interrupts.
2486 */
Chris Wilson38bde182012-04-24 22:59:50 +01002487 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002488 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002489 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002490
Daniel Vetterd05c6172012-04-26 23:28:09 +02002491 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002492
Chris Wilsona266c7d2012-04-24 22:59:44 +01002493 return ret;
2494}
2495
2496static void i915_irq_uninstall(struct drm_device * dev)
2497{
2498 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2499 int pipe;
2500
Chris Wilsona266c7d2012-04-24 22:59:44 +01002501 if (I915_HAS_HOTPLUG(dev)) {
2502 I915_WRITE(PORT_HOTPLUG_EN, 0);
2503 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2504 }
2505
Chris Wilson00d98eb2012-04-24 22:59:48 +01002506 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002507 for_each_pipe(pipe) {
2508 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002509 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002510 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2511 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002512 I915_WRITE(IMR, 0xffffffff);
2513 I915_WRITE(IER, 0x0);
2514
Chris Wilsona266c7d2012-04-24 22:59:44 +01002515 I915_WRITE(IIR, I915_READ(IIR));
2516}
2517
2518static void i965_irq_preinstall(struct drm_device * dev)
2519{
2520 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2521 int pipe;
2522
2523 atomic_set(&dev_priv->irq_received, 0);
2524
Chris Wilsonadca4732012-05-11 18:01:31 +01002525 I915_WRITE(PORT_HOTPLUG_EN, 0);
2526 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002527
2528 I915_WRITE(HWSTAM, 0xeffe);
2529 for_each_pipe(pipe)
2530 I915_WRITE(PIPESTAT(pipe), 0);
2531 I915_WRITE(IMR, 0xffffffff);
2532 I915_WRITE(IER, 0x0);
2533 POSTING_READ(IER);
2534}
2535
2536static int i965_irq_postinstall(struct drm_device *dev)
2537{
2538 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002539 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002540 u32 error_mask;
2541
Chris Wilsona266c7d2012-04-24 22:59:44 +01002542 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002543 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002544 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002545 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2546 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2547 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2548 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2549 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2550
2551 enable_mask = ~dev_priv->irq_mask;
2552 enable_mask |= I915_USER_INTERRUPT;
2553
2554 if (IS_G4X(dev))
2555 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002556
2557 dev_priv->pipestat[0] = 0;
2558 dev_priv->pipestat[1] = 0;
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002559 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002560
Chris Wilsona266c7d2012-04-24 22:59:44 +01002561 /*
2562 * Enable some error detection, note the instruction error mask
2563 * bit is reserved, so we leave it masked.
2564 */
2565 if (IS_G4X(dev)) {
2566 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2567 GM45_ERROR_MEM_PRIV |
2568 GM45_ERROR_CP_PRIV |
2569 I915_ERROR_MEMORY_REFRESH);
2570 } else {
2571 error_mask = ~(I915_ERROR_PAGE_TABLE |
2572 I915_ERROR_MEMORY_REFRESH);
2573 }
2574 I915_WRITE(EMR, error_mask);
2575
2576 I915_WRITE(IMR, dev_priv->irq_mask);
2577 I915_WRITE(IER, enable_mask);
2578 POSTING_READ(IER);
2579
Daniel Vetter20afbda2012-12-11 14:05:07 +01002580 I915_WRITE(PORT_HOTPLUG_EN, 0);
2581 POSTING_READ(PORT_HOTPLUG_EN);
2582
2583 intel_opregion_enable_asle(dev);
2584
2585 return 0;
2586}
2587
2588static void i965_hpd_irq_setup(struct drm_device *dev)
2589{
2590 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2591 u32 hotplug_en;
2592
Chris Wilsonadca4732012-05-11 18:01:31 +01002593 /* Note HDMI and DP share hotplug bits */
2594 hotplug_en = 0;
2595 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2596 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2597 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2598 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2599 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2600 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002601 if (IS_G4X(dev)) {
2602 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2603 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2604 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2605 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2606 } else {
2607 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2608 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2609 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2610 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2611 }
Chris Wilsonadca4732012-05-11 18:01:31 +01002612 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2613 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002614
Chris Wilsonadca4732012-05-11 18:01:31 +01002615 /* Programming the CRT detection parameters tends
2616 to generate a spurious hotplug event about three
2617 seconds later. So just do it once.
2618 */
2619 if (IS_G4X(dev))
2620 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2621 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002622 }
2623
Chris Wilsonadca4732012-05-11 18:01:31 +01002624 /* Ignore TV since it's buggy */
2625
2626 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002627}
2628
Daniel Vetterff1f5252012-10-02 15:10:55 +02002629static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002630{
2631 struct drm_device *dev = (struct drm_device *) arg;
2632 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002633 u32 iir, new_iir;
2634 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002635 unsigned long irqflags;
2636 int irq_received;
2637 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002638
2639 atomic_inc(&dev_priv->irq_received);
2640
2641 iir = I915_READ(IIR);
2642
Chris Wilsona266c7d2012-04-24 22:59:44 +01002643 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002644 bool blc_event = false;
2645
Chris Wilsona266c7d2012-04-24 22:59:44 +01002646 irq_received = iir != 0;
2647
2648 /* Can't rely on pipestat interrupt bit in iir as it might
2649 * have been cleared after the pipestat interrupt was received.
2650 * It doesn't set the bit in iir again, but it still produces
2651 * interrupts (for non-MSI).
2652 */
2653 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2654 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2655 i915_handle_error(dev, false);
2656
2657 for_each_pipe(pipe) {
2658 int reg = PIPESTAT(pipe);
2659 pipe_stats[pipe] = I915_READ(reg);
2660
2661 /*
2662 * Clear the PIPE*STAT regs before the IIR
2663 */
2664 if (pipe_stats[pipe] & 0x8000ffff) {
2665 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2666 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2667 pipe_name(pipe));
2668 I915_WRITE(reg, pipe_stats[pipe]);
2669 irq_received = 1;
2670 }
2671 }
2672 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2673
2674 if (!irq_received)
2675 break;
2676
2677 ret = IRQ_HANDLED;
2678
2679 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002680 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002681 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2682
2683 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2684 hotplug_status);
2685 if (hotplug_status & dev_priv->hotplug_supported_mask)
2686 queue_work(dev_priv->wq,
2687 &dev_priv->hotplug_work);
2688
2689 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2690 I915_READ(PORT_HOTPLUG_STAT);
2691 }
2692
2693 I915_WRITE(IIR, iir);
2694 new_iir = I915_READ(IIR); /* Flush posted writes */
2695
Chris Wilsona266c7d2012-04-24 22:59:44 +01002696 if (iir & I915_USER_INTERRUPT)
2697 notify_ring(dev, &dev_priv->ring[RCS]);
2698 if (iir & I915_BSD_USER_INTERRUPT)
2699 notify_ring(dev, &dev_priv->ring[VCS]);
2700
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002701 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002702 intel_prepare_page_flip(dev, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002703
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002704 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002705 intel_prepare_page_flip(dev, 1);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002706
2707 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002708 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002709 drm_handle_vblank(dev, pipe)) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002710 i915_pageflip_stall_check(dev, pipe);
2711 intel_finish_page_flip(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002712 }
2713
2714 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2715 blc_event = true;
2716 }
2717
2718
2719 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2720 intel_opregion_asle_intr(dev);
2721
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002722 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2723 gmbus_irq_handler(dev);
2724
Chris Wilsona266c7d2012-04-24 22:59:44 +01002725 /* With MSI, interrupts are only generated when iir
2726 * transitions from zero to nonzero. If another bit got
2727 * set while we were handling the existing iir bits, then
2728 * we would never get another interrupt.
2729 *
2730 * This is fine on non-MSI as well, as if we hit this path
2731 * we avoid exiting the interrupt handler only to generate
2732 * another one.
2733 *
2734 * Note that for MSI this could cause a stray interrupt report
2735 * if an interrupt landed in the time between writing IIR and
2736 * the posting read. This should be rare enough to never
2737 * trigger the 99% of 100,000 interrupts test for disabling
2738 * stray interrupts.
2739 */
2740 iir = new_iir;
2741 }
2742
Daniel Vetterd05c6172012-04-26 23:28:09 +02002743 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002744
Chris Wilsona266c7d2012-04-24 22:59:44 +01002745 return ret;
2746}
2747
2748static void i965_irq_uninstall(struct drm_device * dev)
2749{
2750 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2751 int pipe;
2752
2753 if (!dev_priv)
2754 return;
2755
Chris Wilsonadca4732012-05-11 18:01:31 +01002756 I915_WRITE(PORT_HOTPLUG_EN, 0);
2757 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002758
2759 I915_WRITE(HWSTAM, 0xffffffff);
2760 for_each_pipe(pipe)
2761 I915_WRITE(PIPESTAT(pipe), 0);
2762 I915_WRITE(IMR, 0xffffffff);
2763 I915_WRITE(IER, 0x0);
2764
2765 for_each_pipe(pipe)
2766 I915_WRITE(PIPESTAT(pipe),
2767 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2768 I915_WRITE(IIR, I915_READ(IIR));
2769}
2770
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002771void intel_irq_init(struct drm_device *dev)
2772{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002773 struct drm_i915_private *dev_priv = dev->dev_private;
2774
2775 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01002776 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002777 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002778 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002779
Daniel Vetter99584db2012-11-14 17:14:04 +01002780 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
2781 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01002782 (unsigned long) dev);
2783
Tomas Janousek97a19a22012-12-08 13:48:13 +01002784 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002785
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002786 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2787 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002788 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002789 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2790 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2791 }
2792
Keith Packardc3613de2011-08-12 17:05:54 -07002793 if (drm_core_check_feature(dev, DRIVER_MODESET))
2794 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2795 else
2796 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002797 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2798
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002799 if (IS_VALLEYVIEW(dev)) {
2800 dev->driver->irq_handler = valleyview_irq_handler;
2801 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2802 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2803 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2804 dev->driver->enable_vblank = valleyview_enable_vblank;
2805 dev->driver->disable_vblank = valleyview_disable_vblank;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002806 dev_priv->display.hpd_irq_setup = valleyview_hpd_irq_setup;
Daniel Vetter4a06e202012-12-01 13:53:40 +01002807 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002808 /* Share pre & uninstall handlers with ILK/SNB */
2809 dev->driver->irq_handler = ivybridge_irq_handler;
2810 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2811 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2812 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2813 dev->driver->enable_vblank = ivybridge_enable_vblank;
2814 dev->driver->disable_vblank = ivybridge_disable_vblank;
2815 } else if (HAS_PCH_SPLIT(dev)) {
2816 dev->driver->irq_handler = ironlake_irq_handler;
2817 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2818 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2819 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2820 dev->driver->enable_vblank = ironlake_enable_vblank;
2821 dev->driver->disable_vblank = ironlake_disable_vblank;
2822 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002823 if (INTEL_INFO(dev)->gen == 2) {
2824 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2825 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2826 dev->driver->irq_handler = i8xx_irq_handler;
2827 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002828 } else if (INTEL_INFO(dev)->gen == 3) {
2829 dev->driver->irq_preinstall = i915_irq_preinstall;
2830 dev->driver->irq_postinstall = i915_irq_postinstall;
2831 dev->driver->irq_uninstall = i915_irq_uninstall;
2832 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002833 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002834 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002835 dev->driver->irq_preinstall = i965_irq_preinstall;
2836 dev->driver->irq_postinstall = i965_irq_postinstall;
2837 dev->driver->irq_uninstall = i965_irq_uninstall;
2838 dev->driver->irq_handler = i965_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002839 dev_priv->display.hpd_irq_setup = i965_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002840 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002841 dev->driver->enable_vblank = i915_enable_vblank;
2842 dev->driver->disable_vblank = i915_disable_vblank;
2843 }
2844}
Daniel Vetter20afbda2012-12-11 14:05:07 +01002845
2846void intel_hpd_init(struct drm_device *dev)
2847{
2848 struct drm_i915_private *dev_priv = dev->dev_private;
2849
2850 if (dev_priv->display.hpd_irq_setup)
2851 dev_priv->display.hpd_irq_setup(dev);
2852}