blob: 7e62751abfacce2aaca99c7b08834f2464b46498 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07004 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04005 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/blkdev.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020041#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050042#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090043#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/gfp.h>
Robert Richteree2aad42015-06-05 19:49:25 +020045#include <linux/msi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010055 AHCI_PCI_BAR_STA2X11 = 0,
Robert Richterb7ae1282015-06-05 19:49:26 +020056 AHCI_PCI_BAR_CAVIUM = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080057 AHCI_PCI_BAR_ENMOTUS = 2,
Alessandro Rubini318893e2012-01-06 13:33:39 +010058 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090059};
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Tejun Heo441577e2010-03-29 10:32:39 +090061enum board_ids {
62 /* board IDs by feature in alphabetical order */
63 board_ahci,
64 board_ahci_ign_iferr,
Tejun Heo66a7cbc2014-10-27 10:22:56 -040065 board_ahci_nomsi,
Levente Kurusa67809f82014-02-18 10:22:17 -050066 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090067 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020068 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090069
70 /* board IDs for specific chipsets in alphabetical order */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040071 board_ahci_avn,
Tejun Heo441577e2010-03-29 10:32:39 +090072 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090073 board_ahci_mcp77,
74 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090075 board_ahci_mv,
76 board_ahci_sb600,
77 board_ahci_sb700, /* for SB700 and SB800 */
78 board_ahci_vt8251,
79
80 /* aliases */
81 board_ahci_mcp_linux = board_ahci_mcp65,
82 board_ahci_mcp67 = board_ahci_mcp65,
83 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090084 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070085};
86
Jeff Garzik2dcb4072007-10-19 06:42:56 -040087static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090088static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
89 unsigned long deadline);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040090static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
91 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110092static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
93static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090094static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
95 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090096#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090097static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
98static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090099#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Tejun Heofad16e72010-09-21 09:25:48 +0200101static struct scsi_host_template ahci_sht = {
102 AHCI_SHT("ahci"),
103};
104
Tejun Heo029cfd62008-03-25 12:22:49 +0900105static struct ata_port_operations ahci_vt8251_ops = {
106 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900107 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900108};
109
Tejun Heo029cfd62008-03-25 12:22:49 +0900110static struct ata_port_operations ahci_p5wdh_ops = {
111 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900112 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900113};
114
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400115static struct ata_port_operations ahci_avn_ops = {
116 .inherits = &ahci_ops,
117 .hardreset = ahci_avn_hardreset,
118};
119
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100120static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900121 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530122 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900123 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100124 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400125 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 .port_ops = &ahci_ops,
127 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530128 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900129 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
130 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100131 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400132 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900133 .port_ops = &ahci_ops,
134 },
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400135 [board_ahci_nomsi] = {
136 AHCI_HFLAGS (AHCI_HFLAG_NO_MSI),
137 .flags = AHCI_FLAG_COMMON,
138 .pio_mask = ATA_PIO4,
139 .udma_mask = ATA_UDMA6,
140 .port_ops = &ahci_ops,
141 },
Levente Kurusa67809f82014-02-18 10:22:17 -0500142 [board_ahci_noncq] = {
143 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
144 .flags = AHCI_FLAG_COMMON,
145 .pio_mask = ATA_PIO4,
146 .udma_mask = ATA_UDMA6,
147 .port_ops = &ahci_ops,
148 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530149 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900150 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
151 .flags = AHCI_FLAG_COMMON,
152 .pio_mask = ATA_PIO4,
153 .udma_mask = ATA_UDMA6,
154 .port_ops = &ahci_ops,
155 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530156 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200157 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
158 .flags = AHCI_FLAG_COMMON,
159 .pio_mask = ATA_PIO4,
160 .udma_mask = ATA_UDMA6,
161 .port_ops = &ahci_ops,
162 },
Tejun Heo441577e2010-03-29 10:32:39 +0900163 /* by chipsets */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400164 [board_ahci_avn] = {
165 .flags = AHCI_FLAG_COMMON,
166 .pio_mask = ATA_PIO4,
167 .udma_mask = ATA_UDMA6,
168 .port_ops = &ahci_avn_ops,
169 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530170 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900171 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
172 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100173 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900174 .pio_mask = ATA_PIO4,
175 .udma_mask = ATA_UDMA6,
176 .port_ops = &ahci_ops,
177 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530178 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900179 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
180 .flags = AHCI_FLAG_COMMON,
181 .pio_mask = ATA_PIO4,
182 .udma_mask = ATA_UDMA6,
183 .port_ops = &ahci_ops,
184 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530185 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900186 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900187 .flags = AHCI_FLAG_COMMON,
188 .pio_mask = ATA_PIO4,
189 .udma_mask = ATA_UDMA6,
190 .port_ops = &ahci_ops,
191 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530192 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900193 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
194 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300195 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900196 .pio_mask = ATA_PIO4,
197 .udma_mask = ATA_UDMA6,
198 .port_ops = &ahci_ops,
199 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530200 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900201 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900202 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
203 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900204 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100205 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400206 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800207 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800208 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530209 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800210 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800211 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100212 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800213 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800214 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800215 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530216 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900217 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900218 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100219 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900220 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900221 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800222 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223};
224
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500225static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400226 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400227 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
228 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
229 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
230 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
231 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900232 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400233 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
234 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
235 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
236 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900237 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800238 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900239 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
240 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
241 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
242 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
243 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
244 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
245 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
246 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
247 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
248 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
249 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
250 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
251 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
252 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
253 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400254 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
255 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800256 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500257 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800258 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500259 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
260 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700261 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700262 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500263 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700264 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700265 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500266 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800267 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
268 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
269 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
270 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
271 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
272 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700273 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
274 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
275 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800276 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800277 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700278 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
279 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
280 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
281 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
282 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
283 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700284 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800285 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
286 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci }, /* Lynx Point AHCI */
287 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
288 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci }, /* Lynx Point RAID */
289 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
290 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci }, /* Lynx Point RAID */
291 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
292 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci }, /* Lynx Point RAID */
James Ralston77b12bc92012-08-09 09:02:31 -0700293 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci }, /* Lynx Point-LP AHCI */
294 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci }, /* Lynx Point-LP AHCI */
295 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci }, /* Lynx Point-LP RAID */
296 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci }, /* Lynx Point-LP RAID */
297 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci }, /* Lynx Point-LP RAID */
298 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci }, /* Lynx Point-LP RAID */
299 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci }, /* Lynx Point-LP RAID */
300 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci }, /* Lynx Point-LP RAID */
Seth Heasley29e674d2013-01-25 12:01:05 -0800301 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
302 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
303 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
304 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
305 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
306 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
307 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
308 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400309 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci_avn }, /* Avoton AHCI */
310 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci_avn }, /* Avoton AHCI */
311 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci_avn }, /* Avoton RAID */
312 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci_avn }, /* Avoton RAID */
313 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci_avn }, /* Avoton RAID */
314 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci_avn }, /* Avoton RAID */
315 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci_avn }, /* Avoton RAID */
316 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci_avn }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800317 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
318 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743f2013-02-08 17:34:47 -0800319 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
320 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
321 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
322 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
323 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
324 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
325 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
326 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700327 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
James Ralston9f961a52013-11-04 09:24:58 -0800328 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci }, /* Wildcat Point-LP AHCI */
329 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci }, /* Wildcat Point-LP RAID */
330 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci }, /* Wildcat Point-LP RAID */
331 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci }, /* Wildcat Point-LP RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700332 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
333 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci }, /* 9 Series AHCI */
334 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
335 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci }, /* 9 Series RAID */
336 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
337 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci }, /* 9 Series RAID */
338 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
339 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci }, /* 9 Series RAID */
Devin Ryles249cd0a2014-11-07 17:59:05 -0500340 { PCI_VDEVICE(INTEL, 0x9d03), board_ahci }, /* Sunrise Point-LP AHCI */
341 { PCI_VDEVICE(INTEL, 0x9d05), board_ahci }, /* Sunrise Point-LP RAID */
342 { PCI_VDEVICE(INTEL, 0x9d07), board_ahci }, /* Sunrise Point-LP RAID */
James Ralston690000b2014-10-13 15:16:38 -0700343 { PCI_VDEVICE(INTEL, 0xa103), board_ahci }, /* Sunrise Point-H AHCI */
James Ralston690000b2014-10-13 15:16:38 -0700344 { PCI_VDEVICE(INTEL, 0xa105), board_ahci }, /* Sunrise Point-H RAID */
345 { PCI_VDEVICE(INTEL, 0xa107), board_ahci }, /* Sunrise Point-H RAID */
346 { PCI_VDEVICE(INTEL, 0xa10f), board_ahci }, /* Sunrise Point-H RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400347
Tejun Heoe34bb372007-02-26 20:24:03 +0900348 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
349 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
350 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100351 /* JMicron 362B and 362C have an AHCI function with IDE class code */
352 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
353 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400354
355 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800356 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800357 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
358 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
359 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
360 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
361 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
362 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400363
Shane Huange2dd90b2009-07-29 11:34:49 +0800364 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800365 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800366 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800367 /* AMD is using RAID class only for ahci controllers */
368 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
369 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
370
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400371 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400372 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900373 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400374
375 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900376 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
377 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
378 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
379 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
380 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
381 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
382 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
383 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900384 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
385 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
386 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
387 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
388 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
389 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
390 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
391 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
392 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
393 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
394 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
395 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
396 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
397 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
398 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
399 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
400 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
401 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
402 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
403 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
404 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
405 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
406 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
407 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
408 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
409 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
410 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
411 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
412 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
413 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
414 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
415 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
416 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
417 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
418 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
419 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
420 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
421 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
422 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
423 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
424 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
425 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
426 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
427 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
428 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
429 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
430 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
431 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
432 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
433 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
434 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
435 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
436 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
437 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
438 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
439 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
440 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
441 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
442 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
443 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
444 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
445 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
446 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
447 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
448 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
449 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
450 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
451 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
452 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
453 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
454 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
455 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
456 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
457 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
458 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
459 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400460
Jeff Garzik95916ed2006-07-29 04:10:14 -0400461 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900462 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
463 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
464 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400465
Alessandro Rubini318893e2012-01-06 13:33:39 +0100466 /* ST Microelectronics */
467 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
468
Jeff Garzikcd70c262007-07-08 02:29:42 -0400469 /* Marvell */
470 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100471 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600472 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500473 .class = PCI_CLASS_STORAGE_SATA_AHCI,
474 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200475 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600476 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100477 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100478 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
479 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
480 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600481 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500482 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900483 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
Murali Karicheric5edfff2014-09-05 13:21:00 -0400484 .driver_data = board_ahci_yes_fbs }, /* 88se9182 */
485 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9182),
George Spelvinfcce9a32013-05-29 10:20:35 +0900486 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600487 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100488 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle754a2922014-05-24 16:35:43 +0200489 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
490 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600491 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100492 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100493 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
494 .driver_data = board_ahci_yes_fbs },
Jérôme Carreterod2518362014-06-03 14:56:25 -0400495 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642),
496 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400497
Mark Nelsonc77a0362008-10-23 14:08:16 +1100498 /* Promise */
499 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezb32bfc02014-07-11 18:08:13 +0200500 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100501
Keng-Yu Linc9703762011-11-09 01:47:36 -0500502 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100503 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
504 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
505 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
506 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500507
Levente Kurusa67809f82014-02-18 10:22:17 -0500508 /*
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400509 * Samsung SSDs found on some macbooks. NCQ times out if MSI is
510 * enabled. https://bugzilla.kernel.org/show_bug.cgi?id=60731
Levente Kurusa67809f82014-02-18 10:22:17 -0500511 */
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400512 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_nomsi },
Tejun Heo2b21ef02014-12-04 13:13:28 -0500513 { PCI_VDEVICE(SAMSUNG, 0xa800), board_ahci_nomsi },
Levente Kurusa67809f82014-02-18 10:22:17 -0500514
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800515 /* Enmotus */
516 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
517
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500518 /* Generic, PCI class code for AHCI */
519 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500520 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500521
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 { } /* terminate list */
523};
524
525
526static struct pci_driver ahci_pci_driver = {
527 .name = DRV_NAME,
528 .id_table = ahci_pci_tbl,
529 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900530 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900531#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900532 .suspend = ahci_pci_device_suspend,
533 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900534#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535};
536
Alan Cox5b66c822008-09-03 14:48:34 +0100537#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
538static int marvell_enable;
539#else
540static int marvell_enable = 1;
541#endif
542module_param(marvell_enable, int, 0644);
543MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
544
545
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300546static void ahci_pci_save_initial_config(struct pci_dev *pdev,
547 struct ahci_host_priv *hpriv)
548{
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300549 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
550 dev_info(&pdev->dev, "JMB361 has only one port\n");
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100551 hpriv->force_port_map = 1;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300552 }
553
554 /*
555 * Temporary Marvell 6145 hack: PATA port presence
556 * is asserted through the standard AHCI port
557 * presence register, as bit 4 (counting from 0)
558 */
559 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
560 if (pdev->device == 0x6121)
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100561 hpriv->mask_port_map = 0x3;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300562 else
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100563 hpriv->mask_port_map = 0xf;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300564 dev_info(&pdev->dev,
565 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
566 }
567
Antoine Ténart725c7b52014-07-30 20:13:56 +0200568 ahci_save_initial_config(&pdev->dev, hpriv);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300569}
570
Anton Vorontsov33030402010-03-03 20:17:39 +0300571static int ahci_pci_reset_controller(struct ata_host *host)
572{
573 struct pci_dev *pdev = to_pci_dev(host->dev);
574
575 ahci_reset_controller(host);
576
Tejun Heod91542c2006-07-26 15:59:26 +0900577 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300578 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900579 u16 tmp16;
580
581 /* configure PCS */
582 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900583 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
584 tmp16 |= hpriv->port_map;
585 pci_write_config_word(pdev, 0x92, tmp16);
586 }
Tejun Heod91542c2006-07-26 15:59:26 +0900587 }
588
589 return 0;
590}
591
Anton Vorontsov781d6552010-03-03 20:17:42 +0300592static void ahci_pci_init_controller(struct ata_host *host)
593{
594 struct ahci_host_priv *hpriv = host->private_data;
595 struct pci_dev *pdev = to_pci_dev(host->dev);
596 void __iomem *port_mmio;
597 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100598 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900599
Tejun Heo417a1a62007-09-23 13:19:55 +0900600 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100601 if (pdev->device == 0x6121)
602 mv = 2;
603 else
604 mv = 4;
605 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400606
607 writel(0, port_mmio + PORT_IRQ_MASK);
608
609 /* clear port IRQ */
610 tmp = readl(port_mmio + PORT_IRQ_STAT);
611 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
612 if (tmp)
613 writel(tmp, port_mmio + PORT_IRQ_STAT);
614 }
615
Anton Vorontsov781d6552010-03-03 20:17:42 +0300616 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900617}
618
Tejun Heocc0680a2007-08-06 18:36:23 +0900619static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900620 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900621{
Tejun Heocc0680a2007-08-06 18:36:23 +0900622 struct ata_port *ap = link->ap;
Hans de Goede039ece32014-02-22 16:53:30 +0100623 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo9dadd452008-04-07 22:47:19 +0900624 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900625 int rc;
626
627 DPRINTK("ENTER\n");
628
Tejun Heo4447d352007-04-17 23:44:08 +0900629 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900630
Tejun Heocc0680a2007-08-06 18:36:23 +0900631 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900632 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900633
Hans de Goede039ece32014-02-22 16:53:30 +0100634 hpriv->start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900635
636 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
637
638 /* vt8251 doesn't clear BSY on signature FIS reception,
639 * request follow-up softreset.
640 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900641 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900642}
643
Tejun Heoedc93052007-10-25 14:59:16 +0900644static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
645 unsigned long deadline)
646{
647 struct ata_port *ap = link->ap;
648 struct ahci_port_priv *pp = ap->private_data;
Hans de Goede039ece32014-02-22 16:53:30 +0100649 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoedc93052007-10-25 14:59:16 +0900650 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
651 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900652 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900653 int rc;
654
655 ahci_stop_engine(ap);
656
657 /* clear D2H reception area to properly wait for D2H FIS */
658 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400659 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900660 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
661
662 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900663 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900664
Hans de Goede039ece32014-02-22 16:53:30 +0100665 hpriv->start_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900666
Tejun Heoedc93052007-10-25 14:59:16 +0900667 /* The pseudo configuration device on SIMG4726 attached to
668 * ASUS P5W-DH Deluxe doesn't send signature FIS after
669 * hardreset if no device is attached to the first downstream
670 * port && the pseudo device locks up on SRST w/ PMP==0. To
671 * work around this, wait for !BSY only briefly. If BSY isn't
672 * cleared, perform CLO and proceed to IDENTIFY (achieved by
673 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
674 *
675 * Wait for two seconds. Devices attached to downstream port
676 * which can't process the following IDENTIFY after this will
677 * have to be reset again. For most cases, this should
678 * suffice while making probing snappish enough.
679 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900680 if (online) {
681 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
682 ahci_check_ready);
683 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800684 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900685 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900686 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900687}
688
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400689/*
690 * ahci_avn_hardreset - attempt more aggressive recovery of Avoton ports.
691 *
692 * It has been observed with some SSDs that the timing of events in the
693 * link synchronization phase can leave the port in a state that can not
694 * be recovered by a SATA-hard-reset alone. The failing signature is
695 * SStatus.DET stuck at 1 ("Device presence detected but Phy
696 * communication not established"). It was found that unloading and
697 * reloading the driver when this problem occurs allows the drive
698 * connection to be recovered (DET advanced to 0x3). The critical
699 * component of reloading the driver is that the port state machines are
700 * reset by bouncing "port enable" in the AHCI PCS configuration
701 * register. So, reproduce that effect by bouncing a port whenever we
702 * see DET==1 after a reset.
703 */
704static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
705 unsigned long deadline)
706{
707 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
708 struct ata_port *ap = link->ap;
709 struct ahci_port_priv *pp = ap->private_data;
710 struct ahci_host_priv *hpriv = ap->host->private_data;
711 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
712 unsigned long tmo = deadline - jiffies;
713 struct ata_taskfile tf;
714 bool online;
715 int rc, i;
716
717 DPRINTK("ENTER\n");
718
719 ahci_stop_engine(ap);
720
721 for (i = 0; i < 2; i++) {
722 u16 val;
723 u32 sstatus;
724 int port = ap->port_no;
725 struct ata_host *host = ap->host;
726 struct pci_dev *pdev = to_pci_dev(host->dev);
727
728 /* clear D2H reception area to properly wait for D2H FIS */
729 ata_tf_init(link->device, &tf);
730 tf.command = ATA_BUSY;
731 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
732
733 rc = sata_link_hardreset(link, timing, deadline, &online,
734 ahci_check_ready);
735
736 if (sata_scr_read(link, SCR_STATUS, &sstatus) != 0 ||
737 (sstatus & 0xf) != 1)
738 break;
739
740 ata_link_printk(link, KERN_INFO, "avn bounce port%d\n",
741 port);
742
743 pci_read_config_word(pdev, 0x92, &val);
744 val &= ~(1 << port);
745 pci_write_config_word(pdev, 0x92, val);
746 ata_msleep(ap, 1000);
747 val |= 1 << port;
748 pci_write_config_word(pdev, 0x92, val);
749 deadline += tmo;
750 }
751
752 hpriv->start_engine(ap);
753
754 if (online)
755 *class = ahci_dev_classify(ap);
756
757 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
758 return rc;
759}
760
761
Tejun Heo438ac6d2007-03-02 17:31:26 +0900762#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900763static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
764{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900765 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900766 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300767 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900768 u32 ctl;
769
Tejun Heo9b10ae82009-05-30 20:50:12 +0900770 if (mesg.event & PM_EVENT_SUSPEND &&
771 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700772 dev_err(&pdev->dev,
773 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900774 return -EIO;
775 }
776
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100777 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900778 /* AHCI spec rev1.1 section 8.3.3:
779 * Software must disable interrupts prior to requesting a
780 * transition of the HBA to D3 state.
781 */
782 ctl = readl(mmio + HOST_CTL);
783 ctl &= ~HOST_IRQ_EN;
784 writel(ctl, mmio + HOST_CTL);
785 readl(mmio + HOST_CTL); /* flush */
786 }
787
788 return ata_pci_device_suspend(pdev, mesg);
789}
790
791static int ahci_pci_device_resume(struct pci_dev *pdev)
792{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900793 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900794 int rc;
795
Tejun Heo553c4aa2006-12-26 19:39:50 +0900796 rc = ata_pci_device_do_resume(pdev);
797 if (rc)
798 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900799
James Lairdcb856962013-11-19 11:06:38 +1100800 /* Apple BIOS helpfully mangles the registers on resume */
801 if (is_mcp89_apple(pdev))
802 ahci_mcp89_apple_enable(pdev);
803
Tejun Heoc1332872006-07-26 15:59:26 +0900804 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300805 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900806 if (rc)
807 return rc;
808
Anton Vorontsov781d6552010-03-03 20:17:42 +0300809 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900810 }
811
Jeff Garzikcca39742006-08-24 03:19:22 -0400812 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900813
814 return 0;
815}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900816#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900817
Tejun Heo4447d352007-04-17 23:44:08 +0900818static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821
Alessandro Rubini318893e2012-01-06 13:33:39 +0100822 /*
823 * If the device fixup already set the dma_mask to some non-standard
824 * value, don't extend it here. This happens on STA2X11, for example.
825 */
826 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
827 return 0;
828
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 if (using_dac &&
Quentin Lambertc54c7192015-04-08 14:34:10 +0200830 !dma_set_mask(&pdev->dev, DMA_BIT_MASK(64))) {
831 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 if (rc) {
Quentin Lambertc54c7192015-04-08 14:34:10 +0200833 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700835 dev_err(&pdev->dev,
836 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 return rc;
838 }
839 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 } else {
Quentin Lambertc54c7192015-04-08 14:34:10 +0200841 rc = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700843 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844 return rc;
845 }
Quentin Lambertc54c7192015-04-08 14:34:10 +0200846 rc = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700848 dev_err(&pdev->dev,
849 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 return rc;
851 }
852 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853 return 0;
854}
855
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300856static void ahci_pci_print_info(struct ata_host *host)
857{
858 struct pci_dev *pdev = to_pci_dev(host->dev);
859 u16 cc;
860 const char *scc_s;
861
862 pci_read_config_word(pdev, 0x0a, &cc);
863 if (cc == PCI_CLASS_STORAGE_IDE)
864 scc_s = "IDE";
865 else if (cc == PCI_CLASS_STORAGE_SATA)
866 scc_s = "SATA";
867 else if (cc == PCI_CLASS_STORAGE_RAID)
868 scc_s = "RAID";
869 else
870 scc_s = "unknown";
871
872 ahci_print_info(host, scc_s);
873}
874
Tejun Heoedc93052007-10-25 14:59:16 +0900875/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
876 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
877 * support PMP and the 4726 either directly exports the device
878 * attached to the first downstream port or acts as a hardware storage
879 * controller and emulate a single ATA device (can be RAID 0/1 or some
880 * other configuration).
881 *
882 * When there's no device attached to the first downstream port of the
883 * 4726, "Config Disk" appears, which is a pseudo ATA device to
884 * configure the 4726. However, ATA emulation of the device is very
885 * lame. It doesn't send signature D2H Reg FIS after the initial
886 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
887 *
888 * The following function works around the problem by always using
889 * hardreset on the port and not depending on receiving signature FIS
890 * afterward. If signature FIS isn't received soon, ATA class is
891 * assumed without follow-up softreset.
892 */
893static void ahci_p5wdh_workaround(struct ata_host *host)
894{
Mathias Krause1bd06862014-08-31 10:57:09 +0200895 static const struct dmi_system_id sysids[] = {
Tejun Heoedc93052007-10-25 14:59:16 +0900896 {
897 .ident = "P5W DH Deluxe",
898 .matches = {
899 DMI_MATCH(DMI_SYS_VENDOR,
900 "ASUSTEK COMPUTER INC"),
901 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
902 },
903 },
904 { }
905 };
906 struct pci_dev *pdev = to_pci_dev(host->dev);
907
908 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
909 dmi_check_system(sysids)) {
910 struct ata_port *ap = host->ports[1];
911
Joe Perchesa44fec12011-04-15 15:51:58 -0700912 dev_info(&pdev->dev,
913 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900914
915 ap->ops = &ahci_p5wdh_ops;
916 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
917 }
918}
919
James Lairdcb856962013-11-19 11:06:38 +1100920/*
921 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
922 * booting in BIOS compatibility mode. We restore the registers but not ID.
923 */
924static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
925{
926 u32 val;
927
928 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
929
930 pci_read_config_dword(pdev, 0xf8, &val);
931 val |= 1 << 0x1b;
932 /* the following changes the device ID, but appears not to affect function */
933 /* val = (val & ~0xf0000000) | 0x80000000; */
934 pci_write_config_dword(pdev, 0xf8, val);
935
936 pci_read_config_dword(pdev, 0x54c, &val);
937 val |= 1 << 0xc;
938 pci_write_config_dword(pdev, 0x54c, val);
939
940 pci_read_config_dword(pdev, 0x4a4, &val);
941 val &= 0xff;
942 val |= 0x01060100;
943 pci_write_config_dword(pdev, 0x4a4, val);
944
945 pci_read_config_dword(pdev, 0x54c, &val);
946 val &= ~(1 << 0xc);
947 pci_write_config_dword(pdev, 0x54c, val);
948
949 pci_read_config_dword(pdev, 0xf8, &val);
950 val &= ~(1 << 0x1b);
951 pci_write_config_dword(pdev, 0xf8, val);
952}
953
954static bool is_mcp89_apple(struct pci_dev *pdev)
955{
956 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
957 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
958 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
959 pdev->subsystem_device == 0xcb89;
960}
961
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900962/* only some SB600 ahci controllers can do 64bit DMA */
963static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800964{
965 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900966 /*
967 * The oldest version known to be broken is 0901 and
968 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900969 * Enable 64bit DMA on 1501 and anything newer.
970 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900971 * Please read bko#9412 for more info.
972 */
Shane Huang58a09b32009-05-27 15:04:43 +0800973 {
974 .ident = "ASUS M2A-VM",
975 .matches = {
976 DMI_MATCH(DMI_BOARD_VENDOR,
977 "ASUSTeK Computer INC."),
978 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
979 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900980 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800981 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100982 /*
983 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
984 * support 64bit DMA.
985 *
986 * BIOS versions earlier than 1.5 had the Manufacturer DMI
987 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
988 * This spelling mistake was fixed in BIOS version 1.5, so
989 * 1.5 and later have the Manufacturer as
990 * "MICRO-STAR INTERNATIONAL CO.,LTD".
991 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
992 *
993 * BIOS versions earlier than 1.9 had a Board Product Name
994 * DMI field of "MS-7376". This was changed to be
995 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
996 * match on DMI_BOARD_NAME of "MS-7376".
997 */
998 {
999 .ident = "MSI K9A2 Platinum",
1000 .matches = {
1001 DMI_MATCH(DMI_BOARD_VENDOR,
1002 "MICRO-STAR INTER"),
1003 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
1004 },
1005 },
Mark Nelson3c4aa912011-06-27 16:33:44 +10001006 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +10001007 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
1008 * 64bit DMA.
1009 *
1010 * This board also had the typo mentioned above in the
1011 * Manufacturer DMI field (fixed in BIOS version 1.5), so
1012 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
1013 */
1014 {
1015 .ident = "MSI K9AGM2",
1016 .matches = {
1017 DMI_MATCH(DMI_BOARD_VENDOR,
1018 "MICRO-STAR INTER"),
1019 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
1020 },
1021 },
1022 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +10001023 * All BIOS versions for the Asus M3A support 64bit DMA.
1024 * (all release versions from 0301 to 1206 were tested)
1025 */
1026 {
1027 .ident = "ASUS M3A",
1028 .matches = {
1029 DMI_MATCH(DMI_BOARD_VENDOR,
1030 "ASUSTeK Computer INC."),
1031 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
1032 },
1033 },
Shane Huang58a09b32009-05-27 15:04:43 +08001034 { }
1035 };
Tejun Heo03d783b2009-08-16 21:04:02 +09001036 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001037 int year, month, date;
1038 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +08001039
Tejun Heo03d783b2009-08-16 21:04:02 +09001040 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +08001041 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +09001042 !match)
Shane Huang58a09b32009-05-27 15:04:43 +08001043 return false;
1044
Mark Nelsone65cc192009-11-03 20:06:48 +11001045 if (!match->driver_data)
1046 goto enable_64bit;
1047
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001048 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1049 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +08001050
Mark Nelsone65cc192009-11-03 20:06:48 +11001051 if (strcmp(buf, match->driver_data) >= 0)
1052 goto enable_64bit;
1053 else {
Joe Perchesa44fec12011-04-15 15:51:58 -07001054 dev_warn(&pdev->dev,
1055 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
1056 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001057 return false;
1058 }
Mark Nelsone65cc192009-11-03 20:06:48 +11001059
1060enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -07001061 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +11001062 return true;
Shane Huang58a09b32009-05-27 15:04:43 +08001063}
1064
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001065static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
1066{
1067 static const struct dmi_system_id broken_systems[] = {
1068 {
1069 .ident = "HP Compaq nx6310",
1070 .matches = {
1071 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1072 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
1073 },
1074 /* PCI slot number of the controller */
1075 .driver_data = (void *)0x1FUL,
1076 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +01001077 {
1078 .ident = "HP Compaq 6720s",
1079 .matches = {
1080 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1081 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
1082 },
1083 /* PCI slot number of the controller */
1084 .driver_data = (void *)0x1FUL,
1085 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001086
1087 { } /* terminate list */
1088 };
1089 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1090
1091 if (dmi) {
1092 unsigned long slot = (unsigned long)dmi->driver_data;
1093 /* apply the quirk only to on-board controllers */
1094 return slot == PCI_SLOT(pdev->devfn);
1095 }
1096
1097 return false;
1098}
1099
Tejun Heo9b10ae82009-05-30 20:50:12 +09001100static bool ahci_broken_suspend(struct pci_dev *pdev)
1101{
1102 static const struct dmi_system_id sysids[] = {
1103 /*
1104 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
1105 * to the harddisk doesn't become online after
1106 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +09001107 *
1108 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
1109 *
1110 * Use dates instead of versions to match as HP is
1111 * apparently recycling both product and version
1112 * strings.
1113 *
1114 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09001115 */
1116 {
1117 .ident = "dv4",
1118 .matches = {
1119 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1120 DMI_MATCH(DMI_PRODUCT_NAME,
1121 "HP Pavilion dv4 Notebook PC"),
1122 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001123 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001124 },
1125 {
1126 .ident = "dv5",
1127 .matches = {
1128 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1129 DMI_MATCH(DMI_PRODUCT_NAME,
1130 "HP Pavilion dv5 Notebook PC"),
1131 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001132 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001133 },
1134 {
1135 .ident = "dv6",
1136 .matches = {
1137 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1138 DMI_MATCH(DMI_PRODUCT_NAME,
1139 "HP Pavilion dv6 Notebook PC"),
1140 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001141 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001142 },
1143 {
1144 .ident = "HDX18",
1145 .matches = {
1146 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1147 DMI_MATCH(DMI_PRODUCT_NAME,
1148 "HP HDX18 Notebook PC"),
1149 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001150 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001151 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001152 /*
1153 * Acer eMachines G725 has the same problem. BIOS
1154 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001155 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001156 * that we don't have much idea about. For now,
1157 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001158 *
1159 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001160 */
1161 {
1162 .ident = "G725",
1163 .matches = {
1164 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1165 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1166 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001167 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001168 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001169 { } /* terminate list */
1170 };
1171 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001172 int year, month, date;
1173 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001174
1175 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1176 return false;
1177
Tejun Heo9deb3432010-03-16 09:50:26 +09001178 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1179 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001180
Tejun Heo9deb3432010-03-16 09:50:26 +09001181 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001182}
1183
Tejun Heo55946392009-08-04 14:30:08 +09001184static bool ahci_broken_online(struct pci_dev *pdev)
1185{
1186#define ENCODE_BUSDEVFN(bus, slot, func) \
1187 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1188 static const struct dmi_system_id sysids[] = {
1189 /*
1190 * There are several gigabyte boards which use
1191 * SIMG5723s configured as hardware RAID. Certain
1192 * 5723 firmware revisions shipped there keep the link
1193 * online but fail to answer properly to SRST or
1194 * IDENTIFY when no device is attached downstream
1195 * causing libata to retry quite a few times leading
1196 * to excessive detection delay.
1197 *
1198 * As these firmwares respond to the second reset try
1199 * with invalid device signature, considering unknown
1200 * sig as offline works around the problem acceptably.
1201 */
1202 {
1203 .ident = "EP45-DQ6",
1204 .matches = {
1205 DMI_MATCH(DMI_BOARD_VENDOR,
1206 "Gigabyte Technology Co., Ltd."),
1207 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1208 },
1209 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1210 },
1211 {
1212 .ident = "EP45-DS5",
1213 .matches = {
1214 DMI_MATCH(DMI_BOARD_VENDOR,
1215 "Gigabyte Technology Co., Ltd."),
1216 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1217 },
1218 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1219 },
1220 { } /* terminate list */
1221 };
1222#undef ENCODE_BUSDEVFN
1223 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1224 unsigned int val;
1225
1226 if (!dmi)
1227 return false;
1228
1229 val = (unsigned long)dmi->driver_data;
1230
1231 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1232}
1233
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001234static bool ahci_broken_devslp(struct pci_dev *pdev)
1235{
1236 /* device with broken DEVSLP but still showing SDS capability */
1237 static const struct pci_device_id ids[] = {
1238 { PCI_VDEVICE(INTEL, 0x0f23)}, /* Valleyview SoC */
1239 {}
1240 };
1241
1242 return pci_match_id(ids, pdev);
1243}
1244
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001245#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001246static void ahci_gtf_filter_workaround(struct ata_host *host)
1247{
1248 static const struct dmi_system_id sysids[] = {
1249 /*
1250 * Aspire 3810T issues a bunch of SATA enable commands
1251 * via _GTF including an invalid one and one which is
1252 * rejected by the device. Among the successful ones
1253 * is FPDMA non-zero offset enable which when enabled
1254 * only on the drive side leads to NCQ command
1255 * failures. Filter it out.
1256 */
1257 {
1258 .ident = "Aspire 3810T",
1259 .matches = {
1260 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1261 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1262 },
1263 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1264 },
1265 { }
1266 };
1267 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1268 unsigned int filter;
1269 int i;
1270
1271 if (!dmi)
1272 return;
1273
1274 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001275 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1276 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001277
1278 for (i = 0; i < host->n_ports; i++) {
1279 struct ata_port *ap = host->ports[i];
1280 struct ata_link *link;
1281 struct ata_device *dev;
1282
1283 ata_for_each_link(link, ap, EDGE)
1284 ata_for_each_dev(dev, link, ALL)
1285 dev->gtf_filter |= filter;
1286 }
1287}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001288#else
1289static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1290{}
1291#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001292
Robert Richteree2aad42015-06-05 19:49:25 +02001293/*
1294 * ahci_init_msix() only implements single MSI-X support, not multiple
1295 * MSI-X per-port interrupts. This is needed for host controllers that only
1296 * have MSI-X support implemented, but no MSI or intx.
1297 */
1298static int ahci_init_msix(struct pci_dev *pdev, unsigned int n_ports,
1299 struct ahci_host_priv *hpriv)
1300{
Robert Richteree2aad42015-06-05 19:49:25 +02001301 int rc, nvec;
1302 struct msix_entry entry = {};
1303
1304 /* Do not init MSI-X if MSI is disabled for the device */
1305 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
1306 return -ENODEV;
1307
1308 nvec = pci_msix_vec_count(pdev);
1309 if (nvec < 0)
1310 return nvec;
1311
1312 if (!nvec) {
1313 rc = -ENODEV;
1314 goto fail;
1315 }
1316
1317 /*
1318 * There can be more than one vector (e.g. for error detection or
1319 * hdd hotplug). Only the first vector (entry.entry = 0) is used.
1320 */
1321 rc = pci_enable_msix_exact(pdev, &entry, 1);
1322 if (rc < 0)
1323 goto fail;
1324
Robert Richter34c56932015-06-17 15:30:02 +02001325 hpriv->irq = entry.vector;
Robert Richteree2aad42015-06-05 19:49:25 +02001326
1327 return 1;
1328fail:
1329 dev_err(&pdev->dev,
1330 "failed to enable MSI-X with error %d, # of vectors: %d\n",
1331 rc, nvec);
1332
1333 return rc;
1334}
1335
Robert Richtera1c82312015-05-31 13:55:17 +02001336static int ahci_init_msi(struct pci_dev *pdev, unsigned int n_ports,
1337 struct ahci_host_priv *hpriv)
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001338{
Alexander Gordeevccf8f532014-04-17 14:13:50 +02001339 int rc, nvec;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001340
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001341 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
Robert Richtera1c82312015-05-31 13:55:17 +02001342 return -ENODEV;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001343
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001344 nvec = pci_msi_vec_count(pdev);
1345 if (nvec < 0)
Robert Richtera1c82312015-05-31 13:55:17 +02001346 return nvec;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001347
1348 /*
1349 * If number of MSIs is less than number of ports then Sharing Last
1350 * Message mode could be enforced. In this case assume that advantage
1351 * of multipe MSIs is negated and use single MSI mode instead.
1352 */
Alexander Gordeevfc061d92014-01-29 14:19:43 -07001353 if (nvec < n_ports)
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001354 goto single_msi;
1355
Alexander Gordeevccf8f532014-04-17 14:13:50 +02001356 rc = pci_enable_msi_exact(pdev, nvec);
1357 if (rc == -ENOSPC)
Alexander Gordeevfc403632014-02-14 14:27:19 -07001358 goto single_msi;
Robert Richtera1c82312015-05-31 13:55:17 +02001359 if (rc < 0)
1360 return rc;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001361
Alexander Gordeevab0f9e72014-04-17 14:13:49 +02001362 /* fallback to single MSI mode if the controller enforced MRSM mode */
1363 if (readl(hpriv->mmio + HOST_CTL) & HOST_MRSM) {
1364 pci_disable_msi(pdev);
1365 printk(KERN_INFO "ahci: MRSM is on, fallback to single MSI\n");
1366 goto single_msi;
1367 }
1368
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001369 if (nvec > 1)
1370 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1371
Robert Richter21bfd1a2015-05-31 13:55:18 +02001372 goto out;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001373
1374single_msi:
Robert Richter21bfd1a2015-05-31 13:55:18 +02001375 nvec = 1;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001376
Robert Richtera1c82312015-05-31 13:55:17 +02001377 rc = pci_enable_msi(pdev);
1378 if (rc < 0)
1379 return rc;
Robert Richter21bfd1a2015-05-31 13:55:18 +02001380out:
1381 hpriv->irq = pdev->irq;
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001382
Robert Richter21bfd1a2015-05-31 13:55:18 +02001383 return nvec;
Robert Richtera1c82312015-05-31 13:55:17 +02001384}
1385
1386static int ahci_init_interrupts(struct pci_dev *pdev, unsigned int n_ports,
1387 struct ahci_host_priv *hpriv)
1388{
1389 int nvec;
1390
1391 nvec = ahci_init_msi(pdev, n_ports, hpriv);
1392 if (nvec >= 0)
1393 return nvec;
1394
Robert Richteree2aad42015-06-05 19:49:25 +02001395 /*
1396 * Currently, MSI-X support only implements single IRQ mode and
1397 * exists for controllers which can't do other types of IRQ. Only
1398 * set it up if MSI fails.
1399 */
1400 nvec = ahci_init_msix(pdev, n_ports, hpriv);
1401 if (nvec >= 0)
1402 return nvec;
1403
Robert Richtera1c82312015-05-31 13:55:17 +02001404 /* lagacy intx interrupts */
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001405 pci_intx(pdev, 1);
Robert Richter21bfd1a2015-05-31 13:55:18 +02001406 hpriv->irq = pdev->irq;
Robert Richtera1c82312015-05-31 13:55:17 +02001407
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001408 return 0;
1409}
1410
Tejun Heo24dc5f32007-01-20 16:00:28 +09001411static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412{
Tejun Heoe297d992008-06-10 00:13:04 +09001413 unsigned int board_id = ent->driver_data;
1414 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001415 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001416 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001418 struct ata_host *host;
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001419 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001420 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421
1422 VPRINTK("ENTER\n");
1423
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001424 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001425
Joe Perches06296a12011-04-15 15:52:00 -07001426 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427
Alan Cox5b66c822008-09-03 14:48:34 +01001428 /* The AHCI driver can only drive the SATA ports, the PATA driver
1429 can drive them all so if both drivers are selected make sure
1430 AHCI stays out of the way */
1431 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1432 return -ENODEV;
1433
James Lairdcb856962013-11-19 11:06:38 +11001434 /* Apple BIOS on MCP89 prevents us using AHCI */
1435 if (is_mcp89_apple(pdev))
1436 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001437
Mark Nelson7a022672009-11-22 12:07:41 +11001438 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1439 * At the moment, we can only use the AHCI mode. Let the users know
1440 * that for SAS drives they're out of luck.
1441 */
1442 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001443 dev_info(&pdev->dev,
1444 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001445
Robert Richterb7ae1282015-06-05 19:49:26 +02001446 /* Some devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001447 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1448 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001449 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1450 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Robert Richterb7ae1282015-06-05 19:49:26 +02001451 else if (pdev->vendor == 0x177d && pdev->device == 0xa01c)
1452 ahci_pci_bar = AHCI_PCI_BAR_CAVIUM;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001453
Chuansheng Liue6b7e412014-09-01 08:38:03 +08001454 /*
1455 * The JMicron chip 361/363 contains one SATA controller and one
1456 * PATA controller,for powering on these both controllers, we must
1457 * follow the sequence one by one, otherwise one of them can not be
1458 * powered on successfully, so here we disable the async suspend
1459 * method for these chips.
1460 */
1461 if (pdev->vendor == PCI_VENDOR_ID_JMICRON &&
1462 (pdev->device == PCI_DEVICE_ID_JMICRON_JMB363 ||
1463 pdev->device == PCI_DEVICE_ID_JMICRON_JMB361))
1464 device_disable_async_suspend(&pdev->dev);
1465
Tejun Heo4447d352007-04-17 23:44:08 +09001466 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001467 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468 if (rc)
1469 return rc;
1470
Tejun Heoc4f77922007-12-06 15:09:43 +09001471 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1472 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1473 u8 map;
1474
1475 /* ICH6s share the same PCI ID for both piix and ahci
1476 * modes. Enabling ahci mode while MAP indicates
1477 * combined mode is a bad idea. Yield to ata_piix.
1478 */
1479 pci_read_config_byte(pdev, ICH_MAP, &map);
1480 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001481 dev_info(&pdev->dev,
1482 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001483 return -ENODEV;
1484 }
1485 }
1486
Paul Bolle6fec8872013-12-16 11:34:21 +01001487 /* AHCI controllers often implement SFF compatible interface.
1488 * Grab all PCI BARs just in case.
1489 */
1490 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1491 if (rc == -EBUSY)
1492 pcim_pin_device(pdev);
1493 if (rc)
1494 return rc;
1495
Tejun Heo24dc5f32007-01-20 16:00:28 +09001496 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1497 if (!hpriv)
1498 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001499 hpriv->flags |= (unsigned long)pi.private_data;
1500
Tejun Heoe297d992008-06-10 00:13:04 +09001501 /* MCP65 revision A1 and A2 can't do MSI */
1502 if (board_id == board_ahci_mcp65 &&
1503 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1504 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1505
Shane Huange427fe02008-12-30 10:53:41 +08001506 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1507 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1508 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1509
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001510 /* only some SB600s can do 64bit DMA */
1511 if (ahci_sb600_enable_64bit(pdev))
1512 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001513
Alessandro Rubini318893e2012-01-06 13:33:39 +01001514 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001515
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001516 /* must set flag prior to save config in order to take effect */
1517 if (ahci_broken_devslp(pdev))
1518 hpriv->flags |= AHCI_HFLAG_NO_DEVSLP;
1519
Tejun Heo4447d352007-04-17 23:44:08 +09001520 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001521 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522
Tejun Heo4447d352007-04-17 23:44:08 +09001523 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001524 if (hpriv->cap & HOST_CAP_NCQ) {
1525 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001526 /*
1527 * Auto-activate optimization is supposed to be
1528 * supported on all AHCI controllers indicating NCQ
1529 * capability, but it seems to be broken on some
1530 * chipsets including NVIDIAs.
1531 */
1532 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001533 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001534
1535 /*
1536 * All AHCI controllers should be forward-compatible
1537 * with the new auxiliary field. This code should be
1538 * conditionalized if any buggy AHCI controllers are
1539 * encountered.
1540 */
1541 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001542 }
Tejun Heo4447d352007-04-17 23:44:08 +09001543
Tejun Heo7d50b602007-09-23 13:19:54 +09001544 if (hpriv->cap & HOST_CAP_PMP)
1545 pi.flags |= ATA_FLAG_PMP;
1546
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001547 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001548
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001549 if (ahci_broken_system_poweroff(pdev)) {
1550 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1551 dev_info(&pdev->dev,
1552 "quirky BIOS, skipping spindown on poweroff\n");
1553 }
1554
Tejun Heo9b10ae82009-05-30 20:50:12 +09001555 if (ahci_broken_suspend(pdev)) {
1556 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001557 dev_warn(&pdev->dev,
1558 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001559 }
1560
Tejun Heo55946392009-08-04 14:30:08 +09001561 if (ahci_broken_online(pdev)) {
1562 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1563 dev_info(&pdev->dev,
1564 "online status unreliable, applying workaround\n");
1565 }
1566
Tejun Heo837f5f82008-02-06 15:13:51 +09001567 /* CAP.NP sometimes indicate the index of the last enabled
1568 * port, at other times, that of the last possible port, so
1569 * determining the maximum port number requires looking at
1570 * both CAP.NP and port_map.
1571 */
1572 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1573
1574 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001575 if (!host)
1576 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001577 host->private_data = hpriv;
1578
Robert Richter21bfd1a2015-05-31 13:55:18 +02001579 ahci_init_interrupts(pdev, n_ports, hpriv);
1580
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001581 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001582 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001583 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001584 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001585
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001586 if (pi.flags & ATA_FLAG_EM)
1587 ahci_reset_em(host);
1588
Tejun Heo4447d352007-04-17 23:44:08 +09001589 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001590 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001591
Alessandro Rubini318893e2012-01-06 13:33:39 +01001592 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1593 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001594 0x100 + ap->port_no * 0x80, "port");
1595
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001596 /* set enclosure management message type */
1597 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001598 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001599
1600
Jeff Garzikdab632e2007-05-28 08:33:01 -04001601 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001602 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001603 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001604 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605
Tejun Heoedc93052007-10-25 14:59:16 +09001606 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1607 ahci_p5wdh_workaround(host);
1608
Tejun Heof80ae7e2009-09-16 04:18:03 +09001609 /* apply gtf filter quirk */
1610 ahci_gtf_filter_workaround(host);
1611
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001613 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001615 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616
Anton Vorontsov33030402010-03-03 20:17:39 +03001617 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001618 if (rc)
1619 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001620
Anton Vorontsov781d6552010-03-03 20:17:42 +03001621 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001622 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623
Tejun Heo4447d352007-04-17 23:44:08 +09001624 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001625
Robert Richter21bfd1a2015-05-31 13:55:18 +02001626 return ahci_host_activate(host, &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001627}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628
Axel Lin2fc75da2012-04-19 13:43:05 +08001629module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630
1631MODULE_AUTHOR("Jeff Garzik");
1632MODULE_DESCRIPTION("AHCI SATA low-level driver");
1633MODULE_LICENSE("GPL");
1634MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001635MODULE_VERSION(DRV_VERSION);