blob: cd2dbaf1be786c61a3a1a446d7df5836d9622f35 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080049#include <linux/pm_runtime.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020050#ifdef CONFIG_X86
51/* for snoop control */
52#include <asm/pgtable.h>
53#include <asm/cacheflush.h>
54#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#include <sound/core.h>
56#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020057#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020058#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020059#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#include "hda_codec.h"
61
62
Takashi Iwai5aba4f82008-01-07 15:16:37 +010063static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
64static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103065static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010066static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +020067static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020068static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010069static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010070static int probe_only[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103071static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020072static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020073#ifdef CONFIG_SND_HDA_PATCH_LOADER
74static char *patch[SNDRV_CARDS];
75#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010076#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +020077static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010078 CONFIG_SND_HDA_INPUT_BEEP_MODE};
79#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Takashi Iwai5aba4f82008-01-07 15:16:37 +010081module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010083module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param_array(enable, bool, NULL, 0444);
86MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
87module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010089module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020090MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwai1dac6692012-09-13 14:59:47 +020091 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020092module_param_array(bdl_pos_adj, int, NULL, 0644);
93MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010094module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010095MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +010096module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010097MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010098module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020099MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
100 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100101module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100102MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200103#ifdef CONFIG_SND_HDA_PATCH_LOADER
104module_param_array(patch, charp, NULL, 0444);
105MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
106#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100107#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200108module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100109MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200110 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100111#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100112
Takashi Iwai83012a72012-08-24 18:38:08 +0200113#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200114static int param_set_xint(const char *val, const struct kernel_param *kp);
115static struct kernel_param_ops param_ops_xint = {
116 .set = param_set_xint,
117 .get = param_get_int,
118};
119#define param_check_xint param_check_int
120
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100121static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200122module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100123MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
124 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
Takashi Iwaidee1b662007-08-13 16:10:30 +0200126/* reset the HD-audio controller in power save mode.
127 * this may give more power-saving, but will take longer time to
128 * wake up.
129 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030130static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200131module_param(power_save_controller, bool, 0644);
132MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Takashi Iwai83012a72012-08-24 18:38:08 +0200133#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200134
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100135static int align_buffer_size = -1;
136module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500137MODULE_PARM_DESC(align_buffer_size,
138 "Force buffer and period sizes to be multiple of 128 bytes.");
139
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200140#ifdef CONFIG_X86
141static bool hda_snoop = true;
142module_param_named(snoop, hda_snoop, bool, 0444);
143MODULE_PARM_DESC(snoop, "Enable/disable snooping");
144#define azx_snoop(chip) (chip)->snoop
145#else
146#define hda_snoop true
147#define azx_snoop(chip) true
148#endif
149
150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151MODULE_LICENSE("GPL");
152MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
153 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700154 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200155 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100156 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100157 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100158 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700159 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800160 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700161 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800162 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700163 "{Intel, LPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800164 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700165 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100166 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200167 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200168 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200169 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200170 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200171 "{ATI, RS780},"
172 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100173 "{ATI, RV630},"
174 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100175 "{ATI, RV670},"
176 "{ATI, RV635},"
177 "{ATI, RV620},"
178 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200179 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200180 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200181 "{SiS, SIS966},"
182 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183MODULE_DESCRIPTION("Intel HDA driver");
184
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200185#ifdef CONFIG_SND_VERBOSE_PRINTK
186#define SFX /* nop */
187#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200189#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200190
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200191#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
192#ifdef CONFIG_SND_HDA_CODEC_HDMI
193#define SUPPORT_VGA_SWITCHEROO
194#endif
195#endif
196
197
Takashi Iwaicb53c622007-08-10 17:21:45 +0200198/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 * registers
200 */
201#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200202#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
203#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
204#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
205#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
206#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207#define ICH6_REG_VMIN 0x02
208#define ICH6_REG_VMAJ 0x03
209#define ICH6_REG_OUTPAY 0x04
210#define ICH6_REG_INPAY 0x06
211#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200212#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200213#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
214#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215#define ICH6_REG_WAKEEN 0x0c
216#define ICH6_REG_STATESTS 0x0e
217#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200218#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219#define ICH6_REG_INTCTL 0x20
220#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200221#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200222#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
223#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224#define ICH6_REG_CORBLBASE 0x40
225#define ICH6_REG_CORBUBASE 0x44
226#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200227#define ICH6_REG_CORBRP 0x4a
228#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200230#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
231#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200233#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234#define ICH6_REG_CORBSIZE 0x4e
235
236#define ICH6_REG_RIRBLBASE 0x50
237#define ICH6_REG_RIRBUBASE 0x54
238#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200239#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240#define ICH6_REG_RINTCNT 0x5a
241#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200242#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
243#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
244#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200246#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
247#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248#define ICH6_REG_RIRBSIZE 0x5e
249
250#define ICH6_REG_IC 0x60
251#define ICH6_REG_IR 0x64
252#define ICH6_REG_IRS 0x68
253#define ICH6_IRS_VALID (1<<1)
254#define ICH6_IRS_BUSY (1<<0)
255
256#define ICH6_REG_DPLBASE 0x70
257#define ICH6_REG_DPUBASE 0x74
258#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
259
260/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
261enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
262
263/* stream register offsets from stream base */
264#define ICH6_REG_SD_CTL 0x00
265#define ICH6_REG_SD_STS 0x03
266#define ICH6_REG_SD_LPIB 0x04
267#define ICH6_REG_SD_CBL 0x08
268#define ICH6_REG_SD_LVI 0x0c
269#define ICH6_REG_SD_FIFOW 0x0e
270#define ICH6_REG_SD_FIFOSIZE 0x10
271#define ICH6_REG_SD_FORMAT 0x12
272#define ICH6_REG_SD_BDLPL 0x18
273#define ICH6_REG_SD_BDLPU 0x1c
274
275/* PCI space */
276#define ICH6_PCIREG_TCSEL 0x44
277
278/*
279 * other constants
280 */
281
282/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200283/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200284#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200285#define ICH6_NUM_PLAYBACK 4
286
287/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200288#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200289#define ULI_NUM_PLAYBACK 6
290
Felix Kuehling778b6e12006-05-17 11:22:21 +0200291/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200292#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200293#define ATIHDMI_NUM_PLAYBACK 1
294
Kailang Yangf2690022008-05-27 11:44:55 +0200295/* TERA has 4 playback and 3 capture */
296#define TERA_NUM_CAPTURE 3
297#define TERA_NUM_PLAYBACK 4
298
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200299/* this number is statically defined for simplicity */
300#define MAX_AZX_DEV 16
301
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100303#define BDL_SIZE 4096
304#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
305#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306/* max buffer size - no h/w limit, you can increase as you like */
307#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
309/* RIRB int mask: overrun[2], response[0] */
310#define RIRB_INT_RESPONSE 0x01
311#define RIRB_INT_OVERRUN 0x04
312#define RIRB_INT_MASK 0x05
313
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200314/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800315#define AZX_MAX_CODECS 8
316#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800317#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318
319/* SD_CTL bits */
320#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
321#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100322#define SD_CTL_STRIPE (3 << 16) /* stripe control */
323#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
324#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
326#define SD_CTL_STREAM_TAG_SHIFT 20
327
328/* SD_CTL and SD_STS */
329#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
330#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
331#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200332#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
333 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
335/* SD_STS */
336#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
337
338/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200339#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
340#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
341#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343/* below are so far hardcoded - should read registers in future */
344#define ICH6_MAX_CORB_ENTRIES 256
345#define ICH6_MAX_RIRB_ENTRIES 256
346
Takashi Iwaic74db862005-05-12 14:26:27 +0200347/* position fix mode */
348enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200349 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200350 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200351 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200352 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100353 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200354};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
Frederick Lif5d40b32005-05-12 14:55:20 +0200356/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200357#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
358#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
359
Vinod Gda3fca22005-09-13 18:49:12 +0200360/* Defines for Nvidia HDA support */
361#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
362#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700363#define NVIDIA_HDA_ISTRM_COH 0x4d
364#define NVIDIA_HDA_OSTRM_COH 0x4c
365#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200366
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100367/* Defines for Intel SCH HDA snoop control */
368#define INTEL_SCH_HDA_DEVC 0x78
369#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
370
Joseph Chan0e153472008-08-26 14:38:03 +0200371/* Define IN stream 0 FIFO size offset in VIA controller */
372#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
373/* Define VIA HD Audio Device ID*/
374#define VIA_HDAC_DEVICE_ID 0x3288
375
Yang, Libinc4da29c2008-11-13 11:07:07 +0100376/* HD Audio class code */
377#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100378
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 */
381
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100382struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100383 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200384 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Takashi Iwaid01ce992007-07-27 16:52:19 +0200386 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200387 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200388 unsigned int frags; /* number for period in the play buffer */
389 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200390 unsigned long start_wallclk; /* start + minimum wallclk */
391 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Takashi Iwaid01ce992007-07-27 16:52:19 +0200393 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
Takashi Iwaid01ce992007-07-27 16:52:19 +0200395 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
397 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200398 struct snd_pcm_substream *substream; /* assigned substream,
399 * set in PCM open
400 */
401 unsigned int format_val; /* format value to be set in the
402 * controller and the codec
403 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 unsigned char stream_tag; /* assigned stream */
405 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200406 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
Pavel Machek927fc862006-08-31 17:03:43 +0200408 unsigned int opened :1;
409 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200410 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200411 /*
412 * For VIA:
413 * A flag to ensure DMA position is 0
414 * when link position is not greater than FIFO size
415 */
416 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200417 unsigned int wc_marked:1;
Takashi Iwai915bf292012-09-11 15:19:10 +0200418 unsigned int no_period_wakeup:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419};
420
421/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100422struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 u32 *buf; /* CORB/RIRB buffer
424 * Each CORB entry is 4byte, RIRB is 8byte
425 */
426 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
427 /* for RIRB */
428 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800429 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
430 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431};
432
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100433struct azx_pcm {
434 struct azx *chip;
435 struct snd_pcm *pcm;
436 struct hda_codec *codec;
437 struct hda_pcm_stream *hinfo[2];
438 struct list_head list;
439};
440
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100441struct azx {
442 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200444 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200446 /* chip type specific */
447 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200448 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200449 int playback_streams;
450 int playback_index_offset;
451 int capture_streams;
452 int capture_index_offset;
453 int num_streams;
454
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 /* pci resources */
456 unsigned long addr;
457 void __iomem *remap_addr;
458 int irq;
459
460 /* locks */
461 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100462 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200464 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100465 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466
467 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100468 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
470 /* HD codec */
471 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100472 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100474 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475
476 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100477 struct azx_rb corb;
478 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100480 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 struct snd_dma_buffer rb;
482 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200483
Takashi Iwai4918cda2012-08-09 12:33:28 +0200484#ifdef CONFIG_SND_HDA_PATCH_LOADER
485 const struct firmware *fw;
486#endif
487
Takashi Iwaic74db862005-05-12 14:26:27 +0200488 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200489 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200490 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200491 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200492 unsigned int initialized :1;
493 unsigned int single_cmd :1;
494 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200495 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200496 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100497 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200498 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100499 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200500 unsigned int region_requested:1;
501
502 /* VGA-switcheroo setup */
503 unsigned int use_vga_switcheroo:1;
Takashi Iwai128960a2012-10-12 17:28:18 +0200504 unsigned int vga_switcheroo_registered:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200505 unsigned int init_failed:1; /* delayed init failed */
506 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200507
508 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800509 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200510
511 /* for pending irqs */
512 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100513
514 /* reboot notifier (for mysterious hangup problem at power-down) */
515 struct notifier_block reboot_notifier;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200516
517 /* card list (for power_save trigger) */
518 struct list_head list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519};
520
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200521/* driver types */
522enum {
523 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800524 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100525 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200526 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200527 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800528 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200529 AZX_DRIVER_VIA,
530 AZX_DRIVER_SIS,
531 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200532 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200533 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200534 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200535 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100536 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200537 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200538};
539
Takashi Iwai9477c582011-05-25 09:11:37 +0200540/* driver quirks (capabilities) */
541/* bits 0-7 are used for indicating driver type */
542#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
543#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
544#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
545#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
546#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
547#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
548#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
549#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
550#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
551#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
552#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
553#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200554#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500555#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100556#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200557#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -0500558#define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */
Takashi Iwai9477c582011-05-25 09:11:37 +0200559
560/* quirks for ATI SB / AMD Hudson */
561#define AZX_DCAPS_PRESET_ATI_SB \
562 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
563 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
564
565/* quirks for ATI/AMD HDMI */
566#define AZX_DCAPS_PRESET_ATI_HDMI \
567 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
568
569/* quirks for Nvidia */
570#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100571 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
572 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200573
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200574#define AZX_DCAPS_PRESET_CTHDA \
575 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
576
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200577/*
578 * VGA-switcher support
579 */
580#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200581#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
582#else
583#define use_vga_switcheroo(chip) 0
584#endif
585
586#if defined(SUPPORT_VGA_SWITCHEROO) || defined(CONFIG_SND_HDA_PATCH_LOADER)
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200587#define DELAYED_INIT_MARK
588#define DELAYED_INITDATA_MARK
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200589#else
590#define DELAYED_INIT_MARK __devinit
591#define DELAYED_INITDATA_MARK __devinitdata
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200592#endif
593
594static char *driver_short_names[] DELAYED_INITDATA_MARK = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200595 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800596 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100597 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200598 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200599 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800600 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200601 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
602 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200603 [AZX_DRIVER_ULI] = "HDA ULI M5461",
604 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200605 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200606 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200607 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100608 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200609};
610
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611/*
612 * macros for easy use
613 */
614#define azx_writel(chip,reg,value) \
615 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
616#define azx_readl(chip,reg) \
617 readl((chip)->remap_addr + ICH6_REG_##reg)
618#define azx_writew(chip,reg,value) \
619 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
620#define azx_readw(chip,reg) \
621 readw((chip)->remap_addr + ICH6_REG_##reg)
622#define azx_writeb(chip,reg,value) \
623 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
624#define azx_readb(chip,reg) \
625 readb((chip)->remap_addr + ICH6_REG_##reg)
626
627#define azx_sd_writel(dev,reg,value) \
628 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
629#define azx_sd_readl(dev,reg) \
630 readl((dev)->sd_addr + ICH6_REG_##reg)
631#define azx_sd_writew(dev,reg,value) \
632 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
633#define azx_sd_readw(dev,reg) \
634 readw((dev)->sd_addr + ICH6_REG_##reg)
635#define azx_sd_writeb(dev,reg,value) \
636 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
637#define azx_sd_readb(dev,reg) \
638 readb((dev)->sd_addr + ICH6_REG_##reg)
639
640/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100641#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200643#ifdef CONFIG_X86
644static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
645{
646 if (azx_snoop(chip))
647 return;
648 if (addr && size) {
649 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
650 if (on)
651 set_memory_wc((unsigned long)addr, pages);
652 else
653 set_memory_wb((unsigned long)addr, pages);
654 }
655}
656
657static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
658 bool on)
659{
660 __mark_pages_wc(chip, buf->area, buf->bytes, on);
661}
662static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
663 struct snd_pcm_runtime *runtime, bool on)
664{
665 if (azx_dev->wc_marked != on) {
666 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
667 azx_dev->wc_marked = on;
668 }
669}
670#else
671/* NOP for other archs */
672static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
673 bool on)
674{
675}
676static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
677 struct snd_pcm_runtime *runtime, bool on)
678{
679}
680#endif
681
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200682static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200683static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684/*
685 * Interface for HD codec
686 */
687
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688/*
689 * CORB / RIRB interface
690 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100691static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692{
693 int err;
694
695 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200696 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
697 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 PAGE_SIZE, &chip->rb);
699 if (err < 0) {
700 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
701 return err;
702 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200703 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 return 0;
705}
706
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100707static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800709 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 /* CORB set up */
711 chip->corb.addr = chip->rb.addr;
712 chip->corb.buf = (u32 *)chip->rb.area;
713 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200714 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200716 /* set the corb size to 256 entries (ULI requires explicitly) */
717 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 /* set the corb write pointer to 0 */
719 azx_writew(chip, CORBWP, 0);
720 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200721 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200723 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724
725 /* RIRB set up */
726 chip->rirb.addr = chip->rb.addr + 2048;
727 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800728 chip->rirb.wp = chip->rirb.rp = 0;
729 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200731 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200733 /* set the rirb size to 256 entries (ULI requires explicitly) */
734 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200736 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200738 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200739 azx_writew(chip, RINTCNT, 0xc0);
740 else
741 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800744 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745}
746
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100747static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800749 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 /* disable ringbuffer DMAs */
751 azx_writeb(chip, RIRBCTL, 0);
752 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800753 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754}
755
Wu Fengguangdeadff12009-08-01 18:45:16 +0800756static unsigned int azx_command_addr(u32 cmd)
757{
758 unsigned int addr = cmd >> 28;
759
760 if (addr >= AZX_MAX_CODECS) {
761 snd_BUG();
762 addr = 0;
763 }
764
765 return addr;
766}
767
768static unsigned int azx_response_addr(u32 res)
769{
770 unsigned int addr = res & 0xf;
771
772 if (addr >= AZX_MAX_CODECS) {
773 snd_BUG();
774 addr = 0;
775 }
776
777 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778}
779
780/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100781static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100783 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800784 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786
Wu Fengguangc32649f2009-08-01 18:48:12 +0800787 spin_lock_irq(&chip->reg_lock);
788
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 /* add command to corb */
790 wp = azx_readb(chip, CORBWP);
791 wp++;
792 wp %= ICH6_MAX_CORB_ENTRIES;
793
Wu Fengguangdeadff12009-08-01 18:45:16 +0800794 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 chip->corb.buf[wp] = cpu_to_le32(val);
796 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800797
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 spin_unlock_irq(&chip->reg_lock);
799
800 return 0;
801}
802
803#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
804
805/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100806static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807{
808 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800809 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 u32 res, res_ex;
811
812 wp = azx_readb(chip, RIRBWP);
813 if (wp == chip->rirb.wp)
814 return;
815 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800816
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 while (chip->rirb.rp != wp) {
818 chip->rirb.rp++;
819 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
820
821 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
822 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
823 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800824 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
826 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800827 else if (chip->rirb.cmds[addr]) {
828 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100829 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800830 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800831 } else
832 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
833 "last cmd=%#08x\n",
834 res, res_ex,
835 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 }
837}
838
839/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800840static unsigned int azx_rirb_get_response(struct hda_bus *bus,
841 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100843 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200844 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200845 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200846 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200848 again:
849 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200850
851 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200852 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200853 spin_lock_irq(&chip->reg_lock);
854 azx_update_rirb(chip);
855 spin_unlock_irq(&chip->reg_lock);
856 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800857 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100858 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100859 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200860
861 if (!do_poll)
862 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800863 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100864 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100865 if (time_after(jiffies, timeout))
866 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200867 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100868 msleep(2); /* temporary workaround */
869 else {
870 udelay(10);
871 cond_resched();
872 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100873 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200874
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200875 if (!chip->polling_mode && chip->poll_count < 2) {
876 snd_printdd(SFX "azx_get_response timeout, "
877 "polling the codec once: last cmd=0x%08x\n",
878 chip->last_cmd[addr]);
879 do_poll = 1;
880 chip->poll_count++;
881 goto again;
882 }
883
884
Takashi Iwai23c4a882009-10-30 13:21:49 +0100885 if (!chip->polling_mode) {
886 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
887 "switching to polling mode: last cmd=0x%08x\n",
888 chip->last_cmd[addr]);
889 chip->polling_mode = 1;
890 goto again;
891 }
892
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200893 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200894 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800895 "disabling MSI: last cmd=0x%08x\n",
896 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200897 free_irq(chip->irq, chip);
898 chip->irq = -1;
899 pci_disable_msi(chip->pci);
900 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100901 if (azx_acquire_irq(chip, 1) < 0) {
902 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200903 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100904 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200905 goto again;
906 }
907
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100908 if (chip->probing) {
909 /* If this critical timeout happens during the codec probing
910 * phase, this is likely an access to a non-existing codec
911 * slot. Better to return an error and reset the system.
912 */
913 return -1;
914 }
915
Takashi Iwai8dd78332009-06-02 01:16:07 +0200916 /* a fatal communication error; need either to reset or to fallback
917 * to the single_cmd mode
918 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100919 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200920 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200921 bus->response_reset = 1;
922 return -1; /* give a chance to retry */
923 }
924
925 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
926 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800927 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200928 chip->single_cmd = 1;
929 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100930 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200931 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100932 /* disable unsolicited responses */
933 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200934 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935}
936
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937/*
938 * Use the single immediate command instead of CORB/RIRB for simplicity
939 *
940 * Note: according to Intel, this is not preferred use. The command was
941 * intended for the BIOS only, and may get confused with unsolicited
942 * responses. So, we shouldn't use it for normal operation from the
943 * driver.
944 * I left the codes, however, for debugging/testing purposes.
945 */
946
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200947/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800948static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200949{
950 int timeout = 50;
951
952 while (timeout--) {
953 /* check IRV busy bit */
954 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
955 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800956 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200957 return 0;
958 }
959 udelay(1);
960 }
961 if (printk_ratelimit())
962 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
963 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800964 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200965 return -EIO;
966}
967
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100969static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100971 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800972 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 int timeout = 50;
974
Takashi Iwai8dd78332009-06-02 01:16:07 +0200975 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 while (timeout--) {
977 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200978 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200980 azx_writew(chip, IRS, azx_readw(chip, IRS) |
981 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200983 azx_writew(chip, IRS, azx_readw(chip, IRS) |
984 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800985 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 }
987 udelay(1);
988 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100989 if (printk_ratelimit())
990 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
991 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 return -EIO;
993}
994
995/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800996static unsigned int azx_single_get_response(struct hda_bus *bus,
997 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100999 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001000 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001}
1002
Takashi Iwai111d3af2006-02-16 18:17:58 +01001003/*
1004 * The below are the main callbacks from hda_codec.
1005 *
1006 * They are just the skeleton to call sub-callbacks according to the
1007 * current setting of chip->single_cmd.
1008 */
1009
1010/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001011static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001012{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001013 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +02001014
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001015 if (chip->disabled)
1016 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +08001017 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001018 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001019 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001020 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001021 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001022}
1023
1024/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001025static unsigned int azx_get_response(struct hda_bus *bus,
1026 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001027{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001028 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001029 if (chip->disabled)
1030 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001031 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001032 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001033 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001034 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001035}
1036
Takashi Iwai83012a72012-08-24 18:38:08 +02001037#ifdef CONFIG_PM
Takashi Iwai68467f52012-08-28 09:14:29 -07001038static void azx_power_notify(struct hda_bus *bus, bool power_up);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001039#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001040
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001042static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043{
1044 int count;
1045
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001046 if (!full_reset)
1047 goto __skip;
1048
Danny Tholene8a7f132007-09-11 21:41:56 +02001049 /* clear STATESTS */
1050 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1051
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 /* reset controller */
1053 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1054
1055 count = 50;
1056 while (azx_readb(chip, GCTL) && --count)
1057 msleep(1);
1058
1059 /* delay for >= 100us for codec PLL to settle per spec
1060 * Rev 0.9 section 5.5.1
1061 */
1062 msleep(1);
1063
1064 /* Bring controller out of reset */
1065 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1066
1067 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +02001068 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 msleep(1);
1070
Pavel Machek927fc862006-08-31 17:03:43 +02001071 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072 msleep(1);
1073
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001074 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001076 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001077 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 return -EBUSY;
1079 }
1080
Matt41e2fce2005-07-04 17:49:55 +02001081 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001082 if (!chip->single_cmd)
1083 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1084 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001085
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001087 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001089 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 }
1091
1092 return 0;
1093}
1094
1095
1096/*
1097 * Lowlevel interface
1098 */
1099
1100/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001101static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102{
1103 /* enable controller CIE and GIE */
1104 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1105 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1106}
1107
1108/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001109static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110{
1111 int i;
1112
1113 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001114 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001115 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 azx_sd_writeb(azx_dev, SD_CTL,
1117 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1118 }
1119
1120 /* disable SIE for all streams */
1121 azx_writeb(chip, INTCTL, 0);
1122
1123 /* disable controller CIE and GIE */
1124 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1125 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1126}
1127
1128/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001129static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130{
1131 int i;
1132
1133 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001134 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001135 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1137 }
1138
1139 /* clear STATESTS */
1140 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1141
1142 /* clear rirb status */
1143 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1144
1145 /* clear int status */
1146 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1147}
1148
1149/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001150static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151{
Joseph Chan0e153472008-08-26 14:38:03 +02001152 /*
1153 * Before stream start, initialize parameter
1154 */
1155 azx_dev->insufficient = 1;
1156
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001158 azx_writel(chip, INTCTL,
1159 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 /* set DMA start and interrupt mask */
1161 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1162 SD_CTL_DMA_START | SD_INT_MASK);
1163}
1164
Takashi Iwai1dddab42009-03-18 15:15:37 +01001165/* stop DMA */
1166static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1169 ~(SD_CTL_DMA_START | SD_INT_MASK));
1170 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001171}
1172
1173/* stop a stream */
1174static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1175{
1176 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001178 azx_writel(chip, INTCTL,
1179 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180}
1181
1182
1183/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001184 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001186static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001188 if (chip->initialized)
1189 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190
1191 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001192 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193
1194 /* initialize interrupts */
1195 azx_int_clear(chip);
1196 azx_int_enable(chip);
1197
1198 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001199 if (!chip->single_cmd)
1200 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001202 /* program the position buffer */
1203 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001204 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001205
Takashi Iwaicb53c622007-08-10 17:21:45 +02001206 chip->initialized = 1;
1207}
1208
1209/*
1210 * initialize the PCI registers
1211 */
1212/* update bits in a PCI register byte */
1213static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1214 unsigned char mask, unsigned char val)
1215{
1216 unsigned char data;
1217
1218 pci_read_config_byte(pci, reg, &data);
1219 data &= ~mask;
1220 data |= (val & mask);
1221 pci_write_config_byte(pci, reg, data);
1222}
1223
1224static void azx_init_pci(struct azx *chip)
1225{
1226 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1227 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1228 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001229 * codecs.
1230 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001231 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001232 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001233 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001234 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001235 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001236
Takashi Iwai9477c582011-05-25 09:11:37 +02001237 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1238 * we need to enable snoop.
1239 */
1240 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001241 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001242 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001243 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1244 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001245 }
1246
1247 /* For NVIDIA HDA, enable snoop */
1248 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001249 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001250 update_pci_byte(chip->pci,
1251 NVIDIA_HDA_TRANSREG_ADDR,
1252 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001253 update_pci_byte(chip->pci,
1254 NVIDIA_HDA_ISTRM_COH,
1255 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1256 update_pci_byte(chip->pci,
1257 NVIDIA_HDA_OSTRM_COH,
1258 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001259 }
1260
1261 /* Enable SCH/PCH snoop if needed */
1262 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001263 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001264 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001265 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1266 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1267 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1268 if (!azx_snoop(chip))
1269 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1270 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001271 pci_read_config_word(chip->pci,
1272 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001273 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001274 snd_printdd(SFX "SCH snoop: %s\n",
1275 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1276 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001277 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278}
1279
1280
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001281static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1282
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283/*
1284 * interrupt handler
1285 */
David Howells7d12e782006-10-05 14:55:46 +01001286static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001288 struct azx *chip = dev_id;
1289 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001291 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001292 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001294#ifdef CONFIG_PM_RUNTIME
1295 if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
1296 return IRQ_NONE;
1297#endif
1298
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 spin_lock(&chip->reg_lock);
1300
Dan Carpenter60911062012-05-18 10:36:11 +03001301 if (chip->disabled) {
1302 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001303 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001304 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001305
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306 status = azx_readl(chip, INTSTS);
1307 if (status == 0) {
1308 spin_unlock(&chip->reg_lock);
1309 return IRQ_NONE;
1310 }
1311
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001312 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313 azx_dev = &chip->azx_dev[i];
1314 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001315 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001317 if (!azx_dev->substream || !azx_dev->running ||
1318 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001319 continue;
1320 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001321 ok = azx_position_ok(chip, azx_dev);
1322 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001323 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324 spin_unlock(&chip->reg_lock);
1325 snd_pcm_period_elapsed(azx_dev->substream);
1326 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001327 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001328 /* bogus IRQ, process it later */
1329 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001330 queue_work(chip->bus->workq,
1331 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 }
1333 }
1334 }
1335
1336 /* clear rirb int */
1337 status = azx_readb(chip, RIRBSTS);
1338 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001339 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001340 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001341 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001343 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1345 }
1346
1347#if 0
1348 /* clear state status int */
1349 if (azx_readb(chip, STATESTS) & 0x04)
1350 azx_writeb(chip, STATESTS, 0x04);
1351#endif
1352 spin_unlock(&chip->reg_lock);
1353
1354 return IRQ_HANDLED;
1355}
1356
1357
1358/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001359 * set up a BDL entry
1360 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001361static int setup_bdle(struct azx *chip,
1362 struct snd_pcm_substream *substream,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001363 struct azx_dev *azx_dev, u32 **bdlp,
1364 int ofs, int size, int with_ioc)
1365{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001366 u32 *bdl = *bdlp;
1367
1368 while (size > 0) {
1369 dma_addr_t addr;
1370 int chunk;
1371
1372 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1373 return -EINVAL;
1374
Takashi Iwai77a23f22008-08-21 13:00:13 +02001375 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001376 /* program the address field of the BDL entry */
1377 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001378 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001379 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001380 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001381 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1382 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1383 u32 remain = 0x1000 - (ofs & 0xfff);
1384 if (chunk > remain)
1385 chunk = remain;
1386 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001387 bdl[2] = cpu_to_le32(chunk);
1388 /* program the IOC to enable interrupt
1389 * only when the whole fragment is processed
1390 */
1391 size -= chunk;
1392 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1393 bdl += 4;
1394 azx_dev->frags++;
1395 ofs += chunk;
1396 }
1397 *bdlp = bdl;
1398 return ofs;
1399}
1400
1401/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402 * set up BDL entries
1403 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001404static int azx_setup_periods(struct azx *chip,
1405 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001406 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001408 u32 *bdl;
1409 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001410 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411
1412 /* reset BDL address */
1413 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1414 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1415
Takashi Iwai97b71c92009-03-18 15:09:13 +01001416 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001417 periods = azx_dev->bufsize / period_bytes;
1418
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001420 bdl = (u32 *)azx_dev->bdl.area;
1421 ofs = 0;
1422 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001423 pos_adj = bdl_pos_adj[chip->dev_index];
Takashi Iwai915bf292012-09-11 15:19:10 +02001424 if (!azx_dev->no_period_wakeup && pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001425 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001426 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001427 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001428 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001429 pos_adj = pos_align;
1430 else
1431 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1432 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001433 pos_adj = frames_to_bytes(runtime, pos_adj);
1434 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001435 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001436 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001437 pos_adj = 0;
1438 } else {
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001439 ofs = setup_bdle(chip, substream, azx_dev,
Takashi Iwai915bf292012-09-11 15:19:10 +02001440 &bdl, ofs, pos_adj, true);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001441 if (ofs < 0)
1442 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001443 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001444 } else
1445 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001446 for (i = 0; i < periods; i++) {
1447 if (i == periods - 1 && pos_adj)
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001448 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001449 period_bytes - pos_adj, 0);
1450 else
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001451 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001452 period_bytes,
Takashi Iwai915bf292012-09-11 15:19:10 +02001453 !azx_dev->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001454 if (ofs < 0)
1455 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001457 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001458
1459 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001460 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001461 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001462 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463}
1464
Takashi Iwai1dddab42009-03-18 15:15:37 +01001465/* reset stream */
1466static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467{
1468 unsigned char val;
1469 int timeout;
1470
Takashi Iwai1dddab42009-03-18 15:15:37 +01001471 azx_stream_clear(chip, azx_dev);
1472
Takashi Iwaid01ce992007-07-27 16:52:19 +02001473 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1474 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475 udelay(3);
1476 timeout = 300;
1477 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1478 --timeout)
1479 ;
1480 val &= ~SD_CTL_STREAM_RESET;
1481 azx_sd_writeb(azx_dev, SD_CTL, val);
1482 udelay(3);
1483
1484 timeout = 300;
1485 /* waiting for hardware to report that the stream is out of reset */
1486 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1487 --timeout)
1488 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001489
1490 /* reset first position - may not be synced with hw at this time */
1491 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001492}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493
Takashi Iwai1dddab42009-03-18 15:15:37 +01001494/*
1495 * set up the SD for streaming
1496 */
1497static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1498{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001499 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001500 /* make sure the run bit is zero for SD */
1501 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001503 val = azx_sd_readl(azx_dev, SD_CTL);
1504 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1505 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1506 if (!azx_snoop(chip))
1507 val |= SD_CTL_TRAFFIC_PRIO;
1508 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509
1510 /* program the length of samples in cyclic buffer */
1511 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1512
1513 /* program the stream format */
1514 /* this value needs to be the same as the one programmed */
1515 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1516
1517 /* program the stream LVI (last valid index) of the BDL */
1518 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1519
1520 /* program the BDL address */
1521 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001522 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001524 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001526 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001527 if (chip->position_fix[0] != POS_FIX_LPIB ||
1528 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001529 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1530 azx_writel(chip, DPLBASE,
1531 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1532 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001533
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001535 azx_sd_writel(azx_dev, SD_CTL,
1536 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537
1538 return 0;
1539}
1540
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001541/*
1542 * Probe the given codec address
1543 */
1544static int probe_codec(struct azx *chip, int addr)
1545{
1546 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1547 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1548 unsigned int res;
1549
Wu Fengguanga678cde2009-08-01 18:46:46 +08001550 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001551 chip->probing = 1;
1552 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001553 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001554 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001555 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001556 if (res == -1)
1557 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001558 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001559 return 0;
1560}
1561
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001562static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1563 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001564static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565
Takashi Iwai8dd78332009-06-02 01:16:07 +02001566static void azx_bus_reset(struct hda_bus *bus)
1567{
1568 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001569
1570 bus->in_reset = 1;
1571 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001572 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001573#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001574 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001575 struct azx_pcm *p;
1576 list_for_each_entry(p, &chip->pcm_list, list)
1577 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001578 snd_hda_suspend(chip->bus);
1579 snd_hda_resume(chip->bus);
1580 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001581#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001582 bus->in_reset = 0;
1583}
1584
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585/*
1586 * Codec initialization
1587 */
1588
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001589/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001590static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] DELAYED_INITDATA_MARK = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001591 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001592 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001593};
1594
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001595static int DELAYED_INIT_MARK azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596{
1597 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001598 int c, codecs, err;
1599 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600
1601 memset(&bus_temp, 0, sizeof(bus_temp));
1602 bus_temp.private_data = chip;
1603 bus_temp.modelname = model;
1604 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001605 bus_temp.ops.command = azx_send_cmd;
1606 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001607 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001608 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwai83012a72012-08-24 18:38:08 +02001609#ifdef CONFIG_PM
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001610 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001611 bus_temp.ops.pm_notify = azx_power_notify;
1612#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613
Takashi Iwaid01ce992007-07-27 16:52:19 +02001614 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1615 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616 return err;
1617
Takashi Iwai9477c582011-05-25 09:11:37 +02001618 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1619 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001620 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001621 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001622
Takashi Iwai34c25352008-10-28 11:38:58 +01001623 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001624 max_slots = azx_max_codecs[chip->driver_type];
1625 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001626 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001627
1628 /* First try to probe all given codec slots */
1629 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001630 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001631 if (probe_codec(chip, c) < 0) {
1632 /* Some BIOSen give you wrong codec addresses
1633 * that don't exist
1634 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001635 snd_printk(KERN_WARNING SFX
1636 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001637 "disabling it...\n", c);
1638 chip->codec_mask &= ~(1 << c);
1639 /* More badly, accessing to a non-existing
1640 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001641 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001642 * Thus if an error occurs during probing,
1643 * better to reset the controller chip to
1644 * get back to the sanity state.
1645 */
1646 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001647 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001648 }
1649 }
1650 }
1651
Takashi Iwaid507cd62011-04-26 15:25:02 +02001652 /* AMD chipsets often cause the communication stalls upon certain
1653 * sequence like the pin-detection. It seems that forcing the synced
1654 * access works around the stall. Grrr...
1655 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001656 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1657 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001658 chip->bus->sync_write = 1;
1659 chip->bus->allow_bus_reset = 1;
1660 }
1661
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001662 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001663 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001664 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001665 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001666 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667 if (err < 0)
1668 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001669 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001671 }
1672 }
1673 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1675 return -ENXIO;
1676 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001677 return 0;
1678}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001680/* configure each codec instance */
1681static int __devinit azx_codec_configure(struct azx *chip)
1682{
1683 struct hda_codec *codec;
1684 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1685 snd_hda_codec_configure(codec);
1686 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687 return 0;
1688}
1689
1690
1691/*
1692 * PCM support
1693 */
1694
1695/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001696static inline struct azx_dev *
1697azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001699 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001700 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001701 /* make a non-zero unique key for the substream */
1702 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1703 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001704
1705 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001706 dev = chip->playback_index_offset;
1707 nums = chip->playback_streams;
1708 } else {
1709 dev = chip->capture_index_offset;
1710 nums = chip->capture_streams;
1711 }
1712 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001713 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001714 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001715 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001716 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001718 if (res) {
1719 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001720 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001721 }
1722 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723}
1724
1725/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001726static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727{
1728 azx_dev->opened = 0;
1729}
1730
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001731static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001732 .info = (SNDRV_PCM_INFO_MMAP |
1733 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1735 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001736 /* No full-resume yet implemented */
1737 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001738 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001739 SNDRV_PCM_INFO_SYNC_START |
1740 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1742 .rates = SNDRV_PCM_RATE_48000,
1743 .rate_min = 48000,
1744 .rate_max = 48000,
1745 .channels_min = 2,
1746 .channels_max = 2,
1747 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1748 .period_bytes_min = 128,
1749 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1750 .periods_min = 2,
1751 .periods_max = AZX_MAX_FRAG,
1752 .fifo_size = 0,
1753};
1754
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001755static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756{
1757 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1758 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001759 struct azx *chip = apcm->chip;
1760 struct azx_dev *azx_dev;
1761 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762 unsigned long flags;
1763 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001764 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765
Ingo Molnar62932df2006-01-16 16:34:20 +01001766 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001767 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001769 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770 return -EBUSY;
1771 }
1772 runtime->hw = azx_pcm_hw;
1773 runtime->hw.channels_min = hinfo->channels_min;
1774 runtime->hw.channels_max = hinfo->channels_max;
1775 runtime->hw.formats = hinfo->formats;
1776 runtime->hw.rates = hinfo->rates;
1777 snd_pcm_limit_hw_rates(runtime);
1778 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Takashi Iwai52409aa2012-01-23 17:10:24 +01001779 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001780 /* constrain buffer sizes to be multiple of 128
1781 bytes. This is more efficient in terms of memory
1782 access but isn't required by the HDA spec and
1783 prevents users from specifying exact period/buffer
1784 sizes. For example for 44.1kHz, a period size set
1785 to 20ms will be rounded to 19.59ms. */
1786 buff_step = 128;
1787 else
1788 /* Don't enforce steps on buffer sizes, still need to
1789 be multiple of 4 bytes (HDA spec). Tested on Intel
1790 HDA controllers, may not work on all devices where
1791 option needs to be disabled */
1792 buff_step = 4;
1793
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001794 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001795 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001796 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001797 buff_step);
Dylan Reidb4a91cf2012-06-15 19:36:23 -07001798 snd_hda_power_up_d3wait(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001799 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1800 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001802 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001803 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804 return err;
1805 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001806 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001807 /* sanity check */
1808 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1809 snd_BUG_ON(!runtime->hw.channels_max) ||
1810 snd_BUG_ON(!runtime->hw.formats) ||
1811 snd_BUG_ON(!runtime->hw.rates)) {
1812 azx_release_device(azx_dev);
1813 hinfo->ops.close(hinfo, apcm->codec, substream);
1814 snd_hda_power_down(apcm->codec);
1815 mutex_unlock(&chip->open_mutex);
1816 return -EINVAL;
1817 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818 spin_lock_irqsave(&chip->reg_lock, flags);
1819 azx_dev->substream = substream;
1820 azx_dev->running = 0;
1821 spin_unlock_irqrestore(&chip->reg_lock, flags);
1822
1823 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001824 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001825 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826 return 0;
1827}
1828
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001829static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830{
1831 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1832 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001833 struct azx *chip = apcm->chip;
1834 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835 unsigned long flags;
1836
Ingo Molnar62932df2006-01-16 16:34:20 +01001837 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838 spin_lock_irqsave(&chip->reg_lock, flags);
1839 azx_dev->substream = NULL;
1840 azx_dev->running = 0;
1841 spin_unlock_irqrestore(&chip->reg_lock, flags);
1842 azx_release_device(azx_dev);
1843 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001844 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001845 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846 return 0;
1847}
1848
Takashi Iwaid01ce992007-07-27 16:52:19 +02001849static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1850 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001852 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1853 struct azx *chip = apcm->chip;
1854 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001855 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001856 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001857
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001858 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001859 azx_dev->bufsize = 0;
1860 azx_dev->period_bytes = 0;
1861 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001862 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001863 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001864 if (ret < 0)
1865 return ret;
1866 mark_runtime_wc(chip, azx_dev, runtime, true);
1867 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868}
1869
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001870static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871{
1872 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001873 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001874 struct azx *chip = apcm->chip;
1875 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1877
1878 /* reset BDL address */
1879 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1880 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1881 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001882 azx_dev->bufsize = 0;
1883 azx_dev->period_bytes = 0;
1884 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885
Takashi Iwaieb541332010-08-06 13:48:11 +02001886 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001888 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889 return snd_pcm_lib_free_pages(substream);
1890}
1891
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001892static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893{
1894 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001895 struct azx *chip = apcm->chip;
1896 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001898 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001899 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001900 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06001901 struct hda_spdif_out *spdif =
1902 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
1903 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001905 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001906 format_val = snd_hda_calc_stream_format(runtime->rate,
1907 runtime->channels,
1908 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03001909 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06001910 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001911 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001912 snd_printk(KERN_ERR SFX
1913 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914 runtime->rate, runtime->channels, runtime->format);
1915 return -EINVAL;
1916 }
1917
Takashi Iwai97b71c92009-03-18 15:09:13 +01001918 bufsize = snd_pcm_lib_buffer_bytes(substream);
1919 period_bytes = snd_pcm_lib_period_bytes(substream);
1920
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001921 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001922 bufsize, format_val);
1923
1924 if (bufsize != azx_dev->bufsize ||
1925 period_bytes != azx_dev->period_bytes ||
Takashi Iwai915bf292012-09-11 15:19:10 +02001926 format_val != azx_dev->format_val ||
1927 runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
Takashi Iwai97b71c92009-03-18 15:09:13 +01001928 azx_dev->bufsize = bufsize;
1929 azx_dev->period_bytes = period_bytes;
1930 azx_dev->format_val = format_val;
Takashi Iwai915bf292012-09-11 15:19:10 +02001931 azx_dev->no_period_wakeup = runtime->no_period_wakeup;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001932 err = azx_setup_periods(chip, substream, azx_dev);
1933 if (err < 0)
1934 return err;
1935 }
1936
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001937 /* wallclk has 24Mhz clock source */
1938 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
1939 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940 azx_setup_controller(chip, azx_dev);
1941 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1942 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1943 else
1944 azx_dev->fifo_size = 0;
1945
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001946 stream_tag = azx_dev->stream_tag;
1947 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001948 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001949 stream_tag > chip->capture_streams)
1950 stream_tag -= chip->capture_streams;
1951 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02001952 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953}
1954
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001955static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956{
1957 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001958 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001959 struct azx_dev *azx_dev;
1960 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001961 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001962 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001965 case SNDRV_PCM_TRIGGER_START:
1966 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1968 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001969 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970 break;
1971 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001972 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001974 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975 break;
1976 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001977 return -EINVAL;
1978 }
1979
1980 snd_pcm_group_for_each_entry(s, substream) {
1981 if (s->pcm->card != substream->pcm->card)
1982 continue;
1983 azx_dev = get_azx_dev(s);
1984 sbits |= 1 << azx_dev->index;
1985 nsync++;
1986 snd_pcm_trigger_done(s, substream);
1987 }
1988
1989 spin_lock(&chip->reg_lock);
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05001990
1991 /* first, set SYNC bits of corresponding streams */
1992 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1993 azx_writel(chip, OLD_SSYNC,
1994 azx_readl(chip, OLD_SSYNC) | sbits);
1995 else
1996 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
1997
Takashi Iwai850f0e52008-03-18 17:11:05 +01001998 snd_pcm_group_for_each_entry(s, substream) {
1999 if (s->pcm->card != substream->pcm->card)
2000 continue;
2001 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002002 if (start) {
2003 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
2004 if (!rstart)
2005 azx_dev->start_wallclk -=
2006 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002007 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002008 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002009 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002010 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002011 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012 }
2013 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002014 if (start) {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002015 /* wait until all FIFOs get ready */
2016 for (timeout = 5000; timeout; timeout--) {
2017 nwait = 0;
2018 snd_pcm_group_for_each_entry(s, substream) {
2019 if (s->pcm->card != substream->pcm->card)
2020 continue;
2021 azx_dev = get_azx_dev(s);
2022 if (!(azx_sd_readb(azx_dev, SD_STS) &
2023 SD_STS_FIFO_READY))
2024 nwait++;
2025 }
2026 if (!nwait)
2027 break;
2028 cpu_relax();
2029 }
2030 } else {
2031 /* wait until all RUN bits are cleared */
2032 for (timeout = 5000; timeout; timeout--) {
2033 nwait = 0;
2034 snd_pcm_group_for_each_entry(s, substream) {
2035 if (s->pcm->card != substream->pcm->card)
2036 continue;
2037 azx_dev = get_azx_dev(s);
2038 if (azx_sd_readb(azx_dev, SD_CTL) &
2039 SD_CTL_DMA_START)
2040 nwait++;
2041 }
2042 if (!nwait)
2043 break;
2044 cpu_relax();
2045 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002046 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002047 spin_lock(&chip->reg_lock);
2048 /* reset SYNC bits */
2049 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2050 azx_writel(chip, OLD_SSYNC,
2051 azx_readl(chip, OLD_SSYNC) & ~sbits);
2052 else
2053 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
2054 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002055 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056}
2057
Joseph Chan0e153472008-08-26 14:38:03 +02002058/* get the current DMA position with correction on VIA chips */
2059static unsigned int azx_via_get_position(struct azx *chip,
2060 struct azx_dev *azx_dev)
2061{
2062 unsigned int link_pos, mini_pos, bound_pos;
2063 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2064 unsigned int fifo_size;
2065
2066 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002067 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002068 /* Playback, no problem using link position */
2069 return link_pos;
2070 }
2071
2072 /* Capture */
2073 /* For new chipset,
2074 * use mod to get the DMA position just like old chipset
2075 */
2076 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2077 mod_dma_pos %= azx_dev->period_bytes;
2078
2079 /* azx_dev->fifo_size can't get FIFO size of in stream.
2080 * Get from base address + offset.
2081 */
2082 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2083
2084 if (azx_dev->insufficient) {
2085 /* Link position never gather than FIFO size */
2086 if (link_pos <= fifo_size)
2087 return 0;
2088
2089 azx_dev->insufficient = 0;
2090 }
2091
2092 if (link_pos <= fifo_size)
2093 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2094 else
2095 mini_pos = link_pos - fifo_size;
2096
2097 /* Find nearest previous boudary */
2098 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2099 mod_link_pos = link_pos % azx_dev->period_bytes;
2100 if (mod_link_pos >= fifo_size)
2101 bound_pos = link_pos - mod_link_pos;
2102 else if (mod_dma_pos >= mod_mini_pos)
2103 bound_pos = mini_pos - mod_mini_pos;
2104 else {
2105 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2106 if (bound_pos >= azx_dev->bufsize)
2107 bound_pos = 0;
2108 }
2109
2110 /* Calculate real DMA position we want */
2111 return bound_pos + mod_dma_pos;
2112}
2113
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002114static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002115 struct azx_dev *azx_dev,
2116 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002119 int stream = azx_dev->substream->stream;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120
David Henningsson4cb36312010-09-30 10:12:50 +02002121 switch (chip->position_fix[stream]) {
2122 case POS_FIX_LPIB:
2123 /* read LPIB */
2124 pos = azx_sd_readl(azx_dev, SD_LPIB);
2125 break;
2126 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002127 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002128 break;
2129 default:
2130 /* use the position buffer */
2131 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002132 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002133 if (!pos || pos == (u32)-1) {
2134 printk(KERN_WARNING
2135 "hda-intel: Invalid position buffer, "
2136 "using LPIB read method instead.\n");
2137 chip->position_fix[stream] = POS_FIX_LPIB;
2138 pos = azx_sd_readl(azx_dev, SD_LPIB);
2139 } else
2140 chip->position_fix[stream] = POS_FIX_POSBUF;
2141 }
2142 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002143 }
David Henningsson4cb36312010-09-30 10:12:50 +02002144
Linus Torvalds1da177e2005-04-16 15:20:36 -07002145 if (pos >= azx_dev->bufsize)
2146 pos = 0;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002147
2148 /* calculate runtime delay from LPIB */
2149 if (azx_dev->substream->runtime &&
2150 chip->position_fix[stream] == POS_FIX_POSBUF &&
2151 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
2152 unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
2153 int delay;
2154 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
2155 delay = pos - lpib_pos;
2156 else
2157 delay = lpib_pos - pos;
2158 if (delay < 0)
2159 delay += azx_dev->bufsize;
2160 if (delay >= azx_dev->period_bytes) {
Takashi Iwai1f046612012-10-16 16:52:26 +02002161 snd_printk(KERN_WARNING SFX
2162 "Unstable LPIB (%d >= %d); "
2163 "disabling LPIB delay counting\n",
2164 delay, azx_dev->period_bytes);
2165 delay = 0;
2166 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002167 }
2168 azx_dev->substream->runtime->delay =
2169 bytes_to_frames(azx_dev->substream->runtime, delay);
2170 }
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002171 return pos;
2172}
2173
2174static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2175{
2176 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2177 struct azx *chip = apcm->chip;
2178 struct azx_dev *azx_dev = get_azx_dev(substream);
2179 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002180 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002181}
2182
2183/*
2184 * Check whether the current DMA position is acceptable for updating
2185 * periods. Returns non-zero if it's OK.
2186 *
2187 * Many HD-audio controllers appear pretty inaccurate about
2188 * the update-IRQ timing. The IRQ is issued before actually the
2189 * data is processed. So, we need to process it afterwords in a
2190 * workqueue.
2191 */
2192static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2193{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002194 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002195 unsigned int pos;
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002196 int stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002197
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002198 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2199 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002200 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002201
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002202 stream = azx_dev->substream->stream;
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002203 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002204
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002205 if (WARN_ONCE(!azx_dev->period_bytes,
2206 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002207 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002208 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002209 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2210 /* NG - it's below the first next period boundary */
2211 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002212 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002213 return 1; /* OK, it's fine */
2214}
2215
2216/*
2217 * The work for pending PCM period updates.
2218 */
2219static void azx_irq_pending_work(struct work_struct *work)
2220{
2221 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002222 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002223
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002224 if (!chip->irq_pending_warned) {
2225 printk(KERN_WARNING
2226 "hda-intel: IRQ timing workaround is activated "
2227 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2228 chip->card->number);
2229 chip->irq_pending_warned = 1;
2230 }
2231
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002232 for (;;) {
2233 pending = 0;
2234 spin_lock_irq(&chip->reg_lock);
2235 for (i = 0; i < chip->num_streams; i++) {
2236 struct azx_dev *azx_dev = &chip->azx_dev[i];
2237 if (!azx_dev->irq_pending ||
2238 !azx_dev->substream ||
2239 !azx_dev->running)
2240 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002241 ok = azx_position_ok(chip, azx_dev);
2242 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002243 azx_dev->irq_pending = 0;
2244 spin_unlock(&chip->reg_lock);
2245 snd_pcm_period_elapsed(azx_dev->substream);
2246 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002247 } else if (ok < 0) {
2248 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002249 } else
2250 pending++;
2251 }
2252 spin_unlock_irq(&chip->reg_lock);
2253 if (!pending)
2254 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002255 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002256 }
2257}
2258
2259/* clear irq_pending flags and assure no on-going workq */
2260static void azx_clear_irq_pending(struct azx *chip)
2261{
2262 int i;
2263
2264 spin_lock_irq(&chip->reg_lock);
2265 for (i = 0; i < chip->num_streams; i++)
2266 chip->azx_dev[i].irq_pending = 0;
2267 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002268}
2269
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002270#ifdef CONFIG_X86
2271static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2272 struct vm_area_struct *area)
2273{
2274 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2275 struct azx *chip = apcm->chip;
2276 if (!azx_snoop(chip))
2277 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2278 return snd_pcm_lib_default_mmap(substream, area);
2279}
2280#else
2281#define azx_pcm_mmap NULL
2282#endif
2283
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002284static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002285 .open = azx_pcm_open,
2286 .close = azx_pcm_close,
2287 .ioctl = snd_pcm_lib_ioctl,
2288 .hw_params = azx_pcm_hw_params,
2289 .hw_free = azx_pcm_hw_free,
2290 .prepare = azx_pcm_prepare,
2291 .trigger = azx_pcm_trigger,
2292 .pointer = azx_pcm_pointer,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002293 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002294 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002295};
2296
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002297static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002298{
Takashi Iwai176d5332008-07-30 15:01:44 +02002299 struct azx_pcm *apcm = pcm->private_data;
2300 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002301 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002302 kfree(apcm);
2303 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002304}
2305
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002306#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2307
Takashi Iwai176d5332008-07-30 15:01:44 +02002308static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002309azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2310 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002311{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002312 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002313 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002314 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002315 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002316 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002317 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002318
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002319 list_for_each_entry(apcm, &chip->pcm_list, list) {
2320 if (apcm->pcm->device == pcm_dev) {
2321 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2322 return -EBUSY;
2323 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002324 }
2325 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2326 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2327 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002328 &pcm);
2329 if (err < 0)
2330 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002331 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002332 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002333 if (apcm == NULL)
2334 return -ENOMEM;
2335 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002336 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002337 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002338 pcm->private_data = apcm;
2339 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002340 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2341 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002342 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002343 cpcm->pcm = pcm;
2344 for (s = 0; s < 2; s++) {
2345 apcm->hinfo[s] = &cpcm->stream[s];
2346 if (cpcm->stream[s].substreams)
2347 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2348 }
2349 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002350 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2351 if (size > MAX_PREALLOC_SIZE)
2352 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002353 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002354 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002355 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356 return 0;
2357}
2358
2359/*
2360 * mixer creation - all stuff is implemented in hda module
2361 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002362static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002363{
2364 return snd_hda_build_controls(chip->bus);
2365}
2366
2367
2368/*
2369 * initialize SD streams
2370 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002371static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002372{
2373 int i;
2374
2375 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002376 * assign the starting bdl address to each stream (device)
2377 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002378 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002379 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002380 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002381 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002382 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2383 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2384 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2385 azx_dev->sd_int_sta_mask = 1 << i;
2386 /* stream tag: must be non-zero and unique */
2387 azx_dev->index = i;
2388 azx_dev->stream_tag = i + 1;
2389 }
2390
2391 return 0;
2392}
2393
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002394static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2395{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002396 if (request_irq(chip->pci->irq, azx_interrupt,
2397 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002398 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002399 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2400 "disabling device\n", chip->pci->irq);
2401 if (do_disconnect)
2402 snd_card_disconnect(chip->card);
2403 return -1;
2404 }
2405 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002406 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002407 return 0;
2408}
2409
Linus Torvalds1da177e2005-04-16 15:20:36 -07002410
Takashi Iwaicb53c622007-08-10 17:21:45 +02002411static void azx_stop_chip(struct azx *chip)
2412{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002413 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002414 return;
2415
2416 /* disable interrupts */
2417 azx_int_disable(chip);
2418 azx_int_clear(chip);
2419
2420 /* disable CORB/RIRB */
2421 azx_free_cmd_io(chip);
2422
2423 /* disable position buffer */
2424 azx_writel(chip, DPLBASE, 0);
2425 azx_writel(chip, DPUBASE, 0);
2426
2427 chip->initialized = 0;
2428}
2429
Takashi Iwai83012a72012-08-24 18:38:08 +02002430#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02002431/* power-up/down the controller */
Takashi Iwai68467f52012-08-28 09:14:29 -07002432static void azx_power_notify(struct hda_bus *bus, bool power_up)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002433{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002434 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002435
Takashi Iwai68467f52012-08-28 09:14:29 -07002436 if (power_up)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002437 pm_runtime_get_sync(&chip->pci->dev);
2438 else
2439 pm_runtime_put_sync(&chip->pci->dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002440}
Takashi Iwai65fcd412012-08-14 17:13:32 +02002441
2442static DEFINE_MUTEX(card_list_lock);
2443static LIST_HEAD(card_list);
2444
2445static void azx_add_card_list(struct azx *chip)
2446{
2447 mutex_lock(&card_list_lock);
2448 list_add(&chip->list, &card_list);
2449 mutex_unlock(&card_list_lock);
2450}
2451
2452static void azx_del_card_list(struct azx *chip)
2453{
2454 mutex_lock(&card_list_lock);
2455 list_del_init(&chip->list);
2456 mutex_unlock(&card_list_lock);
2457}
2458
2459/* trigger power-save check at writing parameter */
2460static int param_set_xint(const char *val, const struct kernel_param *kp)
2461{
2462 struct azx *chip;
2463 struct hda_codec *c;
2464 int prev = power_save;
2465 int ret = param_set_int(val, kp);
2466
2467 if (ret || prev == power_save)
2468 return ret;
2469
2470 mutex_lock(&card_list_lock);
2471 list_for_each_entry(chip, &card_list, list) {
2472 if (!chip->bus || chip->disabled)
2473 continue;
2474 list_for_each_entry(c, &chip->bus->codec_list, list)
2475 snd_hda_power_sync(c);
2476 }
2477 mutex_unlock(&card_list_lock);
2478 return 0;
2479}
2480#else
2481#define azx_add_card_list(chip) /* NOP */
2482#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +02002483#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002484
Takashi Iwai7ccbde52012-08-14 18:10:09 +02002485#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002486/*
2487 * power management
2488 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002489static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002490{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002491 struct pci_dev *pci = to_pci_dev(dev);
2492 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002493 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002494 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002495
Takashi Iwai421a1252005-11-17 16:11:09 +01002496 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002497 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002498 list_for_each_entry(p, &chip->pcm_list, list)
2499 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002500 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002501 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002502 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002503 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002504 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002505 chip->irq = -1;
2506 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002507 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002508 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002509 pci_disable_device(pci);
2510 pci_save_state(pci);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002511 pci_set_power_state(pci, PCI_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002512 return 0;
2513}
2514
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002515static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002516{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002517 struct pci_dev *pci = to_pci_dev(dev);
2518 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002519 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002520
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002521 pci_set_power_state(pci, PCI_D0);
2522 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002523 if (pci_enable_device(pci) < 0) {
2524 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2525 "disabling device\n");
2526 snd_card_disconnect(card);
2527 return -EIO;
2528 }
2529 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002530 if (chip->msi)
2531 if (pci_enable_msi(pci) < 0)
2532 chip->msi = 0;
2533 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002534 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002535 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002536
Takashi Iwai7f308302012-05-08 16:52:23 +02002537 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002538
Linus Torvalds1da177e2005-04-16 15:20:36 -07002539 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002540 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002541 return 0;
2542}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002543#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
2544
2545#ifdef CONFIG_PM_RUNTIME
2546static int azx_runtime_suspend(struct device *dev)
2547{
2548 struct snd_card *card = dev_get_drvdata(dev);
2549 struct azx *chip = card->private_data;
2550
2551 if (!power_save_controller)
2552 return -EAGAIN;
2553
2554 azx_stop_chip(chip);
2555 azx_clear_irq_pending(chip);
2556 return 0;
2557}
2558
2559static int azx_runtime_resume(struct device *dev)
2560{
2561 struct snd_card *card = dev_get_drvdata(dev);
2562 struct azx *chip = card->private_data;
2563
2564 azx_init_pci(chip);
2565 azx_init_chip(chip, 1);
2566 return 0;
2567}
2568#endif /* CONFIG_PM_RUNTIME */
2569
2570#ifdef CONFIG_PM
2571static const struct dev_pm_ops azx_pm = {
2572 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
2573 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, NULL)
2574};
2575
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002576#define AZX_PM_OPS &azx_pm
2577#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002578#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002579#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002580
2581
2582/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002583 * reboot notifier for hang-up problem at power-down
2584 */
2585static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2586{
2587 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002588 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002589 azx_stop_chip(chip);
2590 return NOTIFY_OK;
2591}
2592
2593static void azx_notifier_register(struct azx *chip)
2594{
2595 chip->reboot_notifier.notifier_call = azx_halt;
2596 register_reboot_notifier(&chip->reboot_notifier);
2597}
2598
2599static void azx_notifier_unregister(struct azx *chip)
2600{
2601 if (chip->reboot_notifier.notifier_call)
2602 unregister_reboot_notifier(&chip->reboot_notifier);
2603}
2604
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002605static int DELAYED_INIT_MARK azx_first_init(struct azx *chip);
2606static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip);
2607
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002608#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002609static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci);
2610
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002611static void azx_vs_set_state(struct pci_dev *pci,
2612 enum vga_switcheroo_state state)
2613{
2614 struct snd_card *card = pci_get_drvdata(pci);
2615 struct azx *chip = card->private_data;
2616 bool disabled;
2617
2618 if (chip->init_failed)
2619 return;
2620
2621 disabled = (state == VGA_SWITCHEROO_OFF);
2622 if (chip->disabled == disabled)
2623 return;
2624
2625 if (!chip->bus) {
2626 chip->disabled = disabled;
2627 if (!disabled) {
2628 snd_printk(KERN_INFO SFX
2629 "%s: Start delayed initialization\n",
2630 pci_name(chip->pci));
2631 if (azx_first_init(chip) < 0 ||
2632 azx_probe_continue(chip) < 0) {
2633 snd_printk(KERN_ERR SFX
2634 "%s: initialization error\n",
2635 pci_name(chip->pci));
2636 chip->init_failed = true;
2637 }
2638 }
2639 } else {
2640 snd_printk(KERN_INFO SFX
2641 "%s %s via VGA-switcheroo\n",
2642 disabled ? "Disabling" : "Enabling",
2643 pci_name(chip->pci));
2644 if (disabled) {
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002645 azx_suspend(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002646 chip->disabled = true;
Takashi Iwai128960a2012-10-12 17:28:18 +02002647 if (snd_hda_lock_devices(chip->bus))
2648 snd_printk(KERN_WARNING SFX
2649 "Cannot lock devices!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002650 } else {
2651 snd_hda_unlock_devices(chip->bus);
2652 chip->disabled = false;
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002653 azx_resume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002654 }
2655 }
2656}
2657
2658static bool azx_vs_can_switch(struct pci_dev *pci)
2659{
2660 struct snd_card *card = pci_get_drvdata(pci);
2661 struct azx *chip = card->private_data;
2662
2663 if (chip->init_failed)
2664 return false;
2665 if (chip->disabled || !chip->bus)
2666 return true;
2667 if (snd_hda_lock_devices(chip->bus))
2668 return false;
2669 snd_hda_unlock_devices(chip->bus);
2670 return true;
2671}
2672
2673static void __devinit init_vga_switcheroo(struct azx *chip)
2674{
2675 struct pci_dev *p = get_bound_vga(chip->pci);
2676 if (p) {
2677 snd_printk(KERN_INFO SFX
2678 "%s: Handle VGA-switcheroo audio client\n",
2679 pci_name(chip->pci));
2680 chip->use_vga_switcheroo = 1;
2681 pci_dev_put(p);
2682 }
2683}
2684
2685static const struct vga_switcheroo_client_ops azx_vs_ops = {
2686 .set_gpu_state = azx_vs_set_state,
2687 .can_switch = azx_vs_can_switch,
2688};
2689
2690static int __devinit register_vga_switcheroo(struct azx *chip)
2691{
Takashi Iwai128960a2012-10-12 17:28:18 +02002692 int err;
2693
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002694 if (!chip->use_vga_switcheroo)
2695 return 0;
2696 /* FIXME: currently only handling DIS controller
2697 * is there any machine with two switchable HDMI audio controllers?
2698 */
Takashi Iwai128960a2012-10-12 17:28:18 +02002699 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002700 VGA_SWITCHEROO_DIS,
2701 chip->bus != NULL);
Takashi Iwai128960a2012-10-12 17:28:18 +02002702 if (err < 0)
2703 return err;
2704 chip->vga_switcheroo_registered = 1;
2705 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002706}
2707#else
2708#define init_vga_switcheroo(chip) /* NOP */
2709#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002710#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002711#endif /* SUPPORT_VGA_SWITCHER */
2712
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002713/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002714 * destructor
2715 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002716static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002717{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002718 int i;
2719
Takashi Iwai65fcd412012-08-14 17:13:32 +02002720 azx_del_card_list(chip);
2721
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002722 azx_notifier_unregister(chip);
2723
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002724 if (use_vga_switcheroo(chip)) {
2725 if (chip->disabled && chip->bus)
2726 snd_hda_unlock_devices(chip->bus);
Takashi Iwai128960a2012-10-12 17:28:18 +02002727 if (chip->vga_switcheroo_registered)
2728 vga_switcheroo_unregister_client(chip->pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002729 }
2730
Takashi Iwaice43fba2005-05-30 20:33:44 +02002731 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002732 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002733 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002734 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002735 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002736 }
2737
Jeff Garzikf000fd82008-04-22 13:50:34 +02002738 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002739 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002740 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002741 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002742 if (chip->remap_addr)
2743 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002744
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002745 if (chip->azx_dev) {
2746 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002747 if (chip->azx_dev[i].bdl.area) {
2748 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002749 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002750 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002751 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002752 if (chip->rb.area) {
2753 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002754 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002755 }
2756 if (chip->posbuf.area) {
2757 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002758 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002759 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002760 if (chip->region_requested)
2761 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002762 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002763 kfree(chip->azx_dev);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002764#ifdef CONFIG_SND_HDA_PATCH_LOADER
2765 if (chip->fw)
2766 release_firmware(chip->fw);
2767#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002768 kfree(chip);
2769
2770 return 0;
2771}
2772
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002773static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002774{
2775 return azx_free(device->device_data);
2776}
2777
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002778#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07002779/*
Takashi Iwai91219472012-04-26 12:13:25 +02002780 * Check of disabled HDMI controller by vga-switcheroo
2781 */
2782static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci)
2783{
2784 struct pci_dev *p;
2785
2786 /* check only discrete GPU */
2787 switch (pci->vendor) {
2788 case PCI_VENDOR_ID_ATI:
2789 case PCI_VENDOR_ID_AMD:
2790 case PCI_VENDOR_ID_NVIDIA:
2791 if (pci->devfn == 1) {
2792 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
2793 pci->bus->number, 0);
2794 if (p) {
2795 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
2796 return p;
2797 pci_dev_put(p);
2798 }
2799 }
2800 break;
2801 }
2802 return NULL;
2803}
2804
2805static bool __devinit check_hdmi_disabled(struct pci_dev *pci)
2806{
2807 bool vga_inactive = false;
2808 struct pci_dev *p = get_bound_vga(pci);
2809
2810 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02002811 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02002812 vga_inactive = true;
2813 pci_dev_put(p);
2814 }
2815 return vga_inactive;
2816}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002817#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02002818
2819/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002820 * white/black-listing for position_fix
2821 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002822static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002823 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2824 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002825 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002826 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002827 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002828 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002829 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002830 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002831 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002832 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002833 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002834 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002835 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002836 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002837 {}
2838};
2839
2840static int __devinit check_position_fix(struct azx *chip, int fix)
2841{
2842 const struct snd_pci_quirk *q;
2843
Takashi Iwaic673ba12009-03-17 07:49:14 +01002844 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02002845 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002846 case POS_FIX_LPIB:
2847 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002848 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002849 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002850 return fix;
2851 }
2852
Takashi Iwaic673ba12009-03-17 07:49:14 +01002853 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2854 if (q) {
2855 printk(KERN_INFO
2856 "hda_intel: position_fix set to %d "
2857 "for device %04x:%04x\n",
2858 q->value, q->subvendor, q->subdevice);
2859 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002860 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002861
2862 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002863 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
2864 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02002865 return POS_FIX_VIACOMBO;
2866 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002867 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
2868 snd_printd(SFX "Using LPIB position fix\n");
2869 return POS_FIX_LPIB;
2870 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002871 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002872}
2873
2874/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002875 * black-lists for probe_mask
2876 */
2877static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2878 /* Thinkpad often breaks the controller communication when accessing
2879 * to the non-working (or non-existing) modem codec slot.
2880 */
2881 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2882 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2883 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002884 /* broken BIOS */
2885 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002886 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2887 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002888 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002889 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002890 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02002891 /* WinFast VP200 H (Teradici) user reported broken communication */
2892 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02002893 {}
2894};
2895
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002896#define AZX_FORCE_CODEC_MASK 0x100
2897
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002898static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002899{
2900 const struct snd_pci_quirk *q;
2901
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002902 chip->codec_probe_mask = probe_mask[dev];
2903 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002904 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2905 if (q) {
2906 printk(KERN_INFO
2907 "hda_intel: probe_mask set to 0x%x "
2908 "for device %04x:%04x\n",
2909 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002910 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002911 }
2912 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002913
2914 /* check forced option */
2915 if (chip->codec_probe_mask != -1 &&
2916 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2917 chip->codec_mask = chip->codec_probe_mask & 0xff;
2918 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2919 chip->codec_mask);
2920 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002921}
2922
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002923/*
Takashi Iwai716238552009-09-28 13:14:04 +02002924 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002925 */
Takashi Iwai716238552009-09-28 13:14:04 +02002926static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002927 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01002928 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01002929 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01002930 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02002931 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002932 {}
2933};
2934
2935static void __devinit check_msi(struct azx *chip)
2936{
2937 const struct snd_pci_quirk *q;
2938
Takashi Iwai716238552009-09-28 13:14:04 +02002939 if (enable_msi >= 0) {
2940 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002941 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002942 }
2943 chip->msi = 1; /* enable MSI as default */
2944 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002945 if (q) {
2946 printk(KERN_INFO
2947 "hda_intel: msi for device %04x:%04x set to %d\n",
2948 q->subvendor, q->subdevice, q->value);
2949 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002950 return;
2951 }
2952
2953 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02002954 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
2955 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002956 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002957 }
2958}
2959
Takashi Iwaia1585d72011-12-14 09:27:04 +01002960/* check the snoop mode availability */
2961static void __devinit azx_check_snoop_available(struct azx *chip)
2962{
2963 bool snoop = chip->snoop;
2964
2965 switch (chip->driver_type) {
2966 case AZX_DRIVER_VIA:
2967 /* force to non-snoop mode for a new VIA controller
2968 * when BIOS is set
2969 */
2970 if (snoop) {
2971 u8 val;
2972 pci_read_config_byte(chip->pci, 0x42, &val);
2973 if (!(val & 0x80) && chip->pci->revision == 0x30)
2974 snoop = false;
2975 }
2976 break;
2977 case AZX_DRIVER_ATIHDMI_NS:
2978 /* new ATI HDMI requires non-snoop */
2979 snoop = false;
2980 break;
2981 }
2982
2983 if (snoop != chip->snoop) {
2984 snd_printk(KERN_INFO SFX "Force to %s mode\n",
2985 snoop ? "snoop" : "non-snoop");
2986 chip->snoop = snoop;
2987 }
2988}
Takashi Iwai669ba272007-08-17 09:17:36 +02002989
2990/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002991 * constructor
2992 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002993static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02002994 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002995 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002996{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002997 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002998 .dev_free = azx_dev_free,
2999 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003000 struct azx *chip;
3001 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003002
3003 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01003004
Pavel Machek927fc862006-08-31 17:03:43 +02003005 err = pci_enable_device(pci);
3006 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003007 return err;
3008
Takashi Iwaie560d8d2005-09-09 14:21:46 +02003009 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003010 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003011 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
3012 pci_disable_device(pci);
3013 return -ENOMEM;
3014 }
3015
3016 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01003017 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003018 chip->card = card;
3019 chip->pci = pci;
3020 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02003021 chip->driver_caps = driver_caps;
3022 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003023 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02003024 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003025 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01003026 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003027 INIT_LIST_HEAD(&chip->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003028 init_vga_switcheroo(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003029
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02003030 chip->position_fix[0] = chip->position_fix[1] =
3031 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003032 /* combo mode uses LPIB for playback */
3033 if (chip->position_fix[0] == POS_FIX_COMBO) {
3034 chip->position_fix[0] = POS_FIX_LPIB;
3035 chip->position_fix[1] = POS_FIX_AUTO;
3036 }
3037
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003038 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01003039
Takashi Iwai27346162006-01-12 18:28:44 +01003040 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003041 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003042 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02003043
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003044 if (bdl_pos_adj[dev] < 0) {
3045 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003046 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08003047 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003048 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003049 break;
3050 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003051 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003052 break;
3053 }
3054 }
3055
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003056 if (check_hdmi_disabled(pci)) {
3057 snd_printk(KERN_INFO SFX "VGA controller for %s is disabled\n",
3058 pci_name(pci));
3059 if (use_vga_switcheroo(chip)) {
3060 snd_printk(KERN_INFO SFX "Delaying initialization\n");
3061 chip->disabled = true;
3062 goto ok;
3063 }
3064 kfree(chip);
3065 pci_disable_device(pci);
3066 return -ENXIO;
3067 }
3068
3069 err = azx_first_init(chip);
3070 if (err < 0) {
3071 azx_free(chip);
3072 return err;
3073 }
3074
3075 ok:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003076 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
3077 if (err < 0) {
3078 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
3079 azx_free(chip);
3080 return err;
3081 }
3082
3083 *rchip = chip;
3084 return 0;
3085}
3086
3087static int DELAYED_INIT_MARK azx_first_init(struct azx *chip)
3088{
3089 int dev = chip->dev_index;
3090 struct pci_dev *pci = chip->pci;
3091 struct snd_card *card = chip->card;
3092 int i, err;
3093 unsigned short gcap;
3094
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003095#if BITS_PER_LONG != 64
3096 /* Fix up base address on ULI M5461 */
3097 if (chip->driver_type == AZX_DRIVER_ULI) {
3098 u16 tmp3;
3099 pci_read_config_word(pci, 0x40, &tmp3);
3100 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
3101 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
3102 }
3103#endif
3104
Pavel Machek927fc862006-08-31 17:03:43 +02003105 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003106 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003107 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003108 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003109
Pavel Machek927fc862006-08-31 17:03:43 +02003110 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07003111 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003112 if (chip->remap_addr == NULL) {
3113 snd_printk(KERN_ERR SFX "ioremap error\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003114 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003115 }
3116
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003117 if (chip->msi)
3118 if (pci_enable_msi(pci) < 0)
3119 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02003120
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003121 if (azx_acquire_irq(chip, 0) < 0)
3122 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003123
3124 pci_set_master(pci);
3125 synchronize_irq(chip->irq);
3126
Tobin Davisbcd72002008-01-15 11:23:55 +01003127 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003128 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003129
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003130 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003131 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003132 struct pci_dev *p_smbus;
3133 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3134 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3135 NULL);
3136 if (p_smbus) {
3137 if (p_smbus->revision < 0x30)
3138 gcap &= ~ICH6_GCAP_64OK;
3139 pci_dev_put(p_smbus);
3140 }
3141 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003142
Takashi Iwai9477c582011-05-25 09:11:37 +02003143 /* disable 64bit DMA address on some devices */
3144 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
3145 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003146 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003147 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003148
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003149 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003150 if (align_buffer_size >= 0)
3151 chip->align_buffer_size = !!align_buffer_size;
3152 else {
3153 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3154 chip->align_buffer_size = 0;
3155 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3156 chip->align_buffer_size = 1;
3157 else
3158 chip->align_buffer_size = 1;
3159 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003160
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003161 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003162 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003163 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003164 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003165 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3166 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003167 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003168
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003169 /* read number of streams from GCAP register instead of using
3170 * hardcoded value
3171 */
3172 chip->capture_streams = (gcap >> 8) & 0x0f;
3173 chip->playback_streams = (gcap >> 12) & 0x0f;
3174 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003175 /* gcap didn't give any info, switching to old method */
3176
3177 switch (chip->driver_type) {
3178 case AZX_DRIVER_ULI:
3179 chip->playback_streams = ULI_NUM_PLAYBACK;
3180 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003181 break;
3182 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003183 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003184 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3185 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003186 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003187 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003188 default:
3189 chip->playback_streams = ICH6_NUM_PLAYBACK;
3190 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003191 break;
3192 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003193 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003194 chip->capture_index_offset = 0;
3195 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003196 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003197 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3198 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003199 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003200 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003201 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003202 }
3203
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003204 for (i = 0; i < chip->num_streams; i++) {
3205 /* allocate memory for the BDL for each stream */
3206 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3207 snd_dma_pci_data(chip->pci),
3208 BDL_SIZE, &chip->azx_dev[i].bdl);
3209 if (err < 0) {
3210 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003211 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003212 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003213 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003214 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003215 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003216 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3217 snd_dma_pci_data(chip->pci),
3218 chip->num_streams * 8, &chip->posbuf);
3219 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003220 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003221 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003222 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003223 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003224 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02003225 err = azx_alloc_cmd_io(chip);
3226 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003227 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003228
3229 /* initialize streams */
3230 azx_init_stream(chip);
3231
3232 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003233 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003234 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003235
3236 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003237 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003238 snd_printk(KERN_ERR SFX "no codecs found!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003239 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003240 }
3241
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003242 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003243 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3244 sizeof(card->shortname));
3245 snprintf(card->longname, sizeof(card->longname),
3246 "%s at 0x%lx irq %i",
3247 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003248
Linus Torvalds1da177e2005-04-16 15:20:36 -07003249 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003250}
3251
Takashi Iwaicb53c622007-08-10 17:21:45 +02003252static void power_down_all_codecs(struct azx *chip)
3253{
Takashi Iwai83012a72012-08-24 18:38:08 +02003254#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02003255 /* The codecs were powered up in snd_hda_codec_new().
3256 * Now all initialization done, so turn them down if possible
3257 */
3258 struct hda_codec *codec;
3259 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3260 snd_hda_power_down(codec);
3261 }
3262#endif
3263}
3264
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003265#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003266/* callback from request_firmware_nowait() */
3267static void azx_firmware_cb(const struct firmware *fw, void *context)
3268{
3269 struct snd_card *card = context;
3270 struct azx *chip = card->private_data;
3271 struct pci_dev *pci = chip->pci;
3272
3273 if (!fw) {
3274 snd_printk(KERN_ERR SFX "Cannot load firmware, aborting\n");
3275 goto error;
3276 }
3277
3278 chip->fw = fw;
3279 if (!chip->disabled) {
3280 /* continue probing */
3281 if (azx_probe_continue(chip))
3282 goto error;
3283 }
3284 return; /* OK */
3285
3286 error:
3287 snd_card_free(card);
3288 pci_set_drvdata(pci, NULL);
3289}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003290#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003291
Takashi Iwaid01ce992007-07-27 16:52:19 +02003292static int __devinit azx_probe(struct pci_dev *pci,
3293 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003294{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003295 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003296 struct snd_card *card;
3297 struct azx *chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003298 bool probe_now;
Pavel Machek927fc862006-08-31 17:03:43 +02003299 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003300
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003301 if (dev >= SNDRV_CARDS)
3302 return -ENODEV;
3303 if (!enable[dev]) {
3304 dev++;
3305 return -ENOENT;
3306 }
3307
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003308 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3309 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003310 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003311 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003312 }
3313
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003314 snd_card_set_dev(card, &pci->dev);
3315
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003316 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003317 if (err < 0)
3318 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003319 card->private_data = chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003320 probe_now = !chip->disabled;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003321
Takashi Iwai4918cda2012-08-09 12:33:28 +02003322#ifdef CONFIG_SND_HDA_PATCH_LOADER
3323 if (patch[dev] && *patch[dev]) {
3324 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
3325 patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003326 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
3327 &pci->dev, GFP_KERNEL, card,
3328 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003329 if (err < 0)
3330 goto out_free;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003331 probe_now = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02003332 }
3333#endif /* CONFIG_SND_HDA_PATCH_LOADER */
3334
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003335 if (probe_now) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003336 err = azx_probe_continue(chip);
3337 if (err < 0)
3338 goto out_free;
3339 }
3340
3341 pci_set_drvdata(pci, card);
3342
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003343 if (pci_dev_run_wake(pci))
3344 pm_runtime_put_noidle(&pci->dev);
3345
Takashi Iwai128960a2012-10-12 17:28:18 +02003346 err = register_vga_switcheroo(chip);
3347 if (err < 0) {
3348 snd_printk(KERN_ERR SFX
3349 "Error registering VGA-switcheroo client\n");
3350 goto out_free;
3351 }
3352
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003353 dev++;
3354 return 0;
3355
3356out_free:
3357 snd_card_free(card);
3358 return err;
3359}
3360
3361static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip)
3362{
3363 int dev = chip->dev_index;
3364 int err;
3365
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003366#ifdef CONFIG_SND_HDA_INPUT_BEEP
3367 chip->beep_mode = beep_mode[dev];
3368#endif
3369
Linus Torvalds1da177e2005-04-16 15:20:36 -07003370 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003371 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003372 if (err < 0)
3373 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003374#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02003375 if (chip->fw) {
3376 err = snd_hda_load_patch(chip->bus, chip->fw->size,
3377 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003378 if (err < 0)
3379 goto out_free;
Takashi Iwai4918cda2012-08-09 12:33:28 +02003380 release_firmware(chip->fw); /* no longer needed */
3381 chip->fw = NULL;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003382 }
3383#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003384 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003385 err = azx_codec_configure(chip);
3386 if (err < 0)
3387 goto out_free;
3388 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003389
3390 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003391 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003392 if (err < 0)
3393 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003394
3395 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003396 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003397 if (err < 0)
3398 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003399
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003400 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003401 if (err < 0)
3402 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003403
Takashi Iwaicb53c622007-08-10 17:21:45 +02003404 chip->running = 1;
3405 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003406 azx_notifier_register(chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003407 azx_add_card_list(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003408
Takashi Iwai91219472012-04-26 12:13:25 +02003409 return 0;
3410
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003411out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003412 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003413 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003414}
3415
3416static void __devexit azx_remove(struct pci_dev *pci)
3417{
Takashi Iwai91219472012-04-26 12:13:25 +02003418 struct snd_card *card = pci_get_drvdata(pci);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003419
3420 if (pci_dev_run_wake(pci))
3421 pm_runtime_get_noresume(&pci->dev);
3422
Takashi Iwai91219472012-04-26 12:13:25 +02003423 if (card)
3424 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003425 pci_set_drvdata(pci, NULL);
3426}
3427
3428/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003429static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003430 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003431 { PCI_DEVICE(0x8086, 0x1c20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003432 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003433 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Seth Heasleycea310e2010-09-10 16:29:56 -07003434 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003435 { PCI_DEVICE(0x8086, 0x1d20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003436 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3437 AZX_DCAPS_BUFSIZE},
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003438 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003439 { PCI_DEVICE(0x8086, 0x1e20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003440 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003441 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003442 /* Lynx Point */
3443 { PCI_DEVICE(0x8086, 0x8c20),
3444 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003445 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
James Ralston144dad92012-08-09 09:38:59 -07003446 /* Lynx Point-LP */
3447 { PCI_DEVICE(0x8086, 0x9c20),
3448 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003449 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
James Ralston144dad92012-08-09 09:38:59 -07003450 /* Lynx Point-LP */
3451 { PCI_DEVICE(0x8086, 0x9c21),
3452 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003453 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003454 /* Haswell */
3455 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwaibdbe34d2012-07-16 16:17:10 +02003456 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003457 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Wang Xingchaod279fae2012-09-17 13:10:23 +08003458 { PCI_DEVICE(0x8086, 0x0d0c),
3459 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05003460 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05003461 /* 5 Series/3400 */
3462 { PCI_DEVICE(0x8086, 0x3b56),
3463 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
3464 AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY },
Takashi Iwai87218e92008-02-21 08:13:11 +01003465 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003466 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003467 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003468 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003469 { PCI_DEVICE(0x8086, 0x080a),
3470 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003471 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003472 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003473 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003474 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3475 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003476 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003477 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3478 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003479 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003480 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3481 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003482 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003483 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3484 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003485 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003486 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3487 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003488 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003489 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3490 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003491 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003492 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3493 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003494 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003495 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3496 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003497 /* Generic Intel */
3498 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3499 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3500 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003501 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003502 /* ATI SB 450/600/700/800/900 */
3503 { PCI_DEVICE(0x1002, 0x437b),
3504 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3505 { PCI_DEVICE(0x1002, 0x4383),
3506 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3507 /* AMD Hudson */
3508 { PCI_DEVICE(0x1022, 0x780d),
3509 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003510 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003511 { PCI_DEVICE(0x1002, 0x793b),
3512 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3513 { PCI_DEVICE(0x1002, 0x7919),
3514 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3515 { PCI_DEVICE(0x1002, 0x960f),
3516 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3517 { PCI_DEVICE(0x1002, 0x970f),
3518 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3519 { PCI_DEVICE(0x1002, 0xaa00),
3520 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3521 { PCI_DEVICE(0x1002, 0xaa08),
3522 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3523 { PCI_DEVICE(0x1002, 0xaa10),
3524 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3525 { PCI_DEVICE(0x1002, 0xaa18),
3526 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3527 { PCI_DEVICE(0x1002, 0xaa20),
3528 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3529 { PCI_DEVICE(0x1002, 0xaa28),
3530 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3531 { PCI_DEVICE(0x1002, 0xaa30),
3532 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3533 { PCI_DEVICE(0x1002, 0xaa38),
3534 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3535 { PCI_DEVICE(0x1002, 0xaa40),
3536 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3537 { PCI_DEVICE(0x1002, 0xaa48),
3538 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003539 { PCI_DEVICE(0x1002, 0x9902),
3540 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3541 { PCI_DEVICE(0x1002, 0xaaa0),
3542 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3543 { PCI_DEVICE(0x1002, 0xaaa8),
3544 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3545 { PCI_DEVICE(0x1002, 0xaab0),
3546 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003547 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003548 { PCI_DEVICE(0x1106, 0x3288),
3549 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08003550 /* VIA GFX VT7122/VX900 */
3551 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
3552 /* VIA GFX VT6122/VX11 */
3553 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01003554 /* SIS966 */
3555 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3556 /* ULI M5461 */
3557 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3558 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003559 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3560 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3561 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003562 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003563 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003564 { PCI_DEVICE(0x6549, 0x1200),
3565 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07003566 { PCI_DEVICE(0x6549, 0x2200),
3567 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003568 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02003569 /* CTHDA chips */
3570 { PCI_DEVICE(0x1102, 0x0010),
3571 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3572 { PCI_DEVICE(0x1102, 0x0012),
3573 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003574#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3575 /* the following entry conflicts with snd-ctxfi driver,
3576 * as ctxfi driver mutates from HD-audio to native mode with
3577 * a special command sequence.
3578 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003579 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3580 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3581 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003582 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003583 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003584#else
3585 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003586 { PCI_DEVICE(0x1102, 0x0009),
3587 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003588 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003589#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003590 /* Vortex86MX */
3591 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003592 /* VMware HDAudio */
3593 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003594 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003595 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3596 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3597 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003598 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003599 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3600 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3601 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003602 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003603 { 0, }
3604};
3605MODULE_DEVICE_TABLE(pci, azx_ids);
3606
3607/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003608static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003609 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003610 .id_table = azx_ids,
3611 .probe = azx_probe,
3612 .remove = __devexit_p(azx_remove),
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003613 .driver = {
3614 .pm = AZX_PM_OPS,
3615 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003616};
3617
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003618module_pci_driver(azx_driver);