blob: ef05af02763a2321e203c3fb1fe0a719a6c13c56 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
55 int space = head - (tail + I915_RING_FREE_SPACE);
56 if (space < 0)
57 space += size;
58 return space;
59}
60
Oscar Mateo82e104c2014-07-24 17:04:26 +010061int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000062{
Oscar Mateo82e104c2014-07-24 17:04:26 +010063 return __intel_ring_space(ringbuf->head & HEAD_ADDR,
64 ringbuf->tail, ringbuf->size);
Chris Wilsonc7dca472011-01-20 17:00:10 +000065}
66
Oscar Mateo82e104c2014-07-24 17:04:26 +010067bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010068{
69 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020070 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
71}
Chris Wilson09246732013-08-10 22:16:32 +010072
Oscar Mateoa4872ba2014-05-22 14:13:33 +010073void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020074{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010075 struct intel_ringbuffer *ringbuf = ring->buffer;
76 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020077 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010078 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010079 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010080}
81
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000082static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010083gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010084 u32 invalidate_domains,
85 u32 flush_domains)
86{
87 u32 cmd;
88 int ret;
89
90 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020091 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010092 cmd |= MI_NO_WRITE_FLUSH;
93
94 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
95 cmd |= MI_READ_FLUSH;
96
97 ret = intel_ring_begin(ring, 2);
98 if (ret)
99 return ret;
100
101 intel_ring_emit(ring, cmd);
102 intel_ring_emit(ring, MI_NOOP);
103 intel_ring_advance(ring);
104
105 return 0;
106}
107
108static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100109gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100110 u32 invalidate_domains,
111 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700112{
Chris Wilson78501ea2010-10-27 12:18:21 +0100113 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100114 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000115 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100116
Chris Wilson36d527d2011-03-19 22:26:49 +0000117 /*
118 * read/write caches:
119 *
120 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
121 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
122 * also flushed at 2d versus 3d pipeline switches.
123 *
124 * read-only caches:
125 *
126 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
127 * MI_READ_FLUSH is set, and is always flushed on 965.
128 *
129 * I915_GEM_DOMAIN_COMMAND may not exist?
130 *
131 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
132 * invalidated when MI_EXE_FLUSH is set.
133 *
134 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
135 * invalidated with every MI_FLUSH.
136 *
137 * TLBs:
138 *
139 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
140 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
141 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
142 * are flushed at any MI_FLUSH.
143 */
144
145 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100146 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000147 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000148 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
149 cmd |= MI_EXE_FLUSH;
150
151 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
152 (IS_G4X(dev) || IS_GEN5(dev)))
153 cmd |= MI_INVALIDATE_ISP;
154
155 ret = intel_ring_begin(ring, 2);
156 if (ret)
157 return ret;
158
159 intel_ring_emit(ring, cmd);
160 intel_ring_emit(ring, MI_NOOP);
161 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000162
163 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800164}
165
Jesse Barnes8d315282011-10-16 10:23:31 +0200166/**
167 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
168 * implementing two workarounds on gen6. From section 1.4.7.1
169 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
170 *
171 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
172 * produced by non-pipelined state commands), software needs to first
173 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
174 * 0.
175 *
176 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
177 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
178 *
179 * And the workaround for these two requires this workaround first:
180 *
181 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
182 * BEFORE the pipe-control with a post-sync op and no write-cache
183 * flushes.
184 *
185 * And this last workaround is tricky because of the requirements on
186 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
187 * volume 2 part 1:
188 *
189 * "1 of the following must also be set:
190 * - Render Target Cache Flush Enable ([12] of DW1)
191 * - Depth Cache Flush Enable ([0] of DW1)
192 * - Stall at Pixel Scoreboard ([1] of DW1)
193 * - Depth Stall ([13] of DW1)
194 * - Post-Sync Operation ([13] of DW1)
195 * - Notify Enable ([8] of DW1)"
196 *
197 * The cache flushes require the workaround flush that triggered this
198 * one, so we can't use it. Depth stall would trigger the same.
199 * Post-sync nonzero is what triggered this second workaround, so we
200 * can't use that one either. Notify enable is IRQs, which aren't
201 * really our business. That leaves only stall at scoreboard.
202 */
203static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100204intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200205{
Chris Wilson18393f62014-04-09 09:19:40 +0100206 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200207 int ret;
208
209
210 ret = intel_ring_begin(ring, 6);
211 if (ret)
212 return ret;
213
214 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
215 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
216 PIPE_CONTROL_STALL_AT_SCOREBOARD);
217 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
218 intel_ring_emit(ring, 0); /* low dword */
219 intel_ring_emit(ring, 0); /* high dword */
220 intel_ring_emit(ring, MI_NOOP);
221 intel_ring_advance(ring);
222
223 ret = intel_ring_begin(ring, 6);
224 if (ret)
225 return ret;
226
227 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
228 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
229 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
230 intel_ring_emit(ring, 0);
231 intel_ring_emit(ring, 0);
232 intel_ring_emit(ring, MI_NOOP);
233 intel_ring_advance(ring);
234
235 return 0;
236}
237
238static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100239gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200240 u32 invalidate_domains, u32 flush_domains)
241{
242 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100243 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200244 int ret;
245
Paulo Zanonib3111502012-08-17 18:35:42 -0300246 /* Force SNB workarounds for PIPE_CONTROL flushes */
247 ret = intel_emit_post_sync_nonzero_flush(ring);
248 if (ret)
249 return ret;
250
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 /* Just flush everything. Experiments have shown that reducing the
252 * number of bits based on the write domains has little performance
253 * impact.
254 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100255 if (flush_domains) {
256 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
257 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
258 /*
259 * Ensure that any following seqno writes only happen
260 * when the render cache is indeed flushed.
261 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200262 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100263 }
264 if (invalidate_domains) {
265 flags |= PIPE_CONTROL_TLB_INVALIDATE;
266 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
267 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
268 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
269 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
270 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
271 /*
272 * TLB invalidate requires a post-sync write.
273 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700274 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100275 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200276
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100277 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200278 if (ret)
279 return ret;
280
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100281 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200282 intel_ring_emit(ring, flags);
283 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100284 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200285 intel_ring_advance(ring);
286
287 return 0;
288}
289
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100290static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100291gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300292{
293 int ret;
294
295 ret = intel_ring_begin(ring, 4);
296 if (ret)
297 return ret;
298
299 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
300 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
301 PIPE_CONTROL_STALL_AT_SCOREBOARD);
302 intel_ring_emit(ring, 0);
303 intel_ring_emit(ring, 0);
304 intel_ring_advance(ring);
305
306 return 0;
307}
308
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100309static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300310{
311 int ret;
312
313 if (!ring->fbc_dirty)
314 return 0;
315
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200316 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300317 if (ret)
318 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300319 /* WaFbcNukeOn3DBlt:ivb/hsw */
320 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
321 intel_ring_emit(ring, MSG_FBC_REND_STATE);
322 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200323 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
324 intel_ring_emit(ring, MSG_FBC_REND_STATE);
325 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300326 intel_ring_advance(ring);
327
328 ring->fbc_dirty = false;
329 return 0;
330}
331
Paulo Zanonif3987632012-08-17 18:35:43 -0300332static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100333gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300334 u32 invalidate_domains, u32 flush_domains)
335{
336 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100337 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300338 int ret;
339
Paulo Zanonif3987632012-08-17 18:35:43 -0300340 /*
341 * Ensure that any following seqno writes only happen when the render
342 * cache is indeed flushed.
343 *
344 * Workaround: 4th PIPE_CONTROL command (except the ones with only
345 * read-cache invalidate bits set) must have the CS_STALL bit set. We
346 * don't try to be clever and just set it unconditionally.
347 */
348 flags |= PIPE_CONTROL_CS_STALL;
349
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300350 /* Just flush everything. Experiments have shown that reducing the
351 * number of bits based on the write domains has little performance
352 * impact.
353 */
354 if (flush_domains) {
355 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
356 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300357 }
358 if (invalidate_domains) {
359 flags |= PIPE_CONTROL_TLB_INVALIDATE;
360 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
361 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
362 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
363 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
364 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
365 /*
366 * TLB invalidate requires a post-sync write.
367 */
368 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200369 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300370
371 /* Workaround: we must issue a pipe_control with CS-stall bit
372 * set before a pipe_control command that has the state cache
373 * invalidate bit set. */
374 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300375 }
376
377 ret = intel_ring_begin(ring, 4);
378 if (ret)
379 return ret;
380
381 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
382 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200383 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300384 intel_ring_emit(ring, 0);
385 intel_ring_advance(ring);
386
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200387 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300388 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
389
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300390 return 0;
391}
392
Ben Widawskya5f3d682013-11-02 21:07:27 -0700393static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300394gen8_emit_pipe_control(struct intel_engine_cs *ring,
395 u32 flags, u32 scratch_addr)
396{
397 int ret;
398
399 ret = intel_ring_begin(ring, 6);
400 if (ret)
401 return ret;
402
403 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
404 intel_ring_emit(ring, flags);
405 intel_ring_emit(ring, scratch_addr);
406 intel_ring_emit(ring, 0);
407 intel_ring_emit(ring, 0);
408 intel_ring_emit(ring, 0);
409 intel_ring_advance(ring);
410
411 return 0;
412}
413
414static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100415gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700416 u32 invalidate_domains, u32 flush_domains)
417{
418 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100419 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800420 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700421
422 flags |= PIPE_CONTROL_CS_STALL;
423
424 if (flush_domains) {
425 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
426 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
427 }
428 if (invalidate_domains) {
429 flags |= PIPE_CONTROL_TLB_INVALIDATE;
430 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
431 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
432 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
433 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
434 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
435 flags |= PIPE_CONTROL_QW_WRITE;
436 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800437
438 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
439 ret = gen8_emit_pipe_control(ring,
440 PIPE_CONTROL_CS_STALL |
441 PIPE_CONTROL_STALL_AT_SCOREBOARD,
442 0);
443 if (ret)
444 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700445 }
446
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700447 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
448 if (ret)
449 return ret;
450
451 if (!invalidate_domains && flush_domains)
452 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
453
454 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700455}
456
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100457static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100458 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800459{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300460 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100461 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800462}
463
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100464u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300466 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000467 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800468
Chris Wilson50877442014-03-21 12:41:53 +0000469 if (INTEL_INFO(ring->dev)->gen >= 8)
470 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
471 RING_ACTHD_UDW(ring->mmio_base));
472 else if (INTEL_INFO(ring->dev)->gen >= 4)
473 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
474 else
475 acthd = I915_READ(ACTHD);
476
477 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800478}
479
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100480static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200481{
482 struct drm_i915_private *dev_priv = ring->dev->dev_private;
483 u32 addr;
484
485 addr = dev_priv->status_page_dmah->busaddr;
486 if (INTEL_INFO(ring->dev)->gen >= 4)
487 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
488 I915_WRITE(HWS_PGA, addr);
489}
490
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100491static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100492{
493 struct drm_i915_private *dev_priv = to_i915(ring->dev);
494
495 if (!IS_GEN2(ring->dev)) {
496 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200497 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
498 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100499 /* Sometimes we observe that the idle flag is not
500 * set even though the ring is empty. So double
501 * check before giving up.
502 */
503 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
504 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100505 }
506 }
507
508 I915_WRITE_CTL(ring, 0);
509 I915_WRITE_HEAD(ring, 0);
510 ring->write_tail(ring, 0);
511
512 if (!IS_GEN2(ring->dev)) {
513 (void)I915_READ_CTL(ring);
514 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
515 }
516
517 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
518}
519
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100520static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800521{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200522 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300523 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100524 struct intel_ringbuffer *ringbuf = ring->buffer;
525 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200526 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800527
Deepak Sc8d9a592013-11-23 14:55:42 +0530528 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200529
Chris Wilson9991ae72014-04-02 16:36:07 +0100530 if (!stop_ring(ring)) {
531 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000532 DRM_DEBUG_KMS("%s head not reset to zero "
533 "ctl %08x head %08x tail %08x start %08x\n",
534 ring->name,
535 I915_READ_CTL(ring),
536 I915_READ_HEAD(ring),
537 I915_READ_TAIL(ring),
538 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800539
Chris Wilson9991ae72014-04-02 16:36:07 +0100540 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000541 DRM_ERROR("failed to set %s head to zero "
542 "ctl %08x head %08x tail %08x start %08x\n",
543 ring->name,
544 I915_READ_CTL(ring),
545 I915_READ_HEAD(ring),
546 I915_READ_TAIL(ring),
547 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100548 ret = -EIO;
549 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000550 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700551 }
552
Chris Wilson9991ae72014-04-02 16:36:07 +0100553 if (I915_NEED_GFX_HWS(dev))
554 intel_ring_setup_status_page(ring);
555 else
556 ring_setup_phys_status_page(ring);
557
Jiri Kosinaece4a172014-08-07 16:29:53 +0200558 /* Enforce ordering by reading HEAD register back */
559 I915_READ_HEAD(ring);
560
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200561 /* Initialize the ring. This must happen _after_ we've cleared the ring
562 * registers with the above sequence (the readback of the HEAD registers
563 * also enforces ordering), otherwise the hw might lose the new ring
564 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700565 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100566
567 /* WaClearRingBufHeadRegAtInit:ctg,elk */
568 if (I915_READ_HEAD(ring))
569 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
570 ring->name, I915_READ_HEAD(ring));
571 I915_WRITE_HEAD(ring, 0);
572 (void)I915_READ_HEAD(ring);
573
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200574 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100575 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000576 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800577
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800578 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400579 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700580 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400581 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000582 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100583 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
584 ring->name,
585 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
586 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
587 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200588 ret = -EIO;
589 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800590 }
591
Chris Wilson5c6c6002014-09-06 10:28:27 +0100592 ringbuf->head = I915_READ_HEAD(ring);
593 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
594 ringbuf->space = intel_ring_space(ringbuf);
595 ringbuf->last_retired_head = -1;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000596
Chris Wilson50f018d2013-06-10 11:20:19 +0100597 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
598
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200599out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530600 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200601
602 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700603}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800604
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100605void
606intel_fini_pipe_control(struct intel_engine_cs *ring)
607{
608 struct drm_device *dev = ring->dev;
609
610 if (ring->scratch.obj == NULL)
611 return;
612
613 if (INTEL_INFO(dev)->gen >= 5) {
614 kunmap(sg_page(ring->scratch.obj->pages->sgl));
615 i915_gem_object_ggtt_unpin(ring->scratch.obj);
616 }
617
618 drm_gem_object_unreference(&ring->scratch.obj->base);
619 ring->scratch.obj = NULL;
620}
621
622int
623intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000624{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000625 int ret;
626
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100627 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000628 return 0;
629
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100630 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
631 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000632 DRM_ERROR("Failed to allocate seqno page\n");
633 ret = -ENOMEM;
634 goto err;
635 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100636
Daniel Vettera9cc7262014-02-14 14:01:13 +0100637 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
638 if (ret)
639 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000640
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100641 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000642 if (ret)
643 goto err_unref;
644
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100645 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
646 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
647 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800648 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000649 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800650 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000651
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200652 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100653 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000654 return 0;
655
656err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800657 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000658err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100659 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000660err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000661 return ret;
662}
663
Michel Thierry771b9a52014-11-11 16:47:33 +0000664static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
665 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100666{
Mika Kuoppala72253422014-10-07 17:21:26 +0300667 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100668 struct drm_device *dev = ring->dev;
669 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300670 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100671
Mika Kuoppala72253422014-10-07 17:21:26 +0300672 if (WARN_ON(w->count == 0))
673 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100674
Mika Kuoppala72253422014-10-07 17:21:26 +0300675 ring->gpu_caches_dirty = true;
676 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100677 if (ret)
678 return ret;
679
Arun Siluvery22a916a2014-10-22 18:59:52 +0100680 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300681 if (ret)
682 return ret;
683
Arun Siluvery22a916a2014-10-22 18:59:52 +0100684 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300685 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300686 intel_ring_emit(ring, w->reg[i].addr);
687 intel_ring_emit(ring, w->reg[i].value);
688 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100689 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300690
691 intel_ring_advance(ring);
692
693 ring->gpu_caches_dirty = true;
694 ret = intel_ring_flush_all_caches(ring);
695 if (ret)
696 return ret;
697
698 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
699
700 return 0;
701}
702
703static int wa_add(struct drm_i915_private *dev_priv,
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000704 const u32 addr, const u32 mask, const u32 val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300705{
706 const u32 idx = dev_priv->workarounds.count;
707
708 if (WARN_ON(idx >= I915_MAX_WA_REGS))
709 return -ENOSPC;
710
711 dev_priv->workarounds.reg[idx].addr = addr;
712 dev_priv->workarounds.reg[idx].value = val;
713 dev_priv->workarounds.reg[idx].mask = mask;
714
715 dev_priv->workarounds.count++;
716
717 return 0;
718}
719
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000720#define WA_REG(addr, mask, val) { \
721 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
Mika Kuoppala72253422014-10-07 17:21:26 +0300722 if (r) \
723 return r; \
724 }
725
726#define WA_SET_BIT_MASKED(addr, mask) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000727 WA_REG(addr, (mask) & 0xffff, _MASKED_BIT_ENABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300728
729#define WA_CLR_BIT_MASKED(addr, mask) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000730 WA_REG(addr, (mask) & 0xffff, _MASKED_BIT_DISABLE(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300731
Damien Lespiau98533252014-12-08 17:33:51 +0000732#define WA_SET_FIELD_MASKED(addr, mask, value) \
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000733 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
Damien Lespiau98533252014-12-08 17:33:51 +0000734
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000735#define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
736#define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
Mika Kuoppala72253422014-10-07 17:21:26 +0300737
Damien Lespiaucf4b0de2014-12-08 17:35:37 +0000738#define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
Mika Kuoppala72253422014-10-07 17:21:26 +0300739
740static int bdw_init_workarounds(struct intel_engine_cs *ring)
741{
742 struct drm_device *dev = ring->dev;
743 struct drm_i915_private *dev_priv = dev->dev_private;
744
Arun Siluvery86d7f232014-08-26 14:44:50 +0100745 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700746 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300747 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
748 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
749 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100750
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700751 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300752 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
753 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100754
Mika Kuoppala72253422014-10-07 17:21:26 +0300755 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
756 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100757
758 /* Use Force Non-Coherent whenever executing a 3D context. This is a
759 * workaround for for a possible hang in the unlikely event a TLB
760 * invalidation occurs during a PSD flush.
761 */
Rodrigo Vivida096542014-09-19 20:16:27 -0400762 /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300763 WA_SET_BIT_MASKED(HDC_CHICKEN0,
764 HDC_FORCE_NON_COHERENT |
765 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100766
767 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300768 WA_SET_BIT_MASKED(CACHE_MODE_1,
769 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100770
771 /*
772 * BSpec recommends 8x4 when MSAA is used,
773 * however in practice 16x4 seems fastest.
774 *
775 * Note that PS/WM thread counts depend on the WIZ hashing
776 * disable bit, which we don't touch here, but it's good
777 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
778 */
Damien Lespiau98533252014-12-08 17:33:51 +0000779 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
780 GEN6_WIZ_HASHING_MASK,
781 GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100782
Arun Siluvery86d7f232014-08-26 14:44:50 +0100783 return 0;
784}
785
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300786static int chv_init_workarounds(struct intel_engine_cs *ring)
787{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300788 struct drm_device *dev = ring->dev;
789 struct drm_i915_private *dev_priv = dev->dev_private;
790
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300791 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300792 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300793 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000794 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
795 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300796
Arun Siluvery952890092014-10-28 18:33:14 +0000797 /* Use Force Non-Coherent whenever executing a 3D context. This is a
798 * workaround for a possible hang in the unlikely event a TLB
799 * invalidation occurs during a PSD flush.
800 */
801 /* WaForceEnableNonCoherent:chv */
802 /* WaHdcDisableFetchWhenMasked:chv */
803 WA_SET_BIT_MASKED(HDC_CHICKEN0,
804 HDC_FORCE_NON_COHERENT |
805 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
806
Mika Kuoppala72253422014-10-07 17:21:26 +0300807 return 0;
808}
809
Michel Thierry771b9a52014-11-11 16:47:33 +0000810int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +0300811{
812 struct drm_device *dev = ring->dev;
813 struct drm_i915_private *dev_priv = dev->dev_private;
814
815 WARN_ON(ring->id != RCS);
816
817 dev_priv->workarounds.count = 0;
818
819 if (IS_BROADWELL(dev))
820 return bdw_init_workarounds(ring);
821
822 if (IS_CHERRYVIEW(dev))
823 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300824
825 return 0;
826}
827
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100828static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800829{
Chris Wilson78501ea2010-10-27 12:18:21 +0100830 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000831 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100832 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200833 if (ret)
834 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800835
Akash Goel61a563a2014-03-25 18:01:50 +0530836 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
837 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200838 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000839
840 /* We need to disable the AsyncFlip performance optimisations in order
841 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
842 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100843 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300844 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000845 */
Imre Deakfbdcb062013-02-13 15:27:34 +0000846 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000847 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
848
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000849 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530850 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000851 if (INTEL_INFO(dev)->gen == 6)
852 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000853 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000854
Akash Goel01fa0302014-03-24 23:00:04 +0530855 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000856 if (IS_GEN7(dev))
857 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530858 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000859 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100860
Jesse Barnes8d315282011-10-16 10:23:31 +0200861 if (INTEL_INFO(dev)->gen >= 5) {
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100862 ret = intel_init_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000863 if (ret)
864 return ret;
865 }
866
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200867 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700868 /* From the Sandybridge PRM, volume 1 part 3, page 24:
869 * "If this bit is set, STCunit will have LRA as replacement
870 * policy. [...] This bit must be reset. LRA replacement
871 * policy is not supported."
872 */
873 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200874 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800875 }
876
Daniel Vetter6b26c862012-04-24 14:04:12 +0200877 if (INTEL_INFO(dev)->gen >= 6)
878 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000879
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700880 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700881 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700882
Mika Kuoppala72253422014-10-07 17:21:26 +0300883 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800884}
885
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100886static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000887{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100888 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700889 struct drm_i915_private *dev_priv = dev->dev_private;
890
891 if (dev_priv->semaphore_obj) {
892 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
893 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
894 dev_priv->semaphore_obj = NULL;
895 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100896
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100897 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000898}
899
Ben Widawsky3e789982014-06-30 09:53:37 -0700900static int gen8_rcs_signal(struct intel_engine_cs *signaller,
901 unsigned int num_dwords)
902{
903#define MBOX_UPDATE_DWORDS 8
904 struct drm_device *dev = signaller->dev;
905 struct drm_i915_private *dev_priv = dev->dev_private;
906 struct intel_engine_cs *waiter;
907 int i, ret, num_rings;
908
909 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
910 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
911#undef MBOX_UPDATE_DWORDS
912
913 ret = intel_ring_begin(signaller, num_dwords);
914 if (ret)
915 return ret;
916
917 for_each_ring(waiter, dev_priv, i) {
918 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
919 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
920 continue;
921
922 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
923 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
924 PIPE_CONTROL_QW_WRITE |
925 PIPE_CONTROL_FLUSH_ENABLE);
926 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
927 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
928 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
929 intel_ring_emit(signaller, 0);
930 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
931 MI_SEMAPHORE_TARGET(waiter->id));
932 intel_ring_emit(signaller, 0);
933 }
934
935 return 0;
936}
937
938static int gen8_xcs_signal(struct intel_engine_cs *signaller,
939 unsigned int num_dwords)
940{
941#define MBOX_UPDATE_DWORDS 6
942 struct drm_device *dev = signaller->dev;
943 struct drm_i915_private *dev_priv = dev->dev_private;
944 struct intel_engine_cs *waiter;
945 int i, ret, num_rings;
946
947 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
948 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
949#undef MBOX_UPDATE_DWORDS
950
951 ret = intel_ring_begin(signaller, num_dwords);
952 if (ret)
953 return ret;
954
955 for_each_ring(waiter, dev_priv, i) {
956 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
957 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
958 continue;
959
960 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
961 MI_FLUSH_DW_OP_STOREDW);
962 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
963 MI_FLUSH_DW_USE_GTT);
964 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
965 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
966 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
967 MI_SEMAPHORE_TARGET(waiter->id));
968 intel_ring_emit(signaller, 0);
969 }
970
971 return 0;
972}
973
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100974static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700975 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000976{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700977 struct drm_device *dev = signaller->dev;
978 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100979 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700980 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700981
Ben Widawskya1444b72014-06-30 09:53:35 -0700982#define MBOX_UPDATE_DWORDS 3
983 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
984 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
985#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700986
987 ret = intel_ring_begin(signaller, num_dwords);
988 if (ret)
989 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700990
Ben Widawsky78325f22014-04-29 14:52:29 -0700991 for_each_ring(useless, dev_priv, i) {
992 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
993 if (mbox_reg != GEN6_NOSYNC) {
994 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
995 intel_ring_emit(signaller, mbox_reg);
996 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -0700997 }
998 }
Ben Widawsky024a43e2014-04-29 14:52:30 -0700999
Ben Widawskya1444b72014-06-30 09:53:35 -07001000 /* If num_dwords was rounded, make sure the tail pointer is correct */
1001 if (num_rings % 2 == 0)
1002 intel_ring_emit(signaller, MI_NOOP);
1003
Ben Widawsky024a43e2014-04-29 14:52:30 -07001004 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001005}
1006
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001007/**
1008 * gen6_add_request - Update the semaphore mailbox registers
1009 *
1010 * @ring - ring that is adding a request
1011 * @seqno - return seqno stuck into the ring
1012 *
1013 * Update the mailbox registers in the *other* rings with the current seqno.
1014 * This acts like a signal in the canonical semaphore.
1015 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001016static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001017gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001018{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001019 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001020
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001021 if (ring->semaphore.signal)
1022 ret = ring->semaphore.signal(ring, 4);
1023 else
1024 ret = intel_ring_begin(ring, 4);
1025
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001026 if (ret)
1027 return ret;
1028
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001029 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1030 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001031 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001032 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001033 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001034
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001035 return 0;
1036}
1037
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001038static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1039 u32 seqno)
1040{
1041 struct drm_i915_private *dev_priv = dev->dev_private;
1042 return dev_priv->last_seqno < seqno;
1043}
1044
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001045/**
1046 * intel_ring_sync - sync the waiter to the signaller on seqno
1047 *
1048 * @waiter - ring that is waiting
1049 * @signaller - ring which has, or will signal
1050 * @seqno - seqno which the waiter will block on
1051 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001052
1053static int
1054gen8_ring_sync(struct intel_engine_cs *waiter,
1055 struct intel_engine_cs *signaller,
1056 u32 seqno)
1057{
1058 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1059 int ret;
1060
1061 ret = intel_ring_begin(waiter, 4);
1062 if (ret)
1063 return ret;
1064
1065 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1066 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001067 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001068 MI_SEMAPHORE_SAD_GTE_SDD);
1069 intel_ring_emit(waiter, seqno);
1070 intel_ring_emit(waiter,
1071 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1072 intel_ring_emit(waiter,
1073 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1074 intel_ring_advance(waiter);
1075 return 0;
1076}
1077
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001078static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001079gen6_ring_sync(struct intel_engine_cs *waiter,
1080 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001081 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001082{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001083 u32 dw1 = MI_SEMAPHORE_MBOX |
1084 MI_SEMAPHORE_COMPARE |
1085 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001086 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1087 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001088
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001089 /* Throughout all of the GEM code, seqno passed implies our current
1090 * seqno is >= the last seqno executed. However for hardware the
1091 * comparison is strictly greater than.
1092 */
1093 seqno -= 1;
1094
Ben Widawskyebc348b2014-04-29 14:52:28 -07001095 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001096
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001097 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001098 if (ret)
1099 return ret;
1100
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001101 /* If seqno wrap happened, omit the wait with no-ops */
1102 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001103 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001104 intel_ring_emit(waiter, seqno);
1105 intel_ring_emit(waiter, 0);
1106 intel_ring_emit(waiter, MI_NOOP);
1107 } else {
1108 intel_ring_emit(waiter, MI_NOOP);
1109 intel_ring_emit(waiter, MI_NOOP);
1110 intel_ring_emit(waiter, MI_NOOP);
1111 intel_ring_emit(waiter, MI_NOOP);
1112 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001113 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001114
1115 return 0;
1116}
1117
Chris Wilsonc6df5412010-12-15 09:56:50 +00001118#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1119do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001120 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1121 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001122 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1123 intel_ring_emit(ring__, 0); \
1124 intel_ring_emit(ring__, 0); \
1125} while (0)
1126
1127static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001128pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001129{
Chris Wilson18393f62014-04-09 09:19:40 +01001130 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001131 int ret;
1132
1133 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1134 * incoherent with writes to memory, i.e. completely fubar,
1135 * so we need to use PIPE_NOTIFY instead.
1136 *
1137 * However, we also need to workaround the qword write
1138 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1139 * memory before requesting an interrupt.
1140 */
1141 ret = intel_ring_begin(ring, 32);
1142 if (ret)
1143 return ret;
1144
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001145 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001146 PIPE_CONTROL_WRITE_FLUSH |
1147 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001148 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +01001149 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001150 intel_ring_emit(ring, 0);
1151 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001152 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001153 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001154 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001155 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001156 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001157 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001158 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001159 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001160 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001161 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001162
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001163 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001164 PIPE_CONTROL_WRITE_FLUSH |
1165 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001166 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001167 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +01001168 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001169 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001170 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001171
Chris Wilsonc6df5412010-12-15 09:56:50 +00001172 return 0;
1173}
1174
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001175static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001176gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001177{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001178 /* Workaround to force correct ordering between irq and seqno writes on
1179 * ivb (and maybe also on snb) by reading from a CS register (like
1180 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001181 if (!lazy_coherency) {
1182 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1183 POSTING_READ(RING_ACTHD(ring->mmio_base));
1184 }
1185
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001186 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1187}
1188
1189static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001190ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001191{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001192 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1193}
1194
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001195static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001196ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001197{
1198 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1199}
1200
Chris Wilsonc6df5412010-12-15 09:56:50 +00001201static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001202pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001203{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001204 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001205}
1206
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001207static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001208pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001209{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001210 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001211}
1212
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001213static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001214gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001215{
1216 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001217 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001218 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001219
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001220 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001221 return false;
1222
Chris Wilson7338aef2012-04-24 21:48:47 +01001223 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001224 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001225 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001226 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001227
1228 return true;
1229}
1230
1231static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001232gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001233{
1234 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001235 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001236 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001237
Chris Wilson7338aef2012-04-24 21:48:47 +01001238 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001239 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001240 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001241 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001242}
1243
1244static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001245i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001246{
Chris Wilson78501ea2010-10-27 12:18:21 +01001247 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001248 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001249 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001250
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001251 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001252 return false;
1253
Chris Wilson7338aef2012-04-24 21:48:47 +01001254 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001255 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001256 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1257 I915_WRITE(IMR, dev_priv->irq_mask);
1258 POSTING_READ(IMR);
1259 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001260 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001261
1262 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001263}
1264
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001265static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001266i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001267{
Chris Wilson78501ea2010-10-27 12:18:21 +01001268 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001269 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001270 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001271
Chris Wilson7338aef2012-04-24 21:48:47 +01001272 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001273 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001274 dev_priv->irq_mask |= ring->irq_enable_mask;
1275 I915_WRITE(IMR, dev_priv->irq_mask);
1276 POSTING_READ(IMR);
1277 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001278 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001279}
1280
Chris Wilsonc2798b12012-04-22 21:13:57 +01001281static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001282i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001283{
1284 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001285 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001286 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001287
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001288 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001289 return false;
1290
Chris Wilson7338aef2012-04-24 21:48:47 +01001291 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001292 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001293 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1294 I915_WRITE16(IMR, dev_priv->irq_mask);
1295 POSTING_READ16(IMR);
1296 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001297 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001298
1299 return true;
1300}
1301
1302static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001303i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001304{
1305 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001306 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001307 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001308
Chris Wilson7338aef2012-04-24 21:48:47 +01001309 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001310 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001311 dev_priv->irq_mask |= ring->irq_enable_mask;
1312 I915_WRITE16(IMR, dev_priv->irq_mask);
1313 POSTING_READ16(IMR);
1314 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001315 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001316}
1317
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001318void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001319{
Eric Anholt45930102011-05-06 17:12:35 -07001320 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001321 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001322 u32 mmio = 0;
1323
1324 /* The ring status page addresses are no longer next to the rest of
1325 * the ring registers as of gen7.
1326 */
1327 if (IS_GEN7(dev)) {
1328 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001329 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001330 mmio = RENDER_HWS_PGA_GEN7;
1331 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001332 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001333 mmio = BLT_HWS_PGA_GEN7;
1334 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001335 /*
1336 * VCS2 actually doesn't exist on Gen7. Only shut up
1337 * gcc switch check warning
1338 */
1339 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001340 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001341 mmio = BSD_HWS_PGA_GEN7;
1342 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001343 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001344 mmio = VEBOX_HWS_PGA_GEN7;
1345 break;
Eric Anholt45930102011-05-06 17:12:35 -07001346 }
1347 } else if (IS_GEN6(ring->dev)) {
1348 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1349 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001350 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001351 mmio = RING_HWS_PGA(ring->mmio_base);
1352 }
1353
Chris Wilson78501ea2010-10-27 12:18:21 +01001354 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1355 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001356
Damien Lespiaudc616b82014-03-13 01:40:28 +00001357 /*
1358 * Flush the TLB for this page
1359 *
1360 * FIXME: These two bits have disappeared on gen8, so a question
1361 * arises: do we still need this and if so how should we go about
1362 * invalidating the TLB?
1363 */
1364 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001365 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301366
1367 /* ring should be idle before issuing a sync flush*/
1368 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1369
Chris Wilson884020b2013-08-06 19:01:14 +01001370 I915_WRITE(reg,
1371 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1372 INSTPM_SYNC_FLUSH));
1373 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1374 1000))
1375 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1376 ring->name);
1377 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001378}
1379
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001380static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001381bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001382 u32 invalidate_domains,
1383 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001384{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001385 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001386
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001387 ret = intel_ring_begin(ring, 2);
1388 if (ret)
1389 return ret;
1390
1391 intel_ring_emit(ring, MI_FLUSH);
1392 intel_ring_emit(ring, MI_NOOP);
1393 intel_ring_advance(ring);
1394 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001395}
1396
Chris Wilson3cce4692010-10-27 16:11:02 +01001397static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001398i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001399{
Chris Wilson3cce4692010-10-27 16:11:02 +01001400 int ret;
1401
1402 ret = intel_ring_begin(ring, 4);
1403 if (ret)
1404 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001405
Chris Wilson3cce4692010-10-27 16:11:02 +01001406 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1407 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001408 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001409 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001410 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001411
Chris Wilson3cce4692010-10-27 16:11:02 +01001412 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001413}
1414
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001415static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001416gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001417{
1418 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001419 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001420 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001421
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001422 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1423 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001424
Chris Wilson7338aef2012-04-24 21:48:47 +01001425 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001426 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001427 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001428 I915_WRITE_IMR(ring,
1429 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001430 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001431 else
1432 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001433 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001434 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001435 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001436
1437 return true;
1438}
1439
1440static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001441gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001442{
1443 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001444 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001445 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001446
Chris Wilson7338aef2012-04-24 21:48:47 +01001447 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001448 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001449 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001450 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001451 else
1452 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001453 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001454 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001455 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001456}
1457
Ben Widawskya19d2932013-05-28 19:22:30 -07001458static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001459hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001460{
1461 struct drm_device *dev = ring->dev;
1462 struct drm_i915_private *dev_priv = dev->dev_private;
1463 unsigned long flags;
1464
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001465 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001466 return false;
1467
Daniel Vetter59cdb632013-07-04 23:35:28 +02001468 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001469 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001470 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001471 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001472 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001473 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001474
1475 return true;
1476}
1477
1478static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001479hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001480{
1481 struct drm_device *dev = ring->dev;
1482 struct drm_i915_private *dev_priv = dev->dev_private;
1483 unsigned long flags;
1484
Daniel Vetter59cdb632013-07-04 23:35:28 +02001485 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001486 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001487 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001488 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001489 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001490 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001491}
1492
Ben Widawskyabd58f02013-11-02 21:07:09 -07001493static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001494gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001495{
1496 struct drm_device *dev = ring->dev;
1497 struct drm_i915_private *dev_priv = dev->dev_private;
1498 unsigned long flags;
1499
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001500 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001501 return false;
1502
1503 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1504 if (ring->irq_refcount++ == 0) {
1505 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1506 I915_WRITE_IMR(ring,
1507 ~(ring->irq_enable_mask |
1508 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1509 } else {
1510 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1511 }
1512 POSTING_READ(RING_IMR(ring->mmio_base));
1513 }
1514 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1515
1516 return true;
1517}
1518
1519static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001520gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001521{
1522 struct drm_device *dev = ring->dev;
1523 struct drm_i915_private *dev_priv = dev->dev_private;
1524 unsigned long flags;
1525
1526 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1527 if (--ring->irq_refcount == 0) {
1528 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1529 I915_WRITE_IMR(ring,
1530 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1531 } else {
1532 I915_WRITE_IMR(ring, ~0);
1533 }
1534 POSTING_READ(RING_IMR(ring->mmio_base));
1535 }
1536 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1537}
1538
Zou Nan haid1b851f2010-05-21 09:08:57 +08001539static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001540i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001541 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001542 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001543{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001544 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001545
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001546 ret = intel_ring_begin(ring, 2);
1547 if (ret)
1548 return ret;
1549
Chris Wilson78501ea2010-10-27 12:18:21 +01001550 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001551 MI_BATCH_BUFFER_START |
1552 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001553 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001554 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001555 intel_ring_advance(ring);
1556
Zou Nan haid1b851f2010-05-21 09:08:57 +08001557 return 0;
1558}
1559
Daniel Vetterb45305f2012-12-17 16:21:27 +01001560/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1561#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001562#define I830_TLB_ENTRIES (2)
1563#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001564static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001565i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001566 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001567 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001568{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001569 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001570 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001571
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001572 ret = intel_ring_begin(ring, 6);
1573 if (ret)
1574 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001575
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001576 /* Evict the invalid PTE TLBs */
1577 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1578 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1579 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1580 intel_ring_emit(ring, cs_offset);
1581 intel_ring_emit(ring, 0xdeadbeef);
1582 intel_ring_emit(ring, MI_NOOP);
1583 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001584
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001585 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001586 if (len > I830_BATCH_LIMIT)
1587 return -ENOSPC;
1588
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001589 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001590 if (ret)
1591 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001592
1593 /* Blit the batch (which has now all relocs applied) to the
1594 * stable batch scratch bo area (so that the CS never
1595 * stumbles over its tlb invalidation bug) ...
1596 */
1597 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1598 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001599 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001600 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001601 intel_ring_emit(ring, 4096);
1602 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001603
Daniel Vetterb45305f2012-12-17 16:21:27 +01001604 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001605 intel_ring_emit(ring, MI_NOOP);
1606 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001607
1608 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001609 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001610 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001611
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001612 ret = intel_ring_begin(ring, 4);
1613 if (ret)
1614 return ret;
1615
1616 intel_ring_emit(ring, MI_BATCH_BUFFER);
1617 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1618 intel_ring_emit(ring, offset + len - 8);
1619 intel_ring_emit(ring, MI_NOOP);
1620 intel_ring_advance(ring);
1621
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001622 return 0;
1623}
1624
1625static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001626i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001627 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001628 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001629{
1630 int ret;
1631
1632 ret = intel_ring_begin(ring, 2);
1633 if (ret)
1634 return ret;
1635
Chris Wilson65f56872012-04-17 16:38:12 +01001636 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001637 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001638 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001639
Eric Anholt62fdfea2010-05-21 13:26:39 -07001640 return 0;
1641}
1642
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001643static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001644{
Chris Wilson05394f32010-11-08 19:18:58 +00001645 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001646
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001647 obj = ring->status_page.obj;
1648 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001649 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001650
Chris Wilson9da3da62012-06-01 15:20:22 +01001651 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001652 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001653 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001654 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001655}
1656
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001657static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001658{
Chris Wilson05394f32010-11-08 19:18:58 +00001659 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001660
Chris Wilsone3efda42014-04-09 09:19:41 +01001661 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001662 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001663 int ret;
1664
1665 obj = i915_gem_alloc_object(ring->dev, 4096);
1666 if (obj == NULL) {
1667 DRM_ERROR("Failed to allocate status page\n");
1668 return -ENOMEM;
1669 }
1670
1671 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1672 if (ret)
1673 goto err_unref;
1674
Chris Wilson1f767e02014-07-03 17:33:03 -04001675 flags = 0;
1676 if (!HAS_LLC(ring->dev))
1677 /* On g33, we cannot place HWS above 256MiB, so
1678 * restrict its pinning to the low mappable arena.
1679 * Though this restriction is not documented for
1680 * gen4, gen5, or byt, they also behave similarly
1681 * and hang if the HWS is placed at the top of the
1682 * GTT. To generalise, it appears that all !llc
1683 * platforms have issues with us placing the HWS
1684 * above the mappable region (even though we never
1685 * actualy map it).
1686 */
1687 flags |= PIN_MAPPABLE;
1688 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001689 if (ret) {
1690err_unref:
1691 drm_gem_object_unreference(&obj->base);
1692 return ret;
1693 }
1694
1695 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001696 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001697
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001698 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001699 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001700 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001701
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001702 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1703 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001704
1705 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001706}
1707
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001708static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001709{
1710 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001711
1712 if (!dev_priv->status_page_dmah) {
1713 dev_priv->status_page_dmah =
1714 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1715 if (!dev_priv->status_page_dmah)
1716 return -ENOMEM;
1717 }
1718
Chris Wilson6b8294a2012-11-16 11:43:20 +00001719 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1720 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1721
1722 return 0;
1723}
1724
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001725void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1726{
1727 iounmap(ringbuf->virtual_start);
1728 ringbuf->virtual_start = NULL;
1729 i915_gem_object_ggtt_unpin(ringbuf->obj);
1730}
1731
1732int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1733 struct intel_ringbuffer *ringbuf)
1734{
1735 struct drm_i915_private *dev_priv = to_i915(dev);
1736 struct drm_i915_gem_object *obj = ringbuf->obj;
1737 int ret;
1738
1739 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1740 if (ret)
1741 return ret;
1742
1743 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1744 if (ret) {
1745 i915_gem_object_ggtt_unpin(obj);
1746 return ret;
1747 }
1748
1749 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1750 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1751 if (ringbuf->virtual_start == NULL) {
1752 i915_gem_object_ggtt_unpin(obj);
1753 return -EINVAL;
1754 }
1755
1756 return 0;
1757}
1758
Oscar Mateo84c23772014-07-24 17:04:15 +01001759void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001760{
Oscar Mateo2919d292014-07-03 16:28:02 +01001761 drm_gem_object_unreference(&ringbuf->obj->base);
1762 ringbuf->obj = NULL;
1763}
1764
Oscar Mateo84c23772014-07-24 17:04:15 +01001765int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1766 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001767{
Chris Wilsone3efda42014-04-09 09:19:41 +01001768 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001769
1770 obj = NULL;
1771 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001772 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001773 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001774 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001775 if (obj == NULL)
1776 return -ENOMEM;
1777
Akash Goel24f3a8c2014-06-17 10:59:42 +05301778 /* mark ring buffers as read-only from GPU side by default */
1779 obj->gt_ro = 1;
1780
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001781 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001782
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001783 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001784}
1785
Ben Widawskyc43b5632012-04-16 14:07:40 -07001786static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001787 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001788{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001789 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001790 int ret;
1791
Oscar Mateo8ee14972014-05-22 14:13:34 +01001792 if (ringbuf == NULL) {
1793 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1794 if (!ringbuf)
1795 return -ENOMEM;
1796 ring->buffer = ringbuf;
1797 }
1798
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001799 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001800 INIT_LIST_HEAD(&ring->active_list);
1801 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001802 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001803 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001804 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001805 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001806
Chris Wilsonb259f672011-03-29 13:19:09 +01001807 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001808
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001809 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001810 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001811 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001812 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001813 } else {
1814 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001815 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001816 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001817 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001818 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001819
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001820 if (ringbuf->obj == NULL) {
1821 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1822 if (ret) {
1823 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
1824 ring->name, ret);
1825 goto error;
1826 }
1827
1828 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
1829 if (ret) {
1830 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
1831 ring->name, ret);
1832 intel_destroy_ringbuffer_obj(ringbuf);
1833 goto error;
1834 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001835 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001836
Chris Wilson55249ba2010-12-22 14:04:47 +00001837 /* Workaround an erratum on the i830 which causes a hang if
1838 * the TAIL pointer points to within the last 2 cachelines
1839 * of the buffer.
1840 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001841 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001842 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001843 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001844
Brad Volkin44e895a2014-05-10 14:10:43 -07001845 ret = i915_cmd_parser_init_ring(ring);
1846 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001847 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001848
Oscar Mateo8ee14972014-05-22 14:13:34 +01001849 ret = ring->init(ring);
1850 if (ret)
1851 goto error;
1852
1853 return 0;
1854
1855error:
1856 kfree(ringbuf);
1857 ring->buffer = NULL;
1858 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001859}
1860
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001861void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001862{
John Harrison6402c332014-10-31 12:00:26 +00001863 struct drm_i915_private *dev_priv;
1864 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01001865
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001866 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001867 return;
1868
John Harrison6402c332014-10-31 12:00:26 +00001869 dev_priv = to_i915(ring->dev);
1870 ringbuf = ring->buffer;
1871
Chris Wilsone3efda42014-04-09 09:19:41 +01001872 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001873 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001874
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001875 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01001876 intel_destroy_ringbuffer_obj(ringbuf);
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001877 ring->preallocated_lazy_request = NULL;
1878 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001879
Zou Nan hai8d192152010-11-02 16:31:01 +08001880 if (ring->cleanup)
1881 ring->cleanup(ring);
1882
Chris Wilson78501ea2010-10-27 12:18:21 +01001883 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001884
1885 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001886
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001887 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001888 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001889}
1890
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001891static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001892{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001893 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001894 struct drm_i915_gem_request *request;
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001895 u32 seqno = 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001896 int ret;
1897
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001898 if (ringbuf->last_retired_head != -1) {
1899 ringbuf->head = ringbuf->last_retired_head;
1900 ringbuf->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001901
Oscar Mateo82e104c2014-07-24 17:04:26 +01001902 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001903 if (ringbuf->space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001904 return 0;
1905 }
1906
1907 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo82e104c2014-07-24 17:04:26 +01001908 if (__intel_ring_space(request->tail, ringbuf->tail,
1909 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001910 seqno = request->seqno;
1911 break;
1912 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001913 }
1914
1915 if (seqno == 0)
1916 return -ENOSPC;
1917
Chris Wilson1f709992014-01-27 22:43:07 +00001918 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001919 if (ret)
1920 return ret;
1921
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001922 i915_gem_retire_requests_ring(ring);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001923 ringbuf->head = ringbuf->last_retired_head;
1924 ringbuf->last_retired_head = -1;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001925
Oscar Mateo82e104c2014-07-24 17:04:26 +01001926 ringbuf->space = intel_ring_space(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001927 return 0;
1928}
1929
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001930static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001931{
Chris Wilson78501ea2010-10-27 12:18:21 +01001932 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001933 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001934 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001935 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001936 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001937
Chris Wilsona71d8d92012-02-15 11:25:36 +00001938 ret = intel_ring_wait_request(ring, n);
1939 if (ret != -ENOSPC)
1940 return ret;
1941
Chris Wilson09246732013-08-10 22:16:32 +01001942 /* force the tail write in case we have been skipping them */
1943 __intel_ring_advance(ring);
1944
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001945 /* With GEM the hangcheck timer should kick us out of the loop,
1946 * leaving it early runs the risk of corrupting GEM state (due
1947 * to running on almost untested codepaths). But on resume
1948 * timers don't work yet, so prevent a complete hang in that
1949 * case by choosing an insanely large timeout. */
1950 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001951
Chris Wilsondcfe0502014-05-05 09:07:32 +01001952 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001953 do {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001954 ringbuf->head = I915_READ_HEAD(ring);
Oscar Mateo82e104c2014-07-24 17:04:26 +01001955 ringbuf->space = intel_ring_space(ringbuf);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001956 if (ringbuf->space >= n) {
Chris Wilsondcfe0502014-05-05 09:07:32 +01001957 ret = 0;
1958 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001959 }
1960
Chris Wilsone60a0b12010-10-13 10:09:14 +01001961 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001962
Chris Wilsondcfe0502014-05-05 09:07:32 +01001963 if (dev_priv->mm.interruptible && signal_pending(current)) {
1964 ret = -ERESTARTSYS;
1965 break;
1966 }
1967
Daniel Vetter33196de2012-11-14 17:14:05 +01001968 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1969 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001970 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001971 break;
1972
1973 if (time_after(jiffies, end)) {
1974 ret = -EBUSY;
1975 break;
1976 }
1977 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001978 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001979 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001980}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001981
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001982static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001983{
1984 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001985 struct intel_ringbuffer *ringbuf = ring->buffer;
1986 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001987
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001988 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001989 int ret = ring_wait_for_space(ring, rem);
1990 if (ret)
1991 return ret;
1992 }
1993
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001994 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001995 rem /= 4;
1996 while (rem--)
1997 iowrite32(MI_NOOP, virt++);
1998
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001999 ringbuf->tail = 0;
Oscar Mateo82e104c2014-07-24 17:04:26 +01002000 ringbuf->space = intel_ring_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002001
2002 return 0;
2003}
2004
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002005int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002006{
2007 u32 seqno;
2008 int ret;
2009
2010 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01002011 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03002012 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00002013 if (ret)
2014 return ret;
2015 }
2016
2017 /* Wait upon the last request to be completed */
2018 if (list_empty(&ring->request_list))
2019 return 0;
2020
2021 seqno = list_entry(ring->request_list.prev,
2022 struct drm_i915_gem_request,
2023 list)->seqno;
2024
2025 return i915_wait_seqno(ring, seqno);
2026}
2027
Chris Wilson9d7730912012-11-27 16:22:52 +00002028static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002029intel_ring_alloc_seqno(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002030{
Chris Wilson18235212013-09-04 10:45:51 +01002031 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002032 return 0;
2033
Chris Wilson3c0e2342013-09-04 10:45:52 +01002034 if (ring->preallocated_lazy_request == NULL) {
2035 struct drm_i915_gem_request *request;
2036
2037 request = kmalloc(sizeof(*request), GFP_KERNEL);
2038 if (request == NULL)
2039 return -ENOMEM;
2040
2041 ring->preallocated_lazy_request = request;
2042 }
2043
Chris Wilson18235212013-09-04 10:45:51 +01002044 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00002045}
2046
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002047static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002048 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002049{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002050 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002051 int ret;
2052
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002053 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002054 ret = intel_wrap_ring_buffer(ring);
2055 if (unlikely(ret))
2056 return ret;
2057 }
2058
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002059 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002060 ret = ring_wait_for_space(ring, bytes);
2061 if (unlikely(ret))
2062 return ret;
2063 }
2064
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002065 return 0;
2066}
2067
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002068int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002069 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002070{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002071 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002072 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002073
Daniel Vetter33196de2012-11-14 17:14:05 +01002074 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2075 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002076 if (ret)
2077 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002078
Chris Wilson304d6952014-01-02 14:32:35 +00002079 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2080 if (ret)
2081 return ret;
2082
Chris Wilson9d7730912012-11-27 16:22:52 +00002083 /* Preallocate the olr before touching the ring */
2084 ret = intel_ring_alloc_seqno(ring);
2085 if (ret)
2086 return ret;
2087
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002088 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002089 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002090}
2091
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002092/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002093int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002094{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002095 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002096 int ret;
2097
2098 if (num_dwords == 0)
2099 return 0;
2100
Chris Wilson18393f62014-04-09 09:19:40 +01002101 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002102 ret = intel_ring_begin(ring, num_dwords);
2103 if (ret)
2104 return ret;
2105
2106 while (num_dwords--)
2107 intel_ring_emit(ring, MI_NOOP);
2108
2109 intel_ring_advance(ring);
2110
2111 return 0;
2112}
2113
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002114void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002115{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002116 struct drm_device *dev = ring->dev;
2117 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002118
Chris Wilson18235212013-09-04 10:45:51 +01002119 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002120
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002121 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002122 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2123 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002124 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002125 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002126 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002127
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002128 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002129 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002130}
2131
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002132static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002133 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002134{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002135 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002136
2137 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002138
Chris Wilson12f55812012-07-05 17:14:01 +01002139 /* Disable notification that the ring is IDLE. The GT
2140 * will then assume that it is busy and bring it out of rc6.
2141 */
2142 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2143 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2144
2145 /* Clear the context id. Here be magic! */
2146 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2147
2148 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002149 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002150 GEN6_BSD_SLEEP_INDICATOR) == 0,
2151 50))
2152 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002153
Chris Wilson12f55812012-07-05 17:14:01 +01002154 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002155 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002156 POSTING_READ(RING_TAIL(ring->mmio_base));
2157
2158 /* Let the ring send IDLE messages to the GT again,
2159 * and so let it sleep to conserve power when idle.
2160 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002161 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002162 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002163}
2164
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002165static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002166 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002167{
Chris Wilson71a77e02011-02-02 12:13:49 +00002168 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002169 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002170
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002171 ret = intel_ring_begin(ring, 4);
2172 if (ret)
2173 return ret;
2174
Chris Wilson71a77e02011-02-02 12:13:49 +00002175 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002176 if (INTEL_INFO(ring->dev)->gen >= 8)
2177 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002178 /*
2179 * Bspec vol 1c.5 - video engine command streamer:
2180 * "If ENABLED, all TLBs will be invalidated once the flush
2181 * operation is complete. This bit is only valid when the
2182 * Post-Sync Operation field is a value of 1h or 3h."
2183 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002184 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002185 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2186 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002187 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002188 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002189 if (INTEL_INFO(ring->dev)->gen >= 8) {
2190 intel_ring_emit(ring, 0); /* upper addr */
2191 intel_ring_emit(ring, 0); /* value */
2192 } else {
2193 intel_ring_emit(ring, 0);
2194 intel_ring_emit(ring, MI_NOOP);
2195 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002196 intel_ring_advance(ring);
2197 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002198}
2199
2200static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002201gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002202 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002203 unsigned flags)
2204{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002205 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002206 int ret;
2207
2208 ret = intel_ring_begin(ring, 4);
2209 if (ret)
2210 return ret;
2211
2212 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002213 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002214 intel_ring_emit(ring, lower_32_bits(offset));
2215 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002216 intel_ring_emit(ring, MI_NOOP);
2217 intel_ring_advance(ring);
2218
2219 return 0;
2220}
2221
2222static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002223hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002224 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002225 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002226{
Akshay Joshi0206e352011-08-16 15:34:10 -04002227 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002228
Akshay Joshi0206e352011-08-16 15:34:10 -04002229 ret = intel_ring_begin(ring, 2);
2230 if (ret)
2231 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002232
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002233 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002234 MI_BATCH_BUFFER_START |
2235 (flags & I915_DISPATCH_SECURE ?
2236 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002237 /* bit0-7 is the length on GEN6+ */
2238 intel_ring_emit(ring, offset);
2239 intel_ring_advance(ring);
2240
2241 return 0;
2242}
2243
2244static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002245gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002246 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002247 unsigned flags)
2248{
2249 int ret;
2250
2251 ret = intel_ring_begin(ring, 2);
2252 if (ret)
2253 return ret;
2254
2255 intel_ring_emit(ring,
2256 MI_BATCH_BUFFER_START |
2257 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002258 /* bit0-7 is the length on GEN6+ */
2259 intel_ring_emit(ring, offset);
2260 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002261
Akshay Joshi0206e352011-08-16 15:34:10 -04002262 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002263}
2264
Chris Wilson549f7362010-10-19 11:19:32 +01002265/* Blitter support (SandyBridge+) */
2266
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002267static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002268 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002269{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002270 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002271 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002272 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002273 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002274
Daniel Vetter6a233c72011-12-14 13:57:07 +01002275 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002276 if (ret)
2277 return ret;
2278
Chris Wilson71a77e02011-02-02 12:13:49 +00002279 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002280 if (INTEL_INFO(ring->dev)->gen >= 8)
2281 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002282 /*
2283 * Bspec vol 1c.3 - blitter engine command streamer:
2284 * "If ENABLED, all TLBs will be invalidated once the flush
2285 * operation is complete. This bit is only valid when the
2286 * Post-Sync Operation field is a value of 1h or 3h."
2287 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002288 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002289 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002290 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002291 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002292 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002293 if (INTEL_INFO(ring->dev)->gen >= 8) {
2294 intel_ring_emit(ring, 0); /* upper addr */
2295 intel_ring_emit(ring, 0); /* value */
2296 } else {
2297 intel_ring_emit(ring, 0);
2298 intel_ring_emit(ring, MI_NOOP);
2299 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002300 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002301
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002302 if (!invalidate && flush) {
2303 if (IS_GEN7(dev))
2304 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2305 else if (IS_BROADWELL(dev))
2306 dev_priv->fbc.need_sw_cache_clean = true;
2307 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002308
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002309 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002310}
2311
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002312int intel_init_render_ring_buffer(struct drm_device *dev)
2313{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002314 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002315 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002316 struct drm_i915_gem_object *obj;
2317 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002318
Daniel Vetter59465b52012-04-11 22:12:48 +02002319 ring->name = "render ring";
2320 ring->id = RCS;
2321 ring->mmio_base = RENDER_RING_BASE;
2322
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002323 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002324 if (i915_semaphore_is_enabled(dev)) {
2325 obj = i915_gem_alloc_object(dev, 4096);
2326 if (obj == NULL) {
2327 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2328 i915.semaphores = 0;
2329 } else {
2330 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2331 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2332 if (ret != 0) {
2333 drm_gem_object_unreference(&obj->base);
2334 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2335 i915.semaphores = 0;
2336 } else
2337 dev_priv->semaphore_obj = obj;
2338 }
2339 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002340
2341 ring->init_context = intel_ring_workarounds_emit;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002342 ring->add_request = gen6_add_request;
2343 ring->flush = gen8_render_ring_flush;
2344 ring->irq_get = gen8_ring_get_irq;
2345 ring->irq_put = gen8_ring_put_irq;
2346 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2347 ring->get_seqno = gen6_ring_get_seqno;
2348 ring->set_seqno = ring_set_seqno;
2349 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002350 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002351 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002352 ring->semaphore.signal = gen8_rcs_signal;
2353 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002354 }
2355 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002356 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002357 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002358 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002359 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002360 ring->irq_get = gen6_ring_get_irq;
2361 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002362 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002363 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002364 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002365 if (i915_semaphore_is_enabled(dev)) {
2366 ring->semaphore.sync_to = gen6_ring_sync;
2367 ring->semaphore.signal = gen6_signal;
2368 /*
2369 * The current semaphore is only applied on pre-gen8
2370 * platform. And there is no VCS2 ring on the pre-gen8
2371 * platform. So the semaphore between RCS and VCS2 is
2372 * initialized as INVALID. Gen8 will initialize the
2373 * sema between VCS2 and RCS later.
2374 */
2375 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2376 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2377 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2378 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2379 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2380 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2381 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2382 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2383 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2384 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2385 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002386 } else if (IS_GEN5(dev)) {
2387 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002388 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002389 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002390 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002391 ring->irq_get = gen5_ring_get_irq;
2392 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002393 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2394 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002395 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002396 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002397 if (INTEL_INFO(dev)->gen < 4)
2398 ring->flush = gen2_render_ring_flush;
2399 else
2400 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002401 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002402 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002403 if (IS_GEN2(dev)) {
2404 ring->irq_get = i8xx_ring_get_irq;
2405 ring->irq_put = i8xx_ring_put_irq;
2406 } else {
2407 ring->irq_get = i9xx_ring_get_irq;
2408 ring->irq_put = i9xx_ring_put_irq;
2409 }
Daniel Vettere3670312012-04-11 22:12:53 +02002410 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002411 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002412 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002413
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002414 if (IS_HASWELL(dev))
2415 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002416 else if (IS_GEN8(dev))
2417 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002418 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002419 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2420 else if (INTEL_INFO(dev)->gen >= 4)
2421 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2422 else if (IS_I830(dev) || IS_845G(dev))
2423 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2424 else
2425 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002426 ring->init = init_render_ring;
2427 ring->cleanup = render_ring_cleanup;
2428
Daniel Vetterb45305f2012-12-17 16:21:27 +01002429 /* Workaround batchbuffer to combat CS tlb bug. */
2430 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002431 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002432 if (obj == NULL) {
2433 DRM_ERROR("Failed to allocate batch bo\n");
2434 return -ENOMEM;
2435 }
2436
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002437 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002438 if (ret != 0) {
2439 drm_gem_object_unreference(&obj->base);
2440 DRM_ERROR("Failed to ping batch bo\n");
2441 return ret;
2442 }
2443
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002444 ring->scratch.obj = obj;
2445 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002446 }
2447
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002448 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002449}
2450
2451int intel_init_bsd_ring_buffer(struct drm_device *dev)
2452{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002453 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002454 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002455
Daniel Vetter58fa3832012-04-11 22:12:49 +02002456 ring->name = "bsd ring";
2457 ring->id = VCS;
2458
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002459 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002460 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002461 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002462 /* gen6 bsd needs a special wa for tail updates */
2463 if (IS_GEN6(dev))
2464 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002465 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002466 ring->add_request = gen6_add_request;
2467 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002468 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002469 if (INTEL_INFO(dev)->gen >= 8) {
2470 ring->irq_enable_mask =
2471 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2472 ring->irq_get = gen8_ring_get_irq;
2473 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002474 ring->dispatch_execbuffer =
2475 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002476 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002477 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002478 ring->semaphore.signal = gen8_xcs_signal;
2479 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002480 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002481 } else {
2482 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2483 ring->irq_get = gen6_ring_get_irq;
2484 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002485 ring->dispatch_execbuffer =
2486 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002487 if (i915_semaphore_is_enabled(dev)) {
2488 ring->semaphore.sync_to = gen6_ring_sync;
2489 ring->semaphore.signal = gen6_signal;
2490 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2491 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2492 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2493 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2494 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2495 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2496 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2497 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2498 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2499 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2500 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002501 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002502 } else {
2503 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002504 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002505 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002506 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002507 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002508 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002509 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002510 ring->irq_get = gen5_ring_get_irq;
2511 ring->irq_put = gen5_ring_put_irq;
2512 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002513 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002514 ring->irq_get = i9xx_ring_get_irq;
2515 ring->irq_put = i9xx_ring_put_irq;
2516 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002517 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002518 }
2519 ring->init = init_ring_common;
2520
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002521 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002522}
Chris Wilson549f7362010-10-19 11:19:32 +01002523
Zhao Yakui845f74a2014-04-17 10:37:37 +08002524/**
2525 * Initialize the second BSD ring for Broadwell GT3.
2526 * It is noted that this only exists on Broadwell GT3.
2527 */
2528int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2529{
2530 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002531 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002532
2533 if ((INTEL_INFO(dev)->gen != 8)) {
2534 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2535 return -EINVAL;
2536 }
2537
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002538 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002539 ring->id = VCS2;
2540
2541 ring->write_tail = ring_write_tail;
2542 ring->mmio_base = GEN8_BSD2_RING_BASE;
2543 ring->flush = gen6_bsd_ring_flush;
2544 ring->add_request = gen6_add_request;
2545 ring->get_seqno = gen6_ring_get_seqno;
2546 ring->set_seqno = ring_set_seqno;
2547 ring->irq_enable_mask =
2548 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2549 ring->irq_get = gen8_ring_get_irq;
2550 ring->irq_put = gen8_ring_put_irq;
2551 ring->dispatch_execbuffer =
2552 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002553 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002554 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002555 ring->semaphore.signal = gen8_xcs_signal;
2556 GEN8_RING_SEMAPHORE_INIT;
2557 }
Zhao Yakui845f74a2014-04-17 10:37:37 +08002558 ring->init = init_ring_common;
2559
2560 return intel_init_ring_buffer(dev, ring);
2561}
2562
Chris Wilson549f7362010-10-19 11:19:32 +01002563int intel_init_blt_ring_buffer(struct drm_device *dev)
2564{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002565 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002566 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002567
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002568 ring->name = "blitter ring";
2569 ring->id = BCS;
2570
2571 ring->mmio_base = BLT_RING_BASE;
2572 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002573 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002574 ring->add_request = gen6_add_request;
2575 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002576 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002577 if (INTEL_INFO(dev)->gen >= 8) {
2578 ring->irq_enable_mask =
2579 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2580 ring->irq_get = gen8_ring_get_irq;
2581 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002582 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002583 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002584 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002585 ring->semaphore.signal = gen8_xcs_signal;
2586 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002587 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002588 } else {
2589 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2590 ring->irq_get = gen6_ring_get_irq;
2591 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002592 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002593 if (i915_semaphore_is_enabled(dev)) {
2594 ring->semaphore.signal = gen6_signal;
2595 ring->semaphore.sync_to = gen6_ring_sync;
2596 /*
2597 * The current semaphore is only applied on pre-gen8
2598 * platform. And there is no VCS2 ring on the pre-gen8
2599 * platform. So the semaphore between BCS and VCS2 is
2600 * initialized as INVALID. Gen8 will initialize the
2601 * sema between BCS and VCS2 later.
2602 */
2603 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2604 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2605 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2606 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2607 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2608 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2609 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2610 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2611 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2612 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2613 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002614 }
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002615 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002616
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002617 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002618}
Chris Wilsona7b97612012-07-20 12:41:08 +01002619
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002620int intel_init_vebox_ring_buffer(struct drm_device *dev)
2621{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002622 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002623 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002624
2625 ring->name = "video enhancement ring";
2626 ring->id = VECS;
2627
2628 ring->mmio_base = VEBOX_RING_BASE;
2629 ring->write_tail = ring_write_tail;
2630 ring->flush = gen6_ring_flush;
2631 ring->add_request = gen6_add_request;
2632 ring->get_seqno = gen6_ring_get_seqno;
2633 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002634
2635 if (INTEL_INFO(dev)->gen >= 8) {
2636 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002637 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002638 ring->irq_get = gen8_ring_get_irq;
2639 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002640 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002641 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002642 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002643 ring->semaphore.signal = gen8_xcs_signal;
2644 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002645 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002646 } else {
2647 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2648 ring->irq_get = hsw_vebox_get_irq;
2649 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002650 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002651 if (i915_semaphore_is_enabled(dev)) {
2652 ring->semaphore.sync_to = gen6_ring_sync;
2653 ring->semaphore.signal = gen6_signal;
2654 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2655 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2656 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2657 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2658 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2659 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2660 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2661 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2662 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2663 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2664 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002665 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002666 ring->init = init_ring_common;
2667
2668 return intel_init_ring_buffer(dev, ring);
2669}
2670
Chris Wilsona7b97612012-07-20 12:41:08 +01002671int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002672intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002673{
2674 int ret;
2675
2676 if (!ring->gpu_caches_dirty)
2677 return 0;
2678
2679 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2680 if (ret)
2681 return ret;
2682
2683 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2684
2685 ring->gpu_caches_dirty = false;
2686 return 0;
2687}
2688
2689int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002690intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002691{
2692 uint32_t flush_domains;
2693 int ret;
2694
2695 flush_domains = 0;
2696 if (ring->gpu_caches_dirty)
2697 flush_domains = I915_GEM_GPU_DOMAINS;
2698
2699 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2700 if (ret)
2701 return ret;
2702
2703 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2704
2705 ring->gpu_caches_dirty = false;
2706 return 0;
2707}
Chris Wilsone3efda42014-04-09 09:19:41 +01002708
2709void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002710intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002711{
2712 int ret;
2713
2714 if (!intel_ring_initialized(ring))
2715 return;
2716
2717 ret = intel_ring_idle(ring);
2718 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2719 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2720 ring->name, ret);
2721
2722 stop_ring(ring);
2723}