blob: e0b76fff8df2a6a59d886172273c05366eb23ee8 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100320static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300321{
322 int ret;
323
324 if (!ring->fbc_dirty)
325 return 0;
326
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200327 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300328 if (ret)
329 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300330 /* WaFbcNukeOn3DBlt:ivb/hsw */
331 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
332 intel_ring_emit(ring, MSG_FBC_REND_STATE);
333 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200334 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
335 intel_ring_emit(ring, MSG_FBC_REND_STATE);
336 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300337 intel_ring_advance(ring);
338
339 ring->fbc_dirty = false;
340 return 0;
341}
342
Paulo Zanonif3987632012-08-17 18:35:43 -0300343static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100344gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 u32 invalidate_domains, u32 flush_domains)
346{
347 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100348 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300349 int ret;
350
Paulo Zanonif3987632012-08-17 18:35:43 -0300351 /*
352 * Ensure that any following seqno writes only happen when the render
353 * cache is indeed flushed.
354 *
355 * Workaround: 4th PIPE_CONTROL command (except the ones with only
356 * read-cache invalidate bits set) must have the CS_STALL bit set. We
357 * don't try to be clever and just set it unconditionally.
358 */
359 flags |= PIPE_CONTROL_CS_STALL;
360
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300361 /* Just flush everything. Experiments have shown that reducing the
362 * number of bits based on the write domains has little performance
363 * impact.
364 */
365 if (flush_domains) {
366 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
367 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300368 }
369 if (invalidate_domains) {
370 flags |= PIPE_CONTROL_TLB_INVALIDATE;
371 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
372 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
373 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
374 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
375 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
376 /*
377 * TLB invalidate requires a post-sync write.
378 */
379 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200380 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300381
382 /* Workaround: we must issue a pipe_control with CS-stall bit
383 * set before a pipe_control command that has the state cache
384 * invalidate bit set. */
385 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300386 }
387
388 ret = intel_ring_begin(ring, 4);
389 if (ret)
390 return ret;
391
392 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
393 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200394 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300395 intel_ring_emit(ring, 0);
396 intel_ring_advance(ring);
397
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200398 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300399 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
400
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300401 return 0;
402}
403
Ben Widawskya5f3d682013-11-02 21:07:27 -0700404static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300405gen8_emit_pipe_control(struct intel_engine_cs *ring,
406 u32 flags, u32 scratch_addr)
407{
408 int ret;
409
410 ret = intel_ring_begin(ring, 6);
411 if (ret)
412 return ret;
413
414 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
415 intel_ring_emit(ring, flags);
416 intel_ring_emit(ring, scratch_addr);
417 intel_ring_emit(ring, 0);
418 intel_ring_emit(ring, 0);
419 intel_ring_emit(ring, 0);
420 intel_ring_advance(ring);
421
422 return 0;
423}
424
425static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100426gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700427 u32 invalidate_domains, u32 flush_domains)
428{
429 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100430 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800431 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700432
433 flags |= PIPE_CONTROL_CS_STALL;
434
435 if (flush_domains) {
436 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
437 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
438 }
439 if (invalidate_domains) {
440 flags |= PIPE_CONTROL_TLB_INVALIDATE;
441 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
442 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
443 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
444 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
445 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
446 flags |= PIPE_CONTROL_QW_WRITE;
447 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800448
449 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
450 ret = gen8_emit_pipe_control(ring,
451 PIPE_CONTROL_CS_STALL |
452 PIPE_CONTROL_STALL_AT_SCOREBOARD,
453 0);
454 if (ret)
455 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700456 }
457
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700458 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
459 if (ret)
460 return ret;
461
462 if (!invalidate_domains && flush_domains)
463 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
464
465 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700466}
467
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100468static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100469 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800470{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300471 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100472 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800473}
474
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100475u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800476{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300477 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000478 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800479
Chris Wilson50877442014-03-21 12:41:53 +0000480 if (INTEL_INFO(ring->dev)->gen >= 8)
481 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
482 RING_ACTHD_UDW(ring->mmio_base));
483 else if (INTEL_INFO(ring->dev)->gen >= 4)
484 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
485 else
486 acthd = I915_READ(ACTHD);
487
488 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800489}
490
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100491static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200492{
493 struct drm_i915_private *dev_priv = ring->dev->dev_private;
494 u32 addr;
495
496 addr = dev_priv->status_page_dmah->busaddr;
497 if (INTEL_INFO(ring->dev)->gen >= 4)
498 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
499 I915_WRITE(HWS_PGA, addr);
500}
501
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100502static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100503{
504 struct drm_i915_private *dev_priv = to_i915(ring->dev);
505
506 if (!IS_GEN2(ring->dev)) {
507 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200508 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
509 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100510 /* Sometimes we observe that the idle flag is not
511 * set even though the ring is empty. So double
512 * check before giving up.
513 */
514 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
515 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100516 }
517 }
518
519 I915_WRITE_CTL(ring, 0);
520 I915_WRITE_HEAD(ring, 0);
521 ring->write_tail(ring, 0);
522
523 if (!IS_GEN2(ring->dev)) {
524 (void)I915_READ_CTL(ring);
525 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
526 }
527
528 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
529}
530
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100531static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800532{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200533 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300534 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100535 struct intel_ringbuffer *ringbuf = ring->buffer;
536 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200537 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800538
Deepak Sc8d9a592013-11-23 14:55:42 +0530539 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200540
Chris Wilson9991ae72014-04-02 16:36:07 +0100541 if (!stop_ring(ring)) {
542 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000543 DRM_DEBUG_KMS("%s head not reset to zero "
544 "ctl %08x head %08x tail %08x start %08x\n",
545 ring->name,
546 I915_READ_CTL(ring),
547 I915_READ_HEAD(ring),
548 I915_READ_TAIL(ring),
549 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800550
Chris Wilson9991ae72014-04-02 16:36:07 +0100551 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000552 DRM_ERROR("failed to set %s head to zero "
553 "ctl %08x head %08x tail %08x start %08x\n",
554 ring->name,
555 I915_READ_CTL(ring),
556 I915_READ_HEAD(ring),
557 I915_READ_TAIL(ring),
558 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100559 ret = -EIO;
560 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000561 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700562 }
563
Chris Wilson9991ae72014-04-02 16:36:07 +0100564 if (I915_NEED_GFX_HWS(dev))
565 intel_ring_setup_status_page(ring);
566 else
567 ring_setup_phys_status_page(ring);
568
Jiri Kosinaece4a172014-08-07 16:29:53 +0200569 /* Enforce ordering by reading HEAD register back */
570 I915_READ_HEAD(ring);
571
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200572 /* Initialize the ring. This must happen _after_ we've cleared the ring
573 * registers with the above sequence (the readback of the HEAD registers
574 * also enforces ordering), otherwise the hw might lose the new ring
575 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700576 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100577
578 /* WaClearRingBufHeadRegAtInit:ctg,elk */
579 if (I915_READ_HEAD(ring))
580 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
581 ring->name, I915_READ_HEAD(ring));
582 I915_WRITE_HEAD(ring, 0);
583 (void)I915_READ_HEAD(ring);
584
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200585 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100586 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000587 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800588
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800589 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400590 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700591 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400592 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000593 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100594 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
595 ring->name,
596 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
597 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
598 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200599 ret = -EIO;
600 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800601 }
602
Dave Gordonebd0fd42014-11-27 11:22:49 +0000603 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100604 ringbuf->head = I915_READ_HEAD(ring);
605 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000606 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000607
Chris Wilson50f018d2013-06-10 11:20:19 +0100608 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
609
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200610out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530611 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200612
613 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700614}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800615
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100616void
617intel_fini_pipe_control(struct intel_engine_cs *ring)
618{
619 struct drm_device *dev = ring->dev;
620
621 if (ring->scratch.obj == NULL)
622 return;
623
624 if (INTEL_INFO(dev)->gen >= 5) {
625 kunmap(sg_page(ring->scratch.obj->pages->sgl));
626 i915_gem_object_ggtt_unpin(ring->scratch.obj);
627 }
628
629 drm_gem_object_unreference(&ring->scratch.obj->base);
630 ring->scratch.obj = NULL;
631}
632
633int
634intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000635{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000636 int ret;
637
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100638 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000639 return 0;
640
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100641 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
642 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000643 DRM_ERROR("Failed to allocate seqno page\n");
644 ret = -ENOMEM;
645 goto err;
646 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100647
Daniel Vettera9cc7262014-02-14 14:01:13 +0100648 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
649 if (ret)
650 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000651
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100652 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000653 if (ret)
654 goto err_unref;
655
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100656 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
657 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
658 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800659 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000660 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800661 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000662
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200663 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100664 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000665 return 0;
666
667err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800668 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000669err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100670 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000672 return ret;
673}
674
Michel Thierry771b9a52014-11-11 16:47:33 +0000675static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
676 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100677{
Mika Kuoppala72253422014-10-07 17:21:26 +0300678 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100679 struct drm_device *dev = ring->dev;
680 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300681 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100682
Mika Kuoppala72253422014-10-07 17:21:26 +0300683 if (WARN_ON(w->count == 0))
684 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100685
Mika Kuoppala72253422014-10-07 17:21:26 +0300686 ring->gpu_caches_dirty = true;
687 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100688 if (ret)
689 return ret;
690
Arun Siluvery22a916a2014-10-22 18:59:52 +0100691 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300692 if (ret)
693 return ret;
694
Arun Siluvery22a916a2014-10-22 18:59:52 +0100695 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300696 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300697 intel_ring_emit(ring, w->reg[i].addr);
698 intel_ring_emit(ring, w->reg[i].value);
699 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100700 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300701
702 intel_ring_advance(ring);
703
704 ring->gpu_caches_dirty = true;
705 ret = intel_ring_flush_all_caches(ring);
706 if (ret)
707 return ret;
708
709 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
710
711 return 0;
712}
713
714static int wa_add(struct drm_i915_private *dev_priv,
715 const u32 addr, const u32 val, const u32 mask)
716{
717 const u32 idx = dev_priv->workarounds.count;
718
719 if (WARN_ON(idx >= I915_MAX_WA_REGS))
720 return -ENOSPC;
721
722 dev_priv->workarounds.reg[idx].addr = addr;
723 dev_priv->workarounds.reg[idx].value = val;
724 dev_priv->workarounds.reg[idx].mask = mask;
725
726 dev_priv->workarounds.count++;
727
728 return 0;
729}
730
731#define WA_REG(addr, val, mask) { \
732 const int r = wa_add(dev_priv, (addr), (val), (mask)); \
733 if (r) \
734 return r; \
735 }
736
737#define WA_SET_BIT_MASKED(addr, mask) \
738 WA_REG(addr, _MASKED_BIT_ENABLE(mask), (mask) & 0xffff)
739
740#define WA_CLR_BIT_MASKED(addr, mask) \
741 WA_REG(addr, _MASKED_BIT_DISABLE(mask), (mask) & 0xffff)
742
743#define WA_SET_BIT(addr, mask) WA_REG(addr, I915_READ(addr) | (mask), mask)
744#define WA_CLR_BIT(addr, mask) WA_REG(addr, I915_READ(addr) & ~(mask), mask)
745
746#define WA_WRITE(addr, val) WA_REG(addr, val, 0xffffffff)
747
748static int bdw_init_workarounds(struct intel_engine_cs *ring)
749{
750 struct drm_device *dev = ring->dev;
751 struct drm_i915_private *dev_priv = dev->dev_private;
752
Arun Siluvery86d7f232014-08-26 14:44:50 +0100753 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700754 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300755 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
756 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
757 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100758
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700759 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300760 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
761 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100762
Mika Kuoppala72253422014-10-07 17:21:26 +0300763 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
764 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100765
766 /* Use Force Non-Coherent whenever executing a 3D context. This is a
767 * workaround for for a possible hang in the unlikely event a TLB
768 * invalidation occurs during a PSD flush.
769 */
Rodrigo Vivida096542014-09-19 20:16:27 -0400770 /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300771 WA_SET_BIT_MASKED(HDC_CHICKEN0,
772 HDC_FORCE_NON_COHERENT |
773 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100774
775 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300776 WA_SET_BIT_MASKED(CACHE_MODE_1,
777 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100778
779 /*
780 * BSpec recommends 8x4 when MSAA is used,
781 * however in practice 16x4 seems fastest.
782 *
783 * Note that PS/WM thread counts depend on the WIZ hashing
784 * disable bit, which we don't touch here, but it's good
785 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
786 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300787 WA_SET_BIT_MASKED(GEN7_GT_MODE,
788 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100789
Arun Siluvery86d7f232014-08-26 14:44:50 +0100790 return 0;
791}
792
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300793static int chv_init_workarounds(struct intel_engine_cs *ring)
794{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300795 struct drm_device *dev = ring->dev;
796 struct drm_i915_private *dev_priv = dev->dev_private;
797
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300798 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300799 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300800 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000801 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
802 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300803
Arun Siluvery952890092014-10-28 18:33:14 +0000804 /* Use Force Non-Coherent whenever executing a 3D context. This is a
805 * workaround for a possible hang in the unlikely event a TLB
806 * invalidation occurs during a PSD flush.
807 */
808 /* WaForceEnableNonCoherent:chv */
809 /* WaHdcDisableFetchWhenMasked:chv */
810 WA_SET_BIT_MASKED(HDC_CHICKEN0,
811 HDC_FORCE_NON_COHERENT |
812 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
813
Mika Kuoppala72253422014-10-07 17:21:26 +0300814 return 0;
815}
816
Michel Thierry771b9a52014-11-11 16:47:33 +0000817int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +0300818{
819 struct drm_device *dev = ring->dev;
820 struct drm_i915_private *dev_priv = dev->dev_private;
821
822 WARN_ON(ring->id != RCS);
823
824 dev_priv->workarounds.count = 0;
825
826 if (IS_BROADWELL(dev))
827 return bdw_init_workarounds(ring);
828
829 if (IS_CHERRYVIEW(dev))
830 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300831
832 return 0;
833}
834
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100835static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800836{
Chris Wilson78501ea2010-10-27 12:18:21 +0100837 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000838 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100839 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200840 if (ret)
841 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800842
Akash Goel61a563a2014-03-25 18:01:50 +0530843 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
844 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200845 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000846
847 /* We need to disable the AsyncFlip performance optimisations in order
848 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
849 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100850 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300851 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000852 */
Imre Deakfbdcb062013-02-13 15:27:34 +0000853 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000854 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
855
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000856 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530857 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000858 if (INTEL_INFO(dev)->gen == 6)
859 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000860 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000861
Akash Goel01fa0302014-03-24 23:00:04 +0530862 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000863 if (IS_GEN7(dev))
864 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530865 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000866 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100867
Jesse Barnes8d315282011-10-16 10:23:31 +0200868 if (INTEL_INFO(dev)->gen >= 5) {
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100869 ret = intel_init_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000870 if (ret)
871 return ret;
872 }
873
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200874 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700875 /* From the Sandybridge PRM, volume 1 part 3, page 24:
876 * "If this bit is set, STCunit will have LRA as replacement
877 * policy. [...] This bit must be reset. LRA replacement
878 * policy is not supported."
879 */
880 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200881 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800882 }
883
Daniel Vetter6b26c862012-04-24 14:04:12 +0200884 if (INTEL_INFO(dev)->gen >= 6)
885 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000886
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700887 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700888 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700889
Mika Kuoppala72253422014-10-07 17:21:26 +0300890 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800891}
892
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100893static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000894{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100895 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700896 struct drm_i915_private *dev_priv = dev->dev_private;
897
898 if (dev_priv->semaphore_obj) {
899 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
900 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
901 dev_priv->semaphore_obj = NULL;
902 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100903
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100904 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000905}
906
Ben Widawsky3e789982014-06-30 09:53:37 -0700907static int gen8_rcs_signal(struct intel_engine_cs *signaller,
908 unsigned int num_dwords)
909{
910#define MBOX_UPDATE_DWORDS 8
911 struct drm_device *dev = signaller->dev;
912 struct drm_i915_private *dev_priv = dev->dev_private;
913 struct intel_engine_cs *waiter;
914 int i, ret, num_rings;
915
916 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
917 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
918#undef MBOX_UPDATE_DWORDS
919
920 ret = intel_ring_begin(signaller, num_dwords);
921 if (ret)
922 return ret;
923
924 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +0000925 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -0700926 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
927 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
928 continue;
929
John Harrison6259cea2014-11-24 18:49:29 +0000930 seqno = i915_gem_request_get_seqno(
931 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -0700932 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
933 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
934 PIPE_CONTROL_QW_WRITE |
935 PIPE_CONTROL_FLUSH_ENABLE);
936 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
937 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +0000938 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -0700939 intel_ring_emit(signaller, 0);
940 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
941 MI_SEMAPHORE_TARGET(waiter->id));
942 intel_ring_emit(signaller, 0);
943 }
944
945 return 0;
946}
947
948static int gen8_xcs_signal(struct intel_engine_cs *signaller,
949 unsigned int num_dwords)
950{
951#define MBOX_UPDATE_DWORDS 6
952 struct drm_device *dev = signaller->dev;
953 struct drm_i915_private *dev_priv = dev->dev_private;
954 struct intel_engine_cs *waiter;
955 int i, ret, num_rings;
956
957 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
958 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
959#undef MBOX_UPDATE_DWORDS
960
961 ret = intel_ring_begin(signaller, num_dwords);
962 if (ret)
963 return ret;
964
965 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +0000966 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -0700967 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
968 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
969 continue;
970
John Harrison6259cea2014-11-24 18:49:29 +0000971 seqno = i915_gem_request_get_seqno(
972 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -0700973 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
974 MI_FLUSH_DW_OP_STOREDW);
975 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
976 MI_FLUSH_DW_USE_GTT);
977 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +0000978 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -0700979 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
980 MI_SEMAPHORE_TARGET(waiter->id));
981 intel_ring_emit(signaller, 0);
982 }
983
984 return 0;
985}
986
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100987static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700988 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000989{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700990 struct drm_device *dev = signaller->dev;
991 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100992 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700993 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700994
Ben Widawskya1444b72014-06-30 09:53:35 -0700995#define MBOX_UPDATE_DWORDS 3
996 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
997 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
998#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700999
1000 ret = intel_ring_begin(signaller, num_dwords);
1001 if (ret)
1002 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -07001003
Ben Widawsky78325f22014-04-29 14:52:29 -07001004 for_each_ring(useless, dev_priv, i) {
1005 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
1006 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001007 u32 seqno = i915_gem_request_get_seqno(
1008 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001009 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1010 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001011 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001012 }
1013 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001014
Ben Widawskya1444b72014-06-30 09:53:35 -07001015 /* If num_dwords was rounded, make sure the tail pointer is correct */
1016 if (num_rings % 2 == 0)
1017 intel_ring_emit(signaller, MI_NOOP);
1018
Ben Widawsky024a43e2014-04-29 14:52:30 -07001019 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001020}
1021
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001022/**
1023 * gen6_add_request - Update the semaphore mailbox registers
1024 *
1025 * @ring - ring that is adding a request
1026 * @seqno - return seqno stuck into the ring
1027 *
1028 * Update the mailbox registers in the *other* rings with the current seqno.
1029 * This acts like a signal in the canonical semaphore.
1030 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001031static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001032gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001033{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001034 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001035
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001036 if (ring->semaphore.signal)
1037 ret = ring->semaphore.signal(ring, 4);
1038 else
1039 ret = intel_ring_begin(ring, 4);
1040
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001041 if (ret)
1042 return ret;
1043
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001044 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1045 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001046 intel_ring_emit(ring,
1047 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001048 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001049 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001050
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001051 return 0;
1052}
1053
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001054static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1055 u32 seqno)
1056{
1057 struct drm_i915_private *dev_priv = dev->dev_private;
1058 return dev_priv->last_seqno < seqno;
1059}
1060
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001061/**
1062 * intel_ring_sync - sync the waiter to the signaller on seqno
1063 *
1064 * @waiter - ring that is waiting
1065 * @signaller - ring which has, or will signal
1066 * @seqno - seqno which the waiter will block on
1067 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001068
1069static int
1070gen8_ring_sync(struct intel_engine_cs *waiter,
1071 struct intel_engine_cs *signaller,
1072 u32 seqno)
1073{
1074 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1075 int ret;
1076
1077 ret = intel_ring_begin(waiter, 4);
1078 if (ret)
1079 return ret;
1080
1081 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1082 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001083 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001084 MI_SEMAPHORE_SAD_GTE_SDD);
1085 intel_ring_emit(waiter, seqno);
1086 intel_ring_emit(waiter,
1087 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1088 intel_ring_emit(waiter,
1089 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1090 intel_ring_advance(waiter);
1091 return 0;
1092}
1093
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001094static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001095gen6_ring_sync(struct intel_engine_cs *waiter,
1096 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001097 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001098{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001099 u32 dw1 = MI_SEMAPHORE_MBOX |
1100 MI_SEMAPHORE_COMPARE |
1101 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001102 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1103 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001104
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001105 /* Throughout all of the GEM code, seqno passed implies our current
1106 * seqno is >= the last seqno executed. However for hardware the
1107 * comparison is strictly greater than.
1108 */
1109 seqno -= 1;
1110
Ben Widawskyebc348b2014-04-29 14:52:28 -07001111 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001112
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001113 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001114 if (ret)
1115 return ret;
1116
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001117 /* If seqno wrap happened, omit the wait with no-ops */
1118 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001119 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001120 intel_ring_emit(waiter, seqno);
1121 intel_ring_emit(waiter, 0);
1122 intel_ring_emit(waiter, MI_NOOP);
1123 } else {
1124 intel_ring_emit(waiter, MI_NOOP);
1125 intel_ring_emit(waiter, MI_NOOP);
1126 intel_ring_emit(waiter, MI_NOOP);
1127 intel_ring_emit(waiter, MI_NOOP);
1128 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001129 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001130
1131 return 0;
1132}
1133
Chris Wilsonc6df5412010-12-15 09:56:50 +00001134#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1135do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001136 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1137 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001138 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1139 intel_ring_emit(ring__, 0); \
1140 intel_ring_emit(ring__, 0); \
1141} while (0)
1142
1143static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001144pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001145{
Chris Wilson18393f62014-04-09 09:19:40 +01001146 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001147 int ret;
1148
1149 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1150 * incoherent with writes to memory, i.e. completely fubar,
1151 * so we need to use PIPE_NOTIFY instead.
1152 *
1153 * However, we also need to workaround the qword write
1154 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1155 * memory before requesting an interrupt.
1156 */
1157 ret = intel_ring_begin(ring, 32);
1158 if (ret)
1159 return ret;
1160
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001161 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001162 PIPE_CONTROL_WRITE_FLUSH |
1163 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001164 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001165 intel_ring_emit(ring,
1166 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001167 intel_ring_emit(ring, 0);
1168 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001169 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001170 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001171 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001172 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001173 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001174 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001175 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001176 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001177 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001178 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001179
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001180 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001181 PIPE_CONTROL_WRITE_FLUSH |
1182 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001183 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001184 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001185 intel_ring_emit(ring,
1186 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001187 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001188 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001189
Chris Wilsonc6df5412010-12-15 09:56:50 +00001190 return 0;
1191}
1192
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001193static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001194gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001195{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001196 /* Workaround to force correct ordering between irq and seqno writes on
1197 * ivb (and maybe also on snb) by reading from a CS register (like
1198 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001199 if (!lazy_coherency) {
1200 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1201 POSTING_READ(RING_ACTHD(ring->mmio_base));
1202 }
1203
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001204 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1205}
1206
1207static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001208ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001209{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001210 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1211}
1212
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001213static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001214ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001215{
1216 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1217}
1218
Chris Wilsonc6df5412010-12-15 09:56:50 +00001219static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001220pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001221{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001222 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001223}
1224
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001225static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001226pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001227{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001228 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001229}
1230
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001231static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001232gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001233{
1234 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001235 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001236 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001237
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001238 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001239 return false;
1240
Chris Wilson7338aef2012-04-24 21:48:47 +01001241 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001242 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001243 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001244 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001245
1246 return true;
1247}
1248
1249static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001250gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001251{
1252 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001253 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001254 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001255
Chris Wilson7338aef2012-04-24 21:48:47 +01001256 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001257 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001258 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001259 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001260}
1261
1262static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001263i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001264{
Chris Wilson78501ea2010-10-27 12:18:21 +01001265 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001266 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001267 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001268
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001269 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001270 return false;
1271
Chris Wilson7338aef2012-04-24 21:48:47 +01001272 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001273 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001274 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1275 I915_WRITE(IMR, dev_priv->irq_mask);
1276 POSTING_READ(IMR);
1277 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001278 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001279
1280 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001281}
1282
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001283static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001284i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001285{
Chris Wilson78501ea2010-10-27 12:18:21 +01001286 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001287 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001288 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001289
Chris Wilson7338aef2012-04-24 21:48:47 +01001290 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001291 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001292 dev_priv->irq_mask |= ring->irq_enable_mask;
1293 I915_WRITE(IMR, dev_priv->irq_mask);
1294 POSTING_READ(IMR);
1295 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001296 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001297}
1298
Chris Wilsonc2798b12012-04-22 21:13:57 +01001299static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001300i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001301{
1302 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001303 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001304 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001305
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001306 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001307 return false;
1308
Chris Wilson7338aef2012-04-24 21:48:47 +01001309 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001310 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001311 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1312 I915_WRITE16(IMR, dev_priv->irq_mask);
1313 POSTING_READ16(IMR);
1314 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001315 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001316
1317 return true;
1318}
1319
1320static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001321i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001322{
1323 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001324 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001325 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001326
Chris Wilson7338aef2012-04-24 21:48:47 +01001327 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001328 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001329 dev_priv->irq_mask |= ring->irq_enable_mask;
1330 I915_WRITE16(IMR, dev_priv->irq_mask);
1331 POSTING_READ16(IMR);
1332 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001333 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001334}
1335
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001336void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001337{
Eric Anholt45930102011-05-06 17:12:35 -07001338 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001339 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001340 u32 mmio = 0;
1341
1342 /* The ring status page addresses are no longer next to the rest of
1343 * the ring registers as of gen7.
1344 */
1345 if (IS_GEN7(dev)) {
1346 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001347 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001348 mmio = RENDER_HWS_PGA_GEN7;
1349 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001350 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001351 mmio = BLT_HWS_PGA_GEN7;
1352 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001353 /*
1354 * VCS2 actually doesn't exist on Gen7. Only shut up
1355 * gcc switch check warning
1356 */
1357 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001358 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001359 mmio = BSD_HWS_PGA_GEN7;
1360 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001361 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001362 mmio = VEBOX_HWS_PGA_GEN7;
1363 break;
Eric Anholt45930102011-05-06 17:12:35 -07001364 }
1365 } else if (IS_GEN6(ring->dev)) {
1366 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1367 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001368 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001369 mmio = RING_HWS_PGA(ring->mmio_base);
1370 }
1371
Chris Wilson78501ea2010-10-27 12:18:21 +01001372 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1373 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001374
Damien Lespiaudc616b82014-03-13 01:40:28 +00001375 /*
1376 * Flush the TLB for this page
1377 *
1378 * FIXME: These two bits have disappeared on gen8, so a question
1379 * arises: do we still need this and if so how should we go about
1380 * invalidating the TLB?
1381 */
1382 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001383 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301384
1385 /* ring should be idle before issuing a sync flush*/
1386 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1387
Chris Wilson884020b2013-08-06 19:01:14 +01001388 I915_WRITE(reg,
1389 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1390 INSTPM_SYNC_FLUSH));
1391 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1392 1000))
1393 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1394 ring->name);
1395 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001396}
1397
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001398static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001399bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001400 u32 invalidate_domains,
1401 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001402{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001403 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001404
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001405 ret = intel_ring_begin(ring, 2);
1406 if (ret)
1407 return ret;
1408
1409 intel_ring_emit(ring, MI_FLUSH);
1410 intel_ring_emit(ring, MI_NOOP);
1411 intel_ring_advance(ring);
1412 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001413}
1414
Chris Wilson3cce4692010-10-27 16:11:02 +01001415static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001416i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001417{
Chris Wilson3cce4692010-10-27 16:11:02 +01001418 int ret;
1419
1420 ret = intel_ring_begin(ring, 4);
1421 if (ret)
1422 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001423
Chris Wilson3cce4692010-10-27 16:11:02 +01001424 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1425 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001426 intel_ring_emit(ring,
1427 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001428 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001429 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001430
Chris Wilson3cce4692010-10-27 16:11:02 +01001431 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001432}
1433
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001434static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001435gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001436{
1437 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001438 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001439 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001440
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001441 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1442 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001443
Chris Wilson7338aef2012-04-24 21:48:47 +01001444 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001445 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001446 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001447 I915_WRITE_IMR(ring,
1448 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001449 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001450 else
1451 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001452 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001453 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001454 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001455
1456 return true;
1457}
1458
1459static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001460gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001461{
1462 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001463 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001464 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001465
Chris Wilson7338aef2012-04-24 21:48:47 +01001466 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001467 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001468 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001469 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001470 else
1471 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001472 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001473 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001474 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001475}
1476
Ben Widawskya19d2932013-05-28 19:22:30 -07001477static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001478hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001479{
1480 struct drm_device *dev = ring->dev;
1481 struct drm_i915_private *dev_priv = dev->dev_private;
1482 unsigned long flags;
1483
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001484 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001485 return false;
1486
Daniel Vetter59cdb632013-07-04 23:35:28 +02001487 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001488 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001489 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001490 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001491 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001492 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001493
1494 return true;
1495}
1496
1497static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001498hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001499{
1500 struct drm_device *dev = ring->dev;
1501 struct drm_i915_private *dev_priv = dev->dev_private;
1502 unsigned long flags;
1503
Daniel Vetter59cdb632013-07-04 23:35:28 +02001504 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001505 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001506 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001507 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001508 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001509 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001510}
1511
Ben Widawskyabd58f02013-11-02 21:07:09 -07001512static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001513gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001514{
1515 struct drm_device *dev = ring->dev;
1516 struct drm_i915_private *dev_priv = dev->dev_private;
1517 unsigned long flags;
1518
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001519 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001520 return false;
1521
1522 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1523 if (ring->irq_refcount++ == 0) {
1524 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1525 I915_WRITE_IMR(ring,
1526 ~(ring->irq_enable_mask |
1527 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1528 } else {
1529 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1530 }
1531 POSTING_READ(RING_IMR(ring->mmio_base));
1532 }
1533 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1534
1535 return true;
1536}
1537
1538static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001539gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001540{
1541 struct drm_device *dev = ring->dev;
1542 struct drm_i915_private *dev_priv = dev->dev_private;
1543 unsigned long flags;
1544
1545 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1546 if (--ring->irq_refcount == 0) {
1547 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1548 I915_WRITE_IMR(ring,
1549 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1550 } else {
1551 I915_WRITE_IMR(ring, ~0);
1552 }
1553 POSTING_READ(RING_IMR(ring->mmio_base));
1554 }
1555 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1556}
1557
Zou Nan haid1b851f2010-05-21 09:08:57 +08001558static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001559i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001560 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001561 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001562{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001563 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001564
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001565 ret = intel_ring_begin(ring, 2);
1566 if (ret)
1567 return ret;
1568
Chris Wilson78501ea2010-10-27 12:18:21 +01001569 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001570 MI_BATCH_BUFFER_START |
1571 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001572 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001573 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001574 intel_ring_advance(ring);
1575
Zou Nan haid1b851f2010-05-21 09:08:57 +08001576 return 0;
1577}
1578
Daniel Vetterb45305f2012-12-17 16:21:27 +01001579/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1580#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001581#define I830_TLB_ENTRIES (2)
1582#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001583static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001584i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001585 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001586 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001587{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001588 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001589 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001590
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001591 ret = intel_ring_begin(ring, 6);
1592 if (ret)
1593 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001594
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001595 /* Evict the invalid PTE TLBs */
1596 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1597 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1598 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1599 intel_ring_emit(ring, cs_offset);
1600 intel_ring_emit(ring, 0xdeadbeef);
1601 intel_ring_emit(ring, MI_NOOP);
1602 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001603
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001604 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001605 if (len > I830_BATCH_LIMIT)
1606 return -ENOSPC;
1607
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001608 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001609 if (ret)
1610 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001611
1612 /* Blit the batch (which has now all relocs applied) to the
1613 * stable batch scratch bo area (so that the CS never
1614 * stumbles over its tlb invalidation bug) ...
1615 */
1616 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1617 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001618 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001619 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001620 intel_ring_emit(ring, 4096);
1621 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001622
Daniel Vetterb45305f2012-12-17 16:21:27 +01001623 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001624 intel_ring_emit(ring, MI_NOOP);
1625 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001626
1627 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001628 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001629 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001630
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001631 ret = intel_ring_begin(ring, 4);
1632 if (ret)
1633 return ret;
1634
1635 intel_ring_emit(ring, MI_BATCH_BUFFER);
1636 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1637 intel_ring_emit(ring, offset + len - 8);
1638 intel_ring_emit(ring, MI_NOOP);
1639 intel_ring_advance(ring);
1640
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001641 return 0;
1642}
1643
1644static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001645i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001646 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001647 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001648{
1649 int ret;
1650
1651 ret = intel_ring_begin(ring, 2);
1652 if (ret)
1653 return ret;
1654
Chris Wilson65f56872012-04-17 16:38:12 +01001655 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001656 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001657 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001658
Eric Anholt62fdfea2010-05-21 13:26:39 -07001659 return 0;
1660}
1661
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001662static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001663{
Chris Wilson05394f32010-11-08 19:18:58 +00001664 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001665
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001666 obj = ring->status_page.obj;
1667 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001668 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001669
Chris Wilson9da3da62012-06-01 15:20:22 +01001670 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001671 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001672 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001673 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001674}
1675
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001676static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001677{
Chris Wilson05394f32010-11-08 19:18:58 +00001678 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001679
Chris Wilsone3efda42014-04-09 09:19:41 +01001680 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001681 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001682 int ret;
1683
1684 obj = i915_gem_alloc_object(ring->dev, 4096);
1685 if (obj == NULL) {
1686 DRM_ERROR("Failed to allocate status page\n");
1687 return -ENOMEM;
1688 }
1689
1690 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1691 if (ret)
1692 goto err_unref;
1693
Chris Wilson1f767e02014-07-03 17:33:03 -04001694 flags = 0;
1695 if (!HAS_LLC(ring->dev))
1696 /* On g33, we cannot place HWS above 256MiB, so
1697 * restrict its pinning to the low mappable arena.
1698 * Though this restriction is not documented for
1699 * gen4, gen5, or byt, they also behave similarly
1700 * and hang if the HWS is placed at the top of the
1701 * GTT. To generalise, it appears that all !llc
1702 * platforms have issues with us placing the HWS
1703 * above the mappable region (even though we never
1704 * actualy map it).
1705 */
1706 flags |= PIN_MAPPABLE;
1707 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001708 if (ret) {
1709err_unref:
1710 drm_gem_object_unreference(&obj->base);
1711 return ret;
1712 }
1713
1714 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001715 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001716
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001717 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001718 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001719 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001720
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001721 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1722 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001723
1724 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001725}
1726
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001727static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001728{
1729 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001730
1731 if (!dev_priv->status_page_dmah) {
1732 dev_priv->status_page_dmah =
1733 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1734 if (!dev_priv->status_page_dmah)
1735 return -ENOMEM;
1736 }
1737
Chris Wilson6b8294a2012-11-16 11:43:20 +00001738 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1739 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1740
1741 return 0;
1742}
1743
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001744void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1745{
1746 iounmap(ringbuf->virtual_start);
1747 ringbuf->virtual_start = NULL;
1748 i915_gem_object_ggtt_unpin(ringbuf->obj);
1749}
1750
1751int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1752 struct intel_ringbuffer *ringbuf)
1753{
1754 struct drm_i915_private *dev_priv = to_i915(dev);
1755 struct drm_i915_gem_object *obj = ringbuf->obj;
1756 int ret;
1757
1758 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1759 if (ret)
1760 return ret;
1761
1762 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1763 if (ret) {
1764 i915_gem_object_ggtt_unpin(obj);
1765 return ret;
1766 }
1767
1768 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1769 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1770 if (ringbuf->virtual_start == NULL) {
1771 i915_gem_object_ggtt_unpin(obj);
1772 return -EINVAL;
1773 }
1774
1775 return 0;
1776}
1777
Oscar Mateo84c23772014-07-24 17:04:15 +01001778void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001779{
Oscar Mateo2919d292014-07-03 16:28:02 +01001780 drm_gem_object_unreference(&ringbuf->obj->base);
1781 ringbuf->obj = NULL;
1782}
1783
Oscar Mateo84c23772014-07-24 17:04:15 +01001784int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1785 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001786{
Chris Wilsone3efda42014-04-09 09:19:41 +01001787 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001788
1789 obj = NULL;
1790 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001791 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001792 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001793 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001794 if (obj == NULL)
1795 return -ENOMEM;
1796
Akash Goel24f3a8c2014-06-17 10:59:42 +05301797 /* mark ring buffers as read-only from GPU side by default */
1798 obj->gt_ro = 1;
1799
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001800 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001801
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001802 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001803}
1804
Ben Widawskyc43b5632012-04-16 14:07:40 -07001805static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001806 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001807{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001808 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001809 int ret;
1810
Oscar Mateo8ee14972014-05-22 14:13:34 +01001811 if (ringbuf == NULL) {
1812 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1813 if (!ringbuf)
1814 return -ENOMEM;
1815 ring->buffer = ringbuf;
1816 }
1817
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001818 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001819 INIT_LIST_HEAD(&ring->active_list);
1820 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001821 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001822 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001823 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001824 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001825
Chris Wilsonb259f672011-03-29 13:19:09 +01001826 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001827
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001828 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001829 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001830 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001831 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001832 } else {
1833 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001834 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001835 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001836 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001837 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001838
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001839 if (ringbuf->obj == NULL) {
1840 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1841 if (ret) {
1842 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
1843 ring->name, ret);
1844 goto error;
1845 }
1846
1847 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
1848 if (ret) {
1849 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
1850 ring->name, ret);
1851 intel_destroy_ringbuffer_obj(ringbuf);
1852 goto error;
1853 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001854 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001855
Chris Wilson55249ba2010-12-22 14:04:47 +00001856 /* Workaround an erratum on the i830 which causes a hang if
1857 * the TAIL pointer points to within the last 2 cachelines
1858 * of the buffer.
1859 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001860 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001861 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001862 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001863
Brad Volkin44e895a2014-05-10 14:10:43 -07001864 ret = i915_cmd_parser_init_ring(ring);
1865 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001866 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001867
Oscar Mateo8ee14972014-05-22 14:13:34 +01001868 ret = ring->init(ring);
1869 if (ret)
1870 goto error;
1871
1872 return 0;
1873
1874error:
1875 kfree(ringbuf);
1876 ring->buffer = NULL;
1877 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001878}
1879
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001880void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001881{
John Harrison6402c332014-10-31 12:00:26 +00001882 struct drm_i915_private *dev_priv;
1883 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01001884
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001885 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001886 return;
1887
John Harrison6402c332014-10-31 12:00:26 +00001888 dev_priv = to_i915(ring->dev);
1889 ringbuf = ring->buffer;
1890
Chris Wilsone3efda42014-04-09 09:19:41 +01001891 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001892 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001893
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001894 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01001895 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00001896 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01001897
Zou Nan hai8d192152010-11-02 16:31:01 +08001898 if (ring->cleanup)
1899 ring->cleanup(ring);
1900
Chris Wilson78501ea2010-10-27 12:18:21 +01001901 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001902
1903 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001904
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001905 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001906 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001907}
1908
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001909static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001910{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001911 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001912 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001913 int ret;
1914
Dave Gordonebd0fd42014-11-27 11:22:49 +00001915 if (intel_ring_space(ringbuf) >= n)
1916 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001917
1918 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo82e104c2014-07-24 17:04:26 +01001919 if (__intel_ring_space(request->tail, ringbuf->tail,
1920 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001921 break;
1922 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001923 }
1924
Daniel Vettera4b3a572014-11-26 14:17:05 +01001925 if (&request->list == &ring->request_list)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001926 return -ENOSPC;
1927
Daniel Vettera4b3a572014-11-26 14:17:05 +01001928 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001929 if (ret)
1930 return ret;
1931
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001932 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001933
1934 return 0;
1935}
1936
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001937static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001938{
Chris Wilson78501ea2010-10-27 12:18:21 +01001939 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001940 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001941 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001942 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001943 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001944
Chris Wilsona71d8d92012-02-15 11:25:36 +00001945 ret = intel_ring_wait_request(ring, n);
1946 if (ret != -ENOSPC)
1947 return ret;
1948
Chris Wilson09246732013-08-10 22:16:32 +01001949 /* force the tail write in case we have been skipping them */
1950 __intel_ring_advance(ring);
1951
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001952 /* With GEM the hangcheck timer should kick us out of the loop,
1953 * leaving it early runs the risk of corrupting GEM state (due
1954 * to running on almost untested codepaths). But on resume
1955 * timers don't work yet, so prevent a complete hang in that
1956 * case by choosing an insanely large timeout. */
1957 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001958
Dave Gordonebd0fd42014-11-27 11:22:49 +00001959 ret = 0;
Chris Wilsondcfe0502014-05-05 09:07:32 +01001960 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001961 do {
Dave Gordonebd0fd42014-11-27 11:22:49 +00001962 if (intel_ring_space(ringbuf) >= n)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001963 break;
Dave Gordonebd0fd42014-11-27 11:22:49 +00001964 ringbuf->head = I915_READ_HEAD(ring);
1965 if (intel_ring_space(ringbuf) >= n)
1966 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001967
Chris Wilsone60a0b12010-10-13 10:09:14 +01001968 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001969
Chris Wilsondcfe0502014-05-05 09:07:32 +01001970 if (dev_priv->mm.interruptible && signal_pending(current)) {
1971 ret = -ERESTARTSYS;
1972 break;
1973 }
1974
Daniel Vetter33196de2012-11-14 17:14:05 +01001975 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1976 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001977 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001978 break;
1979
1980 if (time_after(jiffies, end)) {
1981 ret = -EBUSY;
1982 break;
1983 }
1984 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001985 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001986 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001987}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001988
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001989static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001990{
1991 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001992 struct intel_ringbuffer *ringbuf = ring->buffer;
1993 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001994
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001995 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001996 int ret = ring_wait_for_space(ring, rem);
1997 if (ret)
1998 return ret;
1999 }
2000
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002001 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00002002 rem /= 4;
2003 while (rem--)
2004 iowrite32(MI_NOOP, virt++);
2005
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002006 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002007 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00002008
2009 return 0;
2010}
2011
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002012int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002013{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002014 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002015 int ret;
2016
2017 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002018 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002019 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002020 if (ret)
2021 return ret;
2022 }
2023
2024 /* Wait upon the last request to be completed */
2025 if (list_empty(&ring->request_list))
2026 return 0;
2027
Daniel Vettera4b3a572014-11-26 14:17:05 +01002028 req = list_entry(ring->request_list.prev,
Chris Wilson3e960502012-11-27 16:22:54 +00002029 struct drm_i915_gem_request,
Daniel Vettera4b3a572014-11-26 14:17:05 +01002030 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002031
Daniel Vettera4b3a572014-11-26 14:17:05 +01002032 return i915_wait_request(req);
Chris Wilson3e960502012-11-27 16:22:54 +00002033}
2034
Chris Wilson9d7730912012-11-27 16:22:52 +00002035static int
John Harrison6259cea2014-11-24 18:49:29 +00002036intel_ring_alloc_request(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002037{
John Harrison9eba5d42014-11-24 18:49:23 +00002038 int ret;
2039 struct drm_i915_gem_request *request;
2040
John Harrison6259cea2014-11-24 18:49:29 +00002041 if (ring->outstanding_lazy_request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002042 return 0;
John Harrison9eba5d42014-11-24 18:49:23 +00002043
2044 request = kmalloc(sizeof(*request), GFP_KERNEL);
2045 if (request == NULL)
2046 return -ENOMEM;
2047
John Harrisonabfe2622014-11-24 18:49:24 +00002048 kref_init(&request->ref);
John Harrisonff79e852014-11-24 18:49:41 +00002049 request->ring = ring;
John Harrisonabfe2622014-11-24 18:49:24 +00002050
John Harrison6259cea2014-11-24 18:49:29 +00002051 ret = i915_gem_get_seqno(ring->dev, &request->seqno);
John Harrison9eba5d42014-11-24 18:49:23 +00002052 if (ret) {
2053 kfree(request);
2054 return ret;
2055 }
2056
John Harrison6259cea2014-11-24 18:49:29 +00002057 ring->outstanding_lazy_request = request;
John Harrison9eba5d42014-11-24 18:49:23 +00002058 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002059}
2060
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002061static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002062 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002063{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002064 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002065 int ret;
2066
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002067 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002068 ret = intel_wrap_ring_buffer(ring);
2069 if (unlikely(ret))
2070 return ret;
2071 }
2072
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002073 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002074 ret = ring_wait_for_space(ring, bytes);
2075 if (unlikely(ret))
2076 return ret;
2077 }
2078
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002079 return 0;
2080}
2081
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002082int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002083 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002084{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002085 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002086 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002087
Daniel Vetter33196de2012-11-14 17:14:05 +01002088 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2089 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002090 if (ret)
2091 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002092
Chris Wilson304d6952014-01-02 14:32:35 +00002093 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2094 if (ret)
2095 return ret;
2096
Chris Wilson9d7730912012-11-27 16:22:52 +00002097 /* Preallocate the olr before touching the ring */
John Harrison6259cea2014-11-24 18:49:29 +00002098 ret = intel_ring_alloc_request(ring);
Chris Wilson9d7730912012-11-27 16:22:52 +00002099 if (ret)
2100 return ret;
2101
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002102 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002103 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002104}
2105
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002106/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002107int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002108{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002109 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002110 int ret;
2111
2112 if (num_dwords == 0)
2113 return 0;
2114
Chris Wilson18393f62014-04-09 09:19:40 +01002115 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002116 ret = intel_ring_begin(ring, num_dwords);
2117 if (ret)
2118 return ret;
2119
2120 while (num_dwords--)
2121 intel_ring_emit(ring, MI_NOOP);
2122
2123 intel_ring_advance(ring);
2124
2125 return 0;
2126}
2127
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002128void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002129{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002130 struct drm_device *dev = ring->dev;
2131 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002132
John Harrison6259cea2014-11-24 18:49:29 +00002133 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002134
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002135 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002136 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2137 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002138 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002139 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002140 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002141
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002142 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002143 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002144}
2145
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002146static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002147 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002148{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002149 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002150
2151 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002152
Chris Wilson12f55812012-07-05 17:14:01 +01002153 /* Disable notification that the ring is IDLE. The GT
2154 * will then assume that it is busy and bring it out of rc6.
2155 */
2156 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2157 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2158
2159 /* Clear the context id. Here be magic! */
2160 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2161
2162 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002163 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002164 GEN6_BSD_SLEEP_INDICATOR) == 0,
2165 50))
2166 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002167
Chris Wilson12f55812012-07-05 17:14:01 +01002168 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002169 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002170 POSTING_READ(RING_TAIL(ring->mmio_base));
2171
2172 /* Let the ring send IDLE messages to the GT again,
2173 * and so let it sleep to conserve power when idle.
2174 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002175 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002176 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002177}
2178
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002179static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002180 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002181{
Chris Wilson71a77e02011-02-02 12:13:49 +00002182 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002183 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002184
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002185 ret = intel_ring_begin(ring, 4);
2186 if (ret)
2187 return ret;
2188
Chris Wilson71a77e02011-02-02 12:13:49 +00002189 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002190 if (INTEL_INFO(ring->dev)->gen >= 8)
2191 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002192 /*
2193 * Bspec vol 1c.5 - video engine command streamer:
2194 * "If ENABLED, all TLBs will be invalidated once the flush
2195 * operation is complete. This bit is only valid when the
2196 * Post-Sync Operation field is a value of 1h or 3h."
2197 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002198 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002199 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2200 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002201 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002202 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002203 if (INTEL_INFO(ring->dev)->gen >= 8) {
2204 intel_ring_emit(ring, 0); /* upper addr */
2205 intel_ring_emit(ring, 0); /* value */
2206 } else {
2207 intel_ring_emit(ring, 0);
2208 intel_ring_emit(ring, MI_NOOP);
2209 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002210 intel_ring_advance(ring);
2211 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002212}
2213
2214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002215gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002216 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002217 unsigned flags)
2218{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002219 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002220 int ret;
2221
2222 ret = intel_ring_begin(ring, 4);
2223 if (ret)
2224 return ret;
2225
2226 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002227 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002228 intel_ring_emit(ring, lower_32_bits(offset));
2229 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002230 intel_ring_emit(ring, MI_NOOP);
2231 intel_ring_advance(ring);
2232
2233 return 0;
2234}
2235
2236static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002237hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002238 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002239 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002240{
Akshay Joshi0206e352011-08-16 15:34:10 -04002241 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002242
Akshay Joshi0206e352011-08-16 15:34:10 -04002243 ret = intel_ring_begin(ring, 2);
2244 if (ret)
2245 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002246
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002247 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002248 MI_BATCH_BUFFER_START |
2249 (flags & I915_DISPATCH_SECURE ?
2250 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002251 /* bit0-7 is the length on GEN6+ */
2252 intel_ring_emit(ring, offset);
2253 intel_ring_advance(ring);
2254
2255 return 0;
2256}
2257
2258static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002259gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002260 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002261 unsigned flags)
2262{
2263 int ret;
2264
2265 ret = intel_ring_begin(ring, 2);
2266 if (ret)
2267 return ret;
2268
2269 intel_ring_emit(ring,
2270 MI_BATCH_BUFFER_START |
2271 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002272 /* bit0-7 is the length on GEN6+ */
2273 intel_ring_emit(ring, offset);
2274 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002275
Akshay Joshi0206e352011-08-16 15:34:10 -04002276 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002277}
2278
Chris Wilson549f7362010-10-19 11:19:32 +01002279/* Blitter support (SandyBridge+) */
2280
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002281static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002282 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002283{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002284 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002285 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002286 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002287 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002288
Daniel Vetter6a233c72011-12-14 13:57:07 +01002289 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002290 if (ret)
2291 return ret;
2292
Chris Wilson71a77e02011-02-02 12:13:49 +00002293 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002294 if (INTEL_INFO(ring->dev)->gen >= 8)
2295 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002296 /*
2297 * Bspec vol 1c.3 - blitter engine command streamer:
2298 * "If ENABLED, all TLBs will be invalidated once the flush
2299 * operation is complete. This bit is only valid when the
2300 * Post-Sync Operation field is a value of 1h or 3h."
2301 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002302 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002303 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002304 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002305 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002306 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002307 if (INTEL_INFO(ring->dev)->gen >= 8) {
2308 intel_ring_emit(ring, 0); /* upper addr */
2309 intel_ring_emit(ring, 0); /* value */
2310 } else {
2311 intel_ring_emit(ring, 0);
2312 intel_ring_emit(ring, MI_NOOP);
2313 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002314 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002315
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002316 if (!invalidate && flush) {
2317 if (IS_GEN7(dev))
2318 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2319 else if (IS_BROADWELL(dev))
2320 dev_priv->fbc.need_sw_cache_clean = true;
2321 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002322
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002323 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002324}
2325
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002326int intel_init_render_ring_buffer(struct drm_device *dev)
2327{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002328 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002329 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002330 struct drm_i915_gem_object *obj;
2331 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002332
Daniel Vetter59465b52012-04-11 22:12:48 +02002333 ring->name = "render ring";
2334 ring->id = RCS;
2335 ring->mmio_base = RENDER_RING_BASE;
2336
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002337 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002338 if (i915_semaphore_is_enabled(dev)) {
2339 obj = i915_gem_alloc_object(dev, 4096);
2340 if (obj == NULL) {
2341 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2342 i915.semaphores = 0;
2343 } else {
2344 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2345 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2346 if (ret != 0) {
2347 drm_gem_object_unreference(&obj->base);
2348 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2349 i915.semaphores = 0;
2350 } else
2351 dev_priv->semaphore_obj = obj;
2352 }
2353 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002354
2355 ring->init_context = intel_ring_workarounds_emit;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002356 ring->add_request = gen6_add_request;
2357 ring->flush = gen8_render_ring_flush;
2358 ring->irq_get = gen8_ring_get_irq;
2359 ring->irq_put = gen8_ring_put_irq;
2360 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2361 ring->get_seqno = gen6_ring_get_seqno;
2362 ring->set_seqno = ring_set_seqno;
2363 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002364 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002365 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002366 ring->semaphore.signal = gen8_rcs_signal;
2367 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002368 }
2369 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002370 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002371 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002372 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002373 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002374 ring->irq_get = gen6_ring_get_irq;
2375 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002376 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002377 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002378 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002379 if (i915_semaphore_is_enabled(dev)) {
2380 ring->semaphore.sync_to = gen6_ring_sync;
2381 ring->semaphore.signal = gen6_signal;
2382 /*
2383 * The current semaphore is only applied on pre-gen8
2384 * platform. And there is no VCS2 ring on the pre-gen8
2385 * platform. So the semaphore between RCS and VCS2 is
2386 * initialized as INVALID. Gen8 will initialize the
2387 * sema between VCS2 and RCS later.
2388 */
2389 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2390 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2391 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2392 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2393 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2394 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2395 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2396 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2397 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2398 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2399 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002400 } else if (IS_GEN5(dev)) {
2401 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002402 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002403 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002404 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002405 ring->irq_get = gen5_ring_get_irq;
2406 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002407 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2408 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002409 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002410 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002411 if (INTEL_INFO(dev)->gen < 4)
2412 ring->flush = gen2_render_ring_flush;
2413 else
2414 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002415 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002416 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002417 if (IS_GEN2(dev)) {
2418 ring->irq_get = i8xx_ring_get_irq;
2419 ring->irq_put = i8xx_ring_put_irq;
2420 } else {
2421 ring->irq_get = i9xx_ring_get_irq;
2422 ring->irq_put = i9xx_ring_put_irq;
2423 }
Daniel Vettere3670312012-04-11 22:12:53 +02002424 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002425 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002426 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002427
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002428 if (IS_HASWELL(dev))
2429 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002430 else if (IS_GEN8(dev))
2431 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002432 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002433 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2434 else if (INTEL_INFO(dev)->gen >= 4)
2435 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2436 else if (IS_I830(dev) || IS_845G(dev))
2437 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2438 else
2439 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002440 ring->init = init_render_ring;
2441 ring->cleanup = render_ring_cleanup;
2442
Daniel Vetterb45305f2012-12-17 16:21:27 +01002443 /* Workaround batchbuffer to combat CS tlb bug. */
2444 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002445 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002446 if (obj == NULL) {
2447 DRM_ERROR("Failed to allocate batch bo\n");
2448 return -ENOMEM;
2449 }
2450
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002451 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002452 if (ret != 0) {
2453 drm_gem_object_unreference(&obj->base);
2454 DRM_ERROR("Failed to ping batch bo\n");
2455 return ret;
2456 }
2457
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002458 ring->scratch.obj = obj;
2459 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002460 }
2461
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002462 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002463}
2464
2465int intel_init_bsd_ring_buffer(struct drm_device *dev)
2466{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002467 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002468 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002469
Daniel Vetter58fa3832012-04-11 22:12:49 +02002470 ring->name = "bsd ring";
2471 ring->id = VCS;
2472
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002473 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002474 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002475 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002476 /* gen6 bsd needs a special wa for tail updates */
2477 if (IS_GEN6(dev))
2478 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002479 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002480 ring->add_request = gen6_add_request;
2481 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002482 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002483 if (INTEL_INFO(dev)->gen >= 8) {
2484 ring->irq_enable_mask =
2485 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2486 ring->irq_get = gen8_ring_get_irq;
2487 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002488 ring->dispatch_execbuffer =
2489 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002490 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002491 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002492 ring->semaphore.signal = gen8_xcs_signal;
2493 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002494 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002495 } else {
2496 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2497 ring->irq_get = gen6_ring_get_irq;
2498 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002499 ring->dispatch_execbuffer =
2500 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002501 if (i915_semaphore_is_enabled(dev)) {
2502 ring->semaphore.sync_to = gen6_ring_sync;
2503 ring->semaphore.signal = gen6_signal;
2504 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2505 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2506 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2507 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2508 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2509 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2510 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2511 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2512 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2513 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2514 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002515 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002516 } else {
2517 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002518 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002519 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002520 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002521 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002522 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002523 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002524 ring->irq_get = gen5_ring_get_irq;
2525 ring->irq_put = gen5_ring_put_irq;
2526 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002527 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002528 ring->irq_get = i9xx_ring_get_irq;
2529 ring->irq_put = i9xx_ring_put_irq;
2530 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002531 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002532 }
2533 ring->init = init_ring_common;
2534
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002535 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002536}
Chris Wilson549f7362010-10-19 11:19:32 +01002537
Zhao Yakui845f74a2014-04-17 10:37:37 +08002538/**
2539 * Initialize the second BSD ring for Broadwell GT3.
2540 * It is noted that this only exists on Broadwell GT3.
2541 */
2542int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2543{
2544 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002545 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002546
2547 if ((INTEL_INFO(dev)->gen != 8)) {
2548 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2549 return -EINVAL;
2550 }
2551
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002552 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002553 ring->id = VCS2;
2554
2555 ring->write_tail = ring_write_tail;
2556 ring->mmio_base = GEN8_BSD2_RING_BASE;
2557 ring->flush = gen6_bsd_ring_flush;
2558 ring->add_request = gen6_add_request;
2559 ring->get_seqno = gen6_ring_get_seqno;
2560 ring->set_seqno = ring_set_seqno;
2561 ring->irq_enable_mask =
2562 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2563 ring->irq_get = gen8_ring_get_irq;
2564 ring->irq_put = gen8_ring_put_irq;
2565 ring->dispatch_execbuffer =
2566 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002567 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002568 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002569 ring->semaphore.signal = gen8_xcs_signal;
2570 GEN8_RING_SEMAPHORE_INIT;
2571 }
Zhao Yakui845f74a2014-04-17 10:37:37 +08002572 ring->init = init_ring_common;
2573
2574 return intel_init_ring_buffer(dev, ring);
2575}
2576
Chris Wilson549f7362010-10-19 11:19:32 +01002577int intel_init_blt_ring_buffer(struct drm_device *dev)
2578{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002579 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002580 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002581
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002582 ring->name = "blitter ring";
2583 ring->id = BCS;
2584
2585 ring->mmio_base = BLT_RING_BASE;
2586 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002587 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002588 ring->add_request = gen6_add_request;
2589 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002590 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002591 if (INTEL_INFO(dev)->gen >= 8) {
2592 ring->irq_enable_mask =
2593 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2594 ring->irq_get = gen8_ring_get_irq;
2595 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002596 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002597 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002598 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002599 ring->semaphore.signal = gen8_xcs_signal;
2600 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002601 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002602 } else {
2603 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2604 ring->irq_get = gen6_ring_get_irq;
2605 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002606 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002607 if (i915_semaphore_is_enabled(dev)) {
2608 ring->semaphore.signal = gen6_signal;
2609 ring->semaphore.sync_to = gen6_ring_sync;
2610 /*
2611 * The current semaphore is only applied on pre-gen8
2612 * platform. And there is no VCS2 ring on the pre-gen8
2613 * platform. So the semaphore between BCS and VCS2 is
2614 * initialized as INVALID. Gen8 will initialize the
2615 * sema between BCS and VCS2 later.
2616 */
2617 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2618 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2619 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2620 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2621 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2622 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2623 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2624 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2625 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2626 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2627 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002628 }
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002629 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002630
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002631 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002632}
Chris Wilsona7b97612012-07-20 12:41:08 +01002633
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002634int intel_init_vebox_ring_buffer(struct drm_device *dev)
2635{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002636 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002637 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002638
2639 ring->name = "video enhancement ring";
2640 ring->id = VECS;
2641
2642 ring->mmio_base = VEBOX_RING_BASE;
2643 ring->write_tail = ring_write_tail;
2644 ring->flush = gen6_ring_flush;
2645 ring->add_request = gen6_add_request;
2646 ring->get_seqno = gen6_ring_get_seqno;
2647 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002648
2649 if (INTEL_INFO(dev)->gen >= 8) {
2650 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002651 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002652 ring->irq_get = gen8_ring_get_irq;
2653 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002654 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002655 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002656 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002657 ring->semaphore.signal = gen8_xcs_signal;
2658 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002659 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002660 } else {
2661 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2662 ring->irq_get = hsw_vebox_get_irq;
2663 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002664 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002665 if (i915_semaphore_is_enabled(dev)) {
2666 ring->semaphore.sync_to = gen6_ring_sync;
2667 ring->semaphore.signal = gen6_signal;
2668 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2669 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2670 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2671 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2672 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2673 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2674 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2675 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2676 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2677 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2678 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002679 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002680 ring->init = init_ring_common;
2681
2682 return intel_init_ring_buffer(dev, ring);
2683}
2684
Chris Wilsona7b97612012-07-20 12:41:08 +01002685int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002686intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002687{
2688 int ret;
2689
2690 if (!ring->gpu_caches_dirty)
2691 return 0;
2692
2693 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2694 if (ret)
2695 return ret;
2696
2697 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2698
2699 ring->gpu_caches_dirty = false;
2700 return 0;
2701}
2702
2703int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002704intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002705{
2706 uint32_t flush_domains;
2707 int ret;
2708
2709 flush_domains = 0;
2710 if (ring->gpu_caches_dirty)
2711 flush_domains = I915_GEM_GPU_DOMAINS;
2712
2713 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2714 if (ret)
2715 return ret;
2716
2717 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2718
2719 ring->gpu_caches_dirty = false;
2720 return 0;
2721}
Chris Wilsone3efda42014-04-09 09:19:41 +01002722
2723void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002724intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002725{
2726 int ret;
2727
2728 if (!intel_ring_initialized(ring))
2729 return;
2730
2731 ret = intel_ring_idle(ring);
2732 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2733 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2734 ring->name, ret);
2735
2736 stop_ring(ring);
2737}