blob: c465a52a38bc0285873f3cdd2bb312152ec6bbfe [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020089static int intel_set_mode(struct drm_atomic_state *state);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
95static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070097 struct intel_link_m_n *m_n,
98 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200103 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200104static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200105 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800106static void intel_begin_crtc_commit(struct drm_crtc *crtc);
107static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700108static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
109 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200110static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
111 int num_connectors);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100112
Dave Airlie0e32b392014-05-02 14:02:48 +1000113static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
114{
115 if (!connector->mst_port)
116 return connector->encoder;
117 else
118 return &connector->mst_port->mst_encoders[pipe]->base;
119}
120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Daniel Vetterd2acd212012-10-20 20:57:43 +0200136int
137intel_pch_rawclk(struct drm_device *dev)
138{
139 struct drm_i915_private *dev_priv = dev->dev_private;
140
141 WARN_ON(!HAS_PCH_SPLIT(dev));
142
143 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
144}
145
Chris Wilson021357a2010-09-07 20:54:59 +0100146static inline u32 /* units of 100MHz */
147intel_fdi_link_freq(struct drm_device *dev)
148{
Chris Wilson8b99e682010-10-13 09:59:17 +0100149 if (IS_GEN5(dev)) {
150 struct drm_i915_private *dev_priv = dev->dev_private;
151 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
152 } else
153 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100154}
155
Daniel Vetter5d536e22013-07-06 12:52:06 +0200156static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400157 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200158 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200159 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400160 .m = { .min = 96, .max = 140 },
161 .m1 = { .min = 18, .max = 26 },
162 .m2 = { .min = 6, .max = 16 },
163 .p = { .min = 4, .max = 128 },
164 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700165 .p2 = { .dot_limit = 165000,
166 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700167};
168
Daniel Vetter5d536e22013-07-06 12:52:06 +0200169static const intel_limit_t intel_limits_i8xx_dvo = {
170 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200171 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200172 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200173 .m = { .min = 96, .max = 140 },
174 .m1 = { .min = 18, .max = 26 },
175 .m2 = { .min = 6, .max = 16 },
176 .p = { .min = 4, .max = 128 },
177 .p1 = { .min = 2, .max = 33 },
178 .p2 = { .dot_limit = 165000,
179 .p2_slow = 4, .p2_fast = 4 },
180};
181
Keith Packarde4b36692009-06-05 19:22:17 -0700182static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400183 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200184 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200185 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400186 .m = { .min = 96, .max = 140 },
187 .m1 = { .min = 18, .max = 26 },
188 .m2 = { .min = 6, .max = 16 },
189 .p = { .min = 4, .max = 128 },
190 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700191 .p2 = { .dot_limit = 165000,
192 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700193};
Eric Anholt273e27c2011-03-30 13:01:10 -0700194
Keith Packarde4b36692009-06-05 19:22:17 -0700195static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400196 .dot = { .min = 20000, .max = 400000 },
197 .vco = { .min = 1400000, .max = 2800000 },
198 .n = { .min = 1, .max = 6 },
199 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100200 .m1 = { .min = 8, .max = 18 },
201 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400202 .p = { .min = 5, .max = 80 },
203 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700204 .p2 = { .dot_limit = 200000,
205 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700206};
207
208static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400209 .dot = { .min = 20000, .max = 400000 },
210 .vco = { .min = 1400000, .max = 2800000 },
211 .n = { .min = 1, .max = 6 },
212 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100213 .m1 = { .min = 8, .max = 18 },
214 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400215 .p = { .min = 7, .max = 98 },
216 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700217 .p2 = { .dot_limit = 112000,
218 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700219};
220
Eric Anholt273e27c2011-03-30 13:01:10 -0700221
Keith Packarde4b36692009-06-05 19:22:17 -0700222static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700223 .dot = { .min = 25000, .max = 270000 },
224 .vco = { .min = 1750000, .max = 3500000},
225 .n = { .min = 1, .max = 4 },
226 .m = { .min = 104, .max = 138 },
227 .m1 = { .min = 17, .max = 23 },
228 .m2 = { .min = 5, .max = 11 },
229 .p = { .min = 10, .max = 30 },
230 .p1 = { .min = 1, .max = 3},
231 .p2 = { .dot_limit = 270000,
232 .p2_slow = 10,
233 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800234 },
Keith Packarde4b36692009-06-05 19:22:17 -0700235};
236
237static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .dot = { .min = 22000, .max = 400000 },
239 .vco = { .min = 1750000, .max = 3500000},
240 .n = { .min = 1, .max = 4 },
241 .m = { .min = 104, .max = 138 },
242 .m1 = { .min = 16, .max = 23 },
243 .m2 = { .min = 5, .max = 11 },
244 .p = { .min = 5, .max = 80 },
245 .p1 = { .min = 1, .max = 8},
246 .p2 = { .dot_limit = 165000,
247 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700248};
249
250static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .dot = { .min = 20000, .max = 115000 },
252 .vco = { .min = 1750000, .max = 3500000 },
253 .n = { .min = 1, .max = 3 },
254 .m = { .min = 104, .max = 138 },
255 .m1 = { .min = 17, .max = 23 },
256 .m2 = { .min = 5, .max = 11 },
257 .p = { .min = 28, .max = 112 },
258 .p1 = { .min = 2, .max = 8 },
259 .p2 = { .dot_limit = 0,
260 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800261 },
Keith Packarde4b36692009-06-05 19:22:17 -0700262};
263
264static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700265 .dot = { .min = 80000, .max = 224000 },
266 .vco = { .min = 1750000, .max = 3500000 },
267 .n = { .min = 1, .max = 3 },
268 .m = { .min = 104, .max = 138 },
269 .m1 = { .min = 17, .max = 23 },
270 .m2 = { .min = 5, .max = 11 },
271 .p = { .min = 14, .max = 42 },
272 .p1 = { .min = 2, .max = 6 },
273 .p2 = { .dot_limit = 0,
274 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800275 },
Keith Packarde4b36692009-06-05 19:22:17 -0700276};
277
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500278static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400279 .dot = { .min = 20000, .max = 400000},
280 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .n = { .min = 3, .max = 6 },
283 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .m1 = { .min = 0, .max = 0 },
286 .m2 = { .min = 0, .max = 254 },
287 .p = { .min = 5, .max = 80 },
288 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700289 .p2 = { .dot_limit = 200000,
290 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700291};
292
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500293static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .dot = { .min = 20000, .max = 400000 },
295 .vco = { .min = 1700000, .max = 3500000 },
296 .n = { .min = 3, .max = 6 },
297 .m = { .min = 2, .max = 256 },
298 .m1 = { .min = 0, .max = 0 },
299 .m2 = { .min = 0, .max = 254 },
300 .p = { .min = 7, .max = 112 },
301 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .p2 = { .dot_limit = 112000,
303 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700304};
305
Eric Anholt273e27c2011-03-30 13:01:10 -0700306/* Ironlake / Sandybridge
307 *
308 * We calculate clock using (register_value + 2) for N/M1/M2, so here
309 * the range value for them is (actual_value - 2).
310 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800311static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 25000, .max = 350000 },
313 .vco = { .min = 1760000, .max = 3510000 },
314 .n = { .min = 1, .max = 5 },
315 .m = { .min = 79, .max = 127 },
316 .m1 = { .min = 12, .max = 22 },
317 .m2 = { .min = 5, .max = 9 },
318 .p = { .min = 5, .max = 80 },
319 .p1 = { .min = 1, .max = 8 },
320 .p2 = { .dot_limit = 225000,
321 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700322};
323
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800324static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700325 .dot = { .min = 25000, .max = 350000 },
326 .vco = { .min = 1760000, .max = 3510000 },
327 .n = { .min = 1, .max = 3 },
328 .m = { .min = 79, .max = 118 },
329 .m1 = { .min = 12, .max = 22 },
330 .m2 = { .min = 5, .max = 9 },
331 .p = { .min = 28, .max = 112 },
332 .p1 = { .min = 2, .max = 8 },
333 .p2 = { .dot_limit = 225000,
334 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800335};
336
337static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700338 .dot = { .min = 25000, .max = 350000 },
339 .vco = { .min = 1760000, .max = 3510000 },
340 .n = { .min = 1, .max = 3 },
341 .m = { .min = 79, .max = 127 },
342 .m1 = { .min = 12, .max = 22 },
343 .m2 = { .min = 5, .max = 9 },
344 .p = { .min = 14, .max = 56 },
345 .p1 = { .min = 2, .max = 8 },
346 .p2 = { .dot_limit = 225000,
347 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348};
349
Eric Anholt273e27c2011-03-30 13:01:10 -0700350/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800351static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .dot = { .min = 25000, .max = 350000 },
353 .vco = { .min = 1760000, .max = 3510000 },
354 .n = { .min = 1, .max = 2 },
355 .m = { .min = 79, .max = 126 },
356 .m1 = { .min = 12, .max = 22 },
357 .m2 = { .min = 5, .max = 9 },
358 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 .p2 = { .dot_limit = 225000,
361 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362};
363
364static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .dot = { .min = 25000, .max = 350000 },
366 .vco = { .min = 1760000, .max = 3510000 },
367 .n = { .min = 1, .max = 3 },
368 .m = { .min = 79, .max = 126 },
369 .m1 = { .min = 12, .max = 22 },
370 .m2 = { .min = 5, .max = 9 },
371 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400372 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700373 .p2 = { .dot_limit = 225000,
374 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800375};
376
Ville Syrjälädc730512013-09-24 21:26:30 +0300377static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300378 /*
379 * These are the data rate limits (measured in fast clocks)
380 * since those are the strictest limits we have. The fast
381 * clock and actual rate limits are more relaxed, so checking
382 * them would make no difference.
383 */
384 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200385 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700386 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700387 .m1 = { .min = 2, .max = 3 },
388 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300389 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300390 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700391};
392
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300393static const intel_limit_t intel_limits_chv = {
394 /*
395 * These are the data rate limits (measured in fast clocks)
396 * since those are the strictest limits we have. The fast
397 * clock and actual rate limits are more relaxed, so checking
398 * them would make no difference.
399 */
400 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200401 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300402 .n = { .min = 1, .max = 1 },
403 .m1 = { .min = 2, .max = 2 },
404 .m2 = { .min = 24 << 22, .max = 175 << 22 },
405 .p1 = { .min = 2, .max = 4 },
406 .p2 = { .p2_slow = 1, .p2_fast = 14 },
407};
408
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200409static const intel_limit_t intel_limits_bxt = {
410 /* FIXME: find real dot limits */
411 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530412 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200413 .n = { .min = 1, .max = 1 },
414 .m1 = { .min = 2, .max = 2 },
415 /* FIXME: find real m2 limits */
416 .m2 = { .min = 2 << 22, .max = 255 << 22 },
417 .p1 = { .min = 2, .max = 4 },
418 .p2 = { .p2_slow = 1, .p2_fast = 20 },
419};
420
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200421static bool
422needs_modeset(struct drm_crtc_state *state)
423{
424 return state->mode_changed || state->active_changed;
425}
426
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300427/**
428 * Returns whether any output on the specified pipe is of the specified type
429 */
Damien Lespiau40935612014-10-29 11:16:59 +0000430bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300431{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300432 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300433 struct intel_encoder *encoder;
434
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300435 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300436 if (encoder->type == type)
437 return true;
438
439 return false;
440}
441
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200442/**
443 * Returns whether any output on the specified pipe will have the specified
444 * type after a staged modeset is complete, i.e., the same as
445 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
446 * encoder->crtc.
447 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200448static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
449 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200450{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200451 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300452 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200453 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200454 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200455 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200456
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300457 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200458 if (connector_state->crtc != crtc_state->base.crtc)
459 continue;
460
461 num_connectors++;
462
463 encoder = to_intel_encoder(connector_state->best_encoder);
464 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200465 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200466 }
467
468 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200469
470 return false;
471}
472
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200473static const intel_limit_t *
474intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800475{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200476 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800477 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800478
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200479 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100480 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000481 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800482 limit = &intel_limits_ironlake_dual_lvds_100m;
483 else
484 limit = &intel_limits_ironlake_dual_lvds;
485 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000486 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800487 limit = &intel_limits_ironlake_single_lvds_100m;
488 else
489 limit = &intel_limits_ironlake_single_lvds;
490 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200491 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800492 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800493
494 return limit;
495}
496
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200497static const intel_limit_t *
498intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800499{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200500 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800501 const intel_limit_t *limit;
502
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200503 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100504 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700505 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800506 else
Keith Packarde4b36692009-06-05 19:22:17 -0700507 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200508 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
509 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700510 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200511 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700512 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800513 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800515
516 return limit;
517}
518
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200519static const intel_limit_t *
520intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800521{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200522 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 const intel_limit_t *limit;
524
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200525 if (IS_BROXTON(dev))
526 limit = &intel_limits_bxt;
527 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200528 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800529 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200530 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500533 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800534 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500535 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300536 } else if (IS_CHERRYVIEW(dev)) {
537 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700538 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300539 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100540 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200541 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100542 limit = &intel_limits_i9xx_lvds;
543 else
544 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800545 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700547 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200548 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700549 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200550 else
551 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 }
553 return limit;
554}
555
Imre Deakdccbea32015-06-22 23:35:51 +0300556/*
557 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
558 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
559 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
560 * The helpers' return value is the rate of the clock that is fed to the
561 * display engine's pipe which can be the above fast dot clock rate or a
562 * divided-down version of it.
563 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500564/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300565static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800566{
Shaohua Li21778322009-02-23 15:19:16 +0800567 clock->m = clock->m2 + 2;
568 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200569 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300570 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300571 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
572 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300573
574 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800575}
576
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200577static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
578{
579 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
580}
581
Imre Deakdccbea32015-06-22 23:35:51 +0300582static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800583{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200584 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800585 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200586 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300587 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300588 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
589 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300590
591 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800592}
593
Imre Deakdccbea32015-06-22 23:35:51 +0300594static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300595{
596 clock->m = clock->m1 * clock->m2;
597 clock->p = clock->p1 * clock->p2;
598 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300599 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300600 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
601 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300602
603 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300604}
605
Imre Deakdccbea32015-06-22 23:35:51 +0300606int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300607{
608 clock->m = clock->m1 * clock->m2;
609 clock->p = clock->p1 * clock->p2;
610 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300611 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300612 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
613 clock->n << 22);
614 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300615
616 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300617}
618
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800619#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800620/**
621 * Returns whether the given set of divisors are valid for a given refclk with
622 * the given connectors.
623 */
624
Chris Wilson1b894b52010-12-14 20:04:54 +0000625static bool intel_PLL_is_valid(struct drm_device *dev,
626 const intel_limit_t *limit,
627 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800628{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300629 if (clock->n < limit->n.min || limit->n.max < clock->n)
630 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400632 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800633 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400634 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400636 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300637
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200638 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300639 if (clock->m1 <= clock->m2)
640 INTELPllInvalid("m1 <= m2\n");
641
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200642 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300643 if (clock->p < limit->p.min || limit->p.max < clock->p)
644 INTELPllInvalid("p out of range\n");
645 if (clock->m < limit->m.min || limit->m.max < clock->m)
646 INTELPllInvalid("m out of range\n");
647 }
648
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400650 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
652 * connector, etc., rather than just a single range.
653 */
654 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400655 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800656
657 return true;
658}
659
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300660static int
661i9xx_select_p2_div(const intel_limit_t *limit,
662 const struct intel_crtc_state *crtc_state,
663 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800664{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300665 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800666
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200667 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100669 * For LVDS just rely on its current settings for dual-channel.
670 * We haven't figured out how to reliably set up different
671 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800672 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100673 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300674 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800675 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300676 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800677 } else {
678 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800680 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300681 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800682 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683}
684
685static bool
686i9xx_find_best_dpll(const intel_limit_t *limit,
687 struct intel_crtc_state *crtc_state,
688 int target, int refclk, intel_clock_t *match_clock,
689 intel_clock_t *best_clock)
690{
691 struct drm_device *dev = crtc_state->base.crtc->dev;
692 intel_clock_t clock;
693 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800694
Akshay Joshi0206e352011-08-16 15:34:10 -0400695 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800696
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300697 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
698
Zhao Yakui42158662009-11-20 11:24:18 +0800699 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
700 clock.m1++) {
701 for (clock.m2 = limit->m2.min;
702 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200703 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800704 break;
705 for (clock.n = limit->n.min;
706 clock.n <= limit->n.max; clock.n++) {
707 for (clock.p1 = limit->p1.min;
708 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800709 int this_err;
710
Imre Deakdccbea32015-06-22 23:35:51 +0300711 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000712 if (!intel_PLL_is_valid(dev, limit,
713 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800715 if (match_clock &&
716 clock.p != match_clock->p)
717 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800718
719 this_err = abs(clock.dot - target);
720 if (this_err < err) {
721 *best_clock = clock;
722 err = this_err;
723 }
724 }
725 }
726 }
727 }
728
729 return (err != target);
730}
731
Ma Lingd4906092009-03-18 20:13:27 +0800732static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200733pnv_find_best_dpll(const intel_limit_t *limit,
734 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200735 int target, int refclk, intel_clock_t *match_clock,
736 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200737{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300738 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200739 intel_clock_t clock;
740 int err = target;
741
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200742 memset(best_clock, 0, sizeof(*best_clock));
743
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300744 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
745
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200746 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
747 clock.m1++) {
748 for (clock.m2 = limit->m2.min;
749 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200750 for (clock.n = limit->n.min;
751 clock.n <= limit->n.max; clock.n++) {
752 for (clock.p1 = limit->p1.min;
753 clock.p1 <= limit->p1.max; clock.p1++) {
754 int this_err;
755
Imre Deakdccbea32015-06-22 23:35:51 +0300756 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800757 if (!intel_PLL_is_valid(dev, limit,
758 &clock))
759 continue;
760 if (match_clock &&
761 clock.p != match_clock->p)
762 continue;
763
764 this_err = abs(clock.dot - target);
765 if (this_err < err) {
766 *best_clock = clock;
767 err = this_err;
768 }
769 }
770 }
771 }
772 }
773
774 return (err != target);
775}
776
Ma Lingd4906092009-03-18 20:13:27 +0800777static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200778g4x_find_best_dpll(const intel_limit_t *limit,
779 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200780 int target, int refclk, intel_clock_t *match_clock,
781 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800782{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300783 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800784 intel_clock_t clock;
785 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300786 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400787 /* approximately equals target * 0.00585 */
788 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800789
790 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300791
792 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
793
Ma Lingd4906092009-03-18 20:13:27 +0800794 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200795 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800796 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200797 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800798 for (clock.m1 = limit->m1.max;
799 clock.m1 >= limit->m1.min; clock.m1--) {
800 for (clock.m2 = limit->m2.max;
801 clock.m2 >= limit->m2.min; clock.m2--) {
802 for (clock.p1 = limit->p1.max;
803 clock.p1 >= limit->p1.min; clock.p1--) {
804 int this_err;
805
Imre Deakdccbea32015-06-22 23:35:51 +0300806 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000807 if (!intel_PLL_is_valid(dev, limit,
808 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800809 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000810
811 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800812 if (this_err < err_most) {
813 *best_clock = clock;
814 err_most = this_err;
815 max_n = clock.n;
816 found = true;
817 }
818 }
819 }
820 }
821 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800822 return found;
823}
Ma Lingd4906092009-03-18 20:13:27 +0800824
Imre Deakd5dd62b2015-03-17 11:40:03 +0200825/*
826 * Check if the calculated PLL configuration is more optimal compared to the
827 * best configuration and error found so far. Return the calculated error.
828 */
829static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
830 const intel_clock_t *calculated_clock,
831 const intel_clock_t *best_clock,
832 unsigned int best_error_ppm,
833 unsigned int *error_ppm)
834{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200835 /*
836 * For CHV ignore the error and consider only the P value.
837 * Prefer a bigger P value based on HW requirements.
838 */
839 if (IS_CHERRYVIEW(dev)) {
840 *error_ppm = 0;
841
842 return calculated_clock->p > best_clock->p;
843 }
844
Imre Deak24be4e42015-03-17 11:40:04 +0200845 if (WARN_ON_ONCE(!target_freq))
846 return false;
847
Imre Deakd5dd62b2015-03-17 11:40:03 +0200848 *error_ppm = div_u64(1000000ULL *
849 abs(target_freq - calculated_clock->dot),
850 target_freq);
851 /*
852 * Prefer a better P value over a better (smaller) error if the error
853 * is small. Ensure this preference for future configurations too by
854 * setting the error to 0.
855 */
856 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
857 *error_ppm = 0;
858
859 return true;
860 }
861
862 return *error_ppm + 10 < best_error_ppm;
863}
864
Zhenyu Wang2c072452009-06-05 15:38:42 +0800865static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200866vlv_find_best_dpll(const intel_limit_t *limit,
867 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200868 int target, int refclk, intel_clock_t *match_clock,
869 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200871 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300872 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300873 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300874 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300875 /* min update 19.2 MHz */
876 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300877 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700878
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300879 target *= 5; /* fast clock */
880
881 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700882
883 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300884 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300885 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300886 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300887 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300888 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700889 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300890 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200891 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300892
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300893 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
894 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300895
Imre Deakdccbea32015-06-22 23:35:51 +0300896 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300897
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300898 if (!intel_PLL_is_valid(dev, limit,
899 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300900 continue;
901
Imre Deakd5dd62b2015-03-17 11:40:03 +0200902 if (!vlv_PLL_is_optimal(dev, target,
903 &clock,
904 best_clock,
905 bestppm, &ppm))
906 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300907
Imre Deakd5dd62b2015-03-17 11:40:03 +0200908 *best_clock = clock;
909 bestppm = ppm;
910 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700911 }
912 }
913 }
914 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700915
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300916 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700917}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700918
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300919static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200920chv_find_best_dpll(const intel_limit_t *limit,
921 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300922 int target, int refclk, intel_clock_t *match_clock,
923 intel_clock_t *best_clock)
924{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200925 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300926 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200927 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300928 intel_clock_t clock;
929 uint64_t m2;
930 int found = false;
931
932 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200933 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300934
935 /*
936 * Based on hardware doc, the n always set to 1, and m1 always
937 * set to 2. If requires to support 200Mhz refclk, we need to
938 * revisit this because n may not 1 anymore.
939 */
940 clock.n = 1, clock.m1 = 2;
941 target *= 5; /* fast clock */
942
943 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
944 for (clock.p2 = limit->p2.p2_fast;
945 clock.p2 >= limit->p2.p2_slow;
946 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200947 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300948
949 clock.p = clock.p1 * clock.p2;
950
951 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
952 clock.n) << 22, refclk * clock.m1);
953
954 if (m2 > INT_MAX/clock.m1)
955 continue;
956
957 clock.m2 = m2;
958
Imre Deakdccbea32015-06-22 23:35:51 +0300959 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300960
961 if (!intel_PLL_is_valid(dev, limit, &clock))
962 continue;
963
Imre Deak9ca3ba02015-03-17 11:40:05 +0200964 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
965 best_error_ppm, &error_ppm))
966 continue;
967
968 *best_clock = clock;
969 best_error_ppm = error_ppm;
970 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300971 }
972 }
973
974 return found;
975}
976
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200977bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
978 intel_clock_t *best_clock)
979{
980 int refclk = i9xx_get_refclk(crtc_state, 0);
981
982 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
983 target_clock, refclk, NULL, best_clock);
984}
985
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300986bool intel_crtc_active(struct drm_crtc *crtc)
987{
988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
989
990 /* Be paranoid as we can arrive here with only partial
991 * state retrieved from the hardware during setup.
992 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100993 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300994 * as Haswell has gained clock readout/fastboot support.
995 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000996 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300997 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700998 *
999 * FIXME: The intel_crtc->active here should be switched to
1000 * crtc->state->active once we have proper CRTC states wired up
1001 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001002 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001003 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001004 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001005}
1006
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001007enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1008 enum pipe pipe)
1009{
1010 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1011 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1012
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001013 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001014}
1015
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001016static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1017{
1018 struct drm_i915_private *dev_priv = dev->dev_private;
1019 u32 reg = PIPEDSL(pipe);
1020 u32 line1, line2;
1021 u32 line_mask;
1022
1023 if (IS_GEN2(dev))
1024 line_mask = DSL_LINEMASK_GEN2;
1025 else
1026 line_mask = DSL_LINEMASK_GEN3;
1027
1028 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001029 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001030 line2 = I915_READ(reg) & line_mask;
1031
1032 return line1 == line2;
1033}
1034
Keith Packardab7ad7f2010-10-03 00:33:06 -07001035/*
1036 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001037 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001038 *
1039 * After disabling a pipe, we can't wait for vblank in the usual way,
1040 * spinning on the vblank interrupt status bit, since we won't actually
1041 * see an interrupt when the pipe is disabled.
1042 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001043 * On Gen4 and above:
1044 * wait for the pipe register state bit to turn off
1045 *
1046 * Otherwise:
1047 * wait for the display line value to settle (it usually
1048 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001049 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001050 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001051static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001052{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001053 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001054 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001055 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001056 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001057
Keith Packardab7ad7f2010-10-03 00:33:06 -07001058 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001059 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001060
Keith Packardab7ad7f2010-10-03 00:33:06 -07001061 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001062 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1063 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001064 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001065 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001066 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001067 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001068 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001069 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001070}
1071
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001072/*
1073 * ibx_digital_port_connected - is the specified port connected?
1074 * @dev_priv: i915 private structure
1075 * @port: the port to test
1076 *
1077 * Returns true if @port is connected, false otherwise.
1078 */
1079bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1080 struct intel_digital_port *port)
1081{
1082 u32 bit;
1083
Damien Lespiauc36346e2012-12-13 16:09:03 +00001084 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001085 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001086 case PORT_B:
1087 bit = SDE_PORTB_HOTPLUG;
1088 break;
1089 case PORT_C:
1090 bit = SDE_PORTC_HOTPLUG;
1091 break;
1092 case PORT_D:
1093 bit = SDE_PORTD_HOTPLUG;
1094 break;
1095 default:
1096 return true;
1097 }
1098 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001099 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001100 case PORT_B:
1101 bit = SDE_PORTB_HOTPLUG_CPT;
1102 break;
1103 case PORT_C:
1104 bit = SDE_PORTC_HOTPLUG_CPT;
1105 break;
1106 case PORT_D:
1107 bit = SDE_PORTD_HOTPLUG_CPT;
1108 break;
1109 default:
1110 return true;
1111 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001112 }
1113
1114 return I915_READ(SDEISR) & bit;
1115}
1116
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117static const char *state_string(bool enabled)
1118{
1119 return enabled ? "on" : "off";
1120}
1121
1122/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001123void assert_pll(struct drm_i915_private *dev_priv,
1124 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001125{
1126 int reg;
1127 u32 val;
1128 bool cur_state;
1129
1130 reg = DPLL(pipe);
1131 val = I915_READ(reg);
1132 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001133 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134 "PLL state assertion failure (expected %s, current %s)\n",
1135 state_string(state), state_string(cur_state));
1136}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137
Jani Nikula23538ef2013-08-27 15:12:22 +03001138/* XXX: the dsi pll is shared between MIPI DSI ports */
1139static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1140{
1141 u32 val;
1142 bool cur_state;
1143
Ville Syrjäläa5805162015-05-26 20:42:30 +03001144 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001145 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001146 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001147
1148 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001149 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001150 "DSI PLL state assertion failure (expected %s, current %s)\n",
1151 state_string(state), state_string(cur_state));
1152}
1153#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1154#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1155
Daniel Vetter55607e82013-06-16 21:42:39 +02001156struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001157intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001158{
Daniel Vettere2b78262013-06-07 23:10:03 +02001159 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1160
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001161 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001162 return NULL;
1163
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001164 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001165}
1166
Jesse Barnesb24e7172011-01-04 15:09:30 -08001167/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001168void assert_shared_dpll(struct drm_i915_private *dev_priv,
1169 struct intel_shared_dpll *pll,
1170 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001171{
Jesse Barnes040484a2011-01-03 12:14:26 -08001172 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001173 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001174
Chris Wilson92b27b02012-05-20 18:10:50 +01001175 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001176 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001177 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001178
Daniel Vetter53589012013-06-05 13:34:16 +02001179 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001180 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001181 "%s assertion failure (expected %s, current %s)\n",
1182 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001183}
Jesse Barnes040484a2011-01-03 12:14:26 -08001184
1185static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1186 enum pipe pipe, bool state)
1187{
1188 int reg;
1189 u32 val;
1190 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001191 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1192 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001193
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001194 if (HAS_DDI(dev_priv->dev)) {
1195 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001196 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001197 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001198 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001199 } else {
1200 reg = FDI_TX_CTL(pipe);
1201 val = I915_READ(reg);
1202 cur_state = !!(val & FDI_TX_ENABLE);
1203 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001204 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001205 "FDI TX state assertion failure (expected %s, current %s)\n",
1206 state_string(state), state_string(cur_state));
1207}
1208#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1209#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1210
1211static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1212 enum pipe pipe, bool state)
1213{
1214 int reg;
1215 u32 val;
1216 bool cur_state;
1217
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001218 reg = FDI_RX_CTL(pipe);
1219 val = I915_READ(reg);
1220 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001221 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001222 "FDI RX state assertion failure (expected %s, current %s)\n",
1223 state_string(state), state_string(cur_state));
1224}
1225#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1226#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1227
1228static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1229 enum pipe pipe)
1230{
1231 int reg;
1232 u32 val;
1233
1234 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001235 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001236 return;
1237
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001238 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001239 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001240 return;
1241
Jesse Barnes040484a2011-01-03 12:14:26 -08001242 reg = FDI_TX_CTL(pipe);
1243 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001244 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001245}
1246
Daniel Vetter55607e82013-06-16 21:42:39 +02001247void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1248 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001249{
1250 int reg;
1251 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001252 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001253
1254 reg = FDI_RX_CTL(pipe);
1255 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001256 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001257 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001258 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1259 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001260}
1261
Daniel Vetterb680c372014-09-19 18:27:27 +02001262void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001264{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001265 struct drm_device *dev = dev_priv->dev;
1266 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001267 u32 val;
1268 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001269 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001270
Jani Nikulabedd4db2014-08-22 15:04:13 +03001271 if (WARN_ON(HAS_DDI(dev)))
1272 return;
1273
1274 if (HAS_PCH_SPLIT(dev)) {
1275 u32 port_sel;
1276
Jesse Barnesea0760c2011-01-04 15:09:32 -08001277 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001278 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1279
1280 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1281 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1282 panel_pipe = PIPE_B;
1283 /* XXX: else fix for eDP */
1284 } else if (IS_VALLEYVIEW(dev)) {
1285 /* presumably write lock depends on pipe, not port select */
1286 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1287 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288 } else {
1289 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001290 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1291 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292 }
1293
1294 val = I915_READ(pp_reg);
1295 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001296 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001297 locked = false;
1298
Rob Clarke2c719b2014-12-15 13:56:32 -05001299 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001300 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001301 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001302}
1303
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001304static void assert_cursor(struct drm_i915_private *dev_priv,
1305 enum pipe pipe, bool state)
1306{
1307 struct drm_device *dev = dev_priv->dev;
1308 bool cur_state;
1309
Paulo Zanonid9d82082014-02-27 16:30:56 -03001310 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001311 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001312 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001313 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001314
Rob Clarke2c719b2014-12-15 13:56:32 -05001315 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001316 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1317 pipe_name(pipe), state_string(state), state_string(cur_state));
1318}
1319#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1320#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1321
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001322void assert_pipe(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001324{
1325 int reg;
1326 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001327 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001328 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1329 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001330
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001331 /* if we need the pipe quirk it must be always on */
1332 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1333 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001334 state = true;
1335
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001336 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001337 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001338 cur_state = false;
1339 } else {
1340 reg = PIPECONF(cpu_transcoder);
1341 val = I915_READ(reg);
1342 cur_state = !!(val & PIPECONF_ENABLE);
1343 }
1344
Rob Clarke2c719b2014-12-15 13:56:32 -05001345 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001346 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001347 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001348}
1349
Chris Wilson931872f2012-01-16 23:01:13 +00001350static void assert_plane(struct drm_i915_private *dev_priv,
1351 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001352{
1353 int reg;
1354 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001355 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001356
1357 reg = DSPCNTR(plane);
1358 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001359 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001360 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001361 "plane %c assertion failure (expected %s, current %s)\n",
1362 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001363}
1364
Chris Wilson931872f2012-01-16 23:01:13 +00001365#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1366#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1367
Jesse Barnesb24e7172011-01-04 15:09:30 -08001368static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1369 enum pipe pipe)
1370{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001371 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372 int reg, i;
1373 u32 val;
1374 int cur_pipe;
1375
Ville Syrjälä653e1022013-06-04 13:49:05 +03001376 /* Primary planes are fixed to pipes on gen4+ */
1377 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001378 reg = DSPCNTR(pipe);
1379 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001380 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001381 "plane %c assertion failure, should be disabled but not\n",
1382 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001383 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001384 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001385
Jesse Barnesb24e7172011-01-04 15:09:30 -08001386 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001387 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001388 reg = DSPCNTR(i);
1389 val = I915_READ(reg);
1390 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1391 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001392 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001393 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1394 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001395 }
1396}
1397
Jesse Barnes19332d72013-03-28 09:55:38 -07001398static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1399 enum pipe pipe)
1400{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001401 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001402 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001403 u32 val;
1404
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001405 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001406 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001407 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001408 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001409 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1410 sprite, pipe_name(pipe));
1411 }
1412 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001413 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001414 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001415 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001416 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001417 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001418 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001419 }
1420 } else if (INTEL_INFO(dev)->gen >= 7) {
1421 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001422 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001423 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001424 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001425 plane_name(pipe), pipe_name(pipe));
1426 } else if (INTEL_INFO(dev)->gen >= 5) {
1427 reg = DVSCNTR(pipe);
1428 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1431 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001432 }
1433}
1434
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001435static void assert_vblank_disabled(struct drm_crtc *crtc)
1436{
Rob Clarke2c719b2014-12-15 13:56:32 -05001437 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001438 drm_crtc_vblank_put(crtc);
1439}
1440
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001441static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001442{
1443 u32 val;
1444 bool enabled;
1445
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001447
Jesse Barnes92f25842011-01-04 15:09:34 -08001448 val = I915_READ(PCH_DREF_CONTROL);
1449 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1450 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001451 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001452}
1453
Daniel Vetterab9412b2013-05-03 11:49:46 +02001454static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1455 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001456{
1457 int reg;
1458 u32 val;
1459 bool enabled;
1460
Daniel Vetterab9412b2013-05-03 11:49:46 +02001461 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001462 val = I915_READ(reg);
1463 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001464 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001465 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1466 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001467}
1468
Keith Packard4e634382011-08-06 10:39:45 -07001469static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1470 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001471{
1472 if ((val & DP_PORT_EN) == 0)
1473 return false;
1474
1475 if (HAS_PCH_CPT(dev_priv->dev)) {
1476 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1477 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1478 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1479 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001480 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1481 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1482 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001483 } else {
1484 if ((val & DP_PIPE_MASK) != (pipe << 30))
1485 return false;
1486 }
1487 return true;
1488}
1489
Keith Packard1519b992011-08-06 10:35:34 -07001490static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1491 enum pipe pipe, u32 val)
1492{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001493 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001494 return false;
1495
1496 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001497 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001498 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001499 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1500 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1501 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001502 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001503 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001504 return false;
1505 }
1506 return true;
1507}
1508
1509static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1510 enum pipe pipe, u32 val)
1511{
1512 if ((val & LVDS_PORT_EN) == 0)
1513 return false;
1514
1515 if (HAS_PCH_CPT(dev_priv->dev)) {
1516 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1517 return false;
1518 } else {
1519 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1520 return false;
1521 }
1522 return true;
1523}
1524
1525static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1526 enum pipe pipe, u32 val)
1527{
1528 if ((val & ADPA_DAC_ENABLE) == 0)
1529 return false;
1530 if (HAS_PCH_CPT(dev_priv->dev)) {
1531 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1532 return false;
1533 } else {
1534 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1535 return false;
1536 }
1537 return true;
1538}
1539
Jesse Barnes291906f2011-02-02 12:28:03 -08001540static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001541 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001542{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001543 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001544 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001545 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001546 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001547
Rob Clarke2c719b2014-12-15 13:56:32 -05001548 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001549 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001550 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001551}
1552
1553static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1554 enum pipe pipe, int reg)
1555{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001556 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001557 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001558 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001559 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001560
Rob Clarke2c719b2014-12-15 13:56:32 -05001561 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001562 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001563 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001564}
1565
1566static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1567 enum pipe pipe)
1568{
1569 int reg;
1570 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001571
Keith Packardf0575e92011-07-25 22:12:43 -07001572 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1573 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1574 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001575
1576 reg = PCH_ADPA;
1577 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001578 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001579 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001580 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001581
1582 reg = PCH_LVDS;
1583 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001584 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001585 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001586 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001587
Paulo Zanonie2debe92013-02-18 19:00:27 -03001588 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1589 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1590 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001591}
1592
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001593static void intel_init_dpio(struct drm_device *dev)
1594{
1595 struct drm_i915_private *dev_priv = dev->dev_private;
1596
1597 if (!IS_VALLEYVIEW(dev))
1598 return;
1599
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001600 /*
1601 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1602 * CHV x1 PHY (DP/HDMI D)
1603 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1604 */
1605 if (IS_CHERRYVIEW(dev)) {
1606 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1607 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1608 } else {
1609 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1610 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001611}
1612
Ville Syrjäläd288f652014-10-28 13:20:22 +02001613static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001614 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615{
Daniel Vetter426115c2013-07-11 22:13:42 +02001616 struct drm_device *dev = crtc->base.dev;
1617 struct drm_i915_private *dev_priv = dev->dev_private;
1618 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001619 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001620
Daniel Vetter426115c2013-07-11 22:13:42 +02001621 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001622
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001623 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001624 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1625
1626 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001627 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001628 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001629
Daniel Vetter426115c2013-07-11 22:13:42 +02001630 I915_WRITE(reg, dpll);
1631 POSTING_READ(reg);
1632 udelay(150);
1633
1634 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1635 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1636
Ville Syrjäläd288f652014-10-28 13:20:22 +02001637 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001638 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001639
1640 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001641 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001642 POSTING_READ(reg);
1643 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001644 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001645 POSTING_READ(reg);
1646 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001647 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001648 POSTING_READ(reg);
1649 udelay(150); /* wait for warmup */
1650}
1651
Ville Syrjäläd288f652014-10-28 13:20:22 +02001652static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001653 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001654{
1655 struct drm_device *dev = crtc->base.dev;
1656 struct drm_i915_private *dev_priv = dev->dev_private;
1657 int pipe = crtc->pipe;
1658 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001659 u32 tmp;
1660
1661 assert_pipe_disabled(dev_priv, crtc->pipe);
1662
1663 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1664
Ville Syrjäläa5805162015-05-26 20:42:30 +03001665 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001666
1667 /* Enable back the 10bit clock to display controller */
1668 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1669 tmp |= DPIO_DCLKP_EN;
1670 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1671
Ville Syrjälä54433e92015-05-26 20:42:31 +03001672 mutex_unlock(&dev_priv->sb_lock);
1673
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001674 /*
1675 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1676 */
1677 udelay(1);
1678
1679 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001680 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001681
1682 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001683 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001684 DRM_ERROR("PLL %d failed to lock\n", pipe);
1685
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001686 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001687 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001688 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001689}
1690
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001691static int intel_num_dvo_pipes(struct drm_device *dev)
1692{
1693 struct intel_crtc *crtc;
1694 int count = 0;
1695
1696 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001697 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001698 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001699
1700 return count;
1701}
1702
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001703static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001704{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001705 struct drm_device *dev = crtc->base.dev;
1706 struct drm_i915_private *dev_priv = dev->dev_private;
1707 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001708 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001709
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001710 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001711
1712 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001713 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001714
1715 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001716 if (IS_MOBILE(dev) && !IS_I830(dev))
1717 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001718
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001719 /* Enable DVO 2x clock on both PLLs if necessary */
1720 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1721 /*
1722 * It appears to be important that we don't enable this
1723 * for the current pipe before otherwise configuring the
1724 * PLL. No idea how this should be handled if multiple
1725 * DVO outputs are enabled simultaneosly.
1726 */
1727 dpll |= DPLL_DVO_2X_MODE;
1728 I915_WRITE(DPLL(!crtc->pipe),
1729 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1730 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001731
1732 /* Wait for the clocks to stabilize. */
1733 POSTING_READ(reg);
1734 udelay(150);
1735
1736 if (INTEL_INFO(dev)->gen >= 4) {
1737 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001738 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 } else {
1740 /* The pixel multiplier can only be updated once the
1741 * DPLL is enabled and the clocks are stable.
1742 *
1743 * So write it again.
1744 */
1745 I915_WRITE(reg, dpll);
1746 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001747
1748 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001749 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001750 POSTING_READ(reg);
1751 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001752 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001753 POSTING_READ(reg);
1754 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001755 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001756 POSTING_READ(reg);
1757 udelay(150); /* wait for warmup */
1758}
1759
1760/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001761 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001762 * @dev_priv: i915 private structure
1763 * @pipe: pipe PLL to disable
1764 *
1765 * Disable the PLL for @pipe, making sure the pipe is off first.
1766 *
1767 * Note! This is for pre-ILK only.
1768 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001769static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001770{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001771 struct drm_device *dev = crtc->base.dev;
1772 struct drm_i915_private *dev_priv = dev->dev_private;
1773 enum pipe pipe = crtc->pipe;
1774
1775 /* Disable DVO 2x clock on both PLLs if necessary */
1776 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001777 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001778 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001779 I915_WRITE(DPLL(PIPE_B),
1780 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1781 I915_WRITE(DPLL(PIPE_A),
1782 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1783 }
1784
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001785 /* Don't disable pipe or pipe PLLs if needed */
1786 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1787 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001788 return;
1789
1790 /* Make sure the pipe isn't still relying on us */
1791 assert_pipe_disabled(dev_priv, pipe);
1792
Daniel Vetter50b44a42013-06-05 13:34:33 +02001793 I915_WRITE(DPLL(pipe), 0);
1794 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001795}
1796
Jesse Barnesf6071162013-10-01 10:41:38 -07001797static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1798{
1799 u32 val = 0;
1800
1801 /* Make sure the pipe isn't still relying on us */
1802 assert_pipe_disabled(dev_priv, pipe);
1803
Imre Deake5cbfbf2014-01-09 17:08:16 +02001804 /*
1805 * Leave integrated clock source and reference clock enabled for pipe B.
1806 * The latter is needed for VGA hotplug / manual detection.
1807 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001808 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001809 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001810 I915_WRITE(DPLL(pipe), val);
1811 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001812
1813}
1814
1815static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1816{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001817 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001818 u32 val;
1819
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001820 /* Make sure the pipe isn't still relying on us */
1821 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001822
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001823 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001824 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001825 if (pipe != PIPE_A)
1826 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1827 I915_WRITE(DPLL(pipe), val);
1828 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001829
Ville Syrjäläa5805162015-05-26 20:42:30 +03001830 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001831
1832 /* Disable 10bit clock to display controller */
1833 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1834 val &= ~DPIO_DCLKP_EN;
1835 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1836
Ville Syrjälä61407f62014-05-27 16:32:55 +03001837 /* disable left/right clock distribution */
1838 if (pipe != PIPE_B) {
1839 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1840 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1841 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1842 } else {
1843 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1844 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1845 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1846 }
1847
Ville Syrjäläa5805162015-05-26 20:42:30 +03001848 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001849}
1850
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001851void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001852 struct intel_digital_port *dport,
1853 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854{
1855 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001856 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001857
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001858 switch (dport->port) {
1859 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001860 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001861 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001862 break;
1863 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001864 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001865 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001866 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001867 break;
1868 case PORT_D:
1869 port_mask = DPLL_PORTD_READY_MASK;
1870 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001871 break;
1872 default:
1873 BUG();
1874 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001875
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001876 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1877 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1878 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001879}
1880
Daniel Vetterb14b1052014-04-24 23:55:13 +02001881static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1882{
1883 struct drm_device *dev = crtc->base.dev;
1884 struct drm_i915_private *dev_priv = dev->dev_private;
1885 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1886
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001887 if (WARN_ON(pll == NULL))
1888 return;
1889
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001890 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001891 if (pll->active == 0) {
1892 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1893 WARN_ON(pll->on);
1894 assert_shared_dpll_disabled(dev_priv, pll);
1895
1896 pll->mode_set(dev_priv, pll);
1897 }
1898}
1899
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001900/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001901 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001902 * @dev_priv: i915 private structure
1903 * @pipe: pipe PLL to enable
1904 *
1905 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1906 * drives the transcoder clock.
1907 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001908static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001909{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001910 struct drm_device *dev = crtc->base.dev;
1911 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001912 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001913
Daniel Vetter87a875b2013-06-05 13:34:19 +02001914 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001915 return;
1916
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001917 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001918 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001919
Damien Lespiau74dd6922014-07-29 18:06:17 +01001920 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001921 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001922 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001923
Daniel Vettercdbd2312013-06-05 13:34:03 +02001924 if (pll->active++) {
1925 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001926 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001927 return;
1928 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001929 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001930
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001931 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1932
Daniel Vetter46edb022013-06-05 13:34:12 +02001933 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001934 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001935 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001936}
1937
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001938static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001939{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001940 struct drm_device *dev = crtc->base.dev;
1941 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001942 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001943
Jesse Barnes92f25842011-01-04 15:09:34 -08001944 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001945 BUG_ON(INTEL_INFO(dev)->gen < 5);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001946 if (pll == NULL)
1947 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001948
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001949 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001950 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001951
Daniel Vetter46edb022013-06-05 13:34:12 +02001952 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1953 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001954 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001955
Chris Wilson48da64a2012-05-13 20:16:12 +01001956 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001957 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001958 return;
1959 }
1960
Daniel Vettere9d69442013-06-05 13:34:15 +02001961 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001962 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001963 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001964 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001965
Daniel Vetter46edb022013-06-05 13:34:12 +02001966 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001967 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001968 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001969
1970 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001971}
1972
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001973static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1974 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001975{
Daniel Vetter23670b322012-11-01 09:15:30 +01001976 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001977 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001978 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001979 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001980
1981 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001982 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001983
1984 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001985 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001986 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001987
1988 /* FDI must be feeding us bits for PCH ports */
1989 assert_fdi_tx_enabled(dev_priv, pipe);
1990 assert_fdi_rx_enabled(dev_priv, pipe);
1991
Daniel Vetter23670b322012-11-01 09:15:30 +01001992 if (HAS_PCH_CPT(dev)) {
1993 /* Workaround: Set the timing override bit before enabling the
1994 * pch transcoder. */
1995 reg = TRANS_CHICKEN2(pipe);
1996 val = I915_READ(reg);
1997 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1998 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001999 }
Daniel Vetter23670b322012-11-01 09:15:30 +01002000
Daniel Vetterab9412b2013-05-03 11:49:46 +02002001 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002002 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002003 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07002004
2005 if (HAS_PCH_IBX(dev_priv->dev)) {
2006 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002007 * Make the BPC in transcoder be consistent with
2008 * that in pipeconf reg. For HDMI we must use 8bpc
2009 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07002010 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002011 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002012 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2013 val |= PIPECONF_8BPC;
2014 else
2015 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002016 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002017
2018 val &= ~TRANS_INTERLACE_MASK;
2019 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002020 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002021 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002022 val |= TRANS_LEGACY_INTERLACED_ILK;
2023 else
2024 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002025 else
2026 val |= TRANS_PROGRESSIVE;
2027
Jesse Barnes040484a2011-01-03 12:14:26 -08002028 I915_WRITE(reg, val | TRANS_ENABLE);
2029 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002030 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002031}
2032
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002034 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002035{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002037
2038 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002039 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002041 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002042 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002043 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002044
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002045 /* Workaround: set timing override bit. */
2046 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002047 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002048 I915_WRITE(_TRANSA_CHICKEN2, val);
2049
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002050 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002051 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002052
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002053 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2054 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002055 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002056 else
2057 val |= TRANS_PROGRESSIVE;
2058
Daniel Vetterab9412b2013-05-03 11:49:46 +02002059 I915_WRITE(LPT_TRANSCONF, val);
2060 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002061 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002062}
2063
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002064static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2065 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002066{
Daniel Vetter23670b322012-11-01 09:15:30 +01002067 struct drm_device *dev = dev_priv->dev;
2068 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002069
2070 /* FDI relies on the transcoder */
2071 assert_fdi_tx_disabled(dev_priv, pipe);
2072 assert_fdi_rx_disabled(dev_priv, pipe);
2073
Jesse Barnes291906f2011-02-02 12:28:03 -08002074 /* Ports must be off as well */
2075 assert_pch_ports_disabled(dev_priv, pipe);
2076
Daniel Vetterab9412b2013-05-03 11:49:46 +02002077 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002078 val = I915_READ(reg);
2079 val &= ~TRANS_ENABLE;
2080 I915_WRITE(reg, val);
2081 /* wait for PCH transcoder off, transcoder state */
2082 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002083 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002084
2085 if (!HAS_PCH_IBX(dev)) {
2086 /* Workaround: Clear the timing override chicken bit again. */
2087 reg = TRANS_CHICKEN2(pipe);
2088 val = I915_READ(reg);
2089 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2090 I915_WRITE(reg, val);
2091 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002092}
2093
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002094static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002095{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002096 u32 val;
2097
Daniel Vetterab9412b2013-05-03 11:49:46 +02002098 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002099 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002100 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002101 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002102 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002103 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002104
2105 /* Workaround: clear timing override bit. */
2106 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002107 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002108 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002109}
2110
2111/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002112 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002113 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002114 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002115 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002118static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002119{
Paulo Zanoni03722642014-01-17 13:51:09 -02002120 struct drm_device *dev = crtc->base.dev;
2121 struct drm_i915_private *dev_priv = dev->dev_private;
2122 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002123 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2124 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002125 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126 int reg;
2127 u32 val;
2128
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002129 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2130
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002131 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002132 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002133 assert_sprites_disabled(dev_priv, pipe);
2134
Paulo Zanoni681e5812012-12-06 11:12:38 -02002135 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002136 pch_transcoder = TRANSCODER_A;
2137 else
2138 pch_transcoder = pipe;
2139
Jesse Barnesb24e7172011-01-04 15:09:30 -08002140 /*
2141 * A pipe without a PLL won't actually be able to drive bits from
2142 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2143 * need the check.
2144 */
Imre Deak50360402015-01-16 00:55:16 -08002145 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002146 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002147 assert_dsi_pll_enabled(dev_priv);
2148 else
2149 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002150 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002151 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002152 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002153 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002154 assert_fdi_tx_pll_enabled(dev_priv,
2155 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002156 }
2157 /* FIXME: assert CPU port conditions for SNB+ */
2158 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002160 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002162 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002163 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2164 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002165 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002166 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002167
2168 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002169 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002170}
2171
2172/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002173 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002174 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002175 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002176 * Disable the pipe of @crtc, making sure that various hardware
2177 * specific requirements are met, if applicable, e.g. plane
2178 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002179 *
2180 * Will wait until the pipe has shut down before returning.
2181 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002182static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002183{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002184 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002185 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002186 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002187 int reg;
2188 u32 val;
2189
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002190 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2191
Jesse Barnesb24e7172011-01-04 15:09:30 -08002192 /*
2193 * Make sure planes won't keep trying to pump pixels to us,
2194 * or we might hang the display.
2195 */
2196 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002197 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002198 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002199
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002200 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002201 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002202 if ((val & PIPECONF_ENABLE) == 0)
2203 return;
2204
Ville Syrjälä67adc642014-08-15 01:21:57 +03002205 /*
2206 * Double wide has implications for planes
2207 * so best keep it disabled when not needed.
2208 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002209 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002210 val &= ~PIPECONF_DOUBLE_WIDE;
2211
2212 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002213 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2214 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002215 val &= ~PIPECONF_ENABLE;
2216
2217 I915_WRITE(reg, val);
2218 if ((val & PIPECONF_ENABLE) == 0)
2219 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002220}
2221
Chris Wilson693db182013-03-05 14:52:39 +00002222static bool need_vtd_wa(struct drm_device *dev)
2223{
2224#ifdef CONFIG_INTEL_IOMMU
2225 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2226 return true;
2227#endif
2228 return false;
2229}
2230
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002231unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002232intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2233 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002234{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002235 unsigned int tile_height;
2236 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002237
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002238 switch (fb_format_modifier) {
2239 case DRM_FORMAT_MOD_NONE:
2240 tile_height = 1;
2241 break;
2242 case I915_FORMAT_MOD_X_TILED:
2243 tile_height = IS_GEN2(dev) ? 16 : 8;
2244 break;
2245 case I915_FORMAT_MOD_Y_TILED:
2246 tile_height = 32;
2247 break;
2248 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002249 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2250 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002251 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002252 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002253 tile_height = 64;
2254 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002255 case 2:
2256 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002257 tile_height = 32;
2258 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002259 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002260 tile_height = 16;
2261 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002262 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002263 WARN_ONCE(1,
2264 "128-bit pixels are not supported for display!");
2265 tile_height = 16;
2266 break;
2267 }
2268 break;
2269 default:
2270 MISSING_CASE(fb_format_modifier);
2271 tile_height = 1;
2272 break;
2273 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002274
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002275 return tile_height;
2276}
2277
2278unsigned int
2279intel_fb_align_height(struct drm_device *dev, unsigned int height,
2280 uint32_t pixel_format, uint64_t fb_format_modifier)
2281{
2282 return ALIGN(height, intel_tile_height(dev, pixel_format,
2283 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002284}
2285
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002286static int
2287intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2288 const struct drm_plane_state *plane_state)
2289{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002290 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002291 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002292
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002293 *view = i915_ggtt_view_normal;
2294
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002295 if (!plane_state)
2296 return 0;
2297
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002298 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002299 return 0;
2300
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002301 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002302
2303 info->height = fb->height;
2304 info->pixel_format = fb->pixel_format;
2305 info->pitch = fb->pitches[0];
2306 info->fb_modifier = fb->modifier[0];
2307
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002308 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2309 fb->modifier[0]);
2310 tile_pitch = PAGE_SIZE / tile_height;
2311 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2312 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2313 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2314
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002315 return 0;
2316}
2317
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002318static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2319{
2320 if (INTEL_INFO(dev_priv)->gen >= 9)
2321 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002322 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2323 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002324 return 128 * 1024;
2325 else if (INTEL_INFO(dev_priv)->gen >= 4)
2326 return 4 * 1024;
2327 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002328 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002329}
2330
Chris Wilson127bd2a2010-07-23 23:32:05 +01002331int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002332intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2333 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002334 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002335 struct intel_engine_cs *pipelined,
2336 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002337{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002338 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002339 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002340 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002341 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002342 u32 alignment;
2343 int ret;
2344
Matt Roperebcdd392014-07-09 16:22:11 -07002345 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2346
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002347 switch (fb->modifier[0]) {
2348 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002349 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002350 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002351 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002352 if (INTEL_INFO(dev)->gen >= 9)
2353 alignment = 256 * 1024;
2354 else {
2355 /* pin() will align the object as required by fence */
2356 alignment = 0;
2357 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002358 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002359 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002360 case I915_FORMAT_MOD_Yf_TILED:
2361 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2362 "Y tiling bo slipped through, driver bug!\n"))
2363 return -EINVAL;
2364 alignment = 1 * 1024 * 1024;
2365 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002366 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002367 MISSING_CASE(fb->modifier[0]);
2368 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002369 }
2370
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002371 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2372 if (ret)
2373 return ret;
2374
Chris Wilson693db182013-03-05 14:52:39 +00002375 /* Note that the w/a also requires 64 PTE of padding following the
2376 * bo. We currently fill all unused PTE with the shadow page and so
2377 * we should always have valid PTE following the scanout preventing
2378 * the VT-d warning.
2379 */
2380 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2381 alignment = 256 * 1024;
2382
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002383 /*
2384 * Global gtt pte registers are special registers which actually forward
2385 * writes to a chunk of system memory. Which means that there is no risk
2386 * that the register values disappear as soon as we call
2387 * intel_runtime_pm_put(), so it is correct to wrap only the
2388 * pin/unpin/fence and not more.
2389 */
2390 intel_runtime_pm_get(dev_priv);
2391
Chris Wilsonce453d82011-02-21 14:43:56 +00002392 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002393 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002394 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002395 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002396 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002397
2398 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2399 * fence, whereas 965+ only requires a fence if using
2400 * framebuffer compression. For simplicity, we always install
2401 * a fence as the cost is not that onerous.
2402 */
Chris Wilson06d98132012-04-17 15:31:24 +01002403 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002404 if (ret)
2405 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002406
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002407 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002408
Chris Wilsonce453d82011-02-21 14:43:56 +00002409 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002410 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002411 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002412
2413err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002414 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002415err_interruptible:
2416 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002417 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002418 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002419}
2420
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002421static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2422 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002423{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002424 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002425 struct i915_ggtt_view view;
2426 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002427
Matt Roperebcdd392014-07-09 16:22:11 -07002428 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2429
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002430 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2431 WARN_ONCE(ret, "Couldn't get view from plane state!");
2432
Chris Wilson1690e1e2011-12-14 13:57:08 +01002433 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002434 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002435}
2436
Daniel Vetterc2c75132012-07-05 12:17:30 +02002437/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2438 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002439unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2440 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002441 unsigned int tiling_mode,
2442 unsigned int cpp,
2443 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002444{
Chris Wilsonbc752862013-02-21 20:04:31 +00002445 if (tiling_mode != I915_TILING_NONE) {
2446 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002447
Chris Wilsonbc752862013-02-21 20:04:31 +00002448 tile_rows = *y / 8;
2449 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002450
Chris Wilsonbc752862013-02-21 20:04:31 +00002451 tiles = *x / (512/cpp);
2452 *x %= 512/cpp;
2453
2454 return tile_rows * pitch * 8 + tiles * 4096;
2455 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002456 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002457 unsigned int offset;
2458
2459 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002460 *y = (offset & alignment) / pitch;
2461 *x = ((offset & alignment) - *y * pitch) / cpp;
2462 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002463 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002464}
2465
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002466static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002467{
2468 switch (format) {
2469 case DISPPLANE_8BPP:
2470 return DRM_FORMAT_C8;
2471 case DISPPLANE_BGRX555:
2472 return DRM_FORMAT_XRGB1555;
2473 case DISPPLANE_BGRX565:
2474 return DRM_FORMAT_RGB565;
2475 default:
2476 case DISPPLANE_BGRX888:
2477 return DRM_FORMAT_XRGB8888;
2478 case DISPPLANE_RGBX888:
2479 return DRM_FORMAT_XBGR8888;
2480 case DISPPLANE_BGRX101010:
2481 return DRM_FORMAT_XRGB2101010;
2482 case DISPPLANE_RGBX101010:
2483 return DRM_FORMAT_XBGR2101010;
2484 }
2485}
2486
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002487static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2488{
2489 switch (format) {
2490 case PLANE_CTL_FORMAT_RGB_565:
2491 return DRM_FORMAT_RGB565;
2492 default:
2493 case PLANE_CTL_FORMAT_XRGB_8888:
2494 if (rgb_order) {
2495 if (alpha)
2496 return DRM_FORMAT_ABGR8888;
2497 else
2498 return DRM_FORMAT_XBGR8888;
2499 } else {
2500 if (alpha)
2501 return DRM_FORMAT_ARGB8888;
2502 else
2503 return DRM_FORMAT_XRGB8888;
2504 }
2505 case PLANE_CTL_FORMAT_XRGB_2101010:
2506 if (rgb_order)
2507 return DRM_FORMAT_XBGR2101010;
2508 else
2509 return DRM_FORMAT_XRGB2101010;
2510 }
2511}
2512
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002513static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002514intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2515 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002516{
2517 struct drm_device *dev = crtc->base.dev;
2518 struct drm_i915_gem_object *obj = NULL;
2519 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002520 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002521 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2522 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2523 PAGE_SIZE);
2524
2525 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002526
Chris Wilsonff2652e2014-03-10 08:07:02 +00002527 if (plane_config->size == 0)
2528 return false;
2529
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002530 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2531 base_aligned,
2532 base_aligned,
2533 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002534 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002535 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002536
Damien Lespiau49af4492015-01-20 12:51:44 +00002537 obj->tiling_mode = plane_config->tiling;
2538 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002539 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002540
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002541 mode_cmd.pixel_format = fb->pixel_format;
2542 mode_cmd.width = fb->width;
2543 mode_cmd.height = fb->height;
2544 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002545 mode_cmd.modifier[0] = fb->modifier[0];
2546 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002547
2548 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002549 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002550 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002551 DRM_DEBUG_KMS("intel fb init failed\n");
2552 goto out_unref_obj;
2553 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002554 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002555
Daniel Vetterf6936e22015-03-26 12:17:05 +01002556 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002557 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002558
2559out_unref_obj:
2560 drm_gem_object_unreference(&obj->base);
2561 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002562 return false;
2563}
2564
Matt Roperafd65eb2015-02-03 13:10:04 -08002565/* Update plane->state->fb to match plane->fb after driver-internal updates */
2566static void
2567update_state_fb(struct drm_plane *plane)
2568{
2569 if (plane->fb == plane->state->fb)
2570 return;
2571
2572 if (plane->state->fb)
2573 drm_framebuffer_unreference(plane->state->fb);
2574 plane->state->fb = plane->fb;
2575 if (plane->state->fb)
2576 drm_framebuffer_reference(plane->state->fb);
2577}
2578
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002579static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002580intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2581 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002582{
2583 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002584 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002585 struct drm_crtc *c;
2586 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002587 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002588 struct drm_plane *primary = intel_crtc->base.primary;
2589 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002590
Damien Lespiau2d140302015-02-05 17:22:18 +00002591 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002592 return;
2593
Daniel Vetterf6936e22015-03-26 12:17:05 +01002594 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002595 fb = &plane_config->fb->base;
2596 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002597 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002598
Damien Lespiau2d140302015-02-05 17:22:18 +00002599 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002600
2601 /*
2602 * Failed to alloc the obj, check to see if we should share
2603 * an fb with another CRTC instead
2604 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002605 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002606 i = to_intel_crtc(c);
2607
2608 if (c == &intel_crtc->base)
2609 continue;
2610
Matt Roper2ff8fde2014-07-08 07:50:07 -07002611 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002612 continue;
2613
Daniel Vetter88595ac2015-03-26 12:42:24 +01002614 fb = c->primary->fb;
2615 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002616 continue;
2617
Daniel Vetter88595ac2015-03-26 12:42:24 +01002618 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002619 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002620 drm_framebuffer_reference(fb);
2621 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002622 }
2623 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002624
2625 return;
2626
2627valid_fb:
2628 obj = intel_fb_obj(fb);
2629 if (obj->tiling_mode != I915_TILING_NONE)
2630 dev_priv->preserve_bios_swizzle = true;
2631
2632 primary->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002633 primary->crtc = primary->state->crtc = &intel_crtc->base;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002634 update_state_fb(primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002635 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002636 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002637}
2638
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002639static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2640 struct drm_framebuffer *fb,
2641 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002642{
2643 struct drm_device *dev = crtc->dev;
2644 struct drm_i915_private *dev_priv = dev->dev_private;
2645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002646 struct drm_plane *primary = crtc->primary;
2647 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002648 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002649 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002650 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002651 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002652 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302653 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002654
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002655 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002656 I915_WRITE(reg, 0);
2657 if (INTEL_INFO(dev)->gen >= 4)
2658 I915_WRITE(DSPSURF(plane), 0);
2659 else
2660 I915_WRITE(DSPADDR(plane), 0);
2661 POSTING_READ(reg);
2662 return;
2663 }
2664
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002665 obj = intel_fb_obj(fb);
2666 if (WARN_ON(obj == NULL))
2667 return;
2668
2669 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2670
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002671 dspcntr = DISPPLANE_GAMMA_ENABLE;
2672
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002673 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002674
2675 if (INTEL_INFO(dev)->gen < 4) {
2676 if (intel_crtc->pipe == PIPE_B)
2677 dspcntr |= DISPPLANE_SEL_PIPE_B;
2678
2679 /* pipesrc and dspsize control the size that is scaled from,
2680 * which should always be the user's requested size.
2681 */
2682 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002683 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2684 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002685 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002686 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2687 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002688 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2689 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002690 I915_WRITE(PRIMPOS(plane), 0);
2691 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002692 }
2693
Ville Syrjälä57779d02012-10-31 17:50:14 +02002694 switch (fb->pixel_format) {
2695 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002696 dspcntr |= DISPPLANE_8BPP;
2697 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002698 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002699 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002700 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002701 case DRM_FORMAT_RGB565:
2702 dspcntr |= DISPPLANE_BGRX565;
2703 break;
2704 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002705 dspcntr |= DISPPLANE_BGRX888;
2706 break;
2707 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002708 dspcntr |= DISPPLANE_RGBX888;
2709 break;
2710 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002711 dspcntr |= DISPPLANE_BGRX101010;
2712 break;
2713 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002714 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002715 break;
2716 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002717 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002718 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002719
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002720 if (INTEL_INFO(dev)->gen >= 4 &&
2721 obj->tiling_mode != I915_TILING_NONE)
2722 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002723
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002724 if (IS_G4X(dev))
2725 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2726
Ville Syrjäläb98971272014-08-27 16:51:22 +03002727 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002728
Daniel Vetterc2c75132012-07-05 12:17:30 +02002729 if (INTEL_INFO(dev)->gen >= 4) {
2730 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002731 intel_gen4_compute_page_offset(dev_priv,
2732 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002733 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002734 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002735 linear_offset -= intel_crtc->dspaddr_offset;
2736 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002737 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002738 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002739
Matt Roper8e7d6882015-01-21 16:35:41 -08002740 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302741 dspcntr |= DISPPLANE_ROTATE_180;
2742
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002743 x += (intel_crtc->config->pipe_src_w - 1);
2744 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302745
2746 /* Finding the last pixel of the last line of the display
2747 data and adding to linear_offset*/
2748 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002749 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2750 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302751 }
2752
2753 I915_WRITE(reg, dspcntr);
2754
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002755 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002756 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002757 I915_WRITE(DSPSURF(plane),
2758 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002759 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002760 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002761 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002762 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002763 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002764}
2765
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002766static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2767 struct drm_framebuffer *fb,
2768 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002769{
2770 struct drm_device *dev = crtc->dev;
2771 struct drm_i915_private *dev_priv = dev->dev_private;
2772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002773 struct drm_plane *primary = crtc->primary;
2774 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002775 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002776 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002777 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002778 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002779 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302780 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002781
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002782 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002783 I915_WRITE(reg, 0);
2784 I915_WRITE(DSPSURF(plane), 0);
2785 POSTING_READ(reg);
2786 return;
2787 }
2788
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002789 obj = intel_fb_obj(fb);
2790 if (WARN_ON(obj == NULL))
2791 return;
2792
2793 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2794
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002795 dspcntr = DISPPLANE_GAMMA_ENABLE;
2796
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002797 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002798
2799 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2800 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2801
Ville Syrjälä57779d02012-10-31 17:50:14 +02002802 switch (fb->pixel_format) {
2803 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002804 dspcntr |= DISPPLANE_8BPP;
2805 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002806 case DRM_FORMAT_RGB565:
2807 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002808 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002809 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002810 dspcntr |= DISPPLANE_BGRX888;
2811 break;
2812 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002813 dspcntr |= DISPPLANE_RGBX888;
2814 break;
2815 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002816 dspcntr |= DISPPLANE_BGRX101010;
2817 break;
2818 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002819 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002820 break;
2821 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002822 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002823 }
2824
2825 if (obj->tiling_mode != I915_TILING_NONE)
2826 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002827
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002828 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002829 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002830
Ville Syrjäläb98971272014-08-27 16:51:22 +03002831 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002832 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002833 intel_gen4_compute_page_offset(dev_priv,
2834 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002835 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002836 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002837 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002838 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302839 dspcntr |= DISPPLANE_ROTATE_180;
2840
2841 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002842 x += (intel_crtc->config->pipe_src_w - 1);
2843 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302844
2845 /* Finding the last pixel of the last line of the display
2846 data and adding to linear_offset*/
2847 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002848 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2849 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302850 }
2851 }
2852
2853 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002854
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002855 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002856 I915_WRITE(DSPSURF(plane),
2857 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002858 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002859 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2860 } else {
2861 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2862 I915_WRITE(DSPLINOFF(plane), linear_offset);
2863 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002864 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002865}
2866
Damien Lespiaub3218032015-02-27 11:15:18 +00002867u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2868 uint32_t pixel_format)
2869{
2870 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2871
2872 /*
2873 * The stride is either expressed as a multiple of 64 bytes
2874 * chunks for linear buffers or in number of tiles for tiled
2875 * buffers.
2876 */
2877 switch (fb_modifier) {
2878 case DRM_FORMAT_MOD_NONE:
2879 return 64;
2880 case I915_FORMAT_MOD_X_TILED:
2881 if (INTEL_INFO(dev)->gen == 2)
2882 return 128;
2883 return 512;
2884 case I915_FORMAT_MOD_Y_TILED:
2885 /* No need to check for old gens and Y tiling since this is
2886 * about the display engine and those will be blocked before
2887 * we get here.
2888 */
2889 return 128;
2890 case I915_FORMAT_MOD_Yf_TILED:
2891 if (bits_per_pixel == 8)
2892 return 64;
2893 else
2894 return 128;
2895 default:
2896 MISSING_CASE(fb_modifier);
2897 return 64;
2898 }
2899}
2900
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002901unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2902 struct drm_i915_gem_object *obj)
2903{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002904 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002905
2906 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002907 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002908
2909 return i915_gem_obj_ggtt_offset_view(obj, view);
2910}
2911
Chandra Kondurua1b22782015-04-07 15:28:45 -07002912/*
2913 * This function detaches (aka. unbinds) unused scalers in hardware
2914 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002915static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002916{
2917 struct drm_device *dev;
2918 struct drm_i915_private *dev_priv;
2919 struct intel_crtc_scaler_state *scaler_state;
2920 int i;
2921
Chandra Kondurua1b22782015-04-07 15:28:45 -07002922 dev = intel_crtc->base.dev;
2923 dev_priv = dev->dev_private;
2924 scaler_state = &intel_crtc->config->scaler_state;
2925
2926 /* loop through and disable scalers that aren't in use */
2927 for (i = 0; i < intel_crtc->num_scalers; i++) {
2928 if (!scaler_state->scalers[i].in_use) {
2929 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2930 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2931 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2932 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2933 intel_crtc->base.base.id, intel_crtc->pipe, i);
2934 }
2935 }
2936}
2937
Chandra Konduru6156a452015-04-27 13:48:39 -07002938u32 skl_plane_ctl_format(uint32_t pixel_format)
2939{
Chandra Konduru6156a452015-04-27 13:48:39 -07002940 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002941 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002942 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002943 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002944 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002945 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002946 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002947 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002948 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002949 /*
2950 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2951 * to be already pre-multiplied. We need to add a knob (or a different
2952 * DRM_FORMAT) for user-space to configure that.
2953 */
2954 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002955 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002956 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002957 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002958 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002959 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002960 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002961 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002962 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002963 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002964 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002965 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002966 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002967 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002968 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002969 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002970 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002971 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002972 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002973 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002974 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002975
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002976 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002977}
2978
2979u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2980{
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 switch (fb_modifier) {
2982 case DRM_FORMAT_MOD_NONE:
2983 break;
2984 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002985 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002986 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002987 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002989 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 default:
2991 MISSING_CASE(fb_modifier);
2992 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002993
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002994 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995}
2996
2997u32 skl_plane_ctl_rotation(unsigned int rotation)
2998{
Chandra Konduru6156a452015-04-27 13:48:39 -07002999 switch (rotation) {
3000 case BIT(DRM_ROTATE_0):
3001 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303002 /*
3003 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3004 * while i915 HW rotation is clockwise, thats why this swapping.
3005 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003006 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303007 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003009 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003010 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303011 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 default:
3013 MISSING_CASE(rotation);
3014 }
3015
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003016 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017}
3018
Damien Lespiau70d21f02013-07-03 21:06:04 +01003019static void skylake_update_primary_plane(struct drm_crtc *crtc,
3020 struct drm_framebuffer *fb,
3021 int x, int y)
3022{
3023 struct drm_device *dev = crtc->dev;
3024 struct drm_i915_private *dev_priv = dev->dev_private;
3025 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003026 struct drm_plane *plane = crtc->primary;
3027 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003028 struct drm_i915_gem_object *obj;
3029 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303030 u32 plane_ctl, stride_div, stride;
3031 u32 tile_height, plane_offset, plane_size;
3032 unsigned int rotation;
3033 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003034 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003035 struct intel_crtc_state *crtc_state = intel_crtc->config;
3036 struct intel_plane_state *plane_state;
3037 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3038 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3039 int scaler_id = -1;
3040
Chandra Konduru6156a452015-04-27 13:48:39 -07003041 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003042
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003043 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003044 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3045 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3046 POSTING_READ(PLANE_CTL(pipe, 0));
3047 return;
3048 }
3049
3050 plane_ctl = PLANE_CTL_ENABLE |
3051 PLANE_CTL_PIPE_GAMMA_ENABLE |
3052 PLANE_CTL_PIPE_CSC_ENABLE;
3053
Chandra Konduru6156a452015-04-27 13:48:39 -07003054 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3055 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003056 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303057
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303058 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003059 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003060
Damien Lespiaub3218032015-02-27 11:15:18 +00003061 obj = intel_fb_obj(fb);
3062 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3063 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303064 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3065
Chandra Konduru6156a452015-04-27 13:48:39 -07003066 /*
3067 * FIXME: intel_plane_state->src, dst aren't set when transitional
3068 * update_plane helpers are called from legacy paths.
3069 * Once full atomic crtc is available, below check can be avoided.
3070 */
3071 if (drm_rect_width(&plane_state->src)) {
3072 scaler_id = plane_state->scaler_id;
3073 src_x = plane_state->src.x1 >> 16;
3074 src_y = plane_state->src.y1 >> 16;
3075 src_w = drm_rect_width(&plane_state->src) >> 16;
3076 src_h = drm_rect_height(&plane_state->src) >> 16;
3077 dst_x = plane_state->dst.x1;
3078 dst_y = plane_state->dst.y1;
3079 dst_w = drm_rect_width(&plane_state->dst);
3080 dst_h = drm_rect_height(&plane_state->dst);
3081
3082 WARN_ON(x != src_x || y != src_y);
3083 } else {
3084 src_w = intel_crtc->config->pipe_src_w;
3085 src_h = intel_crtc->config->pipe_src_h;
3086 }
3087
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303088 if (intel_rotation_90_or_270(rotation)) {
3089 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003090 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303091 fb->modifier[0]);
3092 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003093 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303094 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003095 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303096 } else {
3097 stride = fb->pitches[0] / stride_div;
3098 x_offset = x;
3099 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003100 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303101 }
3102 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003103
Damien Lespiau70d21f02013-07-03 21:06:04 +01003104 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303105 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3106 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3107 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003108
3109 if (scaler_id >= 0) {
3110 uint32_t ps_ctrl = 0;
3111
3112 WARN_ON(!dst_w || !dst_h);
3113 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3114 crtc_state->scaler_state.scalers[scaler_id].mode;
3115 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3116 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3117 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3118 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3119 I915_WRITE(PLANE_POS(pipe, 0), 0);
3120 } else {
3121 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3122 }
3123
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003124 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003125
3126 POSTING_READ(PLANE_SURF(pipe, 0));
3127}
3128
Jesse Barnes17638cd2011-06-24 12:19:23 -07003129/* Assume fb object is pinned & idle & fenced and just update base pointers */
3130static int
3131intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3132 int x, int y, enum mode_set_atomic state)
3133{
3134 struct drm_device *dev = crtc->dev;
3135 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003136
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003137 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003138 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003139
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003140 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3141
3142 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003143}
3144
Ville Syrjälä75147472014-11-24 18:28:11 +02003145static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003146{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003147 struct drm_crtc *crtc;
3148
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003149 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3151 enum plane plane = intel_crtc->plane;
3152
3153 intel_prepare_page_flip(dev, plane);
3154 intel_finish_page_flip_plane(dev, plane);
3155 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003156}
3157
3158static void intel_update_primary_planes(struct drm_device *dev)
3159{
3160 struct drm_i915_private *dev_priv = dev->dev_private;
3161 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003162
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003163 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3165
Rob Clark51fd3712013-11-19 12:10:12 -05003166 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003167 /*
3168 * FIXME: Once we have proper support for primary planes (and
3169 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003170 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003171 */
Matt Roperf4510a22014-04-01 15:22:40 -07003172 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003173 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003174 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003175 crtc->x,
3176 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003177 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003178 }
3179}
3180
Ville Syrjälä75147472014-11-24 18:28:11 +02003181void intel_prepare_reset(struct drm_device *dev)
3182{
3183 /* no reset support for gen2 */
3184 if (IS_GEN2(dev))
3185 return;
3186
3187 /* reset doesn't touch the display */
3188 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3189 return;
3190
3191 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003192 /*
3193 * Disabling the crtcs gracefully seems nicer. Also the
3194 * g33 docs say we should at least disable all the planes.
3195 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003196 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003197}
3198
3199void intel_finish_reset(struct drm_device *dev)
3200{
3201 struct drm_i915_private *dev_priv = to_i915(dev);
3202
3203 /*
3204 * Flips in the rings will be nuked by the reset,
3205 * so complete all pending flips so that user space
3206 * will get its events and not get stuck.
3207 */
3208 intel_complete_page_flips(dev);
3209
3210 /* no reset support for gen2 */
3211 if (IS_GEN2(dev))
3212 return;
3213
3214 /* reset doesn't touch the display */
3215 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3216 /*
3217 * Flips in the rings have been nuked by the reset,
3218 * so update the base address of all primary
3219 * planes to the the last fb to make sure we're
3220 * showing the correct fb after a reset.
3221 */
3222 intel_update_primary_planes(dev);
3223 return;
3224 }
3225
3226 /*
3227 * The display has been reset as well,
3228 * so need a full re-initialization.
3229 */
3230 intel_runtime_pm_disable_interrupts(dev_priv);
3231 intel_runtime_pm_enable_interrupts(dev_priv);
3232
3233 intel_modeset_init_hw(dev);
3234
3235 spin_lock_irq(&dev_priv->irq_lock);
3236 if (dev_priv->display.hpd_irq_setup)
3237 dev_priv->display.hpd_irq_setup(dev);
3238 spin_unlock_irq(&dev_priv->irq_lock);
3239
3240 intel_modeset_setup_hw_state(dev, true);
3241
3242 intel_hpd_init(dev_priv);
3243
3244 drm_modeset_unlock_all(dev);
3245}
3246
Chris Wilson2e2f3512015-04-27 13:41:14 +01003247static void
Chris Wilson14667a42012-04-03 17:58:35 +01003248intel_finish_fb(struct drm_framebuffer *old_fb)
3249{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003250 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003251 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003252 bool was_interruptible = dev_priv->mm.interruptible;
3253 int ret;
3254
Chris Wilson14667a42012-04-03 17:58:35 +01003255 /* Big Hammer, we also need to ensure that any pending
3256 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3257 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003258 * framebuffer. Note that we rely on userspace rendering
3259 * into the buffer attached to the pipe they are waiting
3260 * on. If not, userspace generates a GPU hang with IPEHR
3261 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003262 *
3263 * This should only fail upon a hung GPU, in which case we
3264 * can safely continue.
3265 */
3266 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003267 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003268 dev_priv->mm.interruptible = was_interruptible;
3269
Chris Wilson2e2f3512015-04-27 13:41:14 +01003270 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003271}
3272
Chris Wilson7d5e3792014-03-04 13:15:08 +00003273static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3274{
3275 struct drm_device *dev = crtc->dev;
3276 struct drm_i915_private *dev_priv = dev->dev_private;
3277 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003278 bool pending;
3279
3280 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3281 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3282 return false;
3283
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003284 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003285 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003286 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003287
3288 return pending;
3289}
3290
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003291static void intel_update_pipe_size(struct intel_crtc *crtc)
3292{
3293 struct drm_device *dev = crtc->base.dev;
3294 struct drm_i915_private *dev_priv = dev->dev_private;
3295 const struct drm_display_mode *adjusted_mode;
3296
3297 if (!i915.fastboot)
3298 return;
3299
3300 /*
3301 * Update pipe size and adjust fitter if needed: the reason for this is
3302 * that in compute_mode_changes we check the native mode (not the pfit
3303 * mode) to see if we can flip rather than do a full mode set. In the
3304 * fastboot case, we'll flip, but if we don't update the pipesrc and
3305 * pfit state, we'll end up with a big fb scanned out into the wrong
3306 * sized surface.
3307 *
3308 * To fix this properly, we need to hoist the checks up into
3309 * compute_mode_changes (or above), check the actual pfit state and
3310 * whether the platform allows pfit disable with pipe active, and only
3311 * then update the pipesrc and pfit state, even on the flip path.
3312 */
3313
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003314 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003315
3316 I915_WRITE(PIPESRC(crtc->pipe),
3317 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3318 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003319 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003320 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3321 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003322 I915_WRITE(PF_CTL(crtc->pipe), 0);
3323 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3324 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3325 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003326 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3327 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003328}
3329
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003330static void intel_fdi_normal_train(struct drm_crtc *crtc)
3331{
3332 struct drm_device *dev = crtc->dev;
3333 struct drm_i915_private *dev_priv = dev->dev_private;
3334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3335 int pipe = intel_crtc->pipe;
3336 u32 reg, temp;
3337
3338 /* enable normal train */
3339 reg = FDI_TX_CTL(pipe);
3340 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003341 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003342 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3343 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003344 } else {
3345 temp &= ~FDI_LINK_TRAIN_NONE;
3346 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003347 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003348 I915_WRITE(reg, temp);
3349
3350 reg = FDI_RX_CTL(pipe);
3351 temp = I915_READ(reg);
3352 if (HAS_PCH_CPT(dev)) {
3353 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3354 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3355 } else {
3356 temp &= ~FDI_LINK_TRAIN_NONE;
3357 temp |= FDI_LINK_TRAIN_NONE;
3358 }
3359 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3360
3361 /* wait one idle pattern time */
3362 POSTING_READ(reg);
3363 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003364
3365 /* IVB wants error correction enabled */
3366 if (IS_IVYBRIDGE(dev))
3367 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3368 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003369}
3370
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003371/* The FDI link training functions for ILK/Ibexpeak. */
3372static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3373{
3374 struct drm_device *dev = crtc->dev;
3375 struct drm_i915_private *dev_priv = dev->dev_private;
3376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3377 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003378 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003379
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003380 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003381 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003382
Adam Jacksone1a44742010-06-25 15:32:14 -04003383 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3384 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003385 reg = FDI_RX_IMR(pipe);
3386 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003387 temp &= ~FDI_RX_SYMBOL_LOCK;
3388 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003389 I915_WRITE(reg, temp);
3390 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003391 udelay(150);
3392
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003393 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003394 reg = FDI_TX_CTL(pipe);
3395 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003396 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003397 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003398 temp &= ~FDI_LINK_TRAIN_NONE;
3399 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003400 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003401
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 reg = FDI_RX_CTL(pipe);
3403 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003404 temp &= ~FDI_LINK_TRAIN_NONE;
3405 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003406 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3407
3408 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003409 udelay(150);
3410
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003411 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003412 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3413 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3414 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003415
Chris Wilson5eddb702010-09-11 13:48:45 +01003416 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003417 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003418 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003419 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3420
3421 if ((temp & FDI_RX_BIT_LOCK)) {
3422 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003423 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003424 break;
3425 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003427 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003428 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003429
3430 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003431 reg = FDI_TX_CTL(pipe);
3432 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003433 temp &= ~FDI_LINK_TRAIN_NONE;
3434 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003435 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003436
Chris Wilson5eddb702010-09-11 13:48:45 +01003437 reg = FDI_RX_CTL(pipe);
3438 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003439 temp &= ~FDI_LINK_TRAIN_NONE;
3440 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003441 I915_WRITE(reg, temp);
3442
3443 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003444 udelay(150);
3445
Chris Wilson5eddb702010-09-11 13:48:45 +01003446 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003447 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003449 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3450
3451 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003452 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003453 DRM_DEBUG_KMS("FDI train 2 done.\n");
3454 break;
3455 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003456 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003457 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003458 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003459
3460 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003461
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003462}
3463
Akshay Joshi0206e352011-08-16 15:34:10 -04003464static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003465 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3466 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3467 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3468 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3469};
3470
3471/* The FDI link training functions for SNB/Cougarpoint. */
3472static void gen6_fdi_link_train(struct drm_crtc *crtc)
3473{
3474 struct drm_device *dev = crtc->dev;
3475 struct drm_i915_private *dev_priv = dev->dev_private;
3476 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3477 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003478 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003479
Adam Jacksone1a44742010-06-25 15:32:14 -04003480 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3481 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003482 reg = FDI_RX_IMR(pipe);
3483 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003484 temp &= ~FDI_RX_SYMBOL_LOCK;
3485 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003486 I915_WRITE(reg, temp);
3487
3488 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003489 udelay(150);
3490
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003491 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003492 reg = FDI_TX_CTL(pipe);
3493 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003494 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003495 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003496 temp &= ~FDI_LINK_TRAIN_NONE;
3497 temp |= FDI_LINK_TRAIN_PATTERN_1;
3498 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3499 /* SNB-B */
3500 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003501 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003502
Daniel Vetterd74cf322012-10-26 10:58:13 +02003503 I915_WRITE(FDI_RX_MISC(pipe),
3504 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3505
Chris Wilson5eddb702010-09-11 13:48:45 +01003506 reg = FDI_RX_CTL(pipe);
3507 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003508 if (HAS_PCH_CPT(dev)) {
3509 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3510 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3511 } else {
3512 temp &= ~FDI_LINK_TRAIN_NONE;
3513 temp |= FDI_LINK_TRAIN_PATTERN_1;
3514 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003515 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3516
3517 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003518 udelay(150);
3519
Akshay Joshi0206e352011-08-16 15:34:10 -04003520 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003521 reg = FDI_TX_CTL(pipe);
3522 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003523 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3524 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003525 I915_WRITE(reg, temp);
3526
3527 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003528 udelay(500);
3529
Sean Paulfa37d392012-03-02 12:53:39 -05003530 for (retry = 0; retry < 5; retry++) {
3531 reg = FDI_RX_IIR(pipe);
3532 temp = I915_READ(reg);
3533 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3534 if (temp & FDI_RX_BIT_LOCK) {
3535 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3536 DRM_DEBUG_KMS("FDI train 1 done.\n");
3537 break;
3538 }
3539 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003540 }
Sean Paulfa37d392012-03-02 12:53:39 -05003541 if (retry < 5)
3542 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003543 }
3544 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003545 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003546
3547 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003548 reg = FDI_TX_CTL(pipe);
3549 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003550 temp &= ~FDI_LINK_TRAIN_NONE;
3551 temp |= FDI_LINK_TRAIN_PATTERN_2;
3552 if (IS_GEN6(dev)) {
3553 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3554 /* SNB-B */
3555 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3556 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003557 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003558
Chris Wilson5eddb702010-09-11 13:48:45 +01003559 reg = FDI_RX_CTL(pipe);
3560 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003561 if (HAS_PCH_CPT(dev)) {
3562 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3563 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3564 } else {
3565 temp &= ~FDI_LINK_TRAIN_NONE;
3566 temp |= FDI_LINK_TRAIN_PATTERN_2;
3567 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003568 I915_WRITE(reg, temp);
3569
3570 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003571 udelay(150);
3572
Akshay Joshi0206e352011-08-16 15:34:10 -04003573 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003574 reg = FDI_TX_CTL(pipe);
3575 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003576 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3577 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003578 I915_WRITE(reg, temp);
3579
3580 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003581 udelay(500);
3582
Sean Paulfa37d392012-03-02 12:53:39 -05003583 for (retry = 0; retry < 5; retry++) {
3584 reg = FDI_RX_IIR(pipe);
3585 temp = I915_READ(reg);
3586 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3587 if (temp & FDI_RX_SYMBOL_LOCK) {
3588 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3589 DRM_DEBUG_KMS("FDI train 2 done.\n");
3590 break;
3591 }
3592 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003593 }
Sean Paulfa37d392012-03-02 12:53:39 -05003594 if (retry < 5)
3595 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003596 }
3597 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003598 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003599
3600 DRM_DEBUG_KMS("FDI train done.\n");
3601}
3602
Jesse Barnes357555c2011-04-28 15:09:55 -07003603/* Manual link training for Ivy Bridge A0 parts */
3604static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3605{
3606 struct drm_device *dev = crtc->dev;
3607 struct drm_i915_private *dev_priv = dev->dev_private;
3608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3609 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003610 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003611
3612 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3613 for train result */
3614 reg = FDI_RX_IMR(pipe);
3615 temp = I915_READ(reg);
3616 temp &= ~FDI_RX_SYMBOL_LOCK;
3617 temp &= ~FDI_RX_BIT_LOCK;
3618 I915_WRITE(reg, temp);
3619
3620 POSTING_READ(reg);
3621 udelay(150);
3622
Daniel Vetter01a415f2012-10-27 15:58:40 +02003623 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3624 I915_READ(FDI_RX_IIR(pipe)));
3625
Jesse Barnes139ccd32013-08-19 11:04:55 -07003626 /* Try each vswing and preemphasis setting twice before moving on */
3627 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3628 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003629 reg = FDI_TX_CTL(pipe);
3630 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003631 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3632 temp &= ~FDI_TX_ENABLE;
3633 I915_WRITE(reg, temp);
3634
3635 reg = FDI_RX_CTL(pipe);
3636 temp = I915_READ(reg);
3637 temp &= ~FDI_LINK_TRAIN_AUTO;
3638 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3639 temp &= ~FDI_RX_ENABLE;
3640 I915_WRITE(reg, temp);
3641
3642 /* enable CPU FDI TX and PCH FDI RX */
3643 reg = FDI_TX_CTL(pipe);
3644 temp = I915_READ(reg);
3645 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003646 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003647 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003648 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003649 temp |= snb_b_fdi_train_param[j/2];
3650 temp |= FDI_COMPOSITE_SYNC;
3651 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3652
3653 I915_WRITE(FDI_RX_MISC(pipe),
3654 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3655
3656 reg = FDI_RX_CTL(pipe);
3657 temp = I915_READ(reg);
3658 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3659 temp |= FDI_COMPOSITE_SYNC;
3660 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3661
3662 POSTING_READ(reg);
3663 udelay(1); /* should be 0.5us */
3664
3665 for (i = 0; i < 4; i++) {
3666 reg = FDI_RX_IIR(pipe);
3667 temp = I915_READ(reg);
3668 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3669
3670 if (temp & FDI_RX_BIT_LOCK ||
3671 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3672 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3673 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3674 i);
3675 break;
3676 }
3677 udelay(1); /* should be 0.5us */
3678 }
3679 if (i == 4) {
3680 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3681 continue;
3682 }
3683
3684 /* Train 2 */
3685 reg = FDI_TX_CTL(pipe);
3686 temp = I915_READ(reg);
3687 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3688 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3689 I915_WRITE(reg, temp);
3690
3691 reg = FDI_RX_CTL(pipe);
3692 temp = I915_READ(reg);
3693 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3694 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003695 I915_WRITE(reg, temp);
3696
3697 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003698 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003699
Jesse Barnes139ccd32013-08-19 11:04:55 -07003700 for (i = 0; i < 4; i++) {
3701 reg = FDI_RX_IIR(pipe);
3702 temp = I915_READ(reg);
3703 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003704
Jesse Barnes139ccd32013-08-19 11:04:55 -07003705 if (temp & FDI_RX_SYMBOL_LOCK ||
3706 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3707 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3708 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3709 i);
3710 goto train_done;
3711 }
3712 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003713 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003714 if (i == 4)
3715 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003716 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003717
Jesse Barnes139ccd32013-08-19 11:04:55 -07003718train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003719 DRM_DEBUG_KMS("FDI train done.\n");
3720}
3721
Daniel Vetter88cefb62012-08-12 19:27:14 +02003722static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003723{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003724 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003725 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003726 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003727 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003728
Jesse Barnesc64e3112010-09-10 11:27:03 -07003729
Jesse Barnes0e23b992010-09-10 11:10:00 -07003730 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003731 reg = FDI_RX_CTL(pipe);
3732 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003733 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003734 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003735 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003736 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3737
3738 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003739 udelay(200);
3740
3741 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003742 temp = I915_READ(reg);
3743 I915_WRITE(reg, temp | FDI_PCDCLK);
3744
3745 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003746 udelay(200);
3747
Paulo Zanoni20749732012-11-23 15:30:38 -02003748 /* Enable CPU FDI TX PLL, always on for Ironlake */
3749 reg = FDI_TX_CTL(pipe);
3750 temp = I915_READ(reg);
3751 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3752 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003753
Paulo Zanoni20749732012-11-23 15:30:38 -02003754 POSTING_READ(reg);
3755 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003756 }
3757}
3758
Daniel Vetter88cefb62012-08-12 19:27:14 +02003759static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3760{
3761 struct drm_device *dev = intel_crtc->base.dev;
3762 struct drm_i915_private *dev_priv = dev->dev_private;
3763 int pipe = intel_crtc->pipe;
3764 u32 reg, temp;
3765
3766 /* Switch from PCDclk to Rawclk */
3767 reg = FDI_RX_CTL(pipe);
3768 temp = I915_READ(reg);
3769 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3770
3771 /* Disable CPU FDI TX PLL */
3772 reg = FDI_TX_CTL(pipe);
3773 temp = I915_READ(reg);
3774 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3775
3776 POSTING_READ(reg);
3777 udelay(100);
3778
3779 reg = FDI_RX_CTL(pipe);
3780 temp = I915_READ(reg);
3781 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3782
3783 /* Wait for the clocks to turn off. */
3784 POSTING_READ(reg);
3785 udelay(100);
3786}
3787
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003788static void ironlake_fdi_disable(struct drm_crtc *crtc)
3789{
3790 struct drm_device *dev = crtc->dev;
3791 struct drm_i915_private *dev_priv = dev->dev_private;
3792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3793 int pipe = intel_crtc->pipe;
3794 u32 reg, temp;
3795
3796 /* disable CPU FDI tx and PCH FDI rx */
3797 reg = FDI_TX_CTL(pipe);
3798 temp = I915_READ(reg);
3799 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3800 POSTING_READ(reg);
3801
3802 reg = FDI_RX_CTL(pipe);
3803 temp = I915_READ(reg);
3804 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003805 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003806 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3807
3808 POSTING_READ(reg);
3809 udelay(100);
3810
3811 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003812 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003813 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003814
3815 /* still set train pattern 1 */
3816 reg = FDI_TX_CTL(pipe);
3817 temp = I915_READ(reg);
3818 temp &= ~FDI_LINK_TRAIN_NONE;
3819 temp |= FDI_LINK_TRAIN_PATTERN_1;
3820 I915_WRITE(reg, temp);
3821
3822 reg = FDI_RX_CTL(pipe);
3823 temp = I915_READ(reg);
3824 if (HAS_PCH_CPT(dev)) {
3825 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3826 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3827 } else {
3828 temp &= ~FDI_LINK_TRAIN_NONE;
3829 temp |= FDI_LINK_TRAIN_PATTERN_1;
3830 }
3831 /* BPC in FDI rx is consistent with that in PIPECONF */
3832 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003833 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003834 I915_WRITE(reg, temp);
3835
3836 POSTING_READ(reg);
3837 udelay(100);
3838}
3839
Chris Wilson5dce5b932014-01-20 10:17:36 +00003840bool intel_has_pending_fb_unpin(struct drm_device *dev)
3841{
3842 struct intel_crtc *crtc;
3843
3844 /* Note that we don't need to be called with mode_config.lock here
3845 * as our list of CRTC objects is static for the lifetime of the
3846 * device and so cannot disappear as we iterate. Similarly, we can
3847 * happily treat the predicates as racy, atomic checks as userspace
3848 * cannot claim and pin a new fb without at least acquring the
3849 * struct_mutex and so serialising with us.
3850 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003851 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003852 if (atomic_read(&crtc->unpin_work_count) == 0)
3853 continue;
3854
3855 if (crtc->unpin_work)
3856 intel_wait_for_vblank(dev, crtc->pipe);
3857
3858 return true;
3859 }
3860
3861 return false;
3862}
3863
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003864static void page_flip_completed(struct intel_crtc *intel_crtc)
3865{
3866 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3867 struct intel_unpin_work *work = intel_crtc->unpin_work;
3868
3869 /* ensure that the unpin work is consistent wrt ->pending. */
3870 smp_rmb();
3871 intel_crtc->unpin_work = NULL;
3872
3873 if (work->event)
3874 drm_send_vblank_event(intel_crtc->base.dev,
3875 intel_crtc->pipe,
3876 work->event);
3877
3878 drm_crtc_vblank_put(&intel_crtc->base);
3879
3880 wake_up_all(&dev_priv->pending_flip_queue);
3881 queue_work(dev_priv->wq, &work->work);
3882
3883 trace_i915_flip_complete(intel_crtc->plane,
3884 work->pending_flip_obj);
3885}
3886
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003887void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003888{
Chris Wilson0f911282012-04-17 10:05:38 +01003889 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003890 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003891
Daniel Vetter2c10d572012-12-20 21:24:07 +01003892 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003893 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3894 !intel_crtc_has_pending_flip(crtc),
3895 60*HZ) == 0)) {
3896 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003897
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003898 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003899 if (intel_crtc->unpin_work) {
3900 WARN_ONCE(1, "Removing stuck page flip\n");
3901 page_flip_completed(intel_crtc);
3902 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003903 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003904 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003905
Chris Wilson975d5682014-08-20 13:13:34 +01003906 if (crtc->primary->fb) {
3907 mutex_lock(&dev->struct_mutex);
3908 intel_finish_fb(crtc->primary->fb);
3909 mutex_unlock(&dev->struct_mutex);
3910 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003911}
3912
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003913/* Program iCLKIP clock to the desired frequency */
3914static void lpt_program_iclkip(struct drm_crtc *crtc)
3915{
3916 struct drm_device *dev = crtc->dev;
3917 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003918 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003919 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3920 u32 temp;
3921
Ville Syrjäläa5805162015-05-26 20:42:30 +03003922 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003923
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003924 /* It is necessary to ungate the pixclk gate prior to programming
3925 * the divisors, and gate it back when it is done.
3926 */
3927 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3928
3929 /* Disable SSCCTL */
3930 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003931 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3932 SBI_SSCCTL_DISABLE,
3933 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003934
3935 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003936 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003937 auxdiv = 1;
3938 divsel = 0x41;
3939 phaseinc = 0x20;
3940 } else {
3941 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003942 * but the adjusted_mode->crtc_clock in in KHz. To get the
3943 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003944 * convert the virtual clock precision to KHz here for higher
3945 * precision.
3946 */
3947 u32 iclk_virtual_root_freq = 172800 * 1000;
3948 u32 iclk_pi_range = 64;
3949 u32 desired_divisor, msb_divisor_value, pi_value;
3950
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003951 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003952 msb_divisor_value = desired_divisor / iclk_pi_range;
3953 pi_value = desired_divisor % iclk_pi_range;
3954
3955 auxdiv = 0;
3956 divsel = msb_divisor_value - 2;
3957 phaseinc = pi_value;
3958 }
3959
3960 /* This should not happen with any sane values */
3961 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3962 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3963 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3964 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3965
3966 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003967 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003968 auxdiv,
3969 divsel,
3970 phasedir,
3971 phaseinc);
3972
3973 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003974 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003975 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3976 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3977 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3978 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3979 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3980 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003981 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003982
3983 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003984 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003985 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3986 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003987 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003988
3989 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003990 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003991 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003992 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003993
3994 /* Wait for initialization time */
3995 udelay(24);
3996
3997 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003998
Ville Syrjäläa5805162015-05-26 20:42:30 +03003999 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004000}
4001
Daniel Vetter275f01b22013-05-03 11:49:47 +02004002static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4003 enum pipe pch_transcoder)
4004{
4005 struct drm_device *dev = crtc->base.dev;
4006 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004007 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004008
4009 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4010 I915_READ(HTOTAL(cpu_transcoder)));
4011 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4012 I915_READ(HBLANK(cpu_transcoder)));
4013 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4014 I915_READ(HSYNC(cpu_transcoder)));
4015
4016 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4017 I915_READ(VTOTAL(cpu_transcoder)));
4018 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4019 I915_READ(VBLANK(cpu_transcoder)));
4020 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4021 I915_READ(VSYNC(cpu_transcoder)));
4022 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4023 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4024}
4025
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004026static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004027{
4028 struct drm_i915_private *dev_priv = dev->dev_private;
4029 uint32_t temp;
4030
4031 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004032 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004033 return;
4034
4035 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4036 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4037
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004038 temp &= ~FDI_BC_BIFURCATION_SELECT;
4039 if (enable)
4040 temp |= FDI_BC_BIFURCATION_SELECT;
4041
4042 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004043 I915_WRITE(SOUTH_CHICKEN1, temp);
4044 POSTING_READ(SOUTH_CHICKEN1);
4045}
4046
4047static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4048{
4049 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004050
4051 switch (intel_crtc->pipe) {
4052 case PIPE_A:
4053 break;
4054 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004055 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004056 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004057 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004058 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004059
4060 break;
4061 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004062 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004063
4064 break;
4065 default:
4066 BUG();
4067 }
4068}
4069
Jesse Barnesf67a5592011-01-05 10:31:48 -08004070/*
4071 * Enable PCH resources required for PCH ports:
4072 * - PCH PLLs
4073 * - FDI training & RX/TX
4074 * - update transcoder timings
4075 * - DP transcoding bits
4076 * - transcoder
4077 */
4078static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004079{
4080 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004081 struct drm_i915_private *dev_priv = dev->dev_private;
4082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4083 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004084 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004085
Daniel Vetterab9412b2013-05-03 11:49:46 +02004086 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004087
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004088 if (IS_IVYBRIDGE(dev))
4089 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4090
Daniel Vettercd986ab2012-10-26 10:58:12 +02004091 /* Write the TU size bits before fdi link training, so that error
4092 * detection works. */
4093 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4094 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4095
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004096 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004097 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004098
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004099 /* We need to program the right clock selection before writing the pixel
4100 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004101 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004102 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004103
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004104 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004105 temp |= TRANS_DPLL_ENABLE(pipe);
4106 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004107 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004108 temp |= sel;
4109 else
4110 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004111 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004112 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004113
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004114 /* XXX: pch pll's can be enabled any time before we enable the PCH
4115 * transcoder, and we actually should do this to not upset any PCH
4116 * transcoder that already use the clock when we share it.
4117 *
4118 * Note that enable_shared_dpll tries to do the right thing, but
4119 * get_shared_dpll unconditionally resets the pll - we need that to have
4120 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004121 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004122
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004123 /* set transcoder timing, panel must allow it */
4124 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004125 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004126
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004127 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004128
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004129 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004130 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004131 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004132 reg = TRANS_DP_CTL(pipe);
4133 temp = I915_READ(reg);
4134 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004135 TRANS_DP_SYNC_MASK |
4136 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004137 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004138 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004139
4140 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004141 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004142 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004143 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004144
4145 switch (intel_trans_dp_port_sel(crtc)) {
4146 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004147 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004148 break;
4149 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004150 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004151 break;
4152 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004153 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004154 break;
4155 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004156 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004157 }
4158
Chris Wilson5eddb702010-09-11 13:48:45 +01004159 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004160 }
4161
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004162 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004163}
4164
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004165static void lpt_pch_enable(struct drm_crtc *crtc)
4166{
4167 struct drm_device *dev = crtc->dev;
4168 struct drm_i915_private *dev_priv = dev->dev_private;
4169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004170 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004171
Daniel Vetterab9412b2013-05-03 11:49:46 +02004172 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004173
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004174 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004175
Paulo Zanoni0540e482012-10-31 18:12:40 -02004176 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004177 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004178
Paulo Zanoni937bb612012-10-31 18:12:47 -02004179 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004180}
4181
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004182struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4183 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004184{
Daniel Vettere2b78262013-06-07 23:10:03 +02004185 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004186 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004187 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004188 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004189
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004190 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4191
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004192 if (HAS_PCH_IBX(dev_priv->dev)) {
4193 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004194 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004195 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004196
Daniel Vetter46edb022013-06-05 13:34:12 +02004197 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4198 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004199
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004200 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004201
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004202 goto found;
4203 }
4204
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304205 if (IS_BROXTON(dev_priv->dev)) {
4206 /* PLL is attached to port in bxt */
4207 struct intel_encoder *encoder;
4208 struct intel_digital_port *intel_dig_port;
4209
4210 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4211 if (WARN_ON(!encoder))
4212 return NULL;
4213
4214 intel_dig_port = enc_to_dig_port(&encoder->base);
4215 /* 1:1 mapping between ports and PLLs */
4216 i = (enum intel_dpll_id)intel_dig_port->port;
4217 pll = &dev_priv->shared_dplls[i];
4218 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4219 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004220 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304221
4222 goto found;
4223 }
4224
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004225 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4226 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004227
4228 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004229 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004230 continue;
4231
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004232 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004233 &shared_dpll[i].hw_state,
4234 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004235 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004236 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004237 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004238 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004239 goto found;
4240 }
4241 }
4242
4243 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004244 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4245 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004246 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004247 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4248 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004249 goto found;
4250 }
4251 }
4252
4253 return NULL;
4254
4255found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004256 if (shared_dpll[i].crtc_mask == 0)
4257 shared_dpll[i].hw_state =
4258 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004259
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004260 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004261 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4262 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004263
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004264 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004265
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004266 return pll;
4267}
4268
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004269static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004270{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004271 struct drm_i915_private *dev_priv = to_i915(state->dev);
4272 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004273 struct intel_shared_dpll *pll;
4274 enum intel_dpll_id i;
4275
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004276 if (!to_intel_atomic_state(state)->dpll_set)
4277 return;
4278
4279 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004280 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4281 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004282 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004283 }
4284}
4285
Daniel Vettera1520312013-05-03 11:49:50 +02004286static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004287{
4288 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004289 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004290 u32 temp;
4291
4292 temp = I915_READ(dslreg);
4293 udelay(500);
4294 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004295 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004296 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004297 }
4298}
4299
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004300static int
4301skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4302 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4303 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004304{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004305 struct intel_crtc_scaler_state *scaler_state =
4306 &crtc_state->scaler_state;
4307 struct intel_crtc *intel_crtc =
4308 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004309 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004310
4311 need_scaling = intel_rotation_90_or_270(rotation) ?
4312 (src_h != dst_w || src_w != dst_h):
4313 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004314
4315 /*
4316 * if plane is being disabled or scaler is no more required or force detach
4317 * - free scaler binded to this plane/crtc
4318 * - in order to do this, update crtc->scaler_usage
4319 *
4320 * Here scaler state in crtc_state is set free so that
4321 * scaler can be assigned to other user. Actual register
4322 * update to free the scaler is done in plane/panel-fit programming.
4323 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4324 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004325 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004326 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004327 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004328 scaler_state->scalers[*scaler_id].in_use = 0;
4329
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004330 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4331 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4332 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004333 scaler_state->scaler_users);
4334 *scaler_id = -1;
4335 }
4336 return 0;
4337 }
4338
4339 /* range checks */
4340 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4341 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4342
4343 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4344 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004345 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004346 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004347 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004348 return -EINVAL;
4349 }
4350
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004351 /* mark this plane as a scaler user in crtc_state */
4352 scaler_state->scaler_users |= (1 << scaler_user);
4353 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4354 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4355 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4356 scaler_state->scaler_users);
4357
4358 return 0;
4359}
4360
4361/**
4362 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4363 *
4364 * @state: crtc's scaler state
4365 * @force_detach: whether to forcibly disable scaler
4366 *
4367 * Return
4368 * 0 - scaler_usage updated successfully
4369 * error - requested scaling cannot be supported or other error condition
4370 */
4371int skl_update_scaler_crtc(struct intel_crtc_state *state, int force_detach)
4372{
4373 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4374 struct drm_display_mode *adjusted_mode =
4375 &state->base.adjusted_mode;
4376
4377 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4378 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4379
4380 return skl_update_scaler(state, force_detach, SKL_CRTC_INDEX,
4381 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4382 state->pipe_src_w, state->pipe_src_h,
Imre Deak8c6cda22015-06-23 20:40:27 +03004383 adjusted_mode->hdisplay, adjusted_mode->vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004384}
4385
4386/**
4387 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4388 *
4389 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004390 * @plane_state: atomic plane state to update
4391 *
4392 * Return
4393 * 0 - scaler_usage updated successfully
4394 * error - requested scaling cannot be supported or other error condition
4395 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004396static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4397 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004398{
4399
4400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004401 struct intel_plane *intel_plane =
4402 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004403 struct drm_framebuffer *fb = plane_state->base.fb;
4404 int ret;
4405
4406 bool force_detach = !fb || !plane_state->visible;
4407
4408 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4409 intel_plane->base.base.id, intel_crtc->pipe,
4410 drm_plane_index(&intel_plane->base));
4411
4412 ret = skl_update_scaler(crtc_state, force_detach,
4413 drm_plane_index(&intel_plane->base),
4414 &plane_state->scaler_id,
4415 plane_state->base.rotation,
4416 drm_rect_width(&plane_state->src) >> 16,
4417 drm_rect_height(&plane_state->src) >> 16,
4418 drm_rect_width(&plane_state->dst),
4419 drm_rect_height(&plane_state->dst));
4420
4421 if (ret || plane_state->scaler_id < 0)
4422 return ret;
4423
Chandra Kondurua1b22782015-04-07 15:28:45 -07004424 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004425 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004426 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004427 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004428 return -EINVAL;
4429 }
4430
4431 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004432 switch (fb->pixel_format) {
4433 case DRM_FORMAT_RGB565:
4434 case DRM_FORMAT_XBGR8888:
4435 case DRM_FORMAT_XRGB8888:
4436 case DRM_FORMAT_ABGR8888:
4437 case DRM_FORMAT_ARGB8888:
4438 case DRM_FORMAT_XRGB2101010:
4439 case DRM_FORMAT_XBGR2101010:
4440 case DRM_FORMAT_YUYV:
4441 case DRM_FORMAT_YVYU:
4442 case DRM_FORMAT_UYVY:
4443 case DRM_FORMAT_VYUY:
4444 break;
4445 default:
4446 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4447 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4448 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004449 }
4450
Chandra Kondurua1b22782015-04-07 15:28:45 -07004451 return 0;
4452}
4453
4454static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004455{
4456 struct drm_device *dev = crtc->base.dev;
4457 struct drm_i915_private *dev_priv = dev->dev_private;
4458 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004459 struct intel_crtc_scaler_state *scaler_state =
4460 &crtc->config->scaler_state;
4461
4462 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4463
4464 /* To update pfit, first update scaler state */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004465 skl_update_scaler_crtc(crtc->config, !enable);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004466 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4467 skl_detach_scalers(crtc);
4468 if (!enable)
4469 return;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004470
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004471 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004472 int id;
4473
4474 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4475 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4476 return;
4477 }
4478
4479 id = scaler_state->scaler_id;
4480 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4481 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4482 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4483 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4484
4485 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004486 }
4487}
4488
Jesse Barnesb074cec2013-04-25 12:55:02 -07004489static void ironlake_pfit_enable(struct intel_crtc *crtc)
4490{
4491 struct drm_device *dev = crtc->base.dev;
4492 struct drm_i915_private *dev_priv = dev->dev_private;
4493 int pipe = crtc->pipe;
4494
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004495 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004496 /* Force use of hard-coded filter coefficients
4497 * as some pre-programmed values are broken,
4498 * e.g. x201.
4499 */
4500 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4501 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4502 PF_PIPE_SEL_IVB(pipe));
4503 else
4504 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004505 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4506 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004507 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004508}
4509
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004510void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004511{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004512 struct drm_device *dev = crtc->base.dev;
4513 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004514
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004515 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004516 return;
4517
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004518 /* We can only enable IPS after we enable a plane and wait for a vblank */
4519 intel_wait_for_vblank(dev, crtc->pipe);
4520
Paulo Zanonid77e4532013-09-24 13:52:55 -03004521 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004522 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004523 mutex_lock(&dev_priv->rps.hw_lock);
4524 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4525 mutex_unlock(&dev_priv->rps.hw_lock);
4526 /* Quoting Art Runyan: "its not safe to expect any particular
4527 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004528 * mailbox." Moreover, the mailbox may return a bogus state,
4529 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004530 */
4531 } else {
4532 I915_WRITE(IPS_CTL, IPS_ENABLE);
4533 /* The bit only becomes 1 in the next vblank, so this wait here
4534 * is essentially intel_wait_for_vblank. If we don't have this
4535 * and don't wait for vblanks until the end of crtc_enable, then
4536 * the HW state readout code will complain that the expected
4537 * IPS_CTL value is not the one we read. */
4538 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4539 DRM_ERROR("Timed out waiting for IPS enable\n");
4540 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004541}
4542
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004543void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004544{
4545 struct drm_device *dev = crtc->base.dev;
4546 struct drm_i915_private *dev_priv = dev->dev_private;
4547
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004548 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004549 return;
4550
4551 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004552 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004553 mutex_lock(&dev_priv->rps.hw_lock);
4554 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4555 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004556 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4557 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4558 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004559 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004560 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004561 POSTING_READ(IPS_CTL);
4562 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004563
4564 /* We need to wait for a vblank before we can disable the plane. */
4565 intel_wait_for_vblank(dev, crtc->pipe);
4566}
4567
4568/** Loads the palette/gamma unit for the CRTC with the prepared values */
4569static void intel_crtc_load_lut(struct drm_crtc *crtc)
4570{
4571 struct drm_device *dev = crtc->dev;
4572 struct drm_i915_private *dev_priv = dev->dev_private;
4573 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4574 enum pipe pipe = intel_crtc->pipe;
4575 int palreg = PALETTE(pipe);
4576 int i;
4577 bool reenable_ips = false;
4578
4579 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004580 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004581 return;
4582
Imre Deak50360402015-01-16 00:55:16 -08004583 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004584 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004585 assert_dsi_pll_enabled(dev_priv);
4586 else
4587 assert_pll_enabled(dev_priv, pipe);
4588 }
4589
4590 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304591 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004592 palreg = LGC_PALETTE(pipe);
4593
4594 /* Workaround : Do not read or write the pipe palette/gamma data while
4595 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4596 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004597 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004598 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4599 GAMMA_MODE_MODE_SPLIT)) {
4600 hsw_disable_ips(intel_crtc);
4601 reenable_ips = true;
4602 }
4603
4604 for (i = 0; i < 256; i++) {
4605 I915_WRITE(palreg + 4 * i,
4606 (intel_crtc->lut_r[i] << 16) |
4607 (intel_crtc->lut_g[i] << 8) |
4608 intel_crtc->lut_b[i]);
4609 }
4610
4611 if (reenable_ips)
4612 hsw_enable_ips(intel_crtc);
4613}
4614
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004615static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004616{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004617 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004618 struct drm_device *dev = intel_crtc->base.dev;
4619 struct drm_i915_private *dev_priv = dev->dev_private;
4620
4621 mutex_lock(&dev->struct_mutex);
4622 dev_priv->mm.interruptible = false;
4623 (void) intel_overlay_switch_off(intel_crtc->overlay);
4624 dev_priv->mm.interruptible = true;
4625 mutex_unlock(&dev->struct_mutex);
4626 }
4627
4628 /* Let userspace switch the overlay on again. In most cases userspace
4629 * has to recompute where to put it anyway.
4630 */
4631}
4632
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004633/**
4634 * intel_post_enable_primary - Perform operations after enabling primary plane
4635 * @crtc: the CRTC whose primary plane was just enabled
4636 *
4637 * Performs potentially sleeping operations that must be done after the primary
4638 * plane is enabled, such as updating FBC and IPS. Note that this may be
4639 * called due to an explicit primary plane update, or due to an implicit
4640 * re-enable that is caused when a sprite plane is updated to no longer
4641 * completely hide the primary plane.
4642 */
4643static void
4644intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004645{
4646 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004647 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4649 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004650
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004651 /*
4652 * BDW signals flip done immediately if the plane
4653 * is disabled, even if the plane enable is already
4654 * armed to occur at the next vblank :(
4655 */
4656 if (IS_BROADWELL(dev))
4657 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004658
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004659 /*
4660 * FIXME IPS should be fine as long as one plane is
4661 * enabled, but in practice it seems to have problems
4662 * when going from primary only to sprite only and vice
4663 * versa.
4664 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004665 hsw_enable_ips(intel_crtc);
4666
Daniel Vetterf99d7062014-06-19 16:01:59 +02004667 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004668 * Gen2 reports pipe underruns whenever all planes are disabled.
4669 * So don't enable underrun reporting before at least some planes
4670 * are enabled.
4671 * FIXME: Need to fix the logic to work when we turn off all planes
4672 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004673 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004674 if (IS_GEN2(dev))
4675 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4676
4677 /* Underruns don't raise interrupts, so check manually. */
4678 if (HAS_GMCH_DISPLAY(dev))
4679 i9xx_check_fifo_underruns(dev_priv);
4680}
4681
4682/**
4683 * intel_pre_disable_primary - Perform operations before disabling primary plane
4684 * @crtc: the CRTC whose primary plane is to be disabled
4685 *
4686 * Performs potentially sleeping operations that must be done before the
4687 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4688 * be called due to an explicit primary plane update, or due to an implicit
4689 * disable that is caused when a sprite plane completely hides the primary
4690 * plane.
4691 */
4692static void
4693intel_pre_disable_primary(struct drm_crtc *crtc)
4694{
4695 struct drm_device *dev = crtc->dev;
4696 struct drm_i915_private *dev_priv = dev->dev_private;
4697 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4698 int pipe = intel_crtc->pipe;
4699
4700 /*
4701 * Gen2 reports pipe underruns whenever all planes are disabled.
4702 * So diasble underrun reporting before all the planes get disabled.
4703 * FIXME: Need to fix the logic to work when we turn off all planes
4704 * but leave the pipe running.
4705 */
4706 if (IS_GEN2(dev))
4707 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4708
4709 /*
4710 * Vblank time updates from the shadow to live plane control register
4711 * are blocked if the memory self-refresh mode is active at that
4712 * moment. So to make sure the plane gets truly disabled, disable
4713 * first the self-refresh mode. The self-refresh enable bit in turn
4714 * will be checked/applied by the HW only at the next frame start
4715 * event which is after the vblank start event, so we need to have a
4716 * wait-for-vblank between disabling the plane and the pipe.
4717 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004718 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004719 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004720 dev_priv->wm.vlv.cxsr = false;
4721 intel_wait_for_vblank(dev, pipe);
4722 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004723
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004724 /*
4725 * FIXME IPS should be fine as long as one plane is
4726 * enabled, but in practice it seems to have problems
4727 * when going from primary only to sprite only and vice
4728 * versa.
4729 */
4730 hsw_disable_ips(intel_crtc);
4731}
4732
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004733static void intel_post_plane_update(struct intel_crtc *crtc)
4734{
4735 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4736 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004737 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004738 struct drm_plane *plane;
4739
4740 if (atomic->wait_vblank)
4741 intel_wait_for_vblank(dev, crtc->pipe);
4742
4743 intel_frontbuffer_flip(dev, atomic->fb_bits);
4744
Ville Syrjälä852eb002015-06-24 22:00:07 +03004745 if (atomic->disable_cxsr)
4746 crtc->wm.cxsr_allowed = true;
4747
Ville Syrjäläf015c552015-06-24 22:00:02 +03004748 if (crtc->atomic.update_wm_post)
4749 intel_update_watermarks(&crtc->base);
4750
Paulo Zanonic80ac852015-07-02 19:25:13 -03004751 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004752 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004753
4754 if (atomic->post_enable_primary)
4755 intel_post_enable_primary(&crtc->base);
4756
4757 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4758 intel_update_sprite_watermarks(plane, &crtc->base,
4759 0, 0, 0, false, false);
4760
4761 memset(atomic, 0, sizeof(*atomic));
4762}
4763
4764static void intel_pre_plane_update(struct intel_crtc *crtc)
4765{
4766 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004767 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004768 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4769 struct drm_plane *p;
4770
4771 /* Track fb's for any planes being disabled */
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004772 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4773 struct intel_plane *plane = to_intel_plane(p);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004774
4775 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03004776 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4777 plane->frontbuffer_bit);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004778 mutex_unlock(&dev->struct_mutex);
4779 }
4780
4781 if (atomic->wait_for_flips)
4782 intel_crtc_wait_for_pending_flips(&crtc->base);
4783
Paulo Zanonic80ac852015-07-02 19:25:13 -03004784 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004785 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004786
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004787 if (crtc->atomic.disable_ips)
4788 hsw_disable_ips(crtc);
4789
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004790 if (atomic->pre_disable_primary)
4791 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004792
4793 if (atomic->disable_cxsr) {
4794 crtc->wm.cxsr_allowed = false;
4795 intel_set_memory_cxsr(dev_priv, false);
4796 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004797}
4798
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004799static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004800{
4801 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004802 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004803 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004804 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004805
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004806 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004807
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004808 drm_for_each_plane_mask(p, dev, plane_mask)
4809 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004810
Daniel Vetterf99d7062014-06-19 16:01:59 +02004811 /*
4812 * FIXME: Once we grow proper nuclear flip support out of this we need
4813 * to compute the mask of flip planes precisely. For the time being
4814 * consider this a flip to a NULL plane.
4815 */
4816 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004817}
4818
Jesse Barnesf67a5592011-01-05 10:31:48 -08004819static void ironlake_crtc_enable(struct drm_crtc *crtc)
4820{
4821 struct drm_device *dev = crtc->dev;
4822 struct drm_i915_private *dev_priv = dev->dev_private;
4823 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004824 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004825 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004826
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004827 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004828 return;
4829
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004830 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004831 intel_prepare_shared_dpll(intel_crtc);
4832
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004833 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304834 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004835
4836 intel_set_pipe_timings(intel_crtc);
4837
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004838 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004839 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004840 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004841 }
4842
4843 ironlake_set_pipeconf(crtc);
4844
Jesse Barnesf67a5592011-01-05 10:31:48 -08004845 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004846
Daniel Vettera72e4c92014-09-30 10:56:47 +02004847 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4848 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004849
Daniel Vetterf6736a12013-06-05 13:34:30 +02004850 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004851 if (encoder->pre_enable)
4852 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004853
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004854 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004855 /* Note: FDI PLL enabling _must_ be done before we enable the
4856 * cpu pipes, hence this is separate from all the other fdi/pch
4857 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004858 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004859 } else {
4860 assert_fdi_tx_disabled(dev_priv, pipe);
4861 assert_fdi_rx_disabled(dev_priv, pipe);
4862 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004863
Jesse Barnesb074cec2013-04-25 12:55:02 -07004864 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004865
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004866 /*
4867 * On ILK+ LUT must be loaded before the pipe is running but with
4868 * clocks enabled
4869 */
4870 intel_crtc_load_lut(crtc);
4871
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004872 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004873 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004874
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004875 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004876 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004877
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004878 assert_vblank_disabled(crtc);
4879 drm_crtc_vblank_on(crtc);
4880
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004881 for_each_encoder_on_crtc(dev, crtc, encoder)
4882 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004883
4884 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004885 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004886}
4887
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004888/* IPS only exists on ULT machines and is tied to pipe A. */
4889static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4890{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004891 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004892}
4893
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004894static void haswell_crtc_enable(struct drm_crtc *crtc)
4895{
4896 struct drm_device *dev = crtc->dev;
4897 struct drm_i915_private *dev_priv = dev->dev_private;
4898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4899 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004900 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4901 struct intel_crtc_state *pipe_config =
4902 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004903
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004904 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004905 return;
4906
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004907 if (intel_crtc_to_shared_dpll(intel_crtc))
4908 intel_enable_shared_dpll(intel_crtc);
4909
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004910 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304911 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004912
4913 intel_set_pipe_timings(intel_crtc);
4914
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004915 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4916 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4917 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004918 }
4919
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004920 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004921 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004922 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004923 }
4924
4925 haswell_set_pipeconf(crtc);
4926
4927 intel_set_pipe_csc(crtc);
4928
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004929 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004930
Daniel Vettera72e4c92014-09-30 10:56:47 +02004931 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004932 for_each_encoder_on_crtc(dev, crtc, encoder)
4933 if (encoder->pre_enable)
4934 encoder->pre_enable(encoder);
4935
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004936 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004937 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4938 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004939 dev_priv->display.fdi_link_train(crtc);
4940 }
4941
Paulo Zanoni1f544382012-10-24 11:32:00 -02004942 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004943
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004944 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004945 skylake_pfit_update(intel_crtc, 1);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004946 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004947 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004948 else
4949 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004950
4951 /*
4952 * On ILK+ LUT must be loaded before the pipe is running but with
4953 * clocks enabled
4954 */
4955 intel_crtc_load_lut(crtc);
4956
Paulo Zanoni1f544382012-10-24 11:32:00 -02004957 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004958 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004959
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004960 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004961 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004962
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004963 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004964 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004965
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004966 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004967 intel_ddi_set_vc_payload_alloc(crtc, true);
4968
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004969 assert_vblank_disabled(crtc);
4970 drm_crtc_vblank_on(crtc);
4971
Jani Nikula8807e552013-08-30 19:40:32 +03004972 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004973 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004974 intel_opregion_notify_encoder(encoder, true);
4975 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004976
Paulo Zanonie4916942013-09-20 16:21:19 -03004977 /* If we change the relative order between pipe/planes enabling, we need
4978 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004979 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4980 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4981 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4982 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4983 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004984}
4985
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004986static void ironlake_pfit_disable(struct intel_crtc *crtc)
4987{
4988 struct drm_device *dev = crtc->base.dev;
4989 struct drm_i915_private *dev_priv = dev->dev_private;
4990 int pipe = crtc->pipe;
4991
4992 /* To avoid upsetting the power well on haswell only disable the pfit if
4993 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004994 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004995 I915_WRITE(PF_CTL(pipe), 0);
4996 I915_WRITE(PF_WIN_POS(pipe), 0);
4997 I915_WRITE(PF_WIN_SZ(pipe), 0);
4998 }
4999}
5000
Jesse Barnes6be4a602010-09-10 10:26:01 -07005001static void ironlake_crtc_disable(struct drm_crtc *crtc)
5002{
5003 struct drm_device *dev = crtc->dev;
5004 struct drm_i915_private *dev_priv = dev->dev_private;
5005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005006 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005007 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005008 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005009
Daniel Vetterea9d7582012-07-10 10:42:52 +02005010 for_each_encoder_on_crtc(dev, crtc, encoder)
5011 encoder->disable(encoder);
5012
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005013 drm_crtc_vblank_off(crtc);
5014 assert_vblank_disabled(crtc);
5015
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005016 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005017 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005018
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005019 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005020
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005021 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005022
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005023 if (intel_crtc->config->has_pch_encoder)
5024 ironlake_fdi_disable(crtc);
5025
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005026 for_each_encoder_on_crtc(dev, crtc, encoder)
5027 if (encoder->post_disable)
5028 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005029
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005030 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005031 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005032
Daniel Vetterd925c592013-06-05 13:34:04 +02005033 if (HAS_PCH_CPT(dev)) {
5034 /* disable TRANS_DP_CTL */
5035 reg = TRANS_DP_CTL(pipe);
5036 temp = I915_READ(reg);
5037 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5038 TRANS_DP_PORT_SEL_MASK);
5039 temp |= TRANS_DP_PORT_SEL_NONE;
5040 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005041
Daniel Vetterd925c592013-06-05 13:34:04 +02005042 /* disable DPLL_SEL */
5043 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005044 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005045 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005046 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005047
Daniel Vetterd925c592013-06-05 13:34:04 +02005048 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005049 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07005050}
5051
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005052static void haswell_crtc_disable(struct drm_crtc *crtc)
5053{
5054 struct drm_device *dev = crtc->dev;
5055 struct drm_i915_private *dev_priv = dev->dev_private;
5056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5057 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005058 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005059
Jani Nikula8807e552013-08-30 19:40:32 +03005060 for_each_encoder_on_crtc(dev, crtc, encoder) {
5061 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005062 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005063 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005064
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005065 drm_crtc_vblank_off(crtc);
5066 assert_vblank_disabled(crtc);
5067
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005068 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005069 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5070 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005071 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005072
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005073 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005074 intel_ddi_set_vc_payload_alloc(crtc, false);
5075
Paulo Zanoniad80a812012-10-24 16:06:19 -02005076 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005077
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005078 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005079 skylake_pfit_update(intel_crtc, 0);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005080 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005081 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005082 else
5083 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005084
Paulo Zanoni1f544382012-10-24 11:32:00 -02005085 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005086
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005087 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005088 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005089 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005090 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005091
Imre Deak97b040a2014-06-25 22:01:50 +03005092 for_each_encoder_on_crtc(dev, crtc, encoder)
5093 if (encoder->post_disable)
5094 encoder->post_disable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005095}
5096
Jesse Barnes2dd24552013-04-25 12:55:01 -07005097static void i9xx_pfit_enable(struct intel_crtc *crtc)
5098{
5099 struct drm_device *dev = crtc->base.dev;
5100 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005101 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005102
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005103 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005104 return;
5105
Daniel Vetterc0b03412013-05-28 12:05:54 +02005106 /*
5107 * The panel fitter should only be adjusted whilst the pipe is disabled,
5108 * according to register description and PRM.
5109 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005110 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5111 assert_pipe_disabled(dev_priv, crtc->pipe);
5112
Jesse Barnesb074cec2013-04-25 12:55:02 -07005113 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5114 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005115
5116 /* Border color in case we don't scale up to the full screen. Black by
5117 * default, change to something else for debugging. */
5118 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005119}
5120
Dave Airlied05410f2014-06-05 13:22:59 +10005121static enum intel_display_power_domain port_to_power_domain(enum port port)
5122{
5123 switch (port) {
5124 case PORT_A:
5125 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5126 case PORT_B:
5127 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5128 case PORT_C:
5129 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5130 case PORT_D:
5131 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5132 default:
5133 WARN_ON_ONCE(1);
5134 return POWER_DOMAIN_PORT_OTHER;
5135 }
5136}
5137
Imre Deak77d22dc2014-03-05 16:20:52 +02005138#define for_each_power_domain(domain, mask) \
5139 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5140 if ((1 << (domain)) & (mask))
5141
Imre Deak319be8a2014-03-04 19:22:57 +02005142enum intel_display_power_domain
5143intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005144{
Imre Deak319be8a2014-03-04 19:22:57 +02005145 struct drm_device *dev = intel_encoder->base.dev;
5146 struct intel_digital_port *intel_dig_port;
5147
5148 switch (intel_encoder->type) {
5149 case INTEL_OUTPUT_UNKNOWN:
5150 /* Only DDI platforms should ever use this output type */
5151 WARN_ON_ONCE(!HAS_DDI(dev));
5152 case INTEL_OUTPUT_DISPLAYPORT:
5153 case INTEL_OUTPUT_HDMI:
5154 case INTEL_OUTPUT_EDP:
5155 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005156 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005157 case INTEL_OUTPUT_DP_MST:
5158 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5159 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005160 case INTEL_OUTPUT_ANALOG:
5161 return POWER_DOMAIN_PORT_CRT;
5162 case INTEL_OUTPUT_DSI:
5163 return POWER_DOMAIN_PORT_DSI;
5164 default:
5165 return POWER_DOMAIN_PORT_OTHER;
5166 }
5167}
5168
5169static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5170{
5171 struct drm_device *dev = crtc->dev;
5172 struct intel_encoder *intel_encoder;
5173 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5174 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005175 unsigned long mask;
5176 enum transcoder transcoder;
5177
5178 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5179
5180 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5181 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005182 if (intel_crtc->config->pch_pfit.enabled ||
5183 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005184 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5185
Imre Deak319be8a2014-03-04 19:22:57 +02005186 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5187 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5188
Imre Deak77d22dc2014-03-05 16:20:52 +02005189 return mask;
5190}
5191
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005192static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005193{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005194 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005195 struct drm_i915_private *dev_priv = dev->dev_private;
5196 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5197 struct intel_crtc *crtc;
5198
5199 /*
5200 * First get all needed power domains, then put all unneeded, to avoid
5201 * any unnecessary toggling of the power wells.
5202 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005203 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005204 enum intel_display_power_domain domain;
5205
Matt Roper83d65732015-02-25 13:12:16 -08005206 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02005207 continue;
5208
Imre Deak319be8a2014-03-04 19:22:57 +02005209 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02005210
5211 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5212 intel_display_power_get(dev_priv, domain);
5213 }
5214
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005215 if (dev_priv->display.modeset_commit_cdclk) {
5216 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5217
5218 if (cdclk != dev_priv->cdclk_freq &&
5219 !WARN_ON(!state->allow_modeset))
5220 dev_priv->display.modeset_commit_cdclk(state);
5221 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005222
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005223 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005224 enum intel_display_power_domain domain;
5225
5226 for_each_power_domain(domain, crtc->enabled_power_domains)
5227 intel_display_power_put(dev_priv, domain);
5228
5229 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5230 }
5231
5232 intel_display_set_init_power(dev_priv, false);
5233}
5234
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005235static void intel_update_max_cdclk(struct drm_device *dev)
5236{
5237 struct drm_i915_private *dev_priv = dev->dev_private;
5238
5239 if (IS_SKYLAKE(dev)) {
5240 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5241
5242 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5243 dev_priv->max_cdclk_freq = 675000;
5244 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5245 dev_priv->max_cdclk_freq = 540000;
5246 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5247 dev_priv->max_cdclk_freq = 450000;
5248 else
5249 dev_priv->max_cdclk_freq = 337500;
5250 } else if (IS_BROADWELL(dev)) {
5251 /*
5252 * FIXME with extra cooling we can allow
5253 * 540 MHz for ULX and 675 Mhz for ULT.
5254 * How can we know if extra cooling is
5255 * available? PCI ID, VTB, something else?
5256 */
5257 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5258 dev_priv->max_cdclk_freq = 450000;
5259 else if (IS_BDW_ULX(dev))
5260 dev_priv->max_cdclk_freq = 450000;
5261 else if (IS_BDW_ULT(dev))
5262 dev_priv->max_cdclk_freq = 540000;
5263 else
5264 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005265 } else if (IS_CHERRYVIEW(dev)) {
5266 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005267 } else if (IS_VALLEYVIEW(dev)) {
5268 dev_priv->max_cdclk_freq = 400000;
5269 } else {
5270 /* otherwise assume cdclk is fixed */
5271 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5272 }
5273
5274 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5275 dev_priv->max_cdclk_freq);
5276}
5277
5278static void intel_update_cdclk(struct drm_device *dev)
5279{
5280 struct drm_i915_private *dev_priv = dev->dev_private;
5281
5282 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5283 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5284 dev_priv->cdclk_freq);
5285
5286 /*
5287 * Program the gmbus_freq based on the cdclk frequency.
5288 * BSpec erroneously claims we should aim for 4MHz, but
5289 * in fact 1MHz is the correct frequency.
5290 */
5291 if (IS_VALLEYVIEW(dev)) {
5292 /*
5293 * Program the gmbus_freq based on the cdclk frequency.
5294 * BSpec erroneously claims we should aim for 4MHz, but
5295 * in fact 1MHz is the correct frequency.
5296 */
5297 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5298 }
5299
5300 if (dev_priv->max_cdclk_freq == 0)
5301 intel_update_max_cdclk(dev);
5302}
5303
Damien Lespiau70d0c572015-06-04 18:21:29 +01005304static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305305{
5306 struct drm_i915_private *dev_priv = dev->dev_private;
5307 uint32_t divider;
5308 uint32_t ratio;
5309 uint32_t current_freq;
5310 int ret;
5311
5312 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5313 switch (frequency) {
5314 case 144000:
5315 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5316 ratio = BXT_DE_PLL_RATIO(60);
5317 break;
5318 case 288000:
5319 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5320 ratio = BXT_DE_PLL_RATIO(60);
5321 break;
5322 case 384000:
5323 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5324 ratio = BXT_DE_PLL_RATIO(60);
5325 break;
5326 case 576000:
5327 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5328 ratio = BXT_DE_PLL_RATIO(60);
5329 break;
5330 case 624000:
5331 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5332 ratio = BXT_DE_PLL_RATIO(65);
5333 break;
5334 case 19200:
5335 /*
5336 * Bypass frequency with DE PLL disabled. Init ratio, divider
5337 * to suppress GCC warning.
5338 */
5339 ratio = 0;
5340 divider = 0;
5341 break;
5342 default:
5343 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5344
5345 return;
5346 }
5347
5348 mutex_lock(&dev_priv->rps.hw_lock);
5349 /* Inform power controller of upcoming frequency change */
5350 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5351 0x80000000);
5352 mutex_unlock(&dev_priv->rps.hw_lock);
5353
5354 if (ret) {
5355 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5356 ret, frequency);
5357 return;
5358 }
5359
5360 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5361 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5362 current_freq = current_freq * 500 + 1000;
5363
5364 /*
5365 * DE PLL has to be disabled when
5366 * - setting to 19.2MHz (bypass, PLL isn't used)
5367 * - before setting to 624MHz (PLL needs toggling)
5368 * - before setting to any frequency from 624MHz (PLL needs toggling)
5369 */
5370 if (frequency == 19200 || frequency == 624000 ||
5371 current_freq == 624000) {
5372 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5373 /* Timeout 200us */
5374 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5375 1))
5376 DRM_ERROR("timout waiting for DE PLL unlock\n");
5377 }
5378
5379 if (frequency != 19200) {
5380 uint32_t val;
5381
5382 val = I915_READ(BXT_DE_PLL_CTL);
5383 val &= ~BXT_DE_PLL_RATIO_MASK;
5384 val |= ratio;
5385 I915_WRITE(BXT_DE_PLL_CTL, val);
5386
5387 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5388 /* Timeout 200us */
5389 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5390 DRM_ERROR("timeout waiting for DE PLL lock\n");
5391
5392 val = I915_READ(CDCLK_CTL);
5393 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5394 val |= divider;
5395 /*
5396 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5397 * enable otherwise.
5398 */
5399 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5400 if (frequency >= 500000)
5401 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5402
5403 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5404 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5405 val |= (frequency - 1000) / 500;
5406 I915_WRITE(CDCLK_CTL, val);
5407 }
5408
5409 mutex_lock(&dev_priv->rps.hw_lock);
5410 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5411 DIV_ROUND_UP(frequency, 25000));
5412 mutex_unlock(&dev_priv->rps.hw_lock);
5413
5414 if (ret) {
5415 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5416 ret, frequency);
5417 return;
5418 }
5419
Damien Lespiaua47871b2015-06-04 18:21:34 +01005420 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305421}
5422
5423void broxton_init_cdclk(struct drm_device *dev)
5424{
5425 struct drm_i915_private *dev_priv = dev->dev_private;
5426 uint32_t val;
5427
5428 /*
5429 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5430 * or else the reset will hang because there is no PCH to respond.
5431 * Move the handshake programming to initialization sequence.
5432 * Previously was left up to BIOS.
5433 */
5434 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5435 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5436 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5437
5438 /* Enable PG1 for cdclk */
5439 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5440
5441 /* check if cd clock is enabled */
5442 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5443 DRM_DEBUG_KMS("Display already initialized\n");
5444 return;
5445 }
5446
5447 /*
5448 * FIXME:
5449 * - The initial CDCLK needs to be read from VBT.
5450 * Need to make this change after VBT has changes for BXT.
5451 * - check if setting the max (or any) cdclk freq is really necessary
5452 * here, it belongs to modeset time
5453 */
5454 broxton_set_cdclk(dev, 624000);
5455
5456 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005457 POSTING_READ(DBUF_CTL);
5458
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305459 udelay(10);
5460
5461 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5462 DRM_ERROR("DBuf power enable timeout!\n");
5463}
5464
5465void broxton_uninit_cdclk(struct drm_device *dev)
5466{
5467 struct drm_i915_private *dev_priv = dev->dev_private;
5468
5469 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005470 POSTING_READ(DBUF_CTL);
5471
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305472 udelay(10);
5473
5474 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5475 DRM_ERROR("DBuf power disable timeout!\n");
5476
5477 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5478 broxton_set_cdclk(dev, 19200);
5479
5480 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5481}
5482
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005483static const struct skl_cdclk_entry {
5484 unsigned int freq;
5485 unsigned int vco;
5486} skl_cdclk_frequencies[] = {
5487 { .freq = 308570, .vco = 8640 },
5488 { .freq = 337500, .vco = 8100 },
5489 { .freq = 432000, .vco = 8640 },
5490 { .freq = 450000, .vco = 8100 },
5491 { .freq = 540000, .vco = 8100 },
5492 { .freq = 617140, .vco = 8640 },
5493 { .freq = 675000, .vco = 8100 },
5494};
5495
5496static unsigned int skl_cdclk_decimal(unsigned int freq)
5497{
5498 return (freq - 1000) / 500;
5499}
5500
5501static unsigned int skl_cdclk_get_vco(unsigned int freq)
5502{
5503 unsigned int i;
5504
5505 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5506 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5507
5508 if (e->freq == freq)
5509 return e->vco;
5510 }
5511
5512 return 8100;
5513}
5514
5515static void
5516skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5517{
5518 unsigned int min_freq;
5519 u32 val;
5520
5521 /* select the minimum CDCLK before enabling DPLL 0 */
5522 val = I915_READ(CDCLK_CTL);
5523 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5524 val |= CDCLK_FREQ_337_308;
5525
5526 if (required_vco == 8640)
5527 min_freq = 308570;
5528 else
5529 min_freq = 337500;
5530
5531 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5532
5533 I915_WRITE(CDCLK_CTL, val);
5534 POSTING_READ(CDCLK_CTL);
5535
5536 /*
5537 * We always enable DPLL0 with the lowest link rate possible, but still
5538 * taking into account the VCO required to operate the eDP panel at the
5539 * desired frequency. The usual DP link rates operate with a VCO of
5540 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5541 * The modeset code is responsible for the selection of the exact link
5542 * rate later on, with the constraint of choosing a frequency that
5543 * works with required_vco.
5544 */
5545 val = I915_READ(DPLL_CTRL1);
5546
5547 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5548 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5549 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5550 if (required_vco == 8640)
5551 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5552 SKL_DPLL0);
5553 else
5554 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5555 SKL_DPLL0);
5556
5557 I915_WRITE(DPLL_CTRL1, val);
5558 POSTING_READ(DPLL_CTRL1);
5559
5560 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5561
5562 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5563 DRM_ERROR("DPLL0 not locked\n");
5564}
5565
5566static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5567{
5568 int ret;
5569 u32 val;
5570
5571 /* inform PCU we want to change CDCLK */
5572 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5573 mutex_lock(&dev_priv->rps.hw_lock);
5574 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5575 mutex_unlock(&dev_priv->rps.hw_lock);
5576
5577 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5578}
5579
5580static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5581{
5582 unsigned int i;
5583
5584 for (i = 0; i < 15; i++) {
5585 if (skl_cdclk_pcu_ready(dev_priv))
5586 return true;
5587 udelay(10);
5588 }
5589
5590 return false;
5591}
5592
5593static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5594{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005595 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005596 u32 freq_select, pcu_ack;
5597
5598 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5599
5600 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5601 DRM_ERROR("failed to inform PCU about cdclk change\n");
5602 return;
5603 }
5604
5605 /* set CDCLK_CTL */
5606 switch(freq) {
5607 case 450000:
5608 case 432000:
5609 freq_select = CDCLK_FREQ_450_432;
5610 pcu_ack = 1;
5611 break;
5612 case 540000:
5613 freq_select = CDCLK_FREQ_540;
5614 pcu_ack = 2;
5615 break;
5616 case 308570:
5617 case 337500:
5618 default:
5619 freq_select = CDCLK_FREQ_337_308;
5620 pcu_ack = 0;
5621 break;
5622 case 617140:
5623 case 675000:
5624 freq_select = CDCLK_FREQ_675_617;
5625 pcu_ack = 3;
5626 break;
5627 }
5628
5629 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5630 POSTING_READ(CDCLK_CTL);
5631
5632 /* inform PCU of the change */
5633 mutex_lock(&dev_priv->rps.hw_lock);
5634 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5635 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005636
5637 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005638}
5639
5640void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5641{
5642 /* disable DBUF power */
5643 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5644 POSTING_READ(DBUF_CTL);
5645
5646 udelay(10);
5647
5648 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5649 DRM_ERROR("DBuf power disable timeout\n");
5650
5651 /* disable DPLL0 */
5652 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5653 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5654 DRM_ERROR("Couldn't disable DPLL0\n");
5655
5656 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5657}
5658
5659void skl_init_cdclk(struct drm_i915_private *dev_priv)
5660{
5661 u32 val;
5662 unsigned int required_vco;
5663
5664 /* enable PCH reset handshake */
5665 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5666 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5667
5668 /* enable PG1 and Misc I/O */
5669 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5670
5671 /* DPLL0 already enabed !? */
5672 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5673 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5674 return;
5675 }
5676
5677 /* enable DPLL0 */
5678 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5679 skl_dpll0_enable(dev_priv, required_vco);
5680
5681 /* set CDCLK to the frequency the BIOS chose */
5682 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5683
5684 /* enable DBUF power */
5685 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5686 POSTING_READ(DBUF_CTL);
5687
5688 udelay(10);
5689
5690 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5691 DRM_ERROR("DBuf power enable timeout\n");
5692}
5693
Ville Syrjälädfcab172014-06-13 13:37:47 +03005694/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005695static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005696{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005697 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005698
Jesse Barnes586f49d2013-11-04 16:06:59 -08005699 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005700 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005701 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5702 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005703 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005704
Ville Syrjälädfcab172014-06-13 13:37:47 +03005705 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005706}
5707
5708/* Adjust CDclk dividers to allow high res or save power if possible */
5709static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5710{
5711 struct drm_i915_private *dev_priv = dev->dev_private;
5712 u32 val, cmd;
5713
Vandana Kannan164dfd22014-11-24 13:37:41 +05305714 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5715 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005716
Ville Syrjälädfcab172014-06-13 13:37:47 +03005717 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005718 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005719 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005720 cmd = 1;
5721 else
5722 cmd = 0;
5723
5724 mutex_lock(&dev_priv->rps.hw_lock);
5725 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5726 val &= ~DSPFREQGUAR_MASK;
5727 val |= (cmd << DSPFREQGUAR_SHIFT);
5728 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5729 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5730 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5731 50)) {
5732 DRM_ERROR("timed out waiting for CDclk change\n");
5733 }
5734 mutex_unlock(&dev_priv->rps.hw_lock);
5735
Ville Syrjälä54433e92015-05-26 20:42:31 +03005736 mutex_lock(&dev_priv->sb_lock);
5737
Ville Syrjälädfcab172014-06-13 13:37:47 +03005738 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005739 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005740
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005741 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005742
Jesse Barnes30a970c2013-11-04 13:48:12 -08005743 /* adjust cdclk divider */
5744 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005745 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005746 val |= divider;
5747 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005748
5749 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5750 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5751 50))
5752 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005753 }
5754
Jesse Barnes30a970c2013-11-04 13:48:12 -08005755 /* adjust self-refresh exit latency value */
5756 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5757 val &= ~0x7f;
5758
5759 /*
5760 * For high bandwidth configs, we set a higher latency in the bunit
5761 * so that the core display fetch happens in time to avoid underruns.
5762 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005763 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005764 val |= 4500 / 250; /* 4.5 usec */
5765 else
5766 val |= 3000 / 250; /* 3.0 usec */
5767 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005768
Ville Syrjäläa5805162015-05-26 20:42:30 +03005769 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005770
Ville Syrjäläb6283052015-06-03 15:45:07 +03005771 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005772}
5773
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005774static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5775{
5776 struct drm_i915_private *dev_priv = dev->dev_private;
5777 u32 val, cmd;
5778
Vandana Kannan164dfd22014-11-24 13:37:41 +05305779 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5780 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005781
5782 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005783 case 333333:
5784 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005785 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005786 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005787 break;
5788 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005789 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005790 return;
5791 }
5792
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005793 /*
5794 * Specs are full of misinformation, but testing on actual
5795 * hardware has shown that we just need to write the desired
5796 * CCK divider into the Punit register.
5797 */
5798 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5799
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005800 mutex_lock(&dev_priv->rps.hw_lock);
5801 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5802 val &= ~DSPFREQGUAR_MASK_CHV;
5803 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5804 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5805 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5806 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5807 50)) {
5808 DRM_ERROR("timed out waiting for CDclk change\n");
5809 }
5810 mutex_unlock(&dev_priv->rps.hw_lock);
5811
Ville Syrjäläb6283052015-06-03 15:45:07 +03005812 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005813}
5814
Jesse Barnes30a970c2013-11-04 13:48:12 -08005815static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5816 int max_pixclk)
5817{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005818 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005819 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005820
Jesse Barnes30a970c2013-11-04 13:48:12 -08005821 /*
5822 * Really only a few cases to deal with, as only 4 CDclks are supported:
5823 * 200MHz
5824 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005825 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005826 * 400MHz (VLV only)
5827 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5828 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005829 *
5830 * We seem to get an unstable or solid color picture at 200MHz.
5831 * Not sure what's wrong. For now use 200MHz only when all pipes
5832 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005833 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005834 if (!IS_CHERRYVIEW(dev_priv) &&
5835 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005836 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005837 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005838 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005839 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005840 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005841 else
5842 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005843}
5844
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305845static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5846 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005847{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305848 /*
5849 * FIXME:
5850 * - remove the guardband, it's not needed on BXT
5851 * - set 19.2MHz bypass frequency if there are no active pipes
5852 */
5853 if (max_pixclk > 576000*9/10)
5854 return 624000;
5855 else if (max_pixclk > 384000*9/10)
5856 return 576000;
5857 else if (max_pixclk > 288000*9/10)
5858 return 384000;
5859 else if (max_pixclk > 144000*9/10)
5860 return 288000;
5861 else
5862 return 144000;
5863}
5864
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005865/* Compute the max pixel clock for new configuration. Uses atomic state if
5866 * that's non-NULL, look at current state otherwise. */
5867static int intel_mode_max_pixclk(struct drm_device *dev,
5868 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005869{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005870 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005871 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005872 int max_pixclk = 0;
5873
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005874 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005875 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005876 if (IS_ERR(crtc_state))
5877 return PTR_ERR(crtc_state);
5878
5879 if (!crtc_state->base.enable)
5880 continue;
5881
5882 max_pixclk = max(max_pixclk,
5883 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005884 }
5885
5886 return max_pixclk;
5887}
5888
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005889static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005890{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005891 struct drm_device *dev = state->dev;
5892 struct drm_i915_private *dev_priv = dev->dev_private;
5893 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005894
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005895 if (max_pixclk < 0)
5896 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005897
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005898 to_intel_atomic_state(state)->cdclk =
5899 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305900
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005901 return 0;
5902}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005903
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005904static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5905{
5906 struct drm_device *dev = state->dev;
5907 struct drm_i915_private *dev_priv = dev->dev_private;
5908 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005909
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005910 if (max_pixclk < 0)
5911 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005912
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005913 to_intel_atomic_state(state)->cdclk =
5914 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005915
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005916 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005917}
5918
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005919static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5920{
5921 unsigned int credits, default_credits;
5922
5923 if (IS_CHERRYVIEW(dev_priv))
5924 default_credits = PFI_CREDIT(12);
5925 else
5926 default_credits = PFI_CREDIT(8);
5927
Vandana Kannan164dfd22014-11-24 13:37:41 +05305928 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005929 /* CHV suggested value is 31 or 63 */
5930 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005931 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005932 else
5933 credits = PFI_CREDIT(15);
5934 } else {
5935 credits = default_credits;
5936 }
5937
5938 /*
5939 * WA - write default credits before re-programming
5940 * FIXME: should we also set the resend bit here?
5941 */
5942 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5943 default_credits);
5944
5945 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5946 credits | PFI_CREDIT_RESEND);
5947
5948 /*
5949 * FIXME is this guaranteed to clear
5950 * immediately or should we poll for it?
5951 */
5952 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5953}
5954
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005955static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005956{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005957 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005958 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005959 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005960
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005961 /*
5962 * FIXME: We can end up here with all power domains off, yet
5963 * with a CDCLK frequency other than the minimum. To account
5964 * for this take the PIPE-A power domain, which covers the HW
5965 * blocks needed for the following programming. This can be
5966 * removed once it's guaranteed that we get here either with
5967 * the minimum CDCLK set, or the required power domains
5968 * enabled.
5969 */
5970 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005971
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005972 if (IS_CHERRYVIEW(dev))
5973 cherryview_set_cdclk(dev, req_cdclk);
5974 else
5975 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005976
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005977 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02005978
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005979 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005980}
5981
Jesse Barnes89b667f2013-04-18 14:51:36 -07005982static void valleyview_crtc_enable(struct drm_crtc *crtc)
5983{
5984 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005985 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005986 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5987 struct intel_encoder *encoder;
5988 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005989 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005990
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005991 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005992 return;
5993
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005994 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305995
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005996 if (!is_dsi) {
5997 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005998 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005999 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006000 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006001 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02006002
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006003 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306004 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006005
6006 intel_set_pipe_timings(intel_crtc);
6007
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006008 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6009 struct drm_i915_private *dev_priv = dev->dev_private;
6010
6011 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6012 I915_WRITE(CHV_CANVAS(pipe), 0);
6013 }
6014
Daniel Vetter5b18e572014-04-24 23:55:06 +02006015 i9xx_set_pipeconf(intel_crtc);
6016
Jesse Barnes89b667f2013-04-18 14:51:36 -07006017 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006018
Daniel Vettera72e4c92014-09-30 10:56:47 +02006019 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006020
Jesse Barnes89b667f2013-04-18 14:51:36 -07006021 for_each_encoder_on_crtc(dev, crtc, encoder)
6022 if (encoder->pre_pll_enable)
6023 encoder->pre_pll_enable(encoder);
6024
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006025 if (!is_dsi) {
6026 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006027 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006028 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006029 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006030 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006031
6032 for_each_encoder_on_crtc(dev, crtc, encoder)
6033 if (encoder->pre_enable)
6034 encoder->pre_enable(encoder);
6035
Jesse Barnes2dd24552013-04-25 12:55:01 -07006036 i9xx_pfit_enable(intel_crtc);
6037
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006038 intel_crtc_load_lut(crtc);
6039
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006040 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006041
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006042 assert_vblank_disabled(crtc);
6043 drm_crtc_vblank_on(crtc);
6044
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006045 for_each_encoder_on_crtc(dev, crtc, encoder)
6046 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006047}
6048
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006049static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6050{
6051 struct drm_device *dev = crtc->base.dev;
6052 struct drm_i915_private *dev_priv = dev->dev_private;
6053
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006054 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6055 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006056}
6057
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006058static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006059{
6060 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006061 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006062 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006063 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006064 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006065
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006066 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006067 return;
6068
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006069 i9xx_set_pll_dividers(intel_crtc);
6070
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006071 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306072 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006073
6074 intel_set_pipe_timings(intel_crtc);
6075
Daniel Vetter5b18e572014-04-24 23:55:06 +02006076 i9xx_set_pipeconf(intel_crtc);
6077
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006078 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006079
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006080 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006081 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006082
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006083 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006084 if (encoder->pre_enable)
6085 encoder->pre_enable(encoder);
6086
Daniel Vetterf6736a12013-06-05 13:34:30 +02006087 i9xx_enable_pll(intel_crtc);
6088
Jesse Barnes2dd24552013-04-25 12:55:01 -07006089 i9xx_pfit_enable(intel_crtc);
6090
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006091 intel_crtc_load_lut(crtc);
6092
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006093 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006094 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006095
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006096 assert_vblank_disabled(crtc);
6097 drm_crtc_vblank_on(crtc);
6098
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006099 for_each_encoder_on_crtc(dev, crtc, encoder)
6100 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006101}
6102
Daniel Vetter87476d62013-04-11 16:29:06 +02006103static void i9xx_pfit_disable(struct intel_crtc *crtc)
6104{
6105 struct drm_device *dev = crtc->base.dev;
6106 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006107
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006108 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006109 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006110
6111 assert_pipe_disabled(dev_priv, crtc->pipe);
6112
Daniel Vetter328d8e82013-05-08 10:36:31 +02006113 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6114 I915_READ(PFIT_CONTROL));
6115 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006116}
6117
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006118static void i9xx_crtc_disable(struct drm_crtc *crtc)
6119{
6120 struct drm_device *dev = crtc->dev;
6121 struct drm_i915_private *dev_priv = dev->dev_private;
6122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006123 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006124 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006125
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006126 /*
6127 * On gen2 planes are double buffered but the pipe isn't, so we must
6128 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006129 * We also need to wait on all gmch platforms because of the
6130 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006131 */
Imre Deak564ed192014-06-13 14:54:21 +03006132 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006133
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006134 for_each_encoder_on_crtc(dev, crtc, encoder)
6135 encoder->disable(encoder);
6136
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006137 drm_crtc_vblank_off(crtc);
6138 assert_vblank_disabled(crtc);
6139
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006140 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006141
Daniel Vetter87476d62013-04-11 16:29:06 +02006142 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006143
Jesse Barnes89b667f2013-04-18 14:51:36 -07006144 for_each_encoder_on_crtc(dev, crtc, encoder)
6145 if (encoder->post_disable)
6146 encoder->post_disable(encoder);
6147
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006148 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006149 if (IS_CHERRYVIEW(dev))
6150 chv_disable_pll(dev_priv, pipe);
6151 else if (IS_VALLEYVIEW(dev))
6152 vlv_disable_pll(dev_priv, pipe);
6153 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006154 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006155 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006156
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006157 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006158 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006159}
6160
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006161static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006162{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006164 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006165 enum intel_display_power_domain domain;
6166 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006167
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006168 if (!intel_crtc->active)
6169 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006170
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006171 if (to_intel_plane_state(crtc->primary->state)->visible) {
6172 intel_crtc_wait_for_pending_flips(crtc);
6173 intel_pre_disable_primary(crtc);
6174 }
6175
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006176 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006177 dev_priv->display.crtc_disable(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006178
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006179 domains = intel_crtc->enabled_power_domains;
6180 for_each_power_domain(domain, domains)
6181 intel_display_power_put(dev_priv, domain);
6182 intel_crtc->enabled_power_domains = 0;
6183}
6184
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006185/*
6186 * turn all crtc's off, but do not adjust state
6187 * This has to be paired with a call to intel_modeset_setup_hw_state.
6188 */
Maarten Lankhorst9716c692015-06-10 10:24:19 +02006189void intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006190{
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006191 struct drm_crtc *crtc;
6192
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006193 for_each_crtc(dev, crtc)
6194 intel_crtc_disable_noatomic(crtc);
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006195}
6196
Chris Wilsoncdd59982010-09-08 16:30:16 +01006197/* Master function to enable/disable CRTC and corresponding power wells */
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006198int intel_crtc_control(struct drm_crtc *crtc, bool enable)
Daniel Vetter976f8a22012-07-08 22:34:21 +02006199{
6200 struct drm_device *dev = crtc->dev;
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006201 struct drm_mode_config *config = &dev->mode_config;
6202 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006204 struct intel_crtc_state *pipe_config;
6205 struct drm_atomic_state *state;
6206 int ret;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006207
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006208 if (enable == intel_crtc->active)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006209 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006210
6211 if (enable && !crtc->state->enable)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006212 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006213
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006214 /* this function should be called with drm_modeset_lock_all for now */
6215 if (WARN_ON(!ctx))
6216 return -EIO;
6217 lockdep_assert_held(&ctx->ww_ctx);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006218
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006219 state = drm_atomic_state_alloc(dev);
6220 if (WARN_ON(!state))
6221 return -ENOMEM;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006222
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006223 state->acquire_ctx = ctx;
6224 state->allow_modeset = true;
6225
6226 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
6227 if (IS_ERR(pipe_config)) {
6228 ret = PTR_ERR(pipe_config);
6229 goto err;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006230 }
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006231 pipe_config->base.active = enable;
6232
6233 ret = intel_set_mode(state);
6234 if (!ret)
6235 return ret;
6236
6237err:
6238 DRM_ERROR("Updating crtc active failed with %i\n", ret);
6239 drm_atomic_state_free(state);
6240 return ret;
Borun Fub04c5bd2014-07-12 10:02:27 +05306241}
6242
6243/**
6244 * Sets the power management mode of the pipe and plane.
6245 */
6246void intel_crtc_update_dpms(struct drm_crtc *crtc)
6247{
6248 struct drm_device *dev = crtc->dev;
6249 struct intel_encoder *intel_encoder;
6250 bool enable = false;
6251
6252 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6253 enable |= intel_encoder->connectors_active;
6254
6255 intel_crtc_control(crtc, enable);
Chris Wilsoncdd59982010-09-08 16:30:16 +01006256}
6257
Chris Wilsonea5b2132010-08-04 13:50:23 +01006258void intel_encoder_destroy(struct drm_encoder *encoder)
6259{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006260 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006261
Chris Wilsonea5b2132010-08-04 13:50:23 +01006262 drm_encoder_cleanup(encoder);
6263 kfree(intel_encoder);
6264}
6265
Damien Lespiau92373292013-08-08 22:28:57 +01006266/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006267 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6268 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01006269static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006270{
6271 if (mode == DRM_MODE_DPMS_ON) {
6272 encoder->connectors_active = true;
6273
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006274 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006275 } else {
6276 encoder->connectors_active = false;
6277
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006278 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006279 }
6280}
6281
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006282/* Cross check the actual hw state with our own modeset state tracking (and it's
6283 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006284static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006285{
6286 if (connector->get_hw_state(connector)) {
6287 struct intel_encoder *encoder = connector->encoder;
6288 struct drm_crtc *crtc;
6289 bool encoder_enabled;
6290 enum pipe pipe;
6291
6292 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6293 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03006294 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006295
Dave Airlie0e32b392014-05-02 14:02:48 +10006296 /* there is no real hw state for MST connectors */
6297 if (connector->mst_port)
6298 return;
6299
Rob Clarke2c719b2014-12-15 13:56:32 -05006300 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006301 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006302 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006303 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006304
Dave Airlie36cd7442014-05-02 13:44:18 +10006305 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05006306 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10006307 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006308
Dave Airlie36cd7442014-05-02 13:44:18 +10006309 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05006310 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6311 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10006312 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006313
Dave Airlie36cd7442014-05-02 13:44:18 +10006314 crtc = encoder->base.crtc;
6315
Matt Roper83d65732015-02-25 13:12:16 -08006316 I915_STATE_WARN(!crtc->state->enable,
6317 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006318 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6319 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10006320 "encoder active on the wrong pipe\n");
6321 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006322 }
6323}
6324
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006325int intel_connector_init(struct intel_connector *connector)
6326{
6327 struct drm_connector_state *connector_state;
6328
6329 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6330 if (!connector_state)
6331 return -ENOMEM;
6332
6333 connector->base.state = connector_state;
6334 return 0;
6335}
6336
6337struct intel_connector *intel_connector_alloc(void)
6338{
6339 struct intel_connector *connector;
6340
6341 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6342 if (!connector)
6343 return NULL;
6344
6345 if (intel_connector_init(connector) < 0) {
6346 kfree(connector);
6347 return NULL;
6348 }
6349
6350 return connector;
6351}
6352
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006353/* Even simpler default implementation, if there's really no special case to
6354 * consider. */
6355void intel_connector_dpms(struct drm_connector *connector, int mode)
6356{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006357 /* All the simple cases only support two dpms states. */
6358 if (mode != DRM_MODE_DPMS_ON)
6359 mode = DRM_MODE_DPMS_OFF;
6360
6361 if (mode == connector->dpms)
6362 return;
6363
6364 connector->dpms = mode;
6365
6366 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01006367 if (connector->encoder)
6368 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006369
Daniel Vetterb9805142012-08-31 17:37:33 +02006370 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006371}
6372
Daniel Vetterf0947c32012-07-02 13:10:34 +02006373/* Simple connector->get_hw_state implementation for encoders that support only
6374 * one connector and no cloning and hence the encoder state determines the state
6375 * of the connector. */
6376bool intel_connector_get_hw_state(struct intel_connector *connector)
6377{
Daniel Vetter24929352012-07-02 20:28:59 +02006378 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006379 struct intel_encoder *encoder = connector->encoder;
6380
6381 return encoder->get_hw_state(encoder, &pipe);
6382}
6383
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006384static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006385{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006386 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6387 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006388
6389 return 0;
6390}
6391
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006392static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006393 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006394{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006395 struct drm_atomic_state *state = pipe_config->base.state;
6396 struct intel_crtc *other_crtc;
6397 struct intel_crtc_state *other_crtc_state;
6398
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006399 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6400 pipe_name(pipe), pipe_config->fdi_lanes);
6401 if (pipe_config->fdi_lanes > 4) {
6402 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6403 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006404 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006405 }
6406
Paulo Zanonibafb6552013-11-02 21:07:44 -07006407 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006408 if (pipe_config->fdi_lanes > 2) {
6409 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6410 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006411 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006412 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006413 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006414 }
6415 }
6416
6417 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006418 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006419
6420 /* Ivybridge 3 pipe is really complicated */
6421 switch (pipe) {
6422 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006423 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006424 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006425 if (pipe_config->fdi_lanes <= 2)
6426 return 0;
6427
6428 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6429 other_crtc_state =
6430 intel_atomic_get_crtc_state(state, other_crtc);
6431 if (IS_ERR(other_crtc_state))
6432 return PTR_ERR(other_crtc_state);
6433
6434 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006435 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6436 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006437 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006438 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006439 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006440 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006441 if (pipe_config->fdi_lanes > 2) {
6442 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6443 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006444 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006445 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006446
6447 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6448 other_crtc_state =
6449 intel_atomic_get_crtc_state(state, other_crtc);
6450 if (IS_ERR(other_crtc_state))
6451 return PTR_ERR(other_crtc_state);
6452
6453 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006454 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006455 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006456 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006457 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006458 default:
6459 BUG();
6460 }
6461}
6462
Daniel Vettere29c22c2013-02-21 00:00:16 +01006463#define RETRY 1
6464static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006465 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006466{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006467 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006468 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006469 int lane, link_bw, fdi_dotclock, ret;
6470 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006471
Daniel Vettere29c22c2013-02-21 00:00:16 +01006472retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006473 /* FDI is a binary signal running at ~2.7GHz, encoding
6474 * each output octet as 10 bits. The actual frequency
6475 * is stored as a divider into a 100MHz clock, and the
6476 * mode pixel clock is stored in units of 1KHz.
6477 * Hence the bw of each lane in terms of the mode signal
6478 * is:
6479 */
6480 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6481
Damien Lespiau241bfc32013-09-25 16:45:37 +01006482 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006483
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006484 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006485 pipe_config->pipe_bpp);
6486
6487 pipe_config->fdi_lanes = lane;
6488
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006489 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006490 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006491
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006492 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6493 intel_crtc->pipe, pipe_config);
6494 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006495 pipe_config->pipe_bpp -= 2*3;
6496 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6497 pipe_config->pipe_bpp);
6498 needs_recompute = true;
6499 pipe_config->bw_constrained = true;
6500
6501 goto retry;
6502 }
6503
6504 if (needs_recompute)
6505 return RETRY;
6506
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006507 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006508}
6509
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006510static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6511 struct intel_crtc_state *pipe_config)
6512{
6513 if (pipe_config->pipe_bpp > 24)
6514 return false;
6515
6516 /* HSW can handle pixel rate up to cdclk? */
6517 if (IS_HASWELL(dev_priv->dev))
6518 return true;
6519
6520 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006521 * We compare against max which means we must take
6522 * the increased cdclk requirement into account when
6523 * calculating the new cdclk.
6524 *
6525 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006526 */
6527 return ilk_pipe_pixel_rate(pipe_config) <=
6528 dev_priv->max_cdclk_freq * 95 / 100;
6529}
6530
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006531static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006532 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006533{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006534 struct drm_device *dev = crtc->base.dev;
6535 struct drm_i915_private *dev_priv = dev->dev_private;
6536
Jani Nikulad330a952014-01-21 11:24:25 +02006537 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006538 hsw_crtc_supports_ips(crtc) &&
6539 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006540}
6541
Daniel Vettera43f6e02013-06-07 23:10:32 +02006542static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006543 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006544{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006545 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006546 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006547 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006548
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006549 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006550 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006551 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006552
6553 /*
6554 * Enable pixel doubling when the dot clock
6555 * is > 90% of the (display) core speed.
6556 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006557 * GDG double wide on either pipe,
6558 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006559 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006560 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006561 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006562 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006563 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006564 }
6565
Damien Lespiau241bfc32013-09-25 16:45:37 +01006566 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006567 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006568 }
Chris Wilson89749352010-09-12 18:25:19 +01006569
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006570 /*
6571 * Pipe horizontal size must be even in:
6572 * - DVO ganged mode
6573 * - LVDS dual channel mode
6574 * - Double wide pipe
6575 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006576 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006577 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6578 pipe_config->pipe_src_w &= ~1;
6579
Damien Lespiau8693a822013-05-03 18:48:11 +01006580 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6581 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006582 */
6583 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6584 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006585 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006586
Damien Lespiauf5adf942013-06-24 18:29:34 +01006587 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006588 hsw_compute_ips_config(crtc, pipe_config);
6589
Daniel Vetter877d48d2013-04-19 11:24:43 +02006590 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006591 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006592
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006593 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006594}
6595
Ville Syrjälä1652d192015-03-31 14:12:01 +03006596static int skylake_get_display_clock_speed(struct drm_device *dev)
6597{
6598 struct drm_i915_private *dev_priv = to_i915(dev);
6599 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6600 uint32_t cdctl = I915_READ(CDCLK_CTL);
6601 uint32_t linkrate;
6602
Damien Lespiau414355a2015-06-04 18:21:31 +01006603 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006604 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006605
6606 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6607 return 540000;
6608
6609 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006610 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006611
Damien Lespiau71cd8422015-04-30 16:39:17 +01006612 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6613 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006614 /* vco 8640 */
6615 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6616 case CDCLK_FREQ_450_432:
6617 return 432000;
6618 case CDCLK_FREQ_337_308:
6619 return 308570;
6620 case CDCLK_FREQ_675_617:
6621 return 617140;
6622 default:
6623 WARN(1, "Unknown cd freq selection\n");
6624 }
6625 } else {
6626 /* vco 8100 */
6627 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6628 case CDCLK_FREQ_450_432:
6629 return 450000;
6630 case CDCLK_FREQ_337_308:
6631 return 337500;
6632 case CDCLK_FREQ_675_617:
6633 return 675000;
6634 default:
6635 WARN(1, "Unknown cd freq selection\n");
6636 }
6637 }
6638
6639 /* error case, do as if DPLL0 isn't enabled */
6640 return 24000;
6641}
6642
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006643static int broxton_get_display_clock_speed(struct drm_device *dev)
6644{
6645 struct drm_i915_private *dev_priv = to_i915(dev);
6646 uint32_t cdctl = I915_READ(CDCLK_CTL);
6647 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6648 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6649 int cdclk;
6650
6651 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6652 return 19200;
6653
6654 cdclk = 19200 * pll_ratio / 2;
6655
6656 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6657 case BXT_CDCLK_CD2X_DIV_SEL_1:
6658 return cdclk; /* 576MHz or 624MHz */
6659 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6660 return cdclk * 2 / 3; /* 384MHz */
6661 case BXT_CDCLK_CD2X_DIV_SEL_2:
6662 return cdclk / 2; /* 288MHz */
6663 case BXT_CDCLK_CD2X_DIV_SEL_4:
6664 return cdclk / 4; /* 144MHz */
6665 }
6666
6667 /* error case, do as if DE PLL isn't enabled */
6668 return 19200;
6669}
6670
Ville Syrjälä1652d192015-03-31 14:12:01 +03006671static int broadwell_get_display_clock_speed(struct drm_device *dev)
6672{
6673 struct drm_i915_private *dev_priv = dev->dev_private;
6674 uint32_t lcpll = I915_READ(LCPLL_CTL);
6675 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6676
6677 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6678 return 800000;
6679 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6680 return 450000;
6681 else if (freq == LCPLL_CLK_FREQ_450)
6682 return 450000;
6683 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6684 return 540000;
6685 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6686 return 337500;
6687 else
6688 return 675000;
6689}
6690
6691static int haswell_get_display_clock_speed(struct drm_device *dev)
6692{
6693 struct drm_i915_private *dev_priv = dev->dev_private;
6694 uint32_t lcpll = I915_READ(LCPLL_CTL);
6695 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6696
6697 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6698 return 800000;
6699 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6700 return 450000;
6701 else if (freq == LCPLL_CLK_FREQ_450)
6702 return 450000;
6703 else if (IS_HSW_ULT(dev))
6704 return 337500;
6705 else
6706 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006707}
6708
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006709static int valleyview_get_display_clock_speed(struct drm_device *dev)
6710{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006711 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006712 u32 val;
6713 int divider;
6714
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006715 if (dev_priv->hpll_freq == 0)
6716 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6717
Ville Syrjäläa5805162015-05-26 20:42:30 +03006718 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006719 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006720 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006721
6722 divider = val & DISPLAY_FREQUENCY_VALUES;
6723
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006724 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6725 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6726 "cdclk change in progress\n");
6727
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006728 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006729}
6730
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006731static int ilk_get_display_clock_speed(struct drm_device *dev)
6732{
6733 return 450000;
6734}
6735
Jesse Barnese70236a2009-09-21 10:42:27 -07006736static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006737{
Jesse Barnese70236a2009-09-21 10:42:27 -07006738 return 400000;
6739}
Jesse Barnes79e53942008-11-07 14:24:08 -08006740
Jesse Barnese70236a2009-09-21 10:42:27 -07006741static int i915_get_display_clock_speed(struct drm_device *dev)
6742{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006743 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006744}
Jesse Barnes79e53942008-11-07 14:24:08 -08006745
Jesse Barnese70236a2009-09-21 10:42:27 -07006746static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6747{
6748 return 200000;
6749}
Jesse Barnes79e53942008-11-07 14:24:08 -08006750
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006751static int pnv_get_display_clock_speed(struct drm_device *dev)
6752{
6753 u16 gcfgc = 0;
6754
6755 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6756
6757 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6758 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006759 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006760 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006761 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006762 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006763 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006764 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6765 return 200000;
6766 default:
6767 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6768 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006769 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006770 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006771 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006772 }
6773}
6774
Jesse Barnese70236a2009-09-21 10:42:27 -07006775static int i915gm_get_display_clock_speed(struct drm_device *dev)
6776{
6777 u16 gcfgc = 0;
6778
6779 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6780
6781 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006782 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006783 else {
6784 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6785 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006786 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006787 default:
6788 case GC_DISPLAY_CLOCK_190_200_MHZ:
6789 return 190000;
6790 }
6791 }
6792}
Jesse Barnes79e53942008-11-07 14:24:08 -08006793
Jesse Barnese70236a2009-09-21 10:42:27 -07006794static int i865_get_display_clock_speed(struct drm_device *dev)
6795{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006796 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006797}
6798
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006799static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006800{
6801 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006802
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006803 /*
6804 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6805 * encoding is different :(
6806 * FIXME is this the right way to detect 852GM/852GMV?
6807 */
6808 if (dev->pdev->revision == 0x1)
6809 return 133333;
6810
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006811 pci_bus_read_config_word(dev->pdev->bus,
6812 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6813
Jesse Barnese70236a2009-09-21 10:42:27 -07006814 /* Assume that the hardware is in the high speed state. This
6815 * should be the default.
6816 */
6817 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6818 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006819 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006820 case GC_CLOCK_100_200:
6821 return 200000;
6822 case GC_CLOCK_166_250:
6823 return 250000;
6824 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006825 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006826 case GC_CLOCK_133_266:
6827 case GC_CLOCK_133_266_2:
6828 case GC_CLOCK_166_266:
6829 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006830 }
6831
6832 /* Shouldn't happen */
6833 return 0;
6834}
6835
6836static int i830_get_display_clock_speed(struct drm_device *dev)
6837{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006838 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006839}
6840
Ville Syrjälä34edce22015-05-22 11:22:33 +03006841static unsigned int intel_hpll_vco(struct drm_device *dev)
6842{
6843 struct drm_i915_private *dev_priv = dev->dev_private;
6844 static const unsigned int blb_vco[8] = {
6845 [0] = 3200000,
6846 [1] = 4000000,
6847 [2] = 5333333,
6848 [3] = 4800000,
6849 [4] = 6400000,
6850 };
6851 static const unsigned int pnv_vco[8] = {
6852 [0] = 3200000,
6853 [1] = 4000000,
6854 [2] = 5333333,
6855 [3] = 4800000,
6856 [4] = 2666667,
6857 };
6858 static const unsigned int cl_vco[8] = {
6859 [0] = 3200000,
6860 [1] = 4000000,
6861 [2] = 5333333,
6862 [3] = 6400000,
6863 [4] = 3333333,
6864 [5] = 3566667,
6865 [6] = 4266667,
6866 };
6867 static const unsigned int elk_vco[8] = {
6868 [0] = 3200000,
6869 [1] = 4000000,
6870 [2] = 5333333,
6871 [3] = 4800000,
6872 };
6873 static const unsigned int ctg_vco[8] = {
6874 [0] = 3200000,
6875 [1] = 4000000,
6876 [2] = 5333333,
6877 [3] = 6400000,
6878 [4] = 2666667,
6879 [5] = 4266667,
6880 };
6881 const unsigned int *vco_table;
6882 unsigned int vco;
6883 uint8_t tmp = 0;
6884
6885 /* FIXME other chipsets? */
6886 if (IS_GM45(dev))
6887 vco_table = ctg_vco;
6888 else if (IS_G4X(dev))
6889 vco_table = elk_vco;
6890 else if (IS_CRESTLINE(dev))
6891 vco_table = cl_vco;
6892 else if (IS_PINEVIEW(dev))
6893 vco_table = pnv_vco;
6894 else if (IS_G33(dev))
6895 vco_table = blb_vco;
6896 else
6897 return 0;
6898
6899 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6900
6901 vco = vco_table[tmp & 0x7];
6902 if (vco == 0)
6903 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6904 else
6905 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6906
6907 return vco;
6908}
6909
6910static int gm45_get_display_clock_speed(struct drm_device *dev)
6911{
6912 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6913 uint16_t tmp = 0;
6914
6915 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6916
6917 cdclk_sel = (tmp >> 12) & 0x1;
6918
6919 switch (vco) {
6920 case 2666667:
6921 case 4000000:
6922 case 5333333:
6923 return cdclk_sel ? 333333 : 222222;
6924 case 3200000:
6925 return cdclk_sel ? 320000 : 228571;
6926 default:
6927 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6928 return 222222;
6929 }
6930}
6931
6932static int i965gm_get_display_clock_speed(struct drm_device *dev)
6933{
6934 static const uint8_t div_3200[] = { 16, 10, 8 };
6935 static const uint8_t div_4000[] = { 20, 12, 10 };
6936 static const uint8_t div_5333[] = { 24, 16, 14 };
6937 const uint8_t *div_table;
6938 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6939 uint16_t tmp = 0;
6940
6941 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6942
6943 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6944
6945 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6946 goto fail;
6947
6948 switch (vco) {
6949 case 3200000:
6950 div_table = div_3200;
6951 break;
6952 case 4000000:
6953 div_table = div_4000;
6954 break;
6955 case 5333333:
6956 div_table = div_5333;
6957 break;
6958 default:
6959 goto fail;
6960 }
6961
6962 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6963
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006964fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006965 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6966 return 200000;
6967}
6968
6969static int g33_get_display_clock_speed(struct drm_device *dev)
6970{
6971 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6972 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6973 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6974 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6975 const uint8_t *div_table;
6976 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6977 uint16_t tmp = 0;
6978
6979 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6980
6981 cdclk_sel = (tmp >> 4) & 0x7;
6982
6983 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6984 goto fail;
6985
6986 switch (vco) {
6987 case 3200000:
6988 div_table = div_3200;
6989 break;
6990 case 4000000:
6991 div_table = div_4000;
6992 break;
6993 case 4800000:
6994 div_table = div_4800;
6995 break;
6996 case 5333333:
6997 div_table = div_5333;
6998 break;
6999 default:
7000 goto fail;
7001 }
7002
7003 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7004
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007005fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007006 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7007 return 190476;
7008}
7009
Zhenyu Wang2c072452009-06-05 15:38:42 +08007010static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007011intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007012{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007013 while (*num > DATA_LINK_M_N_MASK ||
7014 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007015 *num >>= 1;
7016 *den >>= 1;
7017 }
7018}
7019
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007020static void compute_m_n(unsigned int m, unsigned int n,
7021 uint32_t *ret_m, uint32_t *ret_n)
7022{
7023 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7024 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7025 intel_reduce_m_n_ratio(ret_m, ret_n);
7026}
7027
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007028void
7029intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7030 int pixel_clock, int link_clock,
7031 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007032{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007033 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007034
7035 compute_m_n(bits_per_pixel * pixel_clock,
7036 link_clock * nlanes * 8,
7037 &m_n->gmch_m, &m_n->gmch_n);
7038
7039 compute_m_n(pixel_clock, link_clock,
7040 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007041}
7042
Chris Wilsona7615032011-01-12 17:04:08 +00007043static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7044{
Jani Nikulad330a952014-01-21 11:24:25 +02007045 if (i915.panel_use_ssc >= 0)
7046 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007047 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007048 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007049}
7050
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007051static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7052 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007053{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007054 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007055 struct drm_i915_private *dev_priv = dev->dev_private;
7056 int refclk;
7057
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007058 WARN_ON(!crtc_state->base.state);
7059
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007060 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007061 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007062 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007063 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007064 refclk = dev_priv->vbt.lvds_ssc_freq;
7065 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007066 } else if (!IS_GEN2(dev)) {
7067 refclk = 96000;
7068 } else {
7069 refclk = 48000;
7070 }
7071
7072 return refclk;
7073}
7074
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007075static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007076{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007077 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007078}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007079
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007080static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7081{
7082 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007083}
7084
Daniel Vetterf47709a2013-03-28 10:42:02 +01007085static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007086 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007087 intel_clock_t *reduced_clock)
7088{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007089 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007090 u32 fp, fp2 = 0;
7091
7092 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007093 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007094 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007095 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007096 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007097 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007098 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007099 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007100 }
7101
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007102 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007103
Daniel Vetterf47709a2013-03-28 10:42:02 +01007104 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007105 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007106 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007107 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007108 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007109 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007110 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007111 }
7112}
7113
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007114static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7115 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007116{
7117 u32 reg_val;
7118
7119 /*
7120 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7121 * and set it to a reasonable value instead.
7122 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007123 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007124 reg_val &= 0xffffff00;
7125 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007126 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007127
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007128 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007129 reg_val &= 0x8cffffff;
7130 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007131 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007132
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007133 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007134 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007135 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007136
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007137 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007138 reg_val &= 0x00ffffff;
7139 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007140 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007141}
7142
Daniel Vetterb5518422013-05-03 11:49:48 +02007143static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7144 struct intel_link_m_n *m_n)
7145{
7146 struct drm_device *dev = crtc->base.dev;
7147 struct drm_i915_private *dev_priv = dev->dev_private;
7148 int pipe = crtc->pipe;
7149
Daniel Vettere3b95f12013-05-03 11:49:49 +02007150 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7151 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7152 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7153 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007154}
7155
7156static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007157 struct intel_link_m_n *m_n,
7158 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007159{
7160 struct drm_device *dev = crtc->base.dev;
7161 struct drm_i915_private *dev_priv = dev->dev_private;
7162 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007163 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007164
7165 if (INTEL_INFO(dev)->gen >= 5) {
7166 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7167 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7168 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7169 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007170 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7171 * for gen < 8) and if DRRS is supported (to make sure the
7172 * registers are not unnecessarily accessed).
7173 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307174 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007175 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007176 I915_WRITE(PIPE_DATA_M2(transcoder),
7177 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7178 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7179 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7180 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7181 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007182 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007183 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7184 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7185 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7186 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007187 }
7188}
7189
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307190void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007191{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307192 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7193
7194 if (m_n == M1_N1) {
7195 dp_m_n = &crtc->config->dp_m_n;
7196 dp_m2_n2 = &crtc->config->dp_m2_n2;
7197 } else if (m_n == M2_N2) {
7198
7199 /*
7200 * M2_N2 registers are not supported. Hence m2_n2 divider value
7201 * needs to be programmed into M1_N1.
7202 */
7203 dp_m_n = &crtc->config->dp_m2_n2;
7204 } else {
7205 DRM_ERROR("Unsupported divider value\n");
7206 return;
7207 }
7208
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007209 if (crtc->config->has_pch_encoder)
7210 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007211 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307212 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007213}
7214
Daniel Vetter251ac862015-06-18 10:30:24 +02007215static void vlv_compute_dpll(struct intel_crtc *crtc,
7216 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007217{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007218 u32 dpll, dpll_md;
7219
7220 /*
7221 * Enable DPIO clock input. We should never disable the reference
7222 * clock for pipe B, since VGA hotplug / manual detection depends
7223 * on it.
7224 */
7225 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
7226 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
7227 /* We should never disable this, set it here for state tracking */
7228 if (crtc->pipe == PIPE_B)
7229 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7230 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007231 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007232
Ville Syrjäläd288f652014-10-28 13:20:22 +02007233 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007234 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007235 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007236}
7237
Ville Syrjäläd288f652014-10-28 13:20:22 +02007238static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007239 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007240{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007241 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007242 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007243 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007244 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007245 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007246 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007247
Ville Syrjäläa5805162015-05-26 20:42:30 +03007248 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007249
Ville Syrjäläd288f652014-10-28 13:20:22 +02007250 bestn = pipe_config->dpll.n;
7251 bestm1 = pipe_config->dpll.m1;
7252 bestm2 = pipe_config->dpll.m2;
7253 bestp1 = pipe_config->dpll.p1;
7254 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007255
Jesse Barnes89b667f2013-04-18 14:51:36 -07007256 /* See eDP HDMI DPIO driver vbios notes doc */
7257
7258 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007259 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007260 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007261
7262 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007263 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007264
7265 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007266 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007267 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007268 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007269
7270 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007271 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007272
7273 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007274 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7275 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7276 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007277 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007278
7279 /*
7280 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7281 * but we don't support that).
7282 * Note: don't use the DAC post divider as it seems unstable.
7283 */
7284 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007285 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007286
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007287 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007288 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007289
Jesse Barnes89b667f2013-04-18 14:51:36 -07007290 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007291 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007292 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7293 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007294 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007295 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007296 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007297 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007298 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007299
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007300 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007301 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007302 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007303 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007304 0x0df40000);
7305 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007306 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007307 0x0df70000);
7308 } else { /* HDMI or VGA */
7309 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007310 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007311 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007312 0x0df70000);
7313 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007314 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007315 0x0df40000);
7316 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007317
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007318 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007319 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007320 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7321 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007322 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007323 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007324
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007325 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007326 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007327}
7328
Daniel Vetter251ac862015-06-18 10:30:24 +02007329static void chv_compute_dpll(struct intel_crtc *crtc,
7330 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007331{
Ville Syrjäläd288f652014-10-28 13:20:22 +02007332 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007333 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7334 DPLL_VCO_ENABLE;
7335 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007336 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007337
Ville Syrjäläd288f652014-10-28 13:20:22 +02007338 pipe_config->dpll_hw_state.dpll_md =
7339 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007340}
7341
Ville Syrjäläd288f652014-10-28 13:20:22 +02007342static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007343 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007344{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007345 struct drm_device *dev = crtc->base.dev;
7346 struct drm_i915_private *dev_priv = dev->dev_private;
7347 int pipe = crtc->pipe;
7348 int dpll_reg = DPLL(crtc->pipe);
7349 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307350 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007351 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307352 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307353 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007354
Ville Syrjäläd288f652014-10-28 13:20:22 +02007355 bestn = pipe_config->dpll.n;
7356 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7357 bestm1 = pipe_config->dpll.m1;
7358 bestm2 = pipe_config->dpll.m2 >> 22;
7359 bestp1 = pipe_config->dpll.p1;
7360 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307361 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307362 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307363 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007364
7365 /*
7366 * Enable Refclk and SSC
7367 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007368 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007369 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007370
Ville Syrjäläa5805162015-05-26 20:42:30 +03007371 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007372
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007373 /* p1 and p2 divider */
7374 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7375 5 << DPIO_CHV_S1_DIV_SHIFT |
7376 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7377 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7378 1 << DPIO_CHV_K_DIV_SHIFT);
7379
7380 /* Feedback post-divider - m2 */
7381 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7382
7383 /* Feedback refclk divider - n and m1 */
7384 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7385 DPIO_CHV_M1_DIV_BY_2 |
7386 1 << DPIO_CHV_N_DIV_SHIFT);
7387
7388 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307389 if (bestm2_frac)
7390 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007391
7392 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307393 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7394 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7395 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7396 if (bestm2_frac)
7397 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7398 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007399
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307400 /* Program digital lock detect threshold */
7401 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7402 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7403 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7404 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7405 if (!bestm2_frac)
7406 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7407 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7408
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007409 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307410 if (vco == 5400000) {
7411 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7412 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7413 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7414 tribuf_calcntr = 0x9;
7415 } else if (vco <= 6200000) {
7416 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7417 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7418 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7419 tribuf_calcntr = 0x9;
7420 } else if (vco <= 6480000) {
7421 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7422 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7423 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7424 tribuf_calcntr = 0x8;
7425 } else {
7426 /* Not supported. Apply the same limits as in the max case */
7427 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7428 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7429 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7430 tribuf_calcntr = 0;
7431 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007432 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7433
Ville Syrjälä968040b2015-03-11 22:52:08 +02007434 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307435 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7436 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7437 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7438
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007439 /* AFC Recal */
7440 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7441 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7442 DPIO_AFC_RECAL);
7443
Ville Syrjäläa5805162015-05-26 20:42:30 +03007444 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007445}
7446
Ville Syrjäläd288f652014-10-28 13:20:22 +02007447/**
7448 * vlv_force_pll_on - forcibly enable just the PLL
7449 * @dev_priv: i915 private structure
7450 * @pipe: pipe PLL to enable
7451 * @dpll: PLL configuration
7452 *
7453 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7454 * in cases where we need the PLL enabled even when @pipe is not going to
7455 * be enabled.
7456 */
7457void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7458 const struct dpll *dpll)
7459{
7460 struct intel_crtc *crtc =
7461 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007462 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007463 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007464 .pixel_multiplier = 1,
7465 .dpll = *dpll,
7466 };
7467
7468 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007469 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007470 chv_prepare_pll(crtc, &pipe_config);
7471 chv_enable_pll(crtc, &pipe_config);
7472 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007473 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007474 vlv_prepare_pll(crtc, &pipe_config);
7475 vlv_enable_pll(crtc, &pipe_config);
7476 }
7477}
7478
7479/**
7480 * vlv_force_pll_off - forcibly disable just the PLL
7481 * @dev_priv: i915 private structure
7482 * @pipe: pipe PLL to disable
7483 *
7484 * Disable the PLL for @pipe. To be used in cases where we need
7485 * the PLL enabled even when @pipe is not going to be enabled.
7486 */
7487void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7488{
7489 if (IS_CHERRYVIEW(dev))
7490 chv_disable_pll(to_i915(dev), pipe);
7491 else
7492 vlv_disable_pll(to_i915(dev), pipe);
7493}
7494
Daniel Vetter251ac862015-06-18 10:30:24 +02007495static void i9xx_compute_dpll(struct intel_crtc *crtc,
7496 struct intel_crtc_state *crtc_state,
7497 intel_clock_t *reduced_clock,
7498 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007499{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007500 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007501 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007502 u32 dpll;
7503 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007504 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007505
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007506 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307507
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007508 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7509 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007510
7511 dpll = DPLL_VGA_MODE_DIS;
7512
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007513 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007514 dpll |= DPLLB_MODE_LVDS;
7515 else
7516 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007517
Daniel Vetteref1b4602013-06-01 17:17:04 +02007518 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007519 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007520 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007521 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007522
7523 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007524 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007525
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007526 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007527 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007528
7529 /* compute bitmask from p1 value */
7530 if (IS_PINEVIEW(dev))
7531 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7532 else {
7533 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7534 if (IS_G4X(dev) && reduced_clock)
7535 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7536 }
7537 switch (clock->p2) {
7538 case 5:
7539 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7540 break;
7541 case 7:
7542 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7543 break;
7544 case 10:
7545 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7546 break;
7547 case 14:
7548 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7549 break;
7550 }
7551 if (INTEL_INFO(dev)->gen >= 4)
7552 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7553
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007554 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007555 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007556 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007557 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7558 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7559 else
7560 dpll |= PLL_REF_INPUT_DREFCLK;
7561
7562 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007563 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007564
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007565 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007566 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007567 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007568 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007569 }
7570}
7571
Daniel Vetter251ac862015-06-18 10:30:24 +02007572static void i8xx_compute_dpll(struct intel_crtc *crtc,
7573 struct intel_crtc_state *crtc_state,
7574 intel_clock_t *reduced_clock,
7575 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007576{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007577 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007578 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007579 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007580 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007581
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007582 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307583
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007584 dpll = DPLL_VGA_MODE_DIS;
7585
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007586 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007587 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7588 } else {
7589 if (clock->p1 == 2)
7590 dpll |= PLL_P1_DIVIDE_BY_TWO;
7591 else
7592 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7593 if (clock->p2 == 4)
7594 dpll |= PLL_P2_DIVIDE_BY_4;
7595 }
7596
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007597 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007598 dpll |= DPLL_DVO_2X_MODE;
7599
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007600 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007601 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7602 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7603 else
7604 dpll |= PLL_REF_INPUT_DREFCLK;
7605
7606 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007607 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007608}
7609
Daniel Vetter8a654f32013-06-01 17:16:22 +02007610static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007611{
7612 struct drm_device *dev = intel_crtc->base.dev;
7613 struct drm_i915_private *dev_priv = dev->dev_private;
7614 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007615 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007616 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007617 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007618 uint32_t crtc_vtotal, crtc_vblank_end;
7619 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007620
7621 /* We need to be careful not to changed the adjusted mode, for otherwise
7622 * the hw state checker will get angry at the mismatch. */
7623 crtc_vtotal = adjusted_mode->crtc_vtotal;
7624 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007625
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007626 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007627 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007628 crtc_vtotal -= 1;
7629 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007630
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007631 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007632 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7633 else
7634 vsyncshift = adjusted_mode->crtc_hsync_start -
7635 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007636 if (vsyncshift < 0)
7637 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007638 }
7639
7640 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007641 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007642
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007643 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007644 (adjusted_mode->crtc_hdisplay - 1) |
7645 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007646 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007647 (adjusted_mode->crtc_hblank_start - 1) |
7648 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007649 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007650 (adjusted_mode->crtc_hsync_start - 1) |
7651 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7652
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007653 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007654 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007655 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007656 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007657 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007658 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007659 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007660 (adjusted_mode->crtc_vsync_start - 1) |
7661 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7662
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007663 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7664 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7665 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7666 * bits. */
7667 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7668 (pipe == PIPE_B || pipe == PIPE_C))
7669 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7670
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007671 /* pipesrc controls the size that is scaled from, which should
7672 * always be the user's requested size.
7673 */
7674 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007675 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7676 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007677}
7678
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007679static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007680 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007681{
7682 struct drm_device *dev = crtc->base.dev;
7683 struct drm_i915_private *dev_priv = dev->dev_private;
7684 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7685 uint32_t tmp;
7686
7687 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007688 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7689 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007690 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007691 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7692 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007693 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007694 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7695 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007696
7697 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007698 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7699 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007700 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007701 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7702 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007703 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007704 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7705 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007706
7707 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007708 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7709 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7710 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007711 }
7712
7713 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007714 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7715 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7716
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007717 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7718 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007719}
7720
Daniel Vetterf6a83282014-02-11 15:28:57 -08007721void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007722 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007723{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007724 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7725 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7726 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7727 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007728
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007729 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7730 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7731 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7732 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007733
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007734 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007735
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007736 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7737 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007738}
7739
Daniel Vetter84b046f2013-02-19 18:48:54 +01007740static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7741{
7742 struct drm_device *dev = intel_crtc->base.dev;
7743 struct drm_i915_private *dev_priv = dev->dev_private;
7744 uint32_t pipeconf;
7745
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007746 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007747
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007748 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7749 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7750 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007751
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007752 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007753 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007754
Daniel Vetterff9ce462013-04-24 14:57:17 +02007755 /* only g4x and later have fancy bpc/dither controls */
7756 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007757 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007758 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007759 pipeconf |= PIPECONF_DITHER_EN |
7760 PIPECONF_DITHER_TYPE_SP;
7761
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007762 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007763 case 18:
7764 pipeconf |= PIPECONF_6BPC;
7765 break;
7766 case 24:
7767 pipeconf |= PIPECONF_8BPC;
7768 break;
7769 case 30:
7770 pipeconf |= PIPECONF_10BPC;
7771 break;
7772 default:
7773 /* Case prevented by intel_choose_pipe_bpp_dither. */
7774 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007775 }
7776 }
7777
7778 if (HAS_PIPE_CXSR(dev)) {
7779 if (intel_crtc->lowfreq_avail) {
7780 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7781 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7782 } else {
7783 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007784 }
7785 }
7786
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007787 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007788 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007789 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007790 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7791 else
7792 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7793 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007794 pipeconf |= PIPECONF_PROGRESSIVE;
7795
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007796 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007797 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007798
Daniel Vetter84b046f2013-02-19 18:48:54 +01007799 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7800 POSTING_READ(PIPECONF(intel_crtc->pipe));
7801}
7802
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007803static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7804 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007805{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007806 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007807 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007808 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007809 intel_clock_t clock;
7810 bool ok;
7811 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007812 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007813 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007814 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007815 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007816 struct drm_connector_state *connector_state;
7817 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007818
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007819 memset(&crtc_state->dpll_hw_state, 0,
7820 sizeof(crtc_state->dpll_hw_state));
7821
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007822 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007823 if (connector_state->crtc != &crtc->base)
7824 continue;
7825
7826 encoder = to_intel_encoder(connector_state->best_encoder);
7827
Chris Wilson5eddb702010-09-11 13:48:45 +01007828 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007829 case INTEL_OUTPUT_DSI:
7830 is_dsi = true;
7831 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007832 default:
7833 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007834 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007835
Eric Anholtc751ce42010-03-25 11:48:48 -07007836 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007837 }
7838
Jani Nikulaf2335332013-09-13 11:03:09 +03007839 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007840 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007841
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007842 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007843 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007844
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007845 /*
7846 * Returns a set of divisors for the desired target clock with
7847 * the given refclk, or FALSE. The returned values represent
7848 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7849 * 2) / p1 / p2.
7850 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007851 limit = intel_limit(crtc_state, refclk);
7852 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007853 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007854 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007855 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007856 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7857 return -EINVAL;
7858 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007859
Jani Nikulaf2335332013-09-13 11:03:09 +03007860 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007861 crtc_state->dpll.n = clock.n;
7862 crtc_state->dpll.m1 = clock.m1;
7863 crtc_state->dpll.m2 = clock.m2;
7864 crtc_state->dpll.p1 = clock.p1;
7865 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007866 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007867
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007868 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007869 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007870 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007871 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007872 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007873 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007874 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007875 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007876 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007877 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007878 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007879
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007880 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007881}
7882
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007883static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007884 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007885{
7886 struct drm_device *dev = crtc->base.dev;
7887 struct drm_i915_private *dev_priv = dev->dev_private;
7888 uint32_t tmp;
7889
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007890 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7891 return;
7892
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007893 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007894 if (!(tmp & PFIT_ENABLE))
7895 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007896
Daniel Vetter06922822013-07-11 13:35:40 +02007897 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007898 if (INTEL_INFO(dev)->gen < 4) {
7899 if (crtc->pipe != PIPE_B)
7900 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007901 } else {
7902 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7903 return;
7904 }
7905
Daniel Vetter06922822013-07-11 13:35:40 +02007906 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007907 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7908 if (INTEL_INFO(dev)->gen < 5)
7909 pipe_config->gmch_pfit.lvds_border_bits =
7910 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7911}
7912
Jesse Barnesacbec812013-09-20 11:29:32 -07007913static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007914 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007915{
7916 struct drm_device *dev = crtc->base.dev;
7917 struct drm_i915_private *dev_priv = dev->dev_private;
7918 int pipe = pipe_config->cpu_transcoder;
7919 intel_clock_t clock;
7920 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007921 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007922
Shobhit Kumarf573de52014-07-30 20:32:37 +05307923 /* In case of MIPI DPLL will not even be used */
7924 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7925 return;
7926
Ville Syrjäläa5805162015-05-26 20:42:30 +03007927 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007928 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007929 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007930
7931 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7932 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7933 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7934 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7935 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7936
Imre Deakdccbea32015-06-22 23:35:51 +03007937 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007938}
7939
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007940static void
7941i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7942 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007943{
7944 struct drm_device *dev = crtc->base.dev;
7945 struct drm_i915_private *dev_priv = dev->dev_private;
7946 u32 val, base, offset;
7947 int pipe = crtc->pipe, plane = crtc->plane;
7948 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007949 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007950 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007951 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007952
Damien Lespiau42a7b082015-02-05 19:35:13 +00007953 val = I915_READ(DSPCNTR(plane));
7954 if (!(val & DISPLAY_PLANE_ENABLE))
7955 return;
7956
Damien Lespiaud9806c92015-01-21 14:07:19 +00007957 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007958 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007959 DRM_DEBUG_KMS("failed to alloc fb\n");
7960 return;
7961 }
7962
Damien Lespiau1b842c82015-01-21 13:50:54 +00007963 fb = &intel_fb->base;
7964
Daniel Vetter18c52472015-02-10 17:16:09 +00007965 if (INTEL_INFO(dev)->gen >= 4) {
7966 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007967 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007968 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7969 }
7970 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007971
7972 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007973 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007974 fb->pixel_format = fourcc;
7975 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007976
7977 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007978 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007979 offset = I915_READ(DSPTILEOFF(plane));
7980 else
7981 offset = I915_READ(DSPLINOFF(plane));
7982 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7983 } else {
7984 base = I915_READ(DSPADDR(plane));
7985 }
7986 plane_config->base = base;
7987
7988 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007989 fb->width = ((val >> 16) & 0xfff) + 1;
7990 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007991
7992 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007993 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007994
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007995 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007996 fb->pixel_format,
7997 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007998
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007999 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008000
Damien Lespiau2844a922015-01-20 12:51:48 +00008001 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8002 pipe_name(pipe), plane, fb->width, fb->height,
8003 fb->bits_per_pixel, base, fb->pitches[0],
8004 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008005
Damien Lespiau2d140302015-02-05 17:22:18 +00008006 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008007}
8008
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008009static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008010 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008011{
8012 struct drm_device *dev = crtc->base.dev;
8013 struct drm_i915_private *dev_priv = dev->dev_private;
8014 int pipe = pipe_config->cpu_transcoder;
8015 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8016 intel_clock_t clock;
8017 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
8018 int refclk = 100000;
8019
Ville Syrjäläa5805162015-05-26 20:42:30 +03008020 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008021 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8022 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8023 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8024 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008025 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008026
8027 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
8028 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
8029 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8030 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8031 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8032
Imre Deakdccbea32015-06-22 23:35:51 +03008033 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008034}
8035
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008036static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008037 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008038{
8039 struct drm_device *dev = crtc->base.dev;
8040 struct drm_i915_private *dev_priv = dev->dev_private;
8041 uint32_t tmp;
8042
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008043 if (!intel_display_power_is_enabled(dev_priv,
8044 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008045 return false;
8046
Daniel Vettere143a212013-07-04 12:01:15 +02008047 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008048 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008049
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008050 tmp = I915_READ(PIPECONF(crtc->pipe));
8051 if (!(tmp & PIPECONF_ENABLE))
8052 return false;
8053
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008054 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8055 switch (tmp & PIPECONF_BPC_MASK) {
8056 case PIPECONF_6BPC:
8057 pipe_config->pipe_bpp = 18;
8058 break;
8059 case PIPECONF_8BPC:
8060 pipe_config->pipe_bpp = 24;
8061 break;
8062 case PIPECONF_10BPC:
8063 pipe_config->pipe_bpp = 30;
8064 break;
8065 default:
8066 break;
8067 }
8068 }
8069
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008070 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8071 pipe_config->limited_color_range = true;
8072
Ville Syrjälä282740f2013-09-04 18:30:03 +03008073 if (INTEL_INFO(dev)->gen < 4)
8074 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8075
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008076 intel_get_pipe_timings(crtc, pipe_config);
8077
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008078 i9xx_get_pfit_config(crtc, pipe_config);
8079
Daniel Vetter6c49f242013-06-06 12:45:25 +02008080 if (INTEL_INFO(dev)->gen >= 4) {
8081 tmp = I915_READ(DPLL_MD(crtc->pipe));
8082 pipe_config->pixel_multiplier =
8083 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8084 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008085 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008086 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8087 tmp = I915_READ(DPLL(crtc->pipe));
8088 pipe_config->pixel_multiplier =
8089 ((tmp & SDVO_MULTIPLIER_MASK)
8090 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8091 } else {
8092 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8093 * port and will be fixed up in the encoder->get_config
8094 * function. */
8095 pipe_config->pixel_multiplier = 1;
8096 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008097 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8098 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008099 /*
8100 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8101 * on 830. Filter it out here so that we don't
8102 * report errors due to that.
8103 */
8104 if (IS_I830(dev))
8105 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8106
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008107 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8108 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008109 } else {
8110 /* Mask out read-only status bits. */
8111 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8112 DPLL_PORTC_READY_MASK |
8113 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008114 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008115
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008116 if (IS_CHERRYVIEW(dev))
8117 chv_crtc_clock_get(crtc, pipe_config);
8118 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008119 vlv_crtc_clock_get(crtc, pipe_config);
8120 else
8121 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008122
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008123 return true;
8124}
8125
Paulo Zanonidde86e22012-12-01 12:04:25 -02008126static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008127{
8128 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008129 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008130 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008131 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008132 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008133 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008134 bool has_ck505 = false;
8135 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008136
8137 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008138 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008139 switch (encoder->type) {
8140 case INTEL_OUTPUT_LVDS:
8141 has_panel = true;
8142 has_lvds = true;
8143 break;
8144 case INTEL_OUTPUT_EDP:
8145 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008146 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008147 has_cpu_edp = true;
8148 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008149 default:
8150 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008151 }
8152 }
8153
Keith Packard99eb6a02011-09-26 14:29:12 -07008154 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008155 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008156 can_ssc = has_ck505;
8157 } else {
8158 has_ck505 = false;
8159 can_ssc = true;
8160 }
8161
Imre Deak2de69052013-05-08 13:14:04 +03008162 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8163 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008164
8165 /* Ironlake: try to setup display ref clock before DPLL
8166 * enabling. This is only under driver's control after
8167 * PCH B stepping, previous chipset stepping should be
8168 * ignoring this setting.
8169 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008170 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008171
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008172 /* As we must carefully and slowly disable/enable each source in turn,
8173 * compute the final state we want first and check if we need to
8174 * make any changes at all.
8175 */
8176 final = val;
8177 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008178 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008179 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008180 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008181 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8182
8183 final &= ~DREF_SSC_SOURCE_MASK;
8184 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8185 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008186
Keith Packard199e5d72011-09-22 12:01:57 -07008187 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008188 final |= DREF_SSC_SOURCE_ENABLE;
8189
8190 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8191 final |= DREF_SSC1_ENABLE;
8192
8193 if (has_cpu_edp) {
8194 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8195 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8196 else
8197 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8198 } else
8199 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8200 } else {
8201 final |= DREF_SSC_SOURCE_DISABLE;
8202 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8203 }
8204
8205 if (final == val)
8206 return;
8207
8208 /* Always enable nonspread source */
8209 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8210
8211 if (has_ck505)
8212 val |= DREF_NONSPREAD_CK505_ENABLE;
8213 else
8214 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8215
8216 if (has_panel) {
8217 val &= ~DREF_SSC_SOURCE_MASK;
8218 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008219
Keith Packard199e5d72011-09-22 12:01:57 -07008220 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008221 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008222 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008223 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008224 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008225 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008226
8227 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008228 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008229 POSTING_READ(PCH_DREF_CONTROL);
8230 udelay(200);
8231
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008232 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008233
8234 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008235 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008236 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008237 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008238 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008239 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008240 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008241 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008242 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008243
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008244 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008245 POSTING_READ(PCH_DREF_CONTROL);
8246 udelay(200);
8247 } else {
8248 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8249
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008250 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008251
8252 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008253 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008254
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008255 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008256 POSTING_READ(PCH_DREF_CONTROL);
8257 udelay(200);
8258
8259 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008260 val &= ~DREF_SSC_SOURCE_MASK;
8261 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008262
8263 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008264 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008265
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008266 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008267 POSTING_READ(PCH_DREF_CONTROL);
8268 udelay(200);
8269 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008270
8271 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008272}
8273
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008274static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008275{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008276 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008277
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008278 tmp = I915_READ(SOUTH_CHICKEN2);
8279 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8280 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008281
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008282 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8283 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8284 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008285
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008286 tmp = I915_READ(SOUTH_CHICKEN2);
8287 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8288 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008289
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008290 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8291 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8292 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008293}
8294
8295/* WaMPhyProgramming:hsw */
8296static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8297{
8298 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008299
8300 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8301 tmp &= ~(0xFF << 24);
8302 tmp |= (0x12 << 24);
8303 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8304
Paulo Zanonidde86e22012-12-01 12:04:25 -02008305 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8306 tmp |= (1 << 11);
8307 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8308
8309 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8310 tmp |= (1 << 11);
8311 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8312
Paulo Zanonidde86e22012-12-01 12:04:25 -02008313 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8314 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8315 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8316
8317 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8318 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8319 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8320
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008321 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8322 tmp &= ~(7 << 13);
8323 tmp |= (5 << 13);
8324 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008325
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008326 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8327 tmp &= ~(7 << 13);
8328 tmp |= (5 << 13);
8329 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008330
8331 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8332 tmp &= ~0xFF;
8333 tmp |= 0x1C;
8334 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8335
8336 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8337 tmp &= ~0xFF;
8338 tmp |= 0x1C;
8339 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8340
8341 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8342 tmp &= ~(0xFF << 16);
8343 tmp |= (0x1C << 16);
8344 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8345
8346 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8347 tmp &= ~(0xFF << 16);
8348 tmp |= (0x1C << 16);
8349 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8350
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008351 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8352 tmp |= (1 << 27);
8353 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008354
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008355 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8356 tmp |= (1 << 27);
8357 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008358
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008359 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8360 tmp &= ~(0xF << 28);
8361 tmp |= (4 << 28);
8362 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008363
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008364 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8365 tmp &= ~(0xF << 28);
8366 tmp |= (4 << 28);
8367 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008368}
8369
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008370/* Implements 3 different sequences from BSpec chapter "Display iCLK
8371 * Programming" based on the parameters passed:
8372 * - Sequence to enable CLKOUT_DP
8373 * - Sequence to enable CLKOUT_DP without spread
8374 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8375 */
8376static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8377 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008378{
8379 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008380 uint32_t reg, tmp;
8381
8382 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8383 with_spread = true;
8384 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8385 with_fdi, "LP PCH doesn't have FDI\n"))
8386 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008387
Ville Syrjäläa5805162015-05-26 20:42:30 +03008388 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008389
8390 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8391 tmp &= ~SBI_SSCCTL_DISABLE;
8392 tmp |= SBI_SSCCTL_PATHALT;
8393 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8394
8395 udelay(24);
8396
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008397 if (with_spread) {
8398 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8399 tmp &= ~SBI_SSCCTL_PATHALT;
8400 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008401
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008402 if (with_fdi) {
8403 lpt_reset_fdi_mphy(dev_priv);
8404 lpt_program_fdi_mphy(dev_priv);
8405 }
8406 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008407
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008408 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8409 SBI_GEN0 : SBI_DBUFF0;
8410 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8411 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8412 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008413
Ville Syrjäläa5805162015-05-26 20:42:30 +03008414 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008415}
8416
Paulo Zanoni47701c32013-07-23 11:19:25 -03008417/* Sequence to disable CLKOUT_DP */
8418static void lpt_disable_clkout_dp(struct drm_device *dev)
8419{
8420 struct drm_i915_private *dev_priv = dev->dev_private;
8421 uint32_t reg, tmp;
8422
Ville Syrjäläa5805162015-05-26 20:42:30 +03008423 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008424
8425 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8426 SBI_GEN0 : SBI_DBUFF0;
8427 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8428 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8429 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8430
8431 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8432 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8433 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8434 tmp |= SBI_SSCCTL_PATHALT;
8435 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8436 udelay(32);
8437 }
8438 tmp |= SBI_SSCCTL_DISABLE;
8439 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8440 }
8441
Ville Syrjäläa5805162015-05-26 20:42:30 +03008442 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008443}
8444
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008445static void lpt_init_pch_refclk(struct drm_device *dev)
8446{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008447 struct intel_encoder *encoder;
8448 bool has_vga = false;
8449
Damien Lespiaub2784e12014-08-05 11:29:37 +01008450 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008451 switch (encoder->type) {
8452 case INTEL_OUTPUT_ANALOG:
8453 has_vga = true;
8454 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008455 default:
8456 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008457 }
8458 }
8459
Paulo Zanoni47701c32013-07-23 11:19:25 -03008460 if (has_vga)
8461 lpt_enable_clkout_dp(dev, true, true);
8462 else
8463 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008464}
8465
Paulo Zanonidde86e22012-12-01 12:04:25 -02008466/*
8467 * Initialize reference clocks when the driver loads
8468 */
8469void intel_init_pch_refclk(struct drm_device *dev)
8470{
8471 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8472 ironlake_init_pch_refclk(dev);
8473 else if (HAS_PCH_LPT(dev))
8474 lpt_init_pch_refclk(dev);
8475}
8476
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008477static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008478{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008479 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008480 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008481 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008482 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008483 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008484 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008485 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008486 bool is_lvds = false;
8487
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008488 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008489 if (connector_state->crtc != crtc_state->base.crtc)
8490 continue;
8491
8492 encoder = to_intel_encoder(connector_state->best_encoder);
8493
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008494 switch (encoder->type) {
8495 case INTEL_OUTPUT_LVDS:
8496 is_lvds = true;
8497 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008498 default:
8499 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008500 }
8501 num_connectors++;
8502 }
8503
8504 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008505 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008506 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008507 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008508 }
8509
8510 return 120000;
8511}
8512
Daniel Vetter6ff93602013-04-19 11:24:36 +02008513static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008514{
8515 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8517 int pipe = intel_crtc->pipe;
8518 uint32_t val;
8519
Daniel Vetter78114072013-06-13 00:54:57 +02008520 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008521
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008522 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008523 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008524 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008525 break;
8526 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008527 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008528 break;
8529 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008530 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008531 break;
8532 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008533 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008534 break;
8535 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008536 /* Case prevented by intel_choose_pipe_bpp_dither. */
8537 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008538 }
8539
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008540 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008541 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8542
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008543 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008544 val |= PIPECONF_INTERLACED_ILK;
8545 else
8546 val |= PIPECONF_PROGRESSIVE;
8547
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008548 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008549 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008550
Paulo Zanonic8203562012-09-12 10:06:29 -03008551 I915_WRITE(PIPECONF(pipe), val);
8552 POSTING_READ(PIPECONF(pipe));
8553}
8554
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008555/*
8556 * Set up the pipe CSC unit.
8557 *
8558 * Currently only full range RGB to limited range RGB conversion
8559 * is supported, but eventually this should handle various
8560 * RGB<->YCbCr scenarios as well.
8561 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008562static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008563{
8564 struct drm_device *dev = crtc->dev;
8565 struct drm_i915_private *dev_priv = dev->dev_private;
8566 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8567 int pipe = intel_crtc->pipe;
8568 uint16_t coeff = 0x7800; /* 1.0 */
8569
8570 /*
8571 * TODO: Check what kind of values actually come out of the pipe
8572 * with these coeff/postoff values and adjust to get the best
8573 * accuracy. Perhaps we even need to take the bpc value into
8574 * consideration.
8575 */
8576
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008577 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008578 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8579
8580 /*
8581 * GY/GU and RY/RU should be the other way around according
8582 * to BSpec, but reality doesn't agree. Just set them up in
8583 * a way that results in the correct picture.
8584 */
8585 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8586 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8587
8588 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8589 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8590
8591 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8592 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8593
8594 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8595 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8596 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8597
8598 if (INTEL_INFO(dev)->gen > 6) {
8599 uint16_t postoff = 0;
8600
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008601 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008602 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008603
8604 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8605 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8606 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8607
8608 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8609 } else {
8610 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8611
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008612 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008613 mode |= CSC_BLACK_SCREEN_OFFSET;
8614
8615 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8616 }
8617}
8618
Daniel Vetter6ff93602013-04-19 11:24:36 +02008619static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008620{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008621 struct drm_device *dev = crtc->dev;
8622 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008624 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008625 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008626 uint32_t val;
8627
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008628 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008629
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008630 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008631 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8632
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008633 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008634 val |= PIPECONF_INTERLACED_ILK;
8635 else
8636 val |= PIPECONF_PROGRESSIVE;
8637
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008638 I915_WRITE(PIPECONF(cpu_transcoder), val);
8639 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008640
8641 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8642 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008643
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308644 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008645 val = 0;
8646
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008647 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008648 case 18:
8649 val |= PIPEMISC_DITHER_6_BPC;
8650 break;
8651 case 24:
8652 val |= PIPEMISC_DITHER_8_BPC;
8653 break;
8654 case 30:
8655 val |= PIPEMISC_DITHER_10_BPC;
8656 break;
8657 case 36:
8658 val |= PIPEMISC_DITHER_12_BPC;
8659 break;
8660 default:
8661 /* Case prevented by pipe_config_set_bpp. */
8662 BUG();
8663 }
8664
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008665 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008666 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8667
8668 I915_WRITE(PIPEMISC(pipe), val);
8669 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008670}
8671
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008672static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008673 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008674 intel_clock_t *clock,
8675 bool *has_reduced_clock,
8676 intel_clock_t *reduced_clock)
8677{
8678 struct drm_device *dev = crtc->dev;
8679 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008680 int refclk;
8681 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008682 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008683
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008684 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008685
8686 /*
8687 * Returns a set of divisors for the desired target clock with the given
8688 * refclk, or FALSE. The returned values represent the clock equation:
8689 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8690 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008691 limit = intel_limit(crtc_state, refclk);
8692 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008693 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008694 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008695 if (!ret)
8696 return false;
8697
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008698 return true;
8699}
8700
Paulo Zanonid4b19312012-11-29 11:29:32 -02008701int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8702{
8703 /*
8704 * Account for spread spectrum to avoid
8705 * oversubscribing the link. Max center spread
8706 * is 2.5%; use 5% for safety's sake.
8707 */
8708 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008709 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008710}
8711
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008712static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008713{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008714 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008715}
8716
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008717static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008718 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008719 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008720 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008721{
8722 struct drm_crtc *crtc = &intel_crtc->base;
8723 struct drm_device *dev = crtc->dev;
8724 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008725 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008726 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008727 struct drm_connector_state *connector_state;
8728 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008729 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008730 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008731 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008732
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008733 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008734 if (connector_state->crtc != crtc_state->base.crtc)
8735 continue;
8736
8737 encoder = to_intel_encoder(connector_state->best_encoder);
8738
8739 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008740 case INTEL_OUTPUT_LVDS:
8741 is_lvds = true;
8742 break;
8743 case INTEL_OUTPUT_SDVO:
8744 case INTEL_OUTPUT_HDMI:
8745 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008746 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008747 default:
8748 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008749 }
8750
8751 num_connectors++;
8752 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008753
Chris Wilsonc1858122010-12-03 21:35:48 +00008754 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008755 factor = 21;
8756 if (is_lvds) {
8757 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008758 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008759 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008760 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008761 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008762 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008763
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008764 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008765 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008766
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008767 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8768 *fp2 |= FP_CB_TUNE;
8769
Chris Wilson5eddb702010-09-11 13:48:45 +01008770 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008771
Eric Anholta07d6782011-03-30 13:01:08 -07008772 if (is_lvds)
8773 dpll |= DPLLB_MODE_LVDS;
8774 else
8775 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008776
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008777 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008778 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008779
8780 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008781 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008782 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008783 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008784
Eric Anholta07d6782011-03-30 13:01:08 -07008785 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008786 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008787 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008788 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008789
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008790 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008791 case 5:
8792 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8793 break;
8794 case 7:
8795 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8796 break;
8797 case 10:
8798 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8799 break;
8800 case 14:
8801 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8802 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008803 }
8804
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008805 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008806 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008807 else
8808 dpll |= PLL_REF_INPUT_DREFCLK;
8809
Daniel Vetter959e16d2013-06-05 13:34:21 +02008810 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008811}
8812
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008813static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8814 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008815{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008816 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008817 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008818 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008819 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008820 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008821 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008822
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008823 memset(&crtc_state->dpll_hw_state, 0,
8824 sizeof(crtc_state->dpll_hw_state));
8825
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008826 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008827
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008828 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8829 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8830
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008831 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008832 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008833 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008834 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8835 return -EINVAL;
8836 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008837 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008838 if (!crtc_state->clock_set) {
8839 crtc_state->dpll.n = clock.n;
8840 crtc_state->dpll.m1 = clock.m1;
8841 crtc_state->dpll.m2 = clock.m2;
8842 crtc_state->dpll.p1 = clock.p1;
8843 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008844 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008845
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008846 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008847 if (crtc_state->has_pch_encoder) {
8848 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008849 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008850 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008851
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008852 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008853 &fp, &reduced_clock,
8854 has_reduced_clock ? &fp2 : NULL);
8855
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008856 crtc_state->dpll_hw_state.dpll = dpll;
8857 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008858 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008859 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008860 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008861 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008862
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008863 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008864 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008865 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008866 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008867 return -EINVAL;
8868 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008869 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008870
Rodrigo Viviab585de2015-03-24 12:40:09 -07008871 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008872 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008873 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008874 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008875
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008876 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008877}
8878
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008879static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8880 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008881{
8882 struct drm_device *dev = crtc->base.dev;
8883 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008884 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008885
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008886 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8887 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8888 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8889 & ~TU_SIZE_MASK;
8890 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8891 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8892 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8893}
8894
8895static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8896 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008897 struct intel_link_m_n *m_n,
8898 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008899{
8900 struct drm_device *dev = crtc->base.dev;
8901 struct drm_i915_private *dev_priv = dev->dev_private;
8902 enum pipe pipe = crtc->pipe;
8903
8904 if (INTEL_INFO(dev)->gen >= 5) {
8905 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8906 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8907 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8908 & ~TU_SIZE_MASK;
8909 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8910 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8911 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008912 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8913 * gen < 8) and if DRRS is supported (to make sure the
8914 * registers are not unnecessarily read).
8915 */
8916 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008917 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008918 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8919 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8920 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8921 & ~TU_SIZE_MASK;
8922 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8923 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8924 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8925 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008926 } else {
8927 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8928 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8929 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8930 & ~TU_SIZE_MASK;
8931 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8932 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8933 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8934 }
8935}
8936
8937void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008938 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008939{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008940 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008941 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8942 else
8943 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008944 &pipe_config->dp_m_n,
8945 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008946}
8947
Daniel Vetter72419202013-04-04 13:28:53 +02008948static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008949 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008950{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008951 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008952 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008953}
8954
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008955static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008956 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008957{
8958 struct drm_device *dev = crtc->base.dev;
8959 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008960 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8961 uint32_t ps_ctrl = 0;
8962 int id = -1;
8963 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008964
Chandra Kondurua1b22782015-04-07 15:28:45 -07008965 /* find scaler attached to this pipe */
8966 for (i = 0; i < crtc->num_scalers; i++) {
8967 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8968 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8969 id = i;
8970 pipe_config->pch_pfit.enabled = true;
8971 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8972 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8973 break;
8974 }
8975 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008976
Chandra Kondurua1b22782015-04-07 15:28:45 -07008977 scaler_state->scaler_id = id;
8978 if (id >= 0) {
8979 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8980 } else {
8981 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008982 }
8983}
8984
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008985static void
8986skylake_get_initial_plane_config(struct intel_crtc *crtc,
8987 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008988{
8989 struct drm_device *dev = crtc->base.dev;
8990 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00008991 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008992 int pipe = crtc->pipe;
8993 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008994 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008995 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008996 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008997
Damien Lespiaud9806c92015-01-21 14:07:19 +00008998 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00008999 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009000 DRM_DEBUG_KMS("failed to alloc fb\n");
9001 return;
9002 }
9003
Damien Lespiau1b842c82015-01-21 13:50:54 +00009004 fb = &intel_fb->base;
9005
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009006 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009007 if (!(val & PLANE_CTL_ENABLE))
9008 goto error;
9009
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009010 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9011 fourcc = skl_format_to_fourcc(pixel_format,
9012 val & PLANE_CTL_ORDER_RGBX,
9013 val & PLANE_CTL_ALPHA_MASK);
9014 fb->pixel_format = fourcc;
9015 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9016
Damien Lespiau40f46282015-02-27 11:15:21 +00009017 tiling = val & PLANE_CTL_TILED_MASK;
9018 switch (tiling) {
9019 case PLANE_CTL_TILED_LINEAR:
9020 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9021 break;
9022 case PLANE_CTL_TILED_X:
9023 plane_config->tiling = I915_TILING_X;
9024 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9025 break;
9026 case PLANE_CTL_TILED_Y:
9027 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9028 break;
9029 case PLANE_CTL_TILED_YF:
9030 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9031 break;
9032 default:
9033 MISSING_CASE(tiling);
9034 goto error;
9035 }
9036
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009037 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9038 plane_config->base = base;
9039
9040 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9041
9042 val = I915_READ(PLANE_SIZE(pipe, 0));
9043 fb->height = ((val >> 16) & 0xfff) + 1;
9044 fb->width = ((val >> 0) & 0x1fff) + 1;
9045
9046 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009047 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9048 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009049 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9050
9051 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009052 fb->pixel_format,
9053 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009054
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009055 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009056
9057 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9058 pipe_name(pipe), fb->width, fb->height,
9059 fb->bits_per_pixel, base, fb->pitches[0],
9060 plane_config->size);
9061
Damien Lespiau2d140302015-02-05 17:22:18 +00009062 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009063 return;
9064
9065error:
9066 kfree(fb);
9067}
9068
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009069static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009070 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009071{
9072 struct drm_device *dev = crtc->base.dev;
9073 struct drm_i915_private *dev_priv = dev->dev_private;
9074 uint32_t tmp;
9075
9076 tmp = I915_READ(PF_CTL(crtc->pipe));
9077
9078 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009079 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009080 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9081 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009082
9083 /* We currently do not free assignements of panel fitters on
9084 * ivb/hsw (since we don't use the higher upscaling modes which
9085 * differentiates them) so just WARN about this case for now. */
9086 if (IS_GEN7(dev)) {
9087 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9088 PF_PIPE_SEL_IVB(crtc->pipe));
9089 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009090 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009091}
9092
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009093static void
9094ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9095 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009096{
9097 struct drm_device *dev = crtc->base.dev;
9098 struct drm_i915_private *dev_priv = dev->dev_private;
9099 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009100 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009101 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009102 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009103 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009104 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009105
Damien Lespiau42a7b082015-02-05 19:35:13 +00009106 val = I915_READ(DSPCNTR(pipe));
9107 if (!(val & DISPLAY_PLANE_ENABLE))
9108 return;
9109
Damien Lespiaud9806c92015-01-21 14:07:19 +00009110 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009111 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009112 DRM_DEBUG_KMS("failed to alloc fb\n");
9113 return;
9114 }
9115
Damien Lespiau1b842c82015-01-21 13:50:54 +00009116 fb = &intel_fb->base;
9117
Daniel Vetter18c52472015-02-10 17:16:09 +00009118 if (INTEL_INFO(dev)->gen >= 4) {
9119 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009120 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009121 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9122 }
9123 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009124
9125 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009126 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009127 fb->pixel_format = fourcc;
9128 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009129
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009130 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009131 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009132 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009133 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009134 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009135 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009136 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009137 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009138 }
9139 plane_config->base = base;
9140
9141 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009142 fb->width = ((val >> 16) & 0xfff) + 1;
9143 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009144
9145 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009146 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009147
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009148 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009149 fb->pixel_format,
9150 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009151
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009152 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009153
Damien Lespiau2844a922015-01-20 12:51:48 +00009154 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9155 pipe_name(pipe), fb->width, fb->height,
9156 fb->bits_per_pixel, base, fb->pitches[0],
9157 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009158
Damien Lespiau2d140302015-02-05 17:22:18 +00009159 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009160}
9161
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009162static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009163 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009164{
9165 struct drm_device *dev = crtc->base.dev;
9166 struct drm_i915_private *dev_priv = dev->dev_private;
9167 uint32_t tmp;
9168
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009169 if (!intel_display_power_is_enabled(dev_priv,
9170 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009171 return false;
9172
Daniel Vettere143a212013-07-04 12:01:15 +02009173 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009174 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009175
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009176 tmp = I915_READ(PIPECONF(crtc->pipe));
9177 if (!(tmp & PIPECONF_ENABLE))
9178 return false;
9179
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009180 switch (tmp & PIPECONF_BPC_MASK) {
9181 case PIPECONF_6BPC:
9182 pipe_config->pipe_bpp = 18;
9183 break;
9184 case PIPECONF_8BPC:
9185 pipe_config->pipe_bpp = 24;
9186 break;
9187 case PIPECONF_10BPC:
9188 pipe_config->pipe_bpp = 30;
9189 break;
9190 case PIPECONF_12BPC:
9191 pipe_config->pipe_bpp = 36;
9192 break;
9193 default:
9194 break;
9195 }
9196
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009197 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9198 pipe_config->limited_color_range = true;
9199
Daniel Vetterab9412b2013-05-03 11:49:46 +02009200 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009201 struct intel_shared_dpll *pll;
9202
Daniel Vetter88adfff2013-03-28 10:42:01 +01009203 pipe_config->has_pch_encoder = true;
9204
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009205 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9206 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9207 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009208
9209 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009210
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009211 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009212 pipe_config->shared_dpll =
9213 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009214 } else {
9215 tmp = I915_READ(PCH_DPLL_SEL);
9216 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9217 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9218 else
9219 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9220 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009221
9222 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9223
9224 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9225 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009226
9227 tmp = pipe_config->dpll_hw_state.dpll;
9228 pipe_config->pixel_multiplier =
9229 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9230 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009231
9232 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009233 } else {
9234 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009235 }
9236
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009237 intel_get_pipe_timings(crtc, pipe_config);
9238
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009239 ironlake_get_pfit_config(crtc, pipe_config);
9240
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009241 return true;
9242}
9243
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009244static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9245{
9246 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009247 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009248
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009249 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009250 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009251 pipe_name(crtc->pipe));
9252
Rob Clarke2c719b2014-12-15 13:56:32 -05009253 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9254 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9255 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9256 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9257 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9258 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009259 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009260 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009261 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009262 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009263 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009264 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009265 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009266 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009267 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009268
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009269 /*
9270 * In theory we can still leave IRQs enabled, as long as only the HPD
9271 * interrupts remain enabled. We used to check for that, but since it's
9272 * gen-specific and since we only disable LCPLL after we fully disable
9273 * the interrupts, the check below should be enough.
9274 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009275 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009276}
9277
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009278static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9279{
9280 struct drm_device *dev = dev_priv->dev;
9281
9282 if (IS_HASWELL(dev))
9283 return I915_READ(D_COMP_HSW);
9284 else
9285 return I915_READ(D_COMP_BDW);
9286}
9287
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009288static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9289{
9290 struct drm_device *dev = dev_priv->dev;
9291
9292 if (IS_HASWELL(dev)) {
9293 mutex_lock(&dev_priv->rps.hw_lock);
9294 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9295 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009296 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009297 mutex_unlock(&dev_priv->rps.hw_lock);
9298 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009299 I915_WRITE(D_COMP_BDW, val);
9300 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009301 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009302}
9303
9304/*
9305 * This function implements pieces of two sequences from BSpec:
9306 * - Sequence for display software to disable LCPLL
9307 * - Sequence for display software to allow package C8+
9308 * The steps implemented here are just the steps that actually touch the LCPLL
9309 * register. Callers should take care of disabling all the display engine
9310 * functions, doing the mode unset, fixing interrupts, etc.
9311 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009312static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9313 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009314{
9315 uint32_t val;
9316
9317 assert_can_disable_lcpll(dev_priv);
9318
9319 val = I915_READ(LCPLL_CTL);
9320
9321 if (switch_to_fclk) {
9322 val |= LCPLL_CD_SOURCE_FCLK;
9323 I915_WRITE(LCPLL_CTL, val);
9324
9325 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9326 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9327 DRM_ERROR("Switching to FCLK failed\n");
9328
9329 val = I915_READ(LCPLL_CTL);
9330 }
9331
9332 val |= LCPLL_PLL_DISABLE;
9333 I915_WRITE(LCPLL_CTL, val);
9334 POSTING_READ(LCPLL_CTL);
9335
9336 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9337 DRM_ERROR("LCPLL still locked\n");
9338
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009339 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009340 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009341 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009342 ndelay(100);
9343
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009344 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9345 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009346 DRM_ERROR("D_COMP RCOMP still in progress\n");
9347
9348 if (allow_power_down) {
9349 val = I915_READ(LCPLL_CTL);
9350 val |= LCPLL_POWER_DOWN_ALLOW;
9351 I915_WRITE(LCPLL_CTL, val);
9352 POSTING_READ(LCPLL_CTL);
9353 }
9354}
9355
9356/*
9357 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9358 * source.
9359 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009360static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009361{
9362 uint32_t val;
9363
9364 val = I915_READ(LCPLL_CTL);
9365
9366 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9367 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9368 return;
9369
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009370 /*
9371 * Make sure we're not on PC8 state before disabling PC8, otherwise
9372 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009373 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009374 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009375
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009376 if (val & LCPLL_POWER_DOWN_ALLOW) {
9377 val &= ~LCPLL_POWER_DOWN_ALLOW;
9378 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009379 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009380 }
9381
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009382 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009383 val |= D_COMP_COMP_FORCE;
9384 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009385 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009386
9387 val = I915_READ(LCPLL_CTL);
9388 val &= ~LCPLL_PLL_DISABLE;
9389 I915_WRITE(LCPLL_CTL, val);
9390
9391 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9392 DRM_ERROR("LCPLL not locked yet\n");
9393
9394 if (val & LCPLL_CD_SOURCE_FCLK) {
9395 val = I915_READ(LCPLL_CTL);
9396 val &= ~LCPLL_CD_SOURCE_FCLK;
9397 I915_WRITE(LCPLL_CTL, val);
9398
9399 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9400 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9401 DRM_ERROR("Switching back to LCPLL failed\n");
9402 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009403
Mika Kuoppala59bad942015-01-16 11:34:40 +02009404 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009405 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009406}
9407
Paulo Zanoni765dab672014-03-07 20:08:18 -03009408/*
9409 * Package states C8 and deeper are really deep PC states that can only be
9410 * reached when all the devices on the system allow it, so even if the graphics
9411 * device allows PC8+, it doesn't mean the system will actually get to these
9412 * states. Our driver only allows PC8+ when going into runtime PM.
9413 *
9414 * The requirements for PC8+ are that all the outputs are disabled, the power
9415 * well is disabled and most interrupts are disabled, and these are also
9416 * requirements for runtime PM. When these conditions are met, we manually do
9417 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9418 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9419 * hang the machine.
9420 *
9421 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9422 * the state of some registers, so when we come back from PC8+ we need to
9423 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9424 * need to take care of the registers kept by RC6. Notice that this happens even
9425 * if we don't put the device in PCI D3 state (which is what currently happens
9426 * because of the runtime PM support).
9427 *
9428 * For more, read "Display Sequences for Package C8" on the hardware
9429 * documentation.
9430 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009431void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009432{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009433 struct drm_device *dev = dev_priv->dev;
9434 uint32_t val;
9435
Paulo Zanonic67a4702013-08-19 13:18:09 -03009436 DRM_DEBUG_KMS("Enabling package C8+\n");
9437
Paulo Zanonic67a4702013-08-19 13:18:09 -03009438 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9439 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9440 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9441 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9442 }
9443
9444 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009445 hsw_disable_lcpll(dev_priv, true, true);
9446}
9447
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009448void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009449{
9450 struct drm_device *dev = dev_priv->dev;
9451 uint32_t val;
9452
Paulo Zanonic67a4702013-08-19 13:18:09 -03009453 DRM_DEBUG_KMS("Disabling package C8+\n");
9454
9455 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009456 lpt_init_pch_refclk(dev);
9457
9458 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9459 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9460 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9461 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9462 }
9463
9464 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009465}
9466
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009467static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309468{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009469 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009470 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309471
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009472 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309473}
9474
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009475/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009476static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009477{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009478 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009479 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009480 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009481
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009482 for_each_intel_crtc(state->dev, intel_crtc) {
9483 int pixel_rate;
9484
9485 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9486 if (IS_ERR(crtc_state))
9487 return PTR_ERR(crtc_state);
9488
9489 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009490 continue;
9491
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009492 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009493
9494 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009495 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009496 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9497
9498 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9499 }
9500
9501 return max_pixel_rate;
9502}
9503
9504static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9505{
9506 struct drm_i915_private *dev_priv = dev->dev_private;
9507 uint32_t val, data;
9508 int ret;
9509
9510 if (WARN((I915_READ(LCPLL_CTL) &
9511 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9512 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9513 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9514 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9515 "trying to change cdclk frequency with cdclk not enabled\n"))
9516 return;
9517
9518 mutex_lock(&dev_priv->rps.hw_lock);
9519 ret = sandybridge_pcode_write(dev_priv,
9520 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9521 mutex_unlock(&dev_priv->rps.hw_lock);
9522 if (ret) {
9523 DRM_ERROR("failed to inform pcode about cdclk change\n");
9524 return;
9525 }
9526
9527 val = I915_READ(LCPLL_CTL);
9528 val |= LCPLL_CD_SOURCE_FCLK;
9529 I915_WRITE(LCPLL_CTL, val);
9530
9531 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9532 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9533 DRM_ERROR("Switching to FCLK failed\n");
9534
9535 val = I915_READ(LCPLL_CTL);
9536 val &= ~LCPLL_CLK_FREQ_MASK;
9537
9538 switch (cdclk) {
9539 case 450000:
9540 val |= LCPLL_CLK_FREQ_450;
9541 data = 0;
9542 break;
9543 case 540000:
9544 val |= LCPLL_CLK_FREQ_54O_BDW;
9545 data = 1;
9546 break;
9547 case 337500:
9548 val |= LCPLL_CLK_FREQ_337_5_BDW;
9549 data = 2;
9550 break;
9551 case 675000:
9552 val |= LCPLL_CLK_FREQ_675_BDW;
9553 data = 3;
9554 break;
9555 default:
9556 WARN(1, "invalid cdclk frequency\n");
9557 return;
9558 }
9559
9560 I915_WRITE(LCPLL_CTL, val);
9561
9562 val = I915_READ(LCPLL_CTL);
9563 val &= ~LCPLL_CD_SOURCE_FCLK;
9564 I915_WRITE(LCPLL_CTL, val);
9565
9566 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9567 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9568 DRM_ERROR("Switching back to LCPLL failed\n");
9569
9570 mutex_lock(&dev_priv->rps.hw_lock);
9571 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9572 mutex_unlock(&dev_priv->rps.hw_lock);
9573
9574 intel_update_cdclk(dev);
9575
9576 WARN(cdclk != dev_priv->cdclk_freq,
9577 "cdclk requested %d kHz but got %d kHz\n",
9578 cdclk, dev_priv->cdclk_freq);
9579}
9580
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009581static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009582{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009583 struct drm_i915_private *dev_priv = to_i915(state->dev);
9584 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009585 int cdclk;
9586
9587 /*
9588 * FIXME should also account for plane ratio
9589 * once 64bpp pixel formats are supported.
9590 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009591 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009592 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009593 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009594 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009595 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009596 cdclk = 450000;
9597 else
9598 cdclk = 337500;
9599
9600 /*
9601 * FIXME move the cdclk caclulation to
9602 * compute_config() so we can fail gracegully.
9603 */
9604 if (cdclk > dev_priv->max_cdclk_freq) {
9605 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9606 cdclk, dev_priv->max_cdclk_freq);
9607 cdclk = dev_priv->max_cdclk_freq;
9608 }
9609
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009610 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009611
9612 return 0;
9613}
9614
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009615static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009616{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009617 struct drm_device *dev = old_state->dev;
9618 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009619
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009620 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009621}
9622
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009623static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9624 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009625{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009626 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009627 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009628
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009629 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009630
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009631 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009632}
9633
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309634static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9635 enum port port,
9636 struct intel_crtc_state *pipe_config)
9637{
9638 switch (port) {
9639 case PORT_A:
9640 pipe_config->ddi_pll_sel = SKL_DPLL0;
9641 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9642 break;
9643 case PORT_B:
9644 pipe_config->ddi_pll_sel = SKL_DPLL1;
9645 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9646 break;
9647 case PORT_C:
9648 pipe_config->ddi_pll_sel = SKL_DPLL2;
9649 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9650 break;
9651 default:
9652 DRM_ERROR("Incorrect port type\n");
9653 }
9654}
9655
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009656static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9657 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009658 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009659{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009660 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009661
9662 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9663 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9664
9665 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009666 case SKL_DPLL0:
9667 /*
9668 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9669 * of the shared DPLL framework and thus needs to be read out
9670 * separately
9671 */
9672 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9673 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9674 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009675 case SKL_DPLL1:
9676 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9677 break;
9678 case SKL_DPLL2:
9679 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9680 break;
9681 case SKL_DPLL3:
9682 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9683 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009684 }
9685}
9686
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009687static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9688 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009689 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009690{
9691 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9692
9693 switch (pipe_config->ddi_pll_sel) {
9694 case PORT_CLK_SEL_WRPLL1:
9695 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9696 break;
9697 case PORT_CLK_SEL_WRPLL2:
9698 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9699 break;
9700 }
9701}
9702
Daniel Vetter26804af2014-06-25 22:01:55 +03009703static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009704 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009705{
9706 struct drm_device *dev = crtc->base.dev;
9707 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009708 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009709 enum port port;
9710 uint32_t tmp;
9711
9712 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9713
9714 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9715
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009716 if (IS_SKYLAKE(dev))
9717 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309718 else if (IS_BROXTON(dev))
9719 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009720 else
9721 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009722
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009723 if (pipe_config->shared_dpll >= 0) {
9724 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9725
9726 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9727 &pipe_config->dpll_hw_state));
9728 }
9729
Daniel Vetter26804af2014-06-25 22:01:55 +03009730 /*
9731 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9732 * DDI E. So just check whether this pipe is wired to DDI E and whether
9733 * the PCH transcoder is on.
9734 */
Damien Lespiauca370452013-12-03 13:56:24 +00009735 if (INTEL_INFO(dev)->gen < 9 &&
9736 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009737 pipe_config->has_pch_encoder = true;
9738
9739 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9740 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9741 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9742
9743 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9744 }
9745}
9746
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009747static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009748 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009749{
9750 struct drm_device *dev = crtc->base.dev;
9751 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009752 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009753 uint32_t tmp;
9754
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009755 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009756 POWER_DOMAIN_PIPE(crtc->pipe)))
9757 return false;
9758
Daniel Vettere143a212013-07-04 12:01:15 +02009759 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009760 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9761
Daniel Vettereccb1402013-05-22 00:50:22 +02009762 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9763 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9764 enum pipe trans_edp_pipe;
9765 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9766 default:
9767 WARN(1, "unknown pipe linked to edp transcoder\n");
9768 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9769 case TRANS_DDI_EDP_INPUT_A_ON:
9770 trans_edp_pipe = PIPE_A;
9771 break;
9772 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9773 trans_edp_pipe = PIPE_B;
9774 break;
9775 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9776 trans_edp_pipe = PIPE_C;
9777 break;
9778 }
9779
9780 if (trans_edp_pipe == crtc->pipe)
9781 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9782 }
9783
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009784 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009785 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009786 return false;
9787
Daniel Vettereccb1402013-05-22 00:50:22 +02009788 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009789 if (!(tmp & PIPECONF_ENABLE))
9790 return false;
9791
Daniel Vetter26804af2014-06-25 22:01:55 +03009792 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009793
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009794 intel_get_pipe_timings(crtc, pipe_config);
9795
Chandra Kondurua1b22782015-04-07 15:28:45 -07009796 if (INTEL_INFO(dev)->gen >= 9) {
9797 skl_init_scalers(dev, crtc, pipe_config);
9798 }
9799
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009800 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009801
9802 if (INTEL_INFO(dev)->gen >= 9) {
9803 pipe_config->scaler_state.scaler_id = -1;
9804 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9805 }
9806
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009807 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009808 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009809 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009810 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009811 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009812 else
9813 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009814 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009815
Jesse Barnese59150d2014-01-07 13:30:45 -08009816 if (IS_HASWELL(dev))
9817 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9818 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009819
Clint Taylorebb69c92014-09-30 10:30:22 -07009820 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9821 pipe_config->pixel_multiplier =
9822 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9823 } else {
9824 pipe_config->pixel_multiplier = 1;
9825 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009826
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009827 return true;
9828}
9829
Chris Wilson560b85b2010-08-07 11:01:38 +01009830static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9831{
9832 struct drm_device *dev = crtc->dev;
9833 struct drm_i915_private *dev_priv = dev->dev_private;
9834 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009835 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009836
Ville Syrjälädc41c152014-08-13 11:57:05 +03009837 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009838 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9839 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009840 unsigned int stride = roundup_pow_of_two(width) * 4;
9841
9842 switch (stride) {
9843 default:
9844 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9845 width, stride);
9846 stride = 256;
9847 /* fallthrough */
9848 case 256:
9849 case 512:
9850 case 1024:
9851 case 2048:
9852 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009853 }
9854
Ville Syrjälädc41c152014-08-13 11:57:05 +03009855 cntl |= CURSOR_ENABLE |
9856 CURSOR_GAMMA_ENABLE |
9857 CURSOR_FORMAT_ARGB |
9858 CURSOR_STRIDE(stride);
9859
9860 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009861 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009862
Ville Syrjälädc41c152014-08-13 11:57:05 +03009863 if (intel_crtc->cursor_cntl != 0 &&
9864 (intel_crtc->cursor_base != base ||
9865 intel_crtc->cursor_size != size ||
9866 intel_crtc->cursor_cntl != cntl)) {
9867 /* On these chipsets we can only modify the base/size/stride
9868 * whilst the cursor is disabled.
9869 */
9870 I915_WRITE(_CURACNTR, 0);
9871 POSTING_READ(_CURACNTR);
9872 intel_crtc->cursor_cntl = 0;
9873 }
9874
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009875 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009876 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009877 intel_crtc->cursor_base = base;
9878 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009879
9880 if (intel_crtc->cursor_size != size) {
9881 I915_WRITE(CURSIZE, size);
9882 intel_crtc->cursor_size = size;
9883 }
9884
Chris Wilson4b0e3332014-05-30 16:35:26 +03009885 if (intel_crtc->cursor_cntl != cntl) {
9886 I915_WRITE(_CURACNTR, cntl);
9887 POSTING_READ(_CURACNTR);
9888 intel_crtc->cursor_cntl = cntl;
9889 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009890}
9891
9892static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9893{
9894 struct drm_device *dev = crtc->dev;
9895 struct drm_i915_private *dev_priv = dev->dev_private;
9896 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9897 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009898 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009899
Chris Wilson4b0e3332014-05-30 16:35:26 +03009900 cntl = 0;
9901 if (base) {
9902 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009903 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309904 case 64:
9905 cntl |= CURSOR_MODE_64_ARGB_AX;
9906 break;
9907 case 128:
9908 cntl |= CURSOR_MODE_128_ARGB_AX;
9909 break;
9910 case 256:
9911 cntl |= CURSOR_MODE_256_ARGB_AX;
9912 break;
9913 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009914 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309915 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009916 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009917 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009918
9919 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9920 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009921 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009922
Matt Roper8e7d6882015-01-21 16:35:41 -08009923 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009924 cntl |= CURSOR_ROTATE_180;
9925
Chris Wilson4b0e3332014-05-30 16:35:26 +03009926 if (intel_crtc->cursor_cntl != cntl) {
9927 I915_WRITE(CURCNTR(pipe), cntl);
9928 POSTING_READ(CURCNTR(pipe));
9929 intel_crtc->cursor_cntl = cntl;
9930 }
9931
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009932 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009933 I915_WRITE(CURBASE(pipe), base);
9934 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009935
9936 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009937}
9938
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009939/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009940static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9941 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009942{
9943 struct drm_device *dev = crtc->dev;
9944 struct drm_i915_private *dev_priv = dev->dev_private;
9945 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9946 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07009947 int x = crtc->cursor_x;
9948 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009949 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009950
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009951 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009952 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009953
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009954 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009955 base = 0;
9956
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009957 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009958 base = 0;
9959
9960 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009961 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009962 base = 0;
9963
9964 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9965 x = -x;
9966 }
9967 pos |= x << CURSOR_X_SHIFT;
9968
9969 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009970 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009971 base = 0;
9972
9973 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9974 y = -y;
9975 }
9976 pos |= y << CURSOR_Y_SHIFT;
9977
Chris Wilson4b0e3332014-05-30 16:35:26 +03009978 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009979 return;
9980
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009981 I915_WRITE(CURPOS(pipe), pos);
9982
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009983 /* ILK+ do this automagically */
9984 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08009985 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009986 base += (intel_crtc->base.cursor->state->crtc_h *
9987 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009988 }
9989
Ville Syrjälä8ac54662014-08-12 19:39:54 +03009990 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009991 i845_update_cursor(crtc, base);
9992 else
9993 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009994}
9995
Ville Syrjälädc41c152014-08-13 11:57:05 +03009996static bool cursor_size_ok(struct drm_device *dev,
9997 uint32_t width, uint32_t height)
9998{
9999 if (width == 0 || height == 0)
10000 return false;
10001
10002 /*
10003 * 845g/865g are special in that they are only limited by
10004 * the width of their cursors, the height is arbitrary up to
10005 * the precision of the register. Everything else requires
10006 * square cursors, limited to a few power-of-two sizes.
10007 */
10008 if (IS_845G(dev) || IS_I865G(dev)) {
10009 if ((width & 63) != 0)
10010 return false;
10011
10012 if (width > (IS_845G(dev) ? 64 : 512))
10013 return false;
10014
10015 if (height > 1023)
10016 return false;
10017 } else {
10018 switch (width | height) {
10019 case 256:
10020 case 128:
10021 if (IS_GEN2(dev))
10022 return false;
10023 case 64:
10024 break;
10025 default:
10026 return false;
10027 }
10028 }
10029
10030 return true;
10031}
10032
Jesse Barnes79e53942008-11-07 14:24:08 -080010033static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010034 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010035{
James Simmons72034252010-08-03 01:33:19 +010010036 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010037 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010038
James Simmons72034252010-08-03 01:33:19 +010010039 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010040 intel_crtc->lut_r[i] = red[i] >> 8;
10041 intel_crtc->lut_g[i] = green[i] >> 8;
10042 intel_crtc->lut_b[i] = blue[i] >> 8;
10043 }
10044
10045 intel_crtc_load_lut(crtc);
10046}
10047
Jesse Barnes79e53942008-11-07 14:24:08 -080010048/* VESA 640x480x72Hz mode to set on the pipe */
10049static struct drm_display_mode load_detect_mode = {
10050 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10051 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10052};
10053
Daniel Vettera8bb6812014-02-10 18:00:39 +010010054struct drm_framebuffer *
10055__intel_framebuffer_create(struct drm_device *dev,
10056 struct drm_mode_fb_cmd2 *mode_cmd,
10057 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010058{
10059 struct intel_framebuffer *intel_fb;
10060 int ret;
10061
10062 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10063 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010064 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010065 return ERR_PTR(-ENOMEM);
10066 }
10067
10068 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010069 if (ret)
10070 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010071
10072 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010073err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010074 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010075 kfree(intel_fb);
10076
10077 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010078}
10079
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010080static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010081intel_framebuffer_create(struct drm_device *dev,
10082 struct drm_mode_fb_cmd2 *mode_cmd,
10083 struct drm_i915_gem_object *obj)
10084{
10085 struct drm_framebuffer *fb;
10086 int ret;
10087
10088 ret = i915_mutex_lock_interruptible(dev);
10089 if (ret)
10090 return ERR_PTR(ret);
10091 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10092 mutex_unlock(&dev->struct_mutex);
10093
10094 return fb;
10095}
10096
Chris Wilsond2dff872011-04-19 08:36:26 +010010097static u32
10098intel_framebuffer_pitch_for_width(int width, int bpp)
10099{
10100 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10101 return ALIGN(pitch, 64);
10102}
10103
10104static u32
10105intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10106{
10107 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010108 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010109}
10110
10111static struct drm_framebuffer *
10112intel_framebuffer_create_for_mode(struct drm_device *dev,
10113 struct drm_display_mode *mode,
10114 int depth, int bpp)
10115{
10116 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010117 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010118
10119 obj = i915_gem_alloc_object(dev,
10120 intel_framebuffer_size_for_mode(mode, bpp));
10121 if (obj == NULL)
10122 return ERR_PTR(-ENOMEM);
10123
10124 mode_cmd.width = mode->hdisplay;
10125 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010126 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10127 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010128 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010129
10130 return intel_framebuffer_create(dev, &mode_cmd, obj);
10131}
10132
10133static struct drm_framebuffer *
10134mode_fits_in_fbdev(struct drm_device *dev,
10135 struct drm_display_mode *mode)
10136{
Daniel Vetter4520f532013-10-09 09:18:51 +020010137#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +010010138 struct drm_i915_private *dev_priv = dev->dev_private;
10139 struct drm_i915_gem_object *obj;
10140 struct drm_framebuffer *fb;
10141
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010142 if (!dev_priv->fbdev)
10143 return NULL;
10144
10145 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010146 return NULL;
10147
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010148 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010149 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010150
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010151 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010152 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10153 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010154 return NULL;
10155
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010156 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010157 return NULL;
10158
10159 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010160#else
10161 return NULL;
10162#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010163}
10164
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010165static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10166 struct drm_crtc *crtc,
10167 struct drm_display_mode *mode,
10168 struct drm_framebuffer *fb,
10169 int x, int y)
10170{
10171 struct drm_plane_state *plane_state;
10172 int hdisplay, vdisplay;
10173 int ret;
10174
10175 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10176 if (IS_ERR(plane_state))
10177 return PTR_ERR(plane_state);
10178
10179 if (mode)
10180 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10181 else
10182 hdisplay = vdisplay = 0;
10183
10184 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10185 if (ret)
10186 return ret;
10187 drm_atomic_set_fb_for_plane(plane_state, fb);
10188 plane_state->crtc_x = 0;
10189 plane_state->crtc_y = 0;
10190 plane_state->crtc_w = hdisplay;
10191 plane_state->crtc_h = vdisplay;
10192 plane_state->src_x = x << 16;
10193 plane_state->src_y = y << 16;
10194 plane_state->src_w = hdisplay << 16;
10195 plane_state->src_h = vdisplay << 16;
10196
10197 return 0;
10198}
10199
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010200bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010201 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010202 struct intel_load_detect_pipe *old,
10203 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010204{
10205 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010206 struct intel_encoder *intel_encoder =
10207 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010208 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010209 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010210 struct drm_crtc *crtc = NULL;
10211 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010212 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010213 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010214 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010215 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010216 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010217 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010218
Chris Wilsond2dff872011-04-19 08:36:26 +010010219 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010220 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010221 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010222
Rob Clark51fd3712013-11-19 12:10:12 -050010223retry:
10224 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10225 if (ret)
10226 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010227
Jesse Barnes79e53942008-11-07 14:24:08 -080010228 /*
10229 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010230 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010231 * - if the connector already has an assigned crtc, use it (but make
10232 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010233 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010234 * - try to find the first unused crtc that can drive this connector,
10235 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010236 */
10237
10238 /* See if we already have a CRTC for this connector */
10239 if (encoder->crtc) {
10240 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010241
Rob Clark51fd3712013-11-19 12:10:12 -050010242 ret = drm_modeset_lock(&crtc->mutex, ctx);
10243 if (ret)
10244 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010245 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10246 if (ret)
10247 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +010010248
Daniel Vetter24218aa2012-08-12 19:27:11 +020010249 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010250 old->load_detect_temp = false;
10251
10252 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010253 if (connector->dpms != DRM_MODE_DPMS_ON)
10254 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010255
Chris Wilson71731882011-04-19 23:10:58 +010010256 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010257 }
10258
10259 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010260 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010261 i++;
10262 if (!(encoder->possible_crtcs & (1 << i)))
10263 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010264 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010265 continue;
10266 /* This can occur when applying the pipe A quirk on resume. */
10267 if (to_intel_crtc(possible_crtc)->new_enabled)
10268 continue;
10269
10270 crtc = possible_crtc;
10271 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010272 }
10273
10274 /*
10275 * If we didn't find an unused CRTC, don't use any.
10276 */
10277 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010278 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -050010279 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -080010280 }
10281
Rob Clark51fd3712013-11-19 12:10:12 -050010282 ret = drm_modeset_lock(&crtc->mutex, ctx);
10283 if (ret)
10284 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010285 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10286 if (ret)
10287 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +020010288 intel_encoder->new_crtc = to_intel_crtc(crtc);
10289 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010290
10291 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010292 intel_crtc->new_enabled = true;
Daniel Vetter24218aa2012-08-12 19:27:11 +020010293 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010294 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010295 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010296
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010297 state = drm_atomic_state_alloc(dev);
10298 if (!state)
10299 return false;
10300
10301 state->acquire_ctx = ctx;
10302
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010303 connector_state = drm_atomic_get_connector_state(state, connector);
10304 if (IS_ERR(connector_state)) {
10305 ret = PTR_ERR(connector_state);
10306 goto fail;
10307 }
10308
10309 connector_state->crtc = crtc;
10310 connector_state->best_encoder = &intel_encoder->base;
10311
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010312 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10313 if (IS_ERR(crtc_state)) {
10314 ret = PTR_ERR(crtc_state);
10315 goto fail;
10316 }
10317
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010318 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010319
Chris Wilson64927112011-04-20 07:25:26 +010010320 if (!mode)
10321 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010322
Chris Wilsond2dff872011-04-19 08:36:26 +010010323 /* We need a framebuffer large enough to accommodate all accesses
10324 * that the plane may generate whilst we perform load detection.
10325 * We can not rely on the fbcon either being present (we get called
10326 * during its initialisation to detect all boot displays, or it may
10327 * not even exist) or that it is large enough to satisfy the
10328 * requested mode.
10329 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010330 fb = mode_fits_in_fbdev(dev, mode);
10331 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010332 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010333 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10334 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010335 } else
10336 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010337 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010338 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010339 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010340 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010341
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010342 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10343 if (ret)
10344 goto fail;
10345
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010346 drm_mode_copy(&crtc_state->base.mode, mode);
10347
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010348 if (intel_set_mode(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010349 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010350 if (old->release_fb)
10351 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010352 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010353 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010354 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010355
Jesse Barnes79e53942008-11-07 14:24:08 -080010356 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010357 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010358 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010359
10360 fail:
Matt Roper83d65732015-02-25 13:12:16 -080010361 intel_crtc->new_enabled = crtc->state->enable;
Rob Clark51fd3712013-11-19 12:10:12 -050010362fail_unlock:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010363 drm_atomic_state_free(state);
10364 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010365
Rob Clark51fd3712013-11-19 12:10:12 -050010366 if (ret == -EDEADLK) {
10367 drm_modeset_backoff(ctx);
10368 goto retry;
10369 }
10370
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010371 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010372}
10373
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010374void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010375 struct intel_load_detect_pipe *old,
10376 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010377{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010378 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010379 struct intel_encoder *intel_encoder =
10380 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010381 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010382 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010383 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010384 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010385 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010386 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010387 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010388
Chris Wilsond2dff872011-04-19 08:36:26 +010010389 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010390 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010391 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010392
Chris Wilson8261b192011-04-19 23:18:09 +010010393 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010394 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010395 if (!state)
10396 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010397
10398 state->acquire_ctx = ctx;
10399
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010400 connector_state = drm_atomic_get_connector_state(state, connector);
10401 if (IS_ERR(connector_state))
10402 goto fail;
10403
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010404 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10405 if (IS_ERR(crtc_state))
10406 goto fail;
10407
Daniel Vetterfc303102012-07-09 10:40:58 +020010408 to_intel_connector(connector)->new_encoder = NULL;
10409 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010410 intel_crtc->new_enabled = false;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010411
10412 connector_state->best_encoder = NULL;
10413 connector_state->crtc = NULL;
10414
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010415 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010416
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010417 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10418 0, 0);
10419 if (ret)
10420 goto fail;
10421
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010422 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010423 if (ret)
10424 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010425
Daniel Vetter36206362012-12-10 20:42:17 +010010426 if (old->release_fb) {
10427 drm_framebuffer_unregister_private(old->release_fb);
10428 drm_framebuffer_unreference(old->release_fb);
10429 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010430
Chris Wilson0622a532011-04-21 09:32:11 +010010431 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010432 }
10433
Eric Anholtc751ce42010-03-25 11:48:48 -070010434 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010435 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10436 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010437
10438 return;
10439fail:
10440 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10441 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010442}
10443
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010444static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010445 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010446{
10447 struct drm_i915_private *dev_priv = dev->dev_private;
10448 u32 dpll = pipe_config->dpll_hw_state.dpll;
10449
10450 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010451 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010452 else if (HAS_PCH_SPLIT(dev))
10453 return 120000;
10454 else if (!IS_GEN2(dev))
10455 return 96000;
10456 else
10457 return 48000;
10458}
10459
Jesse Barnes79e53942008-11-07 14:24:08 -080010460/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010461static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010462 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010463{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010464 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010465 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010466 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010467 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010468 u32 fp;
10469 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010470 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010471 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010472
10473 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010474 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010475 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010476 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010477
10478 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010479 if (IS_PINEVIEW(dev)) {
10480 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10481 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010482 } else {
10483 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10484 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10485 }
10486
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010487 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010488 if (IS_PINEVIEW(dev))
10489 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10490 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010491 else
10492 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010493 DPLL_FPA01_P1_POST_DIV_SHIFT);
10494
10495 switch (dpll & DPLL_MODE_MASK) {
10496 case DPLLB_MODE_DAC_SERIAL:
10497 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10498 5 : 10;
10499 break;
10500 case DPLLB_MODE_LVDS:
10501 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10502 7 : 14;
10503 break;
10504 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010505 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010506 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010507 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010508 }
10509
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010510 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010511 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010512 else
Imre Deakdccbea32015-06-22 23:35:51 +030010513 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010514 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010515 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010516 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010517
10518 if (is_lvds) {
10519 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10520 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010521
10522 if (lvds & LVDS_CLKB_POWER_UP)
10523 clock.p2 = 7;
10524 else
10525 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010526 } else {
10527 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10528 clock.p1 = 2;
10529 else {
10530 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10531 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10532 }
10533 if (dpll & PLL_P2_DIVIDE_BY_4)
10534 clock.p2 = 4;
10535 else
10536 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010537 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010538
Imre Deakdccbea32015-06-22 23:35:51 +030010539 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010540 }
10541
Ville Syrjälä18442d02013-09-13 16:00:08 +030010542 /*
10543 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010544 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010545 * encoder's get_config() function.
10546 */
Imre Deakdccbea32015-06-22 23:35:51 +030010547 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010548}
10549
Ville Syrjälä6878da02013-09-13 15:59:11 +030010550int intel_dotclock_calculate(int link_freq,
10551 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010552{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010553 /*
10554 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010555 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010556 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010557 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010558 *
10559 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010560 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010561 */
10562
Ville Syrjälä6878da02013-09-13 15:59:11 +030010563 if (!m_n->link_n)
10564 return 0;
10565
10566 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10567}
10568
Ville Syrjälä18442d02013-09-13 16:00:08 +030010569static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010570 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010571{
10572 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010573
10574 /* read out port_clock from the DPLL */
10575 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010576
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010577 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010578 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010579 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010580 * agree once we know their relationship in the encoder's
10581 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010582 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010583 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010584 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10585 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010586}
10587
10588/** Returns the currently programmed mode of the given pipe. */
10589struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10590 struct drm_crtc *crtc)
10591{
Jesse Barnes548f2452011-02-17 10:40:53 -080010592 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010593 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010594 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010595 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010596 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010597 int htot = I915_READ(HTOTAL(cpu_transcoder));
10598 int hsync = I915_READ(HSYNC(cpu_transcoder));
10599 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10600 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010601 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010602
10603 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10604 if (!mode)
10605 return NULL;
10606
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010607 /*
10608 * Construct a pipe_config sufficient for getting the clock info
10609 * back out of crtc_clock_get.
10610 *
10611 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10612 * to use a real value here instead.
10613 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010614 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010615 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010616 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10617 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10618 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010619 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10620
Ville Syrjälä773ae032013-09-23 17:48:20 +030010621 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010622 mode->hdisplay = (htot & 0xffff) + 1;
10623 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10624 mode->hsync_start = (hsync & 0xffff) + 1;
10625 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10626 mode->vdisplay = (vtot & 0xffff) + 1;
10627 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10628 mode->vsync_start = (vsync & 0xffff) + 1;
10629 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10630
10631 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010632
10633 return mode;
10634}
10635
Chris Wilsonf047e392012-07-21 12:31:41 +010010636void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010637{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010638 struct drm_i915_private *dev_priv = dev->dev_private;
10639
Chris Wilsonf62a0072014-02-21 17:55:39 +000010640 if (dev_priv->mm.busy)
10641 return;
10642
Paulo Zanoni43694d62014-03-07 20:08:08 -030010643 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010644 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010645 if (INTEL_INFO(dev)->gen >= 6)
10646 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010647 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010648}
10649
10650void intel_mark_idle(struct drm_device *dev)
10651{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010652 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010653
Chris Wilsonf62a0072014-02-21 17:55:39 +000010654 if (!dev_priv->mm.busy)
10655 return;
10656
10657 dev_priv->mm.busy = false;
10658
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010659 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010660 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010661
Paulo Zanoni43694d62014-03-07 20:08:08 -030010662 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010663}
10664
Jesse Barnes79e53942008-11-07 14:24:08 -080010665static void intel_crtc_destroy(struct drm_crtc *crtc)
10666{
10667 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010668 struct drm_device *dev = crtc->dev;
10669 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010670
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010671 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010672 work = intel_crtc->unpin_work;
10673 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010674 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010675
10676 if (work) {
10677 cancel_work_sync(&work->work);
10678 kfree(work);
10679 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010680
10681 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010682
Jesse Barnes79e53942008-11-07 14:24:08 -080010683 kfree(intel_crtc);
10684}
10685
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010686static void intel_unpin_work_fn(struct work_struct *__work)
10687{
10688 struct intel_unpin_work *work =
10689 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010690 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10691 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -030010692 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010693 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010694
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010695 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010696 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010697 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010698
Paulo Zanoni7733b492015-07-07 15:26:04 -030010699 intel_fbc_update(dev_priv);
John Harrisonf06cc1b2014-11-24 18:49:37 +000010700
10701 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010702 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010703 mutex_unlock(&dev->struct_mutex);
10704
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010705 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010706 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010707
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010708 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10709 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010710
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010711 kfree(work);
10712}
10713
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010714static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010715 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010716{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010717 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10718 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010719 unsigned long flags;
10720
10721 /* Ignore early vblank irqs */
10722 if (intel_crtc == NULL)
10723 return;
10724
Daniel Vetterf3260382014-09-15 14:55:23 +020010725 /*
10726 * This is called both by irq handlers and the reset code (to complete
10727 * lost pageflips) so needs the full irqsave spinlocks.
10728 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010729 spin_lock_irqsave(&dev->event_lock, flags);
10730 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010731
10732 /* Ensure we don't miss a work->pending update ... */
10733 smp_rmb();
10734
10735 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010736 spin_unlock_irqrestore(&dev->event_lock, flags);
10737 return;
10738 }
10739
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010740 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010741
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010742 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010743}
10744
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010745void intel_finish_page_flip(struct drm_device *dev, int pipe)
10746{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010747 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010748 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10749
Mario Kleiner49b14a52010-12-09 07:00:07 +010010750 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010751}
10752
10753void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10754{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010755 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010756 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10757
Mario Kleiner49b14a52010-12-09 07:00:07 +010010758 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010759}
10760
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010761/* Is 'a' after or equal to 'b'? */
10762static bool g4x_flip_count_after_eq(u32 a, u32 b)
10763{
10764 return !((a - b) & 0x80000000);
10765}
10766
10767static bool page_flip_finished(struct intel_crtc *crtc)
10768{
10769 struct drm_device *dev = crtc->base.dev;
10770 struct drm_i915_private *dev_priv = dev->dev_private;
10771
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010772 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10773 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10774 return true;
10775
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010776 /*
10777 * The relevant registers doen't exist on pre-ctg.
10778 * As the flip done interrupt doesn't trigger for mmio
10779 * flips on gmch platforms, a flip count check isn't
10780 * really needed there. But since ctg has the registers,
10781 * include it in the check anyway.
10782 */
10783 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10784 return true;
10785
10786 /*
10787 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10788 * used the same base address. In that case the mmio flip might
10789 * have completed, but the CS hasn't even executed the flip yet.
10790 *
10791 * A flip count check isn't enough as the CS might have updated
10792 * the base address just after start of vblank, but before we
10793 * managed to process the interrupt. This means we'd complete the
10794 * CS flip too soon.
10795 *
10796 * Combining both checks should get us a good enough result. It may
10797 * still happen that the CS flip has been executed, but has not
10798 * yet actually completed. But in case the base address is the same
10799 * anyway, we don't really care.
10800 */
10801 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10802 crtc->unpin_work->gtt_offset &&
10803 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10804 crtc->unpin_work->flip_count);
10805}
10806
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010807void intel_prepare_page_flip(struct drm_device *dev, int plane)
10808{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010809 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010810 struct intel_crtc *intel_crtc =
10811 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10812 unsigned long flags;
10813
Daniel Vetterf3260382014-09-15 14:55:23 +020010814
10815 /*
10816 * This is called both by irq handlers and the reset code (to complete
10817 * lost pageflips) so needs the full irqsave spinlocks.
10818 *
10819 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010820 * generate a page-flip completion irq, i.e. every modeset
10821 * is also accompanied by a spurious intel_prepare_page_flip().
10822 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010823 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010824 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010825 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010826 spin_unlock_irqrestore(&dev->event_lock, flags);
10827}
10828
Robin Schroereba905b2014-05-18 02:24:50 +020010829static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010830{
10831 /* Ensure that the work item is consistent when activating it ... */
10832 smp_wmb();
10833 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10834 /* and that it is marked active as soon as the irq could fire. */
10835 smp_wmb();
10836}
10837
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010838static int intel_gen2_queue_flip(struct drm_device *dev,
10839 struct drm_crtc *crtc,
10840 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010841 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010842 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010843 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010844{
John Harrison6258fbe2015-05-29 17:43:48 +010010845 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010846 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010847 u32 flip_mask;
10848 int ret;
10849
John Harrison5fb9de12015-05-29 17:44:07 +010010850 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010851 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010852 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010853
10854 /* Can't queue multiple flips, so wait for the previous
10855 * one to finish before executing the next.
10856 */
10857 if (intel_crtc->plane)
10858 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10859 else
10860 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010861 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10862 intel_ring_emit(ring, MI_NOOP);
10863 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10864 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10865 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010866 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010867 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010868
10869 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010870 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010871}
10872
10873static int intel_gen3_queue_flip(struct drm_device *dev,
10874 struct drm_crtc *crtc,
10875 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010876 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010877 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010878 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010879{
John Harrison6258fbe2015-05-29 17:43:48 +010010880 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010882 u32 flip_mask;
10883 int ret;
10884
John Harrison5fb9de12015-05-29 17:44:07 +010010885 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010886 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010887 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010888
10889 if (intel_crtc->plane)
10890 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10891 else
10892 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010893 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10894 intel_ring_emit(ring, MI_NOOP);
10895 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10896 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10897 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010898 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010899 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010900
Chris Wilsone7d841c2012-12-03 11:36:30 +000010901 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010902 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010903}
10904
10905static int intel_gen4_queue_flip(struct drm_device *dev,
10906 struct drm_crtc *crtc,
10907 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010908 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010909 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010910 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010911{
John Harrison6258fbe2015-05-29 17:43:48 +010010912 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010913 struct drm_i915_private *dev_priv = dev->dev_private;
10914 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10915 uint32_t pf, pipesrc;
10916 int ret;
10917
John Harrison5fb9de12015-05-29 17:44:07 +010010918 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010919 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010920 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010921
10922 /* i965+ uses the linear or tiled offsets from the
10923 * Display Registers (which do not change across a page-flip)
10924 * so we need only reprogram the base address.
10925 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010926 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10927 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10928 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010929 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010930 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010931
10932 /* XXX Enabling the panel-fitter across page-flip is so far
10933 * untested on non-native modes, so ignore it for now.
10934 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10935 */
10936 pf = 0;
10937 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010938 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010939
10940 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010941 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010942}
10943
10944static int intel_gen6_queue_flip(struct drm_device *dev,
10945 struct drm_crtc *crtc,
10946 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010947 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010948 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010949 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010950{
John Harrison6258fbe2015-05-29 17:43:48 +010010951 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010952 struct drm_i915_private *dev_priv = dev->dev_private;
10953 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10954 uint32_t pf, pipesrc;
10955 int ret;
10956
John Harrison5fb9de12015-05-29 17:44:07 +010010957 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010958 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010959 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010960
Daniel Vetter6d90c952012-04-26 23:28:05 +020010961 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10962 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10963 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010964 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010965
Chris Wilson99d9acd2012-04-17 20:37:00 +010010966 /* Contrary to the suggestions in the documentation,
10967 * "Enable Panel Fitter" does not seem to be required when page
10968 * flipping with a non-native mode, and worse causes a normal
10969 * modeset to fail.
10970 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10971 */
10972 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010973 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010974 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010975
10976 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010977 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010978}
10979
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010980static int intel_gen7_queue_flip(struct drm_device *dev,
10981 struct drm_crtc *crtc,
10982 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010983 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010984 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010985 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010986{
John Harrison6258fbe2015-05-29 17:43:48 +010010987 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010989 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010990 int len, ret;
10991
Robin Schroereba905b2014-05-18 02:24:50 +020010992 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010993 case PLANE_A:
10994 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10995 break;
10996 case PLANE_B:
10997 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
10998 break;
10999 case PLANE_C:
11000 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11001 break;
11002 default:
11003 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011004 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011005 }
11006
Chris Wilsonffe74d72013-08-26 20:58:12 +010011007 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011008 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011009 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011010 /*
11011 * On Gen 8, SRM is now taking an extra dword to accommodate
11012 * 48bits addresses, and we need a NOOP for the batch size to
11013 * stay even.
11014 */
11015 if (IS_GEN8(dev))
11016 len += 2;
11017 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011018
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011019 /*
11020 * BSpec MI_DISPLAY_FLIP for IVB:
11021 * "The full packet must be contained within the same cache line."
11022 *
11023 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11024 * cacheline, if we ever start emitting more commands before
11025 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11026 * then do the cacheline alignment, and finally emit the
11027 * MI_DISPLAY_FLIP.
11028 */
John Harrisonbba09b12015-05-29 17:44:06 +010011029 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011030 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011031 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011032
John Harrison5fb9de12015-05-29 17:44:07 +010011033 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011034 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011035 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011036
Chris Wilsonffe74d72013-08-26 20:58:12 +010011037 /* Unmask the flip-done completion message. Note that the bspec says that
11038 * we should do this for both the BCS and RCS, and that we must not unmask
11039 * more than one flip event at any time (or ensure that one flip message
11040 * can be sent by waiting for flip-done prior to queueing new flips).
11041 * Experimentation says that BCS works despite DERRMR masking all
11042 * flip-done completion events and that unmasking all planes at once
11043 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11044 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11045 */
11046 if (ring->id == RCS) {
11047 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11048 intel_ring_emit(ring, DERRMR);
11049 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11050 DERRMR_PIPEB_PRI_FLIP_DONE |
11051 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011052 if (IS_GEN8(dev))
11053 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11054 MI_SRM_LRM_GLOBAL_GTT);
11055 else
11056 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11057 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011058 intel_ring_emit(ring, DERRMR);
11059 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011060 if (IS_GEN8(dev)) {
11061 intel_ring_emit(ring, 0);
11062 intel_ring_emit(ring, MI_NOOP);
11063 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011064 }
11065
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011066 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011067 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011068 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011069 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011070
11071 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011072 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011073}
11074
Sourab Gupta84c33a62014-06-02 16:47:17 +053011075static bool use_mmio_flip(struct intel_engine_cs *ring,
11076 struct drm_i915_gem_object *obj)
11077{
11078 /*
11079 * This is not being used for older platforms, because
11080 * non-availability of flip done interrupt forces us to use
11081 * CS flips. Older platforms derive flip done using some clever
11082 * tricks involving the flip_pending status bits and vblank irqs.
11083 * So using MMIO flips there would disrupt this mechanism.
11084 */
11085
Chris Wilson8e09bf82014-07-08 10:40:30 +010011086 if (ring == NULL)
11087 return true;
11088
Sourab Gupta84c33a62014-06-02 16:47:17 +053011089 if (INTEL_INFO(ring->dev)->gen < 5)
11090 return false;
11091
11092 if (i915.use_mmio_flip < 0)
11093 return false;
11094 else if (i915.use_mmio_flip > 0)
11095 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011096 else if (i915.enable_execlists)
11097 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011098 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011099 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011100}
11101
Damien Lespiauff944562014-11-20 14:58:16 +000011102static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11103{
11104 struct drm_device *dev = intel_crtc->base.dev;
11105 struct drm_i915_private *dev_priv = dev->dev_private;
11106 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011107 const enum pipe pipe = intel_crtc->pipe;
11108 u32 ctl, stride;
11109
11110 ctl = I915_READ(PLANE_CTL(pipe, 0));
11111 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011112 switch (fb->modifier[0]) {
11113 case DRM_FORMAT_MOD_NONE:
11114 break;
11115 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011116 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011117 break;
11118 case I915_FORMAT_MOD_Y_TILED:
11119 ctl |= PLANE_CTL_TILED_Y;
11120 break;
11121 case I915_FORMAT_MOD_Yf_TILED:
11122 ctl |= PLANE_CTL_TILED_YF;
11123 break;
11124 default:
11125 MISSING_CASE(fb->modifier[0]);
11126 }
Damien Lespiauff944562014-11-20 14:58:16 +000011127
11128 /*
11129 * The stride is either expressed as a multiple of 64 bytes chunks for
11130 * linear buffers or in number of tiles for tiled buffers.
11131 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011132 stride = fb->pitches[0] /
11133 intel_fb_stride_alignment(dev, fb->modifier[0],
11134 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011135
11136 /*
11137 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11138 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11139 */
11140 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11141 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11142
11143 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11144 POSTING_READ(PLANE_SURF(pipe, 0));
11145}
11146
11147static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011148{
11149 struct drm_device *dev = intel_crtc->base.dev;
11150 struct drm_i915_private *dev_priv = dev->dev_private;
11151 struct intel_framebuffer *intel_fb =
11152 to_intel_framebuffer(intel_crtc->base.primary->fb);
11153 struct drm_i915_gem_object *obj = intel_fb->obj;
11154 u32 dspcntr;
11155 u32 reg;
11156
Sourab Gupta84c33a62014-06-02 16:47:17 +053011157 reg = DSPCNTR(intel_crtc->plane);
11158 dspcntr = I915_READ(reg);
11159
Damien Lespiauc5d97472014-10-25 00:11:11 +010011160 if (obj->tiling_mode != I915_TILING_NONE)
11161 dspcntr |= DISPPLANE_TILED;
11162 else
11163 dspcntr &= ~DISPPLANE_TILED;
11164
Sourab Gupta84c33a62014-06-02 16:47:17 +053011165 I915_WRITE(reg, dspcntr);
11166
11167 I915_WRITE(DSPSURF(intel_crtc->plane),
11168 intel_crtc->unpin_work->gtt_offset);
11169 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011170
Damien Lespiauff944562014-11-20 14:58:16 +000011171}
11172
11173/*
11174 * XXX: This is the temporary way to update the plane registers until we get
11175 * around to using the usual plane update functions for MMIO flips
11176 */
11177static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11178{
11179 struct drm_device *dev = intel_crtc->base.dev;
11180 bool atomic_update;
11181 u32 start_vbl_count;
11182
11183 intel_mark_page_flip_active(intel_crtc);
11184
11185 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
11186
11187 if (INTEL_INFO(dev)->gen >= 9)
11188 skl_do_mmio_flip(intel_crtc);
11189 else
11190 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11191 ilk_do_mmio_flip(intel_crtc);
11192
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011193 if (atomic_update)
11194 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011195}
11196
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011197static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011198{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011199 struct intel_mmio_flip *mmio_flip =
11200 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011201
Daniel Vettereed29a52015-05-21 14:21:25 +020011202 if (mmio_flip->req)
11203 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011204 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011205 false, NULL,
11206 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011207
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011208 intel_do_mmio_flip(mmio_flip->crtc);
11209
Daniel Vettereed29a52015-05-21 14:21:25 +020011210 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011211 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011212}
11213
11214static int intel_queue_mmio_flip(struct drm_device *dev,
11215 struct drm_crtc *crtc,
11216 struct drm_framebuffer *fb,
11217 struct drm_i915_gem_object *obj,
11218 struct intel_engine_cs *ring,
11219 uint32_t flags)
11220{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011221 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011222
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011223 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11224 if (mmio_flip == NULL)
11225 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011226
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011227 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011228 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011229 mmio_flip->crtc = to_intel_crtc(crtc);
11230
11231 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11232 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011233
Sourab Gupta84c33a62014-06-02 16:47:17 +053011234 return 0;
11235}
11236
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011237static int intel_default_queue_flip(struct drm_device *dev,
11238 struct drm_crtc *crtc,
11239 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011240 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011241 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011242 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011243{
11244 return -ENODEV;
11245}
11246
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011247static bool __intel_pageflip_stall_check(struct drm_device *dev,
11248 struct drm_crtc *crtc)
11249{
11250 struct drm_i915_private *dev_priv = dev->dev_private;
11251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11252 struct intel_unpin_work *work = intel_crtc->unpin_work;
11253 u32 addr;
11254
11255 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11256 return true;
11257
11258 if (!work->enable_stall_check)
11259 return false;
11260
11261 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011262 if (work->flip_queued_req &&
11263 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011264 return false;
11265
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011266 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011267 }
11268
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011269 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011270 return false;
11271
11272 /* Potential stall - if we see that the flip has happened,
11273 * assume a missed interrupt. */
11274 if (INTEL_INFO(dev)->gen >= 4)
11275 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11276 else
11277 addr = I915_READ(DSPADDR(intel_crtc->plane));
11278
11279 /* There is a potential issue here with a false positive after a flip
11280 * to the same address. We could address this by checking for a
11281 * non-incrementing frame counter.
11282 */
11283 return addr == work->gtt_offset;
11284}
11285
11286void intel_check_page_flip(struct drm_device *dev, int pipe)
11287{
11288 struct drm_i915_private *dev_priv = dev->dev_private;
11289 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011291 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011292
Dave Gordon6c51d462015-03-06 15:34:26 +000011293 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011294
11295 if (crtc == NULL)
11296 return;
11297
Daniel Vetterf3260382014-09-15 14:55:23 +020011298 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011299 work = intel_crtc->unpin_work;
11300 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011301 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011302 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011303 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011304 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011305 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011306 if (work != NULL &&
11307 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11308 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011309 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011310}
11311
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011312static int intel_crtc_page_flip(struct drm_crtc *crtc,
11313 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011314 struct drm_pending_vblank_event *event,
11315 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011316{
11317 struct drm_device *dev = crtc->dev;
11318 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011319 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011320 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011322 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011323 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011324 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011325 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011326 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011327 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011328 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011329
Matt Roper2ff8fde2014-07-08 07:50:07 -070011330 /*
11331 * drm_mode_page_flip_ioctl() should already catch this, but double
11332 * check to be safe. In the future we may enable pageflipping from
11333 * a disabled primary plane.
11334 */
11335 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11336 return -EBUSY;
11337
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011338 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011339 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011340 return -EINVAL;
11341
11342 /*
11343 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11344 * Note that pitch changes could also affect these register.
11345 */
11346 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011347 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11348 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011349 return -EINVAL;
11350
Chris Wilsonf900db42014-02-20 09:26:13 +000011351 if (i915_terminally_wedged(&dev_priv->gpu_error))
11352 goto out_hang;
11353
Daniel Vetterb14c5672013-09-19 12:18:32 +020011354 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011355 if (work == NULL)
11356 return -ENOMEM;
11357
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011358 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011359 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011360 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011361 INIT_WORK(&work->work, intel_unpin_work_fn);
11362
Daniel Vetter87b6b102014-05-15 15:33:46 +020011363 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011364 if (ret)
11365 goto free_work;
11366
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011367 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011368 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011369 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011370 /* Before declaring the flip queue wedged, check if
11371 * the hardware completed the operation behind our backs.
11372 */
11373 if (__intel_pageflip_stall_check(dev, crtc)) {
11374 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11375 page_flip_completed(intel_crtc);
11376 } else {
11377 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011378 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011379
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011380 drm_crtc_vblank_put(crtc);
11381 kfree(work);
11382 return -EBUSY;
11383 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011384 }
11385 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011386 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011387
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011388 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11389 flush_workqueue(dev_priv->wq);
11390
Jesse Barnes75dfca82010-02-10 15:09:44 -080011391 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011392 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011393 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011394
Matt Roperf4510a22014-04-01 15:22:40 -070011395 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011396 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011397
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011398 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011399
Chris Wilson89ed88b2015-02-16 14:31:49 +000011400 ret = i915_mutex_lock_interruptible(dev);
11401 if (ret)
11402 goto cleanup;
11403
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011404 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011405 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011406
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011407 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011408 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011409
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011410 if (IS_VALLEYVIEW(dev)) {
11411 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011412 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011413 /* vlv: DISPLAY_FLIP fails to change tiling */
11414 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011415 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011416 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011417 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011418 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011419 if (ring == NULL || ring->id != RCS)
11420 ring = &dev_priv->ring[BCS];
11421 } else {
11422 ring = &dev_priv->ring[RCS];
11423 }
11424
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011425 mmio_flip = use_mmio_flip(ring, obj);
11426
11427 /* When using CS flips, we want to emit semaphores between rings.
11428 * However, when using mmio flips we will create a task to do the
11429 * synchronisation, so all we want here is to pin the framebuffer
11430 * into the display plane and skip any waits.
11431 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011432 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011433 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011434 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011435 if (ret)
11436 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011437
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011438 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11439 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011440
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011441 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011442 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11443 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011444 if (ret)
11445 goto cleanup_unpin;
11446
John Harrisonf06cc1b2014-11-24 18:49:37 +000011447 i915_gem_request_assign(&work->flip_queued_req,
11448 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011449 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011450 if (!request) {
11451 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11452 if (ret)
11453 goto cleanup_unpin;
11454 }
11455
11456 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011457 page_flip_flags);
11458 if (ret)
11459 goto cleanup_unpin;
11460
John Harrison6258fbe2015-05-29 17:43:48 +010011461 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011462 }
11463
John Harrison91af1272015-06-18 13:14:56 +010011464 if (request)
John Harrison75289872015-05-29 17:43:49 +010011465 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011466
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011467 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011468 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011469
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011470 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011471 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011472 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011473
Paulo Zanoni7733b492015-07-07 15:26:04 -030011474 intel_fbc_disable(dev_priv);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011475 intel_frontbuffer_flip_prepare(dev,
11476 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011477
Jesse Barnese5510fa2010-07-01 16:48:37 -070011478 trace_i915_flip_request(intel_crtc->plane, obj);
11479
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011480 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011481
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011482cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011483 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011484cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011485 if (request)
11486 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011487 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011488 mutex_unlock(&dev->struct_mutex);
11489cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011490 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011491 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011492
Chris Wilson89ed88b2015-02-16 14:31:49 +000011493 drm_gem_object_unreference_unlocked(&obj->base);
11494 drm_framebuffer_unreference(work->old_fb);
11495
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011496 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011497 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011498 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011499
Daniel Vetter87b6b102014-05-15 15:33:46 +020011500 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011501free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011502 kfree(work);
11503
Chris Wilsonf900db42014-02-20 09:26:13 +000011504 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011505 struct drm_atomic_state *state;
11506 struct drm_plane_state *plane_state;
11507
Chris Wilsonf900db42014-02-20 09:26:13 +000011508out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011509 state = drm_atomic_state_alloc(dev);
11510 if (!state)
11511 return -ENOMEM;
11512 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11513
11514retry:
11515 plane_state = drm_atomic_get_plane_state(state, primary);
11516 ret = PTR_ERR_OR_ZERO(plane_state);
11517 if (!ret) {
11518 drm_atomic_set_fb_for_plane(plane_state, fb);
11519
11520 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11521 if (!ret)
11522 ret = drm_atomic_commit(state);
11523 }
11524
11525 if (ret == -EDEADLK) {
11526 drm_modeset_backoff(state->acquire_ctx);
11527 drm_atomic_state_clear(state);
11528 goto retry;
11529 }
11530
11531 if (ret)
11532 drm_atomic_state_free(state);
11533
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011534 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011535 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011536 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011537 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011538 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011539 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011540 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011541}
11542
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011543
11544/**
11545 * intel_wm_need_update - Check whether watermarks need updating
11546 * @plane: drm plane
11547 * @state: new plane state
11548 *
11549 * Check current plane state versus the new one to determine whether
11550 * watermarks need to be recalculated.
11551 *
11552 * Returns true or false.
11553 */
11554static bool intel_wm_need_update(struct drm_plane *plane,
11555 struct drm_plane_state *state)
11556{
11557 /* Update watermarks on tiling changes. */
11558 if (!plane->state->fb || !state->fb ||
11559 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11560 plane->state->rotation != state->rotation)
11561 return true;
11562
11563 if (plane->state->crtc_w != state->crtc_w)
11564 return true;
11565
11566 return false;
11567}
11568
11569int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11570 struct drm_plane_state *plane_state)
11571{
11572 struct drm_crtc *crtc = crtc_state->crtc;
11573 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11574 struct drm_plane *plane = plane_state->plane;
11575 struct drm_device *dev = crtc->dev;
11576 struct drm_i915_private *dev_priv = dev->dev_private;
11577 struct intel_plane_state *old_plane_state =
11578 to_intel_plane_state(plane->state);
11579 int idx = intel_crtc->base.base.id, ret;
11580 int i = drm_plane_index(plane);
11581 bool mode_changed = needs_modeset(crtc_state);
11582 bool was_crtc_enabled = crtc->state->active;
11583 bool is_crtc_enabled = crtc_state->active;
11584
11585 bool turn_off, turn_on, visible, was_visible;
11586 struct drm_framebuffer *fb = plane_state->fb;
11587
11588 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11589 plane->type != DRM_PLANE_TYPE_CURSOR) {
11590 ret = skl_update_scaler_plane(
11591 to_intel_crtc_state(crtc_state),
11592 to_intel_plane_state(plane_state));
11593 if (ret)
11594 return ret;
11595 }
11596
11597 /*
11598 * Disabling a plane is always okay; we just need to update
11599 * fb tracking in a special way since cleanup_fb() won't
11600 * get called by the plane helpers.
11601 */
11602 if (old_plane_state->base.fb && !fb)
11603 intel_crtc->atomic.disabled_planes |= 1 << i;
11604
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011605 was_visible = old_plane_state->visible;
11606 visible = to_intel_plane_state(plane_state)->visible;
11607
11608 if (!was_crtc_enabled && WARN_ON(was_visible))
11609 was_visible = false;
11610
11611 if (!is_crtc_enabled && WARN_ON(visible))
11612 visible = false;
11613
11614 if (!was_visible && !visible)
11615 return 0;
11616
11617 turn_off = was_visible && (!visible || mode_changed);
11618 turn_on = visible && (!was_visible || mode_changed);
11619
11620 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11621 plane->base.id, fb ? fb->base.id : -1);
11622
11623 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11624 plane->base.id, was_visible, visible,
11625 turn_off, turn_on, mode_changed);
11626
Ville Syrjälä852eb002015-06-24 22:00:07 +030011627 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011628 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011629 /* must disable cxsr around plane enable/disable */
11630 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11631 intel_crtc->atomic.disable_cxsr = true;
11632 /* to potentially re-enable cxsr */
11633 intel_crtc->atomic.wait_vblank = true;
11634 intel_crtc->atomic.update_wm_post = true;
11635 }
11636 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011637 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011638 /* must disable cxsr around plane enable/disable */
11639 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11640 if (is_crtc_enabled)
11641 intel_crtc->atomic.wait_vblank = true;
11642 intel_crtc->atomic.disable_cxsr = true;
11643 }
11644 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011645 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011646 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011647
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011648 if (visible)
11649 intel_crtc->atomic.fb_bits |=
11650 to_intel_plane(plane)->frontbuffer_bit;
11651
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011652 switch (plane->type) {
11653 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011654 intel_crtc->atomic.wait_for_flips = true;
11655 intel_crtc->atomic.pre_disable_primary = turn_off;
11656 intel_crtc->atomic.post_enable_primary = turn_on;
11657
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011658 if (turn_off) {
11659 /*
11660 * FIXME: Actually if we will still have any other
11661 * plane enabled on the pipe we could let IPS enabled
11662 * still, but for now lets consider that when we make
11663 * primary invisible by setting DSPCNTR to 0 on
11664 * update_primary_plane function IPS needs to be
11665 * disable.
11666 */
11667 intel_crtc->atomic.disable_ips = true;
11668
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011669 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011670 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011671
11672 /*
11673 * FBC does not work on some platforms for rotated
11674 * planes, so disable it when rotation is not 0 and
11675 * update it when rotation is set back to 0.
11676 *
11677 * FIXME: This is redundant with the fbc update done in
11678 * the primary plane enable function except that that
11679 * one is done too late. We eventually need to unify
11680 * this.
11681 */
11682
11683 if (visible &&
11684 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11685 dev_priv->fbc.crtc == intel_crtc &&
11686 plane_state->rotation != BIT(DRM_ROTATE_0))
11687 intel_crtc->atomic.disable_fbc = true;
11688
11689 /*
11690 * BDW signals flip done immediately if the plane
11691 * is disabled, even if the plane enable is already
11692 * armed to occur at the next vblank :(
11693 */
11694 if (turn_on && IS_BROADWELL(dev))
11695 intel_crtc->atomic.wait_vblank = true;
11696
11697 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11698 break;
11699 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011700 break;
11701 case DRM_PLANE_TYPE_OVERLAY:
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011702 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011703 intel_crtc->atomic.wait_vblank = true;
11704 intel_crtc->atomic.update_sprite_watermarks |=
11705 1 << i;
11706 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011707 }
11708 return 0;
11709}
11710
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011711static bool encoders_cloneable(const struct intel_encoder *a,
11712 const struct intel_encoder *b)
11713{
11714 /* masks could be asymmetric, so check both ways */
11715 return a == b || (a->cloneable & (1 << b->type) &&
11716 b->cloneable & (1 << a->type));
11717}
11718
11719static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11720 struct intel_crtc *crtc,
11721 struct intel_encoder *encoder)
11722{
11723 struct intel_encoder *source_encoder;
11724 struct drm_connector *connector;
11725 struct drm_connector_state *connector_state;
11726 int i;
11727
11728 for_each_connector_in_state(state, connector, connector_state, i) {
11729 if (connector_state->crtc != &crtc->base)
11730 continue;
11731
11732 source_encoder =
11733 to_intel_encoder(connector_state->best_encoder);
11734 if (!encoders_cloneable(encoder, source_encoder))
11735 return false;
11736 }
11737
11738 return true;
11739}
11740
11741static bool check_encoder_cloning(struct drm_atomic_state *state,
11742 struct intel_crtc *crtc)
11743{
11744 struct intel_encoder *encoder;
11745 struct drm_connector *connector;
11746 struct drm_connector_state *connector_state;
11747 int i;
11748
11749 for_each_connector_in_state(state, connector, connector_state, i) {
11750 if (connector_state->crtc != &crtc->base)
11751 continue;
11752
11753 encoder = to_intel_encoder(connector_state->best_encoder);
11754 if (!check_single_encoder_cloning(state, crtc, encoder))
11755 return false;
11756 }
11757
11758 return true;
11759}
11760
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011761static void intel_crtc_check_initial_planes(struct drm_crtc *crtc,
11762 struct drm_crtc_state *crtc_state)
11763{
11764 struct intel_crtc_state *pipe_config =
11765 to_intel_crtc_state(crtc_state);
11766 struct drm_plane *p;
11767 unsigned visible_mask = 0;
11768
11769 drm_for_each_plane_mask(p, crtc->dev, crtc_state->plane_mask) {
11770 struct drm_plane_state *plane_state =
11771 drm_atomic_get_existing_plane_state(crtc_state->state, p);
11772
11773 if (WARN_ON(!plane_state))
11774 continue;
11775
11776 if (!plane_state->fb)
11777 crtc_state->plane_mask &=
11778 ~(1 << drm_plane_index(p));
11779 else if (to_intel_plane_state(plane_state)->visible)
11780 visible_mask |= 1 << drm_plane_index(p);
11781 }
11782
11783 if (!visible_mask)
11784 return;
11785
11786 pipe_config->quirks &= ~PIPE_CONFIG_QUIRK_INITIAL_PLANES;
11787}
11788
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011789static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11790 struct drm_crtc_state *crtc_state)
11791{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011792 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011793 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011794 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011795 struct intel_crtc_state *pipe_config =
11796 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011797 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011798 int ret, idx = crtc->base.id;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011799 bool mode_changed = needs_modeset(crtc_state);
11800
11801 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11802 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11803 return -EINVAL;
11804 }
11805
11806 I915_STATE_WARN(crtc->state->active != intel_crtc->active,
11807 "[CRTC:%i] mismatch between state->active(%i) and crtc->active(%i)\n",
11808 idx, crtc->state->active, intel_crtc->active);
11809
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011810 /* plane mask is fixed up after all initial planes are calculated */
11811 if (pipe_config->quirks & PIPE_CONFIG_QUIRK_INITIAL_PLANES)
11812 intel_crtc_check_initial_planes(crtc, crtc_state);
11813
Ville Syrjälä852eb002015-06-24 22:00:07 +030011814 if (mode_changed && !crtc_state->active)
11815 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011816
Maarten Lankhorstad421372015-06-15 12:33:42 +020011817 if (mode_changed && crtc_state->enable &&
11818 dev_priv->display.crtc_compute_clock &&
11819 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11820 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11821 pipe_config);
11822 if (ret)
11823 return ret;
11824 }
11825
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011826 return intel_atomic_setup_scalers(dev, intel_crtc, pipe_config);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011827}
11828
Jani Nikula65b38e02015-04-13 11:26:56 +030011829static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011830 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11831 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011832 .atomic_begin = intel_begin_crtc_commit,
11833 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011834 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011835};
11836
Daniel Vetter9a935852012-07-05 22:34:27 +020011837/**
11838 * intel_modeset_update_staged_output_state
11839 *
11840 * Updates the staged output configuration state, e.g. after we've read out the
11841 * current hw state.
11842 */
11843static void intel_modeset_update_staged_output_state(struct drm_device *dev)
11844{
Ville Syrjälä76688512014-01-10 11:28:06 +020011845 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011846 struct intel_encoder *encoder;
11847 struct intel_connector *connector;
11848
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011849 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011850 connector->new_encoder =
11851 to_intel_encoder(connector->base.encoder);
11852 }
11853
Damien Lespiaub2784e12014-08-05 11:29:37 +010011854 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011855 encoder->new_crtc =
11856 to_intel_crtc(encoder->base.crtc);
11857 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011858
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011859 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011860 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011861 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011862}
11863
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011864/* Transitional helper to copy current connector/encoder state to
11865 * connector->state. This is needed so that code that is partially
11866 * converted to atomic does the right thing.
11867 */
11868static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11869{
11870 struct intel_connector *connector;
11871
11872 for_each_intel_connector(dev, connector) {
11873 if (connector->base.encoder) {
11874 connector->base.state->best_encoder =
11875 connector->base.encoder;
11876 connector->base.state->crtc =
11877 connector->base.encoder->crtc;
11878 } else {
11879 connector->base.state->best_encoder = NULL;
11880 connector->base.state->crtc = NULL;
11881 }
11882 }
11883}
11884
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011885static void
Robin Schroereba905b2014-05-18 02:24:50 +020011886connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011887 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011888{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011889 int bpp = pipe_config->pipe_bpp;
11890
11891 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11892 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011893 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011894
11895 /* Don't use an invalid EDID bpc value */
11896 if (connector->base.display_info.bpc &&
11897 connector->base.display_info.bpc * 3 < bpp) {
11898 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11899 bpp, connector->base.display_info.bpc*3);
11900 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11901 }
11902
11903 /* Clamp bpp to 8 on screens without EDID 1.4 */
11904 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11905 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11906 bpp);
11907 pipe_config->pipe_bpp = 24;
11908 }
11909}
11910
11911static int
11912compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011913 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011914{
11915 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011916 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011917 struct drm_connector *connector;
11918 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011919 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011920
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011921 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011922 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011923 else if (INTEL_INFO(dev)->gen >= 5)
11924 bpp = 12*3;
11925 else
11926 bpp = 8*3;
11927
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011928
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011929 pipe_config->pipe_bpp = bpp;
11930
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011931 state = pipe_config->base.state;
11932
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011933 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011934 for_each_connector_in_state(state, connector, connector_state, i) {
11935 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011936 continue;
11937
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011938 connected_sink_compute_bpp(to_intel_connector(connector),
11939 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011940 }
11941
11942 return bpp;
11943}
11944
Daniel Vetter644db712013-09-19 14:53:58 +020011945static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11946{
11947 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11948 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011949 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011950 mode->crtc_hdisplay, mode->crtc_hsync_start,
11951 mode->crtc_hsync_end, mode->crtc_htotal,
11952 mode->crtc_vdisplay, mode->crtc_vsync_start,
11953 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11954}
11955
Daniel Vetterc0b03412013-05-28 12:05:54 +020011956static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011957 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011958 const char *context)
11959{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011960 struct drm_device *dev = crtc->base.dev;
11961 struct drm_plane *plane;
11962 struct intel_plane *intel_plane;
11963 struct intel_plane_state *state;
11964 struct drm_framebuffer *fb;
11965
11966 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11967 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011968
11969 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11970 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11971 pipe_config->pipe_bpp, pipe_config->dither);
11972 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11973 pipe_config->has_pch_encoder,
11974 pipe_config->fdi_lanes,
11975 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11976 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11977 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011978 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11979 pipe_config->has_dp_encoder,
11980 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11981 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11982 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011983
11984 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11985 pipe_config->has_dp_encoder,
11986 pipe_config->dp_m2_n2.gmch_m,
11987 pipe_config->dp_m2_n2.gmch_n,
11988 pipe_config->dp_m2_n2.link_m,
11989 pipe_config->dp_m2_n2.link_n,
11990 pipe_config->dp_m2_n2.tu);
11991
Daniel Vetter55072d12014-11-20 16:10:28 +010011992 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11993 pipe_config->has_audio,
11994 pipe_config->has_infoframe);
11995
Daniel Vetterc0b03412013-05-28 12:05:54 +020011996 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011997 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011998 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011999 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12000 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012001 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012002 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12003 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012004 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12005 crtc->num_scalers,
12006 pipe_config->scaler_state.scaler_users,
12007 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012008 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12009 pipe_config->gmch_pfit.control,
12010 pipe_config->gmch_pfit.pgm_ratios,
12011 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012012 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012013 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012014 pipe_config->pch_pfit.size,
12015 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012016 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012017 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012018
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012019 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012020 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012021 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012022 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012023 pipe_config->ddi_pll_sel,
12024 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012025 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012026 pipe_config->dpll_hw_state.pll0,
12027 pipe_config->dpll_hw_state.pll1,
12028 pipe_config->dpll_hw_state.pll2,
12029 pipe_config->dpll_hw_state.pll3,
12030 pipe_config->dpll_hw_state.pll6,
12031 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012032 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012033 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012034 pipe_config->dpll_hw_state.pcsdw12);
12035 } else if (IS_SKYLAKE(dev)) {
12036 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12037 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12038 pipe_config->ddi_pll_sel,
12039 pipe_config->dpll_hw_state.ctrl1,
12040 pipe_config->dpll_hw_state.cfgcr1,
12041 pipe_config->dpll_hw_state.cfgcr2);
12042 } else if (HAS_DDI(dev)) {
12043 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12044 pipe_config->ddi_pll_sel,
12045 pipe_config->dpll_hw_state.wrpll);
12046 } else {
12047 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12048 "fp0: 0x%x, fp1: 0x%x\n",
12049 pipe_config->dpll_hw_state.dpll,
12050 pipe_config->dpll_hw_state.dpll_md,
12051 pipe_config->dpll_hw_state.fp0,
12052 pipe_config->dpll_hw_state.fp1);
12053 }
12054
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012055 DRM_DEBUG_KMS("planes on this crtc\n");
12056 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12057 intel_plane = to_intel_plane(plane);
12058 if (intel_plane->pipe != crtc->pipe)
12059 continue;
12060
12061 state = to_intel_plane_state(plane->state);
12062 fb = state->base.fb;
12063 if (!fb) {
12064 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12065 "disabled, scaler_id = %d\n",
12066 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12067 plane->base.id, intel_plane->pipe,
12068 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12069 drm_plane_index(plane), state->scaler_id);
12070 continue;
12071 }
12072
12073 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12074 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12075 plane->base.id, intel_plane->pipe,
12076 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12077 drm_plane_index(plane));
12078 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12079 fb->base.id, fb->width, fb->height, fb->pixel_format);
12080 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12081 state->scaler_id,
12082 state->src.x1 >> 16, state->src.y1 >> 16,
12083 drm_rect_width(&state->src) >> 16,
12084 drm_rect_height(&state->src) >> 16,
12085 state->dst.x1, state->dst.y1,
12086 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12087 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012088}
12089
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012090static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012091{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012092 struct drm_device *dev = state->dev;
12093 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012094 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012095 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012096 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012097 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012098
12099 /*
12100 * Walk the connector list instead of the encoder
12101 * list to detect the problem on ddi platforms
12102 * where there's just one encoder per digital port.
12103 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012104 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012105 if (!connector_state->best_encoder)
12106 continue;
12107
12108 encoder = to_intel_encoder(connector_state->best_encoder);
12109
12110 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012111
12112 switch (encoder->type) {
12113 unsigned int port_mask;
12114 case INTEL_OUTPUT_UNKNOWN:
12115 if (WARN_ON(!HAS_DDI(dev)))
12116 break;
12117 case INTEL_OUTPUT_DISPLAYPORT:
12118 case INTEL_OUTPUT_HDMI:
12119 case INTEL_OUTPUT_EDP:
12120 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12121
12122 /* the same port mustn't appear more than once */
12123 if (used_ports & port_mask)
12124 return false;
12125
12126 used_ports |= port_mask;
12127 default:
12128 break;
12129 }
12130 }
12131
12132 return true;
12133}
12134
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012135static void
12136clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12137{
12138 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012139 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012140 struct intel_dpll_hw_state dpll_hw_state;
12141 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012142 uint32_t ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012143
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012144 /* FIXME: before the switch to atomic started, a new pipe_config was
12145 * kzalloc'd. Code that depends on any field being zero should be
12146 * fixed, so that the crtc_state can be safely duplicated. For now,
12147 * only fields that are know to not cause problems are preserved. */
12148
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012149 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012150 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012151 shared_dpll = crtc_state->shared_dpll;
12152 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012153 ddi_pll_sel = crtc_state->ddi_pll_sel;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012154
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012155 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012156
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012157 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012158 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012159 crtc_state->shared_dpll = shared_dpll;
12160 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012161 crtc_state->ddi_pll_sel = ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012162}
12163
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012164static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012165intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012166 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012167{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012168 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012169 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012170 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012171 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012172 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012173 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012174 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012175
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012176 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012177
Daniel Vettere143a212013-07-04 12:01:15 +020012178 pipe_config->cpu_transcoder =
12179 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012180
Imre Deak2960bc92013-07-30 13:36:32 +030012181 /*
12182 * Sanitize sync polarity flags based on requested ones. If neither
12183 * positive or negative polarity is requested, treat this as meaning
12184 * negative polarity.
12185 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012186 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012187 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012188 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012189
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012190 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012191 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012192 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012193
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012194 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12195 * plane pixel format and any sink constraints into account. Returns the
12196 * source plane bpp so that dithering can be selected on mismatches
12197 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012198 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12199 pipe_config);
12200 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012201 goto fail;
12202
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012203 /*
12204 * Determine the real pipe dimensions. Note that stereo modes can
12205 * increase the actual pipe size due to the frame doubling and
12206 * insertion of additional space for blanks between the frame. This
12207 * is stored in the crtc timings. We use the requested mode to do this
12208 * computation to clearly distinguish it from the adjusted mode, which
12209 * can be changed by the connectors in the below retry loop.
12210 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012211 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012212 &pipe_config->pipe_src_w,
12213 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012214
Daniel Vettere29c22c2013-02-21 00:00:16 +010012215encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012216 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012217 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012218 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012219
Daniel Vetter135c81b2013-07-21 21:37:09 +020012220 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012221 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12222 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012223
Daniel Vetter7758a112012-07-08 19:40:39 +020012224 /* Pass our mode to the connectors and the CRTC to give them a chance to
12225 * adjust it according to limitations or connector properties, and also
12226 * a chance to reject the mode entirely.
12227 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012228 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012229 if (connector_state->crtc != crtc)
12230 continue;
12231
12232 encoder = to_intel_encoder(connector_state->best_encoder);
12233
Daniel Vetterefea6e82013-07-21 21:36:59 +020012234 if (!(encoder->compute_config(encoder, pipe_config))) {
12235 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012236 goto fail;
12237 }
12238 }
12239
Daniel Vetterff9a6752013-06-01 17:16:21 +020012240 /* Set default port clock if not overwritten by the encoder. Needs to be
12241 * done afterwards in case the encoder adjusts the mode. */
12242 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012243 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012244 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012245
Daniel Vettera43f6e02013-06-07 23:10:32 +020012246 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012247 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012248 DRM_DEBUG_KMS("CRTC fixup failed\n");
12249 goto fail;
12250 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012251
12252 if (ret == RETRY) {
12253 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12254 ret = -EINVAL;
12255 goto fail;
12256 }
12257
12258 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12259 retry = false;
12260 goto encoder_retry;
12261 }
12262
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012263 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012264 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012265 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012266
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012267 /* Check if we need to force a modeset */
12268 if (pipe_config->has_audio !=
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012269 to_intel_crtc_state(crtc->state)->has_audio) {
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012270 pipe_config->base.mode_changed = true;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012271 ret = drm_atomic_add_affected_planes(state, crtc);
12272 }
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012273
12274 /*
12275 * Note we have an issue here with infoframes: current code
12276 * only updates them on the full mode set path per hw
12277 * requirements. So here we should be checking for any
12278 * required changes and forcing a mode set.
12279 */
Daniel Vetter7758a112012-07-08 19:40:39 +020012280fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012281 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012282}
12283
Daniel Vetterea9d7582012-07-10 10:42:52 +020012284static bool intel_crtc_in_use(struct drm_crtc *crtc)
12285{
12286 struct drm_encoder *encoder;
12287 struct drm_device *dev = crtc->dev;
12288
12289 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
12290 if (encoder->crtc == crtc)
12291 return true;
12292
12293 return false;
12294}
12295
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012296static void
12297intel_modeset_update_state(struct drm_atomic_state *state)
12298{
12299 struct drm_device *dev = state->dev;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012300 struct intel_encoder *intel_encoder;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012301 struct drm_crtc *crtc;
12302 struct drm_crtc_state *crtc_state;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012303 struct drm_connector *connector;
12304
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020012305 intel_shared_dpll_commit(state);
Daniel Vetterba41c0de2014-11-03 15:04:55 +010012306
Damien Lespiaub2784e12014-08-05 11:29:37 +010012307 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020012308 if (!intel_encoder->base.crtc)
12309 continue;
12310
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012311 crtc = intel_encoder->base.crtc;
12312 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12313 if (!crtc_state || !needs_modeset(crtc->state))
12314 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012315
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012316 intel_encoder->connectors_active = false;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012317 }
12318
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012319 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorstf7217902015-06-10 10:24:20 +020012320 intel_modeset_update_staged_output_state(state->dev);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012321
Ville Syrjälä76688512014-01-10 11:28:06 +020012322 /* Double check state. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012323 for_each_crtc(dev, crtc) {
12324 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012325
12326 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012327
12328 /* Update hwmode for vblank functions */
12329 if (crtc->state->active)
12330 crtc->hwmode = crtc->state->adjusted_mode;
12331 else
12332 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012333 }
12334
12335 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12336 if (!connector->encoder || !connector->encoder->crtc)
12337 continue;
12338
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012339 crtc = connector->encoder->crtc;
12340 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12341 if (!crtc_state || !needs_modeset(crtc->state))
12342 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012343
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012344 if (crtc->state->active) {
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012345 struct drm_property *dpms_property =
12346 dev->mode_config.dpms_property;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012347
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012348 connector->dpms = DRM_MODE_DPMS_ON;
12349 drm_object_property_set_value(&connector->base, dpms_property, DRM_MODE_DPMS_ON);
Daniel Vetter68d34722012-09-06 22:08:35 +020012350
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012351 intel_encoder = to_intel_encoder(connector->encoder);
12352 intel_encoder->connectors_active = true;
12353 } else
12354 connector->dpms = DRM_MODE_DPMS_OFF;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012355 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012356}
12357
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012358static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012359{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012360 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012361
12362 if (clock1 == clock2)
12363 return true;
12364
12365 if (!clock1 || !clock2)
12366 return false;
12367
12368 diff = abs(clock1 - clock2);
12369
12370 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12371 return true;
12372
12373 return false;
12374}
12375
Daniel Vetter25c5b262012-07-08 22:08:04 +020012376#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12377 list_for_each_entry((intel_crtc), \
12378 &(dev)->mode_config.crtc_list, \
12379 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012380 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012381
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012382static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012383intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012384 struct intel_crtc_state *current_config,
12385 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012386{
Daniel Vetter66e985c2013-06-05 13:34:20 +020012387#define PIPE_CONF_CHECK_X(name) \
12388 if (current_config->name != pipe_config->name) { \
12389 DRM_ERROR("mismatch in " #name " " \
12390 "(expected 0x%08x, found 0x%08x)\n", \
12391 current_config->name, \
12392 pipe_config->name); \
12393 return false; \
12394 }
12395
Daniel Vetter08a24032013-04-19 11:25:34 +020012396#define PIPE_CONF_CHECK_I(name) \
12397 if (current_config->name != pipe_config->name) { \
12398 DRM_ERROR("mismatch in " #name " " \
12399 "(expected %i, found %i)\n", \
12400 current_config->name, \
12401 pipe_config->name); \
12402 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012403 }
12404
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012405/* This is required for BDW+ where there is only one set of registers for
12406 * switching between high and low RR.
12407 * This macro can be used whenever a comparison has to be made between one
12408 * hw state and multiple sw state variables.
12409 */
12410#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12411 if ((current_config->name != pipe_config->name) && \
12412 (current_config->alt_name != pipe_config->name)) { \
12413 DRM_ERROR("mismatch in " #name " " \
12414 "(expected %i or %i, found %i)\n", \
12415 current_config->name, \
12416 current_config->alt_name, \
12417 pipe_config->name); \
12418 return false; \
12419 }
12420
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012421#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12422 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070012423 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012424 "(expected %i, found %i)\n", \
12425 current_config->name & (mask), \
12426 pipe_config->name & (mask)); \
12427 return false; \
12428 }
12429
Ville Syrjälä5e550652013-09-06 23:29:07 +030012430#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12431 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
12432 DRM_ERROR("mismatch in " #name " " \
12433 "(expected %i, found %i)\n", \
12434 current_config->name, \
12435 pipe_config->name); \
12436 return false; \
12437 }
12438
Daniel Vetterbb760062013-06-06 14:55:52 +020012439#define PIPE_CONF_QUIRK(quirk) \
12440 ((current_config->quirks | pipe_config->quirks) & (quirk))
12441
Daniel Vettereccb1402013-05-22 00:50:22 +020012442 PIPE_CONF_CHECK_I(cpu_transcoder);
12443
Daniel Vetter08a24032013-04-19 11:25:34 +020012444 PIPE_CONF_CHECK_I(has_pch_encoder);
12445 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020012446 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
12447 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
12448 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
12449 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
12450 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020012451
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012452 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012453
12454 if (INTEL_INFO(dev)->gen < 8) {
12455 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
12456 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
12457 PIPE_CONF_CHECK_I(dp_m_n.link_m);
12458 PIPE_CONF_CHECK_I(dp_m_n.link_n);
12459 PIPE_CONF_CHECK_I(dp_m_n.tu);
12460
12461 if (current_config->has_drrs) {
12462 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
12463 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
12464 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
12465 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
12466 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
12467 }
12468 } else {
12469 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
12470 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
12471 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
12472 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
12473 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
12474 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012475
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012476 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12477 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12478 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12479 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12480 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12481 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012482
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012483 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12484 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12485 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12486 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12487 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12488 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012489
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012490 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012491 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012492 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12493 IS_VALLEYVIEW(dev))
12494 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012495 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012496
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012497 PIPE_CONF_CHECK_I(has_audio);
12498
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012499 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012500 DRM_MODE_FLAG_INTERLACE);
12501
Daniel Vetterbb760062013-06-06 14:55:52 +020012502 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012503 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012504 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012505 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012506 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012507 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012508 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012509 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012510 DRM_MODE_FLAG_NVSYNC);
12511 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012512
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012513 PIPE_CONF_CHECK_I(pipe_src_w);
12514 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012515
Daniel Vetter99535992014-04-13 12:00:33 +020012516 /*
12517 * FIXME: BIOS likes to set up a cloned config with lvds+external
12518 * screen. Since we don't yet re-compute the pipe config when moving
12519 * just the lvds port away to another pipe the sw tracking won't match.
12520 *
12521 * Proper atomic modesets with recomputed global state will fix this.
12522 * Until then just don't check gmch state for inherited modes.
12523 */
12524 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
12525 PIPE_CONF_CHECK_I(gmch_pfit.control);
12526 /* pfit ratios are autocomputed by the hw on gen4+ */
12527 if (INTEL_INFO(dev)->gen < 4)
12528 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12529 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
12530 }
12531
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012532 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12533 if (current_config->pch_pfit.enabled) {
12534 PIPE_CONF_CHECK_I(pch_pfit.pos);
12535 PIPE_CONF_CHECK_I(pch_pfit.size);
12536 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012537
Chandra Kondurua1b22782015-04-07 15:28:45 -070012538 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12539
Jesse Barnese59150d2014-01-07 13:30:45 -080012540 /* BDW+ don't expose a synchronous way to read the state */
12541 if (IS_HASWELL(dev))
12542 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012543
Ville Syrjälä282740f2013-09-04 18:30:03 +030012544 PIPE_CONF_CHECK_I(double_wide);
12545
Daniel Vetter26804af2014-06-25 22:01:55 +030012546 PIPE_CONF_CHECK_X(ddi_pll_sel);
12547
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012548 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012549 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012550 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012551 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12552 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012553 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012554 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12555 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12556 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012557
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012558 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12559 PIPE_CONF_CHECK_I(pipe_bpp);
12560
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012561 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012562 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012563
Daniel Vetter66e985c2013-06-05 13:34:20 +020012564#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012565#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012566#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012567#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012568#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012569#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012570
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012571 return true;
12572}
12573
Damien Lespiau08db6652014-11-04 17:06:52 +000012574static void check_wm_state(struct drm_device *dev)
12575{
12576 struct drm_i915_private *dev_priv = dev->dev_private;
12577 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12578 struct intel_crtc *intel_crtc;
12579 int plane;
12580
12581 if (INTEL_INFO(dev)->gen < 9)
12582 return;
12583
12584 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12585 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12586
12587 for_each_intel_crtc(dev, intel_crtc) {
12588 struct skl_ddb_entry *hw_entry, *sw_entry;
12589 const enum pipe pipe = intel_crtc->pipe;
12590
12591 if (!intel_crtc->active)
12592 continue;
12593
12594 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012595 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012596 hw_entry = &hw_ddb.plane[pipe][plane];
12597 sw_entry = &sw_ddb->plane[pipe][plane];
12598
12599 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12600 continue;
12601
12602 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12603 "(expected (%u,%u), found (%u,%u))\n",
12604 pipe_name(pipe), plane + 1,
12605 sw_entry->start, sw_entry->end,
12606 hw_entry->start, hw_entry->end);
12607 }
12608
12609 /* cursor */
12610 hw_entry = &hw_ddb.cursor[pipe];
12611 sw_entry = &sw_ddb->cursor[pipe];
12612
12613 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12614 continue;
12615
12616 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12617 "(expected (%u,%u), found (%u,%u))\n",
12618 pipe_name(pipe),
12619 sw_entry->start, sw_entry->end,
12620 hw_entry->start, hw_entry->end);
12621 }
12622}
12623
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012624static void
12625check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012626{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012627 struct intel_connector *connector;
12628
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012629 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012630 /* This also checks the encoder/connector hw state with the
12631 * ->get_hw_state callbacks. */
12632 intel_connector_check_state(connector);
12633
Rob Clarke2c719b2014-12-15 13:56:32 -050012634 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012635 "connector's staged encoder doesn't match current encoder\n");
12636 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012637}
12638
12639static void
12640check_encoder_state(struct drm_device *dev)
12641{
12642 struct intel_encoder *encoder;
12643 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012644
Damien Lespiaub2784e12014-08-05 11:29:37 +010012645 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012646 bool enabled = false;
12647 bool active = false;
12648 enum pipe pipe, tracked_pipe;
12649
12650 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12651 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012652 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012653
Rob Clarke2c719b2014-12-15 13:56:32 -050012654 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012655 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012656 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012657 "encoder's active_connectors set, but no crtc\n");
12658
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012659 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012660 if (connector->base.encoder != &encoder->base)
12661 continue;
12662 enabled = true;
12663 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12664 active = true;
12665 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012666 /*
12667 * for MST connectors if we unplug the connector is gone
12668 * away but the encoder is still connected to a crtc
12669 * until a modeset happens in response to the hotplug.
12670 */
12671 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12672 continue;
12673
Rob Clarke2c719b2014-12-15 13:56:32 -050012674 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012675 "encoder's enabled state mismatch "
12676 "(expected %i, found %i)\n",
12677 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050012678 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012679 "active encoder with no crtc\n");
12680
Rob Clarke2c719b2014-12-15 13:56:32 -050012681 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012682 "encoder's computed active state doesn't match tracked active state "
12683 "(expected %i, found %i)\n", active, encoder->connectors_active);
12684
12685 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050012686 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012687 "encoder's hw state doesn't match sw tracking "
12688 "(expected %i, found %i)\n",
12689 encoder->connectors_active, active);
12690
12691 if (!encoder->base.crtc)
12692 continue;
12693
12694 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050012695 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012696 "active encoder's pipe doesn't match"
12697 "(expected %i, found %i)\n",
12698 tracked_pipe, pipe);
12699
12700 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012701}
12702
12703static void
12704check_crtc_state(struct drm_device *dev)
12705{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012706 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012707 struct intel_crtc *crtc;
12708 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012709 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012710
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012711 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012712 bool enabled = false;
12713 bool active = false;
12714
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012715 memset(&pipe_config, 0, sizeof(pipe_config));
12716
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012717 DRM_DEBUG_KMS("[CRTC:%d]\n",
12718 crtc->base.base.id);
12719
Matt Roper83d65732015-02-25 13:12:16 -080012720 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012721 "active crtc, but not enabled in sw tracking\n");
12722
Damien Lespiaub2784e12014-08-05 11:29:37 +010012723 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012724 if (encoder->base.crtc != &crtc->base)
12725 continue;
12726 enabled = true;
12727 if (encoder->connectors_active)
12728 active = true;
12729 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020012730
Rob Clarke2c719b2014-12-15 13:56:32 -050012731 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012732 "crtc's computed active state doesn't match tracked active state "
12733 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080012734 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012735 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080012736 "(expected %i, found %i)\n", enabled,
12737 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012738
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012739 active = dev_priv->display.get_pipe_config(crtc,
12740 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020012741
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012742 /* hw state is inconsistent with the pipe quirk */
12743 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12744 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020012745 active = crtc->active;
12746
Damien Lespiaub2784e12014-08-05 11:29:37 +010012747 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030012748 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020012749 if (encoder->base.crtc != &crtc->base)
12750 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012751 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020012752 encoder->get_config(encoder, &pipe_config);
12753 }
12754
Rob Clarke2c719b2014-12-15 13:56:32 -050012755 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012756 "crtc active state doesn't match with hw state "
12757 "(expected %i, found %i)\n", crtc->active, active);
12758
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012759 I915_STATE_WARN(crtc->active != crtc->base.state->active,
12760 "transitional active state does not match atomic hw state "
12761 "(expected %i, found %i)\n", crtc->base.state->active, crtc->active);
12762
Daniel Vetterc0b03412013-05-28 12:05:54 +020012763 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012764 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012765 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020012766 intel_dump_pipe_config(crtc, &pipe_config,
12767 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012768 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012769 "[sw state]");
12770 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012771 }
12772}
12773
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012774static void
12775check_shared_dpll_state(struct drm_device *dev)
12776{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012777 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012778 struct intel_crtc *crtc;
12779 struct intel_dpll_hw_state dpll_hw_state;
12780 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012781
12782 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12783 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12784 int enabled_crtcs = 0, active_crtcs = 0;
12785 bool active;
12786
12787 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12788
12789 DRM_DEBUG_KMS("%s\n", pll->name);
12790
12791 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12792
Rob Clarke2c719b2014-12-15 13:56:32 -050012793 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012794 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012795 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012796 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012797 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012798 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012799 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012800 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012801 "pll on state mismatch (expected %i, found %i)\n",
12802 pll->on, active);
12803
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012804 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012805 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012806 enabled_crtcs++;
12807 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12808 active_crtcs++;
12809 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012810 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012811 "pll active crtcs mismatch (expected %i, found %i)\n",
12812 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012813 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012814 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012815 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012816
Rob Clarke2c719b2014-12-15 13:56:32 -050012817 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012818 sizeof(dpll_hw_state)),
12819 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012820 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012821}
12822
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012823void
12824intel_modeset_check_state(struct drm_device *dev)
12825{
Damien Lespiau08db6652014-11-04 17:06:52 +000012826 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012827 check_connector_state(dev);
12828 check_encoder_state(dev);
12829 check_crtc_state(dev);
12830 check_shared_dpll_state(dev);
12831}
12832
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012833void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012834 int dotclock)
12835{
12836 /*
12837 * FDI already provided one idea for the dotclock.
12838 * Yell if the encoder disagrees.
12839 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012840 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012841 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012842 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012843}
12844
Ville Syrjälä80715b22014-05-15 20:23:23 +030012845static void update_scanline_offset(struct intel_crtc *crtc)
12846{
12847 struct drm_device *dev = crtc->base.dev;
12848
12849 /*
12850 * The scanline counter increments at the leading edge of hsync.
12851 *
12852 * On most platforms it starts counting from vtotal-1 on the
12853 * first active line. That means the scanline counter value is
12854 * always one less than what we would expect. Ie. just after
12855 * start of vblank, which also occurs at start of hsync (on the
12856 * last active line), the scanline counter will read vblank_start-1.
12857 *
12858 * On gen2 the scanline counter starts counting from 1 instead
12859 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12860 * to keep the value positive), instead of adding one.
12861 *
12862 * On HSW+ the behaviour of the scanline counter depends on the output
12863 * type. For DP ports it behaves like most other platforms, but on HDMI
12864 * there's an extra 1 line difference. So we need to add two instead of
12865 * one to the value.
12866 */
12867 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012868 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012869 int vtotal;
12870
12871 vtotal = mode->crtc_vtotal;
12872 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12873 vtotal /= 2;
12874
12875 crtc->scanline_offset = vtotal - 1;
12876 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012877 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012878 crtc->scanline_offset = 2;
12879 } else
12880 crtc->scanline_offset = 1;
12881}
12882
Maarten Lankhorstad421372015-06-15 12:33:42 +020012883static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012884{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012885 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012886 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012887 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012888 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012889 struct intel_crtc_state *intel_crtc_state;
12890 struct drm_crtc *crtc;
12891 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012892 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012893
12894 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012895 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012896
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012897 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012898 int dpll;
12899
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012900 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012901 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012902 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012903
Maarten Lankhorstad421372015-06-15 12:33:42 +020012904 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012905 continue;
12906
Maarten Lankhorstad421372015-06-15 12:33:42 +020012907 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012908
Maarten Lankhorstad421372015-06-15 12:33:42 +020012909 if (!shared_dpll)
12910 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12911
12912 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012913 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012914}
12915
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012916/*
12917 * This implements the workaround described in the "notes" section of the mode
12918 * set sequence documentation. When going from no pipes or single pipe to
12919 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12920 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12921 */
12922static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12923{
12924 struct drm_crtc_state *crtc_state;
12925 struct intel_crtc *intel_crtc;
12926 struct drm_crtc *crtc;
12927 struct intel_crtc_state *first_crtc_state = NULL;
12928 struct intel_crtc_state *other_crtc_state = NULL;
12929 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12930 int i;
12931
12932 /* look at all crtc's that are going to be enabled in during modeset */
12933 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12934 intel_crtc = to_intel_crtc(crtc);
12935
12936 if (!crtc_state->active || !needs_modeset(crtc_state))
12937 continue;
12938
12939 if (first_crtc_state) {
12940 other_crtc_state = to_intel_crtc_state(crtc_state);
12941 break;
12942 } else {
12943 first_crtc_state = to_intel_crtc_state(crtc_state);
12944 first_pipe = intel_crtc->pipe;
12945 }
12946 }
12947
12948 /* No workaround needed? */
12949 if (!first_crtc_state)
12950 return 0;
12951
12952 /* w/a possibly needed, check how many crtc's are already enabled. */
12953 for_each_intel_crtc(state->dev, intel_crtc) {
12954 struct intel_crtc_state *pipe_config;
12955
12956 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12957 if (IS_ERR(pipe_config))
12958 return PTR_ERR(pipe_config);
12959
12960 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12961
12962 if (!pipe_config->base.active ||
12963 needs_modeset(&pipe_config->base))
12964 continue;
12965
12966 /* 2 or more enabled crtcs means no need for w/a */
12967 if (enabled_pipe != INVALID_PIPE)
12968 return 0;
12969
12970 enabled_pipe = intel_crtc->pipe;
12971 }
12972
12973 if (enabled_pipe != INVALID_PIPE)
12974 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12975 else if (other_crtc_state)
12976 other_crtc_state->hsw_workaround_pipe = first_pipe;
12977
12978 return 0;
12979}
12980
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012981static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12982{
12983 struct drm_crtc *crtc;
12984 struct drm_crtc_state *crtc_state;
12985 int ret = 0;
12986
12987 /* add all active pipes to the state */
12988 for_each_crtc(state->dev, crtc) {
12989 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12990 if (IS_ERR(crtc_state))
12991 return PTR_ERR(crtc_state);
12992
12993 if (!crtc_state->active || needs_modeset(crtc_state))
12994 continue;
12995
12996 crtc_state->mode_changed = true;
12997
12998 ret = drm_atomic_add_affected_connectors(state, crtc);
12999 if (ret)
13000 break;
13001
13002 ret = drm_atomic_add_affected_planes(state, crtc);
13003 if (ret)
13004 break;
13005 }
13006
13007 return ret;
13008}
13009
13010
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013011/* Code that should eventually be part of atomic_check() */
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013012static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013013{
13014 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013015 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013016 int ret;
13017
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013018 if (!check_digital_port_conflicts(state)) {
13019 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13020 return -EINVAL;
13021 }
13022
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013023 /*
13024 * See if the config requires any additional preparation, e.g.
13025 * to adjust global state with pipes off. We need to do this
13026 * here so we can get the modeset_pipe updated config for the new
13027 * mode set on this crtc. For other crtcs we need to use the
13028 * adjusted_mode bits in the crtc directly.
13029 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013030 if (dev_priv->display.modeset_calc_cdclk) {
13031 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013032
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013033 ret = dev_priv->display.modeset_calc_cdclk(state);
13034
13035 cdclk = to_intel_atomic_state(state)->cdclk;
13036 if (!ret && cdclk != dev_priv->cdclk_freq)
13037 ret = intel_modeset_all_pipes(state);
13038
13039 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013040 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013041 } else
13042 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013043
Maarten Lankhorstad421372015-06-15 12:33:42 +020013044 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013045
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013046 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013047 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013048
Maarten Lankhorstad421372015-06-15 12:33:42 +020013049 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013050}
13051
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013052static int
13053intel_modeset_compute_config(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013054{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013055 struct drm_crtc *crtc;
13056 struct drm_crtc_state *crtc_state;
13057 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013058 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013059
13060 ret = drm_atomic_helper_check_modeset(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013061 if (ret)
13062 return ret;
13063
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013064 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013065 if (!crtc_state->enable) {
13066 if (needs_modeset(crtc_state))
13067 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013068 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013069 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013070
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020013071 if (to_intel_crtc_state(crtc_state)->quirks &
13072 PIPE_CONFIG_QUIRK_INITIAL_PLANES) {
13073 ret = drm_atomic_add_affected_planes(state, crtc);
13074 if (ret)
13075 return ret;
13076
13077 /*
13078 * We ought to handle i915.fastboot here.
13079 * If no modeset is required and the primary plane has
13080 * a fb, update the members of crtc_state as needed,
13081 * and run the necessary updates during vblank evasion.
13082 */
13083 }
13084
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013085 if (!needs_modeset(crtc_state)) {
13086 ret = drm_atomic_add_affected_connectors(state, crtc);
13087 if (ret)
13088 return ret;
13089 }
13090
13091 ret = intel_modeset_pipe_config(crtc,
13092 to_intel_crtc_state(crtc_state));
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013093 if (ret)
13094 return ret;
13095
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013096 if (needs_modeset(crtc_state))
13097 any_ms = true;
13098
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013099 intel_dump_pipe_config(to_intel_crtc(crtc),
13100 to_intel_crtc_state(crtc_state),
13101 "[modeset]");
13102 }
13103
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013104 if (any_ms) {
13105 ret = intel_modeset_checks(state);
13106
13107 if (ret)
13108 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013109 } else
13110 to_intel_atomic_state(state)->cdclk =
13111 to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013112
13113 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013114}
13115
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020013116static int __intel_set_mode(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013117{
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020013118 struct drm_device *dev = state->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030013119 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013120 struct drm_crtc *crtc;
13121 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013122 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013123 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013124 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013125
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013126 ret = drm_atomic_helper_prepare_planes(dev, state);
13127 if (ret)
13128 return ret;
13129
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013130 drm_atomic_helper_swap_state(dev, state);
13131
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013132 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13134
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013135 if (!needs_modeset(crtc->state))
13136 continue;
13137
13138 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013139 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013140
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013141 if (crtc_state->active) {
13142 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13143 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013144 intel_crtc->active = false;
13145 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013146 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013147 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013148
Daniel Vetterea9d7582012-07-10 10:42:52 +020013149 /* Only after disabling all output pipelines that will be changed can we
13150 * update the the output configuration. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013151 intel_modeset_update_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013152
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030013153 /* The state has been swaped above, so state actually contains the
13154 * old state now. */
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013155 if (any_ms)
13156 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020013157
Daniel Vettera6778b32012-07-02 09:56:42 +020013158 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013159 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013160 if (needs_modeset(crtc->state) && crtc->state->active) {
13161 update_scanline_offset(to_intel_crtc(crtc));
13162 dev_priv->display.crtc_enable(crtc);
13163 }
13164
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013165 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013166 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013167
Daniel Vettera6778b32012-07-02 09:56:42 +020013168 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013169
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013170 drm_atomic_helper_cleanup_planes(dev, state);
13171
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013172 drm_atomic_state_free(state);
13173
Ander Conselvan de Oliveira9eb45f22015-04-21 17:13:07 +030013174 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013175}
13176
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013177static int intel_set_mode_checked(struct drm_atomic_state *state)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013178{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013179 struct drm_device *dev = state->dev;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013180 int ret;
13181
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013182 ret = __intel_set_mode(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013183 if (ret == 0)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013184 intel_modeset_check_state(dev);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013185
13186 return ret;
13187}
13188
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013189static int intel_set_mode(struct drm_atomic_state *state)
Daniel Vetterf30da182013-04-11 20:22:50 +020013190{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013191 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020013192
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013193 ret = intel_modeset_compute_config(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013194 if (ret)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013195 return ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013196
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013197 return intel_set_mode_checked(state);
Daniel Vetterf30da182013-04-11 20:22:50 +020013198}
13199
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013200void intel_crtc_restore_mode(struct drm_crtc *crtc)
13201{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013202 struct drm_device *dev = crtc->dev;
13203 struct drm_atomic_state *state;
13204 struct intel_encoder *encoder;
13205 struct intel_connector *connector;
13206 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013207 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013208 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013209
13210 state = drm_atomic_state_alloc(dev);
13211 if (!state) {
13212 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
13213 crtc->base.id);
13214 return;
13215 }
13216
13217 state->acquire_ctx = dev->mode_config.acquire_ctx;
13218
13219 /* The force restore path in the HW readout code relies on the staged
13220 * config still keeping the user requested config while the actual
13221 * state has been overwritten by the configuration read from HW. We
13222 * need to copy the staged config to the atomic state, otherwise the
13223 * mode set will just reapply the state the HW is already in. */
13224 for_each_intel_encoder(dev, encoder) {
13225 if (&encoder->new_crtc->base != crtc)
13226 continue;
13227
13228 for_each_intel_connector(dev, connector) {
13229 if (connector->new_encoder != encoder)
13230 continue;
13231
13232 connector_state = drm_atomic_get_connector_state(state, &connector->base);
13233 if (IS_ERR(connector_state)) {
13234 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
13235 connector->base.base.id,
13236 connector->base.name,
13237 PTR_ERR(connector_state));
13238 continue;
13239 }
13240
13241 connector_state->crtc = crtc;
13242 connector_state->best_encoder = &encoder->base;
13243 }
13244 }
13245
Ander Conselvan de Oliveira4ed9fb32015-06-16 11:49:45 +030013246 crtc_state = intel_atomic_get_crtc_state(state, to_intel_crtc(crtc));
13247 if (IS_ERR(crtc_state)) {
13248 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
13249 crtc->base.id, PTR_ERR(crtc_state));
13250 drm_atomic_state_free(state);
13251 return;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013252 }
13253
Ander Conselvan de Oliveira4ed9fb32015-06-16 11:49:45 +030013254 crtc_state->base.active = crtc_state->base.enable =
13255 to_intel_crtc(crtc)->new_enabled;
13256
13257 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
13258
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030013259 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
13260 crtc->primary->fb, crtc->x, crtc->y);
13261
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013262 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013263 if (ret)
13264 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013265}
13266
Daniel Vetter25c5b262012-07-08 22:08:04 +020013267#undef for_each_intel_crtc_masked
13268
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013269static bool intel_connector_in_mode_set(struct intel_connector *connector,
13270 struct drm_mode_set *set)
13271{
13272 int ro;
13273
13274 for (ro = 0; ro < set->num_connectors; ro++)
13275 if (set->connectors[ro] == &connector->base)
13276 return true;
13277
13278 return false;
13279}
13280
Daniel Vetter2e431052012-07-04 22:42:15 +020013281static int
Daniel Vetter9a935852012-07-05 22:34:27 +020013282intel_modeset_stage_output_state(struct drm_device *dev,
13283 struct drm_mode_set *set,
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013284 struct drm_atomic_state *state)
Daniel Vetter50f56112012-07-02 09:35:43 +020013285{
Daniel Vetter9a935852012-07-05 22:34:27 +020013286 struct intel_connector *connector;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013287 struct drm_connector *drm_connector;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013288 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013289 struct drm_crtc *crtc;
13290 struct drm_crtc_state *crtc_state;
13291 int i, ret;
Daniel Vetter50f56112012-07-02 09:35:43 +020013292
Damien Lespiau9abdda72013-02-13 13:29:23 +000013293 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020013294 * of connectors. For paranoia, double-check this. */
13295 WARN_ON(!set->fb && (set->num_connectors != 0));
13296 WARN_ON(set->fb && (set->num_connectors == 0));
13297
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013298 for_each_intel_connector(dev, connector) {
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013299 bool in_mode_set = intel_connector_in_mode_set(connector, set);
13300
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013301 if (!in_mode_set && connector->base.state->crtc != set->crtc)
13302 continue;
13303
13304 connector_state =
13305 drm_atomic_get_connector_state(state, &connector->base);
13306 if (IS_ERR(connector_state))
13307 return PTR_ERR(connector_state);
13308
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013309 if (in_mode_set) {
13310 int pipe = to_intel_crtc(set->crtc)->pipe;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013311 connector_state->best_encoder =
13312 &intel_find_encoder(connector, pipe)->base;
Daniel Vetter50f56112012-07-02 09:35:43 +020013313 }
13314
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013315 if (connector->base.state->crtc != set->crtc)
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013316 continue;
13317
Daniel Vetter9a935852012-07-05 22:34:27 +020013318 /* If we disable the crtc, disable all its connectors. Also, if
13319 * the connector is on the changing crtc but not on the new
13320 * connector list, disable it. */
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013321 if (!set->fb || !in_mode_set) {
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013322 connector_state->best_encoder = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020013323
13324 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
13325 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013326 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020013327 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013328 }
13329 /* connector->new_encoder is now updated for all connectors. */
13330
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013331 for_each_connector_in_state(state, drm_connector, connector_state, i) {
13332 connector = to_intel_connector(drm_connector);
Ville Syrjälä76688512014-01-10 11:28:06 +020013333
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013334 if (!connector_state->best_encoder) {
13335 ret = drm_atomic_set_crtc_for_connector(connector_state,
13336 NULL);
13337 if (ret)
13338 return ret;
13339
Daniel Vetter50f56112012-07-02 09:35:43 +020013340 continue;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013341 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013342
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013343 if (intel_connector_in_mode_set(connector, set)) {
13344 struct drm_crtc *crtc = connector->base.state->crtc;
13345
13346 /* If this connector was in a previous crtc, add it
13347 * to the state. We might need to disable it. */
13348 if (crtc) {
13349 crtc_state =
13350 drm_atomic_get_crtc_state(state, crtc);
13351 if (IS_ERR(crtc_state))
13352 return PTR_ERR(crtc_state);
13353 }
13354
13355 ret = drm_atomic_set_crtc_for_connector(connector_state,
13356 set->crtc);
13357 if (ret)
13358 return ret;
13359 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013360
13361 /* Make sure the new CRTC will work with the encoder */
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013362 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
13363 connector_state->crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020013364 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020013365 }
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013366
Daniel Vetter9a935852012-07-05 22:34:27 +020013367 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
13368 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013369 connector->base.name,
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013370 connector_state->crtc->base.id);
13371
13372 if (connector_state->best_encoder != &connector->encoder->base)
13373 connector->encoder =
13374 to_intel_encoder(connector_state->best_encoder);
Daniel Vetter9a935852012-07-05 22:34:27 +020013375 }
13376
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013377 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013378 bool has_connectors;
13379
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013380 ret = drm_atomic_add_affected_connectors(state, crtc);
13381 if (ret)
13382 return ret;
Paulo Zanoni5a65f352014-01-07 14:55:53 -020013383
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013384 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
13385 if (has_connectors != crtc_state->enable)
13386 crtc_state->enable =
13387 crtc_state->active = has_connectors;
Ville Syrjälä76688512014-01-10 11:28:06 +020013388 }
13389
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013390 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
13391 set->fb, set->x, set->y);
13392 if (ret)
13393 return ret;
13394
13395 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
13396 if (IS_ERR(crtc_state))
13397 return PTR_ERR(crtc_state);
13398
Matt Roperce522992015-06-05 15:08:24 -070013399 ret = drm_atomic_set_mode_for_crtc(crtc_state, set->mode);
13400 if (ret)
13401 return ret;
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013402
13403 if (set->num_connectors)
13404 crtc_state->active = true;
13405
Daniel Vetter2e431052012-07-04 22:42:15 +020013406 return 0;
13407}
13408
13409static int intel_crtc_set_config(struct drm_mode_set *set)
13410{
13411 struct drm_device *dev;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013412 struct drm_atomic_state *state = NULL;
Daniel Vetter2e431052012-07-04 22:42:15 +020013413 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020013414
Daniel Vetter8d3e3752012-07-05 16:09:09 +020013415 BUG_ON(!set);
13416 BUG_ON(!set->crtc);
13417 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020013418
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010013419 /* Enforce sane interface api - has been abused by the fb helper. */
13420 BUG_ON(!set->mode && set->fb);
13421 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020013422
Daniel Vetter2e431052012-07-04 22:42:15 +020013423 if (set->fb) {
13424 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
13425 set->crtc->base.id, set->fb->base.id,
13426 (int)set->num_connectors, set->x, set->y);
13427 } else {
13428 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020013429 }
13430
13431 dev = set->crtc->dev;
13432
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013433 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013434 if (!state)
13435 return -ENOMEM;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013436
13437 state->acquire_ctx = dev->mode_config.acquire_ctx;
13438
Ander Conselvan de Oliveira462a4252015-04-21 17:13:00 +030013439 ret = intel_modeset_stage_output_state(dev, set, state);
Daniel Vetter2e431052012-07-04 22:42:15 +020013440 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013441 goto out;
Daniel Vetter2e431052012-07-04 22:42:15 +020013442
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013443 ret = intel_modeset_compute_config(state);
13444 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013445 goto out;
Jesse Barnes50f52752014-11-07 13:11:00 -080013446
Jesse Barnes1f9954d2014-11-05 14:26:10 -080013447 intel_update_pipe_size(to_intel_crtc(set->crtc));
13448
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013449 ret = intel_set_mode_checked(state);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013450 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020013451 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
13452 set->crtc->base.id, ret);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013453 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013454
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013455out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013456 if (ret)
13457 drm_atomic_state_free(state);
Daniel Vetter50f56112012-07-02 09:35:43 +020013458 return ret;
13459}
13460
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013461static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013462 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020013463 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013464 .destroy = intel_crtc_destroy,
13465 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013466 .atomic_duplicate_state = intel_crtc_duplicate_state,
13467 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013468};
13469
Daniel Vetter53589012013-06-05 13:34:16 +020013470static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13471 struct intel_shared_dpll *pll,
13472 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013473{
Daniel Vetter53589012013-06-05 13:34:16 +020013474 uint32_t val;
13475
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013476 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013477 return false;
13478
Daniel Vetter53589012013-06-05 13:34:16 +020013479 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013480 hw_state->dpll = val;
13481 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13482 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013483
13484 return val & DPLL_VCO_ENABLE;
13485}
13486
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013487static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13488 struct intel_shared_dpll *pll)
13489{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013490 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13491 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013492}
13493
Daniel Vettere7b903d2013-06-05 13:34:14 +020013494static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13495 struct intel_shared_dpll *pll)
13496{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013497 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013498 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013499
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013500 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013501
13502 /* Wait for the clocks to stabilize. */
13503 POSTING_READ(PCH_DPLL(pll->id));
13504 udelay(150);
13505
13506 /* The pixel multiplier can only be updated once the
13507 * DPLL is enabled and the clocks are stable.
13508 *
13509 * So write it again.
13510 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013511 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013512 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013513 udelay(200);
13514}
13515
13516static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13517 struct intel_shared_dpll *pll)
13518{
13519 struct drm_device *dev = dev_priv->dev;
13520 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013521
13522 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013523 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013524 if (intel_crtc_to_shared_dpll(crtc) == pll)
13525 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13526 }
13527
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013528 I915_WRITE(PCH_DPLL(pll->id), 0);
13529 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013530 udelay(200);
13531}
13532
Daniel Vetter46edb022013-06-05 13:34:12 +020013533static char *ibx_pch_dpll_names[] = {
13534 "PCH DPLL A",
13535 "PCH DPLL B",
13536};
13537
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013538static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013539{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013540 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013541 int i;
13542
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013543 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013544
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013545 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013546 dev_priv->shared_dplls[i].id = i;
13547 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013548 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013549 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13550 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013551 dev_priv->shared_dplls[i].get_hw_state =
13552 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013553 }
13554}
13555
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013556static void intel_shared_dpll_init(struct drm_device *dev)
13557{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013558 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013559
Ville Syrjäläb6283052015-06-03 15:45:07 +030013560 intel_update_cdclk(dev);
13561
Daniel Vetter9cd86932014-06-25 22:01:57 +030013562 if (HAS_DDI(dev))
13563 intel_ddi_pll_init(dev);
13564 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013565 ibx_pch_dpll_init(dev);
13566 else
13567 dev_priv->num_shared_dpll = 0;
13568
13569 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013570}
13571
Matt Roper6beb8c232014-12-01 15:40:14 -080013572/**
13573 * intel_prepare_plane_fb - Prepare fb for usage on plane
13574 * @plane: drm plane to prepare for
13575 * @fb: framebuffer to prepare for presentation
13576 *
13577 * Prepares a framebuffer for usage on a display plane. Generally this
13578 * involves pinning the underlying object and updating the frontbuffer tracking
13579 * bits. Some older platforms need special physical address handling for
13580 * cursor planes.
13581 *
13582 * Returns 0 on success, negative error code on failure.
13583 */
13584int
13585intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013586 struct drm_framebuffer *fb,
13587 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013588{
13589 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013590 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013591 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13592 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013593 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013594
Matt Roperea2c67b2014-12-23 10:41:52 -080013595 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013596 return 0;
13597
Matt Roper4c345742014-07-09 16:22:10 -070013598 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013599
Matt Roper6beb8c232014-12-01 15:40:14 -080013600 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13601 INTEL_INFO(dev)->cursor_needs_physical) {
13602 int align = IS_I830(dev) ? 16 * 1024 : 256;
13603 ret = i915_gem_object_attach_phys(obj, align);
13604 if (ret)
13605 DRM_DEBUG_KMS("failed to attach phys object\n");
13606 } else {
John Harrison91af1272015-06-18 13:14:56 +010013607 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013608 }
13609
13610 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013611 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013612
13613 mutex_unlock(&dev->struct_mutex);
13614
13615 return ret;
13616}
13617
Matt Roper38f3ce32014-12-02 07:45:25 -080013618/**
13619 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13620 * @plane: drm plane to clean up for
13621 * @fb: old framebuffer that was on plane
13622 *
13623 * Cleans up a framebuffer that has just been removed from a plane.
13624 */
13625void
13626intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013627 struct drm_framebuffer *fb,
13628 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013629{
13630 struct drm_device *dev = plane->dev;
13631 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13632
13633 if (WARN_ON(!obj))
13634 return;
13635
13636 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13637 !INTEL_INFO(dev)->cursor_needs_physical) {
13638 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013639 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013640 mutex_unlock(&dev->struct_mutex);
13641 }
Matt Roper465c1202014-05-29 08:06:54 -070013642}
13643
Chandra Konduru6156a452015-04-27 13:48:39 -070013644int
13645skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13646{
13647 int max_scale;
13648 struct drm_device *dev;
13649 struct drm_i915_private *dev_priv;
13650 int crtc_clock, cdclk;
13651
13652 if (!intel_crtc || !crtc_state)
13653 return DRM_PLANE_HELPER_NO_SCALING;
13654
13655 dev = intel_crtc->base.dev;
13656 dev_priv = dev->dev_private;
13657 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013658 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013659
13660 if (!crtc_clock || !cdclk)
13661 return DRM_PLANE_HELPER_NO_SCALING;
13662
13663 /*
13664 * skl max scale is lower of:
13665 * close to 3 but not 3, -1 is for that purpose
13666 * or
13667 * cdclk/crtc_clock
13668 */
13669 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13670
13671 return max_scale;
13672}
13673
Matt Roper465c1202014-05-29 08:06:54 -070013674static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013675intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013676 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013677 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013678{
Matt Roper2b875c22014-12-01 15:40:13 -080013679 struct drm_crtc *crtc = state->base.crtc;
13680 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013681 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013682 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13683 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013684
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013685 /* use scaler when colorkey is not required */
13686 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013687 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013688 min_scale = 1;
13689 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013690 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013691 }
Sonika Jindald8106362015-04-10 14:37:28 +053013692
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013693 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13694 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013695 min_scale, max_scale,
13696 can_position, true,
13697 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013698}
13699
Gustavo Padovan14af2932014-10-24 14:51:31 +010013700static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013701intel_commit_primary_plane(struct drm_plane *plane,
13702 struct intel_plane_state *state)
13703{
Matt Roper2b875c22014-12-01 15:40:13 -080013704 struct drm_crtc *crtc = state->base.crtc;
13705 struct drm_framebuffer *fb = state->base.fb;
13706 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013707 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013708 struct intel_crtc *intel_crtc;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013709 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013710
Matt Roperea2c67b2014-12-23 10:41:52 -080013711 crtc = crtc ? crtc : plane->crtc;
13712 intel_crtc = to_intel_crtc(crtc);
13713
Matt Ropercf4c7c12014-12-04 10:27:42 -080013714 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080013715 crtc->x = src->x1 >> 16;
13716 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013717
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013718 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013719 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013720
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013721 if (state->visible)
13722 /* FIXME: kill this fastboot hack */
13723 intel_update_pipe_size(intel_crtc);
13724
13725 dev_priv->display.update_primary_plane(crtc, fb, crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013726}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013727
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013728static void
13729intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013730 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013731{
13732 struct drm_device *dev = plane->dev;
13733 struct drm_i915_private *dev_priv = dev->dev_private;
13734
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013735 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13736}
13737
Matt Roper32b7eee2014-12-24 07:59:06 -080013738static void intel_begin_crtc_commit(struct drm_crtc *crtc)
13739{
13740 struct drm_device *dev = crtc->dev;
13741 struct drm_i915_private *dev_priv = dev->dev_private;
13742 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013743
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013744 if (!needs_modeset(crtc->state))
13745 intel_pre_plane_update(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013746
Ville Syrjäläf015c552015-06-24 22:00:02 +030013747 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013748 intel_update_watermarks(crtc);
13749
13750 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080013751
13752 /* Perform vblank evasion around commit operation */
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013753 if (crtc->state->active)
Matt Roperc34c9ee2014-12-23 10:41:50 -080013754 intel_crtc->atomic.evade =
13755 intel_pipe_update_start(intel_crtc,
13756 &intel_crtc->atomic.start_vbl_count);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013757
13758 if (!needs_modeset(crtc->state) && INTEL_INFO(dev)->gen >= 9)
13759 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013760}
13761
13762static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13763{
13764 struct drm_device *dev = crtc->dev;
13765 struct drm_i915_private *dev_priv = dev->dev_private;
13766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013767
Matt Roperc34c9ee2014-12-23 10:41:50 -080013768 if (intel_crtc->atomic.evade)
13769 intel_pipe_update_end(intel_crtc,
13770 intel_crtc->atomic.start_vbl_count);
13771
Matt Roper32b7eee2014-12-24 07:59:06 -080013772 intel_runtime_pm_put(dev_priv);
13773
Maarten Lankhorstac21b222015-06-15 12:33:49 +020013774 intel_post_plane_update(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013775}
13776
Matt Ropercf4c7c12014-12-04 10:27:42 -080013777/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013778 * intel_plane_destroy - destroy a plane
13779 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013780 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013781 * Common destruction function for all types of planes (primary, cursor,
13782 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013783 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013784void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013785{
13786 struct intel_plane *intel_plane = to_intel_plane(plane);
13787 drm_plane_cleanup(plane);
13788 kfree(intel_plane);
13789}
13790
Matt Roper65a3fea2015-01-21 16:35:42 -080013791const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013792 .update_plane = drm_atomic_helper_update_plane,
13793 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013794 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013795 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013796 .atomic_get_property = intel_plane_atomic_get_property,
13797 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013798 .atomic_duplicate_state = intel_plane_duplicate_state,
13799 .atomic_destroy_state = intel_plane_destroy_state,
13800
Matt Roper465c1202014-05-29 08:06:54 -070013801};
13802
13803static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13804 int pipe)
13805{
13806 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013807 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013808 const uint32_t *intel_primary_formats;
13809 int num_formats;
13810
13811 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13812 if (primary == NULL)
13813 return NULL;
13814
Matt Roper8e7d6882015-01-21 16:35:41 -080013815 state = intel_create_plane_state(&primary->base);
13816 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013817 kfree(primary);
13818 return NULL;
13819 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013820 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013821
Matt Roper465c1202014-05-29 08:06:54 -070013822 primary->can_scale = false;
13823 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013824 if (INTEL_INFO(dev)->gen >= 9) {
13825 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013826 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013827 }
Matt Roper465c1202014-05-29 08:06:54 -070013828 primary->pipe = pipe;
13829 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013830 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013831 primary->check_plane = intel_check_primary_plane;
13832 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013833 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013834 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13835 primary->plane = !pipe;
13836
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013837 if (INTEL_INFO(dev)->gen >= 9) {
13838 intel_primary_formats = skl_primary_formats;
13839 num_formats = ARRAY_SIZE(skl_primary_formats);
13840 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013841 intel_primary_formats = i965_primary_formats;
13842 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013843 } else {
13844 intel_primary_formats = i8xx_primary_formats;
13845 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013846 }
13847
13848 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013849 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013850 intel_primary_formats, num_formats,
13851 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013852
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013853 if (INTEL_INFO(dev)->gen >= 4)
13854 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013855
Matt Roperea2c67b2014-12-23 10:41:52 -080013856 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13857
Matt Roper465c1202014-05-29 08:06:54 -070013858 return &primary->base;
13859}
13860
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013861void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13862{
13863 if (!dev->mode_config.rotation_property) {
13864 unsigned long flags = BIT(DRM_ROTATE_0) |
13865 BIT(DRM_ROTATE_180);
13866
13867 if (INTEL_INFO(dev)->gen >= 9)
13868 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13869
13870 dev->mode_config.rotation_property =
13871 drm_mode_create_rotation_property(dev, flags);
13872 }
13873 if (dev->mode_config.rotation_property)
13874 drm_object_attach_property(&plane->base.base,
13875 dev->mode_config.rotation_property,
13876 plane->base.state->rotation);
13877}
13878
Matt Roper3d7d6512014-06-10 08:28:13 -070013879static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013880intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013881 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013882 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013883{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013884 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013885 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013886 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013887 unsigned stride;
13888 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013889
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013890 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13891 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013892 DRM_PLANE_HELPER_NO_SCALING,
13893 DRM_PLANE_HELPER_NO_SCALING,
13894 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013895 if (ret)
13896 return ret;
13897
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013898 /* if we want to turn off the cursor ignore width and height */
13899 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013900 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013901
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013902 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013903 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013904 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13905 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013906 return -EINVAL;
13907 }
13908
Matt Roperea2c67b2014-12-23 10:41:52 -080013909 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13910 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013911 DRM_DEBUG_KMS("buffer is too small\n");
13912 return -ENOMEM;
13913 }
13914
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013915 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013916 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013917 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013918 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013919
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013920 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013921}
13922
Matt Roperf4a2cf22014-12-01 15:40:12 -080013923static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013924intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013925 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013926{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013927 intel_crtc_update_cursor(crtc, false);
13928}
13929
13930static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013931intel_commit_cursor_plane(struct drm_plane *plane,
13932 struct intel_plane_state *state)
13933{
Matt Roper2b875c22014-12-01 15:40:13 -080013934 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013935 struct drm_device *dev = plane->dev;
13936 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013937 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013938 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013939
Matt Roperea2c67b2014-12-23 10:41:52 -080013940 crtc = crtc ? crtc : plane->crtc;
13941 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013942
Matt Roperea2c67b2014-12-23 10:41:52 -080013943 plane->fb = state->base.fb;
13944 crtc->cursor_x = state->base.crtc_x;
13945 crtc->cursor_y = state->base.crtc_y;
13946
Gustavo Padovana912f122014-12-01 15:40:10 -080013947 if (intel_crtc->cursor_bo == obj)
13948 goto update;
13949
Matt Roperf4a2cf22014-12-01 15:40:12 -080013950 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013951 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013952 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013953 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013954 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013955 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013956
Gustavo Padovana912f122014-12-01 15:40:10 -080013957 intel_crtc->cursor_addr = addr;
13958 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013959
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013960update:
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013961 if (crtc->state->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013962 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013963}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013964
Matt Roper3d7d6512014-06-10 08:28:13 -070013965static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13966 int pipe)
13967{
13968 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013969 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013970
13971 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13972 if (cursor == NULL)
13973 return NULL;
13974
Matt Roper8e7d6882015-01-21 16:35:41 -080013975 state = intel_create_plane_state(&cursor->base);
13976 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013977 kfree(cursor);
13978 return NULL;
13979 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013980 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013981
Matt Roper3d7d6512014-06-10 08:28:13 -070013982 cursor->can_scale = false;
13983 cursor->max_downscale = 1;
13984 cursor->pipe = pipe;
13985 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013986 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013987 cursor->check_plane = intel_check_cursor_plane;
13988 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013989 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013990
13991 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013992 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013993 intel_cursor_formats,
13994 ARRAY_SIZE(intel_cursor_formats),
13995 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013996
13997 if (INTEL_INFO(dev)->gen >= 4) {
13998 if (!dev->mode_config.rotation_property)
13999 dev->mode_config.rotation_property =
14000 drm_mode_create_rotation_property(dev,
14001 BIT(DRM_ROTATE_0) |
14002 BIT(DRM_ROTATE_180));
14003 if (dev->mode_config.rotation_property)
14004 drm_object_attach_property(&cursor->base.base,
14005 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014006 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014007 }
14008
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014009 if (INTEL_INFO(dev)->gen >=9)
14010 state->scaler_id = -1;
14011
Matt Roperea2c67b2014-12-23 10:41:52 -080014012 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14013
Matt Roper3d7d6512014-06-10 08:28:13 -070014014 return &cursor->base;
14015}
14016
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014017static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14018 struct intel_crtc_state *crtc_state)
14019{
14020 int i;
14021 struct intel_scaler *intel_scaler;
14022 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14023
14024 for (i = 0; i < intel_crtc->num_scalers; i++) {
14025 intel_scaler = &scaler_state->scalers[i];
14026 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014027 intel_scaler->mode = PS_SCALER_MODE_DYN;
14028 }
14029
14030 scaler_state->scaler_id = -1;
14031}
14032
Hannes Ederb358d0a2008-12-18 21:18:47 +010014033static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014034{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014035 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014036 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014037 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014038 struct drm_plane *primary = NULL;
14039 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014040 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014041
Daniel Vetter955382f2013-09-19 14:05:45 +020014042 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014043 if (intel_crtc == NULL)
14044 return;
14045
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014046 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14047 if (!crtc_state)
14048 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014049 intel_crtc->config = crtc_state;
14050 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014051 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014052
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014053 /* initialize shared scalers */
14054 if (INTEL_INFO(dev)->gen >= 9) {
14055 if (pipe == PIPE_C)
14056 intel_crtc->num_scalers = 1;
14057 else
14058 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14059
14060 skl_init_scalers(dev, intel_crtc, crtc_state);
14061 }
14062
Matt Roper465c1202014-05-29 08:06:54 -070014063 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014064 if (!primary)
14065 goto fail;
14066
14067 cursor = intel_cursor_plane_create(dev, pipe);
14068 if (!cursor)
14069 goto fail;
14070
Matt Roper465c1202014-05-29 08:06:54 -070014071 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014072 cursor, &intel_crtc_funcs);
14073 if (ret)
14074 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014075
14076 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014077 for (i = 0; i < 256; i++) {
14078 intel_crtc->lut_r[i] = i;
14079 intel_crtc->lut_g[i] = i;
14080 intel_crtc->lut_b[i] = i;
14081 }
14082
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014083 /*
14084 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014085 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014086 */
Jesse Barnes80824002009-09-10 15:28:06 -070014087 intel_crtc->pipe = pipe;
14088 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014089 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014090 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014091 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014092 }
14093
Chris Wilson4b0e3332014-05-30 16:35:26 +030014094 intel_crtc->cursor_base = ~0;
14095 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014096 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014097
Ville Syrjälä852eb002015-06-24 22:00:07 +030014098 intel_crtc->wm.cxsr_allowed = true;
14099
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014100 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14101 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14102 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14103 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14104
Jesse Barnes79e53942008-11-07 14:24:08 -080014105 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014106
14107 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014108 return;
14109
14110fail:
14111 if (primary)
14112 drm_plane_cleanup(primary);
14113 if (cursor)
14114 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014115 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014116 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014117}
14118
Jesse Barnes752aa882013-10-31 18:55:49 +020014119enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14120{
14121 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014122 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014123
Rob Clark51fd3712013-11-19 12:10:12 -050014124 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014125
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014126 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014127 return INVALID_PIPE;
14128
14129 return to_intel_crtc(encoder->crtc)->pipe;
14130}
14131
Carl Worth08d7b3d2009-04-29 14:43:54 -070014132int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014133 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014134{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014135 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014136 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014137 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014138
Rob Clark7707e652014-07-17 23:30:04 -040014139 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014140
Rob Clark7707e652014-07-17 23:30:04 -040014141 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014142 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014143 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014144 }
14145
Rob Clark7707e652014-07-17 23:30:04 -040014146 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014147 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014148
Daniel Vetterc05422d2009-08-11 16:05:30 +020014149 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014150}
14151
Daniel Vetter66a92782012-07-12 20:08:18 +020014152static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014153{
Daniel Vetter66a92782012-07-12 20:08:18 +020014154 struct drm_device *dev = encoder->base.dev;
14155 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014156 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014157 int entry = 0;
14158
Damien Lespiaub2784e12014-08-05 11:29:37 +010014159 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014160 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014161 index_mask |= (1 << entry);
14162
Jesse Barnes79e53942008-11-07 14:24:08 -080014163 entry++;
14164 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014165
Jesse Barnes79e53942008-11-07 14:24:08 -080014166 return index_mask;
14167}
14168
Chris Wilson4d302442010-12-14 19:21:29 +000014169static bool has_edp_a(struct drm_device *dev)
14170{
14171 struct drm_i915_private *dev_priv = dev->dev_private;
14172
14173 if (!IS_MOBILE(dev))
14174 return false;
14175
14176 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14177 return false;
14178
Damien Lespiaue3589902014-02-07 19:12:50 +000014179 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014180 return false;
14181
14182 return true;
14183}
14184
Jesse Barnes84b4e042014-06-25 08:24:29 -070014185static bool intel_crt_present(struct drm_device *dev)
14186{
14187 struct drm_i915_private *dev_priv = dev->dev_private;
14188
Damien Lespiau884497e2013-12-03 13:56:23 +000014189 if (INTEL_INFO(dev)->gen >= 9)
14190 return false;
14191
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014192 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014193 return false;
14194
14195 if (IS_CHERRYVIEW(dev))
14196 return false;
14197
14198 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14199 return false;
14200
14201 return true;
14202}
14203
Jesse Barnes79e53942008-11-07 14:24:08 -080014204static void intel_setup_outputs(struct drm_device *dev)
14205{
Eric Anholt725e30a2009-01-22 13:01:02 -080014206 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014207 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014208 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014209
Daniel Vetterc9093352013-06-06 22:22:47 +020014210 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014211
Jesse Barnes84b4e042014-06-25 08:24:29 -070014212 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014213 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014214
Vandana Kannanc776eb22014-08-19 12:05:01 +053014215 if (IS_BROXTON(dev)) {
14216 /*
14217 * FIXME: Broxton doesn't support port detection via the
14218 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14219 * detect the ports.
14220 */
14221 intel_ddi_init(dev, PORT_A);
14222 intel_ddi_init(dev, PORT_B);
14223 intel_ddi_init(dev, PORT_C);
14224 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014225 int found;
14226
Jesse Barnesde31fac2015-03-06 15:53:32 -080014227 /*
14228 * Haswell uses DDI functions to detect digital outputs.
14229 * On SKL pre-D0 the strap isn't connected, so we assume
14230 * it's there.
14231 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014232 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014233 /* WaIgnoreDDIAStrap: skl */
14234 if (found ||
14235 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014236 intel_ddi_init(dev, PORT_A);
14237
14238 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14239 * register */
14240 found = I915_READ(SFUSE_STRAP);
14241
14242 if (found & SFUSE_STRAP_DDIB_DETECTED)
14243 intel_ddi_init(dev, PORT_B);
14244 if (found & SFUSE_STRAP_DDIC_DETECTED)
14245 intel_ddi_init(dev, PORT_C);
14246 if (found & SFUSE_STRAP_DDID_DETECTED)
14247 intel_ddi_init(dev, PORT_D);
14248 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014249 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014250 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014251
14252 if (has_edp_a(dev))
14253 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014254
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014255 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014256 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014257 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014258 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014259 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014260 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014261 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014262 }
14263
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014264 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014265 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014266
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014267 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014268 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014269
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014270 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014271 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014272
Daniel Vetter270b3042012-10-27 15:52:05 +020014273 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014274 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014275 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014276 /*
14277 * The DP_DETECTED bit is the latched state of the DDC
14278 * SDA pin at boot. However since eDP doesn't require DDC
14279 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14280 * eDP ports may have been muxed to an alternate function.
14281 * Thus we can't rely on the DP_DETECTED bit alone to detect
14282 * eDP ports. Consult the VBT as well as DP_DETECTED to
14283 * detect eDP ports.
14284 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014285 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14286 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014287 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14288 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014289 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14290 intel_dp_is_edp(dev, PORT_B))
14291 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014292
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014293 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14294 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014295 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14296 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014297 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14298 intel_dp_is_edp(dev, PORT_C))
14299 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014300
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014301 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014302 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014303 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14304 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014305 /* eDP not supported on port D, so don't check VBT */
14306 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14307 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014308 }
14309
Jani Nikula3cfca972013-08-27 15:12:26 +030014310 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014311 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014312 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014313
Paulo Zanonie2debe92013-02-18 19:00:27 -030014314 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014315 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014316 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014317 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014318 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014319 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014320 }
Ma Ling27185ae2009-08-24 13:50:23 +080014321
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014322 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014323 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014324 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014325
14326 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014327
Paulo Zanonie2debe92013-02-18 19:00:27 -030014328 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014329 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014330 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014331 }
Ma Ling27185ae2009-08-24 13:50:23 +080014332
Paulo Zanonie2debe92013-02-18 19:00:27 -030014333 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014334
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014335 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014336 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014337 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014338 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014339 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014340 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014341 }
Ma Ling27185ae2009-08-24 13:50:23 +080014342
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014343 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014344 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014345 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014346 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014347 intel_dvo_init(dev);
14348
Zhenyu Wang103a1962009-11-27 11:44:36 +080014349 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014350 intel_tv_init(dev);
14351
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014352 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014353
Damien Lespiaub2784e12014-08-05 11:29:37 +010014354 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014355 encoder->base.possible_crtcs = encoder->crtc_mask;
14356 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014357 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014358 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014359
Paulo Zanonidde86e22012-12-01 12:04:25 -020014360 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014361
14362 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014363}
14364
14365static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14366{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014367 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014368 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014369
Daniel Vetteref2d6332014-02-10 18:00:38 +010014370 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014371 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014372 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014373 drm_gem_object_unreference(&intel_fb->obj->base);
14374 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014375 kfree(intel_fb);
14376}
14377
14378static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014379 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014380 unsigned int *handle)
14381{
14382 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014383 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014384
Chris Wilson05394f32010-11-08 19:18:58 +000014385 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014386}
14387
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014388static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14389 struct drm_file *file,
14390 unsigned flags, unsigned color,
14391 struct drm_clip_rect *clips,
14392 unsigned num_clips)
14393{
14394 struct drm_device *dev = fb->dev;
14395 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14396 struct drm_i915_gem_object *obj = intel_fb->obj;
14397
14398 mutex_lock(&dev->struct_mutex);
14399 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
14400 mutex_unlock(&dev->struct_mutex);
14401
14402 return 0;
14403}
14404
Jesse Barnes79e53942008-11-07 14:24:08 -080014405static const struct drm_framebuffer_funcs intel_fb_funcs = {
14406 .destroy = intel_user_framebuffer_destroy,
14407 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014408 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014409};
14410
Damien Lespiaub3218032015-02-27 11:15:18 +000014411static
14412u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14413 uint32_t pixel_format)
14414{
14415 u32 gen = INTEL_INFO(dev)->gen;
14416
14417 if (gen >= 9) {
14418 /* "The stride in bytes must not exceed the of the size of 8K
14419 * pixels and 32K bytes."
14420 */
14421 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14422 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14423 return 32*1024;
14424 } else if (gen >= 4) {
14425 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14426 return 16*1024;
14427 else
14428 return 32*1024;
14429 } else if (gen >= 3) {
14430 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14431 return 8*1024;
14432 else
14433 return 16*1024;
14434 } else {
14435 /* XXX DSPC is limited to 4k tiled */
14436 return 8*1024;
14437 }
14438}
14439
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014440static int intel_framebuffer_init(struct drm_device *dev,
14441 struct intel_framebuffer *intel_fb,
14442 struct drm_mode_fb_cmd2 *mode_cmd,
14443 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014444{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014445 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014446 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014447 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014448
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014449 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14450
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014451 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14452 /* Enforce that fb modifier and tiling mode match, but only for
14453 * X-tiled. This is needed for FBC. */
14454 if (!!(obj->tiling_mode == I915_TILING_X) !=
14455 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14456 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14457 return -EINVAL;
14458 }
14459 } else {
14460 if (obj->tiling_mode == I915_TILING_X)
14461 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14462 else if (obj->tiling_mode == I915_TILING_Y) {
14463 DRM_DEBUG("No Y tiling for legacy addfb\n");
14464 return -EINVAL;
14465 }
14466 }
14467
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014468 /* Passed in modifier sanity checking. */
14469 switch (mode_cmd->modifier[0]) {
14470 case I915_FORMAT_MOD_Y_TILED:
14471 case I915_FORMAT_MOD_Yf_TILED:
14472 if (INTEL_INFO(dev)->gen < 9) {
14473 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14474 mode_cmd->modifier[0]);
14475 return -EINVAL;
14476 }
14477 case DRM_FORMAT_MOD_NONE:
14478 case I915_FORMAT_MOD_X_TILED:
14479 break;
14480 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014481 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14482 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014483 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014484 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014485
Damien Lespiaub3218032015-02-27 11:15:18 +000014486 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14487 mode_cmd->pixel_format);
14488 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14489 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14490 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014491 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014492 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014493
Damien Lespiaub3218032015-02-27 11:15:18 +000014494 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14495 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014496 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014497 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14498 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014499 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014500 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014501 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014502 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014503
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014504 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014505 mode_cmd->pitches[0] != obj->stride) {
14506 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14507 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014508 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014509 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014510
Ville Syrjälä57779d02012-10-31 17:50:14 +020014511 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014512 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014513 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014514 case DRM_FORMAT_RGB565:
14515 case DRM_FORMAT_XRGB8888:
14516 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014517 break;
14518 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014519 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014520 DRM_DEBUG("unsupported pixel format: %s\n",
14521 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014522 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014523 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014524 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014525 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014526 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14527 DRM_DEBUG("unsupported pixel format: %s\n",
14528 drm_get_format_name(mode_cmd->pixel_format));
14529 return -EINVAL;
14530 }
14531 break;
14532 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014533 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014534 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014535 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014536 DRM_DEBUG("unsupported pixel format: %s\n",
14537 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014538 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014539 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014540 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014541 case DRM_FORMAT_ABGR2101010:
14542 if (!IS_VALLEYVIEW(dev)) {
14543 DRM_DEBUG("unsupported pixel format: %s\n",
14544 drm_get_format_name(mode_cmd->pixel_format));
14545 return -EINVAL;
14546 }
14547 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014548 case DRM_FORMAT_YUYV:
14549 case DRM_FORMAT_UYVY:
14550 case DRM_FORMAT_YVYU:
14551 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014552 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014553 DRM_DEBUG("unsupported pixel format: %s\n",
14554 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014555 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014556 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014557 break;
14558 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014559 DRM_DEBUG("unsupported pixel format: %s\n",
14560 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014561 return -EINVAL;
14562 }
14563
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014564 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14565 if (mode_cmd->offsets[0] != 0)
14566 return -EINVAL;
14567
Damien Lespiauec2c9812015-01-20 12:51:45 +000014568 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014569 mode_cmd->pixel_format,
14570 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014571 /* FIXME drm helper for size checks (especially planar formats)? */
14572 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14573 return -EINVAL;
14574
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014575 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14576 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014577 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014578
Jesse Barnes79e53942008-11-07 14:24:08 -080014579 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14580 if (ret) {
14581 DRM_ERROR("framebuffer init failed %d\n", ret);
14582 return ret;
14583 }
14584
Jesse Barnes79e53942008-11-07 14:24:08 -080014585 return 0;
14586}
14587
Jesse Barnes79e53942008-11-07 14:24:08 -080014588static struct drm_framebuffer *
14589intel_user_framebuffer_create(struct drm_device *dev,
14590 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014591 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014592{
Chris Wilson05394f32010-11-08 19:18:58 +000014593 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014594
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014595 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14596 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014597 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014598 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014599
Chris Wilsond2dff872011-04-19 08:36:26 +010014600 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014601}
14602
Daniel Vetter4520f532013-10-09 09:18:51 +020014603#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014604static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014605{
14606}
14607#endif
14608
Jesse Barnes79e53942008-11-07 14:24:08 -080014609static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014610 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014611 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014612 .atomic_check = intel_atomic_check,
14613 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014614 .atomic_state_alloc = intel_atomic_state_alloc,
14615 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014616};
14617
Jesse Barnese70236a2009-09-21 10:42:27 -070014618/* Set up chip specific display functions */
14619static void intel_init_display(struct drm_device *dev)
14620{
14621 struct drm_i915_private *dev_priv = dev->dev_private;
14622
Daniel Vetteree9300b2013-06-03 22:40:22 +020014623 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14624 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014625 else if (IS_CHERRYVIEW(dev))
14626 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014627 else if (IS_VALLEYVIEW(dev))
14628 dev_priv->display.find_dpll = vlv_find_best_dpll;
14629 else if (IS_PINEVIEW(dev))
14630 dev_priv->display.find_dpll = pnv_find_best_dpll;
14631 else
14632 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14633
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014634 if (INTEL_INFO(dev)->gen >= 9) {
14635 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014636 dev_priv->display.get_initial_plane_config =
14637 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014638 dev_priv->display.crtc_compute_clock =
14639 haswell_crtc_compute_clock;
14640 dev_priv->display.crtc_enable = haswell_crtc_enable;
14641 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014642 dev_priv->display.update_primary_plane =
14643 skylake_update_primary_plane;
14644 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014645 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014646 dev_priv->display.get_initial_plane_config =
14647 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014648 dev_priv->display.crtc_compute_clock =
14649 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014650 dev_priv->display.crtc_enable = haswell_crtc_enable;
14651 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014652 dev_priv->display.update_primary_plane =
14653 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014654 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014655 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014656 dev_priv->display.get_initial_plane_config =
14657 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014658 dev_priv->display.crtc_compute_clock =
14659 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014660 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14661 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014662 dev_priv->display.update_primary_plane =
14663 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014664 } else if (IS_VALLEYVIEW(dev)) {
14665 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014666 dev_priv->display.get_initial_plane_config =
14667 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014668 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014669 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14670 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014671 dev_priv->display.update_primary_plane =
14672 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014673 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014674 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014675 dev_priv->display.get_initial_plane_config =
14676 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014677 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014678 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14679 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014680 dev_priv->display.update_primary_plane =
14681 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014682 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014683
Jesse Barnese70236a2009-09-21 10:42:27 -070014684 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014685 if (IS_SKYLAKE(dev))
14686 dev_priv->display.get_display_clock_speed =
14687 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014688 else if (IS_BROXTON(dev))
14689 dev_priv->display.get_display_clock_speed =
14690 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014691 else if (IS_BROADWELL(dev))
14692 dev_priv->display.get_display_clock_speed =
14693 broadwell_get_display_clock_speed;
14694 else if (IS_HASWELL(dev))
14695 dev_priv->display.get_display_clock_speed =
14696 haswell_get_display_clock_speed;
14697 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014698 dev_priv->display.get_display_clock_speed =
14699 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014700 else if (IS_GEN5(dev))
14701 dev_priv->display.get_display_clock_speed =
14702 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014703 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014704 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014705 dev_priv->display.get_display_clock_speed =
14706 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014707 else if (IS_GM45(dev))
14708 dev_priv->display.get_display_clock_speed =
14709 gm45_get_display_clock_speed;
14710 else if (IS_CRESTLINE(dev))
14711 dev_priv->display.get_display_clock_speed =
14712 i965gm_get_display_clock_speed;
14713 else if (IS_PINEVIEW(dev))
14714 dev_priv->display.get_display_clock_speed =
14715 pnv_get_display_clock_speed;
14716 else if (IS_G33(dev) || IS_G4X(dev))
14717 dev_priv->display.get_display_clock_speed =
14718 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014719 else if (IS_I915G(dev))
14720 dev_priv->display.get_display_clock_speed =
14721 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014722 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014723 dev_priv->display.get_display_clock_speed =
14724 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014725 else if (IS_PINEVIEW(dev))
14726 dev_priv->display.get_display_clock_speed =
14727 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014728 else if (IS_I915GM(dev))
14729 dev_priv->display.get_display_clock_speed =
14730 i915gm_get_display_clock_speed;
14731 else if (IS_I865G(dev))
14732 dev_priv->display.get_display_clock_speed =
14733 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014734 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014735 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014736 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014737 else { /* 830 */
14738 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014739 dev_priv->display.get_display_clock_speed =
14740 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014741 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014742
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014743 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014744 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014745 } else if (IS_GEN6(dev)) {
14746 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014747 } else if (IS_IVYBRIDGE(dev)) {
14748 /* FIXME: detect B0+ stepping and use auto training */
14749 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014750 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014751 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014752 if (IS_BROADWELL(dev)) {
14753 dev_priv->display.modeset_commit_cdclk =
14754 broadwell_modeset_commit_cdclk;
14755 dev_priv->display.modeset_calc_cdclk =
14756 broadwell_modeset_calc_cdclk;
14757 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014758 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014759 dev_priv->display.modeset_commit_cdclk =
14760 valleyview_modeset_commit_cdclk;
14761 dev_priv->display.modeset_calc_cdclk =
14762 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014763 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014764 dev_priv->display.modeset_commit_cdclk =
14765 broxton_modeset_commit_cdclk;
14766 dev_priv->display.modeset_calc_cdclk =
14767 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014768 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014769
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014770 switch (INTEL_INFO(dev)->gen) {
14771 case 2:
14772 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14773 break;
14774
14775 case 3:
14776 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14777 break;
14778
14779 case 4:
14780 case 5:
14781 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14782 break;
14783
14784 case 6:
14785 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14786 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014787 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014788 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014789 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14790 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014791 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014792 /* Drop through - unsupported since execlist only. */
14793 default:
14794 /* Default just returns -ENODEV to indicate unsupported */
14795 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014796 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014797
14798 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014799
14800 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014801}
14802
Jesse Barnesb690e962010-07-19 13:53:12 -070014803/*
14804 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14805 * resume, or other times. This quirk makes sure that's the case for
14806 * affected systems.
14807 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014808static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014809{
14810 struct drm_i915_private *dev_priv = dev->dev_private;
14811
14812 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014813 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014814}
14815
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014816static void quirk_pipeb_force(struct drm_device *dev)
14817{
14818 struct drm_i915_private *dev_priv = dev->dev_private;
14819
14820 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14821 DRM_INFO("applying pipe b force quirk\n");
14822}
14823
Keith Packard435793d2011-07-12 14:56:22 -070014824/*
14825 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14826 */
14827static void quirk_ssc_force_disable(struct drm_device *dev)
14828{
14829 struct drm_i915_private *dev_priv = dev->dev_private;
14830 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014831 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014832}
14833
Carsten Emde4dca20e2012-03-15 15:56:26 +010014834/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014835 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14836 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014837 */
14838static void quirk_invert_brightness(struct drm_device *dev)
14839{
14840 struct drm_i915_private *dev_priv = dev->dev_private;
14841 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014842 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014843}
14844
Scot Doyle9c72cc62014-07-03 23:27:50 +000014845/* Some VBT's incorrectly indicate no backlight is present */
14846static void quirk_backlight_present(struct drm_device *dev)
14847{
14848 struct drm_i915_private *dev_priv = dev->dev_private;
14849 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14850 DRM_INFO("applying backlight present quirk\n");
14851}
14852
Jesse Barnesb690e962010-07-19 13:53:12 -070014853struct intel_quirk {
14854 int device;
14855 int subsystem_vendor;
14856 int subsystem_device;
14857 void (*hook)(struct drm_device *dev);
14858};
14859
Egbert Eich5f85f172012-10-14 15:46:38 +020014860/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14861struct intel_dmi_quirk {
14862 void (*hook)(struct drm_device *dev);
14863 const struct dmi_system_id (*dmi_id_list)[];
14864};
14865
14866static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14867{
14868 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14869 return 1;
14870}
14871
14872static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14873 {
14874 .dmi_id_list = &(const struct dmi_system_id[]) {
14875 {
14876 .callback = intel_dmi_reverse_brightness,
14877 .ident = "NCR Corporation",
14878 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14879 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14880 },
14881 },
14882 { } /* terminating entry */
14883 },
14884 .hook = quirk_invert_brightness,
14885 },
14886};
14887
Ben Widawskyc43b5632012-04-16 14:07:40 -070014888static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014889 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14890 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14891
Jesse Barnesb690e962010-07-19 13:53:12 -070014892 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14893 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14894
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014895 /* 830 needs to leave pipe A & dpll A up */
14896 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14897
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014898 /* 830 needs to leave pipe B & dpll B up */
14899 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14900
Keith Packard435793d2011-07-12 14:56:22 -070014901 /* Lenovo U160 cannot use SSC on LVDS */
14902 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014903
14904 /* Sony Vaio Y cannot use SSC on LVDS */
14905 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014906
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014907 /* Acer Aspire 5734Z must invert backlight brightness */
14908 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14909
14910 /* Acer/eMachines G725 */
14911 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14912
14913 /* Acer/eMachines e725 */
14914 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14915
14916 /* Acer/Packard Bell NCL20 */
14917 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14918
14919 /* Acer Aspire 4736Z */
14920 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014921
14922 /* Acer Aspire 5336 */
14923 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014924
14925 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14926 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014927
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014928 /* Acer C720 Chromebook (Core i3 4005U) */
14929 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14930
jens steinb2a96012014-10-28 20:25:53 +010014931 /* Apple Macbook 2,1 (Core 2 T7400) */
14932 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14933
Scot Doyled4967d82014-07-03 23:27:52 +000014934 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14935 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014936
14937 /* HP Chromebook 14 (Celeron 2955U) */
14938 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014939
14940 /* Dell Chromebook 11 */
14941 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014942};
14943
14944static void intel_init_quirks(struct drm_device *dev)
14945{
14946 struct pci_dev *d = dev->pdev;
14947 int i;
14948
14949 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14950 struct intel_quirk *q = &intel_quirks[i];
14951
14952 if (d->device == q->device &&
14953 (d->subsystem_vendor == q->subsystem_vendor ||
14954 q->subsystem_vendor == PCI_ANY_ID) &&
14955 (d->subsystem_device == q->subsystem_device ||
14956 q->subsystem_device == PCI_ANY_ID))
14957 q->hook(dev);
14958 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014959 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14960 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14961 intel_dmi_quirks[i].hook(dev);
14962 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014963}
14964
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014965/* Disable the VGA plane that we never use */
14966static void i915_disable_vga(struct drm_device *dev)
14967{
14968 struct drm_i915_private *dev_priv = dev->dev_private;
14969 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014970 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014971
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014972 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014973 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014974 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014975 sr1 = inb(VGA_SR_DATA);
14976 outb(sr1 | 1<<5, VGA_SR_DATA);
14977 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14978 udelay(300);
14979
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014980 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014981 POSTING_READ(vga_reg);
14982}
14983
Daniel Vetterf8175862012-04-10 15:50:11 +020014984void intel_modeset_init_hw(struct drm_device *dev)
14985{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014986 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014987 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014988 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014989 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014990}
14991
Jesse Barnes79e53942008-11-07 14:24:08 -080014992void intel_modeset_init(struct drm_device *dev)
14993{
Jesse Barnes652c3932009-08-17 13:31:43 -070014994 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014995 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014996 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014997 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014998
14999 drm_mode_config_init(dev);
15000
15001 dev->mode_config.min_width = 0;
15002 dev->mode_config.min_height = 0;
15003
Dave Airlie019d96c2011-09-29 16:20:42 +010015004 dev->mode_config.preferred_depth = 24;
15005 dev->mode_config.prefer_shadow = 1;
15006
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015007 dev->mode_config.allow_fb_modifiers = true;
15008
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015009 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015010
Jesse Barnesb690e962010-07-19 13:53:12 -070015011 intel_init_quirks(dev);
15012
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015013 intel_init_pm(dev);
15014
Ben Widawskye3c74752013-04-05 13:12:39 -070015015 if (INTEL_INFO(dev)->num_pipes == 0)
15016 return;
15017
Jesse Barnese70236a2009-09-21 10:42:27 -070015018 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015019 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015020
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015021 if (IS_GEN2(dev)) {
15022 dev->mode_config.max_width = 2048;
15023 dev->mode_config.max_height = 2048;
15024 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015025 dev->mode_config.max_width = 4096;
15026 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015027 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015028 dev->mode_config.max_width = 8192;
15029 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015030 }
Damien Lespiau068be562014-03-28 14:17:49 +000015031
Ville Syrjälädc41c152014-08-13 11:57:05 +030015032 if (IS_845G(dev) || IS_I865G(dev)) {
15033 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15034 dev->mode_config.cursor_height = 1023;
15035 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015036 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15037 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15038 } else {
15039 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15040 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15041 }
15042
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015043 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015044
Zhao Yakui28c97732009-10-09 11:39:41 +080015045 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015046 INTEL_INFO(dev)->num_pipes,
15047 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015048
Damien Lespiau055e3932014-08-18 13:49:10 +010015049 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015050 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015051 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015052 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015053 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015054 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015055 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015056 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015057 }
15058
Jesse Barnesf42bb702013-12-16 16:34:23 -080015059 intel_init_dpio(dev);
15060
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015061 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015062
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015063 /* Just disable it once at startup */
15064 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015065 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015066
15067 /* Just in case the BIOS is doing something questionable. */
Paulo Zanoni7733b492015-07-07 15:26:04 -030015068 intel_fbc_disable(dev_priv);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015069
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015070 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015071 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015072 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015073
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015074 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080015075 if (!crtc->active)
15076 continue;
15077
Jesse Barnes46f297f2014-03-07 08:57:48 -080015078 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015079 * Note that reserving the BIOS fb up front prevents us
15080 * from stuffing other stolen allocations like the ring
15081 * on top. This prevents some ugliness at boot time, and
15082 * can even allow for smooth boot transitions if the BIOS
15083 * fb is large enough for the active pipe configuration.
15084 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015085 if (dev_priv->display.get_initial_plane_config) {
15086 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080015087 &crtc->plane_config);
15088 /*
15089 * If the fb is shared between multiple heads, we'll
15090 * just get the first one.
15091 */
Daniel Vetterf6936e22015-03-26 12:17:05 +010015092 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015093 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080015094 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015095}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015096
Daniel Vetter7fad7982012-07-04 17:51:47 +020015097static void intel_enable_pipe_a(struct drm_device *dev)
15098{
15099 struct intel_connector *connector;
15100 struct drm_connector *crt = NULL;
15101 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015102 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015103
15104 /* We can't just switch on the pipe A, we need to set things up with a
15105 * proper mode and output configuration. As a gross hack, enable pipe A
15106 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015107 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015108 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15109 crt = &connector->base;
15110 break;
15111 }
15112 }
15113
15114 if (!crt)
15115 return;
15116
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015117 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015118 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015119}
15120
Daniel Vetterfa555832012-10-10 23:14:00 +020015121static bool
15122intel_check_plane_mapping(struct intel_crtc *crtc)
15123{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015124 struct drm_device *dev = crtc->base.dev;
15125 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015126 u32 reg, val;
15127
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015128 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015129 return true;
15130
15131 reg = DSPCNTR(!crtc->plane);
15132 val = I915_READ(reg);
15133
15134 if ((val & DISPLAY_PLANE_ENABLE) &&
15135 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15136 return false;
15137
15138 return true;
15139}
15140
Daniel Vetter24929352012-07-02 20:28:59 +020015141static void intel_sanitize_crtc(struct intel_crtc *crtc)
15142{
15143 struct drm_device *dev = crtc->base.dev;
15144 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015145 struct intel_encoder *encoder;
Daniel Vetterfa555832012-10-10 23:14:00 +020015146 u32 reg;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015147 bool enable;
Daniel Vetter24929352012-07-02 20:28:59 +020015148
Daniel Vetter24929352012-07-02 20:28:59 +020015149 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015150 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015151 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15152
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015153 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015154 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015155 if (crtc->active) {
15156 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010015157 drm_crtc_vblank_on(&crtc->base);
15158 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015159
Daniel Vetter24929352012-07-02 20:28:59 +020015160 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015161 * disable the crtc (and hence change the state) if it is wrong. Note
15162 * that gen4+ has a fixed plane -> pipe mapping. */
15163 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015164 bool plane;
15165
Daniel Vetter24929352012-07-02 20:28:59 +020015166 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15167 crtc->base.base.id);
15168
15169 /* Pipe has the wrong plane attached and the plane is active.
15170 * Temporarily change the plane mapping and disable everything
15171 * ... */
15172 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015173 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015174 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015175 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015176 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015177 }
Daniel Vetter24929352012-07-02 20:28:59 +020015178
Daniel Vetter7fad7982012-07-04 17:51:47 +020015179 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15180 crtc->pipe == PIPE_A && !crtc->active) {
15181 /* BIOS forgot to enable pipe A, this mostly happens after
15182 * resume. Force-enable the pipe to fix this, the update_dpms
15183 * call below we restore the pipe to the right state, but leave
15184 * the required bits on. */
15185 intel_enable_pipe_a(dev);
15186 }
15187
Daniel Vetter24929352012-07-02 20:28:59 +020015188 /* Adjust the state of the output pipe according to whether we
15189 * have active connectors/encoders. */
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015190 enable = false;
15191 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15192 enable |= encoder->connectors_active;
Daniel Vetter24929352012-07-02 20:28:59 +020015193
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015194 if (!enable)
15195 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015196
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015197 if (crtc->active != crtc->base.state->active) {
Daniel Vetter24929352012-07-02 20:28:59 +020015198
15199 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015200 * functions or because of calls to intel_crtc_disable_noatomic,
15201 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015202 * pipe A quirk. */
15203 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15204 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015205 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015206 crtc->active ? "enabled" : "disabled");
15207
Matt Roper83d65732015-02-25 13:12:16 -080015208 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015209 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015210 crtc->base.enabled = crtc->active;
15211
15212 /* Because we only establish the connector -> encoder ->
15213 * crtc links if something is active, this means the
15214 * crtc is now deactivated. Break the links. connector
15215 * -> encoder links are only establish when things are
15216 * actually up, hence no need to break them. */
15217 WARN_ON(crtc->active);
15218
15219 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
15220 WARN_ON(encoder->connectors_active);
15221 encoder->base.crtc = NULL;
15222 }
15223 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015224
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015225 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015226 /*
15227 * We start out with underrun reporting disabled to avoid races.
15228 * For correct bookkeeping mark this on active crtcs.
15229 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015230 * Also on gmch platforms we dont have any hardware bits to
15231 * disable the underrun reporting. Which means we need to start
15232 * out with underrun reporting disabled also on inactive pipes,
15233 * since otherwise we'll complain about the garbage we read when
15234 * e.g. coming up after runtime pm.
15235 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015236 * No protection against concurrent access is required - at
15237 * worst a fifo underrun happens which also sets this to false.
15238 */
15239 crtc->cpu_fifo_underrun_disabled = true;
15240 crtc->pch_fifo_underrun_disabled = true;
15241 }
Daniel Vetter24929352012-07-02 20:28:59 +020015242}
15243
15244static void intel_sanitize_encoder(struct intel_encoder *encoder)
15245{
15246 struct intel_connector *connector;
15247 struct drm_device *dev = encoder->base.dev;
15248
15249 /* We need to check both for a crtc link (meaning that the
15250 * encoder is active and trying to read from a pipe) and the
15251 * pipe itself being active. */
15252 bool has_active_crtc = encoder->base.crtc &&
15253 to_intel_crtc(encoder->base.crtc)->active;
15254
15255 if (encoder->connectors_active && !has_active_crtc) {
15256 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15257 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015258 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015259
15260 /* Connector is active, but has no active pipe. This is
15261 * fallout from our resume register restoring. Disable
15262 * the encoder manually again. */
15263 if (encoder->base.crtc) {
15264 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15265 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015266 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015267 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015268 if (encoder->post_disable)
15269 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015270 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015271 encoder->base.crtc = NULL;
15272 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015273
15274 /* Inconsistent output/port/pipe state happens presumably due to
15275 * a bug in one of the get_hw_state functions. Or someplace else
15276 * in our code, like the register restore mess on resume. Clamp
15277 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015278 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015279 if (connector->encoder != encoder)
15280 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015281 connector->base.dpms = DRM_MODE_DPMS_OFF;
15282 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015283 }
15284 }
15285 /* Enabled encoders without active connectors will be fixed in
15286 * the crtc fixup. */
15287}
15288
Imre Deak04098752014-02-18 00:02:16 +020015289void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015290{
15291 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015292 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015293
Imre Deak04098752014-02-18 00:02:16 +020015294 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15295 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15296 i915_disable_vga(dev);
15297 }
15298}
15299
15300void i915_redisable_vga(struct drm_device *dev)
15301{
15302 struct drm_i915_private *dev_priv = dev->dev_private;
15303
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015304 /* This function can be called both from intel_modeset_setup_hw_state or
15305 * at a very early point in our resume sequence, where the power well
15306 * structures are not yet restored. Since this function is at a very
15307 * paranoid "someone might have enabled VGA while we were not looking"
15308 * level, just check if the power well is enabled instead of trying to
15309 * follow the "don't touch the power well if we don't need it" policy
15310 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015311 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015312 return;
15313
Imre Deak04098752014-02-18 00:02:16 +020015314 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015315}
15316
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015317static bool primary_get_hw_state(struct intel_crtc *crtc)
15318{
15319 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15320
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015321 return !!(I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE);
15322}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015323
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015324static void readout_plane_state(struct intel_crtc *crtc,
15325 struct intel_crtc_state *crtc_state)
15326{
15327 struct intel_plane *p;
15328 struct drm_plane_state *drm_plane_state;
15329 bool active = crtc_state->base.active;
15330
15331 if (active) {
15332 crtc_state->quirks |= PIPE_CONFIG_QUIRK_INITIAL_PLANES;
15333
15334 /* apply to previous sw state too */
15335 to_intel_crtc_state(crtc->base.state)->quirks |=
15336 PIPE_CONFIG_QUIRK_INITIAL_PLANES;
15337 }
15338
15339 for_each_intel_plane(crtc->base.dev, p) {
15340 bool visible = active;
15341
15342 if (crtc->pipe != p->pipe)
15343 continue;
15344
15345 drm_plane_state = p->base.state;
15346 if (active && p->base.type == DRM_PLANE_TYPE_PRIMARY) {
15347 visible = primary_get_hw_state(crtc);
15348 to_intel_plane_state(drm_plane_state)->visible = visible;
15349 } else {
15350 /*
15351 * unknown state, assume it's off to force a transition
15352 * to on when calculating state changes.
15353 */
15354 to_intel_plane_state(drm_plane_state)->visible = false;
15355 }
15356
15357 if (visible) {
15358 crtc_state->base.plane_mask |=
15359 1 << drm_plane_index(&p->base);
15360 } else if (crtc_state->base.state) {
15361 /* Make this unconditional for atomic hw readout. */
15362 crtc_state->base.plane_mask &=
15363 ~(1 << drm_plane_index(&p->base));
15364 }
15365 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015366}
15367
Daniel Vetter30e984d2013-06-05 13:34:17 +020015368static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015369{
15370 struct drm_i915_private *dev_priv = dev->dev_private;
15371 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015372 struct intel_crtc *crtc;
15373 struct intel_encoder *encoder;
15374 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015375 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015376
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015377 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015378 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015379 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015380
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015381 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020015382
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015383 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015384 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015385
Matt Roper83d65732015-02-25 13:12:16 -080015386 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015387 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015388 crtc->base.enabled = crtc->active;
Maarten Lankhorstb8b7fad2015-06-12 11:15:41 +020015389 crtc->base.hwmode = crtc->config->base.adjusted_mode;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015390
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015391 readout_plane_state(crtc, to_intel_crtc_state(crtc->base.state));
Daniel Vetter24929352012-07-02 20:28:59 +020015392
15393 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15394 crtc->base.base.id,
15395 crtc->active ? "enabled" : "disabled");
15396 }
15397
Daniel Vetter53589012013-06-05 13:34:16 +020015398 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15399 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15400
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015401 pll->on = pll->get_hw_state(dev_priv, pll,
15402 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015403 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015404 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015405 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015406 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015407 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015408 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015409 }
Daniel Vetter53589012013-06-05 13:34:16 +020015410 }
Daniel Vetter53589012013-06-05 13:34:16 +020015411
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015412 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015413 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015414
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015415 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015416 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015417 }
15418
Damien Lespiaub2784e12014-08-05 11:29:37 +010015419 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015420 pipe = 0;
15421
15422 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015423 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15424 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015425 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015426 } else {
15427 encoder->base.crtc = NULL;
15428 }
15429
15430 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015431 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015432 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015433 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015434 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015435 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015436 }
15437
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015438 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015439 if (connector->get_hw_state(connector)) {
15440 connector->base.dpms = DRM_MODE_DPMS_ON;
15441 connector->encoder->connectors_active = true;
15442 connector->base.encoder = &connector->encoder->base;
15443 } else {
15444 connector->base.dpms = DRM_MODE_DPMS_OFF;
15445 connector->base.encoder = NULL;
15446 }
15447 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15448 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015449 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015450 connector->base.encoder ? "enabled" : "disabled");
15451 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015452}
15453
15454/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
15455 * and i915 state tracking structures. */
15456void intel_modeset_setup_hw_state(struct drm_device *dev,
15457 bool force_restore)
15458{
15459 struct drm_i915_private *dev_priv = dev->dev_private;
15460 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015461 struct intel_crtc *crtc;
15462 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015463 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015464
15465 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015466
Jesse Barnesbabea612013-06-26 18:57:38 +030015467 /*
15468 * Now that we have the config, copy it to each CRTC struct
15469 * Note that this could go away if we move to using crtc_config
15470 * checking everywhere.
15471 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015472 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020015473 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015474 intel_mode_from_pipe_config(&crtc->base.mode,
15475 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030015476 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
15477 crtc->base.base.id);
15478 drm_mode_debug_printmodeline(&crtc->base.mode);
15479 }
15480 }
15481
Daniel Vetter24929352012-07-02 20:28:59 +020015482 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015483 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015484 intel_sanitize_encoder(encoder);
15485 }
15486
Damien Lespiau055e3932014-08-18 13:49:10 +010015487 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015488 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15489 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015490 intel_dump_pipe_config(crtc, crtc->config,
15491 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015492 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015493
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015494 intel_modeset_update_connector_atomic_state(dev);
15495
Daniel Vetter35c95372013-07-17 06:55:04 +020015496 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15497 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15498
15499 if (!pll->on || pll->active)
15500 continue;
15501
15502 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15503
15504 pll->disable(dev_priv, pll);
15505 pll->on = false;
15506 }
15507
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015508 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015509 vlv_wm_get_hw_state(dev);
15510 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015511 skl_wm_get_hw_state(dev);
15512 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015513 ilk_wm_get_hw_state(dev);
15514
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015515 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015516 i915_redisable_vga(dev);
15517
Daniel Vetterf30da182013-04-11 20:22:50 +020015518 /*
15519 * We need to use raw interfaces for restoring state to avoid
15520 * checking (bogus) intermediate states.
15521 */
Damien Lespiau055e3932014-08-18 13:49:10 +010015522 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070015523 struct drm_crtc *crtc =
15524 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020015525
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020015526 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015527 }
15528 } else {
15529 intel_modeset_update_staged_output_state(dev);
15530 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015531
15532 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015533}
15534
15535void intel_modeset_gem_init(struct drm_device *dev)
15536{
Jesse Barnes92122782014-10-09 12:57:42 -070015537 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015538 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015539 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015540 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015541
Imre Deakae484342014-03-31 15:10:44 +030015542 mutex_lock(&dev->struct_mutex);
15543 intel_init_gt_powersave(dev);
15544 mutex_unlock(&dev->struct_mutex);
15545
Jesse Barnes92122782014-10-09 12:57:42 -070015546 /*
15547 * There may be no VBT; and if the BIOS enabled SSC we can
15548 * just keep using it to avoid unnecessary flicker. Whereas if the
15549 * BIOS isn't using it, don't assume it will work even if the VBT
15550 * indicates as much.
15551 */
15552 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15553 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15554 DREF_SSC1_ENABLE);
15555
Chris Wilson1833b132012-05-09 11:56:28 +010015556 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015557
15558 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015559
15560 /*
15561 * Make sure any fbs we allocated at startup are properly
15562 * pinned & fenced. When we do the allocation it's too early
15563 * for this.
15564 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015565 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015566 obj = intel_fb_obj(c->primary->fb);
15567 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015568 continue;
15569
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015570 mutex_lock(&dev->struct_mutex);
15571 ret = intel_pin_and_fence_fb_obj(c->primary,
15572 c->primary->fb,
15573 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015574 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015575 mutex_unlock(&dev->struct_mutex);
15576 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015577 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15578 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015579 drm_framebuffer_unreference(c->primary->fb);
15580 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015581 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015582 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015583 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015584 }
15585 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015586
15587 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015588}
15589
Imre Deak4932e2c2014-02-11 17:12:48 +020015590void intel_connector_unregister(struct intel_connector *intel_connector)
15591{
15592 struct drm_connector *connector = &intel_connector->base;
15593
15594 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015595 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015596}
15597
Jesse Barnes79e53942008-11-07 14:24:08 -080015598void intel_modeset_cleanup(struct drm_device *dev)
15599{
Jesse Barnes652c3932009-08-17 13:31:43 -070015600 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015601 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015602
Imre Deak2eb52522014-11-19 15:30:05 +020015603 intel_disable_gt_powersave(dev);
15604
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015605 intel_backlight_unregister(dev);
15606
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015607 /*
15608 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015609 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015610 * experience fancy races otherwise.
15611 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015612 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015613
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015614 /*
15615 * Due to the hpd irq storm handling the hotplug work can re-arm the
15616 * poll handlers. Hence disable polling after hpd handling is shut down.
15617 */
Keith Packardf87ea762010-10-03 19:36:26 -070015618 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015619
Jesse Barnes723bfd72010-10-07 16:01:13 -070015620 intel_unregister_dsm_handler();
15621
Paulo Zanoni7733b492015-07-07 15:26:04 -030015622 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015623
Chris Wilson1630fe72011-07-08 12:22:42 +010015624 /* flush any delayed tasks or pending work */
15625 flush_scheduled_work();
15626
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015627 /* destroy the backlight and sysfs files before encoders/connectors */
15628 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015629 struct intel_connector *intel_connector;
15630
15631 intel_connector = to_intel_connector(connector);
15632 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015633 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015634
Jesse Barnes79e53942008-11-07 14:24:08 -080015635 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015636
15637 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015638
15639 mutex_lock(&dev->struct_mutex);
15640 intel_cleanup_gt_powersave(dev);
15641 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015642}
15643
Dave Airlie28d52042009-09-21 14:33:58 +100015644/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015645 * Return which encoder is currently attached for connector.
15646 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015647struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015648{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015649 return &intel_attached_encoder(connector)->base;
15650}
Jesse Barnes79e53942008-11-07 14:24:08 -080015651
Chris Wilsondf0e9242010-09-09 16:20:55 +010015652void intel_connector_attach_encoder(struct intel_connector *connector,
15653 struct intel_encoder *encoder)
15654{
15655 connector->encoder = encoder;
15656 drm_mode_connector_attach_encoder(&connector->base,
15657 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015658}
Dave Airlie28d52042009-09-21 14:33:58 +100015659
15660/*
15661 * set vga decode state - true == enable VGA decode
15662 */
15663int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15664{
15665 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015666 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015667 u16 gmch_ctrl;
15668
Chris Wilson75fa0412014-02-07 18:37:02 -020015669 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15670 DRM_ERROR("failed to read control word\n");
15671 return -EIO;
15672 }
15673
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015674 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15675 return 0;
15676
Dave Airlie28d52042009-09-21 14:33:58 +100015677 if (state)
15678 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15679 else
15680 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015681
15682 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15683 DRM_ERROR("failed to write control word\n");
15684 return -EIO;
15685 }
15686
Dave Airlie28d52042009-09-21 14:33:58 +100015687 return 0;
15688}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015689
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015690struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015691
15692 u32 power_well_driver;
15693
Chris Wilson63b66e52013-08-08 15:12:06 +020015694 int num_transcoders;
15695
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015696 struct intel_cursor_error_state {
15697 u32 control;
15698 u32 position;
15699 u32 base;
15700 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015701 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015702
15703 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015704 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015705 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015706 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015707 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015708
15709 struct intel_plane_error_state {
15710 u32 control;
15711 u32 stride;
15712 u32 size;
15713 u32 pos;
15714 u32 addr;
15715 u32 surface;
15716 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015717 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015718
15719 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015720 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015721 enum transcoder cpu_transcoder;
15722
15723 u32 conf;
15724
15725 u32 htotal;
15726 u32 hblank;
15727 u32 hsync;
15728 u32 vtotal;
15729 u32 vblank;
15730 u32 vsync;
15731 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015732};
15733
15734struct intel_display_error_state *
15735intel_display_capture_error_state(struct drm_device *dev)
15736{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015737 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015738 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015739 int transcoders[] = {
15740 TRANSCODER_A,
15741 TRANSCODER_B,
15742 TRANSCODER_C,
15743 TRANSCODER_EDP,
15744 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015745 int i;
15746
Chris Wilson63b66e52013-08-08 15:12:06 +020015747 if (INTEL_INFO(dev)->num_pipes == 0)
15748 return NULL;
15749
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015750 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015751 if (error == NULL)
15752 return NULL;
15753
Imre Deak190be112013-11-25 17:15:31 +020015754 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015755 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15756
Damien Lespiau055e3932014-08-18 13:49:10 +010015757 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015758 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015759 __intel_display_power_is_enabled(dev_priv,
15760 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015761 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015762 continue;
15763
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015764 error->cursor[i].control = I915_READ(CURCNTR(i));
15765 error->cursor[i].position = I915_READ(CURPOS(i));
15766 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015767
15768 error->plane[i].control = I915_READ(DSPCNTR(i));
15769 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015770 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015771 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015772 error->plane[i].pos = I915_READ(DSPPOS(i));
15773 }
Paulo Zanonica291362013-03-06 20:03:14 -030015774 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15775 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015776 if (INTEL_INFO(dev)->gen >= 4) {
15777 error->plane[i].surface = I915_READ(DSPSURF(i));
15778 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15779 }
15780
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015781 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015782
Sonika Jindal3abfce72014-07-21 15:23:43 +053015783 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015784 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015785 }
15786
15787 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15788 if (HAS_DDI(dev_priv->dev))
15789 error->num_transcoders++; /* Account for eDP. */
15790
15791 for (i = 0; i < error->num_transcoders; i++) {
15792 enum transcoder cpu_transcoder = transcoders[i];
15793
Imre Deakddf9c532013-11-27 22:02:02 +020015794 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015795 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015796 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015797 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015798 continue;
15799
Chris Wilson63b66e52013-08-08 15:12:06 +020015800 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15801
15802 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15803 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15804 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15805 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15806 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15807 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15808 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015809 }
15810
15811 return error;
15812}
15813
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015814#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15815
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015816void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015817intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015818 struct drm_device *dev,
15819 struct intel_display_error_state *error)
15820{
Damien Lespiau055e3932014-08-18 13:49:10 +010015821 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015822 int i;
15823
Chris Wilson63b66e52013-08-08 15:12:06 +020015824 if (!error)
15825 return;
15826
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015827 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015828 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015829 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015830 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015831 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015832 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015833 err_printf(m, " Power: %s\n",
15834 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015835 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015836 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015837
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015838 err_printf(m, "Plane [%d]:\n", i);
15839 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15840 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015841 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015842 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15843 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015844 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015845 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015846 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015847 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015848 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15849 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015850 }
15851
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015852 err_printf(m, "Cursor [%d]:\n", i);
15853 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15854 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15855 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015856 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015857
15858 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015859 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015860 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015861 err_printf(m, " Power: %s\n",
15862 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015863 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15864 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15865 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15866 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15867 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15868 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15869 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15870 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015871}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015872
15873void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15874{
15875 struct intel_crtc *crtc;
15876
15877 for_each_intel_crtc(dev, crtc) {
15878 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015879
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015880 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015881
15882 work = crtc->unpin_work;
15883
15884 if (work && work->event &&
15885 work->event->base.file_priv == file) {
15886 kfree(work->event);
15887 work->event = NULL;
15888 }
15889
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015890 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015891 }
15892}