blob: 5ba35bb8e1a54c5d6b6f7ccca2d056ad7a69f140 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020089static int intel_set_mode(struct drm_atomic_state *state);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
95static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070097 struct intel_link_m_n *m_n,
98 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200103 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200104static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200105 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800106static void intel_begin_crtc_commit(struct drm_crtc *crtc);
107static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700108static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
109 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200110static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
111 int num_connectors);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100112
Dave Airlie0e32b392014-05-02 14:02:48 +1000113static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
114{
115 if (!connector->mst_port)
116 return connector->encoder;
117 else
118 return &connector->mst_port->mst_encoders[pipe]->base;
119}
120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Daniel Vetterd2acd212012-10-20 20:57:43 +0200136int
137intel_pch_rawclk(struct drm_device *dev)
138{
139 struct drm_i915_private *dev_priv = dev->dev_private;
140
141 WARN_ON(!HAS_PCH_SPLIT(dev));
142
143 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
144}
145
Chris Wilson021357a2010-09-07 20:54:59 +0100146static inline u32 /* units of 100MHz */
147intel_fdi_link_freq(struct drm_device *dev)
148{
Chris Wilson8b99e682010-10-13 09:59:17 +0100149 if (IS_GEN5(dev)) {
150 struct drm_i915_private *dev_priv = dev->dev_private;
151 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
152 } else
153 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100154}
155
Daniel Vetter5d536e22013-07-06 12:52:06 +0200156static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400157 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200158 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200159 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400160 .m = { .min = 96, .max = 140 },
161 .m1 = { .min = 18, .max = 26 },
162 .m2 = { .min = 6, .max = 16 },
163 .p = { .min = 4, .max = 128 },
164 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700165 .p2 = { .dot_limit = 165000,
166 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700167};
168
Daniel Vetter5d536e22013-07-06 12:52:06 +0200169static const intel_limit_t intel_limits_i8xx_dvo = {
170 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200171 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200172 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200173 .m = { .min = 96, .max = 140 },
174 .m1 = { .min = 18, .max = 26 },
175 .m2 = { .min = 6, .max = 16 },
176 .p = { .min = 4, .max = 128 },
177 .p1 = { .min = 2, .max = 33 },
178 .p2 = { .dot_limit = 165000,
179 .p2_slow = 4, .p2_fast = 4 },
180};
181
Keith Packarde4b36692009-06-05 19:22:17 -0700182static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400183 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200184 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200185 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400186 .m = { .min = 96, .max = 140 },
187 .m1 = { .min = 18, .max = 26 },
188 .m2 = { .min = 6, .max = 16 },
189 .p = { .min = 4, .max = 128 },
190 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700191 .p2 = { .dot_limit = 165000,
192 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700193};
Eric Anholt273e27c2011-03-30 13:01:10 -0700194
Keith Packarde4b36692009-06-05 19:22:17 -0700195static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400196 .dot = { .min = 20000, .max = 400000 },
197 .vco = { .min = 1400000, .max = 2800000 },
198 .n = { .min = 1, .max = 6 },
199 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100200 .m1 = { .min = 8, .max = 18 },
201 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400202 .p = { .min = 5, .max = 80 },
203 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700204 .p2 = { .dot_limit = 200000,
205 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700206};
207
208static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400209 .dot = { .min = 20000, .max = 400000 },
210 .vco = { .min = 1400000, .max = 2800000 },
211 .n = { .min = 1, .max = 6 },
212 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100213 .m1 = { .min = 8, .max = 18 },
214 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400215 .p = { .min = 7, .max = 98 },
216 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700217 .p2 = { .dot_limit = 112000,
218 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700219};
220
Eric Anholt273e27c2011-03-30 13:01:10 -0700221
Keith Packarde4b36692009-06-05 19:22:17 -0700222static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700223 .dot = { .min = 25000, .max = 270000 },
224 .vco = { .min = 1750000, .max = 3500000},
225 .n = { .min = 1, .max = 4 },
226 .m = { .min = 104, .max = 138 },
227 .m1 = { .min = 17, .max = 23 },
228 .m2 = { .min = 5, .max = 11 },
229 .p = { .min = 10, .max = 30 },
230 .p1 = { .min = 1, .max = 3},
231 .p2 = { .dot_limit = 270000,
232 .p2_slow = 10,
233 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800234 },
Keith Packarde4b36692009-06-05 19:22:17 -0700235};
236
237static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .dot = { .min = 22000, .max = 400000 },
239 .vco = { .min = 1750000, .max = 3500000},
240 .n = { .min = 1, .max = 4 },
241 .m = { .min = 104, .max = 138 },
242 .m1 = { .min = 16, .max = 23 },
243 .m2 = { .min = 5, .max = 11 },
244 .p = { .min = 5, .max = 80 },
245 .p1 = { .min = 1, .max = 8},
246 .p2 = { .dot_limit = 165000,
247 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700248};
249
250static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .dot = { .min = 20000, .max = 115000 },
252 .vco = { .min = 1750000, .max = 3500000 },
253 .n = { .min = 1, .max = 3 },
254 .m = { .min = 104, .max = 138 },
255 .m1 = { .min = 17, .max = 23 },
256 .m2 = { .min = 5, .max = 11 },
257 .p = { .min = 28, .max = 112 },
258 .p1 = { .min = 2, .max = 8 },
259 .p2 = { .dot_limit = 0,
260 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800261 },
Keith Packarde4b36692009-06-05 19:22:17 -0700262};
263
264static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700265 .dot = { .min = 80000, .max = 224000 },
266 .vco = { .min = 1750000, .max = 3500000 },
267 .n = { .min = 1, .max = 3 },
268 .m = { .min = 104, .max = 138 },
269 .m1 = { .min = 17, .max = 23 },
270 .m2 = { .min = 5, .max = 11 },
271 .p = { .min = 14, .max = 42 },
272 .p1 = { .min = 2, .max = 6 },
273 .p2 = { .dot_limit = 0,
274 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800275 },
Keith Packarde4b36692009-06-05 19:22:17 -0700276};
277
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500278static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400279 .dot = { .min = 20000, .max = 400000},
280 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .n = { .min = 3, .max = 6 },
283 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .m1 = { .min = 0, .max = 0 },
286 .m2 = { .min = 0, .max = 254 },
287 .p = { .min = 5, .max = 80 },
288 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700289 .p2 = { .dot_limit = 200000,
290 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700291};
292
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500293static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .dot = { .min = 20000, .max = 400000 },
295 .vco = { .min = 1700000, .max = 3500000 },
296 .n = { .min = 3, .max = 6 },
297 .m = { .min = 2, .max = 256 },
298 .m1 = { .min = 0, .max = 0 },
299 .m2 = { .min = 0, .max = 254 },
300 .p = { .min = 7, .max = 112 },
301 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .p2 = { .dot_limit = 112000,
303 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700304};
305
Eric Anholt273e27c2011-03-30 13:01:10 -0700306/* Ironlake / Sandybridge
307 *
308 * We calculate clock using (register_value + 2) for N/M1/M2, so here
309 * the range value for them is (actual_value - 2).
310 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800311static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 25000, .max = 350000 },
313 .vco = { .min = 1760000, .max = 3510000 },
314 .n = { .min = 1, .max = 5 },
315 .m = { .min = 79, .max = 127 },
316 .m1 = { .min = 12, .max = 22 },
317 .m2 = { .min = 5, .max = 9 },
318 .p = { .min = 5, .max = 80 },
319 .p1 = { .min = 1, .max = 8 },
320 .p2 = { .dot_limit = 225000,
321 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700322};
323
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800324static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700325 .dot = { .min = 25000, .max = 350000 },
326 .vco = { .min = 1760000, .max = 3510000 },
327 .n = { .min = 1, .max = 3 },
328 .m = { .min = 79, .max = 118 },
329 .m1 = { .min = 12, .max = 22 },
330 .m2 = { .min = 5, .max = 9 },
331 .p = { .min = 28, .max = 112 },
332 .p1 = { .min = 2, .max = 8 },
333 .p2 = { .dot_limit = 225000,
334 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800335};
336
337static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700338 .dot = { .min = 25000, .max = 350000 },
339 .vco = { .min = 1760000, .max = 3510000 },
340 .n = { .min = 1, .max = 3 },
341 .m = { .min = 79, .max = 127 },
342 .m1 = { .min = 12, .max = 22 },
343 .m2 = { .min = 5, .max = 9 },
344 .p = { .min = 14, .max = 56 },
345 .p1 = { .min = 2, .max = 8 },
346 .p2 = { .dot_limit = 225000,
347 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348};
349
Eric Anholt273e27c2011-03-30 13:01:10 -0700350/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800351static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .dot = { .min = 25000, .max = 350000 },
353 .vco = { .min = 1760000, .max = 3510000 },
354 .n = { .min = 1, .max = 2 },
355 .m = { .min = 79, .max = 126 },
356 .m1 = { .min = 12, .max = 22 },
357 .m2 = { .min = 5, .max = 9 },
358 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 .p2 = { .dot_limit = 225000,
361 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362};
363
364static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .dot = { .min = 25000, .max = 350000 },
366 .vco = { .min = 1760000, .max = 3510000 },
367 .n = { .min = 1, .max = 3 },
368 .m = { .min = 79, .max = 126 },
369 .m1 = { .min = 12, .max = 22 },
370 .m2 = { .min = 5, .max = 9 },
371 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400372 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700373 .p2 = { .dot_limit = 225000,
374 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800375};
376
Ville Syrjälädc730512013-09-24 21:26:30 +0300377static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300378 /*
379 * These are the data rate limits (measured in fast clocks)
380 * since those are the strictest limits we have. The fast
381 * clock and actual rate limits are more relaxed, so checking
382 * them would make no difference.
383 */
384 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200385 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700386 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700387 .m1 = { .min = 2, .max = 3 },
388 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300389 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300390 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700391};
392
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300393static const intel_limit_t intel_limits_chv = {
394 /*
395 * These are the data rate limits (measured in fast clocks)
396 * since those are the strictest limits we have. The fast
397 * clock and actual rate limits are more relaxed, so checking
398 * them would make no difference.
399 */
400 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200401 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300402 .n = { .min = 1, .max = 1 },
403 .m1 = { .min = 2, .max = 2 },
404 .m2 = { .min = 24 << 22, .max = 175 << 22 },
405 .p1 = { .min = 2, .max = 4 },
406 .p2 = { .p2_slow = 1, .p2_fast = 14 },
407};
408
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200409static const intel_limit_t intel_limits_bxt = {
410 /* FIXME: find real dot limits */
411 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530412 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200413 .n = { .min = 1, .max = 1 },
414 .m1 = { .min = 2, .max = 2 },
415 /* FIXME: find real m2 limits */
416 .m2 = { .min = 2 << 22, .max = 255 << 22 },
417 .p1 = { .min = 2, .max = 4 },
418 .p2 = { .p2_slow = 1, .p2_fast = 20 },
419};
420
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200421static bool
422needs_modeset(struct drm_crtc_state *state)
423{
424 return state->mode_changed || state->active_changed;
425}
426
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300427/**
428 * Returns whether any output on the specified pipe is of the specified type
429 */
Damien Lespiau40935612014-10-29 11:16:59 +0000430bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300431{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300432 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300433 struct intel_encoder *encoder;
434
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300435 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300436 if (encoder->type == type)
437 return true;
438
439 return false;
440}
441
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200442/**
443 * Returns whether any output on the specified pipe will have the specified
444 * type after a staged modeset is complete, i.e., the same as
445 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
446 * encoder->crtc.
447 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200448static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
449 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200450{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200451 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300452 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200453 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200454 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200455 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200456
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300457 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200458 if (connector_state->crtc != crtc_state->base.crtc)
459 continue;
460
461 num_connectors++;
462
463 encoder = to_intel_encoder(connector_state->best_encoder);
464 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200465 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200466 }
467
468 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200469
470 return false;
471}
472
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200473static const intel_limit_t *
474intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800475{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200476 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800477 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800478
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200479 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100480 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000481 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800482 limit = &intel_limits_ironlake_dual_lvds_100m;
483 else
484 limit = &intel_limits_ironlake_dual_lvds;
485 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000486 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800487 limit = &intel_limits_ironlake_single_lvds_100m;
488 else
489 limit = &intel_limits_ironlake_single_lvds;
490 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200491 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800492 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800493
494 return limit;
495}
496
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200497static const intel_limit_t *
498intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800499{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200500 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800501 const intel_limit_t *limit;
502
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200503 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100504 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700505 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800506 else
Keith Packarde4b36692009-06-05 19:22:17 -0700507 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200508 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
509 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700510 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200511 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700512 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800513 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800515
516 return limit;
517}
518
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200519static const intel_limit_t *
520intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800521{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200522 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 const intel_limit_t *limit;
524
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200525 if (IS_BROXTON(dev))
526 limit = &intel_limits_bxt;
527 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200528 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800529 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200530 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500533 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800534 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500535 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300536 } else if (IS_CHERRYVIEW(dev)) {
537 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700538 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300539 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100540 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200541 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100542 limit = &intel_limits_i9xx_lvds;
543 else
544 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800545 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700547 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200548 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700549 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200550 else
551 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 }
553 return limit;
554}
555
Imre Deakdccbea32015-06-22 23:35:51 +0300556/*
557 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
558 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
559 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
560 * The helpers' return value is the rate of the clock that is fed to the
561 * display engine's pipe which can be the above fast dot clock rate or a
562 * divided-down version of it.
563 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500564/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300565static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800566{
Shaohua Li21778322009-02-23 15:19:16 +0800567 clock->m = clock->m2 + 2;
568 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200569 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300570 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300571 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
572 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300573
574 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800575}
576
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200577static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
578{
579 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
580}
581
Imre Deakdccbea32015-06-22 23:35:51 +0300582static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800583{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200584 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800585 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200586 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300587 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300588 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
589 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300590
591 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800592}
593
Imre Deakdccbea32015-06-22 23:35:51 +0300594static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300595{
596 clock->m = clock->m1 * clock->m2;
597 clock->p = clock->p1 * clock->p2;
598 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300599 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300600 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
601 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300602
603 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300604}
605
Imre Deakdccbea32015-06-22 23:35:51 +0300606int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300607{
608 clock->m = clock->m1 * clock->m2;
609 clock->p = clock->p1 * clock->p2;
610 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300611 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300612 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
613 clock->n << 22);
614 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300615
616 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300617}
618
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800619#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800620/**
621 * Returns whether the given set of divisors are valid for a given refclk with
622 * the given connectors.
623 */
624
Chris Wilson1b894b52010-12-14 20:04:54 +0000625static bool intel_PLL_is_valid(struct drm_device *dev,
626 const intel_limit_t *limit,
627 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800628{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300629 if (clock->n < limit->n.min || limit->n.max < clock->n)
630 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400632 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800633 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400634 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400636 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300637
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200638 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300639 if (clock->m1 <= clock->m2)
640 INTELPllInvalid("m1 <= m2\n");
641
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200642 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300643 if (clock->p < limit->p.min || limit->p.max < clock->p)
644 INTELPllInvalid("p out of range\n");
645 if (clock->m < limit->m.min || limit->m.max < clock->m)
646 INTELPllInvalid("m out of range\n");
647 }
648
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400650 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
652 * connector, etc., rather than just a single range.
653 */
654 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400655 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800656
657 return true;
658}
659
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300660static int
661i9xx_select_p2_div(const intel_limit_t *limit,
662 const struct intel_crtc_state *crtc_state,
663 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800664{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300665 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800666
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200667 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100669 * For LVDS just rely on its current settings for dual-channel.
670 * We haven't figured out how to reliably set up different
671 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800672 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100673 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300674 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800675 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300676 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800677 } else {
678 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800680 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300681 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800682 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683}
684
685static bool
686i9xx_find_best_dpll(const intel_limit_t *limit,
687 struct intel_crtc_state *crtc_state,
688 int target, int refclk, intel_clock_t *match_clock,
689 intel_clock_t *best_clock)
690{
691 struct drm_device *dev = crtc_state->base.crtc->dev;
692 intel_clock_t clock;
693 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800694
Akshay Joshi0206e352011-08-16 15:34:10 -0400695 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800696
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300697 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
698
Zhao Yakui42158662009-11-20 11:24:18 +0800699 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
700 clock.m1++) {
701 for (clock.m2 = limit->m2.min;
702 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200703 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800704 break;
705 for (clock.n = limit->n.min;
706 clock.n <= limit->n.max; clock.n++) {
707 for (clock.p1 = limit->p1.min;
708 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800709 int this_err;
710
Imre Deakdccbea32015-06-22 23:35:51 +0300711 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000712 if (!intel_PLL_is_valid(dev, limit,
713 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800715 if (match_clock &&
716 clock.p != match_clock->p)
717 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800718
719 this_err = abs(clock.dot - target);
720 if (this_err < err) {
721 *best_clock = clock;
722 err = this_err;
723 }
724 }
725 }
726 }
727 }
728
729 return (err != target);
730}
731
Ma Lingd4906092009-03-18 20:13:27 +0800732static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200733pnv_find_best_dpll(const intel_limit_t *limit,
734 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200735 int target, int refclk, intel_clock_t *match_clock,
736 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200737{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300738 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200739 intel_clock_t clock;
740 int err = target;
741
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200742 memset(best_clock, 0, sizeof(*best_clock));
743
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300744 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
745
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200746 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
747 clock.m1++) {
748 for (clock.m2 = limit->m2.min;
749 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200750 for (clock.n = limit->n.min;
751 clock.n <= limit->n.max; clock.n++) {
752 for (clock.p1 = limit->p1.min;
753 clock.p1 <= limit->p1.max; clock.p1++) {
754 int this_err;
755
Imre Deakdccbea32015-06-22 23:35:51 +0300756 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800757 if (!intel_PLL_is_valid(dev, limit,
758 &clock))
759 continue;
760 if (match_clock &&
761 clock.p != match_clock->p)
762 continue;
763
764 this_err = abs(clock.dot - target);
765 if (this_err < err) {
766 *best_clock = clock;
767 err = this_err;
768 }
769 }
770 }
771 }
772 }
773
774 return (err != target);
775}
776
Ma Lingd4906092009-03-18 20:13:27 +0800777static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200778g4x_find_best_dpll(const intel_limit_t *limit,
779 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200780 int target, int refclk, intel_clock_t *match_clock,
781 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800782{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300783 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800784 intel_clock_t clock;
785 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300786 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400787 /* approximately equals target * 0.00585 */
788 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800789
790 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300791
792 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
793
Ma Lingd4906092009-03-18 20:13:27 +0800794 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200795 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800796 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200797 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800798 for (clock.m1 = limit->m1.max;
799 clock.m1 >= limit->m1.min; clock.m1--) {
800 for (clock.m2 = limit->m2.max;
801 clock.m2 >= limit->m2.min; clock.m2--) {
802 for (clock.p1 = limit->p1.max;
803 clock.p1 >= limit->p1.min; clock.p1--) {
804 int this_err;
805
Imre Deakdccbea32015-06-22 23:35:51 +0300806 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000807 if (!intel_PLL_is_valid(dev, limit,
808 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800809 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000810
811 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800812 if (this_err < err_most) {
813 *best_clock = clock;
814 err_most = this_err;
815 max_n = clock.n;
816 found = true;
817 }
818 }
819 }
820 }
821 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800822 return found;
823}
Ma Lingd4906092009-03-18 20:13:27 +0800824
Imre Deakd5dd62b2015-03-17 11:40:03 +0200825/*
826 * Check if the calculated PLL configuration is more optimal compared to the
827 * best configuration and error found so far. Return the calculated error.
828 */
829static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
830 const intel_clock_t *calculated_clock,
831 const intel_clock_t *best_clock,
832 unsigned int best_error_ppm,
833 unsigned int *error_ppm)
834{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200835 /*
836 * For CHV ignore the error and consider only the P value.
837 * Prefer a bigger P value based on HW requirements.
838 */
839 if (IS_CHERRYVIEW(dev)) {
840 *error_ppm = 0;
841
842 return calculated_clock->p > best_clock->p;
843 }
844
Imre Deak24be4e42015-03-17 11:40:04 +0200845 if (WARN_ON_ONCE(!target_freq))
846 return false;
847
Imre Deakd5dd62b2015-03-17 11:40:03 +0200848 *error_ppm = div_u64(1000000ULL *
849 abs(target_freq - calculated_clock->dot),
850 target_freq);
851 /*
852 * Prefer a better P value over a better (smaller) error if the error
853 * is small. Ensure this preference for future configurations too by
854 * setting the error to 0.
855 */
856 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
857 *error_ppm = 0;
858
859 return true;
860 }
861
862 return *error_ppm + 10 < best_error_ppm;
863}
864
Zhenyu Wang2c072452009-06-05 15:38:42 +0800865static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200866vlv_find_best_dpll(const intel_limit_t *limit,
867 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200868 int target, int refclk, intel_clock_t *match_clock,
869 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200871 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300872 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300873 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300874 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300875 /* min update 19.2 MHz */
876 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300877 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700878
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300879 target *= 5; /* fast clock */
880
881 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700882
883 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300884 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300885 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300886 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300887 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300888 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700889 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300890 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200891 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300892
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300893 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
894 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300895
Imre Deakdccbea32015-06-22 23:35:51 +0300896 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300897
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300898 if (!intel_PLL_is_valid(dev, limit,
899 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300900 continue;
901
Imre Deakd5dd62b2015-03-17 11:40:03 +0200902 if (!vlv_PLL_is_optimal(dev, target,
903 &clock,
904 best_clock,
905 bestppm, &ppm))
906 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300907
Imre Deakd5dd62b2015-03-17 11:40:03 +0200908 *best_clock = clock;
909 bestppm = ppm;
910 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700911 }
912 }
913 }
914 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700915
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300916 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700917}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700918
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300919static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200920chv_find_best_dpll(const intel_limit_t *limit,
921 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300922 int target, int refclk, intel_clock_t *match_clock,
923 intel_clock_t *best_clock)
924{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200925 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300926 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200927 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300928 intel_clock_t clock;
929 uint64_t m2;
930 int found = false;
931
932 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200933 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300934
935 /*
936 * Based on hardware doc, the n always set to 1, and m1 always
937 * set to 2. If requires to support 200Mhz refclk, we need to
938 * revisit this because n may not 1 anymore.
939 */
940 clock.n = 1, clock.m1 = 2;
941 target *= 5; /* fast clock */
942
943 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
944 for (clock.p2 = limit->p2.p2_fast;
945 clock.p2 >= limit->p2.p2_slow;
946 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200947 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300948
949 clock.p = clock.p1 * clock.p2;
950
951 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
952 clock.n) << 22, refclk * clock.m1);
953
954 if (m2 > INT_MAX/clock.m1)
955 continue;
956
957 clock.m2 = m2;
958
Imre Deakdccbea32015-06-22 23:35:51 +0300959 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300960
961 if (!intel_PLL_is_valid(dev, limit, &clock))
962 continue;
963
Imre Deak9ca3ba02015-03-17 11:40:05 +0200964 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
965 best_error_ppm, &error_ppm))
966 continue;
967
968 *best_clock = clock;
969 best_error_ppm = error_ppm;
970 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300971 }
972 }
973
974 return found;
975}
976
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200977bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
978 intel_clock_t *best_clock)
979{
980 int refclk = i9xx_get_refclk(crtc_state, 0);
981
982 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
983 target_clock, refclk, NULL, best_clock);
984}
985
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300986bool intel_crtc_active(struct drm_crtc *crtc)
987{
988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
989
990 /* Be paranoid as we can arrive here with only partial
991 * state retrieved from the hardware during setup.
992 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100993 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300994 * as Haswell has gained clock readout/fastboot support.
995 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000996 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300997 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700998 *
999 * FIXME: The intel_crtc->active here should be switched to
1000 * crtc->state->active once we have proper CRTC states wired up
1001 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001002 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001003 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001004 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001005}
1006
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001007enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1008 enum pipe pipe)
1009{
1010 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1011 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1012
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001013 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001014}
1015
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001016static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1017{
1018 struct drm_i915_private *dev_priv = dev->dev_private;
1019 u32 reg = PIPEDSL(pipe);
1020 u32 line1, line2;
1021 u32 line_mask;
1022
1023 if (IS_GEN2(dev))
1024 line_mask = DSL_LINEMASK_GEN2;
1025 else
1026 line_mask = DSL_LINEMASK_GEN3;
1027
1028 line1 = I915_READ(reg) & line_mask;
1029 mdelay(5);
1030 line2 = I915_READ(reg) & line_mask;
1031
1032 return line1 == line2;
1033}
1034
Keith Packardab7ad7f2010-10-03 00:33:06 -07001035/*
1036 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001037 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001038 *
1039 * After disabling a pipe, we can't wait for vblank in the usual way,
1040 * spinning on the vblank interrupt status bit, since we won't actually
1041 * see an interrupt when the pipe is disabled.
1042 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001043 * On Gen4 and above:
1044 * wait for the pipe register state bit to turn off
1045 *
1046 * Otherwise:
1047 * wait for the display line value to settle (it usually
1048 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001049 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001050 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001051static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001052{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001053 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001054 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001055 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001056 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001057
Keith Packardab7ad7f2010-10-03 00:33:06 -07001058 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001059 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001060
Keith Packardab7ad7f2010-10-03 00:33:06 -07001061 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001062 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1063 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001064 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001065 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001066 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001067 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001068 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001069 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001070}
1071
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001072/*
1073 * ibx_digital_port_connected - is the specified port connected?
1074 * @dev_priv: i915 private structure
1075 * @port: the port to test
1076 *
1077 * Returns true if @port is connected, false otherwise.
1078 */
1079bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1080 struct intel_digital_port *port)
1081{
1082 u32 bit;
1083
Damien Lespiauc36346e2012-12-13 16:09:03 +00001084 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001085 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001086 case PORT_B:
1087 bit = SDE_PORTB_HOTPLUG;
1088 break;
1089 case PORT_C:
1090 bit = SDE_PORTC_HOTPLUG;
1091 break;
1092 case PORT_D:
1093 bit = SDE_PORTD_HOTPLUG;
1094 break;
1095 default:
1096 return true;
1097 }
1098 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001099 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001100 case PORT_B:
1101 bit = SDE_PORTB_HOTPLUG_CPT;
1102 break;
1103 case PORT_C:
1104 bit = SDE_PORTC_HOTPLUG_CPT;
1105 break;
1106 case PORT_D:
1107 bit = SDE_PORTD_HOTPLUG_CPT;
1108 break;
1109 default:
1110 return true;
1111 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001112 }
1113
1114 return I915_READ(SDEISR) & bit;
1115}
1116
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117static const char *state_string(bool enabled)
1118{
1119 return enabled ? "on" : "off";
1120}
1121
1122/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001123void assert_pll(struct drm_i915_private *dev_priv,
1124 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001125{
1126 int reg;
1127 u32 val;
1128 bool cur_state;
1129
1130 reg = DPLL(pipe);
1131 val = I915_READ(reg);
1132 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001133 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134 "PLL state assertion failure (expected %s, current %s)\n",
1135 state_string(state), state_string(cur_state));
1136}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137
Jani Nikula23538ef2013-08-27 15:12:22 +03001138/* XXX: the dsi pll is shared between MIPI DSI ports */
1139static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1140{
1141 u32 val;
1142 bool cur_state;
1143
Ville Syrjäläa5805162015-05-26 20:42:30 +03001144 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001145 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001146 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001147
1148 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001149 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001150 "DSI PLL state assertion failure (expected %s, current %s)\n",
1151 state_string(state), state_string(cur_state));
1152}
1153#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1154#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1155
Daniel Vetter55607e82013-06-16 21:42:39 +02001156struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001157intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001158{
Daniel Vettere2b78262013-06-07 23:10:03 +02001159 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1160
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001161 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001162 return NULL;
1163
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001164 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001165}
1166
Jesse Barnesb24e7172011-01-04 15:09:30 -08001167/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001168void assert_shared_dpll(struct drm_i915_private *dev_priv,
1169 struct intel_shared_dpll *pll,
1170 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001171{
Jesse Barnes040484a2011-01-03 12:14:26 -08001172 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001173 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001174
Chris Wilson92b27b02012-05-20 18:10:50 +01001175 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001176 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001177 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001178
Daniel Vetter53589012013-06-05 13:34:16 +02001179 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001180 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001181 "%s assertion failure (expected %s, current %s)\n",
1182 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001183}
Jesse Barnes040484a2011-01-03 12:14:26 -08001184
1185static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1186 enum pipe pipe, bool state)
1187{
1188 int reg;
1189 u32 val;
1190 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001191 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1192 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001193
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001194 if (HAS_DDI(dev_priv->dev)) {
1195 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001196 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001197 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001198 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001199 } else {
1200 reg = FDI_TX_CTL(pipe);
1201 val = I915_READ(reg);
1202 cur_state = !!(val & FDI_TX_ENABLE);
1203 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001204 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001205 "FDI TX state assertion failure (expected %s, current %s)\n",
1206 state_string(state), state_string(cur_state));
1207}
1208#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1209#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1210
1211static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1212 enum pipe pipe, bool state)
1213{
1214 int reg;
1215 u32 val;
1216 bool cur_state;
1217
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001218 reg = FDI_RX_CTL(pipe);
1219 val = I915_READ(reg);
1220 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001221 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001222 "FDI RX state assertion failure (expected %s, current %s)\n",
1223 state_string(state), state_string(cur_state));
1224}
1225#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1226#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1227
1228static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1229 enum pipe pipe)
1230{
1231 int reg;
1232 u32 val;
1233
1234 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001235 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001236 return;
1237
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001238 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001239 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001240 return;
1241
Jesse Barnes040484a2011-01-03 12:14:26 -08001242 reg = FDI_TX_CTL(pipe);
1243 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001244 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001245}
1246
Daniel Vetter55607e82013-06-16 21:42:39 +02001247void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1248 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001249{
1250 int reg;
1251 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001252 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001253
1254 reg = FDI_RX_CTL(pipe);
1255 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001256 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001257 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001258 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1259 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001260}
1261
Daniel Vetterb680c372014-09-19 18:27:27 +02001262void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001264{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001265 struct drm_device *dev = dev_priv->dev;
1266 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001267 u32 val;
1268 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001269 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001270
Jani Nikulabedd4db2014-08-22 15:04:13 +03001271 if (WARN_ON(HAS_DDI(dev)))
1272 return;
1273
1274 if (HAS_PCH_SPLIT(dev)) {
1275 u32 port_sel;
1276
Jesse Barnesea0760c2011-01-04 15:09:32 -08001277 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001278 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1279
1280 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1281 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1282 panel_pipe = PIPE_B;
1283 /* XXX: else fix for eDP */
1284 } else if (IS_VALLEYVIEW(dev)) {
1285 /* presumably write lock depends on pipe, not port select */
1286 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1287 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288 } else {
1289 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001290 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1291 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292 }
1293
1294 val = I915_READ(pp_reg);
1295 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001296 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001297 locked = false;
1298
Rob Clarke2c719b2014-12-15 13:56:32 -05001299 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001300 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001301 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001302}
1303
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001304static void assert_cursor(struct drm_i915_private *dev_priv,
1305 enum pipe pipe, bool state)
1306{
1307 struct drm_device *dev = dev_priv->dev;
1308 bool cur_state;
1309
Paulo Zanonid9d82082014-02-27 16:30:56 -03001310 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001311 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001312 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001313 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001314
Rob Clarke2c719b2014-12-15 13:56:32 -05001315 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001316 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1317 pipe_name(pipe), state_string(state), state_string(cur_state));
1318}
1319#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1320#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1321
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001322void assert_pipe(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001324{
1325 int reg;
1326 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001327 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001328 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1329 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001330
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001331 /* if we need the pipe quirk it must be always on */
1332 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1333 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001334 state = true;
1335
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001336 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001337 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001338 cur_state = false;
1339 } else {
1340 reg = PIPECONF(cpu_transcoder);
1341 val = I915_READ(reg);
1342 cur_state = !!(val & PIPECONF_ENABLE);
1343 }
1344
Rob Clarke2c719b2014-12-15 13:56:32 -05001345 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001346 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001347 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001348}
1349
Chris Wilson931872f2012-01-16 23:01:13 +00001350static void assert_plane(struct drm_i915_private *dev_priv,
1351 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001352{
1353 int reg;
1354 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001355 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001356
1357 reg = DSPCNTR(plane);
1358 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001359 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001360 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001361 "plane %c assertion failure (expected %s, current %s)\n",
1362 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001363}
1364
Chris Wilson931872f2012-01-16 23:01:13 +00001365#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1366#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1367
Jesse Barnesb24e7172011-01-04 15:09:30 -08001368static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1369 enum pipe pipe)
1370{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001371 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372 int reg, i;
1373 u32 val;
1374 int cur_pipe;
1375
Ville Syrjälä653e1022013-06-04 13:49:05 +03001376 /* Primary planes are fixed to pipes on gen4+ */
1377 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001378 reg = DSPCNTR(pipe);
1379 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001380 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001381 "plane %c assertion failure, should be disabled but not\n",
1382 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001383 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001384 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001385
Jesse Barnesb24e7172011-01-04 15:09:30 -08001386 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001387 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001388 reg = DSPCNTR(i);
1389 val = I915_READ(reg);
1390 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1391 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001392 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001393 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1394 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001395 }
1396}
1397
Jesse Barnes19332d72013-03-28 09:55:38 -07001398static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1399 enum pipe pipe)
1400{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001401 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001402 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001403 u32 val;
1404
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001405 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001406 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001407 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001408 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001409 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1410 sprite, pipe_name(pipe));
1411 }
1412 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001413 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001414 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001415 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001416 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001417 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001418 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001419 }
1420 } else if (INTEL_INFO(dev)->gen >= 7) {
1421 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001422 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001423 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001424 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001425 plane_name(pipe), pipe_name(pipe));
1426 } else if (INTEL_INFO(dev)->gen >= 5) {
1427 reg = DVSCNTR(pipe);
1428 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1431 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001432 }
1433}
1434
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001435static void assert_vblank_disabled(struct drm_crtc *crtc)
1436{
Rob Clarke2c719b2014-12-15 13:56:32 -05001437 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001438 drm_crtc_vblank_put(crtc);
1439}
1440
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001441static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001442{
1443 u32 val;
1444 bool enabled;
1445
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001447
Jesse Barnes92f25842011-01-04 15:09:34 -08001448 val = I915_READ(PCH_DREF_CONTROL);
1449 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1450 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001451 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001452}
1453
Daniel Vetterab9412b2013-05-03 11:49:46 +02001454static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1455 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001456{
1457 int reg;
1458 u32 val;
1459 bool enabled;
1460
Daniel Vetterab9412b2013-05-03 11:49:46 +02001461 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001462 val = I915_READ(reg);
1463 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001464 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001465 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1466 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001467}
1468
Keith Packard4e634382011-08-06 10:39:45 -07001469static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1470 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001471{
1472 if ((val & DP_PORT_EN) == 0)
1473 return false;
1474
1475 if (HAS_PCH_CPT(dev_priv->dev)) {
1476 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1477 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1478 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1479 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001480 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1481 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1482 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001483 } else {
1484 if ((val & DP_PIPE_MASK) != (pipe << 30))
1485 return false;
1486 }
1487 return true;
1488}
1489
Keith Packard1519b992011-08-06 10:35:34 -07001490static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1491 enum pipe pipe, u32 val)
1492{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001493 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001494 return false;
1495
1496 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001497 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001498 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001499 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1500 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1501 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001502 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001503 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001504 return false;
1505 }
1506 return true;
1507}
1508
1509static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1510 enum pipe pipe, u32 val)
1511{
1512 if ((val & LVDS_PORT_EN) == 0)
1513 return false;
1514
1515 if (HAS_PCH_CPT(dev_priv->dev)) {
1516 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1517 return false;
1518 } else {
1519 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1520 return false;
1521 }
1522 return true;
1523}
1524
1525static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1526 enum pipe pipe, u32 val)
1527{
1528 if ((val & ADPA_DAC_ENABLE) == 0)
1529 return false;
1530 if (HAS_PCH_CPT(dev_priv->dev)) {
1531 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1532 return false;
1533 } else {
1534 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1535 return false;
1536 }
1537 return true;
1538}
1539
Jesse Barnes291906f2011-02-02 12:28:03 -08001540static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001541 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001542{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001543 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001544 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001545 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001546 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001547
Rob Clarke2c719b2014-12-15 13:56:32 -05001548 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001549 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001550 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001551}
1552
1553static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1554 enum pipe pipe, int reg)
1555{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001556 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001557 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001558 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001559 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001560
Rob Clarke2c719b2014-12-15 13:56:32 -05001561 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001562 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001563 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001564}
1565
1566static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1567 enum pipe pipe)
1568{
1569 int reg;
1570 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001571
Keith Packardf0575e92011-07-25 22:12:43 -07001572 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1573 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1574 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001575
1576 reg = PCH_ADPA;
1577 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001578 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001579 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001580 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001581
1582 reg = PCH_LVDS;
1583 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001584 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001585 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001586 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001587
Paulo Zanonie2debe92013-02-18 19:00:27 -03001588 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1589 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1590 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001591}
1592
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001593static void intel_init_dpio(struct drm_device *dev)
1594{
1595 struct drm_i915_private *dev_priv = dev->dev_private;
1596
1597 if (!IS_VALLEYVIEW(dev))
1598 return;
1599
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001600 /*
1601 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1602 * CHV x1 PHY (DP/HDMI D)
1603 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1604 */
1605 if (IS_CHERRYVIEW(dev)) {
1606 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1607 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1608 } else {
1609 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1610 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001611}
1612
Ville Syrjäläd288f652014-10-28 13:20:22 +02001613static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001614 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615{
Daniel Vetter426115c2013-07-11 22:13:42 +02001616 struct drm_device *dev = crtc->base.dev;
1617 struct drm_i915_private *dev_priv = dev->dev_private;
1618 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001619 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001620
Daniel Vetter426115c2013-07-11 22:13:42 +02001621 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001622
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001623 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001624 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1625
1626 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001627 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001628 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001629
Daniel Vetter426115c2013-07-11 22:13:42 +02001630 I915_WRITE(reg, dpll);
1631 POSTING_READ(reg);
1632 udelay(150);
1633
1634 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1635 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1636
Ville Syrjäläd288f652014-10-28 13:20:22 +02001637 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001638 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001639
1640 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001641 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001642 POSTING_READ(reg);
1643 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001644 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001645 POSTING_READ(reg);
1646 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001647 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001648 POSTING_READ(reg);
1649 udelay(150); /* wait for warmup */
1650}
1651
Ville Syrjäläd288f652014-10-28 13:20:22 +02001652static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001653 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001654{
1655 struct drm_device *dev = crtc->base.dev;
1656 struct drm_i915_private *dev_priv = dev->dev_private;
1657 int pipe = crtc->pipe;
1658 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001659 u32 tmp;
1660
1661 assert_pipe_disabled(dev_priv, crtc->pipe);
1662
1663 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1664
Ville Syrjäläa5805162015-05-26 20:42:30 +03001665 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001666
1667 /* Enable back the 10bit clock to display controller */
1668 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1669 tmp |= DPIO_DCLKP_EN;
1670 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1671
Ville Syrjälä54433e92015-05-26 20:42:31 +03001672 mutex_unlock(&dev_priv->sb_lock);
1673
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001674 /*
1675 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1676 */
1677 udelay(1);
1678
1679 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001680 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001681
1682 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001683 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001684 DRM_ERROR("PLL %d failed to lock\n", pipe);
1685
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001686 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001687 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001688 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001689}
1690
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001691static int intel_num_dvo_pipes(struct drm_device *dev)
1692{
1693 struct intel_crtc *crtc;
1694 int count = 0;
1695
1696 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001697 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001698 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001699
1700 return count;
1701}
1702
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001703static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001704{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001705 struct drm_device *dev = crtc->base.dev;
1706 struct drm_i915_private *dev_priv = dev->dev_private;
1707 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001708 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001709
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001710 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001711
1712 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001713 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001714
1715 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001716 if (IS_MOBILE(dev) && !IS_I830(dev))
1717 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001718
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001719 /* Enable DVO 2x clock on both PLLs if necessary */
1720 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1721 /*
1722 * It appears to be important that we don't enable this
1723 * for the current pipe before otherwise configuring the
1724 * PLL. No idea how this should be handled if multiple
1725 * DVO outputs are enabled simultaneosly.
1726 */
1727 dpll |= DPLL_DVO_2X_MODE;
1728 I915_WRITE(DPLL(!crtc->pipe),
1729 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1730 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001731
1732 /* Wait for the clocks to stabilize. */
1733 POSTING_READ(reg);
1734 udelay(150);
1735
1736 if (INTEL_INFO(dev)->gen >= 4) {
1737 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001738 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 } else {
1740 /* The pixel multiplier can only be updated once the
1741 * DPLL is enabled and the clocks are stable.
1742 *
1743 * So write it again.
1744 */
1745 I915_WRITE(reg, dpll);
1746 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001747
1748 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001749 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001750 POSTING_READ(reg);
1751 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001752 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001753 POSTING_READ(reg);
1754 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001755 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001756 POSTING_READ(reg);
1757 udelay(150); /* wait for warmup */
1758}
1759
1760/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001761 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001762 * @dev_priv: i915 private structure
1763 * @pipe: pipe PLL to disable
1764 *
1765 * Disable the PLL for @pipe, making sure the pipe is off first.
1766 *
1767 * Note! This is for pre-ILK only.
1768 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001769static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001770{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001771 struct drm_device *dev = crtc->base.dev;
1772 struct drm_i915_private *dev_priv = dev->dev_private;
1773 enum pipe pipe = crtc->pipe;
1774
1775 /* Disable DVO 2x clock on both PLLs if necessary */
1776 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001777 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001778 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001779 I915_WRITE(DPLL(PIPE_B),
1780 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1781 I915_WRITE(DPLL(PIPE_A),
1782 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1783 }
1784
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001785 /* Don't disable pipe or pipe PLLs if needed */
1786 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1787 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001788 return;
1789
1790 /* Make sure the pipe isn't still relying on us */
1791 assert_pipe_disabled(dev_priv, pipe);
1792
Daniel Vetter50b44a42013-06-05 13:34:33 +02001793 I915_WRITE(DPLL(pipe), 0);
1794 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001795}
1796
Jesse Barnesf6071162013-10-01 10:41:38 -07001797static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1798{
1799 u32 val = 0;
1800
1801 /* Make sure the pipe isn't still relying on us */
1802 assert_pipe_disabled(dev_priv, pipe);
1803
Imre Deake5cbfbf2014-01-09 17:08:16 +02001804 /*
1805 * Leave integrated clock source and reference clock enabled for pipe B.
1806 * The latter is needed for VGA hotplug / manual detection.
1807 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001808 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001809 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001810 I915_WRITE(DPLL(pipe), val);
1811 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001812
1813}
1814
1815static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1816{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001817 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001818 u32 val;
1819
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001820 /* Make sure the pipe isn't still relying on us */
1821 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001822
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001823 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001824 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001825 if (pipe != PIPE_A)
1826 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1827 I915_WRITE(DPLL(pipe), val);
1828 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001829
Ville Syrjäläa5805162015-05-26 20:42:30 +03001830 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001831
1832 /* Disable 10bit clock to display controller */
1833 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1834 val &= ~DPIO_DCLKP_EN;
1835 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1836
Ville Syrjälä61407f62014-05-27 16:32:55 +03001837 /* disable left/right clock distribution */
1838 if (pipe != PIPE_B) {
1839 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1840 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1841 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1842 } else {
1843 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1844 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1845 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1846 }
1847
Ville Syrjäläa5805162015-05-26 20:42:30 +03001848 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001849}
1850
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001851void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001852 struct intel_digital_port *dport,
1853 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001854{
1855 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001856 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001857
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001858 switch (dport->port) {
1859 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001860 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001861 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001862 break;
1863 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001864 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001865 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001866 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001867 break;
1868 case PORT_D:
1869 port_mask = DPLL_PORTD_READY_MASK;
1870 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001871 break;
1872 default:
1873 BUG();
1874 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001875
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001876 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1877 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1878 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001879}
1880
Daniel Vetterb14b1052014-04-24 23:55:13 +02001881static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1882{
1883 struct drm_device *dev = crtc->base.dev;
1884 struct drm_i915_private *dev_priv = dev->dev_private;
1885 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1886
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001887 if (WARN_ON(pll == NULL))
1888 return;
1889
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001890 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001891 if (pll->active == 0) {
1892 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1893 WARN_ON(pll->on);
1894 assert_shared_dpll_disabled(dev_priv, pll);
1895
1896 pll->mode_set(dev_priv, pll);
1897 }
1898}
1899
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001900/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001901 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001902 * @dev_priv: i915 private structure
1903 * @pipe: pipe PLL to enable
1904 *
1905 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1906 * drives the transcoder clock.
1907 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001908static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001909{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001910 struct drm_device *dev = crtc->base.dev;
1911 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001912 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001913
Daniel Vetter87a875b2013-06-05 13:34:19 +02001914 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001915 return;
1916
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001917 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001918 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001919
Damien Lespiau74dd6922014-07-29 18:06:17 +01001920 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001921 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001922 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001923
Daniel Vettercdbd2312013-06-05 13:34:03 +02001924 if (pll->active++) {
1925 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001926 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001927 return;
1928 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001929 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001930
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001931 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1932
Daniel Vetter46edb022013-06-05 13:34:12 +02001933 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001934 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001935 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001936}
1937
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001938static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001939{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001940 struct drm_device *dev = crtc->base.dev;
1941 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001942 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001943
Jesse Barnes92f25842011-01-04 15:09:34 -08001944 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001945 BUG_ON(INTEL_INFO(dev)->gen < 5);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001946 if (pll == NULL)
1947 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001948
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001949 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001950 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001951
Daniel Vetter46edb022013-06-05 13:34:12 +02001952 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1953 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001954 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001955
Chris Wilson48da64a2012-05-13 20:16:12 +01001956 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001957 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001958 return;
1959 }
1960
Daniel Vettere9d69442013-06-05 13:34:15 +02001961 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001962 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001963 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001964 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001965
Daniel Vetter46edb022013-06-05 13:34:12 +02001966 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001967 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001968 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001969
1970 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001971}
1972
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001973static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1974 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001975{
Daniel Vetter23670b322012-11-01 09:15:30 +01001976 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001977 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001978 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001979 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001980
1981 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001982 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001983
1984 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001985 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001986 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001987
1988 /* FDI must be feeding us bits for PCH ports */
1989 assert_fdi_tx_enabled(dev_priv, pipe);
1990 assert_fdi_rx_enabled(dev_priv, pipe);
1991
Daniel Vetter23670b322012-11-01 09:15:30 +01001992 if (HAS_PCH_CPT(dev)) {
1993 /* Workaround: Set the timing override bit before enabling the
1994 * pch transcoder. */
1995 reg = TRANS_CHICKEN2(pipe);
1996 val = I915_READ(reg);
1997 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1998 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001999 }
Daniel Vetter23670b322012-11-01 09:15:30 +01002000
Daniel Vetterab9412b2013-05-03 11:49:46 +02002001 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002002 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002003 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07002004
2005 if (HAS_PCH_IBX(dev_priv->dev)) {
2006 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002007 * Make the BPC in transcoder be consistent with
2008 * that in pipeconf reg. For HDMI we must use 8bpc
2009 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07002010 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002011 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002012 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2013 val |= PIPECONF_8BPC;
2014 else
2015 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002016 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002017
2018 val &= ~TRANS_INTERLACE_MASK;
2019 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002020 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002021 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002022 val |= TRANS_LEGACY_INTERLACED_ILK;
2023 else
2024 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002025 else
2026 val |= TRANS_PROGRESSIVE;
2027
Jesse Barnes040484a2011-01-03 12:14:26 -08002028 I915_WRITE(reg, val | TRANS_ENABLE);
2029 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002030 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002031}
2032
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002033static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002034 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002035{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002037
2038 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002039 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002040
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002041 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002042 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002043 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002044
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002045 /* Workaround: set timing override bit. */
2046 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002047 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002048 I915_WRITE(_TRANSA_CHICKEN2, val);
2049
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002050 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002051 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002052
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002053 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2054 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002055 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002056 else
2057 val |= TRANS_PROGRESSIVE;
2058
Daniel Vetterab9412b2013-05-03 11:49:46 +02002059 I915_WRITE(LPT_TRANSCONF, val);
2060 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002061 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002062}
2063
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002064static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2065 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002066{
Daniel Vetter23670b322012-11-01 09:15:30 +01002067 struct drm_device *dev = dev_priv->dev;
2068 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002069
2070 /* FDI relies on the transcoder */
2071 assert_fdi_tx_disabled(dev_priv, pipe);
2072 assert_fdi_rx_disabled(dev_priv, pipe);
2073
Jesse Barnes291906f2011-02-02 12:28:03 -08002074 /* Ports must be off as well */
2075 assert_pch_ports_disabled(dev_priv, pipe);
2076
Daniel Vetterab9412b2013-05-03 11:49:46 +02002077 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002078 val = I915_READ(reg);
2079 val &= ~TRANS_ENABLE;
2080 I915_WRITE(reg, val);
2081 /* wait for PCH transcoder off, transcoder state */
2082 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002083 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002084
2085 if (!HAS_PCH_IBX(dev)) {
2086 /* Workaround: Clear the timing override chicken bit again. */
2087 reg = TRANS_CHICKEN2(pipe);
2088 val = I915_READ(reg);
2089 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2090 I915_WRITE(reg, val);
2091 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002092}
2093
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002094static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002095{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002096 u32 val;
2097
Daniel Vetterab9412b2013-05-03 11:49:46 +02002098 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002099 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002100 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002101 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002102 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002103 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002104
2105 /* Workaround: clear timing override bit. */
2106 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002107 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002108 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002109}
2110
2111/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002112 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002113 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002114 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002115 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002118static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002119{
Paulo Zanoni03722642014-01-17 13:51:09 -02002120 struct drm_device *dev = crtc->base.dev;
2121 struct drm_i915_private *dev_priv = dev->dev_private;
2122 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002123 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2124 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002125 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126 int reg;
2127 u32 val;
2128
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002129 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2130
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002131 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002132 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002133 assert_sprites_disabled(dev_priv, pipe);
2134
Paulo Zanoni681e5812012-12-06 11:12:38 -02002135 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002136 pch_transcoder = TRANSCODER_A;
2137 else
2138 pch_transcoder = pipe;
2139
Jesse Barnesb24e7172011-01-04 15:09:30 -08002140 /*
2141 * A pipe without a PLL won't actually be able to drive bits from
2142 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2143 * need the check.
2144 */
Imre Deak50360402015-01-16 00:55:16 -08002145 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002146 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002147 assert_dsi_pll_enabled(dev_priv);
2148 else
2149 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002150 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002151 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002152 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002153 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002154 assert_fdi_tx_pll_enabled(dev_priv,
2155 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002156 }
2157 /* FIXME: assert CPU port conditions for SNB+ */
2158 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002160 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002162 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002163 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2164 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002165 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002166 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002167
2168 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002169 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002170}
2171
2172/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002173 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002174 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002175 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002176 * Disable the pipe of @crtc, making sure that various hardware
2177 * specific requirements are met, if applicable, e.g. plane
2178 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002179 *
2180 * Will wait until the pipe has shut down before returning.
2181 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002182static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002183{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002184 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002185 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002186 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002187 int reg;
2188 u32 val;
2189
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002190 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2191
Jesse Barnesb24e7172011-01-04 15:09:30 -08002192 /*
2193 * Make sure planes won't keep trying to pump pixels to us,
2194 * or we might hang the display.
2195 */
2196 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002197 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002198 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002199
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002200 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002201 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002202 if ((val & PIPECONF_ENABLE) == 0)
2203 return;
2204
Ville Syrjälä67adc642014-08-15 01:21:57 +03002205 /*
2206 * Double wide has implications for planes
2207 * so best keep it disabled when not needed.
2208 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002209 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002210 val &= ~PIPECONF_DOUBLE_WIDE;
2211
2212 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002213 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2214 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002215 val &= ~PIPECONF_ENABLE;
2216
2217 I915_WRITE(reg, val);
2218 if ((val & PIPECONF_ENABLE) == 0)
2219 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002220}
2221
Chris Wilson693db182013-03-05 14:52:39 +00002222static bool need_vtd_wa(struct drm_device *dev)
2223{
2224#ifdef CONFIG_INTEL_IOMMU
2225 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2226 return true;
2227#endif
2228 return false;
2229}
2230
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002231unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002232intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2233 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002234{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002235 unsigned int tile_height;
2236 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002237
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002238 switch (fb_format_modifier) {
2239 case DRM_FORMAT_MOD_NONE:
2240 tile_height = 1;
2241 break;
2242 case I915_FORMAT_MOD_X_TILED:
2243 tile_height = IS_GEN2(dev) ? 16 : 8;
2244 break;
2245 case I915_FORMAT_MOD_Y_TILED:
2246 tile_height = 32;
2247 break;
2248 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002249 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2250 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002251 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002252 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002253 tile_height = 64;
2254 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002255 case 2:
2256 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002257 tile_height = 32;
2258 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002259 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002260 tile_height = 16;
2261 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002262 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002263 WARN_ONCE(1,
2264 "128-bit pixels are not supported for display!");
2265 tile_height = 16;
2266 break;
2267 }
2268 break;
2269 default:
2270 MISSING_CASE(fb_format_modifier);
2271 tile_height = 1;
2272 break;
2273 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002274
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002275 return tile_height;
2276}
2277
2278unsigned int
2279intel_fb_align_height(struct drm_device *dev, unsigned int height,
2280 uint32_t pixel_format, uint64_t fb_format_modifier)
2281{
2282 return ALIGN(height, intel_tile_height(dev, pixel_format,
2283 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002284}
2285
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002286static int
2287intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2288 const struct drm_plane_state *plane_state)
2289{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002290 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002291 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002292
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002293 *view = i915_ggtt_view_normal;
2294
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002295 if (!plane_state)
2296 return 0;
2297
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002298 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002299 return 0;
2300
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002301 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002302
2303 info->height = fb->height;
2304 info->pixel_format = fb->pixel_format;
2305 info->pitch = fb->pitches[0];
2306 info->fb_modifier = fb->modifier[0];
2307
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002308 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2309 fb->modifier[0]);
2310 tile_pitch = PAGE_SIZE / tile_height;
2311 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2312 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2313 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2314
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002315 return 0;
2316}
2317
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002318static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2319{
2320 if (INTEL_INFO(dev_priv)->gen >= 9)
2321 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002322 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2323 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002324 return 128 * 1024;
2325 else if (INTEL_INFO(dev_priv)->gen >= 4)
2326 return 4 * 1024;
2327 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002328 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002329}
2330
Chris Wilson127bd2a2010-07-23 23:32:05 +01002331int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002332intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2333 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002334 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002335 struct intel_engine_cs *pipelined,
2336 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002337{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002338 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002339 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002340 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002341 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002342 u32 alignment;
2343 int ret;
2344
Matt Roperebcdd392014-07-09 16:22:11 -07002345 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2346
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002347 switch (fb->modifier[0]) {
2348 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002349 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002350 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002351 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002352 if (INTEL_INFO(dev)->gen >= 9)
2353 alignment = 256 * 1024;
2354 else {
2355 /* pin() will align the object as required by fence */
2356 alignment = 0;
2357 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002358 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002359 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002360 case I915_FORMAT_MOD_Yf_TILED:
2361 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2362 "Y tiling bo slipped through, driver bug!\n"))
2363 return -EINVAL;
2364 alignment = 1 * 1024 * 1024;
2365 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002366 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002367 MISSING_CASE(fb->modifier[0]);
2368 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002369 }
2370
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002371 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2372 if (ret)
2373 return ret;
2374
Chris Wilson693db182013-03-05 14:52:39 +00002375 /* Note that the w/a also requires 64 PTE of padding following the
2376 * bo. We currently fill all unused PTE with the shadow page and so
2377 * we should always have valid PTE following the scanout preventing
2378 * the VT-d warning.
2379 */
2380 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2381 alignment = 256 * 1024;
2382
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002383 /*
2384 * Global gtt pte registers are special registers which actually forward
2385 * writes to a chunk of system memory. Which means that there is no risk
2386 * that the register values disappear as soon as we call
2387 * intel_runtime_pm_put(), so it is correct to wrap only the
2388 * pin/unpin/fence and not more.
2389 */
2390 intel_runtime_pm_get(dev_priv);
2391
Chris Wilsonce453d82011-02-21 14:43:56 +00002392 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002393 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002394 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002395 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002396 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002397
2398 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2399 * fence, whereas 965+ only requires a fence if using
2400 * framebuffer compression. For simplicity, we always install
2401 * a fence as the cost is not that onerous.
2402 */
Chris Wilson06d98132012-04-17 15:31:24 +01002403 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002404 if (ret)
2405 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002406
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002407 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002408
Chris Wilsonce453d82011-02-21 14:43:56 +00002409 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002410 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002411 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002412
2413err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002414 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002415err_interruptible:
2416 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002417 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002418 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002419}
2420
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002421static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2422 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002423{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002424 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002425 struct i915_ggtt_view view;
2426 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002427
Matt Roperebcdd392014-07-09 16:22:11 -07002428 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2429
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002430 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2431 WARN_ONCE(ret, "Couldn't get view from plane state!");
2432
Chris Wilson1690e1e2011-12-14 13:57:08 +01002433 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002434 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002435}
2436
Daniel Vetterc2c75132012-07-05 12:17:30 +02002437/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2438 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002439unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2440 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002441 unsigned int tiling_mode,
2442 unsigned int cpp,
2443 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002444{
Chris Wilsonbc752862013-02-21 20:04:31 +00002445 if (tiling_mode != I915_TILING_NONE) {
2446 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002447
Chris Wilsonbc752862013-02-21 20:04:31 +00002448 tile_rows = *y / 8;
2449 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002450
Chris Wilsonbc752862013-02-21 20:04:31 +00002451 tiles = *x / (512/cpp);
2452 *x %= 512/cpp;
2453
2454 return tile_rows * pitch * 8 + tiles * 4096;
2455 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002456 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002457 unsigned int offset;
2458
2459 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002460 *y = (offset & alignment) / pitch;
2461 *x = ((offset & alignment) - *y * pitch) / cpp;
2462 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002463 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002464}
2465
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002466static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002467{
2468 switch (format) {
2469 case DISPPLANE_8BPP:
2470 return DRM_FORMAT_C8;
2471 case DISPPLANE_BGRX555:
2472 return DRM_FORMAT_XRGB1555;
2473 case DISPPLANE_BGRX565:
2474 return DRM_FORMAT_RGB565;
2475 default:
2476 case DISPPLANE_BGRX888:
2477 return DRM_FORMAT_XRGB8888;
2478 case DISPPLANE_RGBX888:
2479 return DRM_FORMAT_XBGR8888;
2480 case DISPPLANE_BGRX101010:
2481 return DRM_FORMAT_XRGB2101010;
2482 case DISPPLANE_RGBX101010:
2483 return DRM_FORMAT_XBGR2101010;
2484 }
2485}
2486
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002487static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2488{
2489 switch (format) {
2490 case PLANE_CTL_FORMAT_RGB_565:
2491 return DRM_FORMAT_RGB565;
2492 default:
2493 case PLANE_CTL_FORMAT_XRGB_8888:
2494 if (rgb_order) {
2495 if (alpha)
2496 return DRM_FORMAT_ABGR8888;
2497 else
2498 return DRM_FORMAT_XBGR8888;
2499 } else {
2500 if (alpha)
2501 return DRM_FORMAT_ARGB8888;
2502 else
2503 return DRM_FORMAT_XRGB8888;
2504 }
2505 case PLANE_CTL_FORMAT_XRGB_2101010:
2506 if (rgb_order)
2507 return DRM_FORMAT_XBGR2101010;
2508 else
2509 return DRM_FORMAT_XRGB2101010;
2510 }
2511}
2512
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002513static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002514intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2515 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002516{
2517 struct drm_device *dev = crtc->base.dev;
2518 struct drm_i915_gem_object *obj = NULL;
2519 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002520 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002521 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2522 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2523 PAGE_SIZE);
2524
2525 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002526
Chris Wilsonff2652e2014-03-10 08:07:02 +00002527 if (plane_config->size == 0)
2528 return false;
2529
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002530 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2531 base_aligned,
2532 base_aligned,
2533 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002534 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002535 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002536
Damien Lespiau49af4492015-01-20 12:51:44 +00002537 obj->tiling_mode = plane_config->tiling;
2538 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002539 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002540
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002541 mode_cmd.pixel_format = fb->pixel_format;
2542 mode_cmd.width = fb->width;
2543 mode_cmd.height = fb->height;
2544 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002545 mode_cmd.modifier[0] = fb->modifier[0];
2546 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002547
2548 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002549 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002550 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002551 DRM_DEBUG_KMS("intel fb init failed\n");
2552 goto out_unref_obj;
2553 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002554 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002555
Daniel Vetterf6936e22015-03-26 12:17:05 +01002556 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002557 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002558
2559out_unref_obj:
2560 drm_gem_object_unreference(&obj->base);
2561 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002562 return false;
2563}
2564
Matt Roperafd65eb2015-02-03 13:10:04 -08002565/* Update plane->state->fb to match plane->fb after driver-internal updates */
2566static void
2567update_state_fb(struct drm_plane *plane)
2568{
2569 if (plane->fb == plane->state->fb)
2570 return;
2571
2572 if (plane->state->fb)
2573 drm_framebuffer_unreference(plane->state->fb);
2574 plane->state->fb = plane->fb;
2575 if (plane->state->fb)
2576 drm_framebuffer_reference(plane->state->fb);
2577}
2578
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002579static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002580intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2581 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002582{
2583 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002584 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002585 struct drm_crtc *c;
2586 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002587 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002588 struct drm_plane *primary = intel_crtc->base.primary;
2589 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002590
Damien Lespiau2d140302015-02-05 17:22:18 +00002591 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002592 return;
2593
Daniel Vetterf6936e22015-03-26 12:17:05 +01002594 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002595 fb = &plane_config->fb->base;
2596 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002597 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002598
Damien Lespiau2d140302015-02-05 17:22:18 +00002599 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002600
2601 /*
2602 * Failed to alloc the obj, check to see if we should share
2603 * an fb with another CRTC instead
2604 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002605 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002606 i = to_intel_crtc(c);
2607
2608 if (c == &intel_crtc->base)
2609 continue;
2610
Matt Roper2ff8fde2014-07-08 07:50:07 -07002611 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002612 continue;
2613
Daniel Vetter88595ac2015-03-26 12:42:24 +01002614 fb = c->primary->fb;
2615 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002616 continue;
2617
Daniel Vetter88595ac2015-03-26 12:42:24 +01002618 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002619 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002620 drm_framebuffer_reference(fb);
2621 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002622 }
2623 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002624
2625 return;
2626
2627valid_fb:
2628 obj = intel_fb_obj(fb);
2629 if (obj->tiling_mode != I915_TILING_NONE)
2630 dev_priv->preserve_bios_swizzle = true;
2631
2632 primary->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002633 primary->crtc = primary->state->crtc = &intel_crtc->base;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002634 update_state_fb(primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002635 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002636 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002637}
2638
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002639static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2640 struct drm_framebuffer *fb,
2641 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002642{
2643 struct drm_device *dev = crtc->dev;
2644 struct drm_i915_private *dev_priv = dev->dev_private;
2645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002646 struct drm_plane *primary = crtc->primary;
2647 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002648 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002649 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002650 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002651 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002652 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302653 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002654
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002655 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002656 I915_WRITE(reg, 0);
2657 if (INTEL_INFO(dev)->gen >= 4)
2658 I915_WRITE(DSPSURF(plane), 0);
2659 else
2660 I915_WRITE(DSPADDR(plane), 0);
2661 POSTING_READ(reg);
2662 return;
2663 }
2664
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002665 obj = intel_fb_obj(fb);
2666 if (WARN_ON(obj == NULL))
2667 return;
2668
2669 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2670
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002671 dspcntr = DISPPLANE_GAMMA_ENABLE;
2672
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002673 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002674
2675 if (INTEL_INFO(dev)->gen < 4) {
2676 if (intel_crtc->pipe == PIPE_B)
2677 dspcntr |= DISPPLANE_SEL_PIPE_B;
2678
2679 /* pipesrc and dspsize control the size that is scaled from,
2680 * which should always be the user's requested size.
2681 */
2682 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002683 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2684 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002685 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002686 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2687 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002688 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2689 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002690 I915_WRITE(PRIMPOS(plane), 0);
2691 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002692 }
2693
Ville Syrjälä57779d02012-10-31 17:50:14 +02002694 switch (fb->pixel_format) {
2695 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002696 dspcntr |= DISPPLANE_8BPP;
2697 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002698 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002699 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002700 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002701 case DRM_FORMAT_RGB565:
2702 dspcntr |= DISPPLANE_BGRX565;
2703 break;
2704 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002705 dspcntr |= DISPPLANE_BGRX888;
2706 break;
2707 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002708 dspcntr |= DISPPLANE_RGBX888;
2709 break;
2710 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002711 dspcntr |= DISPPLANE_BGRX101010;
2712 break;
2713 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002714 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002715 break;
2716 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002717 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002718 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002719
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002720 if (INTEL_INFO(dev)->gen >= 4 &&
2721 obj->tiling_mode != I915_TILING_NONE)
2722 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002723
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002724 if (IS_G4X(dev))
2725 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2726
Ville Syrjäläb98971272014-08-27 16:51:22 +03002727 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002728
Daniel Vetterc2c75132012-07-05 12:17:30 +02002729 if (INTEL_INFO(dev)->gen >= 4) {
2730 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002731 intel_gen4_compute_page_offset(dev_priv,
2732 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002733 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002734 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002735 linear_offset -= intel_crtc->dspaddr_offset;
2736 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002737 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002738 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002739
Matt Roper8e7d6882015-01-21 16:35:41 -08002740 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302741 dspcntr |= DISPPLANE_ROTATE_180;
2742
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002743 x += (intel_crtc->config->pipe_src_w - 1);
2744 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302745
2746 /* Finding the last pixel of the last line of the display
2747 data and adding to linear_offset*/
2748 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002749 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2750 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302751 }
2752
2753 I915_WRITE(reg, dspcntr);
2754
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002755 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002756 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002757 I915_WRITE(DSPSURF(plane),
2758 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002759 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002760 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002761 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002762 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002763 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002764}
2765
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002766static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2767 struct drm_framebuffer *fb,
2768 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002769{
2770 struct drm_device *dev = crtc->dev;
2771 struct drm_i915_private *dev_priv = dev->dev_private;
2772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002773 struct drm_plane *primary = crtc->primary;
2774 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002775 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002776 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002777 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002778 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002779 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302780 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002781
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002782 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002783 I915_WRITE(reg, 0);
2784 I915_WRITE(DSPSURF(plane), 0);
2785 POSTING_READ(reg);
2786 return;
2787 }
2788
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002789 obj = intel_fb_obj(fb);
2790 if (WARN_ON(obj == NULL))
2791 return;
2792
2793 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2794
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002795 dspcntr = DISPPLANE_GAMMA_ENABLE;
2796
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002797 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002798
2799 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2800 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2801
Ville Syrjälä57779d02012-10-31 17:50:14 +02002802 switch (fb->pixel_format) {
2803 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002804 dspcntr |= DISPPLANE_8BPP;
2805 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002806 case DRM_FORMAT_RGB565:
2807 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002808 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002809 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002810 dspcntr |= DISPPLANE_BGRX888;
2811 break;
2812 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002813 dspcntr |= DISPPLANE_RGBX888;
2814 break;
2815 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002816 dspcntr |= DISPPLANE_BGRX101010;
2817 break;
2818 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002819 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002820 break;
2821 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002822 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002823 }
2824
2825 if (obj->tiling_mode != I915_TILING_NONE)
2826 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002827
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002828 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002829 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002830
Ville Syrjäläb98971272014-08-27 16:51:22 +03002831 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002832 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002833 intel_gen4_compute_page_offset(dev_priv,
2834 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002835 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002836 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002837 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002838 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302839 dspcntr |= DISPPLANE_ROTATE_180;
2840
2841 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002842 x += (intel_crtc->config->pipe_src_w - 1);
2843 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302844
2845 /* Finding the last pixel of the last line of the display
2846 data and adding to linear_offset*/
2847 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002848 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2849 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302850 }
2851 }
2852
2853 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002854
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002855 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002856 I915_WRITE(DSPSURF(plane),
2857 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002858 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002859 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2860 } else {
2861 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2862 I915_WRITE(DSPLINOFF(plane), linear_offset);
2863 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002864 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002865}
2866
Damien Lespiaub3218032015-02-27 11:15:18 +00002867u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2868 uint32_t pixel_format)
2869{
2870 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2871
2872 /*
2873 * The stride is either expressed as a multiple of 64 bytes
2874 * chunks for linear buffers or in number of tiles for tiled
2875 * buffers.
2876 */
2877 switch (fb_modifier) {
2878 case DRM_FORMAT_MOD_NONE:
2879 return 64;
2880 case I915_FORMAT_MOD_X_TILED:
2881 if (INTEL_INFO(dev)->gen == 2)
2882 return 128;
2883 return 512;
2884 case I915_FORMAT_MOD_Y_TILED:
2885 /* No need to check for old gens and Y tiling since this is
2886 * about the display engine and those will be blocked before
2887 * we get here.
2888 */
2889 return 128;
2890 case I915_FORMAT_MOD_Yf_TILED:
2891 if (bits_per_pixel == 8)
2892 return 64;
2893 else
2894 return 128;
2895 default:
2896 MISSING_CASE(fb_modifier);
2897 return 64;
2898 }
2899}
2900
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002901unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2902 struct drm_i915_gem_object *obj)
2903{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002904 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002905
2906 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002907 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002908
2909 return i915_gem_obj_ggtt_offset_view(obj, view);
2910}
2911
Chandra Kondurua1b22782015-04-07 15:28:45 -07002912/*
2913 * This function detaches (aka. unbinds) unused scalers in hardware
2914 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002915static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002916{
2917 struct drm_device *dev;
2918 struct drm_i915_private *dev_priv;
2919 struct intel_crtc_scaler_state *scaler_state;
2920 int i;
2921
Chandra Kondurua1b22782015-04-07 15:28:45 -07002922 dev = intel_crtc->base.dev;
2923 dev_priv = dev->dev_private;
2924 scaler_state = &intel_crtc->config->scaler_state;
2925
2926 /* loop through and disable scalers that aren't in use */
2927 for (i = 0; i < intel_crtc->num_scalers; i++) {
2928 if (!scaler_state->scalers[i].in_use) {
2929 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2930 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2931 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2932 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2933 intel_crtc->base.base.id, intel_crtc->pipe, i);
2934 }
2935 }
2936}
2937
Chandra Konduru6156a452015-04-27 13:48:39 -07002938u32 skl_plane_ctl_format(uint32_t pixel_format)
2939{
Chandra Konduru6156a452015-04-27 13:48:39 -07002940 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002941 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002942 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002943 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002944 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002945 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002946 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002947 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002948 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002949 /*
2950 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2951 * to be already pre-multiplied. We need to add a knob (or a different
2952 * DRM_FORMAT) for user-space to configure that.
2953 */
2954 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002955 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002956 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002957 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002958 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002959 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002960 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002961 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002962 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002963 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002964 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002965 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002966 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002967 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002968 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002969 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002970 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002971 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002972 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002973 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002974 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002975
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002976 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002977}
2978
2979u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2980{
Chandra Konduru6156a452015-04-27 13:48:39 -07002981 switch (fb_modifier) {
2982 case DRM_FORMAT_MOD_NONE:
2983 break;
2984 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002985 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002986 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002987 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002989 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 default:
2991 MISSING_CASE(fb_modifier);
2992 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002993
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002994 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002995}
2996
2997u32 skl_plane_ctl_rotation(unsigned int rotation)
2998{
Chandra Konduru6156a452015-04-27 13:48:39 -07002999 switch (rotation) {
3000 case BIT(DRM_ROTATE_0):
3001 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303002 /*
3003 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3004 * while i915 HW rotation is clockwise, thats why this swapping.
3005 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003006 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303007 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003009 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003010 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303011 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 default:
3013 MISSING_CASE(rotation);
3014 }
3015
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003016 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003017}
3018
Damien Lespiau70d21f02013-07-03 21:06:04 +01003019static void skylake_update_primary_plane(struct drm_crtc *crtc,
3020 struct drm_framebuffer *fb,
3021 int x, int y)
3022{
3023 struct drm_device *dev = crtc->dev;
3024 struct drm_i915_private *dev_priv = dev->dev_private;
3025 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003026 struct drm_plane *plane = crtc->primary;
3027 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003028 struct drm_i915_gem_object *obj;
3029 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303030 u32 plane_ctl, stride_div, stride;
3031 u32 tile_height, plane_offset, plane_size;
3032 unsigned int rotation;
3033 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003034 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003035 struct intel_crtc_state *crtc_state = intel_crtc->config;
3036 struct intel_plane_state *plane_state;
3037 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3038 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3039 int scaler_id = -1;
3040
Chandra Konduru6156a452015-04-27 13:48:39 -07003041 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003042
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003043 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003044 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3045 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3046 POSTING_READ(PLANE_CTL(pipe, 0));
3047 return;
3048 }
3049
3050 plane_ctl = PLANE_CTL_ENABLE |
3051 PLANE_CTL_PIPE_GAMMA_ENABLE |
3052 PLANE_CTL_PIPE_CSC_ENABLE;
3053
Chandra Konduru6156a452015-04-27 13:48:39 -07003054 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3055 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003056 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303057
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303058 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003059 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003060
Damien Lespiaub3218032015-02-27 11:15:18 +00003061 obj = intel_fb_obj(fb);
3062 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3063 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303064 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3065
Chandra Konduru6156a452015-04-27 13:48:39 -07003066 /*
3067 * FIXME: intel_plane_state->src, dst aren't set when transitional
3068 * update_plane helpers are called from legacy paths.
3069 * Once full atomic crtc is available, below check can be avoided.
3070 */
3071 if (drm_rect_width(&plane_state->src)) {
3072 scaler_id = plane_state->scaler_id;
3073 src_x = plane_state->src.x1 >> 16;
3074 src_y = plane_state->src.y1 >> 16;
3075 src_w = drm_rect_width(&plane_state->src) >> 16;
3076 src_h = drm_rect_height(&plane_state->src) >> 16;
3077 dst_x = plane_state->dst.x1;
3078 dst_y = plane_state->dst.y1;
3079 dst_w = drm_rect_width(&plane_state->dst);
3080 dst_h = drm_rect_height(&plane_state->dst);
3081
3082 WARN_ON(x != src_x || y != src_y);
3083 } else {
3084 src_w = intel_crtc->config->pipe_src_w;
3085 src_h = intel_crtc->config->pipe_src_h;
3086 }
3087
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303088 if (intel_rotation_90_or_270(rotation)) {
3089 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003090 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303091 fb->modifier[0]);
3092 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003093 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303094 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003095 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303096 } else {
3097 stride = fb->pitches[0] / stride_div;
3098 x_offset = x;
3099 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003100 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303101 }
3102 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003103
Damien Lespiau70d21f02013-07-03 21:06:04 +01003104 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303105 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3106 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3107 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003108
3109 if (scaler_id >= 0) {
3110 uint32_t ps_ctrl = 0;
3111
3112 WARN_ON(!dst_w || !dst_h);
3113 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3114 crtc_state->scaler_state.scalers[scaler_id].mode;
3115 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3116 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3117 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3118 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3119 I915_WRITE(PLANE_POS(pipe, 0), 0);
3120 } else {
3121 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3122 }
3123
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003124 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003125
3126 POSTING_READ(PLANE_SURF(pipe, 0));
3127}
3128
Jesse Barnes17638cd2011-06-24 12:19:23 -07003129/* Assume fb object is pinned & idle & fenced and just update base pointers */
3130static int
3131intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3132 int x, int y, enum mode_set_atomic state)
3133{
3134 struct drm_device *dev = crtc->dev;
3135 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003136
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01003137 if (dev_priv->display.disable_fbc)
3138 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07003139
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003140 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3141
3142 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003143}
3144
Ville Syrjälä75147472014-11-24 18:28:11 +02003145static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003146{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003147 struct drm_crtc *crtc;
3148
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003149 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3151 enum plane plane = intel_crtc->plane;
3152
3153 intel_prepare_page_flip(dev, plane);
3154 intel_finish_page_flip_plane(dev, plane);
3155 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003156}
3157
3158static void intel_update_primary_planes(struct drm_device *dev)
3159{
3160 struct drm_i915_private *dev_priv = dev->dev_private;
3161 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003162
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003163 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3165
Rob Clark51fd3712013-11-19 12:10:12 -05003166 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003167 /*
3168 * FIXME: Once we have proper support for primary planes (and
3169 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003170 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003171 */
Matt Roperf4510a22014-04-01 15:22:40 -07003172 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003173 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003174 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003175 crtc->x,
3176 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003177 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003178 }
3179}
3180
Ville Syrjälä75147472014-11-24 18:28:11 +02003181void intel_prepare_reset(struct drm_device *dev)
3182{
3183 /* no reset support for gen2 */
3184 if (IS_GEN2(dev))
3185 return;
3186
3187 /* reset doesn't touch the display */
3188 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3189 return;
3190
3191 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003192 /*
3193 * Disabling the crtcs gracefully seems nicer. Also the
3194 * g33 docs say we should at least disable all the planes.
3195 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003196 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003197}
3198
3199void intel_finish_reset(struct drm_device *dev)
3200{
3201 struct drm_i915_private *dev_priv = to_i915(dev);
3202
3203 /*
3204 * Flips in the rings will be nuked by the reset,
3205 * so complete all pending flips so that user space
3206 * will get its events and not get stuck.
3207 */
3208 intel_complete_page_flips(dev);
3209
3210 /* no reset support for gen2 */
3211 if (IS_GEN2(dev))
3212 return;
3213
3214 /* reset doesn't touch the display */
3215 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3216 /*
3217 * Flips in the rings have been nuked by the reset,
3218 * so update the base address of all primary
3219 * planes to the the last fb to make sure we're
3220 * showing the correct fb after a reset.
3221 */
3222 intel_update_primary_planes(dev);
3223 return;
3224 }
3225
3226 /*
3227 * The display has been reset as well,
3228 * so need a full re-initialization.
3229 */
3230 intel_runtime_pm_disable_interrupts(dev_priv);
3231 intel_runtime_pm_enable_interrupts(dev_priv);
3232
3233 intel_modeset_init_hw(dev);
3234
3235 spin_lock_irq(&dev_priv->irq_lock);
3236 if (dev_priv->display.hpd_irq_setup)
3237 dev_priv->display.hpd_irq_setup(dev);
3238 spin_unlock_irq(&dev_priv->irq_lock);
3239
3240 intel_modeset_setup_hw_state(dev, true);
3241
3242 intel_hpd_init(dev_priv);
3243
3244 drm_modeset_unlock_all(dev);
3245}
3246
Chris Wilson2e2f3512015-04-27 13:41:14 +01003247static void
Chris Wilson14667a42012-04-03 17:58:35 +01003248intel_finish_fb(struct drm_framebuffer *old_fb)
3249{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003250 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003251 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003252 bool was_interruptible = dev_priv->mm.interruptible;
3253 int ret;
3254
Chris Wilson14667a42012-04-03 17:58:35 +01003255 /* Big Hammer, we also need to ensure that any pending
3256 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3257 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003258 * framebuffer. Note that we rely on userspace rendering
3259 * into the buffer attached to the pipe they are waiting
3260 * on. If not, userspace generates a GPU hang with IPEHR
3261 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003262 *
3263 * This should only fail upon a hung GPU, in which case we
3264 * can safely continue.
3265 */
3266 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003267 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003268 dev_priv->mm.interruptible = was_interruptible;
3269
Chris Wilson2e2f3512015-04-27 13:41:14 +01003270 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003271}
3272
Chris Wilson7d5e3792014-03-04 13:15:08 +00003273static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3274{
3275 struct drm_device *dev = crtc->dev;
3276 struct drm_i915_private *dev_priv = dev->dev_private;
3277 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003278 bool pending;
3279
3280 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3281 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3282 return false;
3283
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003284 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003285 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003286 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003287
3288 return pending;
3289}
3290
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003291static void intel_update_pipe_size(struct intel_crtc *crtc)
3292{
3293 struct drm_device *dev = crtc->base.dev;
3294 struct drm_i915_private *dev_priv = dev->dev_private;
3295 const struct drm_display_mode *adjusted_mode;
3296
3297 if (!i915.fastboot)
3298 return;
3299
3300 /*
3301 * Update pipe size and adjust fitter if needed: the reason for this is
3302 * that in compute_mode_changes we check the native mode (not the pfit
3303 * mode) to see if we can flip rather than do a full mode set. In the
3304 * fastboot case, we'll flip, but if we don't update the pipesrc and
3305 * pfit state, we'll end up with a big fb scanned out into the wrong
3306 * sized surface.
3307 *
3308 * To fix this properly, we need to hoist the checks up into
3309 * compute_mode_changes (or above), check the actual pfit state and
3310 * whether the platform allows pfit disable with pipe active, and only
3311 * then update the pipesrc and pfit state, even on the flip path.
3312 */
3313
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003314 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003315
3316 I915_WRITE(PIPESRC(crtc->pipe),
3317 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3318 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003319 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003320 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3321 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003322 I915_WRITE(PF_CTL(crtc->pipe), 0);
3323 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3324 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3325 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003326 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3327 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003328}
3329
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003330static void intel_fdi_normal_train(struct drm_crtc *crtc)
3331{
3332 struct drm_device *dev = crtc->dev;
3333 struct drm_i915_private *dev_priv = dev->dev_private;
3334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3335 int pipe = intel_crtc->pipe;
3336 u32 reg, temp;
3337
3338 /* enable normal train */
3339 reg = FDI_TX_CTL(pipe);
3340 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003341 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003342 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3343 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003344 } else {
3345 temp &= ~FDI_LINK_TRAIN_NONE;
3346 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003347 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003348 I915_WRITE(reg, temp);
3349
3350 reg = FDI_RX_CTL(pipe);
3351 temp = I915_READ(reg);
3352 if (HAS_PCH_CPT(dev)) {
3353 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3354 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3355 } else {
3356 temp &= ~FDI_LINK_TRAIN_NONE;
3357 temp |= FDI_LINK_TRAIN_NONE;
3358 }
3359 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3360
3361 /* wait one idle pattern time */
3362 POSTING_READ(reg);
3363 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003364
3365 /* IVB wants error correction enabled */
3366 if (IS_IVYBRIDGE(dev))
3367 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3368 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003369}
3370
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003371/* The FDI link training functions for ILK/Ibexpeak. */
3372static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3373{
3374 struct drm_device *dev = crtc->dev;
3375 struct drm_i915_private *dev_priv = dev->dev_private;
3376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3377 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003378 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003379
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003380 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003381 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003382
Adam Jacksone1a44742010-06-25 15:32:14 -04003383 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3384 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003385 reg = FDI_RX_IMR(pipe);
3386 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003387 temp &= ~FDI_RX_SYMBOL_LOCK;
3388 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003389 I915_WRITE(reg, temp);
3390 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003391 udelay(150);
3392
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003393 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003394 reg = FDI_TX_CTL(pipe);
3395 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003396 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003397 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003398 temp &= ~FDI_LINK_TRAIN_NONE;
3399 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003400 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003401
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 reg = FDI_RX_CTL(pipe);
3403 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003404 temp &= ~FDI_LINK_TRAIN_NONE;
3405 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003406 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3407
3408 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003409 udelay(150);
3410
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003411 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003412 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3413 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3414 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003415
Chris Wilson5eddb702010-09-11 13:48:45 +01003416 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003417 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003418 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003419 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3420
3421 if ((temp & FDI_RX_BIT_LOCK)) {
3422 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003423 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003424 break;
3425 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003427 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003428 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003429
3430 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003431 reg = FDI_TX_CTL(pipe);
3432 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003433 temp &= ~FDI_LINK_TRAIN_NONE;
3434 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003435 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003436
Chris Wilson5eddb702010-09-11 13:48:45 +01003437 reg = FDI_RX_CTL(pipe);
3438 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003439 temp &= ~FDI_LINK_TRAIN_NONE;
3440 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003441 I915_WRITE(reg, temp);
3442
3443 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003444 udelay(150);
3445
Chris Wilson5eddb702010-09-11 13:48:45 +01003446 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003447 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003449 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3450
3451 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003452 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003453 DRM_DEBUG_KMS("FDI train 2 done.\n");
3454 break;
3455 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003456 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003457 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003458 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003459
3460 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003461
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003462}
3463
Akshay Joshi0206e352011-08-16 15:34:10 -04003464static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003465 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3466 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3467 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3468 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3469};
3470
3471/* The FDI link training functions for SNB/Cougarpoint. */
3472static void gen6_fdi_link_train(struct drm_crtc *crtc)
3473{
3474 struct drm_device *dev = crtc->dev;
3475 struct drm_i915_private *dev_priv = dev->dev_private;
3476 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3477 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003478 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003479
Adam Jacksone1a44742010-06-25 15:32:14 -04003480 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3481 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003482 reg = FDI_RX_IMR(pipe);
3483 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003484 temp &= ~FDI_RX_SYMBOL_LOCK;
3485 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003486 I915_WRITE(reg, temp);
3487
3488 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003489 udelay(150);
3490
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003491 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003492 reg = FDI_TX_CTL(pipe);
3493 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003494 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003495 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003496 temp &= ~FDI_LINK_TRAIN_NONE;
3497 temp |= FDI_LINK_TRAIN_PATTERN_1;
3498 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3499 /* SNB-B */
3500 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003501 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003502
Daniel Vetterd74cf322012-10-26 10:58:13 +02003503 I915_WRITE(FDI_RX_MISC(pipe),
3504 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3505
Chris Wilson5eddb702010-09-11 13:48:45 +01003506 reg = FDI_RX_CTL(pipe);
3507 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003508 if (HAS_PCH_CPT(dev)) {
3509 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3510 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3511 } else {
3512 temp &= ~FDI_LINK_TRAIN_NONE;
3513 temp |= FDI_LINK_TRAIN_PATTERN_1;
3514 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003515 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3516
3517 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003518 udelay(150);
3519
Akshay Joshi0206e352011-08-16 15:34:10 -04003520 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003521 reg = FDI_TX_CTL(pipe);
3522 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003523 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3524 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003525 I915_WRITE(reg, temp);
3526
3527 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003528 udelay(500);
3529
Sean Paulfa37d392012-03-02 12:53:39 -05003530 for (retry = 0; retry < 5; retry++) {
3531 reg = FDI_RX_IIR(pipe);
3532 temp = I915_READ(reg);
3533 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3534 if (temp & FDI_RX_BIT_LOCK) {
3535 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3536 DRM_DEBUG_KMS("FDI train 1 done.\n");
3537 break;
3538 }
3539 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003540 }
Sean Paulfa37d392012-03-02 12:53:39 -05003541 if (retry < 5)
3542 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003543 }
3544 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003545 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003546
3547 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003548 reg = FDI_TX_CTL(pipe);
3549 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003550 temp &= ~FDI_LINK_TRAIN_NONE;
3551 temp |= FDI_LINK_TRAIN_PATTERN_2;
3552 if (IS_GEN6(dev)) {
3553 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3554 /* SNB-B */
3555 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3556 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003557 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003558
Chris Wilson5eddb702010-09-11 13:48:45 +01003559 reg = FDI_RX_CTL(pipe);
3560 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003561 if (HAS_PCH_CPT(dev)) {
3562 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3563 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3564 } else {
3565 temp &= ~FDI_LINK_TRAIN_NONE;
3566 temp |= FDI_LINK_TRAIN_PATTERN_2;
3567 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003568 I915_WRITE(reg, temp);
3569
3570 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003571 udelay(150);
3572
Akshay Joshi0206e352011-08-16 15:34:10 -04003573 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003574 reg = FDI_TX_CTL(pipe);
3575 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003576 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3577 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003578 I915_WRITE(reg, temp);
3579
3580 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003581 udelay(500);
3582
Sean Paulfa37d392012-03-02 12:53:39 -05003583 for (retry = 0; retry < 5; retry++) {
3584 reg = FDI_RX_IIR(pipe);
3585 temp = I915_READ(reg);
3586 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3587 if (temp & FDI_RX_SYMBOL_LOCK) {
3588 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3589 DRM_DEBUG_KMS("FDI train 2 done.\n");
3590 break;
3591 }
3592 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003593 }
Sean Paulfa37d392012-03-02 12:53:39 -05003594 if (retry < 5)
3595 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003596 }
3597 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003598 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003599
3600 DRM_DEBUG_KMS("FDI train done.\n");
3601}
3602
Jesse Barnes357555c2011-04-28 15:09:55 -07003603/* Manual link training for Ivy Bridge A0 parts */
3604static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3605{
3606 struct drm_device *dev = crtc->dev;
3607 struct drm_i915_private *dev_priv = dev->dev_private;
3608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3609 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003610 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003611
3612 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3613 for train result */
3614 reg = FDI_RX_IMR(pipe);
3615 temp = I915_READ(reg);
3616 temp &= ~FDI_RX_SYMBOL_LOCK;
3617 temp &= ~FDI_RX_BIT_LOCK;
3618 I915_WRITE(reg, temp);
3619
3620 POSTING_READ(reg);
3621 udelay(150);
3622
Daniel Vetter01a415f2012-10-27 15:58:40 +02003623 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3624 I915_READ(FDI_RX_IIR(pipe)));
3625
Jesse Barnes139ccd32013-08-19 11:04:55 -07003626 /* Try each vswing and preemphasis setting twice before moving on */
3627 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3628 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003629 reg = FDI_TX_CTL(pipe);
3630 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003631 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3632 temp &= ~FDI_TX_ENABLE;
3633 I915_WRITE(reg, temp);
3634
3635 reg = FDI_RX_CTL(pipe);
3636 temp = I915_READ(reg);
3637 temp &= ~FDI_LINK_TRAIN_AUTO;
3638 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3639 temp &= ~FDI_RX_ENABLE;
3640 I915_WRITE(reg, temp);
3641
3642 /* enable CPU FDI TX and PCH FDI RX */
3643 reg = FDI_TX_CTL(pipe);
3644 temp = I915_READ(reg);
3645 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003646 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003647 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003648 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003649 temp |= snb_b_fdi_train_param[j/2];
3650 temp |= FDI_COMPOSITE_SYNC;
3651 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3652
3653 I915_WRITE(FDI_RX_MISC(pipe),
3654 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3655
3656 reg = FDI_RX_CTL(pipe);
3657 temp = I915_READ(reg);
3658 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3659 temp |= FDI_COMPOSITE_SYNC;
3660 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3661
3662 POSTING_READ(reg);
3663 udelay(1); /* should be 0.5us */
3664
3665 for (i = 0; i < 4; i++) {
3666 reg = FDI_RX_IIR(pipe);
3667 temp = I915_READ(reg);
3668 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3669
3670 if (temp & FDI_RX_BIT_LOCK ||
3671 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3672 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3673 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3674 i);
3675 break;
3676 }
3677 udelay(1); /* should be 0.5us */
3678 }
3679 if (i == 4) {
3680 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3681 continue;
3682 }
3683
3684 /* Train 2 */
3685 reg = FDI_TX_CTL(pipe);
3686 temp = I915_READ(reg);
3687 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3688 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3689 I915_WRITE(reg, temp);
3690
3691 reg = FDI_RX_CTL(pipe);
3692 temp = I915_READ(reg);
3693 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3694 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003695 I915_WRITE(reg, temp);
3696
3697 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003698 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003699
Jesse Barnes139ccd32013-08-19 11:04:55 -07003700 for (i = 0; i < 4; i++) {
3701 reg = FDI_RX_IIR(pipe);
3702 temp = I915_READ(reg);
3703 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003704
Jesse Barnes139ccd32013-08-19 11:04:55 -07003705 if (temp & FDI_RX_SYMBOL_LOCK ||
3706 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3707 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3708 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3709 i);
3710 goto train_done;
3711 }
3712 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003713 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003714 if (i == 4)
3715 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003716 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003717
Jesse Barnes139ccd32013-08-19 11:04:55 -07003718train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003719 DRM_DEBUG_KMS("FDI train done.\n");
3720}
3721
Daniel Vetter88cefb62012-08-12 19:27:14 +02003722static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003723{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003724 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003725 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003726 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003727 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003728
Jesse Barnesc64e3112010-09-10 11:27:03 -07003729
Jesse Barnes0e23b992010-09-10 11:10:00 -07003730 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003731 reg = FDI_RX_CTL(pipe);
3732 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003733 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003734 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003735 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003736 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3737
3738 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003739 udelay(200);
3740
3741 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003742 temp = I915_READ(reg);
3743 I915_WRITE(reg, temp | FDI_PCDCLK);
3744
3745 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003746 udelay(200);
3747
Paulo Zanoni20749732012-11-23 15:30:38 -02003748 /* Enable CPU FDI TX PLL, always on for Ironlake */
3749 reg = FDI_TX_CTL(pipe);
3750 temp = I915_READ(reg);
3751 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3752 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003753
Paulo Zanoni20749732012-11-23 15:30:38 -02003754 POSTING_READ(reg);
3755 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003756 }
3757}
3758
Daniel Vetter88cefb62012-08-12 19:27:14 +02003759static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3760{
3761 struct drm_device *dev = intel_crtc->base.dev;
3762 struct drm_i915_private *dev_priv = dev->dev_private;
3763 int pipe = intel_crtc->pipe;
3764 u32 reg, temp;
3765
3766 /* Switch from PCDclk to Rawclk */
3767 reg = FDI_RX_CTL(pipe);
3768 temp = I915_READ(reg);
3769 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3770
3771 /* Disable CPU FDI TX PLL */
3772 reg = FDI_TX_CTL(pipe);
3773 temp = I915_READ(reg);
3774 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3775
3776 POSTING_READ(reg);
3777 udelay(100);
3778
3779 reg = FDI_RX_CTL(pipe);
3780 temp = I915_READ(reg);
3781 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3782
3783 /* Wait for the clocks to turn off. */
3784 POSTING_READ(reg);
3785 udelay(100);
3786}
3787
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003788static void ironlake_fdi_disable(struct drm_crtc *crtc)
3789{
3790 struct drm_device *dev = crtc->dev;
3791 struct drm_i915_private *dev_priv = dev->dev_private;
3792 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3793 int pipe = intel_crtc->pipe;
3794 u32 reg, temp;
3795
3796 /* disable CPU FDI tx and PCH FDI rx */
3797 reg = FDI_TX_CTL(pipe);
3798 temp = I915_READ(reg);
3799 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3800 POSTING_READ(reg);
3801
3802 reg = FDI_RX_CTL(pipe);
3803 temp = I915_READ(reg);
3804 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003805 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003806 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3807
3808 POSTING_READ(reg);
3809 udelay(100);
3810
3811 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003812 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003813 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003814
3815 /* still set train pattern 1 */
3816 reg = FDI_TX_CTL(pipe);
3817 temp = I915_READ(reg);
3818 temp &= ~FDI_LINK_TRAIN_NONE;
3819 temp |= FDI_LINK_TRAIN_PATTERN_1;
3820 I915_WRITE(reg, temp);
3821
3822 reg = FDI_RX_CTL(pipe);
3823 temp = I915_READ(reg);
3824 if (HAS_PCH_CPT(dev)) {
3825 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3826 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3827 } else {
3828 temp &= ~FDI_LINK_TRAIN_NONE;
3829 temp |= FDI_LINK_TRAIN_PATTERN_1;
3830 }
3831 /* BPC in FDI rx is consistent with that in PIPECONF */
3832 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003833 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003834 I915_WRITE(reg, temp);
3835
3836 POSTING_READ(reg);
3837 udelay(100);
3838}
3839
Chris Wilson5dce5b932014-01-20 10:17:36 +00003840bool intel_has_pending_fb_unpin(struct drm_device *dev)
3841{
3842 struct intel_crtc *crtc;
3843
3844 /* Note that we don't need to be called with mode_config.lock here
3845 * as our list of CRTC objects is static for the lifetime of the
3846 * device and so cannot disappear as we iterate. Similarly, we can
3847 * happily treat the predicates as racy, atomic checks as userspace
3848 * cannot claim and pin a new fb without at least acquring the
3849 * struct_mutex and so serialising with us.
3850 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003851 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003852 if (atomic_read(&crtc->unpin_work_count) == 0)
3853 continue;
3854
3855 if (crtc->unpin_work)
3856 intel_wait_for_vblank(dev, crtc->pipe);
3857
3858 return true;
3859 }
3860
3861 return false;
3862}
3863
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003864static void page_flip_completed(struct intel_crtc *intel_crtc)
3865{
3866 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3867 struct intel_unpin_work *work = intel_crtc->unpin_work;
3868
3869 /* ensure that the unpin work is consistent wrt ->pending. */
3870 smp_rmb();
3871 intel_crtc->unpin_work = NULL;
3872
3873 if (work->event)
3874 drm_send_vblank_event(intel_crtc->base.dev,
3875 intel_crtc->pipe,
3876 work->event);
3877
3878 drm_crtc_vblank_put(&intel_crtc->base);
3879
3880 wake_up_all(&dev_priv->pending_flip_queue);
3881 queue_work(dev_priv->wq, &work->work);
3882
3883 trace_i915_flip_complete(intel_crtc->plane,
3884 work->pending_flip_obj);
3885}
3886
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003887void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003888{
Chris Wilson0f911282012-04-17 10:05:38 +01003889 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003890 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003891
Daniel Vetter2c10d572012-12-20 21:24:07 +01003892 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003893 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3894 !intel_crtc_has_pending_flip(crtc),
3895 60*HZ) == 0)) {
3896 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003897
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003898 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003899 if (intel_crtc->unpin_work) {
3900 WARN_ONCE(1, "Removing stuck page flip\n");
3901 page_flip_completed(intel_crtc);
3902 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003903 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003904 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003905
Chris Wilson975d5682014-08-20 13:13:34 +01003906 if (crtc->primary->fb) {
3907 mutex_lock(&dev->struct_mutex);
3908 intel_finish_fb(crtc->primary->fb);
3909 mutex_unlock(&dev->struct_mutex);
3910 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003911}
3912
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003913/* Program iCLKIP clock to the desired frequency */
3914static void lpt_program_iclkip(struct drm_crtc *crtc)
3915{
3916 struct drm_device *dev = crtc->dev;
3917 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003918 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003919 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3920 u32 temp;
3921
Ville Syrjäläa5805162015-05-26 20:42:30 +03003922 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003923
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003924 /* It is necessary to ungate the pixclk gate prior to programming
3925 * the divisors, and gate it back when it is done.
3926 */
3927 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3928
3929 /* Disable SSCCTL */
3930 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003931 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3932 SBI_SSCCTL_DISABLE,
3933 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003934
3935 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003936 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003937 auxdiv = 1;
3938 divsel = 0x41;
3939 phaseinc = 0x20;
3940 } else {
3941 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003942 * but the adjusted_mode->crtc_clock in in KHz. To get the
3943 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003944 * convert the virtual clock precision to KHz here for higher
3945 * precision.
3946 */
3947 u32 iclk_virtual_root_freq = 172800 * 1000;
3948 u32 iclk_pi_range = 64;
3949 u32 desired_divisor, msb_divisor_value, pi_value;
3950
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003951 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003952 msb_divisor_value = desired_divisor / iclk_pi_range;
3953 pi_value = desired_divisor % iclk_pi_range;
3954
3955 auxdiv = 0;
3956 divsel = msb_divisor_value - 2;
3957 phaseinc = pi_value;
3958 }
3959
3960 /* This should not happen with any sane values */
3961 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3962 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3963 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3964 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3965
3966 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003967 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003968 auxdiv,
3969 divsel,
3970 phasedir,
3971 phaseinc);
3972
3973 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003974 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003975 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3976 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3977 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3978 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3979 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3980 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003981 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003982
3983 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003984 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003985 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3986 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003987 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003988
3989 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003990 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003991 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003992 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003993
3994 /* Wait for initialization time */
3995 udelay(24);
3996
3997 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003998
Ville Syrjäläa5805162015-05-26 20:42:30 +03003999 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004000}
4001
Daniel Vetter275f01b22013-05-03 11:49:47 +02004002static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4003 enum pipe pch_transcoder)
4004{
4005 struct drm_device *dev = crtc->base.dev;
4006 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004007 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004008
4009 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4010 I915_READ(HTOTAL(cpu_transcoder)));
4011 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4012 I915_READ(HBLANK(cpu_transcoder)));
4013 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4014 I915_READ(HSYNC(cpu_transcoder)));
4015
4016 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4017 I915_READ(VTOTAL(cpu_transcoder)));
4018 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4019 I915_READ(VBLANK(cpu_transcoder)));
4020 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4021 I915_READ(VSYNC(cpu_transcoder)));
4022 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4023 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4024}
4025
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004026static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004027{
4028 struct drm_i915_private *dev_priv = dev->dev_private;
4029 uint32_t temp;
4030
4031 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004032 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004033 return;
4034
4035 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4036 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4037
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004038 temp &= ~FDI_BC_BIFURCATION_SELECT;
4039 if (enable)
4040 temp |= FDI_BC_BIFURCATION_SELECT;
4041
4042 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004043 I915_WRITE(SOUTH_CHICKEN1, temp);
4044 POSTING_READ(SOUTH_CHICKEN1);
4045}
4046
4047static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4048{
4049 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004050
4051 switch (intel_crtc->pipe) {
4052 case PIPE_A:
4053 break;
4054 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004055 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004056 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004057 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004058 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004059
4060 break;
4061 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004062 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004063
4064 break;
4065 default:
4066 BUG();
4067 }
4068}
4069
Jesse Barnesf67a5592011-01-05 10:31:48 -08004070/*
4071 * Enable PCH resources required for PCH ports:
4072 * - PCH PLLs
4073 * - FDI training & RX/TX
4074 * - update transcoder timings
4075 * - DP transcoding bits
4076 * - transcoder
4077 */
4078static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004079{
4080 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004081 struct drm_i915_private *dev_priv = dev->dev_private;
4082 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4083 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004084 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004085
Daniel Vetterab9412b2013-05-03 11:49:46 +02004086 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004087
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004088 if (IS_IVYBRIDGE(dev))
4089 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4090
Daniel Vettercd986ab2012-10-26 10:58:12 +02004091 /* Write the TU size bits before fdi link training, so that error
4092 * detection works. */
4093 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4094 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4095
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004096 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004097 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004098
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004099 /* We need to program the right clock selection before writing the pixel
4100 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004101 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004102 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004103
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004104 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004105 temp |= TRANS_DPLL_ENABLE(pipe);
4106 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004107 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004108 temp |= sel;
4109 else
4110 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004111 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004112 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004113
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004114 /* XXX: pch pll's can be enabled any time before we enable the PCH
4115 * transcoder, and we actually should do this to not upset any PCH
4116 * transcoder that already use the clock when we share it.
4117 *
4118 * Note that enable_shared_dpll tries to do the right thing, but
4119 * get_shared_dpll unconditionally resets the pll - we need that to have
4120 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004121 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004122
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004123 /* set transcoder timing, panel must allow it */
4124 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004125 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004126
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004127 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004128
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004129 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004130 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004131 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004132 reg = TRANS_DP_CTL(pipe);
4133 temp = I915_READ(reg);
4134 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004135 TRANS_DP_SYNC_MASK |
4136 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004137 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004138 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004139
4140 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004141 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004142 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004143 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004144
4145 switch (intel_trans_dp_port_sel(crtc)) {
4146 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004147 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004148 break;
4149 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004150 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004151 break;
4152 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004153 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004154 break;
4155 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004156 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004157 }
4158
Chris Wilson5eddb702010-09-11 13:48:45 +01004159 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004160 }
4161
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004162 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004163}
4164
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004165static void lpt_pch_enable(struct drm_crtc *crtc)
4166{
4167 struct drm_device *dev = crtc->dev;
4168 struct drm_i915_private *dev_priv = dev->dev_private;
4169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004170 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004171
Daniel Vetterab9412b2013-05-03 11:49:46 +02004172 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004173
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004174 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004175
Paulo Zanoni0540e482012-10-31 18:12:40 -02004176 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004177 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004178
Paulo Zanoni937bb612012-10-31 18:12:47 -02004179 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004180}
4181
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004182struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4183 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004184{
Daniel Vettere2b78262013-06-07 23:10:03 +02004185 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004186 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004187 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004188 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004189
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004190 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4191
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004192 if (HAS_PCH_IBX(dev_priv->dev)) {
4193 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004194 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004195 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004196
Daniel Vetter46edb022013-06-05 13:34:12 +02004197 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4198 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004199
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004200 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004201
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004202 goto found;
4203 }
4204
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304205 if (IS_BROXTON(dev_priv->dev)) {
4206 /* PLL is attached to port in bxt */
4207 struct intel_encoder *encoder;
4208 struct intel_digital_port *intel_dig_port;
4209
4210 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4211 if (WARN_ON(!encoder))
4212 return NULL;
4213
4214 intel_dig_port = enc_to_dig_port(&encoder->base);
4215 /* 1:1 mapping between ports and PLLs */
4216 i = (enum intel_dpll_id)intel_dig_port->port;
4217 pll = &dev_priv->shared_dplls[i];
4218 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4219 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004220 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304221
4222 goto found;
4223 }
4224
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004225 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4226 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004227
4228 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004229 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004230 continue;
4231
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004232 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004233 &shared_dpll[i].hw_state,
4234 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004235 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004236 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004237 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004238 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004239 goto found;
4240 }
4241 }
4242
4243 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004244 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4245 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004246 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004247 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4248 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004249 goto found;
4250 }
4251 }
4252
4253 return NULL;
4254
4255found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004256 if (shared_dpll[i].crtc_mask == 0)
4257 shared_dpll[i].hw_state =
4258 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004259
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004260 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004261 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4262 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004263
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004264 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004265
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004266 return pll;
4267}
4268
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004269static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004270{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004271 struct drm_i915_private *dev_priv = to_i915(state->dev);
4272 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004273 struct intel_shared_dpll *pll;
4274 enum intel_dpll_id i;
4275
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004276 if (!to_intel_atomic_state(state)->dpll_set)
4277 return;
4278
4279 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004280 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4281 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004282 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004283 }
4284}
4285
Daniel Vettera1520312013-05-03 11:49:50 +02004286static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004287{
4288 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004289 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004290 u32 temp;
4291
4292 temp = I915_READ(dslreg);
4293 udelay(500);
4294 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004295 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004296 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004297 }
4298}
4299
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004300static int
4301skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4302 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4303 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004304{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004305 struct intel_crtc_scaler_state *scaler_state =
4306 &crtc_state->scaler_state;
4307 struct intel_crtc *intel_crtc =
4308 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004309 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004310
4311 need_scaling = intel_rotation_90_or_270(rotation) ?
4312 (src_h != dst_w || src_w != dst_h):
4313 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004314
4315 /*
4316 * if plane is being disabled or scaler is no more required or force detach
4317 * - free scaler binded to this plane/crtc
4318 * - in order to do this, update crtc->scaler_usage
4319 *
4320 * Here scaler state in crtc_state is set free so that
4321 * scaler can be assigned to other user. Actual register
4322 * update to free the scaler is done in plane/panel-fit programming.
4323 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4324 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004325 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004326 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004327 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004328 scaler_state->scalers[*scaler_id].in_use = 0;
4329
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004330 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4331 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4332 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004333 scaler_state->scaler_users);
4334 *scaler_id = -1;
4335 }
4336 return 0;
4337 }
4338
4339 /* range checks */
4340 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4341 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4342
4343 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4344 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004345 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004346 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004347 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004348 return -EINVAL;
4349 }
4350
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004351 /* mark this plane as a scaler user in crtc_state */
4352 scaler_state->scaler_users |= (1 << scaler_user);
4353 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4354 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4355 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4356 scaler_state->scaler_users);
4357
4358 return 0;
4359}
4360
4361/**
4362 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4363 *
4364 * @state: crtc's scaler state
4365 * @force_detach: whether to forcibly disable scaler
4366 *
4367 * Return
4368 * 0 - scaler_usage updated successfully
4369 * error - requested scaling cannot be supported or other error condition
4370 */
4371int skl_update_scaler_crtc(struct intel_crtc_state *state, int force_detach)
4372{
4373 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4374 struct drm_display_mode *adjusted_mode =
4375 &state->base.adjusted_mode;
4376
4377 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4378 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4379
4380 return skl_update_scaler(state, force_detach, SKL_CRTC_INDEX,
4381 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4382 state->pipe_src_w, state->pipe_src_h,
Imre Deak8c6cda22015-06-23 20:40:27 +03004383 adjusted_mode->hdisplay, adjusted_mode->vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004384}
4385
4386/**
4387 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4388 *
4389 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004390 * @plane_state: atomic plane state to update
4391 *
4392 * Return
4393 * 0 - scaler_usage updated successfully
4394 * error - requested scaling cannot be supported or other error condition
4395 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004396static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4397 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004398{
4399
4400 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004401 struct intel_plane *intel_plane =
4402 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004403 struct drm_framebuffer *fb = plane_state->base.fb;
4404 int ret;
4405
4406 bool force_detach = !fb || !plane_state->visible;
4407
4408 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4409 intel_plane->base.base.id, intel_crtc->pipe,
4410 drm_plane_index(&intel_plane->base));
4411
4412 ret = skl_update_scaler(crtc_state, force_detach,
4413 drm_plane_index(&intel_plane->base),
4414 &plane_state->scaler_id,
4415 plane_state->base.rotation,
4416 drm_rect_width(&plane_state->src) >> 16,
4417 drm_rect_height(&plane_state->src) >> 16,
4418 drm_rect_width(&plane_state->dst),
4419 drm_rect_height(&plane_state->dst));
4420
4421 if (ret || plane_state->scaler_id < 0)
4422 return ret;
4423
Chandra Kondurua1b22782015-04-07 15:28:45 -07004424 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004425 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004426 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004427 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004428 return -EINVAL;
4429 }
4430
4431 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004432 switch (fb->pixel_format) {
4433 case DRM_FORMAT_RGB565:
4434 case DRM_FORMAT_XBGR8888:
4435 case DRM_FORMAT_XRGB8888:
4436 case DRM_FORMAT_ABGR8888:
4437 case DRM_FORMAT_ARGB8888:
4438 case DRM_FORMAT_XRGB2101010:
4439 case DRM_FORMAT_XBGR2101010:
4440 case DRM_FORMAT_YUYV:
4441 case DRM_FORMAT_YVYU:
4442 case DRM_FORMAT_UYVY:
4443 case DRM_FORMAT_VYUY:
4444 break;
4445 default:
4446 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4447 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4448 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004449 }
4450
Chandra Kondurua1b22782015-04-07 15:28:45 -07004451 return 0;
4452}
4453
4454static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004455{
4456 struct drm_device *dev = crtc->base.dev;
4457 struct drm_i915_private *dev_priv = dev->dev_private;
4458 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004459 struct intel_crtc_scaler_state *scaler_state =
4460 &crtc->config->scaler_state;
4461
4462 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4463
4464 /* To update pfit, first update scaler state */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004465 skl_update_scaler_crtc(crtc->config, !enable);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004466 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4467 skl_detach_scalers(crtc);
4468 if (!enable)
4469 return;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004470
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004471 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004472 int id;
4473
4474 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4475 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4476 return;
4477 }
4478
4479 id = scaler_state->scaler_id;
4480 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4481 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4482 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4483 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4484
4485 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004486 }
4487}
4488
Jesse Barnesb074cec2013-04-25 12:55:02 -07004489static void ironlake_pfit_enable(struct intel_crtc *crtc)
4490{
4491 struct drm_device *dev = crtc->base.dev;
4492 struct drm_i915_private *dev_priv = dev->dev_private;
4493 int pipe = crtc->pipe;
4494
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004495 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004496 /* Force use of hard-coded filter coefficients
4497 * as some pre-programmed values are broken,
4498 * e.g. x201.
4499 */
4500 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4501 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4502 PF_PIPE_SEL_IVB(pipe));
4503 else
4504 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004505 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4506 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004507 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004508}
4509
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004510void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004511{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004512 struct drm_device *dev = crtc->base.dev;
4513 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004514
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004515 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004516 return;
4517
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004518 /* We can only enable IPS after we enable a plane and wait for a vblank */
4519 intel_wait_for_vblank(dev, crtc->pipe);
4520
Paulo Zanonid77e4532013-09-24 13:52:55 -03004521 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004522 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004523 mutex_lock(&dev_priv->rps.hw_lock);
4524 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4525 mutex_unlock(&dev_priv->rps.hw_lock);
4526 /* Quoting Art Runyan: "its not safe to expect any particular
4527 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004528 * mailbox." Moreover, the mailbox may return a bogus state,
4529 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004530 */
4531 } else {
4532 I915_WRITE(IPS_CTL, IPS_ENABLE);
4533 /* The bit only becomes 1 in the next vblank, so this wait here
4534 * is essentially intel_wait_for_vblank. If we don't have this
4535 * and don't wait for vblanks until the end of crtc_enable, then
4536 * the HW state readout code will complain that the expected
4537 * IPS_CTL value is not the one we read. */
4538 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4539 DRM_ERROR("Timed out waiting for IPS enable\n");
4540 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004541}
4542
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004543void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004544{
4545 struct drm_device *dev = crtc->base.dev;
4546 struct drm_i915_private *dev_priv = dev->dev_private;
4547
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004548 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004549 return;
4550
4551 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004552 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004553 mutex_lock(&dev_priv->rps.hw_lock);
4554 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4555 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004556 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4557 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4558 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004559 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004560 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004561 POSTING_READ(IPS_CTL);
4562 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004563
4564 /* We need to wait for a vblank before we can disable the plane. */
4565 intel_wait_for_vblank(dev, crtc->pipe);
4566}
4567
4568/** Loads the palette/gamma unit for the CRTC with the prepared values */
4569static void intel_crtc_load_lut(struct drm_crtc *crtc)
4570{
4571 struct drm_device *dev = crtc->dev;
4572 struct drm_i915_private *dev_priv = dev->dev_private;
4573 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4574 enum pipe pipe = intel_crtc->pipe;
4575 int palreg = PALETTE(pipe);
4576 int i;
4577 bool reenable_ips = false;
4578
4579 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004580 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004581 return;
4582
Imre Deak50360402015-01-16 00:55:16 -08004583 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004584 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004585 assert_dsi_pll_enabled(dev_priv);
4586 else
4587 assert_pll_enabled(dev_priv, pipe);
4588 }
4589
4590 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304591 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004592 palreg = LGC_PALETTE(pipe);
4593
4594 /* Workaround : Do not read or write the pipe palette/gamma data while
4595 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4596 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004597 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004598 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4599 GAMMA_MODE_MODE_SPLIT)) {
4600 hsw_disable_ips(intel_crtc);
4601 reenable_ips = true;
4602 }
4603
4604 for (i = 0; i < 256; i++) {
4605 I915_WRITE(palreg + 4 * i,
4606 (intel_crtc->lut_r[i] << 16) |
4607 (intel_crtc->lut_g[i] << 8) |
4608 intel_crtc->lut_b[i]);
4609 }
4610
4611 if (reenable_ips)
4612 hsw_enable_ips(intel_crtc);
4613}
4614
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004615static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004616{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004617 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004618 struct drm_device *dev = intel_crtc->base.dev;
4619 struct drm_i915_private *dev_priv = dev->dev_private;
4620
4621 mutex_lock(&dev->struct_mutex);
4622 dev_priv->mm.interruptible = false;
4623 (void) intel_overlay_switch_off(intel_crtc->overlay);
4624 dev_priv->mm.interruptible = true;
4625 mutex_unlock(&dev->struct_mutex);
4626 }
4627
4628 /* Let userspace switch the overlay on again. In most cases userspace
4629 * has to recompute where to put it anyway.
4630 */
4631}
4632
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004633/**
4634 * intel_post_enable_primary - Perform operations after enabling primary plane
4635 * @crtc: the CRTC whose primary plane was just enabled
4636 *
4637 * Performs potentially sleeping operations that must be done after the primary
4638 * plane is enabled, such as updating FBC and IPS. Note that this may be
4639 * called due to an explicit primary plane update, or due to an implicit
4640 * re-enable that is caused when a sprite plane is updated to no longer
4641 * completely hide the primary plane.
4642 */
4643static void
4644intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004645{
4646 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004647 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4649 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004650
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004651 /*
4652 * BDW signals flip done immediately if the plane
4653 * is disabled, even if the plane enable is already
4654 * armed to occur at the next vblank :(
4655 */
4656 if (IS_BROADWELL(dev))
4657 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004658
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004659 /*
4660 * FIXME IPS should be fine as long as one plane is
4661 * enabled, but in practice it seems to have problems
4662 * when going from primary only to sprite only and vice
4663 * versa.
4664 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004665 hsw_enable_ips(intel_crtc);
4666
Daniel Vetterf99d7062014-06-19 16:01:59 +02004667 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004668 * Gen2 reports pipe underruns whenever all planes are disabled.
4669 * So don't enable underrun reporting before at least some planes
4670 * are enabled.
4671 * FIXME: Need to fix the logic to work when we turn off all planes
4672 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004673 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004674 if (IS_GEN2(dev))
4675 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4676
4677 /* Underruns don't raise interrupts, so check manually. */
4678 if (HAS_GMCH_DISPLAY(dev))
4679 i9xx_check_fifo_underruns(dev_priv);
4680}
4681
4682/**
4683 * intel_pre_disable_primary - Perform operations before disabling primary plane
4684 * @crtc: the CRTC whose primary plane is to be disabled
4685 *
4686 * Performs potentially sleeping operations that must be done before the
4687 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4688 * be called due to an explicit primary plane update, or due to an implicit
4689 * disable that is caused when a sprite plane completely hides the primary
4690 * plane.
4691 */
4692static void
4693intel_pre_disable_primary(struct drm_crtc *crtc)
4694{
4695 struct drm_device *dev = crtc->dev;
4696 struct drm_i915_private *dev_priv = dev->dev_private;
4697 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4698 int pipe = intel_crtc->pipe;
4699
4700 /*
4701 * Gen2 reports pipe underruns whenever all planes are disabled.
4702 * So diasble underrun reporting before all the planes get disabled.
4703 * FIXME: Need to fix the logic to work when we turn off all planes
4704 * but leave the pipe running.
4705 */
4706 if (IS_GEN2(dev))
4707 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4708
4709 /*
4710 * Vblank time updates from the shadow to live plane control register
4711 * are blocked if the memory self-refresh mode is active at that
4712 * moment. So to make sure the plane gets truly disabled, disable
4713 * first the self-refresh mode. The self-refresh enable bit in turn
4714 * will be checked/applied by the HW only at the next frame start
4715 * event which is after the vblank start event, so we need to have a
4716 * wait-for-vblank between disabling the plane and the pipe.
4717 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004718 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004719 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004720 dev_priv->wm.vlv.cxsr = false;
4721 intel_wait_for_vblank(dev, pipe);
4722 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004723
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004724 /*
4725 * FIXME IPS should be fine as long as one plane is
4726 * enabled, but in practice it seems to have problems
4727 * when going from primary only to sprite only and vice
4728 * versa.
4729 */
4730 hsw_disable_ips(intel_crtc);
4731}
4732
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004733static void intel_post_plane_update(struct intel_crtc *crtc)
4734{
4735 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4736 struct drm_device *dev = crtc->base.dev;
4737 struct drm_plane *plane;
4738
4739 if (atomic->wait_vblank)
4740 intel_wait_for_vblank(dev, crtc->pipe);
4741
4742 intel_frontbuffer_flip(dev, atomic->fb_bits);
4743
Ville Syrjälä852eb002015-06-24 22:00:07 +03004744 if (atomic->disable_cxsr)
4745 crtc->wm.cxsr_allowed = true;
4746
Ville Syrjäläf015c552015-06-24 22:00:02 +03004747 if (crtc->atomic.update_wm_post)
4748 intel_update_watermarks(&crtc->base);
4749
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004750 if (atomic->update_fbc) {
4751 mutex_lock(&dev->struct_mutex);
4752 intel_fbc_update(dev);
4753 mutex_unlock(&dev->struct_mutex);
4754 }
4755
4756 if (atomic->post_enable_primary)
4757 intel_post_enable_primary(&crtc->base);
4758
4759 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4760 intel_update_sprite_watermarks(plane, &crtc->base,
4761 0, 0, 0, false, false);
4762
4763 memset(atomic, 0, sizeof(*atomic));
4764}
4765
4766static void intel_pre_plane_update(struct intel_crtc *crtc)
4767{
4768 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004769 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004770 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4771 struct drm_plane *p;
4772
4773 /* Track fb's for any planes being disabled */
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004774 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4775 struct intel_plane *plane = to_intel_plane(p);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004776
4777 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03004778 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4779 plane->frontbuffer_bit);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004780 mutex_unlock(&dev->struct_mutex);
4781 }
4782
4783 if (atomic->wait_for_flips)
4784 intel_crtc_wait_for_pending_flips(&crtc->base);
4785
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004786 if (atomic->disable_fbc &&
4787 dev_priv->fbc.crtc == crtc) {
4788 mutex_lock(&dev->struct_mutex);
4789 if (dev_priv->fbc.crtc == crtc)
4790 intel_fbc_disable(dev);
4791 mutex_unlock(&dev->struct_mutex);
4792 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004793
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004794 if (crtc->atomic.disable_ips)
4795 hsw_disable_ips(crtc);
4796
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004797 if (atomic->pre_disable_primary)
4798 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004799
4800 if (atomic->disable_cxsr) {
4801 crtc->wm.cxsr_allowed = false;
4802 intel_set_memory_cxsr(dev_priv, false);
4803 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004804}
4805
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004806static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004807{
4808 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004810 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004811 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004812
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004813 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004814
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004815 drm_for_each_plane_mask(p, dev, plane_mask)
4816 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004817
Daniel Vetterf99d7062014-06-19 16:01:59 +02004818 /*
4819 * FIXME: Once we grow proper nuclear flip support out of this we need
4820 * to compute the mask of flip planes precisely. For the time being
4821 * consider this a flip to a NULL plane.
4822 */
4823 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004824}
4825
Jesse Barnesf67a5592011-01-05 10:31:48 -08004826static void ironlake_crtc_enable(struct drm_crtc *crtc)
4827{
4828 struct drm_device *dev = crtc->dev;
4829 struct drm_i915_private *dev_priv = dev->dev_private;
4830 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004831 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004832 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004833
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004834 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004835 return;
4836
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004837 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004838 intel_prepare_shared_dpll(intel_crtc);
4839
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004840 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304841 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004842
4843 intel_set_pipe_timings(intel_crtc);
4844
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004845 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004846 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004847 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004848 }
4849
4850 ironlake_set_pipeconf(crtc);
4851
Jesse Barnesf67a5592011-01-05 10:31:48 -08004852 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004853
Daniel Vettera72e4c92014-09-30 10:56:47 +02004854 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4855 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004856
Daniel Vetterf6736a12013-06-05 13:34:30 +02004857 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004858 if (encoder->pre_enable)
4859 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004860
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004861 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004862 /* Note: FDI PLL enabling _must_ be done before we enable the
4863 * cpu pipes, hence this is separate from all the other fdi/pch
4864 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004865 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004866 } else {
4867 assert_fdi_tx_disabled(dev_priv, pipe);
4868 assert_fdi_rx_disabled(dev_priv, pipe);
4869 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004870
Jesse Barnesb074cec2013-04-25 12:55:02 -07004871 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004872
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004873 /*
4874 * On ILK+ LUT must be loaded before the pipe is running but with
4875 * clocks enabled
4876 */
4877 intel_crtc_load_lut(crtc);
4878
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004879 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004880 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004881
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004882 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004883 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004884
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004885 assert_vblank_disabled(crtc);
4886 drm_crtc_vblank_on(crtc);
4887
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004888 for_each_encoder_on_crtc(dev, crtc, encoder)
4889 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004890
4891 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004892 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004893}
4894
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004895/* IPS only exists on ULT machines and is tied to pipe A. */
4896static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4897{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004898 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004899}
4900
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004901static void haswell_crtc_enable(struct drm_crtc *crtc)
4902{
4903 struct drm_device *dev = crtc->dev;
4904 struct drm_i915_private *dev_priv = dev->dev_private;
4905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4906 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004907 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4908 struct intel_crtc_state *pipe_config =
4909 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004910
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004911 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004912 return;
4913
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004914 if (intel_crtc_to_shared_dpll(intel_crtc))
4915 intel_enable_shared_dpll(intel_crtc);
4916
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004917 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304918 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004919
4920 intel_set_pipe_timings(intel_crtc);
4921
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004922 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4923 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4924 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004925 }
4926
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004927 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004928 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004929 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004930 }
4931
4932 haswell_set_pipeconf(crtc);
4933
4934 intel_set_pipe_csc(crtc);
4935
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004936 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004937
Daniel Vettera72e4c92014-09-30 10:56:47 +02004938 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004939 for_each_encoder_on_crtc(dev, crtc, encoder)
4940 if (encoder->pre_enable)
4941 encoder->pre_enable(encoder);
4942
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004943 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004944 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4945 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004946 dev_priv->display.fdi_link_train(crtc);
4947 }
4948
Paulo Zanoni1f544382012-10-24 11:32:00 -02004949 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004950
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004951 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004952 skylake_pfit_update(intel_crtc, 1);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004953 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004954 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004955 else
4956 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004957
4958 /*
4959 * On ILK+ LUT must be loaded before the pipe is running but with
4960 * clocks enabled
4961 */
4962 intel_crtc_load_lut(crtc);
4963
Paulo Zanoni1f544382012-10-24 11:32:00 -02004964 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004965 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004966
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004967 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004968 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004969
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004970 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004971 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004972
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004973 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004974 intel_ddi_set_vc_payload_alloc(crtc, true);
4975
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004976 assert_vblank_disabled(crtc);
4977 drm_crtc_vblank_on(crtc);
4978
Jani Nikula8807e552013-08-30 19:40:32 +03004979 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004980 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004981 intel_opregion_notify_encoder(encoder, true);
4982 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004983
Paulo Zanonie4916942013-09-20 16:21:19 -03004984 /* If we change the relative order between pipe/planes enabling, we need
4985 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004986 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4987 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4988 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4989 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4990 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004991}
4992
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004993static void ironlake_pfit_disable(struct intel_crtc *crtc)
4994{
4995 struct drm_device *dev = crtc->base.dev;
4996 struct drm_i915_private *dev_priv = dev->dev_private;
4997 int pipe = crtc->pipe;
4998
4999 /* To avoid upsetting the power well on haswell only disable the pfit if
5000 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005001 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005002 I915_WRITE(PF_CTL(pipe), 0);
5003 I915_WRITE(PF_WIN_POS(pipe), 0);
5004 I915_WRITE(PF_WIN_SZ(pipe), 0);
5005 }
5006}
5007
Jesse Barnes6be4a602010-09-10 10:26:01 -07005008static void ironlake_crtc_disable(struct drm_crtc *crtc)
5009{
5010 struct drm_device *dev = crtc->dev;
5011 struct drm_i915_private *dev_priv = dev->dev_private;
5012 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005013 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005014 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005015 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005016
Daniel Vetterea9d7582012-07-10 10:42:52 +02005017 for_each_encoder_on_crtc(dev, crtc, encoder)
5018 encoder->disable(encoder);
5019
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005020 drm_crtc_vblank_off(crtc);
5021 assert_vblank_disabled(crtc);
5022
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005023 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005024 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005025
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005026 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005027
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005028 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005029
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005030 if (intel_crtc->config->has_pch_encoder)
5031 ironlake_fdi_disable(crtc);
5032
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005033 for_each_encoder_on_crtc(dev, crtc, encoder)
5034 if (encoder->post_disable)
5035 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005036
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005037 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005038 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005039
Daniel Vetterd925c592013-06-05 13:34:04 +02005040 if (HAS_PCH_CPT(dev)) {
5041 /* disable TRANS_DP_CTL */
5042 reg = TRANS_DP_CTL(pipe);
5043 temp = I915_READ(reg);
5044 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5045 TRANS_DP_PORT_SEL_MASK);
5046 temp |= TRANS_DP_PORT_SEL_NONE;
5047 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005048
Daniel Vetterd925c592013-06-05 13:34:04 +02005049 /* disable DPLL_SEL */
5050 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005051 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005052 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005053 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005054
Daniel Vetterd925c592013-06-05 13:34:04 +02005055 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005056 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07005057}
5058
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005059static void haswell_crtc_disable(struct drm_crtc *crtc)
5060{
5061 struct drm_device *dev = crtc->dev;
5062 struct drm_i915_private *dev_priv = dev->dev_private;
5063 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5064 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005065 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005066
Jani Nikula8807e552013-08-30 19:40:32 +03005067 for_each_encoder_on_crtc(dev, crtc, encoder) {
5068 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005069 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005070 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005071
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005072 drm_crtc_vblank_off(crtc);
5073 assert_vblank_disabled(crtc);
5074
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005075 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005076 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5077 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005078 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005079
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005080 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005081 intel_ddi_set_vc_payload_alloc(crtc, false);
5082
Paulo Zanoniad80a812012-10-24 16:06:19 -02005083 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005084
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005085 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005086 skylake_pfit_update(intel_crtc, 0);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005087 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005088 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005089 else
5090 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005091
Paulo Zanoni1f544382012-10-24 11:32:00 -02005092 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005093
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005094 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005095 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005096 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005097 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005098
Imre Deak97b040a2014-06-25 22:01:50 +03005099 for_each_encoder_on_crtc(dev, crtc, encoder)
5100 if (encoder->post_disable)
5101 encoder->post_disable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005102}
5103
Jesse Barnes2dd24552013-04-25 12:55:01 -07005104static void i9xx_pfit_enable(struct intel_crtc *crtc)
5105{
5106 struct drm_device *dev = crtc->base.dev;
5107 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005108 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005109
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005110 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005111 return;
5112
Daniel Vetterc0b03412013-05-28 12:05:54 +02005113 /*
5114 * The panel fitter should only be adjusted whilst the pipe is disabled,
5115 * according to register description and PRM.
5116 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005117 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5118 assert_pipe_disabled(dev_priv, crtc->pipe);
5119
Jesse Barnesb074cec2013-04-25 12:55:02 -07005120 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5121 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005122
5123 /* Border color in case we don't scale up to the full screen. Black by
5124 * default, change to something else for debugging. */
5125 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005126}
5127
Dave Airlied05410f2014-06-05 13:22:59 +10005128static enum intel_display_power_domain port_to_power_domain(enum port port)
5129{
5130 switch (port) {
5131 case PORT_A:
5132 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5133 case PORT_B:
5134 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5135 case PORT_C:
5136 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5137 case PORT_D:
5138 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5139 default:
5140 WARN_ON_ONCE(1);
5141 return POWER_DOMAIN_PORT_OTHER;
5142 }
5143}
5144
Imre Deak77d22dc2014-03-05 16:20:52 +02005145#define for_each_power_domain(domain, mask) \
5146 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5147 if ((1 << (domain)) & (mask))
5148
Imre Deak319be8a2014-03-04 19:22:57 +02005149enum intel_display_power_domain
5150intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005151{
Imre Deak319be8a2014-03-04 19:22:57 +02005152 struct drm_device *dev = intel_encoder->base.dev;
5153 struct intel_digital_port *intel_dig_port;
5154
5155 switch (intel_encoder->type) {
5156 case INTEL_OUTPUT_UNKNOWN:
5157 /* Only DDI platforms should ever use this output type */
5158 WARN_ON_ONCE(!HAS_DDI(dev));
5159 case INTEL_OUTPUT_DISPLAYPORT:
5160 case INTEL_OUTPUT_HDMI:
5161 case INTEL_OUTPUT_EDP:
5162 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005163 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005164 case INTEL_OUTPUT_DP_MST:
5165 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5166 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005167 case INTEL_OUTPUT_ANALOG:
5168 return POWER_DOMAIN_PORT_CRT;
5169 case INTEL_OUTPUT_DSI:
5170 return POWER_DOMAIN_PORT_DSI;
5171 default:
5172 return POWER_DOMAIN_PORT_OTHER;
5173 }
5174}
5175
5176static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5177{
5178 struct drm_device *dev = crtc->dev;
5179 struct intel_encoder *intel_encoder;
5180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5181 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005182 unsigned long mask;
5183 enum transcoder transcoder;
5184
5185 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5186
5187 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5188 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005189 if (intel_crtc->config->pch_pfit.enabled ||
5190 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005191 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5192
Imre Deak319be8a2014-03-04 19:22:57 +02005193 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5194 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5195
Imre Deak77d22dc2014-03-05 16:20:52 +02005196 return mask;
5197}
5198
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005199static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005200{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005201 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005202 struct drm_i915_private *dev_priv = dev->dev_private;
5203 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5204 struct intel_crtc *crtc;
5205
5206 /*
5207 * First get all needed power domains, then put all unneeded, to avoid
5208 * any unnecessary toggling of the power wells.
5209 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005210 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005211 enum intel_display_power_domain domain;
5212
Matt Roper83d65732015-02-25 13:12:16 -08005213 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02005214 continue;
5215
Imre Deak319be8a2014-03-04 19:22:57 +02005216 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02005217
5218 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5219 intel_display_power_get(dev_priv, domain);
5220 }
5221
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005222 if (dev_priv->display.modeset_commit_cdclk) {
5223 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5224
5225 if (cdclk != dev_priv->cdclk_freq &&
5226 !WARN_ON(!state->allow_modeset))
5227 dev_priv->display.modeset_commit_cdclk(state);
5228 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005229
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005230 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005231 enum intel_display_power_domain domain;
5232
5233 for_each_power_domain(domain, crtc->enabled_power_domains)
5234 intel_display_power_put(dev_priv, domain);
5235
5236 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5237 }
5238
5239 intel_display_set_init_power(dev_priv, false);
5240}
5241
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005242static void intel_update_max_cdclk(struct drm_device *dev)
5243{
5244 struct drm_i915_private *dev_priv = dev->dev_private;
5245
5246 if (IS_SKYLAKE(dev)) {
5247 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5248
5249 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5250 dev_priv->max_cdclk_freq = 675000;
5251 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5252 dev_priv->max_cdclk_freq = 540000;
5253 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5254 dev_priv->max_cdclk_freq = 450000;
5255 else
5256 dev_priv->max_cdclk_freq = 337500;
5257 } else if (IS_BROADWELL(dev)) {
5258 /*
5259 * FIXME with extra cooling we can allow
5260 * 540 MHz for ULX and 675 Mhz for ULT.
5261 * How can we know if extra cooling is
5262 * available? PCI ID, VTB, something else?
5263 */
5264 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5265 dev_priv->max_cdclk_freq = 450000;
5266 else if (IS_BDW_ULX(dev))
5267 dev_priv->max_cdclk_freq = 450000;
5268 else if (IS_BDW_ULT(dev))
5269 dev_priv->max_cdclk_freq = 540000;
5270 else
5271 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005272 } else if (IS_CHERRYVIEW(dev)) {
5273 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005274 } else if (IS_VALLEYVIEW(dev)) {
5275 dev_priv->max_cdclk_freq = 400000;
5276 } else {
5277 /* otherwise assume cdclk is fixed */
5278 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5279 }
5280
5281 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5282 dev_priv->max_cdclk_freq);
5283}
5284
5285static void intel_update_cdclk(struct drm_device *dev)
5286{
5287 struct drm_i915_private *dev_priv = dev->dev_private;
5288
5289 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5290 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5291 dev_priv->cdclk_freq);
5292
5293 /*
5294 * Program the gmbus_freq based on the cdclk frequency.
5295 * BSpec erroneously claims we should aim for 4MHz, but
5296 * in fact 1MHz is the correct frequency.
5297 */
5298 if (IS_VALLEYVIEW(dev)) {
5299 /*
5300 * Program the gmbus_freq based on the cdclk frequency.
5301 * BSpec erroneously claims we should aim for 4MHz, but
5302 * in fact 1MHz is the correct frequency.
5303 */
5304 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5305 }
5306
5307 if (dev_priv->max_cdclk_freq == 0)
5308 intel_update_max_cdclk(dev);
5309}
5310
Damien Lespiau70d0c572015-06-04 18:21:29 +01005311static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305312{
5313 struct drm_i915_private *dev_priv = dev->dev_private;
5314 uint32_t divider;
5315 uint32_t ratio;
5316 uint32_t current_freq;
5317 int ret;
5318
5319 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5320 switch (frequency) {
5321 case 144000:
5322 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5323 ratio = BXT_DE_PLL_RATIO(60);
5324 break;
5325 case 288000:
5326 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5327 ratio = BXT_DE_PLL_RATIO(60);
5328 break;
5329 case 384000:
5330 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5331 ratio = BXT_DE_PLL_RATIO(60);
5332 break;
5333 case 576000:
5334 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5335 ratio = BXT_DE_PLL_RATIO(60);
5336 break;
5337 case 624000:
5338 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5339 ratio = BXT_DE_PLL_RATIO(65);
5340 break;
5341 case 19200:
5342 /*
5343 * Bypass frequency with DE PLL disabled. Init ratio, divider
5344 * to suppress GCC warning.
5345 */
5346 ratio = 0;
5347 divider = 0;
5348 break;
5349 default:
5350 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5351
5352 return;
5353 }
5354
5355 mutex_lock(&dev_priv->rps.hw_lock);
5356 /* Inform power controller of upcoming frequency change */
5357 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5358 0x80000000);
5359 mutex_unlock(&dev_priv->rps.hw_lock);
5360
5361 if (ret) {
5362 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5363 ret, frequency);
5364 return;
5365 }
5366
5367 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5368 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5369 current_freq = current_freq * 500 + 1000;
5370
5371 /*
5372 * DE PLL has to be disabled when
5373 * - setting to 19.2MHz (bypass, PLL isn't used)
5374 * - before setting to 624MHz (PLL needs toggling)
5375 * - before setting to any frequency from 624MHz (PLL needs toggling)
5376 */
5377 if (frequency == 19200 || frequency == 624000 ||
5378 current_freq == 624000) {
5379 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5380 /* Timeout 200us */
5381 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5382 1))
5383 DRM_ERROR("timout waiting for DE PLL unlock\n");
5384 }
5385
5386 if (frequency != 19200) {
5387 uint32_t val;
5388
5389 val = I915_READ(BXT_DE_PLL_CTL);
5390 val &= ~BXT_DE_PLL_RATIO_MASK;
5391 val |= ratio;
5392 I915_WRITE(BXT_DE_PLL_CTL, val);
5393
5394 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5395 /* Timeout 200us */
5396 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5397 DRM_ERROR("timeout waiting for DE PLL lock\n");
5398
5399 val = I915_READ(CDCLK_CTL);
5400 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5401 val |= divider;
5402 /*
5403 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5404 * enable otherwise.
5405 */
5406 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5407 if (frequency >= 500000)
5408 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5409
5410 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5411 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5412 val |= (frequency - 1000) / 500;
5413 I915_WRITE(CDCLK_CTL, val);
5414 }
5415
5416 mutex_lock(&dev_priv->rps.hw_lock);
5417 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5418 DIV_ROUND_UP(frequency, 25000));
5419 mutex_unlock(&dev_priv->rps.hw_lock);
5420
5421 if (ret) {
5422 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5423 ret, frequency);
5424 return;
5425 }
5426
Damien Lespiaua47871b2015-06-04 18:21:34 +01005427 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305428}
5429
5430void broxton_init_cdclk(struct drm_device *dev)
5431{
5432 struct drm_i915_private *dev_priv = dev->dev_private;
5433 uint32_t val;
5434
5435 /*
5436 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5437 * or else the reset will hang because there is no PCH to respond.
5438 * Move the handshake programming to initialization sequence.
5439 * Previously was left up to BIOS.
5440 */
5441 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5442 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5443 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5444
5445 /* Enable PG1 for cdclk */
5446 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5447
5448 /* check if cd clock is enabled */
5449 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5450 DRM_DEBUG_KMS("Display already initialized\n");
5451 return;
5452 }
5453
5454 /*
5455 * FIXME:
5456 * - The initial CDCLK needs to be read from VBT.
5457 * Need to make this change after VBT has changes for BXT.
5458 * - check if setting the max (or any) cdclk freq is really necessary
5459 * here, it belongs to modeset time
5460 */
5461 broxton_set_cdclk(dev, 624000);
5462
5463 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005464 POSTING_READ(DBUF_CTL);
5465
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305466 udelay(10);
5467
5468 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5469 DRM_ERROR("DBuf power enable timeout!\n");
5470}
5471
5472void broxton_uninit_cdclk(struct drm_device *dev)
5473{
5474 struct drm_i915_private *dev_priv = dev->dev_private;
5475
5476 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005477 POSTING_READ(DBUF_CTL);
5478
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305479 udelay(10);
5480
5481 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5482 DRM_ERROR("DBuf power disable timeout!\n");
5483
5484 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5485 broxton_set_cdclk(dev, 19200);
5486
5487 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5488}
5489
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005490static const struct skl_cdclk_entry {
5491 unsigned int freq;
5492 unsigned int vco;
5493} skl_cdclk_frequencies[] = {
5494 { .freq = 308570, .vco = 8640 },
5495 { .freq = 337500, .vco = 8100 },
5496 { .freq = 432000, .vco = 8640 },
5497 { .freq = 450000, .vco = 8100 },
5498 { .freq = 540000, .vco = 8100 },
5499 { .freq = 617140, .vco = 8640 },
5500 { .freq = 675000, .vco = 8100 },
5501};
5502
5503static unsigned int skl_cdclk_decimal(unsigned int freq)
5504{
5505 return (freq - 1000) / 500;
5506}
5507
5508static unsigned int skl_cdclk_get_vco(unsigned int freq)
5509{
5510 unsigned int i;
5511
5512 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5513 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5514
5515 if (e->freq == freq)
5516 return e->vco;
5517 }
5518
5519 return 8100;
5520}
5521
5522static void
5523skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5524{
5525 unsigned int min_freq;
5526 u32 val;
5527
5528 /* select the minimum CDCLK before enabling DPLL 0 */
5529 val = I915_READ(CDCLK_CTL);
5530 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5531 val |= CDCLK_FREQ_337_308;
5532
5533 if (required_vco == 8640)
5534 min_freq = 308570;
5535 else
5536 min_freq = 337500;
5537
5538 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5539
5540 I915_WRITE(CDCLK_CTL, val);
5541 POSTING_READ(CDCLK_CTL);
5542
5543 /*
5544 * We always enable DPLL0 with the lowest link rate possible, but still
5545 * taking into account the VCO required to operate the eDP panel at the
5546 * desired frequency. The usual DP link rates operate with a VCO of
5547 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5548 * The modeset code is responsible for the selection of the exact link
5549 * rate later on, with the constraint of choosing a frequency that
5550 * works with required_vco.
5551 */
5552 val = I915_READ(DPLL_CTRL1);
5553
5554 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5555 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5556 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5557 if (required_vco == 8640)
5558 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5559 SKL_DPLL0);
5560 else
5561 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5562 SKL_DPLL0);
5563
5564 I915_WRITE(DPLL_CTRL1, val);
5565 POSTING_READ(DPLL_CTRL1);
5566
5567 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5568
5569 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5570 DRM_ERROR("DPLL0 not locked\n");
5571}
5572
5573static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5574{
5575 int ret;
5576 u32 val;
5577
5578 /* inform PCU we want to change CDCLK */
5579 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5580 mutex_lock(&dev_priv->rps.hw_lock);
5581 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5582 mutex_unlock(&dev_priv->rps.hw_lock);
5583
5584 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5585}
5586
5587static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5588{
5589 unsigned int i;
5590
5591 for (i = 0; i < 15; i++) {
5592 if (skl_cdclk_pcu_ready(dev_priv))
5593 return true;
5594 udelay(10);
5595 }
5596
5597 return false;
5598}
5599
5600static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5601{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005602 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005603 u32 freq_select, pcu_ack;
5604
5605 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5606
5607 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5608 DRM_ERROR("failed to inform PCU about cdclk change\n");
5609 return;
5610 }
5611
5612 /* set CDCLK_CTL */
5613 switch(freq) {
5614 case 450000:
5615 case 432000:
5616 freq_select = CDCLK_FREQ_450_432;
5617 pcu_ack = 1;
5618 break;
5619 case 540000:
5620 freq_select = CDCLK_FREQ_540;
5621 pcu_ack = 2;
5622 break;
5623 case 308570:
5624 case 337500:
5625 default:
5626 freq_select = CDCLK_FREQ_337_308;
5627 pcu_ack = 0;
5628 break;
5629 case 617140:
5630 case 675000:
5631 freq_select = CDCLK_FREQ_675_617;
5632 pcu_ack = 3;
5633 break;
5634 }
5635
5636 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5637 POSTING_READ(CDCLK_CTL);
5638
5639 /* inform PCU of the change */
5640 mutex_lock(&dev_priv->rps.hw_lock);
5641 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5642 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005643
5644 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005645}
5646
5647void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5648{
5649 /* disable DBUF power */
5650 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5651 POSTING_READ(DBUF_CTL);
5652
5653 udelay(10);
5654
5655 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5656 DRM_ERROR("DBuf power disable timeout\n");
5657
5658 /* disable DPLL0 */
5659 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5660 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5661 DRM_ERROR("Couldn't disable DPLL0\n");
5662
5663 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5664}
5665
5666void skl_init_cdclk(struct drm_i915_private *dev_priv)
5667{
5668 u32 val;
5669 unsigned int required_vco;
5670
5671 /* enable PCH reset handshake */
5672 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5673 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5674
5675 /* enable PG1 and Misc I/O */
5676 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5677
5678 /* DPLL0 already enabed !? */
5679 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5680 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5681 return;
5682 }
5683
5684 /* enable DPLL0 */
5685 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5686 skl_dpll0_enable(dev_priv, required_vco);
5687
5688 /* set CDCLK to the frequency the BIOS chose */
5689 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5690
5691 /* enable DBUF power */
5692 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5693 POSTING_READ(DBUF_CTL);
5694
5695 udelay(10);
5696
5697 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5698 DRM_ERROR("DBuf power enable timeout\n");
5699}
5700
Ville Syrjälädfcab172014-06-13 13:37:47 +03005701/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005702static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005703{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005704 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005705
Jesse Barnes586f49d2013-11-04 16:06:59 -08005706 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005707 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005708 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5709 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005710 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005711
Ville Syrjälädfcab172014-06-13 13:37:47 +03005712 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005713}
5714
5715/* Adjust CDclk dividers to allow high res or save power if possible */
5716static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5717{
5718 struct drm_i915_private *dev_priv = dev->dev_private;
5719 u32 val, cmd;
5720
Vandana Kannan164dfd22014-11-24 13:37:41 +05305721 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5722 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005723
Ville Syrjälädfcab172014-06-13 13:37:47 +03005724 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005725 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005726 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005727 cmd = 1;
5728 else
5729 cmd = 0;
5730
5731 mutex_lock(&dev_priv->rps.hw_lock);
5732 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5733 val &= ~DSPFREQGUAR_MASK;
5734 val |= (cmd << DSPFREQGUAR_SHIFT);
5735 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5736 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5737 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5738 50)) {
5739 DRM_ERROR("timed out waiting for CDclk change\n");
5740 }
5741 mutex_unlock(&dev_priv->rps.hw_lock);
5742
Ville Syrjälä54433e92015-05-26 20:42:31 +03005743 mutex_lock(&dev_priv->sb_lock);
5744
Ville Syrjälädfcab172014-06-13 13:37:47 +03005745 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005746 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005747
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005748 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005749
Jesse Barnes30a970c2013-11-04 13:48:12 -08005750 /* adjust cdclk divider */
5751 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005752 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005753 val |= divider;
5754 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005755
5756 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5757 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5758 50))
5759 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005760 }
5761
Jesse Barnes30a970c2013-11-04 13:48:12 -08005762 /* adjust self-refresh exit latency value */
5763 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5764 val &= ~0x7f;
5765
5766 /*
5767 * For high bandwidth configs, we set a higher latency in the bunit
5768 * so that the core display fetch happens in time to avoid underruns.
5769 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005770 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005771 val |= 4500 / 250; /* 4.5 usec */
5772 else
5773 val |= 3000 / 250; /* 3.0 usec */
5774 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005775
Ville Syrjäläa5805162015-05-26 20:42:30 +03005776 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005777
Ville Syrjäläb6283052015-06-03 15:45:07 +03005778 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005779}
5780
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005781static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5782{
5783 struct drm_i915_private *dev_priv = dev->dev_private;
5784 u32 val, cmd;
5785
Vandana Kannan164dfd22014-11-24 13:37:41 +05305786 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5787 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005788
5789 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005790 case 333333:
5791 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005792 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005793 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005794 break;
5795 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005796 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005797 return;
5798 }
5799
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005800 /*
5801 * Specs are full of misinformation, but testing on actual
5802 * hardware has shown that we just need to write the desired
5803 * CCK divider into the Punit register.
5804 */
5805 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5806
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005807 mutex_lock(&dev_priv->rps.hw_lock);
5808 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5809 val &= ~DSPFREQGUAR_MASK_CHV;
5810 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5811 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5812 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5813 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5814 50)) {
5815 DRM_ERROR("timed out waiting for CDclk change\n");
5816 }
5817 mutex_unlock(&dev_priv->rps.hw_lock);
5818
Ville Syrjäläb6283052015-06-03 15:45:07 +03005819 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005820}
5821
Jesse Barnes30a970c2013-11-04 13:48:12 -08005822static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5823 int max_pixclk)
5824{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005825 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005826 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005827
Jesse Barnes30a970c2013-11-04 13:48:12 -08005828 /*
5829 * Really only a few cases to deal with, as only 4 CDclks are supported:
5830 * 200MHz
5831 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005832 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005833 * 400MHz (VLV only)
5834 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5835 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005836 *
5837 * We seem to get an unstable or solid color picture at 200MHz.
5838 * Not sure what's wrong. For now use 200MHz only when all pipes
5839 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005840 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005841 if (!IS_CHERRYVIEW(dev_priv) &&
5842 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005843 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005844 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005845 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005846 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005847 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005848 else
5849 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005850}
5851
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305852static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5853 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005854{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305855 /*
5856 * FIXME:
5857 * - remove the guardband, it's not needed on BXT
5858 * - set 19.2MHz bypass frequency if there are no active pipes
5859 */
5860 if (max_pixclk > 576000*9/10)
5861 return 624000;
5862 else if (max_pixclk > 384000*9/10)
5863 return 576000;
5864 else if (max_pixclk > 288000*9/10)
5865 return 384000;
5866 else if (max_pixclk > 144000*9/10)
5867 return 288000;
5868 else
5869 return 144000;
5870}
5871
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005872/* Compute the max pixel clock for new configuration. Uses atomic state if
5873 * that's non-NULL, look at current state otherwise. */
5874static int intel_mode_max_pixclk(struct drm_device *dev,
5875 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005876{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005877 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005878 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005879 int max_pixclk = 0;
5880
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005881 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005882 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005883 if (IS_ERR(crtc_state))
5884 return PTR_ERR(crtc_state);
5885
5886 if (!crtc_state->base.enable)
5887 continue;
5888
5889 max_pixclk = max(max_pixclk,
5890 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005891 }
5892
5893 return max_pixclk;
5894}
5895
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005896static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005897{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005898 struct drm_device *dev = state->dev;
5899 struct drm_i915_private *dev_priv = dev->dev_private;
5900 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005901
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005902 if (max_pixclk < 0)
5903 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005904
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005905 to_intel_atomic_state(state)->cdclk =
5906 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305907
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005908 return 0;
5909}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005910
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005911static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5912{
5913 struct drm_device *dev = state->dev;
5914 struct drm_i915_private *dev_priv = dev->dev_private;
5915 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005916
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005917 if (max_pixclk < 0)
5918 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005919
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005920 to_intel_atomic_state(state)->cdclk =
5921 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005922
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005923 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005924}
5925
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005926static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5927{
5928 unsigned int credits, default_credits;
5929
5930 if (IS_CHERRYVIEW(dev_priv))
5931 default_credits = PFI_CREDIT(12);
5932 else
5933 default_credits = PFI_CREDIT(8);
5934
Vandana Kannan164dfd22014-11-24 13:37:41 +05305935 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005936 /* CHV suggested value is 31 or 63 */
5937 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005938 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005939 else
5940 credits = PFI_CREDIT(15);
5941 } else {
5942 credits = default_credits;
5943 }
5944
5945 /*
5946 * WA - write default credits before re-programming
5947 * FIXME: should we also set the resend bit here?
5948 */
5949 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5950 default_credits);
5951
5952 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5953 credits | PFI_CREDIT_RESEND);
5954
5955 /*
5956 * FIXME is this guaranteed to clear
5957 * immediately or should we poll for it?
5958 */
5959 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5960}
5961
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005962static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005963{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005964 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005965 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005966 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005967
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005968 /*
5969 * FIXME: We can end up here with all power domains off, yet
5970 * with a CDCLK frequency other than the minimum. To account
5971 * for this take the PIPE-A power domain, which covers the HW
5972 * blocks needed for the following programming. This can be
5973 * removed once it's guaranteed that we get here either with
5974 * the minimum CDCLK set, or the required power domains
5975 * enabled.
5976 */
5977 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005978
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005979 if (IS_CHERRYVIEW(dev))
5980 cherryview_set_cdclk(dev, req_cdclk);
5981 else
5982 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005983
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005984 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02005985
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005986 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005987}
5988
Jesse Barnes89b667f2013-04-18 14:51:36 -07005989static void valleyview_crtc_enable(struct drm_crtc *crtc)
5990{
5991 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005992 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005993 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5994 struct intel_encoder *encoder;
5995 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005996 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005997
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005998 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005999 return;
6000
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006001 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05306002
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006003 if (!is_dsi) {
6004 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006005 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006006 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006007 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006008 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02006009
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006010 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306011 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006012
6013 intel_set_pipe_timings(intel_crtc);
6014
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006015 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6016 struct drm_i915_private *dev_priv = dev->dev_private;
6017
6018 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6019 I915_WRITE(CHV_CANVAS(pipe), 0);
6020 }
6021
Daniel Vetter5b18e572014-04-24 23:55:06 +02006022 i9xx_set_pipeconf(intel_crtc);
6023
Jesse Barnes89b667f2013-04-18 14:51:36 -07006024 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006025
Daniel Vettera72e4c92014-09-30 10:56:47 +02006026 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006027
Jesse Barnes89b667f2013-04-18 14:51:36 -07006028 for_each_encoder_on_crtc(dev, crtc, encoder)
6029 if (encoder->pre_pll_enable)
6030 encoder->pre_pll_enable(encoder);
6031
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006032 if (!is_dsi) {
6033 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006034 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006035 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006036 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006037 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006038
6039 for_each_encoder_on_crtc(dev, crtc, encoder)
6040 if (encoder->pre_enable)
6041 encoder->pre_enable(encoder);
6042
Jesse Barnes2dd24552013-04-25 12:55:01 -07006043 i9xx_pfit_enable(intel_crtc);
6044
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006045 intel_crtc_load_lut(crtc);
6046
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006047 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006048
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006049 assert_vblank_disabled(crtc);
6050 drm_crtc_vblank_on(crtc);
6051
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006052 for_each_encoder_on_crtc(dev, crtc, encoder)
6053 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006054}
6055
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006056static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6057{
6058 struct drm_device *dev = crtc->base.dev;
6059 struct drm_i915_private *dev_priv = dev->dev_private;
6060
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006061 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6062 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006063}
6064
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006065static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006066{
6067 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006068 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006070 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006071 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006072
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006073 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006074 return;
6075
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006076 i9xx_set_pll_dividers(intel_crtc);
6077
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006078 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306079 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006080
6081 intel_set_pipe_timings(intel_crtc);
6082
Daniel Vetter5b18e572014-04-24 23:55:06 +02006083 i9xx_set_pipeconf(intel_crtc);
6084
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006085 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006086
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006087 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006088 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006089
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006090 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006091 if (encoder->pre_enable)
6092 encoder->pre_enable(encoder);
6093
Daniel Vetterf6736a12013-06-05 13:34:30 +02006094 i9xx_enable_pll(intel_crtc);
6095
Jesse Barnes2dd24552013-04-25 12:55:01 -07006096 i9xx_pfit_enable(intel_crtc);
6097
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006098 intel_crtc_load_lut(crtc);
6099
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006100 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006101 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006102
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006103 assert_vblank_disabled(crtc);
6104 drm_crtc_vblank_on(crtc);
6105
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006106 for_each_encoder_on_crtc(dev, crtc, encoder)
6107 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006108}
6109
Daniel Vetter87476d62013-04-11 16:29:06 +02006110static void i9xx_pfit_disable(struct intel_crtc *crtc)
6111{
6112 struct drm_device *dev = crtc->base.dev;
6113 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006114
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006115 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006116 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006117
6118 assert_pipe_disabled(dev_priv, crtc->pipe);
6119
Daniel Vetter328d8e82013-05-08 10:36:31 +02006120 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6121 I915_READ(PFIT_CONTROL));
6122 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006123}
6124
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006125static void i9xx_crtc_disable(struct drm_crtc *crtc)
6126{
6127 struct drm_device *dev = crtc->dev;
6128 struct drm_i915_private *dev_priv = dev->dev_private;
6129 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006130 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006131 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006132
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006133 /*
6134 * On gen2 planes are double buffered but the pipe isn't, so we must
6135 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006136 * We also need to wait on all gmch platforms because of the
6137 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006138 */
Imre Deak564ed192014-06-13 14:54:21 +03006139 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006140
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006141 for_each_encoder_on_crtc(dev, crtc, encoder)
6142 encoder->disable(encoder);
6143
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006144 drm_crtc_vblank_off(crtc);
6145 assert_vblank_disabled(crtc);
6146
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006147 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006148
Daniel Vetter87476d62013-04-11 16:29:06 +02006149 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006150
Jesse Barnes89b667f2013-04-18 14:51:36 -07006151 for_each_encoder_on_crtc(dev, crtc, encoder)
6152 if (encoder->post_disable)
6153 encoder->post_disable(encoder);
6154
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006155 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006156 if (IS_CHERRYVIEW(dev))
6157 chv_disable_pll(dev_priv, pipe);
6158 else if (IS_VALLEYVIEW(dev))
6159 vlv_disable_pll(dev_priv, pipe);
6160 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006161 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006162 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006163
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006164 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006165 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006166}
6167
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006168static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006169{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006171 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006172 enum intel_display_power_domain domain;
6173 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006174
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006175 if (!intel_crtc->active)
6176 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006177
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006178 if (to_intel_plane_state(crtc->primary->state)->visible) {
6179 intel_crtc_wait_for_pending_flips(crtc);
6180 intel_pre_disable_primary(crtc);
6181 }
6182
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006183 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006184 dev_priv->display.crtc_disable(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006185
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006186 domains = intel_crtc->enabled_power_domains;
6187 for_each_power_domain(domain, domains)
6188 intel_display_power_put(dev_priv, domain);
6189 intel_crtc->enabled_power_domains = 0;
6190}
6191
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006192/*
6193 * turn all crtc's off, but do not adjust state
6194 * This has to be paired with a call to intel_modeset_setup_hw_state.
6195 */
Maarten Lankhorst9716c692015-06-10 10:24:19 +02006196void intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006197{
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006198 struct drm_crtc *crtc;
6199
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006200 for_each_crtc(dev, crtc)
6201 intel_crtc_disable_noatomic(crtc);
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006202}
6203
Chris Wilsoncdd59982010-09-08 16:30:16 +01006204/* Master function to enable/disable CRTC and corresponding power wells */
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006205int intel_crtc_control(struct drm_crtc *crtc, bool enable)
Daniel Vetter976f8a22012-07-08 22:34:21 +02006206{
6207 struct drm_device *dev = crtc->dev;
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006208 struct drm_mode_config *config = &dev->mode_config;
6209 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006211 struct intel_crtc_state *pipe_config;
6212 struct drm_atomic_state *state;
6213 int ret;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006214
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006215 if (enable == intel_crtc->active)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006216 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006217
6218 if (enable && !crtc->state->enable)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006219 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006220
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006221 /* this function should be called with drm_modeset_lock_all for now */
6222 if (WARN_ON(!ctx))
6223 return -EIO;
6224 lockdep_assert_held(&ctx->ww_ctx);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006225
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006226 state = drm_atomic_state_alloc(dev);
6227 if (WARN_ON(!state))
6228 return -ENOMEM;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006229
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006230 state->acquire_ctx = ctx;
6231 state->allow_modeset = true;
6232
6233 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
6234 if (IS_ERR(pipe_config)) {
6235 ret = PTR_ERR(pipe_config);
6236 goto err;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006237 }
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006238 pipe_config->base.active = enable;
6239
6240 ret = intel_set_mode(state);
6241 if (!ret)
6242 return ret;
6243
6244err:
6245 DRM_ERROR("Updating crtc active failed with %i\n", ret);
6246 drm_atomic_state_free(state);
6247 return ret;
Borun Fub04c5bd2014-07-12 10:02:27 +05306248}
6249
6250/**
6251 * Sets the power management mode of the pipe and plane.
6252 */
6253void intel_crtc_update_dpms(struct drm_crtc *crtc)
6254{
6255 struct drm_device *dev = crtc->dev;
6256 struct intel_encoder *intel_encoder;
6257 bool enable = false;
6258
6259 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6260 enable |= intel_encoder->connectors_active;
6261
6262 intel_crtc_control(crtc, enable);
Chris Wilsoncdd59982010-09-08 16:30:16 +01006263}
6264
Chris Wilsonea5b2132010-08-04 13:50:23 +01006265void intel_encoder_destroy(struct drm_encoder *encoder)
6266{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006267 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006268
Chris Wilsonea5b2132010-08-04 13:50:23 +01006269 drm_encoder_cleanup(encoder);
6270 kfree(intel_encoder);
6271}
6272
Damien Lespiau92373292013-08-08 22:28:57 +01006273/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006274 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6275 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01006276static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006277{
6278 if (mode == DRM_MODE_DPMS_ON) {
6279 encoder->connectors_active = true;
6280
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006281 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006282 } else {
6283 encoder->connectors_active = false;
6284
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006285 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006286 }
6287}
6288
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006289/* Cross check the actual hw state with our own modeset state tracking (and it's
6290 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006291static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006292{
6293 if (connector->get_hw_state(connector)) {
6294 struct intel_encoder *encoder = connector->encoder;
6295 struct drm_crtc *crtc;
6296 bool encoder_enabled;
6297 enum pipe pipe;
6298
6299 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6300 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03006301 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006302
Dave Airlie0e32b392014-05-02 14:02:48 +10006303 /* there is no real hw state for MST connectors */
6304 if (connector->mst_port)
6305 return;
6306
Rob Clarke2c719b2014-12-15 13:56:32 -05006307 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006308 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006309 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006310 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006311
Dave Airlie36cd7442014-05-02 13:44:18 +10006312 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05006313 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10006314 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006315
Dave Airlie36cd7442014-05-02 13:44:18 +10006316 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05006317 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6318 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10006319 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006320
Dave Airlie36cd7442014-05-02 13:44:18 +10006321 crtc = encoder->base.crtc;
6322
Matt Roper83d65732015-02-25 13:12:16 -08006323 I915_STATE_WARN(!crtc->state->enable,
6324 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006325 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6326 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10006327 "encoder active on the wrong pipe\n");
6328 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006329 }
6330}
6331
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006332int intel_connector_init(struct intel_connector *connector)
6333{
6334 struct drm_connector_state *connector_state;
6335
6336 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6337 if (!connector_state)
6338 return -ENOMEM;
6339
6340 connector->base.state = connector_state;
6341 return 0;
6342}
6343
6344struct intel_connector *intel_connector_alloc(void)
6345{
6346 struct intel_connector *connector;
6347
6348 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6349 if (!connector)
6350 return NULL;
6351
6352 if (intel_connector_init(connector) < 0) {
6353 kfree(connector);
6354 return NULL;
6355 }
6356
6357 return connector;
6358}
6359
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006360/* Even simpler default implementation, if there's really no special case to
6361 * consider. */
6362void intel_connector_dpms(struct drm_connector *connector, int mode)
6363{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006364 /* All the simple cases only support two dpms states. */
6365 if (mode != DRM_MODE_DPMS_ON)
6366 mode = DRM_MODE_DPMS_OFF;
6367
6368 if (mode == connector->dpms)
6369 return;
6370
6371 connector->dpms = mode;
6372
6373 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01006374 if (connector->encoder)
6375 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006376
Daniel Vetterb9805142012-08-31 17:37:33 +02006377 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006378}
6379
Daniel Vetterf0947c32012-07-02 13:10:34 +02006380/* Simple connector->get_hw_state implementation for encoders that support only
6381 * one connector and no cloning and hence the encoder state determines the state
6382 * of the connector. */
6383bool intel_connector_get_hw_state(struct intel_connector *connector)
6384{
Daniel Vetter24929352012-07-02 20:28:59 +02006385 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006386 struct intel_encoder *encoder = connector->encoder;
6387
6388 return encoder->get_hw_state(encoder, &pipe);
6389}
6390
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006391static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006392{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006393 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6394 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006395
6396 return 0;
6397}
6398
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006399static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006400 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006401{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006402 struct drm_atomic_state *state = pipe_config->base.state;
6403 struct intel_crtc *other_crtc;
6404 struct intel_crtc_state *other_crtc_state;
6405
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006406 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6407 pipe_name(pipe), pipe_config->fdi_lanes);
6408 if (pipe_config->fdi_lanes > 4) {
6409 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6410 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006411 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006412 }
6413
Paulo Zanonibafb6552013-11-02 21:07:44 -07006414 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006415 if (pipe_config->fdi_lanes > 2) {
6416 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6417 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006418 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006419 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006420 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006421 }
6422 }
6423
6424 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006425 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006426
6427 /* Ivybridge 3 pipe is really complicated */
6428 switch (pipe) {
6429 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006430 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006431 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006432 if (pipe_config->fdi_lanes <= 2)
6433 return 0;
6434
6435 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6436 other_crtc_state =
6437 intel_atomic_get_crtc_state(state, other_crtc);
6438 if (IS_ERR(other_crtc_state))
6439 return PTR_ERR(other_crtc_state);
6440
6441 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006442 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6443 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006444 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006445 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006446 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006447 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006448 if (pipe_config->fdi_lanes > 2) {
6449 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6450 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006451 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006452 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006453
6454 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6455 other_crtc_state =
6456 intel_atomic_get_crtc_state(state, other_crtc);
6457 if (IS_ERR(other_crtc_state))
6458 return PTR_ERR(other_crtc_state);
6459
6460 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006461 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006462 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006463 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006464 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006465 default:
6466 BUG();
6467 }
6468}
6469
Daniel Vettere29c22c2013-02-21 00:00:16 +01006470#define RETRY 1
6471static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006472 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006473{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006474 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006475 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006476 int lane, link_bw, fdi_dotclock, ret;
6477 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006478
Daniel Vettere29c22c2013-02-21 00:00:16 +01006479retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006480 /* FDI is a binary signal running at ~2.7GHz, encoding
6481 * each output octet as 10 bits. The actual frequency
6482 * is stored as a divider into a 100MHz clock, and the
6483 * mode pixel clock is stored in units of 1KHz.
6484 * Hence the bw of each lane in terms of the mode signal
6485 * is:
6486 */
6487 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6488
Damien Lespiau241bfc32013-09-25 16:45:37 +01006489 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006490
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006491 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006492 pipe_config->pipe_bpp);
6493
6494 pipe_config->fdi_lanes = lane;
6495
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006496 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006497 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006498
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006499 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6500 intel_crtc->pipe, pipe_config);
6501 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006502 pipe_config->pipe_bpp -= 2*3;
6503 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6504 pipe_config->pipe_bpp);
6505 needs_recompute = true;
6506 pipe_config->bw_constrained = true;
6507
6508 goto retry;
6509 }
6510
6511 if (needs_recompute)
6512 return RETRY;
6513
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006514 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006515}
6516
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006517static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6518 struct intel_crtc_state *pipe_config)
6519{
6520 if (pipe_config->pipe_bpp > 24)
6521 return false;
6522
6523 /* HSW can handle pixel rate up to cdclk? */
6524 if (IS_HASWELL(dev_priv->dev))
6525 return true;
6526
6527 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006528 * We compare against max which means we must take
6529 * the increased cdclk requirement into account when
6530 * calculating the new cdclk.
6531 *
6532 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006533 */
6534 return ilk_pipe_pixel_rate(pipe_config) <=
6535 dev_priv->max_cdclk_freq * 95 / 100;
6536}
6537
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006538static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006539 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006540{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006541 struct drm_device *dev = crtc->base.dev;
6542 struct drm_i915_private *dev_priv = dev->dev_private;
6543
Jani Nikulad330a952014-01-21 11:24:25 +02006544 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006545 hsw_crtc_supports_ips(crtc) &&
6546 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006547}
6548
Daniel Vettera43f6e02013-06-07 23:10:32 +02006549static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006550 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006551{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006552 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006553 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006554 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006555
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006556 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006557 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006558 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006559
6560 /*
6561 * Enable pixel doubling when the dot clock
6562 * is > 90% of the (display) core speed.
6563 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006564 * GDG double wide on either pipe,
6565 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006566 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006567 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006568 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006569 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006570 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006571 }
6572
Damien Lespiau241bfc32013-09-25 16:45:37 +01006573 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006574 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006575 }
Chris Wilson89749352010-09-12 18:25:19 +01006576
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006577 /*
6578 * Pipe horizontal size must be even in:
6579 * - DVO ganged mode
6580 * - LVDS dual channel mode
6581 * - Double wide pipe
6582 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006583 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006584 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6585 pipe_config->pipe_src_w &= ~1;
6586
Damien Lespiau8693a822013-05-03 18:48:11 +01006587 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6588 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006589 */
6590 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6591 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006592 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006593
Damien Lespiauf5adf942013-06-24 18:29:34 +01006594 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006595 hsw_compute_ips_config(crtc, pipe_config);
6596
Daniel Vetter877d48d2013-04-19 11:24:43 +02006597 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006598 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006599
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006600 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006601}
6602
Ville Syrjälä1652d192015-03-31 14:12:01 +03006603static int skylake_get_display_clock_speed(struct drm_device *dev)
6604{
6605 struct drm_i915_private *dev_priv = to_i915(dev);
6606 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6607 uint32_t cdctl = I915_READ(CDCLK_CTL);
6608 uint32_t linkrate;
6609
Damien Lespiau414355a2015-06-04 18:21:31 +01006610 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006611 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006612
6613 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6614 return 540000;
6615
6616 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006617 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006618
Damien Lespiau71cd8422015-04-30 16:39:17 +01006619 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6620 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006621 /* vco 8640 */
6622 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6623 case CDCLK_FREQ_450_432:
6624 return 432000;
6625 case CDCLK_FREQ_337_308:
6626 return 308570;
6627 case CDCLK_FREQ_675_617:
6628 return 617140;
6629 default:
6630 WARN(1, "Unknown cd freq selection\n");
6631 }
6632 } else {
6633 /* vco 8100 */
6634 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6635 case CDCLK_FREQ_450_432:
6636 return 450000;
6637 case CDCLK_FREQ_337_308:
6638 return 337500;
6639 case CDCLK_FREQ_675_617:
6640 return 675000;
6641 default:
6642 WARN(1, "Unknown cd freq selection\n");
6643 }
6644 }
6645
6646 /* error case, do as if DPLL0 isn't enabled */
6647 return 24000;
6648}
6649
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006650static int broxton_get_display_clock_speed(struct drm_device *dev)
6651{
6652 struct drm_i915_private *dev_priv = to_i915(dev);
6653 uint32_t cdctl = I915_READ(CDCLK_CTL);
6654 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6655 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6656 int cdclk;
6657
6658 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6659 return 19200;
6660
6661 cdclk = 19200 * pll_ratio / 2;
6662
6663 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6664 case BXT_CDCLK_CD2X_DIV_SEL_1:
6665 return cdclk; /* 576MHz or 624MHz */
6666 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6667 return cdclk * 2 / 3; /* 384MHz */
6668 case BXT_CDCLK_CD2X_DIV_SEL_2:
6669 return cdclk / 2; /* 288MHz */
6670 case BXT_CDCLK_CD2X_DIV_SEL_4:
6671 return cdclk / 4; /* 144MHz */
6672 }
6673
6674 /* error case, do as if DE PLL isn't enabled */
6675 return 19200;
6676}
6677
Ville Syrjälä1652d192015-03-31 14:12:01 +03006678static int broadwell_get_display_clock_speed(struct drm_device *dev)
6679{
6680 struct drm_i915_private *dev_priv = dev->dev_private;
6681 uint32_t lcpll = I915_READ(LCPLL_CTL);
6682 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6683
6684 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6685 return 800000;
6686 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6687 return 450000;
6688 else if (freq == LCPLL_CLK_FREQ_450)
6689 return 450000;
6690 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6691 return 540000;
6692 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6693 return 337500;
6694 else
6695 return 675000;
6696}
6697
6698static int haswell_get_display_clock_speed(struct drm_device *dev)
6699{
6700 struct drm_i915_private *dev_priv = dev->dev_private;
6701 uint32_t lcpll = I915_READ(LCPLL_CTL);
6702 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6703
6704 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6705 return 800000;
6706 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6707 return 450000;
6708 else if (freq == LCPLL_CLK_FREQ_450)
6709 return 450000;
6710 else if (IS_HSW_ULT(dev))
6711 return 337500;
6712 else
6713 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006714}
6715
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006716static int valleyview_get_display_clock_speed(struct drm_device *dev)
6717{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006718 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006719 u32 val;
6720 int divider;
6721
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006722 if (dev_priv->hpll_freq == 0)
6723 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6724
Ville Syrjäläa5805162015-05-26 20:42:30 +03006725 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006726 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006727 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006728
6729 divider = val & DISPLAY_FREQUENCY_VALUES;
6730
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006731 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6732 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6733 "cdclk change in progress\n");
6734
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006735 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006736}
6737
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006738static int ilk_get_display_clock_speed(struct drm_device *dev)
6739{
6740 return 450000;
6741}
6742
Jesse Barnese70236a2009-09-21 10:42:27 -07006743static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006744{
Jesse Barnese70236a2009-09-21 10:42:27 -07006745 return 400000;
6746}
Jesse Barnes79e53942008-11-07 14:24:08 -08006747
Jesse Barnese70236a2009-09-21 10:42:27 -07006748static int i915_get_display_clock_speed(struct drm_device *dev)
6749{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006750 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006751}
Jesse Barnes79e53942008-11-07 14:24:08 -08006752
Jesse Barnese70236a2009-09-21 10:42:27 -07006753static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6754{
6755 return 200000;
6756}
Jesse Barnes79e53942008-11-07 14:24:08 -08006757
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006758static int pnv_get_display_clock_speed(struct drm_device *dev)
6759{
6760 u16 gcfgc = 0;
6761
6762 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6763
6764 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6765 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006766 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006767 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006768 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006769 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006770 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006771 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6772 return 200000;
6773 default:
6774 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6775 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006776 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006777 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006778 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006779 }
6780}
6781
Jesse Barnese70236a2009-09-21 10:42:27 -07006782static int i915gm_get_display_clock_speed(struct drm_device *dev)
6783{
6784 u16 gcfgc = 0;
6785
6786 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6787
6788 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006789 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006790 else {
6791 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6792 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006793 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006794 default:
6795 case GC_DISPLAY_CLOCK_190_200_MHZ:
6796 return 190000;
6797 }
6798 }
6799}
Jesse Barnes79e53942008-11-07 14:24:08 -08006800
Jesse Barnese70236a2009-09-21 10:42:27 -07006801static int i865_get_display_clock_speed(struct drm_device *dev)
6802{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006803 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006804}
6805
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006806static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006807{
6808 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006809
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006810 /*
6811 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6812 * encoding is different :(
6813 * FIXME is this the right way to detect 852GM/852GMV?
6814 */
6815 if (dev->pdev->revision == 0x1)
6816 return 133333;
6817
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006818 pci_bus_read_config_word(dev->pdev->bus,
6819 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6820
Jesse Barnese70236a2009-09-21 10:42:27 -07006821 /* Assume that the hardware is in the high speed state. This
6822 * should be the default.
6823 */
6824 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6825 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006826 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006827 case GC_CLOCK_100_200:
6828 return 200000;
6829 case GC_CLOCK_166_250:
6830 return 250000;
6831 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006832 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006833 case GC_CLOCK_133_266:
6834 case GC_CLOCK_133_266_2:
6835 case GC_CLOCK_166_266:
6836 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006837 }
6838
6839 /* Shouldn't happen */
6840 return 0;
6841}
6842
6843static int i830_get_display_clock_speed(struct drm_device *dev)
6844{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006845 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006846}
6847
Ville Syrjälä34edce22015-05-22 11:22:33 +03006848static unsigned int intel_hpll_vco(struct drm_device *dev)
6849{
6850 struct drm_i915_private *dev_priv = dev->dev_private;
6851 static const unsigned int blb_vco[8] = {
6852 [0] = 3200000,
6853 [1] = 4000000,
6854 [2] = 5333333,
6855 [3] = 4800000,
6856 [4] = 6400000,
6857 };
6858 static const unsigned int pnv_vco[8] = {
6859 [0] = 3200000,
6860 [1] = 4000000,
6861 [2] = 5333333,
6862 [3] = 4800000,
6863 [4] = 2666667,
6864 };
6865 static const unsigned int cl_vco[8] = {
6866 [0] = 3200000,
6867 [1] = 4000000,
6868 [2] = 5333333,
6869 [3] = 6400000,
6870 [4] = 3333333,
6871 [5] = 3566667,
6872 [6] = 4266667,
6873 };
6874 static const unsigned int elk_vco[8] = {
6875 [0] = 3200000,
6876 [1] = 4000000,
6877 [2] = 5333333,
6878 [3] = 4800000,
6879 };
6880 static const unsigned int ctg_vco[8] = {
6881 [0] = 3200000,
6882 [1] = 4000000,
6883 [2] = 5333333,
6884 [3] = 6400000,
6885 [4] = 2666667,
6886 [5] = 4266667,
6887 };
6888 const unsigned int *vco_table;
6889 unsigned int vco;
6890 uint8_t tmp = 0;
6891
6892 /* FIXME other chipsets? */
6893 if (IS_GM45(dev))
6894 vco_table = ctg_vco;
6895 else if (IS_G4X(dev))
6896 vco_table = elk_vco;
6897 else if (IS_CRESTLINE(dev))
6898 vco_table = cl_vco;
6899 else if (IS_PINEVIEW(dev))
6900 vco_table = pnv_vco;
6901 else if (IS_G33(dev))
6902 vco_table = blb_vco;
6903 else
6904 return 0;
6905
6906 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6907
6908 vco = vco_table[tmp & 0x7];
6909 if (vco == 0)
6910 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6911 else
6912 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6913
6914 return vco;
6915}
6916
6917static int gm45_get_display_clock_speed(struct drm_device *dev)
6918{
6919 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6920 uint16_t tmp = 0;
6921
6922 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6923
6924 cdclk_sel = (tmp >> 12) & 0x1;
6925
6926 switch (vco) {
6927 case 2666667:
6928 case 4000000:
6929 case 5333333:
6930 return cdclk_sel ? 333333 : 222222;
6931 case 3200000:
6932 return cdclk_sel ? 320000 : 228571;
6933 default:
6934 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6935 return 222222;
6936 }
6937}
6938
6939static int i965gm_get_display_clock_speed(struct drm_device *dev)
6940{
6941 static const uint8_t div_3200[] = { 16, 10, 8 };
6942 static const uint8_t div_4000[] = { 20, 12, 10 };
6943 static const uint8_t div_5333[] = { 24, 16, 14 };
6944 const uint8_t *div_table;
6945 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6946 uint16_t tmp = 0;
6947
6948 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6949
6950 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6951
6952 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6953 goto fail;
6954
6955 switch (vco) {
6956 case 3200000:
6957 div_table = div_3200;
6958 break;
6959 case 4000000:
6960 div_table = div_4000;
6961 break;
6962 case 5333333:
6963 div_table = div_5333;
6964 break;
6965 default:
6966 goto fail;
6967 }
6968
6969 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6970
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006971fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006972 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6973 return 200000;
6974}
6975
6976static int g33_get_display_clock_speed(struct drm_device *dev)
6977{
6978 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6979 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6980 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6981 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6982 const uint8_t *div_table;
6983 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6984 uint16_t tmp = 0;
6985
6986 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6987
6988 cdclk_sel = (tmp >> 4) & 0x7;
6989
6990 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6991 goto fail;
6992
6993 switch (vco) {
6994 case 3200000:
6995 div_table = div_3200;
6996 break;
6997 case 4000000:
6998 div_table = div_4000;
6999 break;
7000 case 4800000:
7001 div_table = div_4800;
7002 break;
7003 case 5333333:
7004 div_table = div_5333;
7005 break;
7006 default:
7007 goto fail;
7008 }
7009
7010 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7011
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007012fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007013 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7014 return 190476;
7015}
7016
Zhenyu Wang2c072452009-06-05 15:38:42 +08007017static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007018intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007019{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007020 while (*num > DATA_LINK_M_N_MASK ||
7021 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007022 *num >>= 1;
7023 *den >>= 1;
7024 }
7025}
7026
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007027static void compute_m_n(unsigned int m, unsigned int n,
7028 uint32_t *ret_m, uint32_t *ret_n)
7029{
7030 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7031 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7032 intel_reduce_m_n_ratio(ret_m, ret_n);
7033}
7034
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007035void
7036intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7037 int pixel_clock, int link_clock,
7038 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007039{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007040 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007041
7042 compute_m_n(bits_per_pixel * pixel_clock,
7043 link_clock * nlanes * 8,
7044 &m_n->gmch_m, &m_n->gmch_n);
7045
7046 compute_m_n(pixel_clock, link_clock,
7047 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007048}
7049
Chris Wilsona7615032011-01-12 17:04:08 +00007050static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7051{
Jani Nikulad330a952014-01-21 11:24:25 +02007052 if (i915.panel_use_ssc >= 0)
7053 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007054 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007055 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007056}
7057
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007058static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7059 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007060{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007061 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007062 struct drm_i915_private *dev_priv = dev->dev_private;
7063 int refclk;
7064
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007065 WARN_ON(!crtc_state->base.state);
7066
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007067 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007068 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007069 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007070 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007071 refclk = dev_priv->vbt.lvds_ssc_freq;
7072 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007073 } else if (!IS_GEN2(dev)) {
7074 refclk = 96000;
7075 } else {
7076 refclk = 48000;
7077 }
7078
7079 return refclk;
7080}
7081
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007082static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007083{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007084 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007085}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007086
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007087static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7088{
7089 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007090}
7091
Daniel Vetterf47709a2013-03-28 10:42:02 +01007092static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007093 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007094 intel_clock_t *reduced_clock)
7095{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007096 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007097 u32 fp, fp2 = 0;
7098
7099 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007100 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007101 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007102 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007103 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007104 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007105 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007106 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007107 }
7108
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007109 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007110
Daniel Vetterf47709a2013-03-28 10:42:02 +01007111 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007112 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007113 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007114 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007115 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007116 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007117 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007118 }
7119}
7120
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007121static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7122 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007123{
7124 u32 reg_val;
7125
7126 /*
7127 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7128 * and set it to a reasonable value instead.
7129 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007130 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007131 reg_val &= 0xffffff00;
7132 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007133 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007134
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007135 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007136 reg_val &= 0x8cffffff;
7137 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007138 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007139
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007140 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007141 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007142 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007143
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007144 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007145 reg_val &= 0x00ffffff;
7146 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007147 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007148}
7149
Daniel Vetterb5518422013-05-03 11:49:48 +02007150static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7151 struct intel_link_m_n *m_n)
7152{
7153 struct drm_device *dev = crtc->base.dev;
7154 struct drm_i915_private *dev_priv = dev->dev_private;
7155 int pipe = crtc->pipe;
7156
Daniel Vettere3b95f12013-05-03 11:49:49 +02007157 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7158 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7159 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7160 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007161}
7162
7163static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007164 struct intel_link_m_n *m_n,
7165 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007166{
7167 struct drm_device *dev = crtc->base.dev;
7168 struct drm_i915_private *dev_priv = dev->dev_private;
7169 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007170 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007171
7172 if (INTEL_INFO(dev)->gen >= 5) {
7173 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7174 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7175 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7176 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007177 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7178 * for gen < 8) and if DRRS is supported (to make sure the
7179 * registers are not unnecessarily accessed).
7180 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307181 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007182 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007183 I915_WRITE(PIPE_DATA_M2(transcoder),
7184 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7185 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7186 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7187 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7188 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007189 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007190 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7191 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7192 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7193 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007194 }
7195}
7196
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307197void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007198{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307199 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7200
7201 if (m_n == M1_N1) {
7202 dp_m_n = &crtc->config->dp_m_n;
7203 dp_m2_n2 = &crtc->config->dp_m2_n2;
7204 } else if (m_n == M2_N2) {
7205
7206 /*
7207 * M2_N2 registers are not supported. Hence m2_n2 divider value
7208 * needs to be programmed into M1_N1.
7209 */
7210 dp_m_n = &crtc->config->dp_m2_n2;
7211 } else {
7212 DRM_ERROR("Unsupported divider value\n");
7213 return;
7214 }
7215
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007216 if (crtc->config->has_pch_encoder)
7217 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007218 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307219 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007220}
7221
Daniel Vetter251ac862015-06-18 10:30:24 +02007222static void vlv_compute_dpll(struct intel_crtc *crtc,
7223 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007224{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007225 u32 dpll, dpll_md;
7226
7227 /*
7228 * Enable DPIO clock input. We should never disable the reference
7229 * clock for pipe B, since VGA hotplug / manual detection depends
7230 * on it.
7231 */
7232 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
7233 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
7234 /* We should never disable this, set it here for state tracking */
7235 if (crtc->pipe == PIPE_B)
7236 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7237 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007238 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007239
Ville Syrjäläd288f652014-10-28 13:20:22 +02007240 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007241 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007242 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007243}
7244
Ville Syrjäläd288f652014-10-28 13:20:22 +02007245static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007246 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007247{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007248 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007249 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007250 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007251 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007252 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007253 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007254
Ville Syrjäläa5805162015-05-26 20:42:30 +03007255 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007256
Ville Syrjäläd288f652014-10-28 13:20:22 +02007257 bestn = pipe_config->dpll.n;
7258 bestm1 = pipe_config->dpll.m1;
7259 bestm2 = pipe_config->dpll.m2;
7260 bestp1 = pipe_config->dpll.p1;
7261 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007262
Jesse Barnes89b667f2013-04-18 14:51:36 -07007263 /* See eDP HDMI DPIO driver vbios notes doc */
7264
7265 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007266 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007267 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007268
7269 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007270 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007271
7272 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007273 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007274 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007275 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007276
7277 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007278 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007279
7280 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007281 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7282 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7283 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007284 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007285
7286 /*
7287 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7288 * but we don't support that).
7289 * Note: don't use the DAC post divider as it seems unstable.
7290 */
7291 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007292 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007293
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007294 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007295 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007296
Jesse Barnes89b667f2013-04-18 14:51:36 -07007297 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007298 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007299 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7300 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007301 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007302 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007303 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007304 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007305 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007306
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007307 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007308 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007309 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007310 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007311 0x0df40000);
7312 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007313 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007314 0x0df70000);
7315 } else { /* HDMI or VGA */
7316 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007317 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007318 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007319 0x0df70000);
7320 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007321 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007322 0x0df40000);
7323 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007324
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007325 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007326 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007327 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7328 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007329 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007330 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007331
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007332 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007333 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007334}
7335
Daniel Vetter251ac862015-06-18 10:30:24 +02007336static void chv_compute_dpll(struct intel_crtc *crtc,
7337 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007338{
Ville Syrjäläd288f652014-10-28 13:20:22 +02007339 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007340 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
7341 DPLL_VCO_ENABLE;
7342 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007343 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007344
Ville Syrjäläd288f652014-10-28 13:20:22 +02007345 pipe_config->dpll_hw_state.dpll_md =
7346 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007347}
7348
Ville Syrjäläd288f652014-10-28 13:20:22 +02007349static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007350 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007351{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007352 struct drm_device *dev = crtc->base.dev;
7353 struct drm_i915_private *dev_priv = dev->dev_private;
7354 int pipe = crtc->pipe;
7355 int dpll_reg = DPLL(crtc->pipe);
7356 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307357 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007358 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307359 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307360 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007361
Ville Syrjäläd288f652014-10-28 13:20:22 +02007362 bestn = pipe_config->dpll.n;
7363 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7364 bestm1 = pipe_config->dpll.m1;
7365 bestm2 = pipe_config->dpll.m2 >> 22;
7366 bestp1 = pipe_config->dpll.p1;
7367 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307368 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307369 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307370 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007371
7372 /*
7373 * Enable Refclk and SSC
7374 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007375 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007376 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007377
Ville Syrjäläa5805162015-05-26 20:42:30 +03007378 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007379
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007380 /* p1 and p2 divider */
7381 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7382 5 << DPIO_CHV_S1_DIV_SHIFT |
7383 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7384 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7385 1 << DPIO_CHV_K_DIV_SHIFT);
7386
7387 /* Feedback post-divider - m2 */
7388 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7389
7390 /* Feedback refclk divider - n and m1 */
7391 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7392 DPIO_CHV_M1_DIV_BY_2 |
7393 1 << DPIO_CHV_N_DIV_SHIFT);
7394
7395 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307396 if (bestm2_frac)
7397 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007398
7399 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307400 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7401 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7402 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7403 if (bestm2_frac)
7404 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7405 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007406
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307407 /* Program digital lock detect threshold */
7408 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7409 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7410 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7411 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7412 if (!bestm2_frac)
7413 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7414 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7415
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007416 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307417 if (vco == 5400000) {
7418 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7419 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7420 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7421 tribuf_calcntr = 0x9;
7422 } else if (vco <= 6200000) {
7423 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7424 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7425 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7426 tribuf_calcntr = 0x9;
7427 } else if (vco <= 6480000) {
7428 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7429 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7430 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7431 tribuf_calcntr = 0x8;
7432 } else {
7433 /* Not supported. Apply the same limits as in the max case */
7434 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7435 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7436 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7437 tribuf_calcntr = 0;
7438 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007439 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7440
Ville Syrjälä968040b2015-03-11 22:52:08 +02007441 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307442 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7443 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7444 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7445
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007446 /* AFC Recal */
7447 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7448 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7449 DPIO_AFC_RECAL);
7450
Ville Syrjäläa5805162015-05-26 20:42:30 +03007451 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007452}
7453
Ville Syrjäläd288f652014-10-28 13:20:22 +02007454/**
7455 * vlv_force_pll_on - forcibly enable just the PLL
7456 * @dev_priv: i915 private structure
7457 * @pipe: pipe PLL to enable
7458 * @dpll: PLL configuration
7459 *
7460 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7461 * in cases where we need the PLL enabled even when @pipe is not going to
7462 * be enabled.
7463 */
7464void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7465 const struct dpll *dpll)
7466{
7467 struct intel_crtc *crtc =
7468 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007469 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007470 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007471 .pixel_multiplier = 1,
7472 .dpll = *dpll,
7473 };
7474
7475 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007476 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007477 chv_prepare_pll(crtc, &pipe_config);
7478 chv_enable_pll(crtc, &pipe_config);
7479 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007480 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007481 vlv_prepare_pll(crtc, &pipe_config);
7482 vlv_enable_pll(crtc, &pipe_config);
7483 }
7484}
7485
7486/**
7487 * vlv_force_pll_off - forcibly disable just the PLL
7488 * @dev_priv: i915 private structure
7489 * @pipe: pipe PLL to disable
7490 *
7491 * Disable the PLL for @pipe. To be used in cases where we need
7492 * the PLL enabled even when @pipe is not going to be enabled.
7493 */
7494void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7495{
7496 if (IS_CHERRYVIEW(dev))
7497 chv_disable_pll(to_i915(dev), pipe);
7498 else
7499 vlv_disable_pll(to_i915(dev), pipe);
7500}
7501
Daniel Vetter251ac862015-06-18 10:30:24 +02007502static void i9xx_compute_dpll(struct intel_crtc *crtc,
7503 struct intel_crtc_state *crtc_state,
7504 intel_clock_t *reduced_clock,
7505 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007506{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007507 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007508 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007509 u32 dpll;
7510 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007511 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007512
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007513 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307514
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007515 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7516 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007517
7518 dpll = DPLL_VGA_MODE_DIS;
7519
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007520 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007521 dpll |= DPLLB_MODE_LVDS;
7522 else
7523 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007524
Daniel Vetteref1b4602013-06-01 17:17:04 +02007525 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007526 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007527 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007528 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007529
7530 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007531 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007532
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007533 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007534 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007535
7536 /* compute bitmask from p1 value */
7537 if (IS_PINEVIEW(dev))
7538 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7539 else {
7540 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7541 if (IS_G4X(dev) && reduced_clock)
7542 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7543 }
7544 switch (clock->p2) {
7545 case 5:
7546 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7547 break;
7548 case 7:
7549 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7550 break;
7551 case 10:
7552 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7553 break;
7554 case 14:
7555 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7556 break;
7557 }
7558 if (INTEL_INFO(dev)->gen >= 4)
7559 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7560
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007561 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007562 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007563 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007564 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7565 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7566 else
7567 dpll |= PLL_REF_INPUT_DREFCLK;
7568
7569 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007570 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007571
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007572 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007573 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007574 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007575 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007576 }
7577}
7578
Daniel Vetter251ac862015-06-18 10:30:24 +02007579static void i8xx_compute_dpll(struct intel_crtc *crtc,
7580 struct intel_crtc_state *crtc_state,
7581 intel_clock_t *reduced_clock,
7582 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007583{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007584 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007585 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007586 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007587 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007588
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007589 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307590
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007591 dpll = DPLL_VGA_MODE_DIS;
7592
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007593 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007594 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7595 } else {
7596 if (clock->p1 == 2)
7597 dpll |= PLL_P1_DIVIDE_BY_TWO;
7598 else
7599 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7600 if (clock->p2 == 4)
7601 dpll |= PLL_P2_DIVIDE_BY_4;
7602 }
7603
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007604 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007605 dpll |= DPLL_DVO_2X_MODE;
7606
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007607 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007608 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7609 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7610 else
7611 dpll |= PLL_REF_INPUT_DREFCLK;
7612
7613 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007614 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007615}
7616
Daniel Vetter8a654f32013-06-01 17:16:22 +02007617static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007618{
7619 struct drm_device *dev = intel_crtc->base.dev;
7620 struct drm_i915_private *dev_priv = dev->dev_private;
7621 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007622 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007623 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007624 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007625 uint32_t crtc_vtotal, crtc_vblank_end;
7626 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007627
7628 /* We need to be careful not to changed the adjusted mode, for otherwise
7629 * the hw state checker will get angry at the mismatch. */
7630 crtc_vtotal = adjusted_mode->crtc_vtotal;
7631 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007632
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007633 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007634 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007635 crtc_vtotal -= 1;
7636 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007637
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007638 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007639 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7640 else
7641 vsyncshift = adjusted_mode->crtc_hsync_start -
7642 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007643 if (vsyncshift < 0)
7644 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007645 }
7646
7647 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007648 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007649
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007650 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007651 (adjusted_mode->crtc_hdisplay - 1) |
7652 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007653 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007654 (adjusted_mode->crtc_hblank_start - 1) |
7655 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007656 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007657 (adjusted_mode->crtc_hsync_start - 1) |
7658 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7659
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007660 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007661 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007662 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007663 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007664 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007665 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007666 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007667 (adjusted_mode->crtc_vsync_start - 1) |
7668 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7669
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007670 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7671 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7672 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7673 * bits. */
7674 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7675 (pipe == PIPE_B || pipe == PIPE_C))
7676 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7677
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007678 /* pipesrc controls the size that is scaled from, which should
7679 * always be the user's requested size.
7680 */
7681 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007682 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7683 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007684}
7685
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007686static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007687 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007688{
7689 struct drm_device *dev = crtc->base.dev;
7690 struct drm_i915_private *dev_priv = dev->dev_private;
7691 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7692 uint32_t tmp;
7693
7694 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007695 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7696 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007697 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007698 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7699 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007700 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007701 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7702 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007703
7704 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007705 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7706 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007707 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007708 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7709 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007710 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007711 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7712 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007713
7714 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007715 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7716 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7717 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007718 }
7719
7720 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007721 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7722 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7723
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007724 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7725 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007726}
7727
Daniel Vetterf6a83282014-02-11 15:28:57 -08007728void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007729 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007730{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007731 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7732 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7733 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7734 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007735
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007736 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7737 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7738 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7739 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007740
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007741 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007742
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007743 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7744 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007745}
7746
Daniel Vetter84b046f2013-02-19 18:48:54 +01007747static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7748{
7749 struct drm_device *dev = intel_crtc->base.dev;
7750 struct drm_i915_private *dev_priv = dev->dev_private;
7751 uint32_t pipeconf;
7752
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007753 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007754
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007755 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7756 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7757 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007758
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007759 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007760 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007761
Daniel Vetterff9ce462013-04-24 14:57:17 +02007762 /* only g4x and later have fancy bpc/dither controls */
7763 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007764 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007765 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007766 pipeconf |= PIPECONF_DITHER_EN |
7767 PIPECONF_DITHER_TYPE_SP;
7768
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007769 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007770 case 18:
7771 pipeconf |= PIPECONF_6BPC;
7772 break;
7773 case 24:
7774 pipeconf |= PIPECONF_8BPC;
7775 break;
7776 case 30:
7777 pipeconf |= PIPECONF_10BPC;
7778 break;
7779 default:
7780 /* Case prevented by intel_choose_pipe_bpp_dither. */
7781 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007782 }
7783 }
7784
7785 if (HAS_PIPE_CXSR(dev)) {
7786 if (intel_crtc->lowfreq_avail) {
7787 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7788 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7789 } else {
7790 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007791 }
7792 }
7793
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007794 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007795 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007796 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007797 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7798 else
7799 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7800 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007801 pipeconf |= PIPECONF_PROGRESSIVE;
7802
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007803 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007804 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007805
Daniel Vetter84b046f2013-02-19 18:48:54 +01007806 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7807 POSTING_READ(PIPECONF(intel_crtc->pipe));
7808}
7809
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007810static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7811 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007812{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007813 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007814 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007815 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007816 intel_clock_t clock;
7817 bool ok;
7818 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007819 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007820 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007821 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007822 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007823 struct drm_connector_state *connector_state;
7824 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007825
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007826 memset(&crtc_state->dpll_hw_state, 0,
7827 sizeof(crtc_state->dpll_hw_state));
7828
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007829 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007830 if (connector_state->crtc != &crtc->base)
7831 continue;
7832
7833 encoder = to_intel_encoder(connector_state->best_encoder);
7834
Chris Wilson5eddb702010-09-11 13:48:45 +01007835 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007836 case INTEL_OUTPUT_DSI:
7837 is_dsi = true;
7838 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007839 default:
7840 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007841 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007842
Eric Anholtc751ce42010-03-25 11:48:48 -07007843 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007844 }
7845
Jani Nikulaf2335332013-09-13 11:03:09 +03007846 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007847 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007848
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007849 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007850 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007851
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007852 /*
7853 * Returns a set of divisors for the desired target clock with
7854 * the given refclk, or FALSE. The returned values represent
7855 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7856 * 2) / p1 / p2.
7857 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007858 limit = intel_limit(crtc_state, refclk);
7859 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007860 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007861 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007862 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007863 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7864 return -EINVAL;
7865 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007866
Jani Nikulaf2335332013-09-13 11:03:09 +03007867 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007868 crtc_state->dpll.n = clock.n;
7869 crtc_state->dpll.m1 = clock.m1;
7870 crtc_state->dpll.m2 = clock.m2;
7871 crtc_state->dpll.p1 = clock.p1;
7872 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007873 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007874
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007875 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007876 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007877 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007878 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007879 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007880 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007881 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007882 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007883 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007884 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007885 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007886
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007887 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007888}
7889
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007890static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007891 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007892{
7893 struct drm_device *dev = crtc->base.dev;
7894 struct drm_i915_private *dev_priv = dev->dev_private;
7895 uint32_t tmp;
7896
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007897 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7898 return;
7899
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007900 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007901 if (!(tmp & PFIT_ENABLE))
7902 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007903
Daniel Vetter06922822013-07-11 13:35:40 +02007904 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007905 if (INTEL_INFO(dev)->gen < 4) {
7906 if (crtc->pipe != PIPE_B)
7907 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007908 } else {
7909 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7910 return;
7911 }
7912
Daniel Vetter06922822013-07-11 13:35:40 +02007913 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007914 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7915 if (INTEL_INFO(dev)->gen < 5)
7916 pipe_config->gmch_pfit.lvds_border_bits =
7917 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7918}
7919
Jesse Barnesacbec812013-09-20 11:29:32 -07007920static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007921 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007922{
7923 struct drm_device *dev = crtc->base.dev;
7924 struct drm_i915_private *dev_priv = dev->dev_private;
7925 int pipe = pipe_config->cpu_transcoder;
7926 intel_clock_t clock;
7927 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007928 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007929
Shobhit Kumarf573de52014-07-30 20:32:37 +05307930 /* In case of MIPI DPLL will not even be used */
7931 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7932 return;
7933
Ville Syrjäläa5805162015-05-26 20:42:30 +03007934 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007935 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007936 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007937
7938 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7939 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7940 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7941 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7942 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7943
Imre Deakdccbea32015-06-22 23:35:51 +03007944 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007945}
7946
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007947static void
7948i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7949 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007950{
7951 struct drm_device *dev = crtc->base.dev;
7952 struct drm_i915_private *dev_priv = dev->dev_private;
7953 u32 val, base, offset;
7954 int pipe = crtc->pipe, plane = crtc->plane;
7955 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007956 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007957 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007958 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007959
Damien Lespiau42a7b082015-02-05 19:35:13 +00007960 val = I915_READ(DSPCNTR(plane));
7961 if (!(val & DISPLAY_PLANE_ENABLE))
7962 return;
7963
Damien Lespiaud9806c92015-01-21 14:07:19 +00007964 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007965 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007966 DRM_DEBUG_KMS("failed to alloc fb\n");
7967 return;
7968 }
7969
Damien Lespiau1b842c82015-01-21 13:50:54 +00007970 fb = &intel_fb->base;
7971
Daniel Vetter18c52472015-02-10 17:16:09 +00007972 if (INTEL_INFO(dev)->gen >= 4) {
7973 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007974 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007975 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7976 }
7977 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007978
7979 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007980 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007981 fb->pixel_format = fourcc;
7982 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007983
7984 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007985 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007986 offset = I915_READ(DSPTILEOFF(plane));
7987 else
7988 offset = I915_READ(DSPLINOFF(plane));
7989 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7990 } else {
7991 base = I915_READ(DSPADDR(plane));
7992 }
7993 plane_config->base = base;
7994
7995 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007996 fb->width = ((val >> 16) & 0xfff) + 1;
7997 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007998
7999 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008000 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008001
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008002 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008003 fb->pixel_format,
8004 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008005
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008006 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008007
Damien Lespiau2844a922015-01-20 12:51:48 +00008008 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8009 pipe_name(pipe), plane, fb->width, fb->height,
8010 fb->bits_per_pixel, base, fb->pitches[0],
8011 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008012
Damien Lespiau2d140302015-02-05 17:22:18 +00008013 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008014}
8015
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008016static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008017 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008018{
8019 struct drm_device *dev = crtc->base.dev;
8020 struct drm_i915_private *dev_priv = dev->dev_private;
8021 int pipe = pipe_config->cpu_transcoder;
8022 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8023 intel_clock_t clock;
8024 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
8025 int refclk = 100000;
8026
Ville Syrjäläa5805162015-05-26 20:42:30 +03008027 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008028 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8029 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8030 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8031 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008032 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008033
8034 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
8035 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
8036 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8037 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8038 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8039
Imre Deakdccbea32015-06-22 23:35:51 +03008040 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008041}
8042
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008043static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008044 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008045{
8046 struct drm_device *dev = crtc->base.dev;
8047 struct drm_i915_private *dev_priv = dev->dev_private;
8048 uint32_t tmp;
8049
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008050 if (!intel_display_power_is_enabled(dev_priv,
8051 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008052 return false;
8053
Daniel Vettere143a212013-07-04 12:01:15 +02008054 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008055 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008056
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008057 tmp = I915_READ(PIPECONF(crtc->pipe));
8058 if (!(tmp & PIPECONF_ENABLE))
8059 return false;
8060
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008061 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8062 switch (tmp & PIPECONF_BPC_MASK) {
8063 case PIPECONF_6BPC:
8064 pipe_config->pipe_bpp = 18;
8065 break;
8066 case PIPECONF_8BPC:
8067 pipe_config->pipe_bpp = 24;
8068 break;
8069 case PIPECONF_10BPC:
8070 pipe_config->pipe_bpp = 30;
8071 break;
8072 default:
8073 break;
8074 }
8075 }
8076
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008077 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8078 pipe_config->limited_color_range = true;
8079
Ville Syrjälä282740f2013-09-04 18:30:03 +03008080 if (INTEL_INFO(dev)->gen < 4)
8081 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8082
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008083 intel_get_pipe_timings(crtc, pipe_config);
8084
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008085 i9xx_get_pfit_config(crtc, pipe_config);
8086
Daniel Vetter6c49f242013-06-06 12:45:25 +02008087 if (INTEL_INFO(dev)->gen >= 4) {
8088 tmp = I915_READ(DPLL_MD(crtc->pipe));
8089 pipe_config->pixel_multiplier =
8090 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8091 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008092 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008093 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8094 tmp = I915_READ(DPLL(crtc->pipe));
8095 pipe_config->pixel_multiplier =
8096 ((tmp & SDVO_MULTIPLIER_MASK)
8097 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8098 } else {
8099 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8100 * port and will be fixed up in the encoder->get_config
8101 * function. */
8102 pipe_config->pixel_multiplier = 1;
8103 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008104 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8105 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008106 /*
8107 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8108 * on 830. Filter it out here so that we don't
8109 * report errors due to that.
8110 */
8111 if (IS_I830(dev))
8112 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8113
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008114 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8115 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008116 } else {
8117 /* Mask out read-only status bits. */
8118 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8119 DPLL_PORTC_READY_MASK |
8120 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008121 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008122
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008123 if (IS_CHERRYVIEW(dev))
8124 chv_crtc_clock_get(crtc, pipe_config);
8125 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008126 vlv_crtc_clock_get(crtc, pipe_config);
8127 else
8128 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008129
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008130 return true;
8131}
8132
Paulo Zanonidde86e22012-12-01 12:04:25 -02008133static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008134{
8135 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008136 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008137 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008138 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008139 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008140 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008141 bool has_ck505 = false;
8142 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008143
8144 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008145 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008146 switch (encoder->type) {
8147 case INTEL_OUTPUT_LVDS:
8148 has_panel = true;
8149 has_lvds = true;
8150 break;
8151 case INTEL_OUTPUT_EDP:
8152 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008153 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008154 has_cpu_edp = true;
8155 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008156 default:
8157 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008158 }
8159 }
8160
Keith Packard99eb6a02011-09-26 14:29:12 -07008161 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008162 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008163 can_ssc = has_ck505;
8164 } else {
8165 has_ck505 = false;
8166 can_ssc = true;
8167 }
8168
Imre Deak2de69052013-05-08 13:14:04 +03008169 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8170 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008171
8172 /* Ironlake: try to setup display ref clock before DPLL
8173 * enabling. This is only under driver's control after
8174 * PCH B stepping, previous chipset stepping should be
8175 * ignoring this setting.
8176 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008177 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008178
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008179 /* As we must carefully and slowly disable/enable each source in turn,
8180 * compute the final state we want first and check if we need to
8181 * make any changes at all.
8182 */
8183 final = val;
8184 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008185 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008186 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008187 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008188 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8189
8190 final &= ~DREF_SSC_SOURCE_MASK;
8191 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8192 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008193
Keith Packard199e5d72011-09-22 12:01:57 -07008194 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008195 final |= DREF_SSC_SOURCE_ENABLE;
8196
8197 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8198 final |= DREF_SSC1_ENABLE;
8199
8200 if (has_cpu_edp) {
8201 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8202 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8203 else
8204 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8205 } else
8206 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8207 } else {
8208 final |= DREF_SSC_SOURCE_DISABLE;
8209 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8210 }
8211
8212 if (final == val)
8213 return;
8214
8215 /* Always enable nonspread source */
8216 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8217
8218 if (has_ck505)
8219 val |= DREF_NONSPREAD_CK505_ENABLE;
8220 else
8221 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8222
8223 if (has_panel) {
8224 val &= ~DREF_SSC_SOURCE_MASK;
8225 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008226
Keith Packard199e5d72011-09-22 12:01:57 -07008227 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008228 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008229 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008230 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008231 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008232 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008233
8234 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008235 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008236 POSTING_READ(PCH_DREF_CONTROL);
8237 udelay(200);
8238
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008239 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008240
8241 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008242 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008243 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008244 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008245 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008246 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008247 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008248 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008249 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008250
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008251 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008252 POSTING_READ(PCH_DREF_CONTROL);
8253 udelay(200);
8254 } else {
8255 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8256
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008257 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008258
8259 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008260 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008261
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008262 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008263 POSTING_READ(PCH_DREF_CONTROL);
8264 udelay(200);
8265
8266 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008267 val &= ~DREF_SSC_SOURCE_MASK;
8268 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008269
8270 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008271 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008272
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008273 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008274 POSTING_READ(PCH_DREF_CONTROL);
8275 udelay(200);
8276 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008277
8278 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008279}
8280
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008281static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008282{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008283 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008284
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008285 tmp = I915_READ(SOUTH_CHICKEN2);
8286 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8287 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008288
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008289 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8290 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8291 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008292
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008293 tmp = I915_READ(SOUTH_CHICKEN2);
8294 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8295 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008296
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008297 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8298 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8299 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008300}
8301
8302/* WaMPhyProgramming:hsw */
8303static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8304{
8305 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008306
8307 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8308 tmp &= ~(0xFF << 24);
8309 tmp |= (0x12 << 24);
8310 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8311
Paulo Zanonidde86e22012-12-01 12:04:25 -02008312 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8313 tmp |= (1 << 11);
8314 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8315
8316 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8317 tmp |= (1 << 11);
8318 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8319
Paulo Zanonidde86e22012-12-01 12:04:25 -02008320 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8321 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8322 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8323
8324 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8325 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8326 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8327
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008328 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8329 tmp &= ~(7 << 13);
8330 tmp |= (5 << 13);
8331 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008332
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008333 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8334 tmp &= ~(7 << 13);
8335 tmp |= (5 << 13);
8336 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008337
8338 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8339 tmp &= ~0xFF;
8340 tmp |= 0x1C;
8341 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8342
8343 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8344 tmp &= ~0xFF;
8345 tmp |= 0x1C;
8346 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8347
8348 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8349 tmp &= ~(0xFF << 16);
8350 tmp |= (0x1C << 16);
8351 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8352
8353 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8354 tmp &= ~(0xFF << 16);
8355 tmp |= (0x1C << 16);
8356 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8357
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008358 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8359 tmp |= (1 << 27);
8360 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008361
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008362 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8363 tmp |= (1 << 27);
8364 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008365
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008366 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8367 tmp &= ~(0xF << 28);
8368 tmp |= (4 << 28);
8369 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008370
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008371 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8372 tmp &= ~(0xF << 28);
8373 tmp |= (4 << 28);
8374 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008375}
8376
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008377/* Implements 3 different sequences from BSpec chapter "Display iCLK
8378 * Programming" based on the parameters passed:
8379 * - Sequence to enable CLKOUT_DP
8380 * - Sequence to enable CLKOUT_DP without spread
8381 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8382 */
8383static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8384 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008385{
8386 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008387 uint32_t reg, tmp;
8388
8389 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8390 with_spread = true;
8391 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8392 with_fdi, "LP PCH doesn't have FDI\n"))
8393 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008394
Ville Syrjäläa5805162015-05-26 20:42:30 +03008395 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008396
8397 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8398 tmp &= ~SBI_SSCCTL_DISABLE;
8399 tmp |= SBI_SSCCTL_PATHALT;
8400 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8401
8402 udelay(24);
8403
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008404 if (with_spread) {
8405 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8406 tmp &= ~SBI_SSCCTL_PATHALT;
8407 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008408
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008409 if (with_fdi) {
8410 lpt_reset_fdi_mphy(dev_priv);
8411 lpt_program_fdi_mphy(dev_priv);
8412 }
8413 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008414
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008415 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8416 SBI_GEN0 : SBI_DBUFF0;
8417 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8418 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8419 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008420
Ville Syrjäläa5805162015-05-26 20:42:30 +03008421 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008422}
8423
Paulo Zanoni47701c32013-07-23 11:19:25 -03008424/* Sequence to disable CLKOUT_DP */
8425static void lpt_disable_clkout_dp(struct drm_device *dev)
8426{
8427 struct drm_i915_private *dev_priv = dev->dev_private;
8428 uint32_t reg, tmp;
8429
Ville Syrjäläa5805162015-05-26 20:42:30 +03008430 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008431
8432 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8433 SBI_GEN0 : SBI_DBUFF0;
8434 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8435 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8436 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8437
8438 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8439 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8440 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8441 tmp |= SBI_SSCCTL_PATHALT;
8442 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8443 udelay(32);
8444 }
8445 tmp |= SBI_SSCCTL_DISABLE;
8446 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8447 }
8448
Ville Syrjäläa5805162015-05-26 20:42:30 +03008449 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008450}
8451
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008452static void lpt_init_pch_refclk(struct drm_device *dev)
8453{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008454 struct intel_encoder *encoder;
8455 bool has_vga = false;
8456
Damien Lespiaub2784e12014-08-05 11:29:37 +01008457 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008458 switch (encoder->type) {
8459 case INTEL_OUTPUT_ANALOG:
8460 has_vga = true;
8461 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008462 default:
8463 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008464 }
8465 }
8466
Paulo Zanoni47701c32013-07-23 11:19:25 -03008467 if (has_vga)
8468 lpt_enable_clkout_dp(dev, true, true);
8469 else
8470 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008471}
8472
Paulo Zanonidde86e22012-12-01 12:04:25 -02008473/*
8474 * Initialize reference clocks when the driver loads
8475 */
8476void intel_init_pch_refclk(struct drm_device *dev)
8477{
8478 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8479 ironlake_init_pch_refclk(dev);
8480 else if (HAS_PCH_LPT(dev))
8481 lpt_init_pch_refclk(dev);
8482}
8483
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008484static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008485{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008486 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008487 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008488 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008489 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008490 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008491 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008492 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008493 bool is_lvds = false;
8494
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008495 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008496 if (connector_state->crtc != crtc_state->base.crtc)
8497 continue;
8498
8499 encoder = to_intel_encoder(connector_state->best_encoder);
8500
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008501 switch (encoder->type) {
8502 case INTEL_OUTPUT_LVDS:
8503 is_lvds = true;
8504 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008505 default:
8506 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008507 }
8508 num_connectors++;
8509 }
8510
8511 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008512 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008513 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008514 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008515 }
8516
8517 return 120000;
8518}
8519
Daniel Vetter6ff93602013-04-19 11:24:36 +02008520static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008521{
8522 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8523 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8524 int pipe = intel_crtc->pipe;
8525 uint32_t val;
8526
Daniel Vetter78114072013-06-13 00:54:57 +02008527 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008528
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008529 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008530 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008531 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008532 break;
8533 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008534 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008535 break;
8536 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008537 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008538 break;
8539 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008540 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008541 break;
8542 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008543 /* Case prevented by intel_choose_pipe_bpp_dither. */
8544 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008545 }
8546
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008547 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008548 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8549
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008550 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008551 val |= PIPECONF_INTERLACED_ILK;
8552 else
8553 val |= PIPECONF_PROGRESSIVE;
8554
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008555 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008556 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008557
Paulo Zanonic8203562012-09-12 10:06:29 -03008558 I915_WRITE(PIPECONF(pipe), val);
8559 POSTING_READ(PIPECONF(pipe));
8560}
8561
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008562/*
8563 * Set up the pipe CSC unit.
8564 *
8565 * Currently only full range RGB to limited range RGB conversion
8566 * is supported, but eventually this should handle various
8567 * RGB<->YCbCr scenarios as well.
8568 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008569static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008570{
8571 struct drm_device *dev = crtc->dev;
8572 struct drm_i915_private *dev_priv = dev->dev_private;
8573 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8574 int pipe = intel_crtc->pipe;
8575 uint16_t coeff = 0x7800; /* 1.0 */
8576
8577 /*
8578 * TODO: Check what kind of values actually come out of the pipe
8579 * with these coeff/postoff values and adjust to get the best
8580 * accuracy. Perhaps we even need to take the bpc value into
8581 * consideration.
8582 */
8583
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008584 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008585 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8586
8587 /*
8588 * GY/GU and RY/RU should be the other way around according
8589 * to BSpec, but reality doesn't agree. Just set them up in
8590 * a way that results in the correct picture.
8591 */
8592 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8593 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8594
8595 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8596 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8597
8598 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8599 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8600
8601 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8602 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8603 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8604
8605 if (INTEL_INFO(dev)->gen > 6) {
8606 uint16_t postoff = 0;
8607
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008608 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008609 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008610
8611 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8612 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8613 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8614
8615 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8616 } else {
8617 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8618
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008619 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008620 mode |= CSC_BLACK_SCREEN_OFFSET;
8621
8622 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8623 }
8624}
8625
Daniel Vetter6ff93602013-04-19 11:24:36 +02008626static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008627{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008628 struct drm_device *dev = crtc->dev;
8629 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008631 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008632 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008633 uint32_t val;
8634
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008635 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008636
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008637 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008638 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8639
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008640 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008641 val |= PIPECONF_INTERLACED_ILK;
8642 else
8643 val |= PIPECONF_PROGRESSIVE;
8644
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008645 I915_WRITE(PIPECONF(cpu_transcoder), val);
8646 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008647
8648 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8649 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008650
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308651 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008652 val = 0;
8653
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008654 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008655 case 18:
8656 val |= PIPEMISC_DITHER_6_BPC;
8657 break;
8658 case 24:
8659 val |= PIPEMISC_DITHER_8_BPC;
8660 break;
8661 case 30:
8662 val |= PIPEMISC_DITHER_10_BPC;
8663 break;
8664 case 36:
8665 val |= PIPEMISC_DITHER_12_BPC;
8666 break;
8667 default:
8668 /* Case prevented by pipe_config_set_bpp. */
8669 BUG();
8670 }
8671
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008672 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008673 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8674
8675 I915_WRITE(PIPEMISC(pipe), val);
8676 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008677}
8678
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008679static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008680 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008681 intel_clock_t *clock,
8682 bool *has_reduced_clock,
8683 intel_clock_t *reduced_clock)
8684{
8685 struct drm_device *dev = crtc->dev;
8686 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008687 int refclk;
8688 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008689 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008690
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008691 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008692
8693 /*
8694 * Returns a set of divisors for the desired target clock with the given
8695 * refclk, or FALSE. The returned values represent the clock equation:
8696 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8697 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008698 limit = intel_limit(crtc_state, refclk);
8699 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008700 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008701 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008702 if (!ret)
8703 return false;
8704
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008705 return true;
8706}
8707
Paulo Zanonid4b19312012-11-29 11:29:32 -02008708int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8709{
8710 /*
8711 * Account for spread spectrum to avoid
8712 * oversubscribing the link. Max center spread
8713 * is 2.5%; use 5% for safety's sake.
8714 */
8715 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008716 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008717}
8718
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008719static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008720{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008721 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008722}
8723
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008724static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008725 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008726 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008727 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008728{
8729 struct drm_crtc *crtc = &intel_crtc->base;
8730 struct drm_device *dev = crtc->dev;
8731 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008732 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008733 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008734 struct drm_connector_state *connector_state;
8735 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008736 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008737 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008738 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008739
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008740 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008741 if (connector_state->crtc != crtc_state->base.crtc)
8742 continue;
8743
8744 encoder = to_intel_encoder(connector_state->best_encoder);
8745
8746 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008747 case INTEL_OUTPUT_LVDS:
8748 is_lvds = true;
8749 break;
8750 case INTEL_OUTPUT_SDVO:
8751 case INTEL_OUTPUT_HDMI:
8752 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008753 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008754 default:
8755 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008756 }
8757
8758 num_connectors++;
8759 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008760
Chris Wilsonc1858122010-12-03 21:35:48 +00008761 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008762 factor = 21;
8763 if (is_lvds) {
8764 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008765 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008766 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008767 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008768 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008769 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008770
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008771 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008772 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008773
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008774 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8775 *fp2 |= FP_CB_TUNE;
8776
Chris Wilson5eddb702010-09-11 13:48:45 +01008777 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008778
Eric Anholta07d6782011-03-30 13:01:08 -07008779 if (is_lvds)
8780 dpll |= DPLLB_MODE_LVDS;
8781 else
8782 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008783
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008784 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008785 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008786
8787 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008788 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008789 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008790 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008791
Eric Anholta07d6782011-03-30 13:01:08 -07008792 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008793 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008794 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008795 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008796
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008797 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008798 case 5:
8799 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8800 break;
8801 case 7:
8802 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8803 break;
8804 case 10:
8805 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8806 break;
8807 case 14:
8808 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8809 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008810 }
8811
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008812 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008813 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008814 else
8815 dpll |= PLL_REF_INPUT_DREFCLK;
8816
Daniel Vetter959e16d2013-06-05 13:34:21 +02008817 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008818}
8819
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008820static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8821 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008822{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008823 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008824 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008825 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008826 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008827 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008828 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008829
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008830 memset(&crtc_state->dpll_hw_state, 0,
8831 sizeof(crtc_state->dpll_hw_state));
8832
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008833 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008834
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008835 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8836 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8837
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008838 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008839 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008840 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008841 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8842 return -EINVAL;
8843 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008844 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008845 if (!crtc_state->clock_set) {
8846 crtc_state->dpll.n = clock.n;
8847 crtc_state->dpll.m1 = clock.m1;
8848 crtc_state->dpll.m2 = clock.m2;
8849 crtc_state->dpll.p1 = clock.p1;
8850 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008851 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008852
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008853 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008854 if (crtc_state->has_pch_encoder) {
8855 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008856 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008857 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008858
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008859 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008860 &fp, &reduced_clock,
8861 has_reduced_clock ? &fp2 : NULL);
8862
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008863 crtc_state->dpll_hw_state.dpll = dpll;
8864 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008865 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008866 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008867 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008868 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008869
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008870 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008871 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008872 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008873 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008874 return -EINVAL;
8875 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008876 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008877
Rodrigo Viviab585de2015-03-24 12:40:09 -07008878 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008879 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008880 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008881 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008882
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008883 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008884}
8885
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008886static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8887 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008888{
8889 struct drm_device *dev = crtc->base.dev;
8890 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008891 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008892
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008893 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8894 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8895 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8896 & ~TU_SIZE_MASK;
8897 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8898 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8899 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8900}
8901
8902static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8903 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008904 struct intel_link_m_n *m_n,
8905 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008906{
8907 struct drm_device *dev = crtc->base.dev;
8908 struct drm_i915_private *dev_priv = dev->dev_private;
8909 enum pipe pipe = crtc->pipe;
8910
8911 if (INTEL_INFO(dev)->gen >= 5) {
8912 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8913 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8914 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8915 & ~TU_SIZE_MASK;
8916 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8917 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8918 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008919 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8920 * gen < 8) and if DRRS is supported (to make sure the
8921 * registers are not unnecessarily read).
8922 */
8923 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008924 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008925 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8926 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8927 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8928 & ~TU_SIZE_MASK;
8929 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8930 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8931 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8932 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008933 } else {
8934 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8935 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8936 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8937 & ~TU_SIZE_MASK;
8938 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8939 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8940 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8941 }
8942}
8943
8944void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008945 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008946{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008947 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008948 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8949 else
8950 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008951 &pipe_config->dp_m_n,
8952 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008953}
8954
Daniel Vetter72419202013-04-04 13:28:53 +02008955static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008956 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008957{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008958 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008959 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008960}
8961
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008962static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008963 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008964{
8965 struct drm_device *dev = crtc->base.dev;
8966 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008967 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8968 uint32_t ps_ctrl = 0;
8969 int id = -1;
8970 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008971
Chandra Kondurua1b22782015-04-07 15:28:45 -07008972 /* find scaler attached to this pipe */
8973 for (i = 0; i < crtc->num_scalers; i++) {
8974 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8975 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8976 id = i;
8977 pipe_config->pch_pfit.enabled = true;
8978 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8979 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8980 break;
8981 }
8982 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008983
Chandra Kondurua1b22782015-04-07 15:28:45 -07008984 scaler_state->scaler_id = id;
8985 if (id >= 0) {
8986 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8987 } else {
8988 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008989 }
8990}
8991
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008992static void
8993skylake_get_initial_plane_config(struct intel_crtc *crtc,
8994 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008995{
8996 struct drm_device *dev = crtc->base.dev;
8997 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00008998 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008999 int pipe = crtc->pipe;
9000 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009001 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009002 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009003 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009004
Damien Lespiaud9806c92015-01-21 14:07:19 +00009005 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009006 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009007 DRM_DEBUG_KMS("failed to alloc fb\n");
9008 return;
9009 }
9010
Damien Lespiau1b842c82015-01-21 13:50:54 +00009011 fb = &intel_fb->base;
9012
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009013 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009014 if (!(val & PLANE_CTL_ENABLE))
9015 goto error;
9016
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009017 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9018 fourcc = skl_format_to_fourcc(pixel_format,
9019 val & PLANE_CTL_ORDER_RGBX,
9020 val & PLANE_CTL_ALPHA_MASK);
9021 fb->pixel_format = fourcc;
9022 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9023
Damien Lespiau40f46282015-02-27 11:15:21 +00009024 tiling = val & PLANE_CTL_TILED_MASK;
9025 switch (tiling) {
9026 case PLANE_CTL_TILED_LINEAR:
9027 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9028 break;
9029 case PLANE_CTL_TILED_X:
9030 plane_config->tiling = I915_TILING_X;
9031 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9032 break;
9033 case PLANE_CTL_TILED_Y:
9034 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9035 break;
9036 case PLANE_CTL_TILED_YF:
9037 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9038 break;
9039 default:
9040 MISSING_CASE(tiling);
9041 goto error;
9042 }
9043
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009044 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9045 plane_config->base = base;
9046
9047 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9048
9049 val = I915_READ(PLANE_SIZE(pipe, 0));
9050 fb->height = ((val >> 16) & 0xfff) + 1;
9051 fb->width = ((val >> 0) & 0x1fff) + 1;
9052
9053 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009054 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9055 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009056 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9057
9058 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009059 fb->pixel_format,
9060 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009061
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009062 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009063
9064 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9065 pipe_name(pipe), fb->width, fb->height,
9066 fb->bits_per_pixel, base, fb->pitches[0],
9067 plane_config->size);
9068
Damien Lespiau2d140302015-02-05 17:22:18 +00009069 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009070 return;
9071
9072error:
9073 kfree(fb);
9074}
9075
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009076static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009077 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009078{
9079 struct drm_device *dev = crtc->base.dev;
9080 struct drm_i915_private *dev_priv = dev->dev_private;
9081 uint32_t tmp;
9082
9083 tmp = I915_READ(PF_CTL(crtc->pipe));
9084
9085 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009086 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009087 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9088 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009089
9090 /* We currently do not free assignements of panel fitters on
9091 * ivb/hsw (since we don't use the higher upscaling modes which
9092 * differentiates them) so just WARN about this case for now. */
9093 if (IS_GEN7(dev)) {
9094 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9095 PF_PIPE_SEL_IVB(crtc->pipe));
9096 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009097 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009098}
9099
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009100static void
9101ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9102 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009103{
9104 struct drm_device *dev = crtc->base.dev;
9105 struct drm_i915_private *dev_priv = dev->dev_private;
9106 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009107 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009108 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009109 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009110 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009111 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009112
Damien Lespiau42a7b082015-02-05 19:35:13 +00009113 val = I915_READ(DSPCNTR(pipe));
9114 if (!(val & DISPLAY_PLANE_ENABLE))
9115 return;
9116
Damien Lespiaud9806c92015-01-21 14:07:19 +00009117 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009118 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009119 DRM_DEBUG_KMS("failed to alloc fb\n");
9120 return;
9121 }
9122
Damien Lespiau1b842c82015-01-21 13:50:54 +00009123 fb = &intel_fb->base;
9124
Daniel Vetter18c52472015-02-10 17:16:09 +00009125 if (INTEL_INFO(dev)->gen >= 4) {
9126 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009127 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009128 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9129 }
9130 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009131
9132 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009133 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009134 fb->pixel_format = fourcc;
9135 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009136
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009137 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009138 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009139 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009140 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009141 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009142 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009143 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009144 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009145 }
9146 plane_config->base = base;
9147
9148 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009149 fb->width = ((val >> 16) & 0xfff) + 1;
9150 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009151
9152 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009153 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009154
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009155 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009156 fb->pixel_format,
9157 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009158
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009159 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009160
Damien Lespiau2844a922015-01-20 12:51:48 +00009161 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9162 pipe_name(pipe), fb->width, fb->height,
9163 fb->bits_per_pixel, base, fb->pitches[0],
9164 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009165
Damien Lespiau2d140302015-02-05 17:22:18 +00009166 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009167}
9168
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009169static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009170 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009171{
9172 struct drm_device *dev = crtc->base.dev;
9173 struct drm_i915_private *dev_priv = dev->dev_private;
9174 uint32_t tmp;
9175
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009176 if (!intel_display_power_is_enabled(dev_priv,
9177 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009178 return false;
9179
Daniel Vettere143a212013-07-04 12:01:15 +02009180 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009181 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009182
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009183 tmp = I915_READ(PIPECONF(crtc->pipe));
9184 if (!(tmp & PIPECONF_ENABLE))
9185 return false;
9186
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009187 switch (tmp & PIPECONF_BPC_MASK) {
9188 case PIPECONF_6BPC:
9189 pipe_config->pipe_bpp = 18;
9190 break;
9191 case PIPECONF_8BPC:
9192 pipe_config->pipe_bpp = 24;
9193 break;
9194 case PIPECONF_10BPC:
9195 pipe_config->pipe_bpp = 30;
9196 break;
9197 case PIPECONF_12BPC:
9198 pipe_config->pipe_bpp = 36;
9199 break;
9200 default:
9201 break;
9202 }
9203
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009204 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9205 pipe_config->limited_color_range = true;
9206
Daniel Vetterab9412b2013-05-03 11:49:46 +02009207 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009208 struct intel_shared_dpll *pll;
9209
Daniel Vetter88adfff2013-03-28 10:42:01 +01009210 pipe_config->has_pch_encoder = true;
9211
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009212 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9213 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9214 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009215
9216 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009217
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009218 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009219 pipe_config->shared_dpll =
9220 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009221 } else {
9222 tmp = I915_READ(PCH_DPLL_SEL);
9223 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9224 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9225 else
9226 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9227 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009228
9229 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9230
9231 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9232 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009233
9234 tmp = pipe_config->dpll_hw_state.dpll;
9235 pipe_config->pixel_multiplier =
9236 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9237 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009238
9239 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009240 } else {
9241 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009242 }
9243
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009244 intel_get_pipe_timings(crtc, pipe_config);
9245
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009246 ironlake_get_pfit_config(crtc, pipe_config);
9247
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009248 return true;
9249}
9250
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009251static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9252{
9253 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009254 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009255
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009256 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009257 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009258 pipe_name(crtc->pipe));
9259
Rob Clarke2c719b2014-12-15 13:56:32 -05009260 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9261 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9262 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9263 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9264 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9265 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009266 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009267 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009268 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009269 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009270 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009271 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009272 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009273 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009274 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009275
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009276 /*
9277 * In theory we can still leave IRQs enabled, as long as only the HPD
9278 * interrupts remain enabled. We used to check for that, but since it's
9279 * gen-specific and since we only disable LCPLL after we fully disable
9280 * the interrupts, the check below should be enough.
9281 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009282 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009283}
9284
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009285static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9286{
9287 struct drm_device *dev = dev_priv->dev;
9288
9289 if (IS_HASWELL(dev))
9290 return I915_READ(D_COMP_HSW);
9291 else
9292 return I915_READ(D_COMP_BDW);
9293}
9294
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009295static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9296{
9297 struct drm_device *dev = dev_priv->dev;
9298
9299 if (IS_HASWELL(dev)) {
9300 mutex_lock(&dev_priv->rps.hw_lock);
9301 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9302 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009303 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009304 mutex_unlock(&dev_priv->rps.hw_lock);
9305 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009306 I915_WRITE(D_COMP_BDW, val);
9307 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009308 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009309}
9310
9311/*
9312 * This function implements pieces of two sequences from BSpec:
9313 * - Sequence for display software to disable LCPLL
9314 * - Sequence for display software to allow package C8+
9315 * The steps implemented here are just the steps that actually touch the LCPLL
9316 * register. Callers should take care of disabling all the display engine
9317 * functions, doing the mode unset, fixing interrupts, etc.
9318 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009319static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9320 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009321{
9322 uint32_t val;
9323
9324 assert_can_disable_lcpll(dev_priv);
9325
9326 val = I915_READ(LCPLL_CTL);
9327
9328 if (switch_to_fclk) {
9329 val |= LCPLL_CD_SOURCE_FCLK;
9330 I915_WRITE(LCPLL_CTL, val);
9331
9332 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9333 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9334 DRM_ERROR("Switching to FCLK failed\n");
9335
9336 val = I915_READ(LCPLL_CTL);
9337 }
9338
9339 val |= LCPLL_PLL_DISABLE;
9340 I915_WRITE(LCPLL_CTL, val);
9341 POSTING_READ(LCPLL_CTL);
9342
9343 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9344 DRM_ERROR("LCPLL still locked\n");
9345
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009346 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009347 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009348 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009349 ndelay(100);
9350
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009351 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9352 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009353 DRM_ERROR("D_COMP RCOMP still in progress\n");
9354
9355 if (allow_power_down) {
9356 val = I915_READ(LCPLL_CTL);
9357 val |= LCPLL_POWER_DOWN_ALLOW;
9358 I915_WRITE(LCPLL_CTL, val);
9359 POSTING_READ(LCPLL_CTL);
9360 }
9361}
9362
9363/*
9364 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9365 * source.
9366 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009367static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009368{
9369 uint32_t val;
9370
9371 val = I915_READ(LCPLL_CTL);
9372
9373 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9374 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9375 return;
9376
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009377 /*
9378 * Make sure we're not on PC8 state before disabling PC8, otherwise
9379 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009380 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009381 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009382
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009383 if (val & LCPLL_POWER_DOWN_ALLOW) {
9384 val &= ~LCPLL_POWER_DOWN_ALLOW;
9385 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009386 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009387 }
9388
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009389 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009390 val |= D_COMP_COMP_FORCE;
9391 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009392 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009393
9394 val = I915_READ(LCPLL_CTL);
9395 val &= ~LCPLL_PLL_DISABLE;
9396 I915_WRITE(LCPLL_CTL, val);
9397
9398 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9399 DRM_ERROR("LCPLL not locked yet\n");
9400
9401 if (val & LCPLL_CD_SOURCE_FCLK) {
9402 val = I915_READ(LCPLL_CTL);
9403 val &= ~LCPLL_CD_SOURCE_FCLK;
9404 I915_WRITE(LCPLL_CTL, val);
9405
9406 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9407 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9408 DRM_ERROR("Switching back to LCPLL failed\n");
9409 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009410
Mika Kuoppala59bad942015-01-16 11:34:40 +02009411 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009412 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009413}
9414
Paulo Zanoni765dab672014-03-07 20:08:18 -03009415/*
9416 * Package states C8 and deeper are really deep PC states that can only be
9417 * reached when all the devices on the system allow it, so even if the graphics
9418 * device allows PC8+, it doesn't mean the system will actually get to these
9419 * states. Our driver only allows PC8+ when going into runtime PM.
9420 *
9421 * The requirements for PC8+ are that all the outputs are disabled, the power
9422 * well is disabled and most interrupts are disabled, and these are also
9423 * requirements for runtime PM. When these conditions are met, we manually do
9424 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9425 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9426 * hang the machine.
9427 *
9428 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9429 * the state of some registers, so when we come back from PC8+ we need to
9430 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9431 * need to take care of the registers kept by RC6. Notice that this happens even
9432 * if we don't put the device in PCI D3 state (which is what currently happens
9433 * because of the runtime PM support).
9434 *
9435 * For more, read "Display Sequences for Package C8" on the hardware
9436 * documentation.
9437 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009438void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009439{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009440 struct drm_device *dev = dev_priv->dev;
9441 uint32_t val;
9442
Paulo Zanonic67a4702013-08-19 13:18:09 -03009443 DRM_DEBUG_KMS("Enabling package C8+\n");
9444
Paulo Zanonic67a4702013-08-19 13:18:09 -03009445 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9446 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9447 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9448 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9449 }
9450
9451 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009452 hsw_disable_lcpll(dev_priv, true, true);
9453}
9454
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009455void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009456{
9457 struct drm_device *dev = dev_priv->dev;
9458 uint32_t val;
9459
Paulo Zanonic67a4702013-08-19 13:18:09 -03009460 DRM_DEBUG_KMS("Disabling package C8+\n");
9461
9462 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009463 lpt_init_pch_refclk(dev);
9464
9465 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9466 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9467 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9468 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9469 }
9470
9471 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009472}
9473
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009474static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309475{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009476 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009477 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309478
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009479 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309480}
9481
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009482/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009483static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009484{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009485 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009486 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009487 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009488
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009489 for_each_intel_crtc(state->dev, intel_crtc) {
9490 int pixel_rate;
9491
9492 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9493 if (IS_ERR(crtc_state))
9494 return PTR_ERR(crtc_state);
9495
9496 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009497 continue;
9498
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009499 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009500
9501 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009502 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009503 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9504
9505 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9506 }
9507
9508 return max_pixel_rate;
9509}
9510
9511static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9512{
9513 struct drm_i915_private *dev_priv = dev->dev_private;
9514 uint32_t val, data;
9515 int ret;
9516
9517 if (WARN((I915_READ(LCPLL_CTL) &
9518 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9519 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9520 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9521 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9522 "trying to change cdclk frequency with cdclk not enabled\n"))
9523 return;
9524
9525 mutex_lock(&dev_priv->rps.hw_lock);
9526 ret = sandybridge_pcode_write(dev_priv,
9527 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9528 mutex_unlock(&dev_priv->rps.hw_lock);
9529 if (ret) {
9530 DRM_ERROR("failed to inform pcode about cdclk change\n");
9531 return;
9532 }
9533
9534 val = I915_READ(LCPLL_CTL);
9535 val |= LCPLL_CD_SOURCE_FCLK;
9536 I915_WRITE(LCPLL_CTL, val);
9537
9538 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9539 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9540 DRM_ERROR("Switching to FCLK failed\n");
9541
9542 val = I915_READ(LCPLL_CTL);
9543 val &= ~LCPLL_CLK_FREQ_MASK;
9544
9545 switch (cdclk) {
9546 case 450000:
9547 val |= LCPLL_CLK_FREQ_450;
9548 data = 0;
9549 break;
9550 case 540000:
9551 val |= LCPLL_CLK_FREQ_54O_BDW;
9552 data = 1;
9553 break;
9554 case 337500:
9555 val |= LCPLL_CLK_FREQ_337_5_BDW;
9556 data = 2;
9557 break;
9558 case 675000:
9559 val |= LCPLL_CLK_FREQ_675_BDW;
9560 data = 3;
9561 break;
9562 default:
9563 WARN(1, "invalid cdclk frequency\n");
9564 return;
9565 }
9566
9567 I915_WRITE(LCPLL_CTL, val);
9568
9569 val = I915_READ(LCPLL_CTL);
9570 val &= ~LCPLL_CD_SOURCE_FCLK;
9571 I915_WRITE(LCPLL_CTL, val);
9572
9573 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9574 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9575 DRM_ERROR("Switching back to LCPLL failed\n");
9576
9577 mutex_lock(&dev_priv->rps.hw_lock);
9578 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9579 mutex_unlock(&dev_priv->rps.hw_lock);
9580
9581 intel_update_cdclk(dev);
9582
9583 WARN(cdclk != dev_priv->cdclk_freq,
9584 "cdclk requested %d kHz but got %d kHz\n",
9585 cdclk, dev_priv->cdclk_freq);
9586}
9587
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009588static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009589{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009590 struct drm_i915_private *dev_priv = to_i915(state->dev);
9591 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009592 int cdclk;
9593
9594 /*
9595 * FIXME should also account for plane ratio
9596 * once 64bpp pixel formats are supported.
9597 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009598 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009599 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009600 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009601 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009602 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009603 cdclk = 450000;
9604 else
9605 cdclk = 337500;
9606
9607 /*
9608 * FIXME move the cdclk caclulation to
9609 * compute_config() so we can fail gracegully.
9610 */
9611 if (cdclk > dev_priv->max_cdclk_freq) {
9612 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9613 cdclk, dev_priv->max_cdclk_freq);
9614 cdclk = dev_priv->max_cdclk_freq;
9615 }
9616
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009617 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009618
9619 return 0;
9620}
9621
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009622static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009623{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009624 struct drm_device *dev = old_state->dev;
9625 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009626
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009627 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009628}
9629
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009630static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9631 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009632{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009633 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009634 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009635
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009636 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009637
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009638 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009639}
9640
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309641static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9642 enum port port,
9643 struct intel_crtc_state *pipe_config)
9644{
9645 switch (port) {
9646 case PORT_A:
9647 pipe_config->ddi_pll_sel = SKL_DPLL0;
9648 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9649 break;
9650 case PORT_B:
9651 pipe_config->ddi_pll_sel = SKL_DPLL1;
9652 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9653 break;
9654 case PORT_C:
9655 pipe_config->ddi_pll_sel = SKL_DPLL2;
9656 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9657 break;
9658 default:
9659 DRM_ERROR("Incorrect port type\n");
9660 }
9661}
9662
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009663static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9664 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009665 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009666{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009667 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009668
9669 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9670 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9671
9672 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009673 case SKL_DPLL0:
9674 /*
9675 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9676 * of the shared DPLL framework and thus needs to be read out
9677 * separately
9678 */
9679 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9680 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9681 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009682 case SKL_DPLL1:
9683 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9684 break;
9685 case SKL_DPLL2:
9686 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9687 break;
9688 case SKL_DPLL3:
9689 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9690 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009691 }
9692}
9693
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009694static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9695 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009696 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009697{
9698 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9699
9700 switch (pipe_config->ddi_pll_sel) {
9701 case PORT_CLK_SEL_WRPLL1:
9702 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9703 break;
9704 case PORT_CLK_SEL_WRPLL2:
9705 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9706 break;
9707 }
9708}
9709
Daniel Vetter26804af2014-06-25 22:01:55 +03009710static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009711 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009712{
9713 struct drm_device *dev = crtc->base.dev;
9714 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009715 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009716 enum port port;
9717 uint32_t tmp;
9718
9719 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9720
9721 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9722
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009723 if (IS_SKYLAKE(dev))
9724 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309725 else if (IS_BROXTON(dev))
9726 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009727 else
9728 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009729
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009730 if (pipe_config->shared_dpll >= 0) {
9731 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9732
9733 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9734 &pipe_config->dpll_hw_state));
9735 }
9736
Daniel Vetter26804af2014-06-25 22:01:55 +03009737 /*
9738 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9739 * DDI E. So just check whether this pipe is wired to DDI E and whether
9740 * the PCH transcoder is on.
9741 */
Damien Lespiauca370452013-12-03 13:56:24 +00009742 if (INTEL_INFO(dev)->gen < 9 &&
9743 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009744 pipe_config->has_pch_encoder = true;
9745
9746 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9747 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9748 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9749
9750 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9751 }
9752}
9753
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009754static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009755 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009756{
9757 struct drm_device *dev = crtc->base.dev;
9758 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009759 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009760 uint32_t tmp;
9761
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009762 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009763 POWER_DOMAIN_PIPE(crtc->pipe)))
9764 return false;
9765
Daniel Vettere143a212013-07-04 12:01:15 +02009766 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009767 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9768
Daniel Vettereccb1402013-05-22 00:50:22 +02009769 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9770 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9771 enum pipe trans_edp_pipe;
9772 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9773 default:
9774 WARN(1, "unknown pipe linked to edp transcoder\n");
9775 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9776 case TRANS_DDI_EDP_INPUT_A_ON:
9777 trans_edp_pipe = PIPE_A;
9778 break;
9779 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9780 trans_edp_pipe = PIPE_B;
9781 break;
9782 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9783 trans_edp_pipe = PIPE_C;
9784 break;
9785 }
9786
9787 if (trans_edp_pipe == crtc->pipe)
9788 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9789 }
9790
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009791 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009792 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009793 return false;
9794
Daniel Vettereccb1402013-05-22 00:50:22 +02009795 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009796 if (!(tmp & PIPECONF_ENABLE))
9797 return false;
9798
Daniel Vetter26804af2014-06-25 22:01:55 +03009799 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009800
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009801 intel_get_pipe_timings(crtc, pipe_config);
9802
Chandra Kondurua1b22782015-04-07 15:28:45 -07009803 if (INTEL_INFO(dev)->gen >= 9) {
9804 skl_init_scalers(dev, crtc, pipe_config);
9805 }
9806
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009807 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009808
9809 if (INTEL_INFO(dev)->gen >= 9) {
9810 pipe_config->scaler_state.scaler_id = -1;
9811 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9812 }
9813
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009814 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009815 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009816 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009817 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009818 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009819 else
9820 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009821 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009822
Jesse Barnese59150d2014-01-07 13:30:45 -08009823 if (IS_HASWELL(dev))
9824 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9825 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009826
Clint Taylorebb69c92014-09-30 10:30:22 -07009827 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9828 pipe_config->pixel_multiplier =
9829 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9830 } else {
9831 pipe_config->pixel_multiplier = 1;
9832 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009833
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009834 return true;
9835}
9836
Chris Wilson560b85b2010-08-07 11:01:38 +01009837static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9838{
9839 struct drm_device *dev = crtc->dev;
9840 struct drm_i915_private *dev_priv = dev->dev_private;
9841 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009842 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009843
Ville Syrjälädc41c152014-08-13 11:57:05 +03009844 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009845 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9846 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009847 unsigned int stride = roundup_pow_of_two(width) * 4;
9848
9849 switch (stride) {
9850 default:
9851 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9852 width, stride);
9853 stride = 256;
9854 /* fallthrough */
9855 case 256:
9856 case 512:
9857 case 1024:
9858 case 2048:
9859 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009860 }
9861
Ville Syrjälädc41c152014-08-13 11:57:05 +03009862 cntl |= CURSOR_ENABLE |
9863 CURSOR_GAMMA_ENABLE |
9864 CURSOR_FORMAT_ARGB |
9865 CURSOR_STRIDE(stride);
9866
9867 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009868 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009869
Ville Syrjälädc41c152014-08-13 11:57:05 +03009870 if (intel_crtc->cursor_cntl != 0 &&
9871 (intel_crtc->cursor_base != base ||
9872 intel_crtc->cursor_size != size ||
9873 intel_crtc->cursor_cntl != cntl)) {
9874 /* On these chipsets we can only modify the base/size/stride
9875 * whilst the cursor is disabled.
9876 */
9877 I915_WRITE(_CURACNTR, 0);
9878 POSTING_READ(_CURACNTR);
9879 intel_crtc->cursor_cntl = 0;
9880 }
9881
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009882 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009883 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009884 intel_crtc->cursor_base = base;
9885 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009886
9887 if (intel_crtc->cursor_size != size) {
9888 I915_WRITE(CURSIZE, size);
9889 intel_crtc->cursor_size = size;
9890 }
9891
Chris Wilson4b0e3332014-05-30 16:35:26 +03009892 if (intel_crtc->cursor_cntl != cntl) {
9893 I915_WRITE(_CURACNTR, cntl);
9894 POSTING_READ(_CURACNTR);
9895 intel_crtc->cursor_cntl = cntl;
9896 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009897}
9898
9899static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9900{
9901 struct drm_device *dev = crtc->dev;
9902 struct drm_i915_private *dev_priv = dev->dev_private;
9903 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9904 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009905 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009906
Chris Wilson4b0e3332014-05-30 16:35:26 +03009907 cntl = 0;
9908 if (base) {
9909 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009910 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309911 case 64:
9912 cntl |= CURSOR_MODE_64_ARGB_AX;
9913 break;
9914 case 128:
9915 cntl |= CURSOR_MODE_128_ARGB_AX;
9916 break;
9917 case 256:
9918 cntl |= CURSOR_MODE_256_ARGB_AX;
9919 break;
9920 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009921 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309922 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009923 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009924 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009925
9926 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9927 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009928 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009929
Matt Roper8e7d6882015-01-21 16:35:41 -08009930 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009931 cntl |= CURSOR_ROTATE_180;
9932
Chris Wilson4b0e3332014-05-30 16:35:26 +03009933 if (intel_crtc->cursor_cntl != cntl) {
9934 I915_WRITE(CURCNTR(pipe), cntl);
9935 POSTING_READ(CURCNTR(pipe));
9936 intel_crtc->cursor_cntl = cntl;
9937 }
9938
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009939 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009940 I915_WRITE(CURBASE(pipe), base);
9941 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009942
9943 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009944}
9945
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009946/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009947static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9948 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009949{
9950 struct drm_device *dev = crtc->dev;
9951 struct drm_i915_private *dev_priv = dev->dev_private;
9952 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9953 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07009954 int x = crtc->cursor_x;
9955 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009956 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009957
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009958 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009959 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009960
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009961 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009962 base = 0;
9963
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009964 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009965 base = 0;
9966
9967 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009968 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009969 base = 0;
9970
9971 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9972 x = -x;
9973 }
9974 pos |= x << CURSOR_X_SHIFT;
9975
9976 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009977 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009978 base = 0;
9979
9980 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9981 y = -y;
9982 }
9983 pos |= y << CURSOR_Y_SHIFT;
9984
Chris Wilson4b0e3332014-05-30 16:35:26 +03009985 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009986 return;
9987
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009988 I915_WRITE(CURPOS(pipe), pos);
9989
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009990 /* ILK+ do this automagically */
9991 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08009992 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009993 base += (intel_crtc->base.cursor->state->crtc_h *
9994 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009995 }
9996
Ville Syrjälä8ac54662014-08-12 19:39:54 +03009997 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009998 i845_update_cursor(crtc, base);
9999 else
10000 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010010001}
10002
Ville Syrjälädc41c152014-08-13 11:57:05 +030010003static bool cursor_size_ok(struct drm_device *dev,
10004 uint32_t width, uint32_t height)
10005{
10006 if (width == 0 || height == 0)
10007 return false;
10008
10009 /*
10010 * 845g/865g are special in that they are only limited by
10011 * the width of their cursors, the height is arbitrary up to
10012 * the precision of the register. Everything else requires
10013 * square cursors, limited to a few power-of-two sizes.
10014 */
10015 if (IS_845G(dev) || IS_I865G(dev)) {
10016 if ((width & 63) != 0)
10017 return false;
10018
10019 if (width > (IS_845G(dev) ? 64 : 512))
10020 return false;
10021
10022 if (height > 1023)
10023 return false;
10024 } else {
10025 switch (width | height) {
10026 case 256:
10027 case 128:
10028 if (IS_GEN2(dev))
10029 return false;
10030 case 64:
10031 break;
10032 default:
10033 return false;
10034 }
10035 }
10036
10037 return true;
10038}
10039
Jesse Barnes79e53942008-11-07 14:24:08 -080010040static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010041 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010042{
James Simmons72034252010-08-03 01:33:19 +010010043 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010044 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010045
James Simmons72034252010-08-03 01:33:19 +010010046 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010047 intel_crtc->lut_r[i] = red[i] >> 8;
10048 intel_crtc->lut_g[i] = green[i] >> 8;
10049 intel_crtc->lut_b[i] = blue[i] >> 8;
10050 }
10051
10052 intel_crtc_load_lut(crtc);
10053}
10054
Jesse Barnes79e53942008-11-07 14:24:08 -080010055/* VESA 640x480x72Hz mode to set on the pipe */
10056static struct drm_display_mode load_detect_mode = {
10057 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10058 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10059};
10060
Daniel Vettera8bb6812014-02-10 18:00:39 +010010061struct drm_framebuffer *
10062__intel_framebuffer_create(struct drm_device *dev,
10063 struct drm_mode_fb_cmd2 *mode_cmd,
10064 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010065{
10066 struct intel_framebuffer *intel_fb;
10067 int ret;
10068
10069 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10070 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010071 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010072 return ERR_PTR(-ENOMEM);
10073 }
10074
10075 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010076 if (ret)
10077 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010078
10079 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010080err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010081 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010082 kfree(intel_fb);
10083
10084 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010085}
10086
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010087static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010088intel_framebuffer_create(struct drm_device *dev,
10089 struct drm_mode_fb_cmd2 *mode_cmd,
10090 struct drm_i915_gem_object *obj)
10091{
10092 struct drm_framebuffer *fb;
10093 int ret;
10094
10095 ret = i915_mutex_lock_interruptible(dev);
10096 if (ret)
10097 return ERR_PTR(ret);
10098 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10099 mutex_unlock(&dev->struct_mutex);
10100
10101 return fb;
10102}
10103
Chris Wilsond2dff872011-04-19 08:36:26 +010010104static u32
10105intel_framebuffer_pitch_for_width(int width, int bpp)
10106{
10107 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10108 return ALIGN(pitch, 64);
10109}
10110
10111static u32
10112intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10113{
10114 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010115 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010116}
10117
10118static struct drm_framebuffer *
10119intel_framebuffer_create_for_mode(struct drm_device *dev,
10120 struct drm_display_mode *mode,
10121 int depth, int bpp)
10122{
10123 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010124 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010125
10126 obj = i915_gem_alloc_object(dev,
10127 intel_framebuffer_size_for_mode(mode, bpp));
10128 if (obj == NULL)
10129 return ERR_PTR(-ENOMEM);
10130
10131 mode_cmd.width = mode->hdisplay;
10132 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010133 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10134 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010135 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010136
10137 return intel_framebuffer_create(dev, &mode_cmd, obj);
10138}
10139
10140static struct drm_framebuffer *
10141mode_fits_in_fbdev(struct drm_device *dev,
10142 struct drm_display_mode *mode)
10143{
Daniel Vetter4520f532013-10-09 09:18:51 +020010144#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +010010145 struct drm_i915_private *dev_priv = dev->dev_private;
10146 struct drm_i915_gem_object *obj;
10147 struct drm_framebuffer *fb;
10148
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010149 if (!dev_priv->fbdev)
10150 return NULL;
10151
10152 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010153 return NULL;
10154
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010155 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010156 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010157
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010158 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010159 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10160 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010161 return NULL;
10162
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010163 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010164 return NULL;
10165
10166 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010167#else
10168 return NULL;
10169#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010170}
10171
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010172static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10173 struct drm_crtc *crtc,
10174 struct drm_display_mode *mode,
10175 struct drm_framebuffer *fb,
10176 int x, int y)
10177{
10178 struct drm_plane_state *plane_state;
10179 int hdisplay, vdisplay;
10180 int ret;
10181
10182 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10183 if (IS_ERR(plane_state))
10184 return PTR_ERR(plane_state);
10185
10186 if (mode)
10187 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10188 else
10189 hdisplay = vdisplay = 0;
10190
10191 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10192 if (ret)
10193 return ret;
10194 drm_atomic_set_fb_for_plane(plane_state, fb);
10195 plane_state->crtc_x = 0;
10196 plane_state->crtc_y = 0;
10197 plane_state->crtc_w = hdisplay;
10198 plane_state->crtc_h = vdisplay;
10199 plane_state->src_x = x << 16;
10200 plane_state->src_y = y << 16;
10201 plane_state->src_w = hdisplay << 16;
10202 plane_state->src_h = vdisplay << 16;
10203
10204 return 0;
10205}
10206
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010207bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010208 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010209 struct intel_load_detect_pipe *old,
10210 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010211{
10212 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010213 struct intel_encoder *intel_encoder =
10214 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010215 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010216 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010217 struct drm_crtc *crtc = NULL;
10218 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010219 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010220 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010221 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010222 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010223 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010224 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010225
Chris Wilsond2dff872011-04-19 08:36:26 +010010226 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010227 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010228 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010229
Rob Clark51fd3712013-11-19 12:10:12 -050010230retry:
10231 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10232 if (ret)
10233 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010234
Jesse Barnes79e53942008-11-07 14:24:08 -080010235 /*
10236 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010237 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010238 * - if the connector already has an assigned crtc, use it (but make
10239 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010240 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010241 * - try to find the first unused crtc that can drive this connector,
10242 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010243 */
10244
10245 /* See if we already have a CRTC for this connector */
10246 if (encoder->crtc) {
10247 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010248
Rob Clark51fd3712013-11-19 12:10:12 -050010249 ret = drm_modeset_lock(&crtc->mutex, ctx);
10250 if (ret)
10251 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010252 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10253 if (ret)
10254 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +010010255
Daniel Vetter24218aa2012-08-12 19:27:11 +020010256 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010257 old->load_detect_temp = false;
10258
10259 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010260 if (connector->dpms != DRM_MODE_DPMS_ON)
10261 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010262
Chris Wilson71731882011-04-19 23:10:58 +010010263 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010264 }
10265
10266 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010267 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010268 i++;
10269 if (!(encoder->possible_crtcs & (1 << i)))
10270 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010271 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010272 continue;
10273 /* This can occur when applying the pipe A quirk on resume. */
10274 if (to_intel_crtc(possible_crtc)->new_enabled)
10275 continue;
10276
10277 crtc = possible_crtc;
10278 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010279 }
10280
10281 /*
10282 * If we didn't find an unused CRTC, don't use any.
10283 */
10284 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010285 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -050010286 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -080010287 }
10288
Rob Clark51fd3712013-11-19 12:10:12 -050010289 ret = drm_modeset_lock(&crtc->mutex, ctx);
10290 if (ret)
10291 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010292 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10293 if (ret)
10294 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +020010295 intel_encoder->new_crtc = to_intel_crtc(crtc);
10296 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010297
10298 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010299 intel_crtc->new_enabled = true;
Daniel Vetter24218aa2012-08-12 19:27:11 +020010300 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010301 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010302 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010303
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010304 state = drm_atomic_state_alloc(dev);
10305 if (!state)
10306 return false;
10307
10308 state->acquire_ctx = ctx;
10309
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010310 connector_state = drm_atomic_get_connector_state(state, connector);
10311 if (IS_ERR(connector_state)) {
10312 ret = PTR_ERR(connector_state);
10313 goto fail;
10314 }
10315
10316 connector_state->crtc = crtc;
10317 connector_state->best_encoder = &intel_encoder->base;
10318
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010319 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10320 if (IS_ERR(crtc_state)) {
10321 ret = PTR_ERR(crtc_state);
10322 goto fail;
10323 }
10324
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010325 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010326
Chris Wilson64927112011-04-20 07:25:26 +010010327 if (!mode)
10328 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010329
Chris Wilsond2dff872011-04-19 08:36:26 +010010330 /* We need a framebuffer large enough to accommodate all accesses
10331 * that the plane may generate whilst we perform load detection.
10332 * We can not rely on the fbcon either being present (we get called
10333 * during its initialisation to detect all boot displays, or it may
10334 * not even exist) or that it is large enough to satisfy the
10335 * requested mode.
10336 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010337 fb = mode_fits_in_fbdev(dev, mode);
10338 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010339 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010340 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10341 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010342 } else
10343 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010344 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010345 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010346 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010347 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010348
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010349 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10350 if (ret)
10351 goto fail;
10352
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010353 drm_mode_copy(&crtc_state->base.mode, mode);
10354
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010355 if (intel_set_mode(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010356 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010357 if (old->release_fb)
10358 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010359 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010360 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010361 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010362
Jesse Barnes79e53942008-11-07 14:24:08 -080010363 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010364 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010365 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010366
10367 fail:
Matt Roper83d65732015-02-25 13:12:16 -080010368 intel_crtc->new_enabled = crtc->state->enable;
Rob Clark51fd3712013-11-19 12:10:12 -050010369fail_unlock:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010370 drm_atomic_state_free(state);
10371 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010372
Rob Clark51fd3712013-11-19 12:10:12 -050010373 if (ret == -EDEADLK) {
10374 drm_modeset_backoff(ctx);
10375 goto retry;
10376 }
10377
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010378 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010379}
10380
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010381void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010382 struct intel_load_detect_pipe *old,
10383 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010384{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010385 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010386 struct intel_encoder *intel_encoder =
10387 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010388 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010389 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010390 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010391 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010392 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010393 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010394 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010395
Chris Wilsond2dff872011-04-19 08:36:26 +010010396 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010397 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010398 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010399
Chris Wilson8261b192011-04-19 23:18:09 +010010400 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010401 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010402 if (!state)
10403 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010404
10405 state->acquire_ctx = ctx;
10406
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010407 connector_state = drm_atomic_get_connector_state(state, connector);
10408 if (IS_ERR(connector_state))
10409 goto fail;
10410
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010411 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10412 if (IS_ERR(crtc_state))
10413 goto fail;
10414
Daniel Vetterfc303102012-07-09 10:40:58 +020010415 to_intel_connector(connector)->new_encoder = NULL;
10416 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010417 intel_crtc->new_enabled = false;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010418
10419 connector_state->best_encoder = NULL;
10420 connector_state->crtc = NULL;
10421
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010422 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010423
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010424 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10425 0, 0);
10426 if (ret)
10427 goto fail;
10428
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010429 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010430 if (ret)
10431 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010432
Daniel Vetter36206362012-12-10 20:42:17 +010010433 if (old->release_fb) {
10434 drm_framebuffer_unregister_private(old->release_fb);
10435 drm_framebuffer_unreference(old->release_fb);
10436 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010437
Chris Wilson0622a532011-04-21 09:32:11 +010010438 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010439 }
10440
Eric Anholtc751ce42010-03-25 11:48:48 -070010441 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010442 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10443 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010444
10445 return;
10446fail:
10447 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10448 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010449}
10450
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010451static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010452 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010453{
10454 struct drm_i915_private *dev_priv = dev->dev_private;
10455 u32 dpll = pipe_config->dpll_hw_state.dpll;
10456
10457 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010458 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010459 else if (HAS_PCH_SPLIT(dev))
10460 return 120000;
10461 else if (!IS_GEN2(dev))
10462 return 96000;
10463 else
10464 return 48000;
10465}
10466
Jesse Barnes79e53942008-11-07 14:24:08 -080010467/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010468static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010469 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010470{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010471 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010472 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010473 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010474 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010475 u32 fp;
10476 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010477 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010478 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010479
10480 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010481 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010482 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010483 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010484
10485 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010486 if (IS_PINEVIEW(dev)) {
10487 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10488 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010489 } else {
10490 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10491 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10492 }
10493
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010494 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010495 if (IS_PINEVIEW(dev))
10496 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10497 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010498 else
10499 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010500 DPLL_FPA01_P1_POST_DIV_SHIFT);
10501
10502 switch (dpll & DPLL_MODE_MASK) {
10503 case DPLLB_MODE_DAC_SERIAL:
10504 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10505 5 : 10;
10506 break;
10507 case DPLLB_MODE_LVDS:
10508 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10509 7 : 14;
10510 break;
10511 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010512 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010513 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010514 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010515 }
10516
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010517 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010518 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010519 else
Imre Deakdccbea32015-06-22 23:35:51 +030010520 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010521 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010522 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010523 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010524
10525 if (is_lvds) {
10526 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10527 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010528
10529 if (lvds & LVDS_CLKB_POWER_UP)
10530 clock.p2 = 7;
10531 else
10532 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010533 } else {
10534 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10535 clock.p1 = 2;
10536 else {
10537 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10538 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10539 }
10540 if (dpll & PLL_P2_DIVIDE_BY_4)
10541 clock.p2 = 4;
10542 else
10543 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010544 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010545
Imre Deakdccbea32015-06-22 23:35:51 +030010546 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010547 }
10548
Ville Syrjälä18442d02013-09-13 16:00:08 +030010549 /*
10550 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010551 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010552 * encoder's get_config() function.
10553 */
Imre Deakdccbea32015-06-22 23:35:51 +030010554 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010555}
10556
Ville Syrjälä6878da02013-09-13 15:59:11 +030010557int intel_dotclock_calculate(int link_freq,
10558 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010559{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010560 /*
10561 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010562 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010563 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010564 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010565 *
10566 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010567 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010568 */
10569
Ville Syrjälä6878da02013-09-13 15:59:11 +030010570 if (!m_n->link_n)
10571 return 0;
10572
10573 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10574}
10575
Ville Syrjälä18442d02013-09-13 16:00:08 +030010576static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010577 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010578{
10579 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010580
10581 /* read out port_clock from the DPLL */
10582 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010583
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010584 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010585 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010586 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010587 * agree once we know their relationship in the encoder's
10588 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010589 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010590 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010591 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10592 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010593}
10594
10595/** Returns the currently programmed mode of the given pipe. */
10596struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10597 struct drm_crtc *crtc)
10598{
Jesse Barnes548f2452011-02-17 10:40:53 -080010599 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010600 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010601 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010602 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010603 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010604 int htot = I915_READ(HTOTAL(cpu_transcoder));
10605 int hsync = I915_READ(HSYNC(cpu_transcoder));
10606 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10607 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010608 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010609
10610 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10611 if (!mode)
10612 return NULL;
10613
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010614 /*
10615 * Construct a pipe_config sufficient for getting the clock info
10616 * back out of crtc_clock_get.
10617 *
10618 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10619 * to use a real value here instead.
10620 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010621 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010622 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010623 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10624 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10625 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010626 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10627
Ville Syrjälä773ae032013-09-23 17:48:20 +030010628 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010629 mode->hdisplay = (htot & 0xffff) + 1;
10630 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10631 mode->hsync_start = (hsync & 0xffff) + 1;
10632 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10633 mode->vdisplay = (vtot & 0xffff) + 1;
10634 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10635 mode->vsync_start = (vsync & 0xffff) + 1;
10636 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10637
10638 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010639
10640 return mode;
10641}
10642
Chris Wilsonf047e392012-07-21 12:31:41 +010010643void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010644{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010645 struct drm_i915_private *dev_priv = dev->dev_private;
10646
Chris Wilsonf62a0072014-02-21 17:55:39 +000010647 if (dev_priv->mm.busy)
10648 return;
10649
Paulo Zanoni43694d62014-03-07 20:08:08 -030010650 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010651 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010652 if (INTEL_INFO(dev)->gen >= 6)
10653 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010654 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010655}
10656
10657void intel_mark_idle(struct drm_device *dev)
10658{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010659 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010660
Chris Wilsonf62a0072014-02-21 17:55:39 +000010661 if (!dev_priv->mm.busy)
10662 return;
10663
10664 dev_priv->mm.busy = false;
10665
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010666 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010667 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010668
Paulo Zanoni43694d62014-03-07 20:08:08 -030010669 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010670}
10671
Jesse Barnes79e53942008-11-07 14:24:08 -080010672static void intel_crtc_destroy(struct drm_crtc *crtc)
10673{
10674 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010675 struct drm_device *dev = crtc->dev;
10676 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010677
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010678 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010679 work = intel_crtc->unpin_work;
10680 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010681 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010682
10683 if (work) {
10684 cancel_work_sync(&work->work);
10685 kfree(work);
10686 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010687
10688 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010689
Jesse Barnes79e53942008-11-07 14:24:08 -080010690 kfree(intel_crtc);
10691}
10692
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010693static void intel_unpin_work_fn(struct work_struct *__work)
10694{
10695 struct intel_unpin_work *work =
10696 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010697 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10698 struct drm_device *dev = crtc->base.dev;
10699 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010700
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010701 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010702 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010703 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010704
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010705 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +000010706
10707 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010708 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010709 mutex_unlock(&dev->struct_mutex);
10710
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010711 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010712 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010713
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010714 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10715 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010716
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010717 kfree(work);
10718}
10719
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010720static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010721 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010722{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010723 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10724 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010725 unsigned long flags;
10726
10727 /* Ignore early vblank irqs */
10728 if (intel_crtc == NULL)
10729 return;
10730
Daniel Vetterf3260382014-09-15 14:55:23 +020010731 /*
10732 * This is called both by irq handlers and the reset code (to complete
10733 * lost pageflips) so needs the full irqsave spinlocks.
10734 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010735 spin_lock_irqsave(&dev->event_lock, flags);
10736 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010737
10738 /* Ensure we don't miss a work->pending update ... */
10739 smp_rmb();
10740
10741 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010742 spin_unlock_irqrestore(&dev->event_lock, flags);
10743 return;
10744 }
10745
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010746 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010747
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010748 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010749}
10750
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010751void intel_finish_page_flip(struct drm_device *dev, int pipe)
10752{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010753 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10755
Mario Kleiner49b14a52010-12-09 07:00:07 +010010756 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010757}
10758
10759void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10760{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010761 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010762 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10763
Mario Kleiner49b14a52010-12-09 07:00:07 +010010764 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010765}
10766
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010767/* Is 'a' after or equal to 'b'? */
10768static bool g4x_flip_count_after_eq(u32 a, u32 b)
10769{
10770 return !((a - b) & 0x80000000);
10771}
10772
10773static bool page_flip_finished(struct intel_crtc *crtc)
10774{
10775 struct drm_device *dev = crtc->base.dev;
10776 struct drm_i915_private *dev_priv = dev->dev_private;
10777
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010778 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10779 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10780 return true;
10781
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010782 /*
10783 * The relevant registers doen't exist on pre-ctg.
10784 * As the flip done interrupt doesn't trigger for mmio
10785 * flips on gmch platforms, a flip count check isn't
10786 * really needed there. But since ctg has the registers,
10787 * include it in the check anyway.
10788 */
10789 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10790 return true;
10791
10792 /*
10793 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10794 * used the same base address. In that case the mmio flip might
10795 * have completed, but the CS hasn't even executed the flip yet.
10796 *
10797 * A flip count check isn't enough as the CS might have updated
10798 * the base address just after start of vblank, but before we
10799 * managed to process the interrupt. This means we'd complete the
10800 * CS flip too soon.
10801 *
10802 * Combining both checks should get us a good enough result. It may
10803 * still happen that the CS flip has been executed, but has not
10804 * yet actually completed. But in case the base address is the same
10805 * anyway, we don't really care.
10806 */
10807 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10808 crtc->unpin_work->gtt_offset &&
10809 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10810 crtc->unpin_work->flip_count);
10811}
10812
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010813void intel_prepare_page_flip(struct drm_device *dev, int plane)
10814{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010815 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010816 struct intel_crtc *intel_crtc =
10817 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10818 unsigned long flags;
10819
Daniel Vetterf3260382014-09-15 14:55:23 +020010820
10821 /*
10822 * This is called both by irq handlers and the reset code (to complete
10823 * lost pageflips) so needs the full irqsave spinlocks.
10824 *
10825 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010826 * generate a page-flip completion irq, i.e. every modeset
10827 * is also accompanied by a spurious intel_prepare_page_flip().
10828 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010829 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010830 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010831 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010832 spin_unlock_irqrestore(&dev->event_lock, flags);
10833}
10834
Robin Schroereba905b2014-05-18 02:24:50 +020010835static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010836{
10837 /* Ensure that the work item is consistent when activating it ... */
10838 smp_wmb();
10839 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10840 /* and that it is marked active as soon as the irq could fire. */
10841 smp_wmb();
10842}
10843
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010844static int intel_gen2_queue_flip(struct drm_device *dev,
10845 struct drm_crtc *crtc,
10846 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010847 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010848 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010849 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010850{
John Harrison6258fbe2015-05-29 17:43:48 +010010851 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010853 u32 flip_mask;
10854 int ret;
10855
John Harrison5fb9de12015-05-29 17:44:07 +010010856 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010857 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010858 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010859
10860 /* Can't queue multiple flips, so wait for the previous
10861 * one to finish before executing the next.
10862 */
10863 if (intel_crtc->plane)
10864 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10865 else
10866 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010867 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10868 intel_ring_emit(ring, MI_NOOP);
10869 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10870 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10871 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010872 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010873 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010874
10875 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010876 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010877}
10878
10879static int intel_gen3_queue_flip(struct drm_device *dev,
10880 struct drm_crtc *crtc,
10881 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010882 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010883 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010884 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010885{
John Harrison6258fbe2015-05-29 17:43:48 +010010886 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010888 u32 flip_mask;
10889 int ret;
10890
John Harrison5fb9de12015-05-29 17:44:07 +010010891 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010892 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010893 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010894
10895 if (intel_crtc->plane)
10896 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10897 else
10898 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010899 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10900 intel_ring_emit(ring, MI_NOOP);
10901 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10902 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10903 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010904 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010905 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010906
Chris Wilsone7d841c2012-12-03 11:36:30 +000010907 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010908 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010909}
10910
10911static int intel_gen4_queue_flip(struct drm_device *dev,
10912 struct drm_crtc *crtc,
10913 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010914 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010915 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010916 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010917{
John Harrison6258fbe2015-05-29 17:43:48 +010010918 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010919 struct drm_i915_private *dev_priv = dev->dev_private;
10920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10921 uint32_t pf, pipesrc;
10922 int ret;
10923
John Harrison5fb9de12015-05-29 17:44:07 +010010924 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010925 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010926 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010927
10928 /* i965+ uses the linear or tiled offsets from the
10929 * Display Registers (which do not change across a page-flip)
10930 * so we need only reprogram the base address.
10931 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010932 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10933 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10934 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010935 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010936 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010937
10938 /* XXX Enabling the panel-fitter across page-flip is so far
10939 * untested on non-native modes, so ignore it for now.
10940 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10941 */
10942 pf = 0;
10943 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010944 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010945
10946 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010947 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010948}
10949
10950static int intel_gen6_queue_flip(struct drm_device *dev,
10951 struct drm_crtc *crtc,
10952 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010953 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010954 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010955 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010956{
John Harrison6258fbe2015-05-29 17:43:48 +010010957 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010958 struct drm_i915_private *dev_priv = dev->dev_private;
10959 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10960 uint32_t pf, pipesrc;
10961 int ret;
10962
John Harrison5fb9de12015-05-29 17:44:07 +010010963 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010964 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010965 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010966
Daniel Vetter6d90c952012-04-26 23:28:05 +020010967 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10968 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10969 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010970 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010971
Chris Wilson99d9acd2012-04-17 20:37:00 +010010972 /* Contrary to the suggestions in the documentation,
10973 * "Enable Panel Fitter" does not seem to be required when page
10974 * flipping with a non-native mode, and worse causes a normal
10975 * modeset to fail.
10976 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10977 */
10978 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010979 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010980 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010981
10982 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010983 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010984}
10985
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010986static int intel_gen7_queue_flip(struct drm_device *dev,
10987 struct drm_crtc *crtc,
10988 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010989 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010990 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010991 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010992{
John Harrison6258fbe2015-05-29 17:43:48 +010010993 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010994 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010995 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010996 int len, ret;
10997
Robin Schroereba905b2014-05-18 02:24:50 +020010998 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010999 case PLANE_A:
11000 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
11001 break;
11002 case PLANE_B:
11003 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11004 break;
11005 case PLANE_C:
11006 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11007 break;
11008 default:
11009 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011010 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011011 }
11012
Chris Wilsonffe74d72013-08-26 20:58:12 +010011013 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011014 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011015 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011016 /*
11017 * On Gen 8, SRM is now taking an extra dword to accommodate
11018 * 48bits addresses, and we need a NOOP for the batch size to
11019 * stay even.
11020 */
11021 if (IS_GEN8(dev))
11022 len += 2;
11023 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011024
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011025 /*
11026 * BSpec MI_DISPLAY_FLIP for IVB:
11027 * "The full packet must be contained within the same cache line."
11028 *
11029 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11030 * cacheline, if we ever start emitting more commands before
11031 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11032 * then do the cacheline alignment, and finally emit the
11033 * MI_DISPLAY_FLIP.
11034 */
John Harrisonbba09b12015-05-29 17:44:06 +010011035 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011036 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011037 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011038
John Harrison5fb9de12015-05-29 17:44:07 +010011039 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011040 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011041 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011042
Chris Wilsonffe74d72013-08-26 20:58:12 +010011043 /* Unmask the flip-done completion message. Note that the bspec says that
11044 * we should do this for both the BCS and RCS, and that we must not unmask
11045 * more than one flip event at any time (or ensure that one flip message
11046 * can be sent by waiting for flip-done prior to queueing new flips).
11047 * Experimentation says that BCS works despite DERRMR masking all
11048 * flip-done completion events and that unmasking all planes at once
11049 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11050 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11051 */
11052 if (ring->id == RCS) {
11053 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11054 intel_ring_emit(ring, DERRMR);
11055 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11056 DERRMR_PIPEB_PRI_FLIP_DONE |
11057 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011058 if (IS_GEN8(dev))
11059 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11060 MI_SRM_LRM_GLOBAL_GTT);
11061 else
11062 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11063 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011064 intel_ring_emit(ring, DERRMR);
11065 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011066 if (IS_GEN8(dev)) {
11067 intel_ring_emit(ring, 0);
11068 intel_ring_emit(ring, MI_NOOP);
11069 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011070 }
11071
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011072 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011073 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011074 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011075 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011076
11077 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011078 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011079}
11080
Sourab Gupta84c33a62014-06-02 16:47:17 +053011081static bool use_mmio_flip(struct intel_engine_cs *ring,
11082 struct drm_i915_gem_object *obj)
11083{
11084 /*
11085 * This is not being used for older platforms, because
11086 * non-availability of flip done interrupt forces us to use
11087 * CS flips. Older platforms derive flip done using some clever
11088 * tricks involving the flip_pending status bits and vblank irqs.
11089 * So using MMIO flips there would disrupt this mechanism.
11090 */
11091
Chris Wilson8e09bf82014-07-08 10:40:30 +010011092 if (ring == NULL)
11093 return true;
11094
Sourab Gupta84c33a62014-06-02 16:47:17 +053011095 if (INTEL_INFO(ring->dev)->gen < 5)
11096 return false;
11097
11098 if (i915.use_mmio_flip < 0)
11099 return false;
11100 else if (i915.use_mmio_flip > 0)
11101 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011102 else if (i915.enable_execlists)
11103 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011104 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011105 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011106}
11107
Damien Lespiauff944562014-11-20 14:58:16 +000011108static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11109{
11110 struct drm_device *dev = intel_crtc->base.dev;
11111 struct drm_i915_private *dev_priv = dev->dev_private;
11112 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011113 const enum pipe pipe = intel_crtc->pipe;
11114 u32 ctl, stride;
11115
11116 ctl = I915_READ(PLANE_CTL(pipe, 0));
11117 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011118 switch (fb->modifier[0]) {
11119 case DRM_FORMAT_MOD_NONE:
11120 break;
11121 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011122 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011123 break;
11124 case I915_FORMAT_MOD_Y_TILED:
11125 ctl |= PLANE_CTL_TILED_Y;
11126 break;
11127 case I915_FORMAT_MOD_Yf_TILED:
11128 ctl |= PLANE_CTL_TILED_YF;
11129 break;
11130 default:
11131 MISSING_CASE(fb->modifier[0]);
11132 }
Damien Lespiauff944562014-11-20 14:58:16 +000011133
11134 /*
11135 * The stride is either expressed as a multiple of 64 bytes chunks for
11136 * linear buffers or in number of tiles for tiled buffers.
11137 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011138 stride = fb->pitches[0] /
11139 intel_fb_stride_alignment(dev, fb->modifier[0],
11140 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011141
11142 /*
11143 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11144 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11145 */
11146 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11147 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11148
11149 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11150 POSTING_READ(PLANE_SURF(pipe, 0));
11151}
11152
11153static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011154{
11155 struct drm_device *dev = intel_crtc->base.dev;
11156 struct drm_i915_private *dev_priv = dev->dev_private;
11157 struct intel_framebuffer *intel_fb =
11158 to_intel_framebuffer(intel_crtc->base.primary->fb);
11159 struct drm_i915_gem_object *obj = intel_fb->obj;
11160 u32 dspcntr;
11161 u32 reg;
11162
Sourab Gupta84c33a62014-06-02 16:47:17 +053011163 reg = DSPCNTR(intel_crtc->plane);
11164 dspcntr = I915_READ(reg);
11165
Damien Lespiauc5d97472014-10-25 00:11:11 +010011166 if (obj->tiling_mode != I915_TILING_NONE)
11167 dspcntr |= DISPPLANE_TILED;
11168 else
11169 dspcntr &= ~DISPPLANE_TILED;
11170
Sourab Gupta84c33a62014-06-02 16:47:17 +053011171 I915_WRITE(reg, dspcntr);
11172
11173 I915_WRITE(DSPSURF(intel_crtc->plane),
11174 intel_crtc->unpin_work->gtt_offset);
11175 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011176
Damien Lespiauff944562014-11-20 14:58:16 +000011177}
11178
11179/*
11180 * XXX: This is the temporary way to update the plane registers until we get
11181 * around to using the usual plane update functions for MMIO flips
11182 */
11183static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11184{
11185 struct drm_device *dev = intel_crtc->base.dev;
11186 bool atomic_update;
11187 u32 start_vbl_count;
11188
11189 intel_mark_page_flip_active(intel_crtc);
11190
11191 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
11192
11193 if (INTEL_INFO(dev)->gen >= 9)
11194 skl_do_mmio_flip(intel_crtc);
11195 else
11196 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11197 ilk_do_mmio_flip(intel_crtc);
11198
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011199 if (atomic_update)
11200 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011201}
11202
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011203static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011204{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011205 struct intel_mmio_flip *mmio_flip =
11206 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011207
Daniel Vettereed29a52015-05-21 14:21:25 +020011208 if (mmio_flip->req)
11209 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011210 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011211 false, NULL,
11212 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011213
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011214 intel_do_mmio_flip(mmio_flip->crtc);
11215
Daniel Vettereed29a52015-05-21 14:21:25 +020011216 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011217 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011218}
11219
11220static int intel_queue_mmio_flip(struct drm_device *dev,
11221 struct drm_crtc *crtc,
11222 struct drm_framebuffer *fb,
11223 struct drm_i915_gem_object *obj,
11224 struct intel_engine_cs *ring,
11225 uint32_t flags)
11226{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011227 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011228
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011229 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11230 if (mmio_flip == NULL)
11231 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011232
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011233 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011234 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011235 mmio_flip->crtc = to_intel_crtc(crtc);
11236
11237 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11238 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011239
Sourab Gupta84c33a62014-06-02 16:47:17 +053011240 return 0;
11241}
11242
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011243static int intel_default_queue_flip(struct drm_device *dev,
11244 struct drm_crtc *crtc,
11245 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011246 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011247 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011248 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011249{
11250 return -ENODEV;
11251}
11252
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011253static bool __intel_pageflip_stall_check(struct drm_device *dev,
11254 struct drm_crtc *crtc)
11255{
11256 struct drm_i915_private *dev_priv = dev->dev_private;
11257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11258 struct intel_unpin_work *work = intel_crtc->unpin_work;
11259 u32 addr;
11260
11261 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11262 return true;
11263
11264 if (!work->enable_stall_check)
11265 return false;
11266
11267 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011268 if (work->flip_queued_req &&
11269 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011270 return false;
11271
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011272 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011273 }
11274
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011275 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011276 return false;
11277
11278 /* Potential stall - if we see that the flip has happened,
11279 * assume a missed interrupt. */
11280 if (INTEL_INFO(dev)->gen >= 4)
11281 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11282 else
11283 addr = I915_READ(DSPADDR(intel_crtc->plane));
11284
11285 /* There is a potential issue here with a false positive after a flip
11286 * to the same address. We could address this by checking for a
11287 * non-incrementing frame counter.
11288 */
11289 return addr == work->gtt_offset;
11290}
11291
11292void intel_check_page_flip(struct drm_device *dev, int pipe)
11293{
11294 struct drm_i915_private *dev_priv = dev->dev_private;
11295 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11296 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011297 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011298
Dave Gordon6c51d462015-03-06 15:34:26 +000011299 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011300
11301 if (crtc == NULL)
11302 return;
11303
Daniel Vetterf3260382014-09-15 14:55:23 +020011304 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011305 work = intel_crtc->unpin_work;
11306 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011307 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011308 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011309 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011310 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011311 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011312 if (work != NULL &&
11313 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11314 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011315 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011316}
11317
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011318static int intel_crtc_page_flip(struct drm_crtc *crtc,
11319 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011320 struct drm_pending_vblank_event *event,
11321 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011322{
11323 struct drm_device *dev = crtc->dev;
11324 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011325 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011326 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011327 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011328 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011329 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011330 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011331 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011332 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011333 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011334 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011335
Matt Roper2ff8fde2014-07-08 07:50:07 -070011336 /*
11337 * drm_mode_page_flip_ioctl() should already catch this, but double
11338 * check to be safe. In the future we may enable pageflipping from
11339 * a disabled primary plane.
11340 */
11341 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11342 return -EBUSY;
11343
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011344 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011345 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011346 return -EINVAL;
11347
11348 /*
11349 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11350 * Note that pitch changes could also affect these register.
11351 */
11352 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011353 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11354 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011355 return -EINVAL;
11356
Chris Wilsonf900db42014-02-20 09:26:13 +000011357 if (i915_terminally_wedged(&dev_priv->gpu_error))
11358 goto out_hang;
11359
Daniel Vetterb14c5672013-09-19 12:18:32 +020011360 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011361 if (work == NULL)
11362 return -ENOMEM;
11363
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011364 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011365 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011366 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011367 INIT_WORK(&work->work, intel_unpin_work_fn);
11368
Daniel Vetter87b6b102014-05-15 15:33:46 +020011369 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011370 if (ret)
11371 goto free_work;
11372
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011373 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011374 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011375 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011376 /* Before declaring the flip queue wedged, check if
11377 * the hardware completed the operation behind our backs.
11378 */
11379 if (__intel_pageflip_stall_check(dev, crtc)) {
11380 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11381 page_flip_completed(intel_crtc);
11382 } else {
11383 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011384 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011385
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011386 drm_crtc_vblank_put(crtc);
11387 kfree(work);
11388 return -EBUSY;
11389 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011390 }
11391 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011392 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011393
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011394 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11395 flush_workqueue(dev_priv->wq);
11396
Jesse Barnes75dfca82010-02-10 15:09:44 -080011397 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011398 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011399 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011400
Matt Roperf4510a22014-04-01 15:22:40 -070011401 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011402 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011403
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011404 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011405
Chris Wilson89ed88b2015-02-16 14:31:49 +000011406 ret = i915_mutex_lock_interruptible(dev);
11407 if (ret)
11408 goto cleanup;
11409
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011410 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011411 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011412
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011413 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011414 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011415
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011416 if (IS_VALLEYVIEW(dev)) {
11417 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011418 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011419 /* vlv: DISPLAY_FLIP fails to change tiling */
11420 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011421 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011422 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011423 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011424 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011425 if (ring == NULL || ring->id != RCS)
11426 ring = &dev_priv->ring[BCS];
11427 } else {
11428 ring = &dev_priv->ring[RCS];
11429 }
11430
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011431 mmio_flip = use_mmio_flip(ring, obj);
11432
11433 /* When using CS flips, we want to emit semaphores between rings.
11434 * However, when using mmio flips we will create a task to do the
11435 * synchronisation, so all we want here is to pin the framebuffer
11436 * into the display plane and skip any waits.
11437 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011438 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011439 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011440 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011441 if (ret)
11442 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011443
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011444 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11445 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011446
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011447 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011448 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11449 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011450 if (ret)
11451 goto cleanup_unpin;
11452
John Harrisonf06cc1b2014-11-24 18:49:37 +000011453 i915_gem_request_assign(&work->flip_queued_req,
11454 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011455 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011456 if (!request) {
11457 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11458 if (ret)
11459 goto cleanup_unpin;
11460 }
11461
11462 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011463 page_flip_flags);
11464 if (ret)
11465 goto cleanup_unpin;
11466
John Harrison6258fbe2015-05-29 17:43:48 +010011467 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011468 }
11469
John Harrison91af1272015-06-18 13:14:56 +010011470 if (request)
John Harrison75289872015-05-29 17:43:49 +010011471 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011472
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011473 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011474 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011475
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011476 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011477 to_intel_plane(primary)->frontbuffer_bit);
Daniel Vettera071fa02014-06-18 23:28:09 +020011478
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020011479 intel_fbc_disable(dev);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011480 intel_frontbuffer_flip_prepare(dev,
11481 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011482 mutex_unlock(&dev->struct_mutex);
11483
Jesse Barnese5510fa2010-07-01 16:48:37 -070011484 trace_i915_flip_request(intel_crtc->plane, obj);
11485
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011486 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011487
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011488cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011489 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011490cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011491 if (request)
11492 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011493 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011494 mutex_unlock(&dev->struct_mutex);
11495cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011496 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011497 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011498
Chris Wilson89ed88b2015-02-16 14:31:49 +000011499 drm_gem_object_unreference_unlocked(&obj->base);
11500 drm_framebuffer_unreference(work->old_fb);
11501
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011502 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011503 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011504 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011505
Daniel Vetter87b6b102014-05-15 15:33:46 +020011506 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011507free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011508 kfree(work);
11509
Chris Wilsonf900db42014-02-20 09:26:13 +000011510 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011511 struct drm_atomic_state *state;
11512 struct drm_plane_state *plane_state;
11513
Chris Wilsonf900db42014-02-20 09:26:13 +000011514out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011515 state = drm_atomic_state_alloc(dev);
11516 if (!state)
11517 return -ENOMEM;
11518 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11519
11520retry:
11521 plane_state = drm_atomic_get_plane_state(state, primary);
11522 ret = PTR_ERR_OR_ZERO(plane_state);
11523 if (!ret) {
11524 drm_atomic_set_fb_for_plane(plane_state, fb);
11525
11526 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11527 if (!ret)
11528 ret = drm_atomic_commit(state);
11529 }
11530
11531 if (ret == -EDEADLK) {
11532 drm_modeset_backoff(state->acquire_ctx);
11533 drm_atomic_state_clear(state);
11534 goto retry;
11535 }
11536
11537 if (ret)
11538 drm_atomic_state_free(state);
11539
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011540 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011541 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011542 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011543 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011544 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011545 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011546 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011547}
11548
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011549
11550/**
11551 * intel_wm_need_update - Check whether watermarks need updating
11552 * @plane: drm plane
11553 * @state: new plane state
11554 *
11555 * Check current plane state versus the new one to determine whether
11556 * watermarks need to be recalculated.
11557 *
11558 * Returns true or false.
11559 */
11560static bool intel_wm_need_update(struct drm_plane *plane,
11561 struct drm_plane_state *state)
11562{
11563 /* Update watermarks on tiling changes. */
11564 if (!plane->state->fb || !state->fb ||
11565 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11566 plane->state->rotation != state->rotation)
11567 return true;
11568
11569 if (plane->state->crtc_w != state->crtc_w)
11570 return true;
11571
11572 return false;
11573}
11574
11575int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11576 struct drm_plane_state *plane_state)
11577{
11578 struct drm_crtc *crtc = crtc_state->crtc;
11579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11580 struct drm_plane *plane = plane_state->plane;
11581 struct drm_device *dev = crtc->dev;
11582 struct drm_i915_private *dev_priv = dev->dev_private;
11583 struct intel_plane_state *old_plane_state =
11584 to_intel_plane_state(plane->state);
11585 int idx = intel_crtc->base.base.id, ret;
11586 int i = drm_plane_index(plane);
11587 bool mode_changed = needs_modeset(crtc_state);
11588 bool was_crtc_enabled = crtc->state->active;
11589 bool is_crtc_enabled = crtc_state->active;
11590
11591 bool turn_off, turn_on, visible, was_visible;
11592 struct drm_framebuffer *fb = plane_state->fb;
11593
11594 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11595 plane->type != DRM_PLANE_TYPE_CURSOR) {
11596 ret = skl_update_scaler_plane(
11597 to_intel_crtc_state(crtc_state),
11598 to_intel_plane_state(plane_state));
11599 if (ret)
11600 return ret;
11601 }
11602
11603 /*
11604 * Disabling a plane is always okay; we just need to update
11605 * fb tracking in a special way since cleanup_fb() won't
11606 * get called by the plane helpers.
11607 */
11608 if (old_plane_state->base.fb && !fb)
11609 intel_crtc->atomic.disabled_planes |= 1 << i;
11610
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011611 was_visible = old_plane_state->visible;
11612 visible = to_intel_plane_state(plane_state)->visible;
11613
11614 if (!was_crtc_enabled && WARN_ON(was_visible))
11615 was_visible = false;
11616
11617 if (!is_crtc_enabled && WARN_ON(visible))
11618 visible = false;
11619
11620 if (!was_visible && !visible)
11621 return 0;
11622
11623 turn_off = was_visible && (!visible || mode_changed);
11624 turn_on = visible && (!was_visible || mode_changed);
11625
11626 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11627 plane->base.id, fb ? fb->base.id : -1);
11628
11629 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11630 plane->base.id, was_visible, visible,
11631 turn_off, turn_on, mode_changed);
11632
Ville Syrjälä852eb002015-06-24 22:00:07 +030011633 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011634 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011635 /* must disable cxsr around plane enable/disable */
11636 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11637 intel_crtc->atomic.disable_cxsr = true;
11638 /* to potentially re-enable cxsr */
11639 intel_crtc->atomic.wait_vblank = true;
11640 intel_crtc->atomic.update_wm_post = true;
11641 }
11642 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011643 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011644 /* must disable cxsr around plane enable/disable */
11645 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11646 if (is_crtc_enabled)
11647 intel_crtc->atomic.wait_vblank = true;
11648 intel_crtc->atomic.disable_cxsr = true;
11649 }
11650 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011651 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011652 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011653
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011654 if (visible)
11655 intel_crtc->atomic.fb_bits |=
11656 to_intel_plane(plane)->frontbuffer_bit;
11657
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011658 switch (plane->type) {
11659 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011660 intel_crtc->atomic.wait_for_flips = true;
11661 intel_crtc->atomic.pre_disable_primary = turn_off;
11662 intel_crtc->atomic.post_enable_primary = turn_on;
11663
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011664 if (turn_off) {
11665 /*
11666 * FIXME: Actually if we will still have any other
11667 * plane enabled on the pipe we could let IPS enabled
11668 * still, but for now lets consider that when we make
11669 * primary invisible by setting DSPCNTR to 0 on
11670 * update_primary_plane function IPS needs to be
11671 * disable.
11672 */
11673 intel_crtc->atomic.disable_ips = true;
11674
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011675 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011676 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011677
11678 /*
11679 * FBC does not work on some platforms for rotated
11680 * planes, so disable it when rotation is not 0 and
11681 * update it when rotation is set back to 0.
11682 *
11683 * FIXME: This is redundant with the fbc update done in
11684 * the primary plane enable function except that that
11685 * one is done too late. We eventually need to unify
11686 * this.
11687 */
11688
11689 if (visible &&
11690 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11691 dev_priv->fbc.crtc == intel_crtc &&
11692 plane_state->rotation != BIT(DRM_ROTATE_0))
11693 intel_crtc->atomic.disable_fbc = true;
11694
11695 /*
11696 * BDW signals flip done immediately if the plane
11697 * is disabled, even if the plane enable is already
11698 * armed to occur at the next vblank :(
11699 */
11700 if (turn_on && IS_BROADWELL(dev))
11701 intel_crtc->atomic.wait_vblank = true;
11702
11703 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11704 break;
11705 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011706 break;
11707 case DRM_PLANE_TYPE_OVERLAY:
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011708 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011709 intel_crtc->atomic.wait_vblank = true;
11710 intel_crtc->atomic.update_sprite_watermarks |=
11711 1 << i;
11712 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011713 }
11714 return 0;
11715}
11716
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011717static bool encoders_cloneable(const struct intel_encoder *a,
11718 const struct intel_encoder *b)
11719{
11720 /* masks could be asymmetric, so check both ways */
11721 return a == b || (a->cloneable & (1 << b->type) &&
11722 b->cloneable & (1 << a->type));
11723}
11724
11725static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11726 struct intel_crtc *crtc,
11727 struct intel_encoder *encoder)
11728{
11729 struct intel_encoder *source_encoder;
11730 struct drm_connector *connector;
11731 struct drm_connector_state *connector_state;
11732 int i;
11733
11734 for_each_connector_in_state(state, connector, connector_state, i) {
11735 if (connector_state->crtc != &crtc->base)
11736 continue;
11737
11738 source_encoder =
11739 to_intel_encoder(connector_state->best_encoder);
11740 if (!encoders_cloneable(encoder, source_encoder))
11741 return false;
11742 }
11743
11744 return true;
11745}
11746
11747static bool check_encoder_cloning(struct drm_atomic_state *state,
11748 struct intel_crtc *crtc)
11749{
11750 struct intel_encoder *encoder;
11751 struct drm_connector *connector;
11752 struct drm_connector_state *connector_state;
11753 int i;
11754
11755 for_each_connector_in_state(state, connector, connector_state, i) {
11756 if (connector_state->crtc != &crtc->base)
11757 continue;
11758
11759 encoder = to_intel_encoder(connector_state->best_encoder);
11760 if (!check_single_encoder_cloning(state, crtc, encoder))
11761 return false;
11762 }
11763
11764 return true;
11765}
11766
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011767static void intel_crtc_check_initial_planes(struct drm_crtc *crtc,
11768 struct drm_crtc_state *crtc_state)
11769{
11770 struct intel_crtc_state *pipe_config =
11771 to_intel_crtc_state(crtc_state);
11772 struct drm_plane *p;
11773 unsigned visible_mask = 0;
11774
11775 drm_for_each_plane_mask(p, crtc->dev, crtc_state->plane_mask) {
11776 struct drm_plane_state *plane_state =
11777 drm_atomic_get_existing_plane_state(crtc_state->state, p);
11778
11779 if (WARN_ON(!plane_state))
11780 continue;
11781
11782 if (!plane_state->fb)
11783 crtc_state->plane_mask &=
11784 ~(1 << drm_plane_index(p));
11785 else if (to_intel_plane_state(plane_state)->visible)
11786 visible_mask |= 1 << drm_plane_index(p);
11787 }
11788
11789 if (!visible_mask)
11790 return;
11791
11792 pipe_config->quirks &= ~PIPE_CONFIG_QUIRK_INITIAL_PLANES;
11793}
11794
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011795static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11796 struct drm_crtc_state *crtc_state)
11797{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011798 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011799 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011801 struct intel_crtc_state *pipe_config =
11802 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011803 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011804 int ret, idx = crtc->base.id;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011805 bool mode_changed = needs_modeset(crtc_state);
11806
11807 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11808 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11809 return -EINVAL;
11810 }
11811
11812 I915_STATE_WARN(crtc->state->active != intel_crtc->active,
11813 "[CRTC:%i] mismatch between state->active(%i) and crtc->active(%i)\n",
11814 idx, crtc->state->active, intel_crtc->active);
11815
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011816 /* plane mask is fixed up after all initial planes are calculated */
11817 if (pipe_config->quirks & PIPE_CONFIG_QUIRK_INITIAL_PLANES)
11818 intel_crtc_check_initial_planes(crtc, crtc_state);
11819
Ville Syrjälä852eb002015-06-24 22:00:07 +030011820 if (mode_changed && !crtc_state->active)
11821 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011822
Maarten Lankhorstad421372015-06-15 12:33:42 +020011823 if (mode_changed && crtc_state->enable &&
11824 dev_priv->display.crtc_compute_clock &&
11825 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11826 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11827 pipe_config);
11828 if (ret)
11829 return ret;
11830 }
11831
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011832 return intel_atomic_setup_scalers(dev, intel_crtc, pipe_config);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011833}
11834
Jani Nikula65b38e02015-04-13 11:26:56 +030011835static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011836 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11837 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011838 .atomic_begin = intel_begin_crtc_commit,
11839 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011840 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011841};
11842
Daniel Vetter9a935852012-07-05 22:34:27 +020011843/**
11844 * intel_modeset_update_staged_output_state
11845 *
11846 * Updates the staged output configuration state, e.g. after we've read out the
11847 * current hw state.
11848 */
11849static void intel_modeset_update_staged_output_state(struct drm_device *dev)
11850{
Ville Syrjälä76688512014-01-10 11:28:06 +020011851 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011852 struct intel_encoder *encoder;
11853 struct intel_connector *connector;
11854
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011855 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011856 connector->new_encoder =
11857 to_intel_encoder(connector->base.encoder);
11858 }
11859
Damien Lespiaub2784e12014-08-05 11:29:37 +010011860 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011861 encoder->new_crtc =
11862 to_intel_crtc(encoder->base.crtc);
11863 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011864
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011865 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011866 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011867 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011868}
11869
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011870/* Transitional helper to copy current connector/encoder state to
11871 * connector->state. This is needed so that code that is partially
11872 * converted to atomic does the right thing.
11873 */
11874static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11875{
11876 struct intel_connector *connector;
11877
11878 for_each_intel_connector(dev, connector) {
11879 if (connector->base.encoder) {
11880 connector->base.state->best_encoder =
11881 connector->base.encoder;
11882 connector->base.state->crtc =
11883 connector->base.encoder->crtc;
11884 } else {
11885 connector->base.state->best_encoder = NULL;
11886 connector->base.state->crtc = NULL;
11887 }
11888 }
11889}
11890
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011891static void
Robin Schroereba905b2014-05-18 02:24:50 +020011892connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011893 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011894{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011895 int bpp = pipe_config->pipe_bpp;
11896
11897 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11898 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011899 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011900
11901 /* Don't use an invalid EDID bpc value */
11902 if (connector->base.display_info.bpc &&
11903 connector->base.display_info.bpc * 3 < bpp) {
11904 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11905 bpp, connector->base.display_info.bpc*3);
11906 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11907 }
11908
11909 /* Clamp bpp to 8 on screens without EDID 1.4 */
11910 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11911 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11912 bpp);
11913 pipe_config->pipe_bpp = 24;
11914 }
11915}
11916
11917static int
11918compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011919 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011920{
11921 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011922 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011923 struct drm_connector *connector;
11924 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011925 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011926
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011927 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011928 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011929 else if (INTEL_INFO(dev)->gen >= 5)
11930 bpp = 12*3;
11931 else
11932 bpp = 8*3;
11933
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011934
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011935 pipe_config->pipe_bpp = bpp;
11936
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011937 state = pipe_config->base.state;
11938
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011939 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011940 for_each_connector_in_state(state, connector, connector_state, i) {
11941 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011942 continue;
11943
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011944 connected_sink_compute_bpp(to_intel_connector(connector),
11945 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011946 }
11947
11948 return bpp;
11949}
11950
Daniel Vetter644db712013-09-19 14:53:58 +020011951static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11952{
11953 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11954 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011955 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011956 mode->crtc_hdisplay, mode->crtc_hsync_start,
11957 mode->crtc_hsync_end, mode->crtc_htotal,
11958 mode->crtc_vdisplay, mode->crtc_vsync_start,
11959 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11960}
11961
Daniel Vetterc0b03412013-05-28 12:05:54 +020011962static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011963 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011964 const char *context)
11965{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011966 struct drm_device *dev = crtc->base.dev;
11967 struct drm_plane *plane;
11968 struct intel_plane *intel_plane;
11969 struct intel_plane_state *state;
11970 struct drm_framebuffer *fb;
11971
11972 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11973 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011974
11975 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11976 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11977 pipe_config->pipe_bpp, pipe_config->dither);
11978 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11979 pipe_config->has_pch_encoder,
11980 pipe_config->fdi_lanes,
11981 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11982 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11983 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011984 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11985 pipe_config->has_dp_encoder,
11986 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11987 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11988 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011989
11990 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11991 pipe_config->has_dp_encoder,
11992 pipe_config->dp_m2_n2.gmch_m,
11993 pipe_config->dp_m2_n2.gmch_n,
11994 pipe_config->dp_m2_n2.link_m,
11995 pipe_config->dp_m2_n2.link_n,
11996 pipe_config->dp_m2_n2.tu);
11997
Daniel Vetter55072d12014-11-20 16:10:28 +010011998 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11999 pipe_config->has_audio,
12000 pipe_config->has_infoframe);
12001
Daniel Vetterc0b03412013-05-28 12:05:54 +020012002 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012003 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012004 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012005 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12006 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012007 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012008 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12009 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012010 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12011 crtc->num_scalers,
12012 pipe_config->scaler_state.scaler_users,
12013 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012014 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12015 pipe_config->gmch_pfit.control,
12016 pipe_config->gmch_pfit.pgm_ratios,
12017 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012018 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012019 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012020 pipe_config->pch_pfit.size,
12021 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012022 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012023 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012024
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012025 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012026 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012027 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012028 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012029 pipe_config->ddi_pll_sel,
12030 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012031 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012032 pipe_config->dpll_hw_state.pll0,
12033 pipe_config->dpll_hw_state.pll1,
12034 pipe_config->dpll_hw_state.pll2,
12035 pipe_config->dpll_hw_state.pll3,
12036 pipe_config->dpll_hw_state.pll6,
12037 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012038 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012039 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012040 pipe_config->dpll_hw_state.pcsdw12);
12041 } else if (IS_SKYLAKE(dev)) {
12042 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12043 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12044 pipe_config->ddi_pll_sel,
12045 pipe_config->dpll_hw_state.ctrl1,
12046 pipe_config->dpll_hw_state.cfgcr1,
12047 pipe_config->dpll_hw_state.cfgcr2);
12048 } else if (HAS_DDI(dev)) {
12049 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12050 pipe_config->ddi_pll_sel,
12051 pipe_config->dpll_hw_state.wrpll);
12052 } else {
12053 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12054 "fp0: 0x%x, fp1: 0x%x\n",
12055 pipe_config->dpll_hw_state.dpll,
12056 pipe_config->dpll_hw_state.dpll_md,
12057 pipe_config->dpll_hw_state.fp0,
12058 pipe_config->dpll_hw_state.fp1);
12059 }
12060
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012061 DRM_DEBUG_KMS("planes on this crtc\n");
12062 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12063 intel_plane = to_intel_plane(plane);
12064 if (intel_plane->pipe != crtc->pipe)
12065 continue;
12066
12067 state = to_intel_plane_state(plane->state);
12068 fb = state->base.fb;
12069 if (!fb) {
12070 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12071 "disabled, scaler_id = %d\n",
12072 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12073 plane->base.id, intel_plane->pipe,
12074 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12075 drm_plane_index(plane), state->scaler_id);
12076 continue;
12077 }
12078
12079 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12080 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12081 plane->base.id, intel_plane->pipe,
12082 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12083 drm_plane_index(plane));
12084 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12085 fb->base.id, fb->width, fb->height, fb->pixel_format);
12086 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12087 state->scaler_id,
12088 state->src.x1 >> 16, state->src.y1 >> 16,
12089 drm_rect_width(&state->src) >> 16,
12090 drm_rect_height(&state->src) >> 16,
12091 state->dst.x1, state->dst.y1,
12092 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12093 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012094}
12095
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012096static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012097{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012098 struct drm_device *dev = state->dev;
12099 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012100 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012101 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012102 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012103 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012104
12105 /*
12106 * Walk the connector list instead of the encoder
12107 * list to detect the problem on ddi platforms
12108 * where there's just one encoder per digital port.
12109 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012110 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012111 if (!connector_state->best_encoder)
12112 continue;
12113
12114 encoder = to_intel_encoder(connector_state->best_encoder);
12115
12116 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012117
12118 switch (encoder->type) {
12119 unsigned int port_mask;
12120 case INTEL_OUTPUT_UNKNOWN:
12121 if (WARN_ON(!HAS_DDI(dev)))
12122 break;
12123 case INTEL_OUTPUT_DISPLAYPORT:
12124 case INTEL_OUTPUT_HDMI:
12125 case INTEL_OUTPUT_EDP:
12126 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12127
12128 /* the same port mustn't appear more than once */
12129 if (used_ports & port_mask)
12130 return false;
12131
12132 used_ports |= port_mask;
12133 default:
12134 break;
12135 }
12136 }
12137
12138 return true;
12139}
12140
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012141static void
12142clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12143{
12144 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012145 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012146 struct intel_dpll_hw_state dpll_hw_state;
12147 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012148 uint32_t ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012149
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012150 /* FIXME: before the switch to atomic started, a new pipe_config was
12151 * kzalloc'd. Code that depends on any field being zero should be
12152 * fixed, so that the crtc_state can be safely duplicated. For now,
12153 * only fields that are know to not cause problems are preserved. */
12154
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012155 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012156 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012157 shared_dpll = crtc_state->shared_dpll;
12158 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012159 ddi_pll_sel = crtc_state->ddi_pll_sel;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012160
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012161 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012162
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012163 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012164 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012165 crtc_state->shared_dpll = shared_dpll;
12166 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012167 crtc_state->ddi_pll_sel = ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012168}
12169
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012170static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012171intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012172 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012173{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012174 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012175 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012176 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012177 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012178 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012179 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012180 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012181
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012182 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012183
Daniel Vettere143a212013-07-04 12:01:15 +020012184 pipe_config->cpu_transcoder =
12185 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012186
Imre Deak2960bc92013-07-30 13:36:32 +030012187 /*
12188 * Sanitize sync polarity flags based on requested ones. If neither
12189 * positive or negative polarity is requested, treat this as meaning
12190 * negative polarity.
12191 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012192 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012193 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012194 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012195
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012196 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012197 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012198 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012199
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012200 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12201 * plane pixel format and any sink constraints into account. Returns the
12202 * source plane bpp so that dithering can be selected on mismatches
12203 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012204 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12205 pipe_config);
12206 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012207 goto fail;
12208
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012209 /*
12210 * Determine the real pipe dimensions. Note that stereo modes can
12211 * increase the actual pipe size due to the frame doubling and
12212 * insertion of additional space for blanks between the frame. This
12213 * is stored in the crtc timings. We use the requested mode to do this
12214 * computation to clearly distinguish it from the adjusted mode, which
12215 * can be changed by the connectors in the below retry loop.
12216 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012217 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012218 &pipe_config->pipe_src_w,
12219 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012220
Daniel Vettere29c22c2013-02-21 00:00:16 +010012221encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012222 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012223 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012224 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012225
Daniel Vetter135c81b2013-07-21 21:37:09 +020012226 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012227 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12228 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012229
Daniel Vetter7758a112012-07-08 19:40:39 +020012230 /* Pass our mode to the connectors and the CRTC to give them a chance to
12231 * adjust it according to limitations or connector properties, and also
12232 * a chance to reject the mode entirely.
12233 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012234 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012235 if (connector_state->crtc != crtc)
12236 continue;
12237
12238 encoder = to_intel_encoder(connector_state->best_encoder);
12239
Daniel Vetterefea6e82013-07-21 21:36:59 +020012240 if (!(encoder->compute_config(encoder, pipe_config))) {
12241 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012242 goto fail;
12243 }
12244 }
12245
Daniel Vetterff9a6752013-06-01 17:16:21 +020012246 /* Set default port clock if not overwritten by the encoder. Needs to be
12247 * done afterwards in case the encoder adjusts the mode. */
12248 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012249 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012250 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012251
Daniel Vettera43f6e02013-06-07 23:10:32 +020012252 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012253 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012254 DRM_DEBUG_KMS("CRTC fixup failed\n");
12255 goto fail;
12256 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012257
12258 if (ret == RETRY) {
12259 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12260 ret = -EINVAL;
12261 goto fail;
12262 }
12263
12264 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12265 retry = false;
12266 goto encoder_retry;
12267 }
12268
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012269 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012270 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012271 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012272
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012273 /* Check if we need to force a modeset */
12274 if (pipe_config->has_audio !=
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012275 to_intel_crtc_state(crtc->state)->has_audio) {
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012276 pipe_config->base.mode_changed = true;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012277 ret = drm_atomic_add_affected_planes(state, crtc);
12278 }
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012279
12280 /*
12281 * Note we have an issue here with infoframes: current code
12282 * only updates them on the full mode set path per hw
12283 * requirements. So here we should be checking for any
12284 * required changes and forcing a mode set.
12285 */
Daniel Vetter7758a112012-07-08 19:40:39 +020012286fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012287 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012288}
12289
Daniel Vetterea9d7582012-07-10 10:42:52 +020012290static bool intel_crtc_in_use(struct drm_crtc *crtc)
12291{
12292 struct drm_encoder *encoder;
12293 struct drm_device *dev = crtc->dev;
12294
12295 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
12296 if (encoder->crtc == crtc)
12297 return true;
12298
12299 return false;
12300}
12301
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012302static void
12303intel_modeset_update_state(struct drm_atomic_state *state)
12304{
12305 struct drm_device *dev = state->dev;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012306 struct intel_encoder *intel_encoder;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012307 struct drm_crtc *crtc;
12308 struct drm_crtc_state *crtc_state;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012309 struct drm_connector *connector;
12310
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020012311 intel_shared_dpll_commit(state);
Daniel Vetterba41c0de2014-11-03 15:04:55 +010012312
Damien Lespiaub2784e12014-08-05 11:29:37 +010012313 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020012314 if (!intel_encoder->base.crtc)
12315 continue;
12316
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012317 crtc = intel_encoder->base.crtc;
12318 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12319 if (!crtc_state || !needs_modeset(crtc->state))
12320 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012321
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012322 intel_encoder->connectors_active = false;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012323 }
12324
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012325 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorstf7217902015-06-10 10:24:20 +020012326 intel_modeset_update_staged_output_state(state->dev);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012327
Ville Syrjälä76688512014-01-10 11:28:06 +020012328 /* Double check state. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012329 for_each_crtc(dev, crtc) {
12330 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012331
12332 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012333
12334 /* Update hwmode for vblank functions */
12335 if (crtc->state->active)
12336 crtc->hwmode = crtc->state->adjusted_mode;
12337 else
12338 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012339 }
12340
12341 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12342 if (!connector->encoder || !connector->encoder->crtc)
12343 continue;
12344
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012345 crtc = connector->encoder->crtc;
12346 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12347 if (!crtc_state || !needs_modeset(crtc->state))
12348 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012349
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012350 if (crtc->state->active) {
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012351 struct drm_property *dpms_property =
12352 dev->mode_config.dpms_property;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012353
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012354 connector->dpms = DRM_MODE_DPMS_ON;
12355 drm_object_property_set_value(&connector->base, dpms_property, DRM_MODE_DPMS_ON);
Daniel Vetter68d34722012-09-06 22:08:35 +020012356
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012357 intel_encoder = to_intel_encoder(connector->encoder);
12358 intel_encoder->connectors_active = true;
12359 } else
12360 connector->dpms = DRM_MODE_DPMS_OFF;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012361 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012362}
12363
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012364static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012365{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012366 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012367
12368 if (clock1 == clock2)
12369 return true;
12370
12371 if (!clock1 || !clock2)
12372 return false;
12373
12374 diff = abs(clock1 - clock2);
12375
12376 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12377 return true;
12378
12379 return false;
12380}
12381
Daniel Vetter25c5b262012-07-08 22:08:04 +020012382#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12383 list_for_each_entry((intel_crtc), \
12384 &(dev)->mode_config.crtc_list, \
12385 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012386 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012387
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012388static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012389intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012390 struct intel_crtc_state *current_config,
12391 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012392{
Daniel Vetter66e985c2013-06-05 13:34:20 +020012393#define PIPE_CONF_CHECK_X(name) \
12394 if (current_config->name != pipe_config->name) { \
12395 DRM_ERROR("mismatch in " #name " " \
12396 "(expected 0x%08x, found 0x%08x)\n", \
12397 current_config->name, \
12398 pipe_config->name); \
12399 return false; \
12400 }
12401
Daniel Vetter08a24032013-04-19 11:25:34 +020012402#define PIPE_CONF_CHECK_I(name) \
12403 if (current_config->name != pipe_config->name) { \
12404 DRM_ERROR("mismatch in " #name " " \
12405 "(expected %i, found %i)\n", \
12406 current_config->name, \
12407 pipe_config->name); \
12408 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012409 }
12410
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012411/* This is required for BDW+ where there is only one set of registers for
12412 * switching between high and low RR.
12413 * This macro can be used whenever a comparison has to be made between one
12414 * hw state and multiple sw state variables.
12415 */
12416#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12417 if ((current_config->name != pipe_config->name) && \
12418 (current_config->alt_name != pipe_config->name)) { \
12419 DRM_ERROR("mismatch in " #name " " \
12420 "(expected %i or %i, found %i)\n", \
12421 current_config->name, \
12422 current_config->alt_name, \
12423 pipe_config->name); \
12424 return false; \
12425 }
12426
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012427#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12428 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070012429 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012430 "(expected %i, found %i)\n", \
12431 current_config->name & (mask), \
12432 pipe_config->name & (mask)); \
12433 return false; \
12434 }
12435
Ville Syrjälä5e550652013-09-06 23:29:07 +030012436#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12437 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
12438 DRM_ERROR("mismatch in " #name " " \
12439 "(expected %i, found %i)\n", \
12440 current_config->name, \
12441 pipe_config->name); \
12442 return false; \
12443 }
12444
Daniel Vetterbb760062013-06-06 14:55:52 +020012445#define PIPE_CONF_QUIRK(quirk) \
12446 ((current_config->quirks | pipe_config->quirks) & (quirk))
12447
Daniel Vettereccb1402013-05-22 00:50:22 +020012448 PIPE_CONF_CHECK_I(cpu_transcoder);
12449
Daniel Vetter08a24032013-04-19 11:25:34 +020012450 PIPE_CONF_CHECK_I(has_pch_encoder);
12451 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020012452 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
12453 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
12454 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
12455 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
12456 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020012457
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012458 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012459
12460 if (INTEL_INFO(dev)->gen < 8) {
12461 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
12462 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
12463 PIPE_CONF_CHECK_I(dp_m_n.link_m);
12464 PIPE_CONF_CHECK_I(dp_m_n.link_n);
12465 PIPE_CONF_CHECK_I(dp_m_n.tu);
12466
12467 if (current_config->has_drrs) {
12468 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
12469 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
12470 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
12471 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
12472 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
12473 }
12474 } else {
12475 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
12476 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
12477 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
12478 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
12479 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
12480 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012481
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012482 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12483 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12484 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12485 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12486 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12487 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012488
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012489 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12490 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12491 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12492 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12493 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12494 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012495
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012496 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012497 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012498 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12499 IS_VALLEYVIEW(dev))
12500 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012501 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012502
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012503 PIPE_CONF_CHECK_I(has_audio);
12504
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012505 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012506 DRM_MODE_FLAG_INTERLACE);
12507
Daniel Vetterbb760062013-06-06 14:55:52 +020012508 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012509 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012510 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012511 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012512 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012513 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012514 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012515 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012516 DRM_MODE_FLAG_NVSYNC);
12517 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012518
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012519 PIPE_CONF_CHECK_I(pipe_src_w);
12520 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012521
Daniel Vetter99535992014-04-13 12:00:33 +020012522 /*
12523 * FIXME: BIOS likes to set up a cloned config with lvds+external
12524 * screen. Since we don't yet re-compute the pipe config when moving
12525 * just the lvds port away to another pipe the sw tracking won't match.
12526 *
12527 * Proper atomic modesets with recomputed global state will fix this.
12528 * Until then just don't check gmch state for inherited modes.
12529 */
12530 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
12531 PIPE_CONF_CHECK_I(gmch_pfit.control);
12532 /* pfit ratios are autocomputed by the hw on gen4+ */
12533 if (INTEL_INFO(dev)->gen < 4)
12534 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12535 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
12536 }
12537
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012538 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12539 if (current_config->pch_pfit.enabled) {
12540 PIPE_CONF_CHECK_I(pch_pfit.pos);
12541 PIPE_CONF_CHECK_I(pch_pfit.size);
12542 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012543
Chandra Kondurua1b22782015-04-07 15:28:45 -070012544 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12545
Jesse Barnese59150d2014-01-07 13:30:45 -080012546 /* BDW+ don't expose a synchronous way to read the state */
12547 if (IS_HASWELL(dev))
12548 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012549
Ville Syrjälä282740f2013-09-04 18:30:03 +030012550 PIPE_CONF_CHECK_I(double_wide);
12551
Daniel Vetter26804af2014-06-25 22:01:55 +030012552 PIPE_CONF_CHECK_X(ddi_pll_sel);
12553
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012554 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012555 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012556 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012557 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12558 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012559 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012560 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12561 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12562 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012563
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012564 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12565 PIPE_CONF_CHECK_I(pipe_bpp);
12566
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012567 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012568 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012569
Daniel Vetter66e985c2013-06-05 13:34:20 +020012570#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012571#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012572#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012573#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012574#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012575#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012576
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012577 return true;
12578}
12579
Damien Lespiau08db6652014-11-04 17:06:52 +000012580static void check_wm_state(struct drm_device *dev)
12581{
12582 struct drm_i915_private *dev_priv = dev->dev_private;
12583 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12584 struct intel_crtc *intel_crtc;
12585 int plane;
12586
12587 if (INTEL_INFO(dev)->gen < 9)
12588 return;
12589
12590 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12591 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12592
12593 for_each_intel_crtc(dev, intel_crtc) {
12594 struct skl_ddb_entry *hw_entry, *sw_entry;
12595 const enum pipe pipe = intel_crtc->pipe;
12596
12597 if (!intel_crtc->active)
12598 continue;
12599
12600 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012601 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012602 hw_entry = &hw_ddb.plane[pipe][plane];
12603 sw_entry = &sw_ddb->plane[pipe][plane];
12604
12605 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12606 continue;
12607
12608 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12609 "(expected (%u,%u), found (%u,%u))\n",
12610 pipe_name(pipe), plane + 1,
12611 sw_entry->start, sw_entry->end,
12612 hw_entry->start, hw_entry->end);
12613 }
12614
12615 /* cursor */
12616 hw_entry = &hw_ddb.cursor[pipe];
12617 sw_entry = &sw_ddb->cursor[pipe];
12618
12619 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12620 continue;
12621
12622 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12623 "(expected (%u,%u), found (%u,%u))\n",
12624 pipe_name(pipe),
12625 sw_entry->start, sw_entry->end,
12626 hw_entry->start, hw_entry->end);
12627 }
12628}
12629
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012630static void
12631check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012632{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012633 struct intel_connector *connector;
12634
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012635 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012636 /* This also checks the encoder/connector hw state with the
12637 * ->get_hw_state callbacks. */
12638 intel_connector_check_state(connector);
12639
Rob Clarke2c719b2014-12-15 13:56:32 -050012640 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012641 "connector's staged encoder doesn't match current encoder\n");
12642 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012643}
12644
12645static void
12646check_encoder_state(struct drm_device *dev)
12647{
12648 struct intel_encoder *encoder;
12649 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012650
Damien Lespiaub2784e12014-08-05 11:29:37 +010012651 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012652 bool enabled = false;
12653 bool active = false;
12654 enum pipe pipe, tracked_pipe;
12655
12656 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12657 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012658 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012659
Rob Clarke2c719b2014-12-15 13:56:32 -050012660 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012661 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012662 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012663 "encoder's active_connectors set, but no crtc\n");
12664
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012665 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012666 if (connector->base.encoder != &encoder->base)
12667 continue;
12668 enabled = true;
12669 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12670 active = true;
12671 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012672 /*
12673 * for MST connectors if we unplug the connector is gone
12674 * away but the encoder is still connected to a crtc
12675 * until a modeset happens in response to the hotplug.
12676 */
12677 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12678 continue;
12679
Rob Clarke2c719b2014-12-15 13:56:32 -050012680 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012681 "encoder's enabled state mismatch "
12682 "(expected %i, found %i)\n",
12683 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050012684 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012685 "active encoder with no crtc\n");
12686
Rob Clarke2c719b2014-12-15 13:56:32 -050012687 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012688 "encoder's computed active state doesn't match tracked active state "
12689 "(expected %i, found %i)\n", active, encoder->connectors_active);
12690
12691 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050012692 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012693 "encoder's hw state doesn't match sw tracking "
12694 "(expected %i, found %i)\n",
12695 encoder->connectors_active, active);
12696
12697 if (!encoder->base.crtc)
12698 continue;
12699
12700 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050012701 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012702 "active encoder's pipe doesn't match"
12703 "(expected %i, found %i)\n",
12704 tracked_pipe, pipe);
12705
12706 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012707}
12708
12709static void
12710check_crtc_state(struct drm_device *dev)
12711{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012712 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012713 struct intel_crtc *crtc;
12714 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012715 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012716
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012717 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012718 bool enabled = false;
12719 bool active = false;
12720
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012721 memset(&pipe_config, 0, sizeof(pipe_config));
12722
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012723 DRM_DEBUG_KMS("[CRTC:%d]\n",
12724 crtc->base.base.id);
12725
Matt Roper83d65732015-02-25 13:12:16 -080012726 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012727 "active crtc, but not enabled in sw tracking\n");
12728
Damien Lespiaub2784e12014-08-05 11:29:37 +010012729 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012730 if (encoder->base.crtc != &crtc->base)
12731 continue;
12732 enabled = true;
12733 if (encoder->connectors_active)
12734 active = true;
12735 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020012736
Rob Clarke2c719b2014-12-15 13:56:32 -050012737 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012738 "crtc's computed active state doesn't match tracked active state "
12739 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080012740 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012741 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080012742 "(expected %i, found %i)\n", enabled,
12743 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012744
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012745 active = dev_priv->display.get_pipe_config(crtc,
12746 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020012747
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012748 /* hw state is inconsistent with the pipe quirk */
12749 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12750 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020012751 active = crtc->active;
12752
Damien Lespiaub2784e12014-08-05 11:29:37 +010012753 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030012754 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020012755 if (encoder->base.crtc != &crtc->base)
12756 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012757 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020012758 encoder->get_config(encoder, &pipe_config);
12759 }
12760
Rob Clarke2c719b2014-12-15 13:56:32 -050012761 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012762 "crtc active state doesn't match with hw state "
12763 "(expected %i, found %i)\n", crtc->active, active);
12764
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012765 I915_STATE_WARN(crtc->active != crtc->base.state->active,
12766 "transitional active state does not match atomic hw state "
12767 "(expected %i, found %i)\n", crtc->base.state->active, crtc->active);
12768
Daniel Vetterc0b03412013-05-28 12:05:54 +020012769 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012770 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012771 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020012772 intel_dump_pipe_config(crtc, &pipe_config,
12773 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012774 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012775 "[sw state]");
12776 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012777 }
12778}
12779
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012780static void
12781check_shared_dpll_state(struct drm_device *dev)
12782{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012783 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012784 struct intel_crtc *crtc;
12785 struct intel_dpll_hw_state dpll_hw_state;
12786 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012787
12788 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12789 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12790 int enabled_crtcs = 0, active_crtcs = 0;
12791 bool active;
12792
12793 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12794
12795 DRM_DEBUG_KMS("%s\n", pll->name);
12796
12797 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12798
Rob Clarke2c719b2014-12-15 13:56:32 -050012799 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012800 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012801 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012802 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012803 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012804 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012805 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012806 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012807 "pll on state mismatch (expected %i, found %i)\n",
12808 pll->on, active);
12809
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012810 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012811 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012812 enabled_crtcs++;
12813 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12814 active_crtcs++;
12815 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012816 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012817 "pll active crtcs mismatch (expected %i, found %i)\n",
12818 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012819 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012820 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012821 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012822
Rob Clarke2c719b2014-12-15 13:56:32 -050012823 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012824 sizeof(dpll_hw_state)),
12825 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012826 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012827}
12828
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012829void
12830intel_modeset_check_state(struct drm_device *dev)
12831{
Damien Lespiau08db6652014-11-04 17:06:52 +000012832 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012833 check_connector_state(dev);
12834 check_encoder_state(dev);
12835 check_crtc_state(dev);
12836 check_shared_dpll_state(dev);
12837}
12838
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012839void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012840 int dotclock)
12841{
12842 /*
12843 * FDI already provided one idea for the dotclock.
12844 * Yell if the encoder disagrees.
12845 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012846 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012847 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012848 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012849}
12850
Ville Syrjälä80715b22014-05-15 20:23:23 +030012851static void update_scanline_offset(struct intel_crtc *crtc)
12852{
12853 struct drm_device *dev = crtc->base.dev;
12854
12855 /*
12856 * The scanline counter increments at the leading edge of hsync.
12857 *
12858 * On most platforms it starts counting from vtotal-1 on the
12859 * first active line. That means the scanline counter value is
12860 * always one less than what we would expect. Ie. just after
12861 * start of vblank, which also occurs at start of hsync (on the
12862 * last active line), the scanline counter will read vblank_start-1.
12863 *
12864 * On gen2 the scanline counter starts counting from 1 instead
12865 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12866 * to keep the value positive), instead of adding one.
12867 *
12868 * On HSW+ the behaviour of the scanline counter depends on the output
12869 * type. For DP ports it behaves like most other platforms, but on HDMI
12870 * there's an extra 1 line difference. So we need to add two instead of
12871 * one to the value.
12872 */
12873 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012874 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012875 int vtotal;
12876
12877 vtotal = mode->crtc_vtotal;
12878 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12879 vtotal /= 2;
12880
12881 crtc->scanline_offset = vtotal - 1;
12882 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012883 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012884 crtc->scanline_offset = 2;
12885 } else
12886 crtc->scanline_offset = 1;
12887}
12888
Maarten Lankhorstad421372015-06-15 12:33:42 +020012889static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012890{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012891 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012892 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012893 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012894 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012895 struct intel_crtc_state *intel_crtc_state;
12896 struct drm_crtc *crtc;
12897 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012898 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012899
12900 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012901 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012902
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012903 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012904 int dpll;
12905
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012906 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012907 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012908 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012909
Maarten Lankhorstad421372015-06-15 12:33:42 +020012910 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012911 continue;
12912
Maarten Lankhorstad421372015-06-15 12:33:42 +020012913 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012914
Maarten Lankhorstad421372015-06-15 12:33:42 +020012915 if (!shared_dpll)
12916 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12917
12918 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012919 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012920}
12921
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012922/*
12923 * This implements the workaround described in the "notes" section of the mode
12924 * set sequence documentation. When going from no pipes or single pipe to
12925 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12926 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12927 */
12928static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12929{
12930 struct drm_crtc_state *crtc_state;
12931 struct intel_crtc *intel_crtc;
12932 struct drm_crtc *crtc;
12933 struct intel_crtc_state *first_crtc_state = NULL;
12934 struct intel_crtc_state *other_crtc_state = NULL;
12935 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12936 int i;
12937
12938 /* look at all crtc's that are going to be enabled in during modeset */
12939 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12940 intel_crtc = to_intel_crtc(crtc);
12941
12942 if (!crtc_state->active || !needs_modeset(crtc_state))
12943 continue;
12944
12945 if (first_crtc_state) {
12946 other_crtc_state = to_intel_crtc_state(crtc_state);
12947 break;
12948 } else {
12949 first_crtc_state = to_intel_crtc_state(crtc_state);
12950 first_pipe = intel_crtc->pipe;
12951 }
12952 }
12953
12954 /* No workaround needed? */
12955 if (!first_crtc_state)
12956 return 0;
12957
12958 /* w/a possibly needed, check how many crtc's are already enabled. */
12959 for_each_intel_crtc(state->dev, intel_crtc) {
12960 struct intel_crtc_state *pipe_config;
12961
12962 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12963 if (IS_ERR(pipe_config))
12964 return PTR_ERR(pipe_config);
12965
12966 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12967
12968 if (!pipe_config->base.active ||
12969 needs_modeset(&pipe_config->base))
12970 continue;
12971
12972 /* 2 or more enabled crtcs means no need for w/a */
12973 if (enabled_pipe != INVALID_PIPE)
12974 return 0;
12975
12976 enabled_pipe = intel_crtc->pipe;
12977 }
12978
12979 if (enabled_pipe != INVALID_PIPE)
12980 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12981 else if (other_crtc_state)
12982 other_crtc_state->hsw_workaround_pipe = first_pipe;
12983
12984 return 0;
12985}
12986
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012987static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12988{
12989 struct drm_crtc *crtc;
12990 struct drm_crtc_state *crtc_state;
12991 int ret = 0;
12992
12993 /* add all active pipes to the state */
12994 for_each_crtc(state->dev, crtc) {
12995 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12996 if (IS_ERR(crtc_state))
12997 return PTR_ERR(crtc_state);
12998
12999 if (!crtc_state->active || needs_modeset(crtc_state))
13000 continue;
13001
13002 crtc_state->mode_changed = true;
13003
13004 ret = drm_atomic_add_affected_connectors(state, crtc);
13005 if (ret)
13006 break;
13007
13008 ret = drm_atomic_add_affected_planes(state, crtc);
13009 if (ret)
13010 break;
13011 }
13012
13013 return ret;
13014}
13015
13016
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013017/* Code that should eventually be part of atomic_check() */
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013018static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013019{
13020 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013021 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013022 int ret;
13023
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013024 if (!check_digital_port_conflicts(state)) {
13025 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13026 return -EINVAL;
13027 }
13028
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013029 /*
13030 * See if the config requires any additional preparation, e.g.
13031 * to adjust global state with pipes off. We need to do this
13032 * here so we can get the modeset_pipe updated config for the new
13033 * mode set on this crtc. For other crtcs we need to use the
13034 * adjusted_mode bits in the crtc directly.
13035 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013036 if (dev_priv->display.modeset_calc_cdclk) {
13037 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013038
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013039 ret = dev_priv->display.modeset_calc_cdclk(state);
13040
13041 cdclk = to_intel_atomic_state(state)->cdclk;
13042 if (!ret && cdclk != dev_priv->cdclk_freq)
13043 ret = intel_modeset_all_pipes(state);
13044
13045 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013046 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013047 } else
13048 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013049
Maarten Lankhorstad421372015-06-15 12:33:42 +020013050 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013051
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013052 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013053 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013054
Maarten Lankhorstad421372015-06-15 12:33:42 +020013055 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013056}
13057
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013058static int
13059intel_modeset_compute_config(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013060{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013061 struct drm_crtc *crtc;
13062 struct drm_crtc_state *crtc_state;
13063 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013064 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013065
13066 ret = drm_atomic_helper_check_modeset(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013067 if (ret)
13068 return ret;
13069
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013070 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013071 if (!crtc_state->enable) {
13072 if (needs_modeset(crtc_state))
13073 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013074 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013075 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013076
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020013077 if (to_intel_crtc_state(crtc_state)->quirks &
13078 PIPE_CONFIG_QUIRK_INITIAL_PLANES) {
13079 ret = drm_atomic_add_affected_planes(state, crtc);
13080 if (ret)
13081 return ret;
13082
13083 /*
13084 * We ought to handle i915.fastboot here.
13085 * If no modeset is required and the primary plane has
13086 * a fb, update the members of crtc_state as needed,
13087 * and run the necessary updates during vblank evasion.
13088 */
13089 }
13090
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013091 if (!needs_modeset(crtc_state)) {
13092 ret = drm_atomic_add_affected_connectors(state, crtc);
13093 if (ret)
13094 return ret;
13095 }
13096
13097 ret = intel_modeset_pipe_config(crtc,
13098 to_intel_crtc_state(crtc_state));
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013099 if (ret)
13100 return ret;
13101
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013102 if (needs_modeset(crtc_state))
13103 any_ms = true;
13104
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013105 intel_dump_pipe_config(to_intel_crtc(crtc),
13106 to_intel_crtc_state(crtc_state),
13107 "[modeset]");
13108 }
13109
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013110 if (any_ms) {
13111 ret = intel_modeset_checks(state);
13112
13113 if (ret)
13114 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013115 } else
13116 to_intel_atomic_state(state)->cdclk =
13117 to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013118
13119 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013120}
13121
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020013122static int __intel_set_mode(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013123{
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020013124 struct drm_device *dev = state->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030013125 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013126 struct drm_crtc *crtc;
13127 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013128 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013129 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013130 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013131
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013132 ret = drm_atomic_helper_prepare_planes(dev, state);
13133 if (ret)
13134 return ret;
13135
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013136 drm_atomic_helper_swap_state(dev, state);
13137
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013138 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13140
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013141 if (!needs_modeset(crtc->state))
13142 continue;
13143
Ville Syrjälä852eb002015-06-24 22:00:07 +030013144 intel_pre_plane_update(intel_crtc);
13145
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013146 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013147 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013148
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013149 if (crtc_state->active) {
13150 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13151 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013152 intel_crtc->active = false;
13153 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013154 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013155 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013156
Daniel Vetterea9d7582012-07-10 10:42:52 +020013157 /* Only after disabling all output pipelines that will be changed can we
13158 * update the the output configuration. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013159 intel_modeset_update_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013160
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030013161 /* The state has been swaped above, so state actually contains the
13162 * old state now. */
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013163 if (any_ms)
13164 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020013165
Daniel Vettera6778b32012-07-02 09:56:42 +020013166 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013167 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013168 if (needs_modeset(crtc->state) && crtc->state->active) {
13169 update_scanline_offset(to_intel_crtc(crtc));
13170 dev_priv->display.crtc_enable(crtc);
13171 }
13172
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013173 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013174 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013175
Daniel Vettera6778b32012-07-02 09:56:42 +020013176 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013177
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013178 drm_atomic_helper_cleanup_planes(dev, state);
13179
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013180 drm_atomic_state_free(state);
13181
Ander Conselvan de Oliveira9eb45f22015-04-21 17:13:07 +030013182 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013183}
13184
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013185static int intel_set_mode_checked(struct drm_atomic_state *state)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013186{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013187 struct drm_device *dev = state->dev;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013188 int ret;
13189
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013190 ret = __intel_set_mode(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013191 if (ret == 0)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013192 intel_modeset_check_state(dev);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013193
13194 return ret;
13195}
13196
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013197static int intel_set_mode(struct drm_atomic_state *state)
Daniel Vetterf30da182013-04-11 20:22:50 +020013198{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013199 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020013200
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013201 ret = intel_modeset_compute_config(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013202 if (ret)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013203 return ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013204
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013205 return intel_set_mode_checked(state);
Daniel Vetterf30da182013-04-11 20:22:50 +020013206}
13207
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013208void intel_crtc_restore_mode(struct drm_crtc *crtc)
13209{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013210 struct drm_device *dev = crtc->dev;
13211 struct drm_atomic_state *state;
13212 struct intel_encoder *encoder;
13213 struct intel_connector *connector;
13214 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013215 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013216 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013217
13218 state = drm_atomic_state_alloc(dev);
13219 if (!state) {
13220 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
13221 crtc->base.id);
13222 return;
13223 }
13224
13225 state->acquire_ctx = dev->mode_config.acquire_ctx;
13226
13227 /* The force restore path in the HW readout code relies on the staged
13228 * config still keeping the user requested config while the actual
13229 * state has been overwritten by the configuration read from HW. We
13230 * need to copy the staged config to the atomic state, otherwise the
13231 * mode set will just reapply the state the HW is already in. */
13232 for_each_intel_encoder(dev, encoder) {
13233 if (&encoder->new_crtc->base != crtc)
13234 continue;
13235
13236 for_each_intel_connector(dev, connector) {
13237 if (connector->new_encoder != encoder)
13238 continue;
13239
13240 connector_state = drm_atomic_get_connector_state(state, &connector->base);
13241 if (IS_ERR(connector_state)) {
13242 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
13243 connector->base.base.id,
13244 connector->base.name,
13245 PTR_ERR(connector_state));
13246 continue;
13247 }
13248
13249 connector_state->crtc = crtc;
13250 connector_state->best_encoder = &encoder->base;
13251 }
13252 }
13253
Ander Conselvan de Oliveira4ed9fb32015-06-16 11:49:45 +030013254 crtc_state = intel_atomic_get_crtc_state(state, to_intel_crtc(crtc));
13255 if (IS_ERR(crtc_state)) {
13256 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
13257 crtc->base.id, PTR_ERR(crtc_state));
13258 drm_atomic_state_free(state);
13259 return;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013260 }
13261
Ander Conselvan de Oliveira4ed9fb32015-06-16 11:49:45 +030013262 crtc_state->base.active = crtc_state->base.enable =
13263 to_intel_crtc(crtc)->new_enabled;
13264
13265 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
13266
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030013267 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
13268 crtc->primary->fb, crtc->x, crtc->y);
13269
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013270 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013271 if (ret)
13272 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013273}
13274
Daniel Vetter25c5b262012-07-08 22:08:04 +020013275#undef for_each_intel_crtc_masked
13276
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013277static bool intel_connector_in_mode_set(struct intel_connector *connector,
13278 struct drm_mode_set *set)
13279{
13280 int ro;
13281
13282 for (ro = 0; ro < set->num_connectors; ro++)
13283 if (set->connectors[ro] == &connector->base)
13284 return true;
13285
13286 return false;
13287}
13288
Daniel Vetter2e431052012-07-04 22:42:15 +020013289static int
Daniel Vetter9a935852012-07-05 22:34:27 +020013290intel_modeset_stage_output_state(struct drm_device *dev,
13291 struct drm_mode_set *set,
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013292 struct drm_atomic_state *state)
Daniel Vetter50f56112012-07-02 09:35:43 +020013293{
Daniel Vetter9a935852012-07-05 22:34:27 +020013294 struct intel_connector *connector;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013295 struct drm_connector *drm_connector;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013296 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013297 struct drm_crtc *crtc;
13298 struct drm_crtc_state *crtc_state;
13299 int i, ret;
Daniel Vetter50f56112012-07-02 09:35:43 +020013300
Damien Lespiau9abdda72013-02-13 13:29:23 +000013301 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020013302 * of connectors. For paranoia, double-check this. */
13303 WARN_ON(!set->fb && (set->num_connectors != 0));
13304 WARN_ON(set->fb && (set->num_connectors == 0));
13305
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013306 for_each_intel_connector(dev, connector) {
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013307 bool in_mode_set = intel_connector_in_mode_set(connector, set);
13308
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013309 if (!in_mode_set && connector->base.state->crtc != set->crtc)
13310 continue;
13311
13312 connector_state =
13313 drm_atomic_get_connector_state(state, &connector->base);
13314 if (IS_ERR(connector_state))
13315 return PTR_ERR(connector_state);
13316
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013317 if (in_mode_set) {
13318 int pipe = to_intel_crtc(set->crtc)->pipe;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013319 connector_state->best_encoder =
13320 &intel_find_encoder(connector, pipe)->base;
Daniel Vetter50f56112012-07-02 09:35:43 +020013321 }
13322
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013323 if (connector->base.state->crtc != set->crtc)
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013324 continue;
13325
Daniel Vetter9a935852012-07-05 22:34:27 +020013326 /* If we disable the crtc, disable all its connectors. Also, if
13327 * the connector is on the changing crtc but not on the new
13328 * connector list, disable it. */
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013329 if (!set->fb || !in_mode_set) {
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013330 connector_state->best_encoder = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020013331
13332 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
13333 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013334 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020013335 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013336 }
13337 /* connector->new_encoder is now updated for all connectors. */
13338
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013339 for_each_connector_in_state(state, drm_connector, connector_state, i) {
13340 connector = to_intel_connector(drm_connector);
Ville Syrjälä76688512014-01-10 11:28:06 +020013341
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013342 if (!connector_state->best_encoder) {
13343 ret = drm_atomic_set_crtc_for_connector(connector_state,
13344 NULL);
13345 if (ret)
13346 return ret;
13347
Daniel Vetter50f56112012-07-02 09:35:43 +020013348 continue;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013349 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013350
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013351 if (intel_connector_in_mode_set(connector, set)) {
13352 struct drm_crtc *crtc = connector->base.state->crtc;
13353
13354 /* If this connector was in a previous crtc, add it
13355 * to the state. We might need to disable it. */
13356 if (crtc) {
13357 crtc_state =
13358 drm_atomic_get_crtc_state(state, crtc);
13359 if (IS_ERR(crtc_state))
13360 return PTR_ERR(crtc_state);
13361 }
13362
13363 ret = drm_atomic_set_crtc_for_connector(connector_state,
13364 set->crtc);
13365 if (ret)
13366 return ret;
13367 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013368
13369 /* Make sure the new CRTC will work with the encoder */
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013370 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
13371 connector_state->crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020013372 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020013373 }
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013374
Daniel Vetter9a935852012-07-05 22:34:27 +020013375 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
13376 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013377 connector->base.name,
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013378 connector_state->crtc->base.id);
13379
13380 if (connector_state->best_encoder != &connector->encoder->base)
13381 connector->encoder =
13382 to_intel_encoder(connector_state->best_encoder);
Daniel Vetter9a935852012-07-05 22:34:27 +020013383 }
13384
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013385 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013386 bool has_connectors;
13387
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013388 ret = drm_atomic_add_affected_connectors(state, crtc);
13389 if (ret)
13390 return ret;
Paulo Zanoni5a65f352014-01-07 14:55:53 -020013391
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013392 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
13393 if (has_connectors != crtc_state->enable)
13394 crtc_state->enable =
13395 crtc_state->active = has_connectors;
Ville Syrjälä76688512014-01-10 11:28:06 +020013396 }
13397
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013398 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
13399 set->fb, set->x, set->y);
13400 if (ret)
13401 return ret;
13402
13403 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
13404 if (IS_ERR(crtc_state))
13405 return PTR_ERR(crtc_state);
13406
Matt Roperce522992015-06-05 15:08:24 -070013407 ret = drm_atomic_set_mode_for_crtc(crtc_state, set->mode);
13408 if (ret)
13409 return ret;
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013410
13411 if (set->num_connectors)
13412 crtc_state->active = true;
13413
Daniel Vetter2e431052012-07-04 22:42:15 +020013414 return 0;
13415}
13416
13417static int intel_crtc_set_config(struct drm_mode_set *set)
13418{
13419 struct drm_device *dev;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013420 struct drm_atomic_state *state = NULL;
Daniel Vetter2e431052012-07-04 22:42:15 +020013421 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020013422
Daniel Vetter8d3e3752012-07-05 16:09:09 +020013423 BUG_ON(!set);
13424 BUG_ON(!set->crtc);
13425 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020013426
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010013427 /* Enforce sane interface api - has been abused by the fb helper. */
13428 BUG_ON(!set->mode && set->fb);
13429 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020013430
Daniel Vetter2e431052012-07-04 22:42:15 +020013431 if (set->fb) {
13432 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
13433 set->crtc->base.id, set->fb->base.id,
13434 (int)set->num_connectors, set->x, set->y);
13435 } else {
13436 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020013437 }
13438
13439 dev = set->crtc->dev;
13440
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013441 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013442 if (!state)
13443 return -ENOMEM;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013444
13445 state->acquire_ctx = dev->mode_config.acquire_ctx;
13446
Ander Conselvan de Oliveira462a4252015-04-21 17:13:00 +030013447 ret = intel_modeset_stage_output_state(dev, set, state);
Daniel Vetter2e431052012-07-04 22:42:15 +020013448 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013449 goto out;
Daniel Vetter2e431052012-07-04 22:42:15 +020013450
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013451 ret = intel_modeset_compute_config(state);
13452 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013453 goto out;
Jesse Barnes50f52752014-11-07 13:11:00 -080013454
Jesse Barnes1f9954d2014-11-05 14:26:10 -080013455 intel_update_pipe_size(to_intel_crtc(set->crtc));
13456
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013457 ret = intel_set_mode_checked(state);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013458 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020013459 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
13460 set->crtc->base.id, ret);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013461 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013462
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013463out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013464 if (ret)
13465 drm_atomic_state_free(state);
Daniel Vetter50f56112012-07-02 09:35:43 +020013466 return ret;
13467}
13468
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013469static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013470 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020013471 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013472 .destroy = intel_crtc_destroy,
13473 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013474 .atomic_duplicate_state = intel_crtc_duplicate_state,
13475 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013476};
13477
Daniel Vetter53589012013-06-05 13:34:16 +020013478static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13479 struct intel_shared_dpll *pll,
13480 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013481{
Daniel Vetter53589012013-06-05 13:34:16 +020013482 uint32_t val;
13483
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013484 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013485 return false;
13486
Daniel Vetter53589012013-06-05 13:34:16 +020013487 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013488 hw_state->dpll = val;
13489 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13490 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013491
13492 return val & DPLL_VCO_ENABLE;
13493}
13494
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013495static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13496 struct intel_shared_dpll *pll)
13497{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013498 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13499 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013500}
13501
Daniel Vettere7b903d2013-06-05 13:34:14 +020013502static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13503 struct intel_shared_dpll *pll)
13504{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013505 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013506 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013507
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013508 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013509
13510 /* Wait for the clocks to stabilize. */
13511 POSTING_READ(PCH_DPLL(pll->id));
13512 udelay(150);
13513
13514 /* The pixel multiplier can only be updated once the
13515 * DPLL is enabled and the clocks are stable.
13516 *
13517 * So write it again.
13518 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013519 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013520 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013521 udelay(200);
13522}
13523
13524static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13525 struct intel_shared_dpll *pll)
13526{
13527 struct drm_device *dev = dev_priv->dev;
13528 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013529
13530 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013531 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013532 if (intel_crtc_to_shared_dpll(crtc) == pll)
13533 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13534 }
13535
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013536 I915_WRITE(PCH_DPLL(pll->id), 0);
13537 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013538 udelay(200);
13539}
13540
Daniel Vetter46edb022013-06-05 13:34:12 +020013541static char *ibx_pch_dpll_names[] = {
13542 "PCH DPLL A",
13543 "PCH DPLL B",
13544};
13545
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013546static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013547{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013548 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013549 int i;
13550
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013551 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013552
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013553 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013554 dev_priv->shared_dplls[i].id = i;
13555 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013556 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013557 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13558 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013559 dev_priv->shared_dplls[i].get_hw_state =
13560 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013561 }
13562}
13563
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013564static void intel_shared_dpll_init(struct drm_device *dev)
13565{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013566 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013567
Ville Syrjäläb6283052015-06-03 15:45:07 +030013568 intel_update_cdclk(dev);
13569
Daniel Vetter9cd86932014-06-25 22:01:57 +030013570 if (HAS_DDI(dev))
13571 intel_ddi_pll_init(dev);
13572 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013573 ibx_pch_dpll_init(dev);
13574 else
13575 dev_priv->num_shared_dpll = 0;
13576
13577 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013578}
13579
Matt Roper6beb8c232014-12-01 15:40:14 -080013580/**
13581 * intel_prepare_plane_fb - Prepare fb for usage on plane
13582 * @plane: drm plane to prepare for
13583 * @fb: framebuffer to prepare for presentation
13584 *
13585 * Prepares a framebuffer for usage on a display plane. Generally this
13586 * involves pinning the underlying object and updating the frontbuffer tracking
13587 * bits. Some older platforms need special physical address handling for
13588 * cursor planes.
13589 *
13590 * Returns 0 on success, negative error code on failure.
13591 */
13592int
13593intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013594 struct drm_framebuffer *fb,
13595 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013596{
13597 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013598 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013599 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13600 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013601 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013602
Matt Roperea2c67b2014-12-23 10:41:52 -080013603 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013604 return 0;
13605
Matt Roper4c345742014-07-09 16:22:10 -070013606 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013607
Matt Roper6beb8c232014-12-01 15:40:14 -080013608 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13609 INTEL_INFO(dev)->cursor_needs_physical) {
13610 int align = IS_I830(dev) ? 16 * 1024 : 256;
13611 ret = i915_gem_object_attach_phys(obj, align);
13612 if (ret)
13613 DRM_DEBUG_KMS("failed to attach phys object\n");
13614 } else {
John Harrison91af1272015-06-18 13:14:56 +010013615 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013616 }
13617
13618 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013619 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013620
13621 mutex_unlock(&dev->struct_mutex);
13622
13623 return ret;
13624}
13625
Matt Roper38f3ce32014-12-02 07:45:25 -080013626/**
13627 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13628 * @plane: drm plane to clean up for
13629 * @fb: old framebuffer that was on plane
13630 *
13631 * Cleans up a framebuffer that has just been removed from a plane.
13632 */
13633void
13634intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013635 struct drm_framebuffer *fb,
13636 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013637{
13638 struct drm_device *dev = plane->dev;
13639 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13640
13641 if (WARN_ON(!obj))
13642 return;
13643
13644 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13645 !INTEL_INFO(dev)->cursor_needs_physical) {
13646 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013647 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013648 mutex_unlock(&dev->struct_mutex);
13649 }
Matt Roper465c1202014-05-29 08:06:54 -070013650}
13651
Chandra Konduru6156a452015-04-27 13:48:39 -070013652int
13653skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13654{
13655 int max_scale;
13656 struct drm_device *dev;
13657 struct drm_i915_private *dev_priv;
13658 int crtc_clock, cdclk;
13659
13660 if (!intel_crtc || !crtc_state)
13661 return DRM_PLANE_HELPER_NO_SCALING;
13662
13663 dev = intel_crtc->base.dev;
13664 dev_priv = dev->dev_private;
13665 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013666 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013667
13668 if (!crtc_clock || !cdclk)
13669 return DRM_PLANE_HELPER_NO_SCALING;
13670
13671 /*
13672 * skl max scale is lower of:
13673 * close to 3 but not 3, -1 is for that purpose
13674 * or
13675 * cdclk/crtc_clock
13676 */
13677 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13678
13679 return max_scale;
13680}
13681
Matt Roper465c1202014-05-29 08:06:54 -070013682static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013683intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013684 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013685 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013686{
Matt Roper2b875c22014-12-01 15:40:13 -080013687 struct drm_crtc *crtc = state->base.crtc;
13688 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013689 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013690 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13691 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013692
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013693 /* use scaler when colorkey is not required */
13694 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013695 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013696 min_scale = 1;
13697 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013698 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013699 }
Sonika Jindald8106362015-04-10 14:37:28 +053013700
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013701 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13702 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013703 min_scale, max_scale,
13704 can_position, true,
13705 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013706}
13707
Gustavo Padovan14af2932014-10-24 14:51:31 +010013708static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013709intel_commit_primary_plane(struct drm_plane *plane,
13710 struct intel_plane_state *state)
13711{
Matt Roper2b875c22014-12-01 15:40:13 -080013712 struct drm_crtc *crtc = state->base.crtc;
13713 struct drm_framebuffer *fb = state->base.fb;
13714 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013715 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013716 struct intel_crtc *intel_crtc;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013717 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013718
Matt Roperea2c67b2014-12-23 10:41:52 -080013719 crtc = crtc ? crtc : plane->crtc;
13720 intel_crtc = to_intel_crtc(crtc);
13721
Matt Ropercf4c7c12014-12-04 10:27:42 -080013722 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080013723 crtc->x = src->x1 >> 16;
13724 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013725
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013726 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013727 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013728
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013729 if (state->visible)
13730 /* FIXME: kill this fastboot hack */
13731 intel_update_pipe_size(intel_crtc);
13732
13733 dev_priv->display.update_primary_plane(crtc, fb, crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013734}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013735
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013736static void
13737intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013738 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013739{
13740 struct drm_device *dev = plane->dev;
13741 struct drm_i915_private *dev_priv = dev->dev_private;
13742
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013743 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13744}
13745
Matt Roper32b7eee2014-12-24 07:59:06 -080013746static void intel_begin_crtc_commit(struct drm_crtc *crtc)
13747{
13748 struct drm_device *dev = crtc->dev;
13749 struct drm_i915_private *dev_priv = dev->dev_private;
13750 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013751
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013752 if (!needs_modeset(crtc->state))
13753 intel_pre_plane_update(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013754
Ville Syrjäläf015c552015-06-24 22:00:02 +030013755 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013756 intel_update_watermarks(crtc);
13757
13758 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080013759
13760 /* Perform vblank evasion around commit operation */
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013761 if (crtc->state->active)
Matt Roperc34c9ee2014-12-23 10:41:50 -080013762 intel_crtc->atomic.evade =
13763 intel_pipe_update_start(intel_crtc,
13764 &intel_crtc->atomic.start_vbl_count);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013765
13766 if (!needs_modeset(crtc->state) && INTEL_INFO(dev)->gen >= 9)
13767 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013768}
13769
13770static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13771{
13772 struct drm_device *dev = crtc->dev;
13773 struct drm_i915_private *dev_priv = dev->dev_private;
13774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013775
Matt Roperc34c9ee2014-12-23 10:41:50 -080013776 if (intel_crtc->atomic.evade)
13777 intel_pipe_update_end(intel_crtc,
13778 intel_crtc->atomic.start_vbl_count);
13779
Matt Roper32b7eee2014-12-24 07:59:06 -080013780 intel_runtime_pm_put(dev_priv);
13781
Maarten Lankhorstac21b222015-06-15 12:33:49 +020013782 intel_post_plane_update(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013783}
13784
Matt Ropercf4c7c12014-12-04 10:27:42 -080013785/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013786 * intel_plane_destroy - destroy a plane
13787 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013788 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013789 * Common destruction function for all types of planes (primary, cursor,
13790 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013791 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013792void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013793{
13794 struct intel_plane *intel_plane = to_intel_plane(plane);
13795 drm_plane_cleanup(plane);
13796 kfree(intel_plane);
13797}
13798
Matt Roper65a3fea2015-01-21 16:35:42 -080013799const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013800 .update_plane = drm_atomic_helper_update_plane,
13801 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013802 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013803 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013804 .atomic_get_property = intel_plane_atomic_get_property,
13805 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013806 .atomic_duplicate_state = intel_plane_duplicate_state,
13807 .atomic_destroy_state = intel_plane_destroy_state,
13808
Matt Roper465c1202014-05-29 08:06:54 -070013809};
13810
13811static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13812 int pipe)
13813{
13814 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013815 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013816 const uint32_t *intel_primary_formats;
13817 int num_formats;
13818
13819 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13820 if (primary == NULL)
13821 return NULL;
13822
Matt Roper8e7d6882015-01-21 16:35:41 -080013823 state = intel_create_plane_state(&primary->base);
13824 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013825 kfree(primary);
13826 return NULL;
13827 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013828 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013829
Matt Roper465c1202014-05-29 08:06:54 -070013830 primary->can_scale = false;
13831 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013832 if (INTEL_INFO(dev)->gen >= 9) {
13833 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013834 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013835 }
Matt Roper465c1202014-05-29 08:06:54 -070013836 primary->pipe = pipe;
13837 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013838 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013839 primary->check_plane = intel_check_primary_plane;
13840 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013841 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013842 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13843 primary->plane = !pipe;
13844
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013845 if (INTEL_INFO(dev)->gen >= 9) {
13846 intel_primary_formats = skl_primary_formats;
13847 num_formats = ARRAY_SIZE(skl_primary_formats);
13848 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013849 intel_primary_formats = i965_primary_formats;
13850 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013851 } else {
13852 intel_primary_formats = i8xx_primary_formats;
13853 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013854 }
13855
13856 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013857 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013858 intel_primary_formats, num_formats,
13859 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013860
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013861 if (INTEL_INFO(dev)->gen >= 4)
13862 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013863
Matt Roperea2c67b2014-12-23 10:41:52 -080013864 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13865
Matt Roper465c1202014-05-29 08:06:54 -070013866 return &primary->base;
13867}
13868
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013869void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13870{
13871 if (!dev->mode_config.rotation_property) {
13872 unsigned long flags = BIT(DRM_ROTATE_0) |
13873 BIT(DRM_ROTATE_180);
13874
13875 if (INTEL_INFO(dev)->gen >= 9)
13876 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13877
13878 dev->mode_config.rotation_property =
13879 drm_mode_create_rotation_property(dev, flags);
13880 }
13881 if (dev->mode_config.rotation_property)
13882 drm_object_attach_property(&plane->base.base,
13883 dev->mode_config.rotation_property,
13884 plane->base.state->rotation);
13885}
13886
Matt Roper3d7d6512014-06-10 08:28:13 -070013887static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013888intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013889 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013890 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013891{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013892 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013893 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013894 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013895 unsigned stride;
13896 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013897
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013898 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13899 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013900 DRM_PLANE_HELPER_NO_SCALING,
13901 DRM_PLANE_HELPER_NO_SCALING,
13902 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013903 if (ret)
13904 return ret;
13905
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013906 /* if we want to turn off the cursor ignore width and height */
13907 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013908 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013909
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013910 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013911 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013912 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13913 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013914 return -EINVAL;
13915 }
13916
Matt Roperea2c67b2014-12-23 10:41:52 -080013917 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13918 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013919 DRM_DEBUG_KMS("buffer is too small\n");
13920 return -ENOMEM;
13921 }
13922
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013923 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013924 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013925 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013926 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013927
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013928 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013929}
13930
Matt Roperf4a2cf22014-12-01 15:40:12 -080013931static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013932intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013933 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013934{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013935 intel_crtc_update_cursor(crtc, false);
13936}
13937
13938static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013939intel_commit_cursor_plane(struct drm_plane *plane,
13940 struct intel_plane_state *state)
13941{
Matt Roper2b875c22014-12-01 15:40:13 -080013942 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013943 struct drm_device *dev = plane->dev;
13944 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013945 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013946 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013947
Matt Roperea2c67b2014-12-23 10:41:52 -080013948 crtc = crtc ? crtc : plane->crtc;
13949 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013950
Matt Roperea2c67b2014-12-23 10:41:52 -080013951 plane->fb = state->base.fb;
13952 crtc->cursor_x = state->base.crtc_x;
13953 crtc->cursor_y = state->base.crtc_y;
13954
Gustavo Padovana912f122014-12-01 15:40:10 -080013955 if (intel_crtc->cursor_bo == obj)
13956 goto update;
13957
Matt Roperf4a2cf22014-12-01 15:40:12 -080013958 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013959 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013960 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013961 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013962 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013963 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013964
Gustavo Padovana912f122014-12-01 15:40:10 -080013965 intel_crtc->cursor_addr = addr;
13966 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013967
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013968update:
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013969 if (crtc->state->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013970 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013971}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013972
Matt Roper3d7d6512014-06-10 08:28:13 -070013973static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13974 int pipe)
13975{
13976 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013977 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013978
13979 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13980 if (cursor == NULL)
13981 return NULL;
13982
Matt Roper8e7d6882015-01-21 16:35:41 -080013983 state = intel_create_plane_state(&cursor->base);
13984 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013985 kfree(cursor);
13986 return NULL;
13987 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013988 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013989
Matt Roper3d7d6512014-06-10 08:28:13 -070013990 cursor->can_scale = false;
13991 cursor->max_downscale = 1;
13992 cursor->pipe = pipe;
13993 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013994 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013995 cursor->check_plane = intel_check_cursor_plane;
13996 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013997 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013998
13999 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080014000 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070014001 intel_cursor_formats,
14002 ARRAY_SIZE(intel_cursor_formats),
14003 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014004
14005 if (INTEL_INFO(dev)->gen >= 4) {
14006 if (!dev->mode_config.rotation_property)
14007 dev->mode_config.rotation_property =
14008 drm_mode_create_rotation_property(dev,
14009 BIT(DRM_ROTATE_0) |
14010 BIT(DRM_ROTATE_180));
14011 if (dev->mode_config.rotation_property)
14012 drm_object_attach_property(&cursor->base.base,
14013 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014014 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014015 }
14016
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014017 if (INTEL_INFO(dev)->gen >=9)
14018 state->scaler_id = -1;
14019
Matt Roperea2c67b2014-12-23 10:41:52 -080014020 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14021
Matt Roper3d7d6512014-06-10 08:28:13 -070014022 return &cursor->base;
14023}
14024
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014025static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14026 struct intel_crtc_state *crtc_state)
14027{
14028 int i;
14029 struct intel_scaler *intel_scaler;
14030 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14031
14032 for (i = 0; i < intel_crtc->num_scalers; i++) {
14033 intel_scaler = &scaler_state->scalers[i];
14034 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014035 intel_scaler->mode = PS_SCALER_MODE_DYN;
14036 }
14037
14038 scaler_state->scaler_id = -1;
14039}
14040
Hannes Ederb358d0a2008-12-18 21:18:47 +010014041static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014042{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014043 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014044 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014045 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014046 struct drm_plane *primary = NULL;
14047 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014048 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014049
Daniel Vetter955382f2013-09-19 14:05:45 +020014050 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014051 if (intel_crtc == NULL)
14052 return;
14053
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014054 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14055 if (!crtc_state)
14056 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014057 intel_crtc->config = crtc_state;
14058 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014059 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014060
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014061 /* initialize shared scalers */
14062 if (INTEL_INFO(dev)->gen >= 9) {
14063 if (pipe == PIPE_C)
14064 intel_crtc->num_scalers = 1;
14065 else
14066 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14067
14068 skl_init_scalers(dev, intel_crtc, crtc_state);
14069 }
14070
Matt Roper465c1202014-05-29 08:06:54 -070014071 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014072 if (!primary)
14073 goto fail;
14074
14075 cursor = intel_cursor_plane_create(dev, pipe);
14076 if (!cursor)
14077 goto fail;
14078
Matt Roper465c1202014-05-29 08:06:54 -070014079 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014080 cursor, &intel_crtc_funcs);
14081 if (ret)
14082 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014083
14084 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014085 for (i = 0; i < 256; i++) {
14086 intel_crtc->lut_r[i] = i;
14087 intel_crtc->lut_g[i] = i;
14088 intel_crtc->lut_b[i] = i;
14089 }
14090
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014091 /*
14092 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014093 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014094 */
Jesse Barnes80824002009-09-10 15:28:06 -070014095 intel_crtc->pipe = pipe;
14096 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014097 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014098 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014099 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014100 }
14101
Chris Wilson4b0e3332014-05-30 16:35:26 +030014102 intel_crtc->cursor_base = ~0;
14103 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014104 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014105
Ville Syrjälä852eb002015-06-24 22:00:07 +030014106 intel_crtc->wm.cxsr_allowed = true;
14107
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014108 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14109 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14110 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14111 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14112
Jesse Barnes79e53942008-11-07 14:24:08 -080014113 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014114
14115 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014116 return;
14117
14118fail:
14119 if (primary)
14120 drm_plane_cleanup(primary);
14121 if (cursor)
14122 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014123 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014124 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014125}
14126
Jesse Barnes752aa882013-10-31 18:55:49 +020014127enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14128{
14129 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014130 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014131
Rob Clark51fd3712013-11-19 12:10:12 -050014132 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014133
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014134 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014135 return INVALID_PIPE;
14136
14137 return to_intel_crtc(encoder->crtc)->pipe;
14138}
14139
Carl Worth08d7b3d2009-04-29 14:43:54 -070014140int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014141 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014142{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014143 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014144 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014145 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014146
Rob Clark7707e652014-07-17 23:30:04 -040014147 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014148
Rob Clark7707e652014-07-17 23:30:04 -040014149 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014150 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014151 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014152 }
14153
Rob Clark7707e652014-07-17 23:30:04 -040014154 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014155 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014156
Daniel Vetterc05422d2009-08-11 16:05:30 +020014157 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014158}
14159
Daniel Vetter66a92782012-07-12 20:08:18 +020014160static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014161{
Daniel Vetter66a92782012-07-12 20:08:18 +020014162 struct drm_device *dev = encoder->base.dev;
14163 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014164 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014165 int entry = 0;
14166
Damien Lespiaub2784e12014-08-05 11:29:37 +010014167 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014168 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014169 index_mask |= (1 << entry);
14170
Jesse Barnes79e53942008-11-07 14:24:08 -080014171 entry++;
14172 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014173
Jesse Barnes79e53942008-11-07 14:24:08 -080014174 return index_mask;
14175}
14176
Chris Wilson4d302442010-12-14 19:21:29 +000014177static bool has_edp_a(struct drm_device *dev)
14178{
14179 struct drm_i915_private *dev_priv = dev->dev_private;
14180
14181 if (!IS_MOBILE(dev))
14182 return false;
14183
14184 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14185 return false;
14186
Damien Lespiaue3589902014-02-07 19:12:50 +000014187 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014188 return false;
14189
14190 return true;
14191}
14192
Jesse Barnes84b4e042014-06-25 08:24:29 -070014193static bool intel_crt_present(struct drm_device *dev)
14194{
14195 struct drm_i915_private *dev_priv = dev->dev_private;
14196
Damien Lespiau884497e2013-12-03 13:56:23 +000014197 if (INTEL_INFO(dev)->gen >= 9)
14198 return false;
14199
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014200 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014201 return false;
14202
14203 if (IS_CHERRYVIEW(dev))
14204 return false;
14205
14206 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14207 return false;
14208
14209 return true;
14210}
14211
Jesse Barnes79e53942008-11-07 14:24:08 -080014212static void intel_setup_outputs(struct drm_device *dev)
14213{
Eric Anholt725e30a2009-01-22 13:01:02 -080014214 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014215 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014216 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014217
Daniel Vetterc9093352013-06-06 22:22:47 +020014218 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014219
Jesse Barnes84b4e042014-06-25 08:24:29 -070014220 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014221 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014222
Vandana Kannanc776eb22014-08-19 12:05:01 +053014223 if (IS_BROXTON(dev)) {
14224 /*
14225 * FIXME: Broxton doesn't support port detection via the
14226 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14227 * detect the ports.
14228 */
14229 intel_ddi_init(dev, PORT_A);
14230 intel_ddi_init(dev, PORT_B);
14231 intel_ddi_init(dev, PORT_C);
14232 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014233 int found;
14234
Jesse Barnesde31fac2015-03-06 15:53:32 -080014235 /*
14236 * Haswell uses DDI functions to detect digital outputs.
14237 * On SKL pre-D0 the strap isn't connected, so we assume
14238 * it's there.
14239 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014240 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014241 /* WaIgnoreDDIAStrap: skl */
14242 if (found ||
14243 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014244 intel_ddi_init(dev, PORT_A);
14245
14246 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14247 * register */
14248 found = I915_READ(SFUSE_STRAP);
14249
14250 if (found & SFUSE_STRAP_DDIB_DETECTED)
14251 intel_ddi_init(dev, PORT_B);
14252 if (found & SFUSE_STRAP_DDIC_DETECTED)
14253 intel_ddi_init(dev, PORT_C);
14254 if (found & SFUSE_STRAP_DDID_DETECTED)
14255 intel_ddi_init(dev, PORT_D);
14256 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014257 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014258 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014259
14260 if (has_edp_a(dev))
14261 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014262
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014263 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014264 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014265 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014266 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014267 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014268 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014269 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014270 }
14271
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014272 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014273 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014274
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014275 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014276 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014277
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014278 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014279 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014280
Daniel Vetter270b3042012-10-27 15:52:05 +020014281 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014282 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014283 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014284 /*
14285 * The DP_DETECTED bit is the latched state of the DDC
14286 * SDA pin at boot. However since eDP doesn't require DDC
14287 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14288 * eDP ports may have been muxed to an alternate function.
14289 * Thus we can't rely on the DP_DETECTED bit alone to detect
14290 * eDP ports. Consult the VBT as well as DP_DETECTED to
14291 * detect eDP ports.
14292 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014293 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14294 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014295 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14296 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014297 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14298 intel_dp_is_edp(dev, PORT_B))
14299 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014300
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014301 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14302 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014303 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14304 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014305 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14306 intel_dp_is_edp(dev, PORT_C))
14307 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014308
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014309 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014310 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014311 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14312 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014313 /* eDP not supported on port D, so don't check VBT */
14314 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14315 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014316 }
14317
Jani Nikula3cfca972013-08-27 15:12:26 +030014318 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080014319 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014320 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014321
Paulo Zanonie2debe92013-02-18 19:00:27 -030014322 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014323 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014324 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014325 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
14326 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014327 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014328 }
Ma Ling27185ae2009-08-24 13:50:23 +080014329
Imre Deake7281ea2013-05-08 13:14:08 +030014330 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014331 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014332 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014333
14334 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014335
Paulo Zanonie2debe92013-02-18 19:00:27 -030014336 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014337 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014338 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014339 }
Ma Ling27185ae2009-08-24 13:50:23 +080014340
Paulo Zanonie2debe92013-02-18 19:00:27 -030014341 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014342
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014343 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
14344 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014345 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014346 }
Imre Deake7281ea2013-05-08 13:14:08 +030014347 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014348 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014349 }
Ma Ling27185ae2009-08-24 13:50:23 +080014350
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014351 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014352 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014353 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014354 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014355 intel_dvo_init(dev);
14356
Zhenyu Wang103a1962009-11-27 11:44:36 +080014357 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014358 intel_tv_init(dev);
14359
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014360 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014361
Damien Lespiaub2784e12014-08-05 11:29:37 +010014362 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014363 encoder->base.possible_crtcs = encoder->crtc_mask;
14364 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014365 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014366 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014367
Paulo Zanonidde86e22012-12-01 12:04:25 -020014368 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014369
14370 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014371}
14372
14373static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14374{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014375 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014376 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014377
Daniel Vetteref2d6332014-02-10 18:00:38 +010014378 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014379 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014380 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014381 drm_gem_object_unreference(&intel_fb->obj->base);
14382 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014383 kfree(intel_fb);
14384}
14385
14386static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014387 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014388 unsigned int *handle)
14389{
14390 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014391 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014392
Chris Wilson05394f32010-11-08 19:18:58 +000014393 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014394}
14395
14396static const struct drm_framebuffer_funcs intel_fb_funcs = {
14397 .destroy = intel_user_framebuffer_destroy,
14398 .create_handle = intel_user_framebuffer_create_handle,
14399};
14400
Damien Lespiaub3218032015-02-27 11:15:18 +000014401static
14402u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14403 uint32_t pixel_format)
14404{
14405 u32 gen = INTEL_INFO(dev)->gen;
14406
14407 if (gen >= 9) {
14408 /* "The stride in bytes must not exceed the of the size of 8K
14409 * pixels and 32K bytes."
14410 */
14411 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14412 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14413 return 32*1024;
14414 } else if (gen >= 4) {
14415 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14416 return 16*1024;
14417 else
14418 return 32*1024;
14419 } else if (gen >= 3) {
14420 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14421 return 8*1024;
14422 else
14423 return 16*1024;
14424 } else {
14425 /* XXX DSPC is limited to 4k tiled */
14426 return 8*1024;
14427 }
14428}
14429
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014430static int intel_framebuffer_init(struct drm_device *dev,
14431 struct intel_framebuffer *intel_fb,
14432 struct drm_mode_fb_cmd2 *mode_cmd,
14433 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014434{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014435 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014436 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014437 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014438
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014439 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14440
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014441 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14442 /* Enforce that fb modifier and tiling mode match, but only for
14443 * X-tiled. This is needed for FBC. */
14444 if (!!(obj->tiling_mode == I915_TILING_X) !=
14445 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14446 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14447 return -EINVAL;
14448 }
14449 } else {
14450 if (obj->tiling_mode == I915_TILING_X)
14451 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14452 else if (obj->tiling_mode == I915_TILING_Y) {
14453 DRM_DEBUG("No Y tiling for legacy addfb\n");
14454 return -EINVAL;
14455 }
14456 }
14457
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014458 /* Passed in modifier sanity checking. */
14459 switch (mode_cmd->modifier[0]) {
14460 case I915_FORMAT_MOD_Y_TILED:
14461 case I915_FORMAT_MOD_Yf_TILED:
14462 if (INTEL_INFO(dev)->gen < 9) {
14463 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14464 mode_cmd->modifier[0]);
14465 return -EINVAL;
14466 }
14467 case DRM_FORMAT_MOD_NONE:
14468 case I915_FORMAT_MOD_X_TILED:
14469 break;
14470 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014471 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14472 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014473 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014474 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014475
Damien Lespiaub3218032015-02-27 11:15:18 +000014476 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14477 mode_cmd->pixel_format);
14478 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14479 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14480 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014481 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014482 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014483
Damien Lespiaub3218032015-02-27 11:15:18 +000014484 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14485 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014486 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014487 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14488 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014489 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014490 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014491 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014492 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014493
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014494 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014495 mode_cmd->pitches[0] != obj->stride) {
14496 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14497 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014498 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014499 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014500
Ville Syrjälä57779d02012-10-31 17:50:14 +020014501 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014502 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014503 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014504 case DRM_FORMAT_RGB565:
14505 case DRM_FORMAT_XRGB8888:
14506 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014507 break;
14508 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014509 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014510 DRM_DEBUG("unsupported pixel format: %s\n",
14511 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014512 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014513 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014514 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014515 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014516 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14517 DRM_DEBUG("unsupported pixel format: %s\n",
14518 drm_get_format_name(mode_cmd->pixel_format));
14519 return -EINVAL;
14520 }
14521 break;
14522 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014523 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014524 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014525 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014526 DRM_DEBUG("unsupported pixel format: %s\n",
14527 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014528 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014529 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014530 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014531 case DRM_FORMAT_ABGR2101010:
14532 if (!IS_VALLEYVIEW(dev)) {
14533 DRM_DEBUG("unsupported pixel format: %s\n",
14534 drm_get_format_name(mode_cmd->pixel_format));
14535 return -EINVAL;
14536 }
14537 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014538 case DRM_FORMAT_YUYV:
14539 case DRM_FORMAT_UYVY:
14540 case DRM_FORMAT_YVYU:
14541 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014542 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014543 DRM_DEBUG("unsupported pixel format: %s\n",
14544 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014545 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014546 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014547 break;
14548 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014549 DRM_DEBUG("unsupported pixel format: %s\n",
14550 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014551 return -EINVAL;
14552 }
14553
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014554 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14555 if (mode_cmd->offsets[0] != 0)
14556 return -EINVAL;
14557
Damien Lespiauec2c9812015-01-20 12:51:45 +000014558 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014559 mode_cmd->pixel_format,
14560 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014561 /* FIXME drm helper for size checks (especially planar formats)? */
14562 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14563 return -EINVAL;
14564
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014565 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14566 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014567 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014568
Jesse Barnes79e53942008-11-07 14:24:08 -080014569 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14570 if (ret) {
14571 DRM_ERROR("framebuffer init failed %d\n", ret);
14572 return ret;
14573 }
14574
Jesse Barnes79e53942008-11-07 14:24:08 -080014575 return 0;
14576}
14577
Jesse Barnes79e53942008-11-07 14:24:08 -080014578static struct drm_framebuffer *
14579intel_user_framebuffer_create(struct drm_device *dev,
14580 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014581 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014582{
Chris Wilson05394f32010-11-08 19:18:58 +000014583 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014584
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014585 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14586 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014587 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014588 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014589
Chris Wilsond2dff872011-04-19 08:36:26 +010014590 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014591}
14592
Daniel Vetter4520f532013-10-09 09:18:51 +020014593#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014594static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014595{
14596}
14597#endif
14598
Jesse Barnes79e53942008-11-07 14:24:08 -080014599static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014600 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014601 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014602 .atomic_check = intel_atomic_check,
14603 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014604 .atomic_state_alloc = intel_atomic_state_alloc,
14605 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014606};
14607
Jesse Barnese70236a2009-09-21 10:42:27 -070014608/* Set up chip specific display functions */
14609static void intel_init_display(struct drm_device *dev)
14610{
14611 struct drm_i915_private *dev_priv = dev->dev_private;
14612
Daniel Vetteree9300b2013-06-03 22:40:22 +020014613 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14614 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014615 else if (IS_CHERRYVIEW(dev))
14616 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014617 else if (IS_VALLEYVIEW(dev))
14618 dev_priv->display.find_dpll = vlv_find_best_dpll;
14619 else if (IS_PINEVIEW(dev))
14620 dev_priv->display.find_dpll = pnv_find_best_dpll;
14621 else
14622 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14623
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014624 if (INTEL_INFO(dev)->gen >= 9) {
14625 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014626 dev_priv->display.get_initial_plane_config =
14627 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014628 dev_priv->display.crtc_compute_clock =
14629 haswell_crtc_compute_clock;
14630 dev_priv->display.crtc_enable = haswell_crtc_enable;
14631 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014632 dev_priv->display.update_primary_plane =
14633 skylake_update_primary_plane;
14634 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014635 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014636 dev_priv->display.get_initial_plane_config =
14637 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014638 dev_priv->display.crtc_compute_clock =
14639 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014640 dev_priv->display.crtc_enable = haswell_crtc_enable;
14641 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014642 dev_priv->display.update_primary_plane =
14643 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014644 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014645 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014646 dev_priv->display.get_initial_plane_config =
14647 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014648 dev_priv->display.crtc_compute_clock =
14649 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014650 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14651 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014652 dev_priv->display.update_primary_plane =
14653 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014654 } else if (IS_VALLEYVIEW(dev)) {
14655 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014656 dev_priv->display.get_initial_plane_config =
14657 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014658 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014659 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14660 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014661 dev_priv->display.update_primary_plane =
14662 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014663 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014664 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014665 dev_priv->display.get_initial_plane_config =
14666 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014667 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014668 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14669 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014670 dev_priv->display.update_primary_plane =
14671 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014672 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014673
Jesse Barnese70236a2009-09-21 10:42:27 -070014674 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014675 if (IS_SKYLAKE(dev))
14676 dev_priv->display.get_display_clock_speed =
14677 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014678 else if (IS_BROXTON(dev))
14679 dev_priv->display.get_display_clock_speed =
14680 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014681 else if (IS_BROADWELL(dev))
14682 dev_priv->display.get_display_clock_speed =
14683 broadwell_get_display_clock_speed;
14684 else if (IS_HASWELL(dev))
14685 dev_priv->display.get_display_clock_speed =
14686 haswell_get_display_clock_speed;
14687 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014688 dev_priv->display.get_display_clock_speed =
14689 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014690 else if (IS_GEN5(dev))
14691 dev_priv->display.get_display_clock_speed =
14692 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014693 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014694 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014695 dev_priv->display.get_display_clock_speed =
14696 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014697 else if (IS_GM45(dev))
14698 dev_priv->display.get_display_clock_speed =
14699 gm45_get_display_clock_speed;
14700 else if (IS_CRESTLINE(dev))
14701 dev_priv->display.get_display_clock_speed =
14702 i965gm_get_display_clock_speed;
14703 else if (IS_PINEVIEW(dev))
14704 dev_priv->display.get_display_clock_speed =
14705 pnv_get_display_clock_speed;
14706 else if (IS_G33(dev) || IS_G4X(dev))
14707 dev_priv->display.get_display_clock_speed =
14708 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014709 else if (IS_I915G(dev))
14710 dev_priv->display.get_display_clock_speed =
14711 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014712 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014713 dev_priv->display.get_display_clock_speed =
14714 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014715 else if (IS_PINEVIEW(dev))
14716 dev_priv->display.get_display_clock_speed =
14717 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014718 else if (IS_I915GM(dev))
14719 dev_priv->display.get_display_clock_speed =
14720 i915gm_get_display_clock_speed;
14721 else if (IS_I865G(dev))
14722 dev_priv->display.get_display_clock_speed =
14723 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014724 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014725 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014726 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014727 else { /* 830 */
14728 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014729 dev_priv->display.get_display_clock_speed =
14730 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014731 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014732
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014733 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014734 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014735 } else if (IS_GEN6(dev)) {
14736 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014737 } else if (IS_IVYBRIDGE(dev)) {
14738 /* FIXME: detect B0+ stepping and use auto training */
14739 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014740 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014741 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014742 if (IS_BROADWELL(dev)) {
14743 dev_priv->display.modeset_commit_cdclk =
14744 broadwell_modeset_commit_cdclk;
14745 dev_priv->display.modeset_calc_cdclk =
14746 broadwell_modeset_calc_cdclk;
14747 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014748 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014749 dev_priv->display.modeset_commit_cdclk =
14750 valleyview_modeset_commit_cdclk;
14751 dev_priv->display.modeset_calc_cdclk =
14752 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014753 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014754 dev_priv->display.modeset_commit_cdclk =
14755 broxton_modeset_commit_cdclk;
14756 dev_priv->display.modeset_calc_cdclk =
14757 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014758 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014759
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014760 switch (INTEL_INFO(dev)->gen) {
14761 case 2:
14762 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14763 break;
14764
14765 case 3:
14766 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14767 break;
14768
14769 case 4:
14770 case 5:
14771 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14772 break;
14773
14774 case 6:
14775 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14776 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014777 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014778 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014779 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14780 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014781 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014782 /* Drop through - unsupported since execlist only. */
14783 default:
14784 /* Default just returns -ENODEV to indicate unsupported */
14785 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014786 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014787
14788 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014789
14790 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014791}
14792
Jesse Barnesb690e962010-07-19 13:53:12 -070014793/*
14794 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14795 * resume, or other times. This quirk makes sure that's the case for
14796 * affected systems.
14797 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014798static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014799{
14800 struct drm_i915_private *dev_priv = dev->dev_private;
14801
14802 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014803 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014804}
14805
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014806static void quirk_pipeb_force(struct drm_device *dev)
14807{
14808 struct drm_i915_private *dev_priv = dev->dev_private;
14809
14810 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14811 DRM_INFO("applying pipe b force quirk\n");
14812}
14813
Keith Packard435793d2011-07-12 14:56:22 -070014814/*
14815 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14816 */
14817static void quirk_ssc_force_disable(struct drm_device *dev)
14818{
14819 struct drm_i915_private *dev_priv = dev->dev_private;
14820 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014821 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014822}
14823
Carsten Emde4dca20e2012-03-15 15:56:26 +010014824/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014825 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14826 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014827 */
14828static void quirk_invert_brightness(struct drm_device *dev)
14829{
14830 struct drm_i915_private *dev_priv = dev->dev_private;
14831 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014832 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014833}
14834
Scot Doyle9c72cc62014-07-03 23:27:50 +000014835/* Some VBT's incorrectly indicate no backlight is present */
14836static void quirk_backlight_present(struct drm_device *dev)
14837{
14838 struct drm_i915_private *dev_priv = dev->dev_private;
14839 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14840 DRM_INFO("applying backlight present quirk\n");
14841}
14842
Jesse Barnesb690e962010-07-19 13:53:12 -070014843struct intel_quirk {
14844 int device;
14845 int subsystem_vendor;
14846 int subsystem_device;
14847 void (*hook)(struct drm_device *dev);
14848};
14849
Egbert Eich5f85f172012-10-14 15:46:38 +020014850/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14851struct intel_dmi_quirk {
14852 void (*hook)(struct drm_device *dev);
14853 const struct dmi_system_id (*dmi_id_list)[];
14854};
14855
14856static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14857{
14858 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14859 return 1;
14860}
14861
14862static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14863 {
14864 .dmi_id_list = &(const struct dmi_system_id[]) {
14865 {
14866 .callback = intel_dmi_reverse_brightness,
14867 .ident = "NCR Corporation",
14868 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14869 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14870 },
14871 },
14872 { } /* terminating entry */
14873 },
14874 .hook = quirk_invert_brightness,
14875 },
14876};
14877
Ben Widawskyc43b5632012-04-16 14:07:40 -070014878static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014879 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14880 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14881
Jesse Barnesb690e962010-07-19 13:53:12 -070014882 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14883 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14884
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014885 /* 830 needs to leave pipe A & dpll A up */
14886 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14887
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014888 /* 830 needs to leave pipe B & dpll B up */
14889 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14890
Keith Packard435793d2011-07-12 14:56:22 -070014891 /* Lenovo U160 cannot use SSC on LVDS */
14892 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014893
14894 /* Sony Vaio Y cannot use SSC on LVDS */
14895 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014896
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014897 /* Acer Aspire 5734Z must invert backlight brightness */
14898 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14899
14900 /* Acer/eMachines G725 */
14901 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14902
14903 /* Acer/eMachines e725 */
14904 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14905
14906 /* Acer/Packard Bell NCL20 */
14907 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14908
14909 /* Acer Aspire 4736Z */
14910 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014911
14912 /* Acer Aspire 5336 */
14913 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014914
14915 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14916 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014917
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014918 /* Acer C720 Chromebook (Core i3 4005U) */
14919 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14920
jens steinb2a96012014-10-28 20:25:53 +010014921 /* Apple Macbook 2,1 (Core 2 T7400) */
14922 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14923
Scot Doyled4967d82014-07-03 23:27:52 +000014924 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14925 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014926
14927 /* HP Chromebook 14 (Celeron 2955U) */
14928 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014929
14930 /* Dell Chromebook 11 */
14931 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014932};
14933
14934static void intel_init_quirks(struct drm_device *dev)
14935{
14936 struct pci_dev *d = dev->pdev;
14937 int i;
14938
14939 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14940 struct intel_quirk *q = &intel_quirks[i];
14941
14942 if (d->device == q->device &&
14943 (d->subsystem_vendor == q->subsystem_vendor ||
14944 q->subsystem_vendor == PCI_ANY_ID) &&
14945 (d->subsystem_device == q->subsystem_device ||
14946 q->subsystem_device == PCI_ANY_ID))
14947 q->hook(dev);
14948 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014949 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14950 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14951 intel_dmi_quirks[i].hook(dev);
14952 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014953}
14954
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014955/* Disable the VGA plane that we never use */
14956static void i915_disable_vga(struct drm_device *dev)
14957{
14958 struct drm_i915_private *dev_priv = dev->dev_private;
14959 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014960 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014961
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014962 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014963 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014964 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014965 sr1 = inb(VGA_SR_DATA);
14966 outb(sr1 | 1<<5, VGA_SR_DATA);
14967 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14968 udelay(300);
14969
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014970 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014971 POSTING_READ(vga_reg);
14972}
14973
Daniel Vetterf8175862012-04-10 15:50:11 +020014974void intel_modeset_init_hw(struct drm_device *dev)
14975{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014976 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014977 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014978 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014979 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014980}
14981
Jesse Barnes79e53942008-11-07 14:24:08 -080014982void intel_modeset_init(struct drm_device *dev)
14983{
Jesse Barnes652c3932009-08-17 13:31:43 -070014984 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014985 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014986 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014987 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080014988
14989 drm_mode_config_init(dev);
14990
14991 dev->mode_config.min_width = 0;
14992 dev->mode_config.min_height = 0;
14993
Dave Airlie019d96c2011-09-29 16:20:42 +010014994 dev->mode_config.preferred_depth = 24;
14995 dev->mode_config.prefer_shadow = 1;
14996
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000014997 dev->mode_config.allow_fb_modifiers = true;
14998
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020014999 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015000
Jesse Barnesb690e962010-07-19 13:53:12 -070015001 intel_init_quirks(dev);
15002
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015003 intel_init_pm(dev);
15004
Ben Widawskye3c74752013-04-05 13:12:39 -070015005 if (INTEL_INFO(dev)->num_pipes == 0)
15006 return;
15007
Jesse Barnese70236a2009-09-21 10:42:27 -070015008 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015009 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015010
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015011 if (IS_GEN2(dev)) {
15012 dev->mode_config.max_width = 2048;
15013 dev->mode_config.max_height = 2048;
15014 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015015 dev->mode_config.max_width = 4096;
15016 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015017 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015018 dev->mode_config.max_width = 8192;
15019 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015020 }
Damien Lespiau068be562014-03-28 14:17:49 +000015021
Ville Syrjälädc41c152014-08-13 11:57:05 +030015022 if (IS_845G(dev) || IS_I865G(dev)) {
15023 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15024 dev->mode_config.cursor_height = 1023;
15025 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015026 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15027 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15028 } else {
15029 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15030 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15031 }
15032
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015033 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015034
Zhao Yakui28c97732009-10-09 11:39:41 +080015035 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015036 INTEL_INFO(dev)->num_pipes,
15037 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015038
Damien Lespiau055e3932014-08-18 13:49:10 +010015039 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015040 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015041 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015042 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015043 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015044 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015045 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015046 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015047 }
15048
Jesse Barnesf42bb702013-12-16 16:34:23 -080015049 intel_init_dpio(dev);
15050
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015051 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015052
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015053 /* Just disable it once at startup */
15054 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015055 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015056
15057 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015058 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015059
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015060 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015061 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015062 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015063
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015064 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080015065 if (!crtc->active)
15066 continue;
15067
Jesse Barnes46f297f2014-03-07 08:57:48 -080015068 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015069 * Note that reserving the BIOS fb up front prevents us
15070 * from stuffing other stolen allocations like the ring
15071 * on top. This prevents some ugliness at boot time, and
15072 * can even allow for smooth boot transitions if the BIOS
15073 * fb is large enough for the active pipe configuration.
15074 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015075 if (dev_priv->display.get_initial_plane_config) {
15076 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080015077 &crtc->plane_config);
15078 /*
15079 * If the fb is shared between multiple heads, we'll
15080 * just get the first one.
15081 */
Daniel Vetterf6936e22015-03-26 12:17:05 +010015082 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015083 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080015084 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015085}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015086
Daniel Vetter7fad7982012-07-04 17:51:47 +020015087static void intel_enable_pipe_a(struct drm_device *dev)
15088{
15089 struct intel_connector *connector;
15090 struct drm_connector *crt = NULL;
15091 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015092 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015093
15094 /* We can't just switch on the pipe A, we need to set things up with a
15095 * proper mode and output configuration. As a gross hack, enable pipe A
15096 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015097 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015098 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15099 crt = &connector->base;
15100 break;
15101 }
15102 }
15103
15104 if (!crt)
15105 return;
15106
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015107 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015108 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015109}
15110
Daniel Vetterfa555832012-10-10 23:14:00 +020015111static bool
15112intel_check_plane_mapping(struct intel_crtc *crtc)
15113{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015114 struct drm_device *dev = crtc->base.dev;
15115 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015116 u32 reg, val;
15117
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015118 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015119 return true;
15120
15121 reg = DSPCNTR(!crtc->plane);
15122 val = I915_READ(reg);
15123
15124 if ((val & DISPLAY_PLANE_ENABLE) &&
15125 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15126 return false;
15127
15128 return true;
15129}
15130
Daniel Vetter24929352012-07-02 20:28:59 +020015131static void intel_sanitize_crtc(struct intel_crtc *crtc)
15132{
15133 struct drm_device *dev = crtc->base.dev;
15134 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015135 struct intel_encoder *encoder;
Daniel Vetterfa555832012-10-10 23:14:00 +020015136 u32 reg;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015137 bool enable;
Daniel Vetter24929352012-07-02 20:28:59 +020015138
Daniel Vetter24929352012-07-02 20:28:59 +020015139 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015140 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015141 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15142
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015143 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015144 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015145 if (crtc->active) {
15146 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010015147 drm_crtc_vblank_on(&crtc->base);
15148 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015149
Daniel Vetter24929352012-07-02 20:28:59 +020015150 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015151 * disable the crtc (and hence change the state) if it is wrong. Note
15152 * that gen4+ has a fixed plane -> pipe mapping. */
15153 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015154 bool plane;
15155
Daniel Vetter24929352012-07-02 20:28:59 +020015156 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15157 crtc->base.base.id);
15158
15159 /* Pipe has the wrong plane attached and the plane is active.
15160 * Temporarily change the plane mapping and disable everything
15161 * ... */
15162 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015163 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015164 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015165 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015166 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015167 }
Daniel Vetter24929352012-07-02 20:28:59 +020015168
Daniel Vetter7fad7982012-07-04 17:51:47 +020015169 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15170 crtc->pipe == PIPE_A && !crtc->active) {
15171 /* BIOS forgot to enable pipe A, this mostly happens after
15172 * resume. Force-enable the pipe to fix this, the update_dpms
15173 * call below we restore the pipe to the right state, but leave
15174 * the required bits on. */
15175 intel_enable_pipe_a(dev);
15176 }
15177
Daniel Vetter24929352012-07-02 20:28:59 +020015178 /* Adjust the state of the output pipe according to whether we
15179 * have active connectors/encoders. */
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015180 enable = false;
15181 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15182 enable |= encoder->connectors_active;
Daniel Vetter24929352012-07-02 20:28:59 +020015183
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015184 if (!enable)
15185 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015186
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015187 if (crtc->active != crtc->base.state->active) {
Daniel Vetter24929352012-07-02 20:28:59 +020015188
15189 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015190 * functions or because of calls to intel_crtc_disable_noatomic,
15191 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015192 * pipe A quirk. */
15193 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15194 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015195 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015196 crtc->active ? "enabled" : "disabled");
15197
Matt Roper83d65732015-02-25 13:12:16 -080015198 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015199 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015200 crtc->base.enabled = crtc->active;
15201
15202 /* Because we only establish the connector -> encoder ->
15203 * crtc links if something is active, this means the
15204 * crtc is now deactivated. Break the links. connector
15205 * -> encoder links are only establish when things are
15206 * actually up, hence no need to break them. */
15207 WARN_ON(crtc->active);
15208
15209 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
15210 WARN_ON(encoder->connectors_active);
15211 encoder->base.crtc = NULL;
15212 }
15213 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015214
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015215 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015216 /*
15217 * We start out with underrun reporting disabled to avoid races.
15218 * For correct bookkeeping mark this on active crtcs.
15219 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015220 * Also on gmch platforms we dont have any hardware bits to
15221 * disable the underrun reporting. Which means we need to start
15222 * out with underrun reporting disabled also on inactive pipes,
15223 * since otherwise we'll complain about the garbage we read when
15224 * e.g. coming up after runtime pm.
15225 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015226 * No protection against concurrent access is required - at
15227 * worst a fifo underrun happens which also sets this to false.
15228 */
15229 crtc->cpu_fifo_underrun_disabled = true;
15230 crtc->pch_fifo_underrun_disabled = true;
15231 }
Daniel Vetter24929352012-07-02 20:28:59 +020015232}
15233
15234static void intel_sanitize_encoder(struct intel_encoder *encoder)
15235{
15236 struct intel_connector *connector;
15237 struct drm_device *dev = encoder->base.dev;
15238
15239 /* We need to check both for a crtc link (meaning that the
15240 * encoder is active and trying to read from a pipe) and the
15241 * pipe itself being active. */
15242 bool has_active_crtc = encoder->base.crtc &&
15243 to_intel_crtc(encoder->base.crtc)->active;
15244
15245 if (encoder->connectors_active && !has_active_crtc) {
15246 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15247 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015248 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015249
15250 /* Connector is active, but has no active pipe. This is
15251 * fallout from our resume register restoring. Disable
15252 * the encoder manually again. */
15253 if (encoder->base.crtc) {
15254 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15255 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015256 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015257 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015258 if (encoder->post_disable)
15259 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015260 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015261 encoder->base.crtc = NULL;
15262 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015263
15264 /* Inconsistent output/port/pipe state happens presumably due to
15265 * a bug in one of the get_hw_state functions. Or someplace else
15266 * in our code, like the register restore mess on resume. Clamp
15267 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015268 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015269 if (connector->encoder != encoder)
15270 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015271 connector->base.dpms = DRM_MODE_DPMS_OFF;
15272 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015273 }
15274 }
15275 /* Enabled encoders without active connectors will be fixed in
15276 * the crtc fixup. */
15277}
15278
Imre Deak04098752014-02-18 00:02:16 +020015279void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015280{
15281 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015282 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015283
Imre Deak04098752014-02-18 00:02:16 +020015284 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15285 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15286 i915_disable_vga(dev);
15287 }
15288}
15289
15290void i915_redisable_vga(struct drm_device *dev)
15291{
15292 struct drm_i915_private *dev_priv = dev->dev_private;
15293
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015294 /* This function can be called both from intel_modeset_setup_hw_state or
15295 * at a very early point in our resume sequence, where the power well
15296 * structures are not yet restored. Since this function is at a very
15297 * paranoid "someone might have enabled VGA while we were not looking"
15298 * level, just check if the power well is enabled instead of trying to
15299 * follow the "don't touch the power well if we don't need it" policy
15300 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015301 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015302 return;
15303
Imre Deak04098752014-02-18 00:02:16 +020015304 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015305}
15306
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015307static bool primary_get_hw_state(struct intel_crtc *crtc)
15308{
15309 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15310
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015311 return !!(I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE);
15312}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015313
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015314static void readout_plane_state(struct intel_crtc *crtc,
15315 struct intel_crtc_state *crtc_state)
15316{
15317 struct intel_plane *p;
15318 struct drm_plane_state *drm_plane_state;
15319 bool active = crtc_state->base.active;
15320
15321 if (active) {
15322 crtc_state->quirks |= PIPE_CONFIG_QUIRK_INITIAL_PLANES;
15323
15324 /* apply to previous sw state too */
15325 to_intel_crtc_state(crtc->base.state)->quirks |=
15326 PIPE_CONFIG_QUIRK_INITIAL_PLANES;
15327 }
15328
15329 for_each_intel_plane(crtc->base.dev, p) {
15330 bool visible = active;
15331
15332 if (crtc->pipe != p->pipe)
15333 continue;
15334
15335 drm_plane_state = p->base.state;
15336 if (active && p->base.type == DRM_PLANE_TYPE_PRIMARY) {
15337 visible = primary_get_hw_state(crtc);
15338 to_intel_plane_state(drm_plane_state)->visible = visible;
15339 } else {
15340 /*
15341 * unknown state, assume it's off to force a transition
15342 * to on when calculating state changes.
15343 */
15344 to_intel_plane_state(drm_plane_state)->visible = false;
15345 }
15346
15347 if (visible) {
15348 crtc_state->base.plane_mask |=
15349 1 << drm_plane_index(&p->base);
15350 } else if (crtc_state->base.state) {
15351 /* Make this unconditional for atomic hw readout. */
15352 crtc_state->base.plane_mask &=
15353 ~(1 << drm_plane_index(&p->base));
15354 }
15355 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015356}
15357
Daniel Vetter30e984d2013-06-05 13:34:17 +020015358static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015359{
15360 struct drm_i915_private *dev_priv = dev->dev_private;
15361 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015362 struct intel_crtc *crtc;
15363 struct intel_encoder *encoder;
15364 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015365 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015366
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015367 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015368 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015369 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015370
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015371 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020015372
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015373 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015374 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015375
Matt Roper83d65732015-02-25 13:12:16 -080015376 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015377 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015378 crtc->base.enabled = crtc->active;
Maarten Lankhorstb8b7fad2015-06-12 11:15:41 +020015379 crtc->base.hwmode = crtc->config->base.adjusted_mode;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015380
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015381 readout_plane_state(crtc, to_intel_crtc_state(crtc->base.state));
Daniel Vetter24929352012-07-02 20:28:59 +020015382
15383 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15384 crtc->base.base.id,
15385 crtc->active ? "enabled" : "disabled");
15386 }
15387
Daniel Vetter53589012013-06-05 13:34:16 +020015388 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15389 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15390
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015391 pll->on = pll->get_hw_state(dev_priv, pll,
15392 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015393 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015394 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015395 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015396 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015397 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015398 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015399 }
Daniel Vetter53589012013-06-05 13:34:16 +020015400 }
Daniel Vetter53589012013-06-05 13:34:16 +020015401
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015402 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015403 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015404
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015405 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015406 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015407 }
15408
Damien Lespiaub2784e12014-08-05 11:29:37 +010015409 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015410 pipe = 0;
15411
15412 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015413 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15414 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015415 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015416 } else {
15417 encoder->base.crtc = NULL;
15418 }
15419
15420 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015421 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015422 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015423 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015424 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015425 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015426 }
15427
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015428 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015429 if (connector->get_hw_state(connector)) {
15430 connector->base.dpms = DRM_MODE_DPMS_ON;
15431 connector->encoder->connectors_active = true;
15432 connector->base.encoder = &connector->encoder->base;
15433 } else {
15434 connector->base.dpms = DRM_MODE_DPMS_OFF;
15435 connector->base.encoder = NULL;
15436 }
15437 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15438 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015439 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015440 connector->base.encoder ? "enabled" : "disabled");
15441 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015442}
15443
15444/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
15445 * and i915 state tracking structures. */
15446void intel_modeset_setup_hw_state(struct drm_device *dev,
15447 bool force_restore)
15448{
15449 struct drm_i915_private *dev_priv = dev->dev_private;
15450 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015451 struct intel_crtc *crtc;
15452 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015453 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015454
15455 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015456
Jesse Barnesbabea612013-06-26 18:57:38 +030015457 /*
15458 * Now that we have the config, copy it to each CRTC struct
15459 * Note that this could go away if we move to using crtc_config
15460 * checking everywhere.
15461 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015462 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020015463 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015464 intel_mode_from_pipe_config(&crtc->base.mode,
15465 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030015466 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
15467 crtc->base.base.id);
15468 drm_mode_debug_printmodeline(&crtc->base.mode);
15469 }
15470 }
15471
Daniel Vetter24929352012-07-02 20:28:59 +020015472 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015473 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015474 intel_sanitize_encoder(encoder);
15475 }
15476
Damien Lespiau055e3932014-08-18 13:49:10 +010015477 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015478 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15479 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015480 intel_dump_pipe_config(crtc, crtc->config,
15481 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015482 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015483
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015484 intel_modeset_update_connector_atomic_state(dev);
15485
Daniel Vetter35c95372013-07-17 06:55:04 +020015486 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15487 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15488
15489 if (!pll->on || pll->active)
15490 continue;
15491
15492 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15493
15494 pll->disable(dev_priv, pll);
15495 pll->on = false;
15496 }
15497
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015498 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015499 vlv_wm_get_hw_state(dev);
15500 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015501 skl_wm_get_hw_state(dev);
15502 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015503 ilk_wm_get_hw_state(dev);
15504
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015505 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015506 i915_redisable_vga(dev);
15507
Daniel Vetterf30da182013-04-11 20:22:50 +020015508 /*
15509 * We need to use raw interfaces for restoring state to avoid
15510 * checking (bogus) intermediate states.
15511 */
Damien Lespiau055e3932014-08-18 13:49:10 +010015512 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070015513 struct drm_crtc *crtc =
15514 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020015515
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020015516 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015517 }
15518 } else {
15519 intel_modeset_update_staged_output_state(dev);
15520 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015521
15522 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015523}
15524
15525void intel_modeset_gem_init(struct drm_device *dev)
15526{
Jesse Barnes92122782014-10-09 12:57:42 -070015527 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015528 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015529 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015530 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015531
Imre Deakae484342014-03-31 15:10:44 +030015532 mutex_lock(&dev->struct_mutex);
15533 intel_init_gt_powersave(dev);
15534 mutex_unlock(&dev->struct_mutex);
15535
Jesse Barnes92122782014-10-09 12:57:42 -070015536 /*
15537 * There may be no VBT; and if the BIOS enabled SSC we can
15538 * just keep using it to avoid unnecessary flicker. Whereas if the
15539 * BIOS isn't using it, don't assume it will work even if the VBT
15540 * indicates as much.
15541 */
15542 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15543 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15544 DREF_SSC1_ENABLE);
15545
Chris Wilson1833b132012-05-09 11:56:28 +010015546 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015547
15548 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015549
15550 /*
15551 * Make sure any fbs we allocated at startup are properly
15552 * pinned & fenced. When we do the allocation it's too early
15553 * for this.
15554 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015555 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015556 obj = intel_fb_obj(c->primary->fb);
15557 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015558 continue;
15559
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015560 mutex_lock(&dev->struct_mutex);
15561 ret = intel_pin_and_fence_fb_obj(c->primary,
15562 c->primary->fb,
15563 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015564 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015565 mutex_unlock(&dev->struct_mutex);
15566 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015567 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15568 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015569 drm_framebuffer_unreference(c->primary->fb);
15570 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015571 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015572 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015573 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015574 }
15575 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015576
15577 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015578}
15579
Imre Deak4932e2c2014-02-11 17:12:48 +020015580void intel_connector_unregister(struct intel_connector *intel_connector)
15581{
15582 struct drm_connector *connector = &intel_connector->base;
15583
15584 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015585 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015586}
15587
Jesse Barnes79e53942008-11-07 14:24:08 -080015588void intel_modeset_cleanup(struct drm_device *dev)
15589{
Jesse Barnes652c3932009-08-17 13:31:43 -070015590 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015591 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015592
Imre Deak2eb52522014-11-19 15:30:05 +020015593 intel_disable_gt_powersave(dev);
15594
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015595 intel_backlight_unregister(dev);
15596
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015597 /*
15598 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015599 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015600 * experience fancy races otherwise.
15601 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015602 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015603
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015604 /*
15605 * Due to the hpd irq storm handling the hotplug work can re-arm the
15606 * poll handlers. Hence disable polling after hpd handling is shut down.
15607 */
Keith Packardf87ea762010-10-03 19:36:26 -070015608 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015609
Jesse Barnes652c3932009-08-17 13:31:43 -070015610 mutex_lock(&dev->struct_mutex);
15611
Jesse Barnes723bfd72010-10-07 16:01:13 -070015612 intel_unregister_dsm_handler();
15613
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020015614 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015615
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015616 mutex_unlock(&dev->struct_mutex);
15617
Chris Wilson1630fe72011-07-08 12:22:42 +010015618 /* flush any delayed tasks or pending work */
15619 flush_scheduled_work();
15620
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015621 /* destroy the backlight and sysfs files before encoders/connectors */
15622 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015623 struct intel_connector *intel_connector;
15624
15625 intel_connector = to_intel_connector(connector);
15626 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015627 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015628
Jesse Barnes79e53942008-11-07 14:24:08 -080015629 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015630
15631 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015632
15633 mutex_lock(&dev->struct_mutex);
15634 intel_cleanup_gt_powersave(dev);
15635 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015636}
15637
Dave Airlie28d52042009-09-21 14:33:58 +100015638/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015639 * Return which encoder is currently attached for connector.
15640 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015641struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015642{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015643 return &intel_attached_encoder(connector)->base;
15644}
Jesse Barnes79e53942008-11-07 14:24:08 -080015645
Chris Wilsondf0e9242010-09-09 16:20:55 +010015646void intel_connector_attach_encoder(struct intel_connector *connector,
15647 struct intel_encoder *encoder)
15648{
15649 connector->encoder = encoder;
15650 drm_mode_connector_attach_encoder(&connector->base,
15651 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015652}
Dave Airlie28d52042009-09-21 14:33:58 +100015653
15654/*
15655 * set vga decode state - true == enable VGA decode
15656 */
15657int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15658{
15659 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015660 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015661 u16 gmch_ctrl;
15662
Chris Wilson75fa0412014-02-07 18:37:02 -020015663 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15664 DRM_ERROR("failed to read control word\n");
15665 return -EIO;
15666 }
15667
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015668 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15669 return 0;
15670
Dave Airlie28d52042009-09-21 14:33:58 +100015671 if (state)
15672 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15673 else
15674 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015675
15676 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15677 DRM_ERROR("failed to write control word\n");
15678 return -EIO;
15679 }
15680
Dave Airlie28d52042009-09-21 14:33:58 +100015681 return 0;
15682}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015683
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015684struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015685
15686 u32 power_well_driver;
15687
Chris Wilson63b66e52013-08-08 15:12:06 +020015688 int num_transcoders;
15689
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015690 struct intel_cursor_error_state {
15691 u32 control;
15692 u32 position;
15693 u32 base;
15694 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015695 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015696
15697 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015698 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015699 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015700 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015701 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015702
15703 struct intel_plane_error_state {
15704 u32 control;
15705 u32 stride;
15706 u32 size;
15707 u32 pos;
15708 u32 addr;
15709 u32 surface;
15710 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015711 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015712
15713 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015714 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015715 enum transcoder cpu_transcoder;
15716
15717 u32 conf;
15718
15719 u32 htotal;
15720 u32 hblank;
15721 u32 hsync;
15722 u32 vtotal;
15723 u32 vblank;
15724 u32 vsync;
15725 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015726};
15727
15728struct intel_display_error_state *
15729intel_display_capture_error_state(struct drm_device *dev)
15730{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015731 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015732 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015733 int transcoders[] = {
15734 TRANSCODER_A,
15735 TRANSCODER_B,
15736 TRANSCODER_C,
15737 TRANSCODER_EDP,
15738 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015739 int i;
15740
Chris Wilson63b66e52013-08-08 15:12:06 +020015741 if (INTEL_INFO(dev)->num_pipes == 0)
15742 return NULL;
15743
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015744 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015745 if (error == NULL)
15746 return NULL;
15747
Imre Deak190be112013-11-25 17:15:31 +020015748 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015749 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15750
Damien Lespiau055e3932014-08-18 13:49:10 +010015751 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015752 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015753 __intel_display_power_is_enabled(dev_priv,
15754 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015755 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015756 continue;
15757
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015758 error->cursor[i].control = I915_READ(CURCNTR(i));
15759 error->cursor[i].position = I915_READ(CURPOS(i));
15760 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015761
15762 error->plane[i].control = I915_READ(DSPCNTR(i));
15763 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015764 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015765 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015766 error->plane[i].pos = I915_READ(DSPPOS(i));
15767 }
Paulo Zanonica291362013-03-06 20:03:14 -030015768 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15769 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015770 if (INTEL_INFO(dev)->gen >= 4) {
15771 error->plane[i].surface = I915_READ(DSPSURF(i));
15772 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15773 }
15774
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015775 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015776
Sonika Jindal3abfce72014-07-21 15:23:43 +053015777 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015778 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015779 }
15780
15781 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15782 if (HAS_DDI(dev_priv->dev))
15783 error->num_transcoders++; /* Account for eDP. */
15784
15785 for (i = 0; i < error->num_transcoders; i++) {
15786 enum transcoder cpu_transcoder = transcoders[i];
15787
Imre Deakddf9c532013-11-27 22:02:02 +020015788 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015789 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015790 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015791 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015792 continue;
15793
Chris Wilson63b66e52013-08-08 15:12:06 +020015794 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15795
15796 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15797 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15798 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15799 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15800 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15801 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15802 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015803 }
15804
15805 return error;
15806}
15807
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015808#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15809
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015810void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015811intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015812 struct drm_device *dev,
15813 struct intel_display_error_state *error)
15814{
Damien Lespiau055e3932014-08-18 13:49:10 +010015815 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015816 int i;
15817
Chris Wilson63b66e52013-08-08 15:12:06 +020015818 if (!error)
15819 return;
15820
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015821 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015822 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015823 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015824 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015825 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015826 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015827 err_printf(m, " Power: %s\n",
15828 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015829 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015830 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015831
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015832 err_printf(m, "Plane [%d]:\n", i);
15833 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15834 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015835 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015836 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15837 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015838 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015839 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015840 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015841 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015842 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15843 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015844 }
15845
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015846 err_printf(m, "Cursor [%d]:\n", i);
15847 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15848 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15849 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015850 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015851
15852 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015853 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015854 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015855 err_printf(m, " Power: %s\n",
15856 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015857 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15858 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15859 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15860 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15861 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15862 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15863 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15864 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015865}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015866
15867void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15868{
15869 struct intel_crtc *crtc;
15870
15871 for_each_intel_crtc(dev, crtc) {
15872 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015873
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015874 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015875
15876 work = crtc->unpin_work;
15877
15878 if (work && work->event &&
15879 work->event->base.file_priv == file) {
15880 kfree(work->event);
15881 work->event = NULL;
15882 }
15883
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015884 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015885 }
15886}