Frank Barchard | 1a95305 | 2020-11-16 18:44:58 -0800 | [diff] [blame] | 1 | # Copyright 2020 Google LLC |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2 | # |
| 3 | # This source code is licensed under the BSD-style license found in the |
| 4 | # LICENSE file in the root directory of this source tree. |
| 5 | # |
| 6 | # Description: |
| 7 | # XNNPACK - optimized floating-point neural network operators library |
| 8 | |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 9 | load(":build_defs.bzl", "xnnpack_aggregate_library", "xnnpack_benchmark", "xnnpack_binary", "xnnpack_cc_library", "xnnpack_gcc_std_copts", "xnnpack_min_size_copts", "xnnpack_msvc_std_copts", "xnnpack_optional_armcl_copts", "xnnpack_optional_armcl_deps", "xnnpack_optional_dnnl_copts", "xnnpack_optional_dnnl_deps", "xnnpack_optional_gemmlowp_copts", "xnnpack_optional_gemmlowp_deps", "xnnpack_optional_ruy_copts", "xnnpack_optional_ruy_deps", "xnnpack_optional_tflite_copts", "xnnpack_optional_tflite_deps", "xnnpack_std_cxxopts", "xnnpack_unit_test", "xnnpack_visibility") |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 10 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 11 | licenses(["notice"]) |
| 12 | |
| 13 | exports_files(["LICENSE"]) |
| 14 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 15 | OPERATOR_BENCHMARK_DEPS = [ |
| 16 | ":XNNPACK", |
| 17 | ":bench_utils", |
| 18 | "@cpuinfo", |
Frank Barchard | 0c84973 | 2020-06-12 13:31:32 -0700 | [diff] [blame] | 19 | "@FP16", |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 20 | "@pthreadpool", |
| 21 | ] |
| 22 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 23 | MICROKERNEL_BENCHMARK_DEPS = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 24 | ":bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 25 | ":bench_utils", |
Frank Barchard | 7e95597 | 2019-10-11 10:34:25 -0700 | [diff] [blame] | 26 | ":enable_assembly", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 27 | "@cpuinfo", |
| 28 | "@FP16", |
| 29 | "@pthreadpool", |
| 30 | ] |
| 31 | |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 32 | ACCURACY_EVAL_DEPS = [ |
| 33 | ":XNNPACK", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 34 | ":bench_microkernels", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 35 | "@FP16", |
| 36 | "@pthreadpool", |
| 37 | ] |
| 38 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 39 | MICROKERNEL_TEST_DEPS = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 40 | ":test_microkernels", |
Frank Barchard | 7e95597 | 2019-10-11 10:34:25 -0700 | [diff] [blame] | 41 | ":enable_assembly", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 42 | "@cpuinfo", |
| 43 | "@FP16", |
| 44 | "@pthreadpool", |
| 45 | ] |
| 46 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 47 | OPERATOR_TEST_DEPS = [ |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 48 | ":XNNPACK_test_mode", |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 49 | "@pthreadpool", |
| 50 | "@FP16", |
| 51 | ] |
| 52 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 53 | OPERATOR_SRCS = [ |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 54 | "src/operators/argmax-pooling-nhwc.c", |
| 55 | "src/operators/average-pooling-nhwc.c", |
| 56 | "src/operators/binary-elementwise-nd.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 57 | "src/operators/channel-shuffle-nc.c", |
Marat Dukhan | 065b11e | 2020-05-22 09:49:41 -0700 | [diff] [blame] | 58 | "src/operators/constant-pad-nd.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 59 | "src/operators/convolution-nchw.c", |
| 60 | "src/operators/convolution-nhwc.c", |
| 61 | "src/operators/deconvolution-nhwc.c", |
Marat Dukhan | 13b68f2 | 2020-11-12 11:55:19 -0800 | [diff] [blame] | 62 | "src/operators/depth-to-space-nchw2nhwc.c", |
Marat Dukhan | 0e52117 | 2020-11-25 13:10:04 -0800 | [diff] [blame] | 63 | "src/operators/depth-to-space-nhwc.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 64 | "src/operators/fully-connected-nc.c", |
| 65 | "src/operators/global-average-pooling-ncw.c", |
| 66 | "src/operators/global-average-pooling-nwc.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 67 | "src/operators/leaky-relu-nc.c", |
| 68 | "src/operators/max-pooling-nhwc.c", |
| 69 | "src/operators/prelu-nc.c", |
Artsiom Ablavatski | 9791810 | 2020-10-27 15:52:59 -0700 | [diff] [blame] | 70 | "src/operators/resize-bilinear-nchw.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 71 | "src/operators/resize-bilinear-nhwc.c", |
| 72 | "src/operators/sigmoid-nc.c", |
| 73 | "src/operators/softmax-nc.c", |
Marat Dukhan | c3065f5 | 2020-06-04 13:33:32 -0700 | [diff] [blame] | 74 | "src/operators/unary-elementwise-nc.c", |
Marat Dukhan | e826543 | 2020-04-28 18:42:59 -0700 | [diff] [blame] | 75 | "src/operators/unpooling-nhwc.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 76 | ] |
| 77 | |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 78 | SUBGRAPH_SRCS = [ |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 79 | "src/subgraph/abs.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 80 | "src/subgraph/add2.c", |
| 81 | "src/subgraph/argmax-pooling-2d.c", |
| 82 | "src/subgraph/average-pooling-2d.c", |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 83 | "src/subgraph/bankers-rounding.c", |
| 84 | "src/subgraph/ceiling.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 85 | "src/subgraph/clamp.c", |
| 86 | "src/subgraph/convolution-2d.c", |
| 87 | "src/subgraph/deconvolution-2d.c", |
Artsiom Ablavatski | bbe8506 | 2020-11-05 14:07:37 -0800 | [diff] [blame] | 88 | "src/subgraph/depth-to-space.c", |
Frank Barchard | 9cef5ea | 2020-11-18 14:52:08 -0800 | [diff] [blame] | 89 | "src/subgraph/depthwise-convolution-2d.c", |
Marat Dukhan | 9d3a459 | 2020-06-05 16:52:42 -0700 | [diff] [blame] | 90 | "src/subgraph/divide.c", |
Marat Dukhan | a160020 | 2020-12-01 22:17:16 -0800 | [diff] [blame] | 91 | "src/subgraph/elu.c", |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 92 | "src/subgraph/floor.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 93 | "src/subgraph/fully-connected.c", |
Marat Dukhan | a059b7d | 2020-06-11 11:41:27 -0700 | [diff] [blame] | 94 | "src/subgraph/global-average-pooling-2d.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 95 | "src/subgraph/hardswish.c", |
Marat Dukhan | 5bbebac | 2020-06-10 19:42:15 -0700 | [diff] [blame] | 96 | "src/subgraph/leaky-relu.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 97 | "src/subgraph/max-pooling-2d.c", |
Marat Dukhan | 9d3a459 | 2020-06-05 16:52:42 -0700 | [diff] [blame] | 98 | "src/subgraph/maximum2.c", |
| 99 | "src/subgraph/minimum2.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 100 | "src/subgraph/multiply2.c", |
Marat Dukhan | 5fab409 | 2020-06-10 01:28:28 -0700 | [diff] [blame] | 101 | "src/subgraph/negate.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 102 | "src/subgraph/prelu.c", |
| 103 | "src/subgraph/sigmoid.c", |
| 104 | "src/subgraph/softmax.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 105 | "src/subgraph/square-root.c", |
| 106 | "src/subgraph/square.c", |
| 107 | "src/subgraph/squared-difference.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 108 | "src/subgraph/static-constant-pad.c", |
Marat Dukhan | d27202d | 2020-07-09 23:43:40 -0700 | [diff] [blame] | 109 | "src/subgraph/static-reshape.c", |
Marat Dukhan | aff24e2 | 2020-07-23 01:43:58 -0700 | [diff] [blame] | 110 | "src/subgraph/static-resize-bilinear-2d.c", |
Marat Dukhan | 9d3a459 | 2020-06-05 16:52:42 -0700 | [diff] [blame] | 111 | "src/subgraph/subtract.c", |
Marat Dukhan | 95e8b7a | 2020-06-03 12:46:26 -0700 | [diff] [blame] | 112 | "src/subgraph/unpooling-2d.c", |
| 113 | ] |
| 114 | |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 115 | TABLE_SRCS = [ |
| 116 | "src/tables/exp2-k-over-64.c", |
| 117 | "src/tables/exp2-k-over-2048.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 118 | "src/tables/exp2minus-k-over-4.c", |
| 119 | "src/tables/exp2minus-k-over-8.c", |
Marat Dukhan | c60742b | 2020-11-23 12:33:27 -0800 | [diff] [blame] | 120 | "src/tables/exp2minus-k-over-16.c", |
Marat Dukhan | 1f256fc | 2020-09-24 21:27:14 -0700 | [diff] [blame] | 121 | "src/tables/exp2minus-k-over-64.c", |
| 122 | "src/tables/exp2minus-k-over-2048.c", |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 123 | ] |
| 124 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 125 | PROD_SCALAR_MICROKERNEL_SRCS = [ |
| 126 | "src/f32-argmaxpool/4x-scalar-c1.c", |
| 127 | "src/f32-argmaxpool/9p8x-scalar-c1.c", |
| 128 | "src/f32-argmaxpool/9x-scalar-c1.c", |
| 129 | "src/f32-avgpool/9p8x-minmax-scalar-c1.c", |
| 130 | "src/f32-avgpool/9x-minmax-scalar-c1.c", |
| 131 | "src/f32-conv-hwc/3x3s2p0p1c3x4-scalar-1x1.c", |
| 132 | "src/f32-conv-hwc/3x3s2p1c3x4-scalar-1x1.c", |
| 133 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-scalar-1x1.c", |
| 134 | "src/f32-dwconv/gen/up1x4-minmax-scalar-acc2.c", |
| 135 | "src/f32-dwconv/gen/up1x4-scalar-acc2.c", |
| 136 | "src/f32-dwconv/gen/up1x9-minmax-scalar-acc2.c", |
| 137 | "src/f32-dwconv/gen/up1x9-scalar-acc2.c", |
| 138 | "src/f32-dwconv/gen/up1x25-minmax-scalar-acc2.c", |
| 139 | "src/f32-dwconv/gen/up1x25-scalar-acc2.c", |
| 140 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-2x1-acc2.c", |
| 141 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-4x1.c", |
| 142 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc2.c", |
| 143 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-2x1-acc2.c", |
| 144 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc5.c", |
| 145 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1-acc2.c", |
| 146 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc5.c", |
| 147 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1-acc2.c", |
| 148 | "src/f32-gavgpool-cw/scalar-x1.c", |
| 149 | "src/f32-gavgpool/7p7x-minmax-scalar-c1.c", |
| 150 | "src/f32-gavgpool/7x-minmax-scalar-c1.c", |
| 151 | "src/f32-gemm/gen/1x4-minmax-scalar.c", |
| 152 | "src/f32-gemm/gen/1x4-relu-scalar.c", |
| 153 | "src/f32-gemm/gen/1x4-scalar.c", |
| 154 | "src/f32-gemm/gen/2x4-minmax-scalar.c", |
| 155 | "src/f32-gemm/gen/2x4-relu-scalar.c", |
| 156 | "src/f32-gemm/gen/2x4-scalar.c", |
| 157 | "src/f32-gemm/gen/4x2-minmax-scalar.c", |
| 158 | "src/f32-gemm/gen/4x2-relu-scalar.c", |
| 159 | "src/f32-gemm/gen/4x2-scalar.c", |
| 160 | "src/f32-gemm/gen/4x4-minmax-scalar.c", |
| 161 | "src/f32-gemm/gen/4x4-relu-scalar.c", |
| 162 | "src/f32-gemm/gen/4x4-scalar.c", |
| 163 | "src/f32-ibilinear-chw/gen/scalar-p4.c", |
| 164 | "src/f32-ibilinear/gen/scalar-c2.c", |
| 165 | "src/f32-igemm/gen/1x4-minmax-scalar.c", |
| 166 | "src/f32-igemm/gen/1x4-relu-scalar.c", |
| 167 | "src/f32-igemm/gen/1x4-scalar.c", |
| 168 | "src/f32-igemm/gen/2x4-minmax-scalar.c", |
| 169 | "src/f32-igemm/gen/2x4-relu-scalar.c", |
| 170 | "src/f32-igemm/gen/2x4-scalar.c", |
| 171 | "src/f32-igemm/gen/4x2-minmax-scalar.c", |
| 172 | "src/f32-igemm/gen/4x2-relu-scalar.c", |
| 173 | "src/f32-igemm/gen/4x2-scalar.c", |
| 174 | "src/f32-igemm/gen/4x4-minmax-scalar.c", |
| 175 | "src/f32-igemm/gen/4x4-relu-scalar.c", |
| 176 | "src/f32-igemm/gen/4x4-scalar.c", |
| 177 | "src/f32-maxpool/9p8x-minmax-scalar-c1.c", |
| 178 | "src/f32-pavgpool/9p8x-minmax-scalar-c1.c", |
| 179 | "src/f32-pavgpool/9x-minmax-scalar-c1.c", |
| 180 | "src/f32-prelu/gen/scalar-2x4.c", |
| 181 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x4-acc2.c", |
| 182 | "src/f32-rmax/scalar.c", |
| 183 | "src/f32-spmm/gen/8x1-minmax-scalar.c", |
| 184 | "src/f32-spmm/gen/8x2-minmax-scalar.c", |
| 185 | "src/f32-spmm/gen/8x4-minmax-scalar.c", |
| 186 | "src/f32-vbinary/gen/vadd-minmax-scalar-x8.c", |
| 187 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x8.c", |
| 188 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x2.c", |
| 189 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x8.c", |
| 190 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x2.c", |
| 191 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x8.c", |
| 192 | "src/f32-vbinary/gen/vmax-scalar-x8.c", |
| 193 | "src/f32-vbinary/gen/vmaxc-scalar-x8.c", |
| 194 | "src/f32-vbinary/gen/vmin-scalar-x8.c", |
| 195 | "src/f32-vbinary/gen/vminc-scalar-x8.c", |
| 196 | "src/f32-vbinary/gen/vmul-minmax-scalar-x8.c", |
| 197 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x8.c", |
| 198 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x2.c", |
| 199 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x8.c", |
| 200 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x8.c", |
| 201 | "src/f32-vbinary/gen/vsqrdiff-scalar-x8.c", |
| 202 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x8.c", |
| 203 | "src/f32-vbinary/gen/vsub-minmax-scalar-x8.c", |
| 204 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x8.c", |
| 205 | "src/f32-vclamp/gen/vclamp-scalar-x4.c", |
| 206 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x2.c", |
| 207 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x4.c", |
| 208 | "src/f32-vhswish/gen/vhswish-scalar-x4.c", |
| 209 | "src/f32-vlrelu/gen/vlrelu-scalar-x4.c", |
| 210 | "src/f32-vmulcaddc/gen/c1-minmax-scalar-2x.c", |
| 211 | "src/f32-vrelu/gen/vrelu-scalar-x8.c", |
| 212 | "src/f32-vrnd/gen/vrndd-scalar-libm-x1.c", |
| 213 | "src/f32-vrnd/gen/vrndd-scalar-libm-x4.c", |
| 214 | "src/f32-vrnd/gen/vrndne-scalar-libm-x1.c", |
| 215 | "src/f32-vrnd/gen/vrndne-scalar-libm-x4.c", |
| 216 | "src/f32-vrnd/gen/vrndu-scalar-libm-x1.c", |
| 217 | "src/f32-vrnd/gen/vrndu-scalar-libm-x4.c", |
| 218 | "src/f32-vrnd/gen/vrndz-scalar-libm-x1.c", |
| 219 | "src/f32-vrnd/gen/vrndz-scalar-libm-x4.c", |
| 220 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut64-p2-div-x2.c", |
| 221 | "src/f32-vsqrt/gen/scalar-sqrt-x1.c", |
| 222 | "src/f32-vunary/gen/vabs-scalar-x4.c", |
| 223 | "src/f32-vunary/gen/vneg-scalar-x4.c", |
| 224 | "src/f32-vunary/gen/vsqr-scalar-x4.c", |
| 225 | "src/params-init.c", |
| 226 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
| 227 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 228 | "src/qc8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 229 | "src/qc8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 230 | "src/qc8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 231 | "src/qc8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
| 232 | "src/qc8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 233 | "src/qc8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 234 | "src/qc8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 235 | "src/qc8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
| 236 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
| 237 | "src/qs8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 238 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c1.c", |
| 239 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c4.c", |
| 240 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c1.c", |
| 241 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c4.c", |
| 242 | "src/qs8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 243 | "src/qs8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 244 | "src/qs8-gemm/gen/1x4-minmax-rndnu-scalar.c", |
| 245 | "src/qs8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 246 | "src/qs8-gemm/gen/3x4-minmax-rndnu-scalar.c", |
| 247 | "src/qs8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
| 248 | "src/qs8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 249 | "src/qs8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 250 | "src/qs8-igemm/gen/1x4-minmax-rndnu-scalar.c", |
| 251 | "src/qs8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 252 | "src/qs8-igemm/gen/3x4-minmax-rndnu-scalar.c", |
| 253 | "src/qs8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
| 254 | "src/qs8-vadd/gen/minmax-scalar-x4.c", |
| 255 | "src/qs8-vaddc/gen/minmax-scalar-x4.c", |
| 256 | "src/qu8-avgpool/9p8x-minmax-scalar-c1.c", |
| 257 | "src/qu8-avgpool/9x-minmax-scalar-c1.c", |
| 258 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-scalar-lrint.c", |
| 259 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-scalar-magic.c", |
| 260 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-lrint.c", |
| 261 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-magic.c", |
| 262 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-lrint.c", |
| 263 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
| 264 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-scalar-lrint.c", |
| 265 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 266 | "src/qu8-gavgpool/7p7x-minmax-scalar-c1.c", |
| 267 | "src/qu8-gavgpool/7x-minmax-scalar-c1.c", |
| 268 | "src/qu8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 269 | "src/qu8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 270 | "src/qu8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 271 | "src/qu8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
| 272 | "src/qu8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 273 | "src/qu8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 274 | "src/qu8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 275 | "src/qu8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
| 276 | "src/qu8-vadd/gen/minmax-scalar-x1.c", |
| 277 | "src/qu8-vadd/gen/minmax-scalar-x4.c", |
| 278 | "src/qu8-vaddc/gen/minmax-scalar-x1.c", |
| 279 | "src/qu8-vaddc/gen/minmax-scalar-x4.c", |
| 280 | "src/u8-lut32norm/scalar.c", |
| 281 | "src/u8-maxpool/9p8x-minmax-scalar-c1.c", |
| 282 | "src/u8-rmax/scalar.c", |
| 283 | "src/u8-vclamp/scalar-x4.c", |
| 284 | "src/x8-lut/scalar.c", |
| 285 | "src/x8-zip/x2-scalar.c", |
| 286 | "src/x8-zip/x3-scalar.c", |
| 287 | "src/x8-zip/x4-scalar.c", |
| 288 | "src/x8-zip/xm-scalar.c", |
| 289 | "src/x32-depthtospace2d-chw2hwc/scalar.c", |
| 290 | "src/x32-fill/scalar-float.c", |
| 291 | "src/x32-fill/scalar-int.c", |
| 292 | "src/x32-packx/x2-scalar.c", |
| 293 | "src/x32-packx/x3-scalar.c", |
| 294 | "src/x32-packx/x4-scalar.c", |
| 295 | "src/x32-pad/scalar-float.c", |
| 296 | "src/x32-pad/scalar-int.c", |
| 297 | "src/x32-unpool/scalar.c", |
| 298 | "src/x32-zip/x2-scalar.c", |
| 299 | "src/x32-zip/x3-scalar.c", |
| 300 | "src/x32-zip/x4-scalar.c", |
| 301 | "src/x32-zip/xm-scalar.c", |
| 302 | "src/xx-copy/memcpy.c", |
| 303 | ] |
| 304 | |
| 305 | ALL_SCALAR_MICROKERNEL_SRCS = [ |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 306 | "src/f32-argmaxpool/4x-scalar-c1.c", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 307 | "src/f32-argmaxpool/9p8x-scalar-c1.c", |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 308 | "src/f32-argmaxpool/9x-scalar-c1.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 309 | "src/f32-avgpool/9p8x-minmax-scalar-c1.c", |
| 310 | "src/f32-avgpool/9x-minmax-scalar-c1.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 311 | "src/f32-conv-hwc/3x3s2p0p1c3x4-scalar-1x1.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 312 | "src/f32-conv-hwc/3x3s2p1c3x4-scalar-1x1.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 313 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-scalar-1x1.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 314 | "src/f32-dwconv/gen/up1x4-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 315 | "src/f32-dwconv/gen/up1x4-minmax-scalar.c", |
| 316 | "src/f32-dwconv/gen/up1x4-scalar-acc2.c", |
| 317 | "src/f32-dwconv/gen/up1x4-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 318 | "src/f32-dwconv/gen/up1x9-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 319 | "src/f32-dwconv/gen/up1x9-minmax-scalar.c", |
| 320 | "src/f32-dwconv/gen/up1x9-scalar-acc2.c", |
| 321 | "src/f32-dwconv/gen/up1x9-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 322 | "src/f32-dwconv/gen/up1x25-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 323 | "src/f32-dwconv/gen/up1x25-minmax-scalar.c", |
| 324 | "src/f32-dwconv/gen/up1x25-scalar-acc2.c", |
| 325 | "src/f32-dwconv/gen/up1x25-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 326 | "src/f32-dwconv/gen/up2x4-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 327 | "src/f32-dwconv/gen/up2x4-minmax-scalar.c", |
| 328 | "src/f32-dwconv/gen/up2x4-scalar-acc2.c", |
| 329 | "src/f32-dwconv/gen/up2x4-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 330 | "src/f32-dwconv/gen/up2x9-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 331 | "src/f32-dwconv/gen/up2x9-minmax-scalar.c", |
| 332 | "src/f32-dwconv/gen/up2x9-scalar-acc2.c", |
| 333 | "src/f32-dwconv/gen/up2x9-scalar.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 334 | "src/f32-dwconv/gen/up2x25-minmax-scalar-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 335 | "src/f32-dwconv/gen/up2x25-minmax-scalar.c", |
| 336 | "src/f32-dwconv/gen/up2x25-scalar-acc2.c", |
| 337 | "src/f32-dwconv/gen/up2x25-scalar.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 338 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1-acc2.c", |
| 339 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1-acc3.c", |
| 340 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1-acc4.c", |
Marat Dukhan | 91249d2 | 2020-10-24 12:02:51 -0700 | [diff] [blame] | 341 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-1x1.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 342 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-2x1-acc2.c", |
Marat Dukhan | 91249d2 | 2020-10-24 12:02:51 -0700 | [diff] [blame] | 343 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-2x1.c", |
| 344 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-3x1.c", |
| 345 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-4x1.c", |
| 346 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-5x1.c", |
| 347 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-scalar-6x1.c", |
Marat Dukhan | cf5b3c3 | 2020-10-25 19:21:10 -0700 | [diff] [blame] | 348 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc2.c", |
| 349 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc3.c", |
| 350 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 351 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-1x1.c", |
Marat Dukhan | cf5b3c3 | 2020-10-25 19:21:10 -0700 | [diff] [blame] | 352 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-2x1-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 353 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-2x1.c", |
| 354 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-3x1.c", |
| 355 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-scalar-4x1.c", |
Marat Dukhan | c4efb00 | 2020-10-25 23:14:47 -0700 | [diff] [blame] | 356 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc2.c", |
| 357 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc3.c", |
| 358 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc4.c", |
| 359 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1-acc5.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 360 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-1x1.c", |
Marat Dukhan | c4efb00 | 2020-10-25 23:14:47 -0700 | [diff] [blame] | 361 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1-acc2.c", |
| 362 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1-acc3.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 363 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-2x1.c", |
Marat Dukhan | c4efb00 | 2020-10-25 23:14:47 -0700 | [diff] [blame] | 364 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-3x1-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 365 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-scalar-3x1.c", |
Marat Dukhan | 29c0c33 | 2020-10-28 22:11:00 -0700 | [diff] [blame] | 366 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc2.c", |
| 367 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc3.c", |
| 368 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc4.c", |
| 369 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1-acc5.c", |
| 370 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-1x1.c", |
| 371 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1-acc2.c", |
| 372 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1-acc3.c", |
| 373 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-2x1.c", |
| 374 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-3x1-acc2.c", |
| 375 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-scalar-3x1.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 376 | "src/f32-gavgpool-cw/scalar-x1.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 377 | "src/f32-gavgpool/7p7x-minmax-scalar-c1.c", |
| 378 | "src/f32-gavgpool/7x-minmax-scalar-c1.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 379 | "src/f32-gemm/gen-inc/1x4inc-minmax-scalar.c", |
| 380 | "src/f32-gemm/gen-inc/2x4inc-minmax-scalar.c", |
| 381 | "src/f32-gemm/gen-inc/4x4inc-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 382 | "src/f32-gemm/gen/1x4-minmax-scalar.c", |
| 383 | "src/f32-gemm/gen/1x4-relu-scalar.c", |
| 384 | "src/f32-gemm/gen/1x4-scalar.c", |
| 385 | "src/f32-gemm/gen/2x4-minmax-scalar.c", |
| 386 | "src/f32-gemm/gen/2x4-relu-scalar.c", |
| 387 | "src/f32-gemm/gen/2x4-scalar.c", |
| 388 | "src/f32-gemm/gen/4x2-minmax-scalar.c", |
| 389 | "src/f32-gemm/gen/4x2-relu-scalar.c", |
| 390 | "src/f32-gemm/gen/4x2-scalar.c", |
| 391 | "src/f32-gemm/gen/4x4-minmax-scalar.c", |
| 392 | "src/f32-gemm/gen/4x4-relu-scalar.c", |
| 393 | "src/f32-gemm/gen/4x4-scalar.c", |
XNNPACK Team | 2143267 | 2020-10-19 19:58:48 -0700 | [diff] [blame] | 394 | "src/f32-ibilinear-chw/gen/scalar-p1.c", |
| 395 | "src/f32-ibilinear-chw/gen/scalar-p2.c", |
| 396 | "src/f32-ibilinear-chw/gen/scalar-p4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 397 | "src/f32-ibilinear/gen/scalar-c1.c", |
| 398 | "src/f32-ibilinear/gen/scalar-c2.c", |
| 399 | "src/f32-ibilinear/gen/scalar-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 400 | "src/f32-igemm/gen/1x4-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 401 | "src/f32-igemm/gen/1x4-relu-scalar.c", |
| 402 | "src/f32-igemm/gen/1x4-scalar.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 403 | "src/f32-igemm/gen/2x4-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 404 | "src/f32-igemm/gen/2x4-relu-scalar.c", |
| 405 | "src/f32-igemm/gen/2x4-scalar.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 406 | "src/f32-igemm/gen/4x2-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 407 | "src/f32-igemm/gen/4x2-relu-scalar.c", |
| 408 | "src/f32-igemm/gen/4x2-scalar.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 409 | "src/f32-igemm/gen/4x4-minmax-scalar.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 410 | "src/f32-igemm/gen/4x4-relu-scalar.c", |
| 411 | "src/f32-igemm/gen/4x4-scalar.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 412 | "src/f32-maxpool/9p8x-minmax-scalar-c1.c", |
| 413 | "src/f32-pavgpool/9p8x-minmax-scalar-c1.c", |
| 414 | "src/f32-pavgpool/9x-minmax-scalar-c1.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 415 | "src/f32-ppmm/gen/2x4-minmax-scalar.c", |
| 416 | "src/f32-ppmm/gen/3x3-minmax-scalar.c", |
| 417 | "src/f32-ppmm/gen/4x2-minmax-scalar.c", |
| 418 | "src/f32-ppmm/gen/4x4-minmax-scalar.c", |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 419 | "src/f32-prelu/gen/scalar-2x1.c", |
| 420 | "src/f32-prelu/gen/scalar-2x4.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 421 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x1.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 422 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x2-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 423 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x2.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 424 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x4-acc2.c", |
| 425 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x4-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 426 | "src/f32-raddstoreexpminusmax/gen/scalar-lut64-p2-x4.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 427 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x1.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 428 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x2-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 429 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x2.c", |
Marat Dukhan | f46f675 | 2020-01-21 11:03:49 -0800 | [diff] [blame] | 430 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x4-acc2.c", |
| 431 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x4-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 432 | "src/f32-raddstoreexpminusmax/gen/scalar-p5-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 433 | "src/f32-rmax/scalar.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 434 | "src/f32-spmm/gen/1x1-minmax-scalar-pipelined.c", |
| 435 | "src/f32-spmm/gen/1x1-minmax-scalar.c", |
| 436 | "src/f32-spmm/gen/2x1-minmax-scalar-pipelined.c", |
| 437 | "src/f32-spmm/gen/2x1-minmax-scalar.c", |
| 438 | "src/f32-spmm/gen/4x1-minmax-scalar-pipelined.c", |
| 439 | "src/f32-spmm/gen/4x1-minmax-scalar.c", |
| 440 | "src/f32-spmm/gen/8x1-minmax-scalar-pipelined.c", |
| 441 | "src/f32-spmm/gen/8x1-minmax-scalar.c", |
| 442 | "src/f32-spmm/gen/8x2-minmax-scalar.c", |
| 443 | "src/f32-spmm/gen/8x4-minmax-scalar.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 444 | "src/f32-vbinary/gen/vadd-minmax-scalar-x1.c", |
| 445 | "src/f32-vbinary/gen/vadd-minmax-scalar-x2.c", |
| 446 | "src/f32-vbinary/gen/vadd-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 447 | "src/f32-vbinary/gen/vadd-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 448 | "src/f32-vbinary/gen/vadd-relu-scalar-x1.c", |
| 449 | "src/f32-vbinary/gen/vadd-relu-scalar-x2.c", |
| 450 | "src/f32-vbinary/gen/vadd-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 451 | "src/f32-vbinary/gen/vadd-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 452 | "src/f32-vbinary/gen/vadd-scalar-x1.c", |
| 453 | "src/f32-vbinary/gen/vadd-scalar-x2.c", |
| 454 | "src/f32-vbinary/gen/vadd-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 455 | "src/f32-vbinary/gen/vadd-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 456 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x1.c", |
| 457 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x2.c", |
| 458 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 459 | "src/f32-vbinary/gen/vaddc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 460 | "src/f32-vbinary/gen/vaddc-relu-scalar-x1.c", |
| 461 | "src/f32-vbinary/gen/vaddc-relu-scalar-x2.c", |
| 462 | "src/f32-vbinary/gen/vaddc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 463 | "src/f32-vbinary/gen/vaddc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 464 | "src/f32-vbinary/gen/vaddc-scalar-x1.c", |
| 465 | "src/f32-vbinary/gen/vaddc-scalar-x2.c", |
| 466 | "src/f32-vbinary/gen/vaddc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 467 | "src/f32-vbinary/gen/vaddc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 468 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x1.c", |
| 469 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x2.c", |
| 470 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 471 | "src/f32-vbinary/gen/vdiv-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 472 | "src/f32-vbinary/gen/vdiv-relu-scalar-x1.c", |
| 473 | "src/f32-vbinary/gen/vdiv-relu-scalar-x2.c", |
| 474 | "src/f32-vbinary/gen/vdiv-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 475 | "src/f32-vbinary/gen/vdiv-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 476 | "src/f32-vbinary/gen/vdiv-scalar-x1.c", |
| 477 | "src/f32-vbinary/gen/vdiv-scalar-x2.c", |
| 478 | "src/f32-vbinary/gen/vdiv-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 479 | "src/f32-vbinary/gen/vdiv-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 480 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x1.c", |
| 481 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x2.c", |
| 482 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 483 | "src/f32-vbinary/gen/vdivc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 484 | "src/f32-vbinary/gen/vdivc-relu-scalar-x1.c", |
| 485 | "src/f32-vbinary/gen/vdivc-relu-scalar-x2.c", |
| 486 | "src/f32-vbinary/gen/vdivc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 487 | "src/f32-vbinary/gen/vdivc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 488 | "src/f32-vbinary/gen/vdivc-scalar-x1.c", |
| 489 | "src/f32-vbinary/gen/vdivc-scalar-x2.c", |
| 490 | "src/f32-vbinary/gen/vdivc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 491 | "src/f32-vbinary/gen/vdivc-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 492 | "src/f32-vbinary/gen/vmax-scalar-x1.c", |
| 493 | "src/f32-vbinary/gen/vmax-scalar-x2.c", |
| 494 | "src/f32-vbinary/gen/vmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 495 | "src/f32-vbinary/gen/vmax-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 496 | "src/f32-vbinary/gen/vmaxc-scalar-x1.c", |
| 497 | "src/f32-vbinary/gen/vmaxc-scalar-x2.c", |
| 498 | "src/f32-vbinary/gen/vmaxc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 499 | "src/f32-vbinary/gen/vmaxc-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 500 | "src/f32-vbinary/gen/vmin-scalar-x1.c", |
| 501 | "src/f32-vbinary/gen/vmin-scalar-x2.c", |
| 502 | "src/f32-vbinary/gen/vmin-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 503 | "src/f32-vbinary/gen/vmin-scalar-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 504 | "src/f32-vbinary/gen/vminc-scalar-x1.c", |
| 505 | "src/f32-vbinary/gen/vminc-scalar-x2.c", |
| 506 | "src/f32-vbinary/gen/vminc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 507 | "src/f32-vbinary/gen/vminc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 508 | "src/f32-vbinary/gen/vmul-minmax-scalar-x1.c", |
| 509 | "src/f32-vbinary/gen/vmul-minmax-scalar-x2.c", |
| 510 | "src/f32-vbinary/gen/vmul-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 511 | "src/f32-vbinary/gen/vmul-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 512 | "src/f32-vbinary/gen/vmul-relu-scalar-x1.c", |
| 513 | "src/f32-vbinary/gen/vmul-relu-scalar-x2.c", |
| 514 | "src/f32-vbinary/gen/vmul-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 515 | "src/f32-vbinary/gen/vmul-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 516 | "src/f32-vbinary/gen/vmul-scalar-x1.c", |
| 517 | "src/f32-vbinary/gen/vmul-scalar-x2.c", |
| 518 | "src/f32-vbinary/gen/vmul-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 519 | "src/f32-vbinary/gen/vmul-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 520 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x1.c", |
| 521 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x2.c", |
| 522 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 523 | "src/f32-vbinary/gen/vmulc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 524 | "src/f32-vbinary/gen/vmulc-relu-scalar-x1.c", |
| 525 | "src/f32-vbinary/gen/vmulc-relu-scalar-x2.c", |
| 526 | "src/f32-vbinary/gen/vmulc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 527 | "src/f32-vbinary/gen/vmulc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 528 | "src/f32-vbinary/gen/vmulc-scalar-x1.c", |
| 529 | "src/f32-vbinary/gen/vmulc-scalar-x2.c", |
| 530 | "src/f32-vbinary/gen/vmulc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 531 | "src/f32-vbinary/gen/vmulc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 532 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x1.c", |
| 533 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x2.c", |
| 534 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 535 | "src/f32-vbinary/gen/vrdivc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 536 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x1.c", |
| 537 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x2.c", |
| 538 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 539 | "src/f32-vbinary/gen/vrdivc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 540 | "src/f32-vbinary/gen/vrdivc-scalar-x1.c", |
| 541 | "src/f32-vbinary/gen/vrdivc-scalar-x2.c", |
| 542 | "src/f32-vbinary/gen/vrdivc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 543 | "src/f32-vbinary/gen/vrdivc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 544 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x1.c", |
| 545 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x2.c", |
| 546 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 547 | "src/f32-vbinary/gen/vrsubc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 548 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x1.c", |
| 549 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x2.c", |
| 550 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 551 | "src/f32-vbinary/gen/vrsubc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 552 | "src/f32-vbinary/gen/vrsubc-scalar-x1.c", |
| 553 | "src/f32-vbinary/gen/vrsubc-scalar-x2.c", |
| 554 | "src/f32-vbinary/gen/vrsubc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 555 | "src/f32-vbinary/gen/vrsubc-scalar-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 556 | "src/f32-vbinary/gen/vsqrdiff-scalar-x1.c", |
| 557 | "src/f32-vbinary/gen/vsqrdiff-scalar-x2.c", |
| 558 | "src/f32-vbinary/gen/vsqrdiff-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 559 | "src/f32-vbinary/gen/vsqrdiff-scalar-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 560 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x1.c", |
| 561 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x2.c", |
| 562 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 563 | "src/f32-vbinary/gen/vsqrdiffc-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 564 | "src/f32-vbinary/gen/vsub-minmax-scalar-x1.c", |
| 565 | "src/f32-vbinary/gen/vsub-minmax-scalar-x2.c", |
| 566 | "src/f32-vbinary/gen/vsub-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 567 | "src/f32-vbinary/gen/vsub-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 568 | "src/f32-vbinary/gen/vsub-relu-scalar-x1.c", |
| 569 | "src/f32-vbinary/gen/vsub-relu-scalar-x2.c", |
| 570 | "src/f32-vbinary/gen/vsub-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 571 | "src/f32-vbinary/gen/vsub-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 572 | "src/f32-vbinary/gen/vsub-scalar-x1.c", |
| 573 | "src/f32-vbinary/gen/vsub-scalar-x2.c", |
| 574 | "src/f32-vbinary/gen/vsub-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 575 | "src/f32-vbinary/gen/vsub-scalar-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 576 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x1.c", |
| 577 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x2.c", |
| 578 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 579 | "src/f32-vbinary/gen/vsubc-minmax-scalar-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 580 | "src/f32-vbinary/gen/vsubc-relu-scalar-x1.c", |
| 581 | "src/f32-vbinary/gen/vsubc-relu-scalar-x2.c", |
| 582 | "src/f32-vbinary/gen/vsubc-relu-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 583 | "src/f32-vbinary/gen/vsubc-relu-scalar-x8.c", |
Frank Barchard | 8e229db | 2020-07-06 23:31:35 -0700 | [diff] [blame] | 584 | "src/f32-vbinary/gen/vsubc-scalar-x1.c", |
| 585 | "src/f32-vbinary/gen/vsubc-scalar-x2.c", |
| 586 | "src/f32-vbinary/gen/vsubc-scalar-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 587 | "src/f32-vbinary/gen/vsubc-scalar-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 588 | "src/f32-vclamp/gen/vclamp-scalar-x1.c", |
| 589 | "src/f32-vclamp/gen/vclamp-scalar-x2.c", |
| 590 | "src/f32-vclamp/gen/vclamp-scalar-x4.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 591 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x1.c", |
| 592 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x2.c", |
| 593 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x3.c", |
| 594 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x4.c", |
| 595 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x5.c", |
| 596 | "src/f32-velu/gen/velu-scalar-rr2-lut16-p3-x6.c", |
| 597 | "src/f32-velu/gen/velu-scalar-rr2-p6-x1.c", |
| 598 | "src/f32-velu/gen/velu-scalar-rr2-p6-x2.c", |
| 599 | "src/f32-velu/gen/velu-scalar-rr2-p6-x3.c", |
| 600 | "src/f32-velu/gen/velu-scalar-rr2-p6-x4.c", |
| 601 | "src/f32-velu/gen/velu-scalar-rr2-p6-x5.c", |
| 602 | "src/f32-velu/gen/velu-scalar-rr2-p6-x6.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 603 | "src/f32-vhswish/gen/vhswish-scalar-x1.c", |
| 604 | "src/f32-vhswish/gen/vhswish-scalar-x2.c", |
| 605 | "src/f32-vhswish/gen/vhswish-scalar-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 606 | "src/f32-vlrelu/gen/vlrelu-scalar-x1.c", |
| 607 | "src/f32-vlrelu/gen/vlrelu-scalar-x2.c", |
| 608 | "src/f32-vlrelu/gen/vlrelu-scalar-x4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 609 | "src/f32-vmulcaddc/gen/c1-minmax-scalar-2x.c", |
| 610 | "src/f32-vmulcaddc/gen/c2-minmax-scalar-2x.c", |
| 611 | "src/f32-vmulcaddc/gen/c4-minmax-scalar-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 612 | "src/f32-vrelu/gen/vrelu-scalar-x1.c", |
| 613 | "src/f32-vrelu/gen/vrelu-scalar-x2.c", |
| 614 | "src/f32-vrelu/gen/vrelu-scalar-x4.c", |
| 615 | "src/f32-vrelu/gen/vrelu-scalar-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 616 | "src/f32-vrnd/gen/vrndd-scalar-libm-x1.c", |
| 617 | "src/f32-vrnd/gen/vrndd-scalar-libm-x2.c", |
| 618 | "src/f32-vrnd/gen/vrndd-scalar-libm-x4.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 619 | "src/f32-vrnd/gen/vrndne-scalar-libm-x1.c", |
| 620 | "src/f32-vrnd/gen/vrndne-scalar-libm-x2.c", |
| 621 | "src/f32-vrnd/gen/vrndne-scalar-libm-x4.c", |
| 622 | "src/f32-vrnd/gen/vrndu-scalar-libm-x1.c", |
| 623 | "src/f32-vrnd/gen/vrndu-scalar-libm-x2.c", |
| 624 | "src/f32-vrnd/gen/vrndu-scalar-libm-x4.c", |
| 625 | "src/f32-vrnd/gen/vrndz-scalar-libm-x1.c", |
| 626 | "src/f32-vrnd/gen/vrndz-scalar-libm-x2.c", |
| 627 | "src/f32-vrnd/gen/vrndz-scalar-libm-x4.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 628 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut64-p2-div-x1.c", |
| 629 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut64-p2-div-x2.c", |
| 630 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut64-p2-div-x4.c", |
| 631 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut2048-p1-div-x1.c", |
| 632 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut2048-p1-div-x2.c", |
| 633 | "src/f32-vsigmoid/gen/vsigmoid-scalar-lut2048-p1-div-x4.c", |
| 634 | "src/f32-vsigmoid/gen/vsigmoid-scalar-p5-div-x1.c", |
| 635 | "src/f32-vsigmoid/gen/vsigmoid-scalar-p5-div-x2.c", |
| 636 | "src/f32-vsigmoid/gen/vsigmoid-scalar-p5-div-x4.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 637 | "src/f32-vsqrt/gen/scalar-sqrt-x1.c", |
| 638 | "src/f32-vsqrt/gen/scalar-sqrt-x2.c", |
| 639 | "src/f32-vsqrt/gen/scalar-sqrt-x4.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 640 | "src/f32-vunary/gen/vabs-scalar-x1.c", |
| 641 | "src/f32-vunary/gen/vabs-scalar-x2.c", |
| 642 | "src/f32-vunary/gen/vabs-scalar-x4.c", |
| 643 | "src/f32-vunary/gen/vneg-scalar-x1.c", |
| 644 | "src/f32-vunary/gen/vneg-scalar-x2.c", |
| 645 | "src/f32-vunary/gen/vneg-scalar-x4.c", |
| 646 | "src/f32-vunary/gen/vsqr-scalar-x1.c", |
| 647 | "src/f32-vunary/gen/vsqr-scalar-x2.c", |
| 648 | "src/f32-vunary/gen/vsqr-scalar-x4.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 649 | "src/math/expm1minus-scalar-rr2-lut4-p4.c", |
| 650 | "src/math/expm1minus-scalar-rr2-lut8-p3.c", |
| 651 | "src/math/expm1minus-scalar-rr2-lut8-p4.c", |
Marat Dukhan | c60742b | 2020-11-23 12:33:27 -0800 | [diff] [blame] | 652 | "src/math/expm1minus-scalar-rr2-lut16-p3.c", |
| 653 | "src/math/expm1minus-scalar-rr2-lut16-p4.c", |
| 654 | "src/math/expm1minus-scalar-rr2-p5.c", |
| 655 | "src/math/expm1minus-scalar-rr2-p6.c", |
Frank Barchard | 2213606 | 2020-11-24 18:44:46 -0800 | [diff] [blame] | 656 | "src/math/expminus-scalar-rr2-lut64-p2.c", |
| 657 | "src/math/expminus-scalar-rr2-lut2048-p1.c", |
| 658 | "src/math/expminus-scalar-rr2-p5.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 659 | "src/math/roundd-scalar-addsub.c", |
| 660 | "src/math/roundd-scalar-cvt.c", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 661 | "src/math/roundd-scalar-floor.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 662 | "src/math/roundne-scalar-addsub.c", |
| 663 | "src/math/roundne-scalar-nearbyint.c", |
| 664 | "src/math/roundne-scalar-rint.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 665 | "src/math/roundu-scalar-addsub.c", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 666 | "src/math/roundu-scalar-ceil.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 667 | "src/math/roundu-scalar-cvt.c", |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 668 | "src/math/roundz-scalar-addsub.c", |
| 669 | "src/math/roundz-scalar-cvt.c", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 670 | "src/math/roundz-scalar-trunc.c", |
Marat Dukhan | f8475d6 | 2020-09-17 15:01:43 -0700 | [diff] [blame] | 671 | "src/math/sigmoid-scalar-rr2-lut64-p2-div.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 672 | "src/math/sigmoid-scalar-rr2-lut2048-p1-div.c", |
Marat Dukhan | f8475d6 | 2020-09-17 15:01:43 -0700 | [diff] [blame] | 673 | "src/math/sigmoid-scalar-rr2-p5-div.c", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 674 | "src/params-init.c", |
Marat Dukhan | 5754706 | 2021-06-30 16:53:29 -0700 | [diff] [blame] | 675 | "src/qc8-dwconv/gen/up1x9-minmax-fp32-scalar-lrint.c", |
| 676 | "src/qc8-dwconv/gen/up1x9-minmax-fp32-scalar-magic.c", |
| 677 | "src/qc8-dwconv/gen/up1x25-minmax-fp32-scalar-lrint.c", |
| 678 | "src/qc8-dwconv/gen/up1x25-minmax-fp32-scalar-magic.c", |
| 679 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-lrint.c", |
| 680 | "src/qc8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
| 681 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-scalar-lrint.c", |
| 682 | "src/qc8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 683 | "src/qc8-dwconv/gen/up4x9-minmax-fp32-scalar-lrint.c", |
| 684 | "src/qc8-dwconv/gen/up4x9-minmax-fp32-scalar-magic.c", |
| 685 | "src/qc8-dwconv/gen/up4x25-minmax-fp32-scalar-lrint.c", |
| 686 | "src/qc8-dwconv/gen/up4x25-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d602154 | 2021-06-30 09:04:20 -0700 | [diff] [blame] | 687 | "src/qc8-gemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 688 | "src/qc8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 689 | "src/qc8-gemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 690 | "src/qc8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 691 | "src/qc8-gemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 692 | "src/qc8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 693 | "src/qc8-gemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 694 | "src/qc8-gemm/gen/2x4-minmax-fp32-scalar-magic.c", |
| 695 | "src/qc8-gemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 696 | "src/qc8-gemm/gen/3x2-minmax-fp32-scalar-magic.c", |
| 697 | "src/qc8-gemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 698 | "src/qc8-gemm/gen/3x4-minmax-fp32-scalar-magic.c", |
| 699 | "src/qc8-gemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 700 | "src/qc8-gemm/gen/4x2-minmax-fp32-scalar-magic.c", |
| 701 | "src/qc8-gemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 702 | "src/qc8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
| 703 | "src/qc8-igemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 704 | "src/qc8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 705 | "src/qc8-igemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 706 | "src/qc8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 707 | "src/qc8-igemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 708 | "src/qc8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 709 | "src/qc8-igemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 710 | "src/qc8-igemm/gen/2x4-minmax-fp32-scalar-magic.c", |
| 711 | "src/qc8-igemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 712 | "src/qc8-igemm/gen/3x2-minmax-fp32-scalar-magic.c", |
| 713 | "src/qc8-igemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 714 | "src/qc8-igemm/gen/3x4-minmax-fp32-scalar-magic.c", |
| 715 | "src/qc8-igemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 716 | "src/qc8-igemm/gen/4x2-minmax-fp32-scalar-magic.c", |
| 717 | "src/qc8-igemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 718 | "src/qc8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 85d772b | 2021-06-30 11:02:42 -0700 | [diff] [blame] | 719 | "src/qs8-dwconv/gen/up1x9-minmax-fp32-scalar-lrint.c", |
| 720 | "src/qs8-dwconv/gen/up1x9-minmax-fp32-scalar-magic.c", |
| 721 | "src/qs8-dwconv/gen/up1x9-minmax-gemmlowp-scalar.c", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 722 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-scalar-lrint.c", |
| 723 | "src/qs8-dwconv/gen/up1x25-minmax-fp32-scalar-magic.c", |
| 724 | "src/qs8-dwconv/gen/up1x25-minmax-gemmlowp-scalar.c", |
Marat Dukhan | 85d772b | 2021-06-30 11:02:42 -0700 | [diff] [blame] | 725 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-scalar-lrint.c", |
| 726 | "src/qs8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
| 727 | "src/qs8-dwconv/gen/up2x9-minmax-gemmlowp-scalar.c", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 728 | "src/qs8-dwconv/gen/up2x25-minmax-fp32-scalar-lrint.c", |
| 729 | "src/qs8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 730 | "src/qs8-dwconv/gen/up2x25-minmax-gemmlowp-scalar.c", |
Marat Dukhan | 85d772b | 2021-06-30 11:02:42 -0700 | [diff] [blame] | 731 | "src/qs8-dwconv/gen/up4x9-minmax-fp32-scalar-lrint.c", |
| 732 | "src/qs8-dwconv/gen/up4x9-minmax-fp32-scalar-magic.c", |
| 733 | "src/qs8-dwconv/gen/up4x9-minmax-gemmlowp-scalar.c", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 734 | "src/qs8-dwconv/gen/up4x25-minmax-fp32-scalar-lrint.c", |
| 735 | "src/qs8-dwconv/gen/up4x25-minmax-fp32-scalar-magic.c", |
| 736 | "src/qs8-dwconv/gen/up4x25-minmax-gemmlowp-scalar.c", |
Marat Dukhan | 047b620 | 2021-05-11 20:32:25 -0700 | [diff] [blame] | 737 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c1.c", |
| 738 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c2.c", |
| 739 | "src/qs8-gavgpool/gen/7p7x-minmax-scalar-c4.c", |
| 740 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c1.c", |
| 741 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c2.c", |
| 742 | "src/qs8-gavgpool/gen/7x-minmax-scalar-c4.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 743 | "src/qs8-gemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 744 | "src/qs8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 745 | "src/qs8-gemm/gen/1x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 746 | "src/qs8-gemm/gen/1x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 747 | "src/qs8-gemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 748 | "src/qs8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 749 | "src/qs8-gemm/gen/1x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 750 | "src/qs8-gemm/gen/1x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 751 | "src/qs8-gemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 752 | "src/qs8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 753 | "src/qs8-gemm/gen/2x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 754 | "src/qs8-gemm/gen/2x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 755 | "src/qs8-gemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 756 | "src/qs8-gemm/gen/2x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 757 | "src/qs8-gemm/gen/2x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 758 | "src/qs8-gemm/gen/2x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 759 | "src/qs8-gemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 760 | "src/qs8-gemm/gen/3x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 761 | "src/qs8-gemm/gen/3x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 762 | "src/qs8-gemm/gen/3x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 763 | "src/qs8-gemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 764 | "src/qs8-gemm/gen/3x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 765 | "src/qs8-gemm/gen/3x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 766 | "src/qs8-gemm/gen/3x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 767 | "src/qs8-gemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 768 | "src/qs8-gemm/gen/4x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 769 | "src/qs8-gemm/gen/4x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 770 | "src/qs8-gemm/gen/4x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 771 | "src/qs8-gemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 772 | "src/qs8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 773 | "src/qs8-gemm/gen/4x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 774 | "src/qs8-gemm/gen/4x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 775 | "src/qs8-igemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 776 | "src/qs8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 777 | "src/qs8-igemm/gen/1x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 778 | "src/qs8-igemm/gen/1x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 779 | "src/qs8-igemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 780 | "src/qs8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 781 | "src/qs8-igemm/gen/1x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 782 | "src/qs8-igemm/gen/1x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 783 | "src/qs8-igemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 784 | "src/qs8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 785 | "src/qs8-igemm/gen/2x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 786 | "src/qs8-igemm/gen/2x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 787 | "src/qs8-igemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 788 | "src/qs8-igemm/gen/2x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 789 | "src/qs8-igemm/gen/2x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 790 | "src/qs8-igemm/gen/2x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 791 | "src/qs8-igemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 792 | "src/qs8-igemm/gen/3x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 793 | "src/qs8-igemm/gen/3x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 794 | "src/qs8-igemm/gen/3x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 795 | "src/qs8-igemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 796 | "src/qs8-igemm/gen/3x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 797 | "src/qs8-igemm/gen/3x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 798 | "src/qs8-igemm/gen/3x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 799 | "src/qs8-igemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 800 | "src/qs8-igemm/gen/4x2-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 801 | "src/qs8-igemm/gen/4x2-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 802 | "src/qs8-igemm/gen/4x2-minmax-rndnu-scalar.c", |
Marat Dukhan | 779b253 | 2021-06-29 14:14:13 -0700 | [diff] [blame] | 803 | "src/qs8-igemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 804 | "src/qs8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 805 | "src/qs8-igemm/gen/4x4-minmax-gemmlowp-scalar.c", |
Frank Barchard | 1a2dbe1 | 2021-07-22 20:13:58 -0700 | [diff] [blame] | 806 | "src/qs8-igemm/gen/4x4-minmax-rndnu-scalar.c", |
Marat Dukhan | 2e23d2b | 2020-07-29 16:01:37 -0700 | [diff] [blame] | 807 | "src/qs8-requantization/fp32-scalar-lrintf.c", |
| 808 | "src/qs8-requantization/fp32-scalar-magic.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 809 | "src/qs8-requantization/gemmlowp-scalar.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 810 | "src/qs8-requantization/rndna-scalar-signed64.c", |
| 811 | "src/qs8-requantization/rndna-scalar-unsigned32.c", |
| 812 | "src/qs8-requantization/rndna-scalar-unsigned64.c", |
Marat Dukhan | 062bee3 | 2021-05-27 20:31:07 -0700 | [diff] [blame] | 813 | "src/qs8-requantization/rndnu-scalar.c", |
Marat Dukhan | d481c28 | 2021-05-11 23:48:31 -0700 | [diff] [blame] | 814 | "src/qs8-vadd/gen/minmax-scalar-x1.c", |
| 815 | "src/qs8-vadd/gen/minmax-scalar-x2.c", |
| 816 | "src/qs8-vadd/gen/minmax-scalar-x4.c", |
| 817 | "src/qs8-vaddc/gen/minmax-scalar-x1.c", |
| 818 | "src/qs8-vaddc/gen/minmax-scalar-x2.c", |
| 819 | "src/qs8-vaddc/gen/minmax-scalar-x4.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 820 | "src/qu8-avgpool/9p8x-minmax-scalar-c1.c", |
| 821 | "src/qu8-avgpool/9x-minmax-scalar-c1.c", |
Marat Dukhan | 1f71428 | 2021-07-15 15:41:32 -0700 | [diff] [blame] | 822 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-scalar-lrint.c", |
| 823 | "src/qu8-dwconv/gen/up1x9-minmax-fp32-scalar-magic.c", |
| 824 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-lrint.c", |
| 825 | "src/qu8-dwconv/gen/up1x25-minmax-fp32-scalar-magic.c", |
| 826 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-lrint.c", |
| 827 | "src/qu8-dwconv/gen/up2x9-minmax-fp32-scalar-magic.c", |
| 828 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-scalar-lrint.c", |
| 829 | "src/qu8-dwconv/gen/up2x25-minmax-fp32-scalar-magic.c", |
| 830 | "src/qu8-dwconv/gen/up4x9-minmax-fp32-scalar-lrint.c", |
| 831 | "src/qu8-dwconv/gen/up4x9-minmax-fp32-scalar-magic.c", |
| 832 | "src/qu8-dwconv/gen/up4x25-minmax-fp32-scalar-lrint.c", |
| 833 | "src/qu8-dwconv/gen/up4x25-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 834 | "src/qu8-gavgpool/7p7x-minmax-scalar-c1.c", |
| 835 | "src/qu8-gavgpool/7x-minmax-scalar-c1.c", |
Marat Dukhan | 927d474 | 2021-07-15 13:42:49 -0700 | [diff] [blame] | 836 | "src/qu8-gemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 837 | "src/qu8-gemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 838 | "src/qu8-gemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 839 | "src/qu8-gemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 840 | "src/qu8-gemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 841 | "src/qu8-gemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 842 | "src/qu8-gemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 843 | "src/qu8-gemm/gen/2x4-minmax-fp32-scalar-magic.c", |
| 844 | "src/qu8-gemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 845 | "src/qu8-gemm/gen/3x2-minmax-fp32-scalar-magic.c", |
| 846 | "src/qu8-gemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 847 | "src/qu8-gemm/gen/3x4-minmax-fp32-scalar-magic.c", |
| 848 | "src/qu8-gemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 849 | "src/qu8-gemm/gen/4x2-minmax-fp32-scalar-magic.c", |
| 850 | "src/qu8-gemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 851 | "src/qu8-gemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 927d474 | 2021-07-15 13:42:49 -0700 | [diff] [blame] | 852 | "src/qu8-igemm/gen/1x2-minmax-fp32-scalar-lrint.c", |
| 853 | "src/qu8-igemm/gen/1x2-minmax-fp32-scalar-magic.c", |
| 854 | "src/qu8-igemm/gen/1x4-minmax-fp32-scalar-lrint.c", |
| 855 | "src/qu8-igemm/gen/1x4-minmax-fp32-scalar-magic.c", |
| 856 | "src/qu8-igemm/gen/2x2-minmax-fp32-scalar-lrint.c", |
| 857 | "src/qu8-igemm/gen/2x2-minmax-fp32-scalar-magic.c", |
| 858 | "src/qu8-igemm/gen/2x4-minmax-fp32-scalar-lrint.c", |
| 859 | "src/qu8-igemm/gen/2x4-minmax-fp32-scalar-magic.c", |
| 860 | "src/qu8-igemm/gen/3x2-minmax-fp32-scalar-lrint.c", |
| 861 | "src/qu8-igemm/gen/3x2-minmax-fp32-scalar-magic.c", |
| 862 | "src/qu8-igemm/gen/3x4-minmax-fp32-scalar-lrint.c", |
| 863 | "src/qu8-igemm/gen/3x4-minmax-fp32-scalar-magic.c", |
| 864 | "src/qu8-igemm/gen/4x2-minmax-fp32-scalar-lrint.c", |
| 865 | "src/qu8-igemm/gen/4x2-minmax-fp32-scalar-magic.c", |
| 866 | "src/qu8-igemm/gen/4x4-minmax-fp32-scalar-lrint.c", |
| 867 | "src/qu8-igemm/gen/4x4-minmax-fp32-scalar-magic.c", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 868 | "src/qu8-requantization/fp32-scalar-lrintf.c", |
| 869 | "src/qu8-requantization/fp32-scalar-magic.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 870 | "src/qu8-requantization/gemmlowp-scalar.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 871 | "src/qu8-requantization/rndna-scalar-signed64.c", |
| 872 | "src/qu8-requantization/rndna-scalar-unsigned32.c", |
| 873 | "src/qu8-requantization/rndna-scalar-unsigned64.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 874 | "src/qu8-vadd/gen/minmax-scalar-x1.c", |
| 875 | "src/qu8-vadd/gen/minmax-scalar-x2.c", |
| 876 | "src/qu8-vadd/gen/minmax-scalar-x4.c", |
| 877 | "src/qu8-vaddc/gen/minmax-scalar-x1.c", |
| 878 | "src/qu8-vaddc/gen/minmax-scalar-x2.c", |
| 879 | "src/qu8-vaddc/gen/minmax-scalar-x4.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 880 | "src/u8-lut32norm/scalar.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 881 | "src/u8-maxpool/9p8x-minmax-scalar-c1.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 882 | "src/u8-rmax/scalar.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 883 | "src/u8-vclamp/scalar-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 884 | "src/x8-lut/scalar.c", |
| 885 | "src/x8-zip/x2-scalar.c", |
| 886 | "src/x8-zip/x3-scalar.c", |
| 887 | "src/x8-zip/x4-scalar.c", |
| 888 | "src/x8-zip/xm-scalar.c", |
Marat Dukhan | ad71b9a | 2020-11-20 00:01:51 -0800 | [diff] [blame] | 889 | "src/x32-depthtospace2d-chw2hwc/scalar.c", |
Marat Dukhan | 3bb3bfc | 2020-05-19 17:42:46 -0700 | [diff] [blame] | 890 | "src/x32-fill/scalar-float.c", |
| 891 | "src/x32-fill/scalar-int.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 892 | "src/x32-packx/x2-scalar.c", |
| 893 | "src/x32-packx/x3-scalar.c", |
| 894 | "src/x32-packx/x4-scalar.c", |
Marat Dukhan | 63523d4 | 2020-05-22 17:07:33 -0700 | [diff] [blame] | 895 | "src/x32-pad/scalar-float.c", |
Frank Barchard | c9c320e | 2020-08-07 22:12:46 -0700 | [diff] [blame] | 896 | "src/x32-pad/scalar-int.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 897 | "src/x32-unpool/scalar.c", |
| 898 | "src/x32-zip/x2-scalar.c", |
| 899 | "src/x32-zip/x3-scalar.c", |
| 900 | "src/x32-zip/x4-scalar.c", |
| 901 | "src/x32-zip/xm-scalar.c", |
Marat Dukhan | 048931b | 2020-11-24 20:53:54 -0800 | [diff] [blame] | 902 | "src/xx-copy/memcpy.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 903 | ] |
| 904 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 905 | ALL_WASM_MICROKERNEL_SRCS = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 906 | "src/f32-avgpool/9p8x-minmax-wasm-c1.c", |
| 907 | "src/f32-avgpool/9x-minmax-wasm-c1.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 908 | "src/f32-dwconv/gen/up1x4-minmax-wasm-acc2.c", |
| 909 | "src/f32-dwconv/gen/up1x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 910 | "src/f32-dwconv/gen/up1x4-wasm-acc2.c", |
| 911 | "src/f32-dwconv/gen/up1x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 912 | "src/f32-dwconv/gen/up1x9-minmax-wasm-acc2.c", |
| 913 | "src/f32-dwconv/gen/up1x9-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 914 | "src/f32-dwconv/gen/up1x9-wasm-acc2.c", |
| 915 | "src/f32-dwconv/gen/up1x9-wasm.c", |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 916 | "src/f32-dwconv/gen/up1x25-minmax-wasm-acc2.c", |
| 917 | "src/f32-dwconv/gen/up1x25-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 918 | "src/f32-dwconv/gen/up1x25-wasm-acc2.c", |
| 919 | "src/f32-dwconv/gen/up1x25-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 920 | "src/f32-dwconv/gen/up2x4-minmax-wasm-acc2.c", |
| 921 | "src/f32-dwconv/gen/up2x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 922 | "src/f32-dwconv/gen/up2x4-wasm-acc2.c", |
| 923 | "src/f32-dwconv/gen/up2x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 924 | "src/f32-dwconv/gen/up2x9-minmax-wasm-acc2.c", |
| 925 | "src/f32-dwconv/gen/up2x9-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 926 | "src/f32-dwconv/gen/up2x9-wasm-acc2.c", |
| 927 | "src/f32-dwconv/gen/up2x9-wasm.c", |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 928 | "src/f32-dwconv/gen/up2x25-minmax-wasm-acc2.c", |
| 929 | "src/f32-dwconv/gen/up2x25-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 930 | "src/f32-dwconv/gen/up2x25-wasm-acc2.c", |
| 931 | "src/f32-dwconv/gen/up2x25-wasm.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 932 | "src/f32-gavgpool/7p7x-minmax-wasm-c1.c", |
| 933 | "src/f32-gavgpool/7x-minmax-wasm-c1.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 934 | "src/f32-gemm/gen-inc/1x4inc-minmax-wasm.c", |
| 935 | "src/f32-gemm/gen-inc/2x4inc-minmax-wasm.c", |
| 936 | "src/f32-gemm/gen-inc/4x4inc-minmax-wasm.c", |
| 937 | "src/f32-gemm/gen/1x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 938 | "src/f32-gemm/gen/1x4-relu-wasm.c", |
| 939 | "src/f32-gemm/gen/1x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 940 | "src/f32-gemm/gen/2x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 941 | "src/f32-gemm/gen/2x4-relu-wasm.c", |
| 942 | "src/f32-gemm/gen/2x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 943 | "src/f32-gemm/gen/4x2-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 944 | "src/f32-gemm/gen/4x2-relu-wasm.c", |
| 945 | "src/f32-gemm/gen/4x2-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 946 | "src/f32-gemm/gen/4x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 947 | "src/f32-gemm/gen/4x4-relu-wasm.c", |
| 948 | "src/f32-gemm/gen/4x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 949 | "src/f32-igemm/gen/1x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 950 | "src/f32-igemm/gen/1x4-relu-wasm.c", |
| 951 | "src/f32-igemm/gen/1x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 952 | "src/f32-igemm/gen/2x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 953 | "src/f32-igemm/gen/2x4-relu-wasm.c", |
| 954 | "src/f32-igemm/gen/2x4-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 955 | "src/f32-igemm/gen/4x2-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 956 | "src/f32-igemm/gen/4x2-relu-wasm.c", |
| 957 | "src/f32-igemm/gen/4x2-wasm.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 958 | "src/f32-igemm/gen/4x4-minmax-wasm.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 959 | "src/f32-igemm/gen/4x4-relu-wasm.c", |
| 960 | "src/f32-igemm/gen/4x4-wasm.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 961 | "src/f32-maxpool/9p8x-minmax-wasm-c1.c", |
| 962 | "src/f32-pavgpool/9p8x-minmax-wasm-c1.c", |
| 963 | "src/f32-pavgpool/9x-minmax-wasm-c1.c", |
Marat Dukhan | 7c1f808 | 2020-06-25 13:26:20 -0700 | [diff] [blame] | 964 | "src/f32-prelu/gen/wasm-2x1.c", |
| 965 | "src/f32-prelu/gen/wasm-2x4.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 966 | "src/f32-vbinary/gen/vadd-minmax-wasm-x1.c", |
| 967 | "src/f32-vbinary/gen/vadd-minmax-wasm-x2.c", |
| 968 | "src/f32-vbinary/gen/vadd-minmax-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 969 | "src/f32-vbinary/gen/vadd-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 970 | "src/f32-vbinary/gen/vadd-relu-wasm-x1.c", |
| 971 | "src/f32-vbinary/gen/vadd-relu-wasm-x2.c", |
| 972 | "src/f32-vbinary/gen/vadd-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 973 | "src/f32-vbinary/gen/vadd-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 974 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x1.c", |
| 975 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x2.c", |
| 976 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x4.c", |
| 977 | "src/f32-vbinary/gen/vaddc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 978 | "src/f32-vbinary/gen/vaddc-relu-wasm-x1.c", |
| 979 | "src/f32-vbinary/gen/vaddc-relu-wasm-x2.c", |
| 980 | "src/f32-vbinary/gen/vaddc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 981 | "src/f32-vbinary/gen/vaddc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 982 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x1.c", |
| 983 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x2.c", |
| 984 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x4.c", |
| 985 | "src/f32-vbinary/gen/vdiv-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 986 | "src/f32-vbinary/gen/vdiv-relu-wasm-x1.c", |
| 987 | "src/f32-vbinary/gen/vdiv-relu-wasm-x2.c", |
| 988 | "src/f32-vbinary/gen/vdiv-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 989 | "src/f32-vbinary/gen/vdiv-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 990 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x1.c", |
| 991 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x2.c", |
| 992 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x4.c", |
| 993 | "src/f32-vbinary/gen/vdivc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 994 | "src/f32-vbinary/gen/vdivc-relu-wasm-x1.c", |
| 995 | "src/f32-vbinary/gen/vdivc-relu-wasm-x2.c", |
| 996 | "src/f32-vbinary/gen/vdivc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 997 | "src/f32-vbinary/gen/vdivc-relu-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 998 | "src/f32-vbinary/gen/vmax-wasm-x1.c", |
| 999 | "src/f32-vbinary/gen/vmax-wasm-x2.c", |
| 1000 | "src/f32-vbinary/gen/vmax-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1001 | "src/f32-vbinary/gen/vmax-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1002 | "src/f32-vbinary/gen/vmaxc-wasm-x1.c", |
| 1003 | "src/f32-vbinary/gen/vmaxc-wasm-x2.c", |
| 1004 | "src/f32-vbinary/gen/vmaxc-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1005 | "src/f32-vbinary/gen/vmaxc-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1006 | "src/f32-vbinary/gen/vmin-wasm-x1.c", |
| 1007 | "src/f32-vbinary/gen/vmin-wasm-x2.c", |
| 1008 | "src/f32-vbinary/gen/vmin-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1009 | "src/f32-vbinary/gen/vmin-wasm-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 1010 | "src/f32-vbinary/gen/vminc-wasm-x1.c", |
| 1011 | "src/f32-vbinary/gen/vminc-wasm-x2.c", |
| 1012 | "src/f32-vbinary/gen/vminc-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1013 | "src/f32-vbinary/gen/vminc-wasm-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 1014 | "src/f32-vbinary/gen/vmul-minmax-wasm-x1.c", |
| 1015 | "src/f32-vbinary/gen/vmul-minmax-wasm-x2.c", |
| 1016 | "src/f32-vbinary/gen/vmul-minmax-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1017 | "src/f32-vbinary/gen/vmul-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1018 | "src/f32-vbinary/gen/vmul-relu-wasm-x1.c", |
| 1019 | "src/f32-vbinary/gen/vmul-relu-wasm-x2.c", |
| 1020 | "src/f32-vbinary/gen/vmul-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1021 | "src/f32-vbinary/gen/vmul-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1022 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x1.c", |
| 1023 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x2.c", |
| 1024 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x4.c", |
| 1025 | "src/f32-vbinary/gen/vmulc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1026 | "src/f32-vbinary/gen/vmulc-relu-wasm-x1.c", |
| 1027 | "src/f32-vbinary/gen/vmulc-relu-wasm-x2.c", |
| 1028 | "src/f32-vbinary/gen/vmulc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1029 | "src/f32-vbinary/gen/vmulc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1030 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x1.c", |
| 1031 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x2.c", |
| 1032 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x4.c", |
| 1033 | "src/f32-vbinary/gen/vrdivc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1034 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x1.c", |
| 1035 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x2.c", |
| 1036 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1037 | "src/f32-vbinary/gen/vrdivc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1038 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x1.c", |
| 1039 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x2.c", |
| 1040 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x4.c", |
| 1041 | "src/f32-vbinary/gen/vrsubc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1042 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x1.c", |
| 1043 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x2.c", |
| 1044 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1045 | "src/f32-vbinary/gen/vrsubc-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1046 | "src/f32-vbinary/gen/vsub-minmax-wasm-x1.c", |
| 1047 | "src/f32-vbinary/gen/vsub-minmax-wasm-x2.c", |
| 1048 | "src/f32-vbinary/gen/vsub-minmax-wasm-x4.c", |
| 1049 | "src/f32-vbinary/gen/vsub-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1050 | "src/f32-vbinary/gen/vsub-relu-wasm-x1.c", |
| 1051 | "src/f32-vbinary/gen/vsub-relu-wasm-x2.c", |
| 1052 | "src/f32-vbinary/gen/vsub-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1053 | "src/f32-vbinary/gen/vsub-relu-wasm-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1054 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x1.c", |
| 1055 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x2.c", |
| 1056 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x4.c", |
| 1057 | "src/f32-vbinary/gen/vsubc-minmax-wasm-x8.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1058 | "src/f32-vbinary/gen/vsubc-relu-wasm-x1.c", |
| 1059 | "src/f32-vbinary/gen/vsubc-relu-wasm-x2.c", |
| 1060 | "src/f32-vbinary/gen/vsubc-relu-wasm-x4.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1061 | "src/f32-vbinary/gen/vsubc-relu-wasm-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1062 | "src/f32-vclamp/gen/vclamp-wasm-x1.c", |
| 1063 | "src/f32-vclamp/gen/vclamp-wasm-x2.c", |
| 1064 | "src/f32-vclamp/gen/vclamp-wasm-x4.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 1065 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x1.c", |
| 1066 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x2.c", |
| 1067 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x3.c", |
| 1068 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x4.c", |
| 1069 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x5.c", |
| 1070 | "src/f32-velu/gen/velu-wasm-rr2-lut16-p3-x6.c", |
| 1071 | "src/f32-velu/gen/velu-wasm-rr2-p6-x1.c", |
| 1072 | "src/f32-velu/gen/velu-wasm-rr2-p6-x2.c", |
| 1073 | "src/f32-velu/gen/velu-wasm-rr2-p6-x3.c", |
| 1074 | "src/f32-velu/gen/velu-wasm-rr2-p6-x4.c", |
| 1075 | "src/f32-velu/gen/velu-wasm-rr2-p6-x5.c", |
| 1076 | "src/f32-velu/gen/velu-wasm-rr2-p6-x6.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 1077 | "src/f32-vhswish/gen/vhswish-wasm-x1.c", |
| 1078 | "src/f32-vhswish/gen/vhswish-wasm-x2.c", |
| 1079 | "src/f32-vhswish/gen/vhswish-wasm-x4.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 1080 | "src/f32-vlrelu/gen/vlrelu-wasm-x1.c", |
| 1081 | "src/f32-vlrelu/gen/vlrelu-wasm-x2.c", |
| 1082 | "src/f32-vlrelu/gen/vlrelu-wasm-x4.c", |
Frank Barchard | d4416d6 | 2021-05-17 15:51:37 -0700 | [diff] [blame] | 1083 | "src/f32-vmulcaddc/gen/c1-minmax-wasm-2x.c", |
| 1084 | "src/f32-vmulcaddc/gen/c2-minmax-wasm-2x.c", |
| 1085 | "src/f32-vmulcaddc/gen/c4-minmax-wasm-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1086 | "src/f32-vrelu/gen/vrelu-wasm-x1.c", |
| 1087 | "src/f32-vrelu/gen/vrelu-wasm-x2.c", |
| 1088 | "src/f32-vrelu/gen/vrelu-wasm-x4.c", |
| 1089 | "src/f32-vrelu/gen/vrelu-wasm-x8.c", |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 1090 | ] |
| 1091 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1092 | ALL_WASMSIMD_MICROKERNEL_SRCS = [ |
Marat Dukhan | 40f0552 | 2020-07-16 22:33:12 -0700 | [diff] [blame] | 1093 | "src/f32-argmaxpool/4x-wasmsimd-c4.c", |
| 1094 | "src/f32-argmaxpool/9p8x-wasmsimd-c4.c", |
| 1095 | "src/f32-argmaxpool/9x-wasmsimd-c4.c", |
Marat Dukhan | 3b7432d | 2020-07-16 17:46:32 -0700 | [diff] [blame] | 1096 | "src/f32-avgpool/9p8x-minmax-wasmsimd-arm-c4.c", |
| 1097 | "src/f32-avgpool/9p8x-minmax-wasmsimd-x86-c4.c", |
| 1098 | "src/f32-avgpool/9x-minmax-wasmsimd-arm-c4.c", |
| 1099 | "src/f32-avgpool/9x-minmax-wasmsimd-x86-c4.c", |
Frank Barchard | 2213606 | 2020-11-24 18:44:46 -0800 | [diff] [blame] | 1100 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-wasmsimd-2x2.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1101 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1102 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1103 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1104 | "src/f32-dwconv/gen/up4x4-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1105 | "src/f32-dwconv/gen/up4x4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1106 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1107 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1108 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1109 | "src/f32-dwconv/gen/up4x9-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1110 | "src/f32-dwconv/gen/up4x9-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1111 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1112 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1113 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-x86-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1114 | "src/f32-dwconv/gen/up4x25-minmax-wasmsimd-x86.c", |
| 1115 | "src/f32-dwconv/gen/up4x25-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1116 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1117 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1118 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1119 | "src/f32-dwconv/gen/up8x4-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1120 | "src/f32-dwconv/gen/up8x4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1121 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1122 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1123 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-x86-acc2.c", |
Marat Dukhan | ac014d7 | 2020-06-16 08:36:47 -0700 | [diff] [blame] | 1124 | "src/f32-dwconv/gen/up8x9-minmax-wasmsimd-x86.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1125 | "src/f32-dwconv/gen/up8x9-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1126 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-arm-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1127 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-arm.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1128 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-x86-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1129 | "src/f32-dwconv/gen/up8x25-minmax-wasmsimd-x86.c", |
| 1130 | "src/f32-dwconv/gen/up8x25-wasmsimd.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1131 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1132 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1133 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1134 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1135 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1136 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1137 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-3x4.c", |
| 1138 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-4x4.c", |
| 1139 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-5x4.c", |
| 1140 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-loadsplat-6x4.c", |
Frank Barchard | 02bb429 | 2020-12-15 18:25:32 -0800 | [diff] [blame] | 1141 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1142 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1143 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1144 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-1x4.c", |
| 1145 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1146 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-2x4.c", |
| 1147 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-3x4.c", |
| 1148 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-4x4.c", |
| 1149 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-5x4.c", |
| 1150 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-arm-splat-6x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1151 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1152 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1153 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1154 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1155 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1156 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1157 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-3x4.c", |
| 1158 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-4x4.c", |
| 1159 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-5x4.c", |
| 1160 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-loadsplat-6x4.c", |
Frank Barchard | 02bb429 | 2020-12-15 18:25:32 -0800 | [diff] [blame] | 1161 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1162 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1163 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1164 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-1x4.c", |
| 1165 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1166 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-2x4.c", |
| 1167 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-3x4.c", |
| 1168 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-4x4.c", |
| 1169 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-5x4.c", |
| 1170 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-wasmsimd-x86-splat-6x4.c", |
Frank Barchard | c5704bf | 2020-12-21 23:09:00 -0800 | [diff] [blame] | 1171 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1172 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1173 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1174 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1175 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1176 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1177 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-3x4.c", |
| 1178 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-loadsplat-4x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1179 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1180 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1181 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1182 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-1x4.c", |
| 1183 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1184 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-2x4.c", |
| 1185 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-3x4.c", |
| 1186 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-arm-splat-4x4.c", |
Frank Barchard | cadd422 | 2021-01-20 16:27:25 -0800 | [diff] [blame] | 1187 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1188 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1189 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1190 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1191 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1192 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1193 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-3x4.c", |
| 1194 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-loadsplat-4x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1195 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1196 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1197 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1198 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-1x4.c", |
| 1199 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1200 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-2x4.c", |
| 1201 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-3x4.c", |
| 1202 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-wasmsimd-x86-splat-4x4.c", |
Frank Barchard | b20dcd6 | 2020-12-15 16:46:14 -0800 | [diff] [blame] | 1203 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1204 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1205 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1206 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4-acc5.c", |
| 1207 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1208 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1209 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-2x4-acc3.c", |
| 1210 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1211 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-3x4-acc2.c", |
| 1212 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-3x4.c", |
| 1213 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-4x4-acc2.c", |
| 1214 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-4x4.c", |
| 1215 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-loadsplat-5x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1216 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1217 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1218 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1219 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4-acc5.c", |
| 1220 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-1x4.c", |
| 1221 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1222 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-2x4-acc3.c", |
| 1223 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-2x4.c", |
| 1224 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-3x4-acc2.c", |
| 1225 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-3x4.c", |
| 1226 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-4x4-acc2.c", |
| 1227 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-4x4.c", |
| 1228 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-arm-splat-5x4.c", |
Frank Barchard | b20dcd6 | 2020-12-15 16:46:14 -0800 | [diff] [blame] | 1229 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1230 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1231 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1232 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4-acc5.c", |
| 1233 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1234 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1235 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-2x4-acc3.c", |
| 1236 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1237 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-3x4-acc2.c", |
| 1238 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-3x4.c", |
| 1239 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-4x4-acc2.c", |
| 1240 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-4x4.c", |
| 1241 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-loadsplat-5x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1242 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1243 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1244 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1245 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4-acc5.c", |
| 1246 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-1x4.c", |
| 1247 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1248 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-2x4-acc3.c", |
| 1249 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-2x4.c", |
| 1250 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-3x4-acc2.c", |
| 1251 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-3x4.c", |
| 1252 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-4x4-acc2.c", |
| 1253 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-4x4.c", |
| 1254 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-wasmsimd-x86-splat-5x4.c", |
Frank Barchard | c6889b3 | 2020-12-21 11:27:22 -0800 | [diff] [blame] | 1255 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc2.c", |
| 1256 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc3.c", |
| 1257 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc4.c", |
| 1258 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4-acc5.c", |
| 1259 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-1x4.c", |
| 1260 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-2x4-acc2.c", |
| 1261 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-2x4-acc3.c", |
| 1262 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-2x4.c", |
| 1263 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-3x4-acc2.c", |
| 1264 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-loadsplat-3x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1265 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc2.c", |
| 1266 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc3.c", |
| 1267 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc4.c", |
| 1268 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4-acc5.c", |
| 1269 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-1x4.c", |
| 1270 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-2x4-acc2.c", |
| 1271 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-2x4-acc3.c", |
| 1272 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-2x4.c", |
| 1273 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-3x4-acc2.c", |
| 1274 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-arm-splat-3x4.c", |
Frank Barchard | c6889b3 | 2020-12-21 11:27:22 -0800 | [diff] [blame] | 1275 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc2.c", |
| 1276 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc3.c", |
| 1277 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc4.c", |
| 1278 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4-acc5.c", |
| 1279 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-1x4.c", |
| 1280 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-2x4-acc2.c", |
| 1281 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-2x4-acc3.c", |
| 1282 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-2x4.c", |
| 1283 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-3x4-acc2.c", |
| 1284 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-loadsplat-3x4.c", |
Frank Barchard | 412e2f4 | 2020-12-11 11:40:50 -0800 | [diff] [blame] | 1285 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc2.c", |
| 1286 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc3.c", |
| 1287 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc4.c", |
| 1288 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4-acc5.c", |
| 1289 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-1x4.c", |
| 1290 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-2x4-acc2.c", |
| 1291 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-2x4-acc3.c", |
| 1292 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-2x4.c", |
| 1293 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-3x4-acc2.c", |
| 1294 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-wasmsimd-x86-splat-3x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1295 | "src/f32-gavgpool-cw/wasmsimd-arm-x4.c", |
| 1296 | "src/f32-gavgpool-cw/wasmsimd-x86-x4.c", |
Marat Dukhan | c601680 | 2020-07-16 18:51:28 -0700 | [diff] [blame] | 1297 | "src/f32-gavgpool/7p7x-minmax-wasmsimd-arm-c4.c", |
| 1298 | "src/f32-gavgpool/7p7x-minmax-wasmsimd-x86-c4.c", |
| 1299 | "src/f32-gavgpool/7x-minmax-wasmsimd-arm-c4.c", |
| 1300 | "src/f32-gavgpool/7x-minmax-wasmsimd-x86-c4.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1301 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1302 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-arm-splat.c", |
| 1303 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1304 | "src/f32-gemm/gen-inc/1x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1305 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-wasmsimd-arm.c", |
| 1306 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1307 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1308 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-arm-splat.c", |
| 1309 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1310 | "src/f32-gemm/gen-inc/3x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1311 | "src/f32-gemm/gen-inc/3x8s4inc-minmax-wasmsimd-arm.c", |
| 1312 | "src/f32-gemm/gen-inc/3x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1313 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1314 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-arm-splat.c", |
| 1315 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1316 | "src/f32-gemm/gen-inc/4x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1317 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-wasmsimd-arm.c", |
| 1318 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1319 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1320 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-arm-splat.c", |
| 1321 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1322 | "src/f32-gemm/gen-inc/5x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1323 | "src/f32-gemm/gen-inc/5x8s4inc-minmax-wasmsimd-arm.c", |
| 1324 | "src/f32-gemm/gen-inc/5x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1325 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-arm-loadsplat.c", |
| 1326 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-arm-splat.c", |
| 1327 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-x86-loadsplat.c", |
| 1328 | "src/f32-gemm/gen-inc/6x8inc-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1329 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-wasmsimd-arm.c", |
| 1330 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1331 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1332 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-arm-splat.c", |
| 1333 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1334 | "src/f32-gemm/gen/1x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1335 | "src/f32-gemm/gen/1x8-relu-wasmsimd-splat.c", |
| 1336 | "src/f32-gemm/gen/1x8-wasmsimd-splat.c", |
| 1337 | "src/f32-gemm/gen/1x8s4-minmax-wasmsimd-arm.c", |
| 1338 | "src/f32-gemm/gen/1x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1339 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1340 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-arm-splat.c", |
| 1341 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1342 | "src/f32-gemm/gen/3x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1343 | "src/f32-gemm/gen/3x8s4-minmax-wasmsimd-arm.c", |
| 1344 | "src/f32-gemm/gen/3x8s4-minmax-wasmsimd-x86.c", |
| 1345 | "src/f32-gemm/gen/4x2c4-minmax-wasmsimd-arm.c", |
| 1346 | "src/f32-gemm/gen/4x2c4-minmax-wasmsimd-x86.c", |
| 1347 | "src/f32-gemm/gen/4x2c4-relu-wasmsimd.c", |
| 1348 | "src/f32-gemm/gen/4x2c4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1349 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1350 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-arm-splat.c", |
| 1351 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1352 | "src/f32-gemm/gen/4x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1353 | "src/f32-gemm/gen/4x8-relu-wasmsimd-splat.c", |
| 1354 | "src/f32-gemm/gen/4x8-wasmsimd-splat.c", |
| 1355 | "src/f32-gemm/gen/4x8s4-minmax-wasmsimd-arm.c", |
| 1356 | "src/f32-gemm/gen/4x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1357 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1358 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-arm-splat.c", |
| 1359 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1360 | "src/f32-gemm/gen/5x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1361 | "src/f32-gemm/gen/5x8-relu-wasmsimd-splat.c", |
| 1362 | "src/f32-gemm/gen/5x8-wasmsimd-splat.c", |
| 1363 | "src/f32-gemm/gen/5x8s4-minmax-wasmsimd-arm.c", |
| 1364 | "src/f32-gemm/gen/5x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1365 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1366 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-arm-splat.c", |
| 1367 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1368 | "src/f32-gemm/gen/6x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1369 | "src/f32-gemm/gen/6x8s4-minmax-wasmsimd-arm.c", |
| 1370 | "src/f32-gemm/gen/6x8s4-minmax-wasmsimd-x86.c", |
XNNPACK Team | 965272b | 2020-10-23 21:10:15 -0700 | [diff] [blame] | 1371 | "src/f32-ibilinear-chw/gen/wasmsimd-p4.c", |
| 1372 | "src/f32-ibilinear-chw/gen/wasmsimd-p8.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 1373 | "src/f32-ibilinear/gen/wasmsimd-c4.c", |
| 1374 | "src/f32-ibilinear/gen/wasmsimd-c8.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1375 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1376 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-arm-splat.c", |
| 1377 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1378 | "src/f32-igemm/gen/1x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1379 | "src/f32-igemm/gen/1x8-relu-wasmsimd-splat.c", |
| 1380 | "src/f32-igemm/gen/1x8-wasmsimd-splat.c", |
| 1381 | "src/f32-igemm/gen/1x8s4-minmax-wasmsimd-arm.c", |
| 1382 | "src/f32-igemm/gen/1x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1383 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1384 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-arm-splat.c", |
| 1385 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1386 | "src/f32-igemm/gen/3x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1387 | "src/f32-igemm/gen/3x8s4-minmax-wasmsimd-arm.c", |
| 1388 | "src/f32-igemm/gen/3x8s4-minmax-wasmsimd-x86.c", |
| 1389 | "src/f32-igemm/gen/4x2c4-minmax-wasmsimd-arm.c", |
| 1390 | "src/f32-igemm/gen/4x2c4-minmax-wasmsimd-x86.c", |
| 1391 | "src/f32-igemm/gen/4x2c4-relu-wasmsimd.c", |
| 1392 | "src/f32-igemm/gen/4x2c4-wasmsimd.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1393 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1394 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-arm-splat.c", |
| 1395 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1396 | "src/f32-igemm/gen/4x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1397 | "src/f32-igemm/gen/4x8-relu-wasmsimd-splat.c", |
| 1398 | "src/f32-igemm/gen/4x8-wasmsimd-splat.c", |
| 1399 | "src/f32-igemm/gen/4x8s4-minmax-wasmsimd-arm.c", |
| 1400 | "src/f32-igemm/gen/4x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1401 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1402 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-arm-splat.c", |
| 1403 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1404 | "src/f32-igemm/gen/5x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1405 | "src/f32-igemm/gen/5x8-relu-wasmsimd-splat.c", |
| 1406 | "src/f32-igemm/gen/5x8-wasmsimd-splat.c", |
| 1407 | "src/f32-igemm/gen/5x8s4-minmax-wasmsimd-arm.c", |
| 1408 | "src/f32-igemm/gen/5x8s4-minmax-wasmsimd-x86.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1409 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-arm-loadsplat.c", |
| 1410 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-arm-splat.c", |
| 1411 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-x86-loadsplat.c", |
| 1412 | "src/f32-igemm/gen/6x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1413 | "src/f32-igemm/gen/6x8s4-minmax-wasmsimd-arm.c", |
| 1414 | "src/f32-igemm/gen/6x8s4-minmax-wasmsimd-x86.c", |
Marat Dukhan | f6e2480 | 2020-07-08 22:20:40 -0700 | [diff] [blame] | 1415 | "src/f32-maxpool/9p8x-minmax-wasmsimd-arm-c4.c", |
| 1416 | "src/f32-maxpool/9p8x-minmax-wasmsimd-x86-c4.c", |
Marat Dukhan | 1483c53 | 2020-07-16 18:08:19 -0700 | [diff] [blame] | 1417 | "src/f32-pavgpool/9p8x-minmax-wasmsimd-arm-c4.c", |
| 1418 | "src/f32-pavgpool/9p8x-minmax-wasmsimd-x86-c4.c", |
| 1419 | "src/f32-pavgpool/9x-minmax-wasmsimd-arm-c4.c", |
| 1420 | "src/f32-pavgpool/9x-minmax-wasmsimd-x86-c4.c", |
Frank Barchard | 0725b8d | 2020-12-07 11:07:35 -0800 | [diff] [blame] | 1421 | "src/f32-ppmm/gen/4x8-minmax-wasmsimd-arm-splat.c", |
| 1422 | "src/f32-ppmm/gen/4x8-minmax-wasmsimd-x86-splat.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 1423 | "src/f32-prelu/gen/wasmsimd-bitselect-1x4.c", |
| 1424 | "src/f32-prelu/gen/wasmsimd-bitselect-1x8.c", |
| 1425 | "src/f32-prelu/gen/wasmsimd-bitselect-1x16.c", |
Marat Dukhan | 195f8eb | 2020-06-25 12:50:57 -0700 | [diff] [blame] | 1426 | "src/f32-prelu/gen/wasmsimd-bitselect-2x4.c", |
| 1427 | "src/f32-prelu/gen/wasmsimd-bitselect-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 1428 | "src/f32-prelu/gen/wasmsimd-bitselect-2x16.c", |
| 1429 | "src/f32-prelu/gen/wasmsimd-bitselect-4x4.c", |
| 1430 | "src/f32-prelu/gen/wasmsimd-bitselect-4x8.c", |
| 1431 | "src/f32-prelu/gen/wasmsimd-bitselect-4x16.c", |
| 1432 | "src/f32-prelu/gen/wasmsimd-minmax-1x4.c", |
| 1433 | "src/f32-prelu/gen/wasmsimd-minmax-1x8.c", |
| 1434 | "src/f32-prelu/gen/wasmsimd-minmax-1x16.c", |
Marat Dukhan | 195f8eb | 2020-06-25 12:50:57 -0700 | [diff] [blame] | 1435 | "src/f32-prelu/gen/wasmsimd-minmax-2x4.c", |
| 1436 | "src/f32-prelu/gen/wasmsimd-minmax-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 1437 | "src/f32-prelu/gen/wasmsimd-minmax-2x16.c", |
| 1438 | "src/f32-prelu/gen/wasmsimd-minmax-4x4.c", |
| 1439 | "src/f32-prelu/gen/wasmsimd-minmax-4x8.c", |
| 1440 | "src/f32-prelu/gen/wasmsimd-minmax-4x16.c", |
Marat Dukhan | 52238f0 | 2020-07-16 15:30:28 -0700 | [diff] [blame] | 1441 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x4.c", |
Marat Dukhan | 52238f0 | 2020-07-16 15:30:28 -0700 | [diff] [blame] | 1442 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x8-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1443 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x8.c", |
Marat Dukhan | 52238f0 | 2020-07-16 15:30:28 -0700 | [diff] [blame] | 1444 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x12-acc2.c", |
| 1445 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x12-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1446 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x12.c", |
Marat Dukhan | 52238f0 | 2020-07-16 15:30:28 -0700 | [diff] [blame] | 1447 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x16-acc2.c", |
| 1448 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x16-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1449 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x16.c", |
Marat Dukhan | 52238f0 | 2020-07-16 15:30:28 -0700 | [diff] [blame] | 1450 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x20-acc2.c", |
| 1451 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x20-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1452 | "src/f32-raddstoreexpminusmax/gen/wasmsimd-p5-x20.c", |
Marat Dukhan | 8c41796 | 2020-07-08 12:27:50 -0700 | [diff] [blame] | 1453 | "src/f32-rmax/wasmsimd-arm.c", |
| 1454 | "src/f32-rmax/wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1455 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 1456 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1457 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-x2.c", |
| 1458 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1459 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1460 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 1461 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1462 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-x2.c", |
| 1463 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1464 | "src/f32-spmm/gen/4x1-minmax-wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1465 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 1466 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1467 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-x2.c", |
| 1468 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1469 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1470 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 1471 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1472 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-x2.c", |
| 1473 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1474 | "src/f32-spmm/gen/8x1-minmax-wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1475 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 1476 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1477 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-x2.c", |
| 1478 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1479 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1480 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 1481 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1482 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-x2.c", |
| 1483 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1484 | "src/f32-spmm/gen/16x1-minmax-wasmsimd-x86.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1485 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-pipelined-x2.c", |
| 1486 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1487 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-x2.c", |
| 1488 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm-x4.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 1489 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-arm.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 1490 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-pipelined-x2.c", |
| 1491 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-pipelined.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 1492 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-x2.c", |
| 1493 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86-x4.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 1494 | "src/f32-spmm/gen/32x1-minmax-wasmsimd-x86.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1495 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-arm-x4.c", |
| 1496 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1497 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1498 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-x86-x4.c", |
| 1499 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1500 | "src/f32-vbinary/gen/vadd-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1501 | "src/f32-vbinary/gen/vadd-relu-wasmsimd-x4.c", |
| 1502 | "src/f32-vbinary/gen/vadd-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1503 | "src/f32-vbinary/gen/vadd-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1504 | "src/f32-vbinary/gen/vadd-wasmsimd-x4.c", |
| 1505 | "src/f32-vbinary/gen/vadd-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1506 | "src/f32-vbinary/gen/vadd-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1507 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-arm-x4.c", |
| 1508 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1509 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1510 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-x86-x4.c", |
| 1511 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1512 | "src/f32-vbinary/gen/vaddc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1513 | "src/f32-vbinary/gen/vaddc-relu-wasmsimd-x4.c", |
| 1514 | "src/f32-vbinary/gen/vaddc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1515 | "src/f32-vbinary/gen/vaddc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1516 | "src/f32-vbinary/gen/vaddc-wasmsimd-x4.c", |
| 1517 | "src/f32-vbinary/gen/vaddc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1518 | "src/f32-vbinary/gen/vaddc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1519 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-arm-x4.c", |
| 1520 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1521 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1522 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-x86-x4.c", |
| 1523 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1524 | "src/f32-vbinary/gen/vdiv-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1525 | "src/f32-vbinary/gen/vdiv-relu-wasmsimd-x4.c", |
| 1526 | "src/f32-vbinary/gen/vdiv-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1527 | "src/f32-vbinary/gen/vdiv-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1528 | "src/f32-vbinary/gen/vdiv-wasmsimd-x4.c", |
| 1529 | "src/f32-vbinary/gen/vdiv-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1530 | "src/f32-vbinary/gen/vdiv-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1531 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-arm-x4.c", |
| 1532 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1533 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1534 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-x86-x4.c", |
| 1535 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1536 | "src/f32-vbinary/gen/vdivc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1537 | "src/f32-vbinary/gen/vdivc-relu-wasmsimd-x4.c", |
| 1538 | "src/f32-vbinary/gen/vdivc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1539 | "src/f32-vbinary/gen/vdivc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1540 | "src/f32-vbinary/gen/vdivc-wasmsimd-x4.c", |
| 1541 | "src/f32-vbinary/gen/vdivc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1542 | "src/f32-vbinary/gen/vdivc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1543 | "src/f32-vbinary/gen/vmax-wasmsimd-arm-x4.c", |
| 1544 | "src/f32-vbinary/gen/vmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1545 | "src/f32-vbinary/gen/vmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1546 | "src/f32-vbinary/gen/vmax-wasmsimd-x86-x4.c", |
| 1547 | "src/f32-vbinary/gen/vmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1548 | "src/f32-vbinary/gen/vmax-wasmsimd-x86-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1549 | "src/f32-vbinary/gen/vmaxc-wasmsimd-arm-x4.c", |
| 1550 | "src/f32-vbinary/gen/vmaxc-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1551 | "src/f32-vbinary/gen/vmaxc-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1552 | "src/f32-vbinary/gen/vmaxc-wasmsimd-x86-x4.c", |
| 1553 | "src/f32-vbinary/gen/vmaxc-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1554 | "src/f32-vbinary/gen/vmaxc-wasmsimd-x86-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1555 | "src/f32-vbinary/gen/vmin-wasmsimd-arm-x4.c", |
| 1556 | "src/f32-vbinary/gen/vmin-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1557 | "src/f32-vbinary/gen/vmin-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1558 | "src/f32-vbinary/gen/vmin-wasmsimd-x86-x4.c", |
| 1559 | "src/f32-vbinary/gen/vmin-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1560 | "src/f32-vbinary/gen/vmin-wasmsimd-x86-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1561 | "src/f32-vbinary/gen/vminc-wasmsimd-arm-x4.c", |
| 1562 | "src/f32-vbinary/gen/vminc-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1563 | "src/f32-vbinary/gen/vminc-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1564 | "src/f32-vbinary/gen/vminc-wasmsimd-x86-x4.c", |
| 1565 | "src/f32-vbinary/gen/vminc-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1566 | "src/f32-vbinary/gen/vminc-wasmsimd-x86-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1567 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-arm-x4.c", |
| 1568 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1569 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1570 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-x86-x4.c", |
| 1571 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1572 | "src/f32-vbinary/gen/vmul-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1573 | "src/f32-vbinary/gen/vmul-relu-wasmsimd-x4.c", |
| 1574 | "src/f32-vbinary/gen/vmul-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1575 | "src/f32-vbinary/gen/vmul-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1576 | "src/f32-vbinary/gen/vmul-wasmsimd-x4.c", |
| 1577 | "src/f32-vbinary/gen/vmul-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1578 | "src/f32-vbinary/gen/vmul-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1579 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-arm-x4.c", |
| 1580 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1581 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1582 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-x86-x4.c", |
| 1583 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1584 | "src/f32-vbinary/gen/vmulc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1585 | "src/f32-vbinary/gen/vmulc-relu-wasmsimd-x4.c", |
| 1586 | "src/f32-vbinary/gen/vmulc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1587 | "src/f32-vbinary/gen/vmulc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1588 | "src/f32-vbinary/gen/vmulc-wasmsimd-x4.c", |
| 1589 | "src/f32-vbinary/gen/vmulc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1590 | "src/f32-vbinary/gen/vmulc-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1591 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-arm-x4.c", |
| 1592 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1593 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1594 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-x86-x4.c", |
| 1595 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1596 | "src/f32-vbinary/gen/vrdivc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1597 | "src/f32-vbinary/gen/vrdivc-relu-wasmsimd-x4.c", |
| 1598 | "src/f32-vbinary/gen/vrdivc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1599 | "src/f32-vbinary/gen/vrdivc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1600 | "src/f32-vbinary/gen/vrdivc-wasmsimd-x4.c", |
| 1601 | "src/f32-vbinary/gen/vrdivc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1602 | "src/f32-vbinary/gen/vrdivc-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1603 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-arm-x4.c", |
| 1604 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1605 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1606 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-x86-x4.c", |
| 1607 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1608 | "src/f32-vbinary/gen/vrsubc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1609 | "src/f32-vbinary/gen/vrsubc-relu-wasmsimd-x4.c", |
| 1610 | "src/f32-vbinary/gen/vrsubc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1611 | "src/f32-vbinary/gen/vrsubc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1612 | "src/f32-vbinary/gen/vrsubc-wasmsimd-x4.c", |
| 1613 | "src/f32-vbinary/gen/vrsubc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1614 | "src/f32-vbinary/gen/vrsubc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1615 | "src/f32-vbinary/gen/vsqrdiff-wasmsimd-x4.c", |
| 1616 | "src/f32-vbinary/gen/vsqrdiff-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1617 | "src/f32-vbinary/gen/vsqrdiff-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1618 | "src/f32-vbinary/gen/vsqrdiffc-wasmsimd-x4.c", |
| 1619 | "src/f32-vbinary/gen/vsqrdiffc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1620 | "src/f32-vbinary/gen/vsqrdiffc-wasmsimd-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1621 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-arm-x4.c", |
| 1622 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1623 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 93d1ba1 | 2020-06-26 12:33:35 -0700 | [diff] [blame] | 1624 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-x86-x4.c", |
| 1625 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1626 | "src/f32-vbinary/gen/vsub-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1627 | "src/f32-vbinary/gen/vsub-relu-wasmsimd-x4.c", |
| 1628 | "src/f32-vbinary/gen/vsub-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1629 | "src/f32-vbinary/gen/vsub-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1630 | "src/f32-vbinary/gen/vsub-wasmsimd-x4.c", |
| 1631 | "src/f32-vbinary/gen/vsub-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1632 | "src/f32-vbinary/gen/vsub-wasmsimd-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1633 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-arm-x4.c", |
| 1634 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-arm-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1635 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-arm-x16.c", |
Marat Dukhan | 0e97d6f | 2020-06-26 19:35:09 -0700 | [diff] [blame] | 1636 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-x86-x4.c", |
| 1637 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-x86-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1638 | "src/f32-vbinary/gen/vsubc-minmax-wasmsimd-x86-x16.c", |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 1639 | "src/f32-vbinary/gen/vsubc-relu-wasmsimd-x4.c", |
| 1640 | "src/f32-vbinary/gen/vsubc-relu-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1641 | "src/f32-vbinary/gen/vsubc-relu-wasmsimd-x16.c", |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 1642 | "src/f32-vbinary/gen/vsubc-wasmsimd-x4.c", |
| 1643 | "src/f32-vbinary/gen/vsubc-wasmsimd-x8.c", |
Frank Barchard | 9c7308f | 2020-08-31 17:03:01 -0700 | [diff] [blame] | 1644 | "src/f32-vbinary/gen/vsubc-wasmsimd-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1645 | "src/f32-vclamp/gen/vclamp-wasmsimd-arm-x4.c", |
| 1646 | "src/f32-vclamp/gen/vclamp-wasmsimd-arm-x8.c", |
| 1647 | "src/f32-vclamp/gen/vclamp-wasmsimd-x86-x4.c", |
| 1648 | "src/f32-vclamp/gen/vclamp-wasmsimd-x86-x8.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 1649 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x4.c", |
| 1650 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x8.c", |
| 1651 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x12.c", |
| 1652 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x16.c", |
| 1653 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x20.c", |
| 1654 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-lut16-p3-x24.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 1655 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x4.c", |
| 1656 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x8.c", |
| 1657 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x12.c", |
| 1658 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x16.c", |
| 1659 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x20.c", |
| 1660 | "src/f32-velu/gen/velu-wasmsimd-arm-rr2-p6-x24.c", |
Frank Barchard | e7223ee | 2020-12-04 19:04:01 -0800 | [diff] [blame] | 1661 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x4.c", |
| 1662 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x8.c", |
| 1663 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x12.c", |
| 1664 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x16.c", |
| 1665 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x20.c", |
| 1666 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-lut16-p3-x24.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 1667 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x4.c", |
| 1668 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x8.c", |
| 1669 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x12.c", |
| 1670 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x16.c", |
| 1671 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x20.c", |
| 1672 | "src/f32-velu/gen/velu-wasmsimd-x86-rr2-p6-x24.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 1673 | "src/f32-vhswish/gen/vhswish-wasmsimd-x4.c", |
| 1674 | "src/f32-vhswish/gen/vhswish-wasmsimd-x8.c", |
| 1675 | "src/f32-vhswish/gen/vhswish-wasmsimd-x16.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 1676 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-bitselect-x4.c", |
| 1677 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-bitselect-x8.c", |
| 1678 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-minmax-x4.c", |
| 1679 | "src/f32-vlrelu/gen/vlrelu-wasmsimd-minmax-x8.c", |
Marat Dukhan | d816f62 | 2020-07-15 10:14:39 -0700 | [diff] [blame] | 1680 | "src/f32-vmulcaddc/gen/c4-minmax-wasmsimd-arm-2x.c", |
Marat Dukhan | d816f62 | 2020-07-15 10:14:39 -0700 | [diff] [blame] | 1681 | "src/f32-vmulcaddc/gen/c4-minmax-wasmsimd-x86-2x.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1682 | "src/f32-vmulcaddc/gen/c8-minmax-wasmsimd-arm-2x.c", |
Marat Dukhan | d816f62 | 2020-07-15 10:14:39 -0700 | [diff] [blame] | 1683 | "src/f32-vmulcaddc/gen/c8-minmax-wasmsimd-x86-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1684 | "src/f32-vrelu/gen/vrelu-wasmsimd-x4.c", |
| 1685 | "src/f32-vrelu/gen/vrelu-wasmsimd-x8.c", |
| 1686 | "src/f32-vrelu/gen/vrelu-wasmsimd-x16.c", |
Marat Dukhan | b82b2cd | 2020-07-16 02:23:42 -0700 | [diff] [blame] | 1687 | "src/f32-vrnd/gen/vrndd-wasmsimd-addsub-x4.c", |
| 1688 | "src/f32-vrnd/gen/vrndd-wasmsimd-addsub-x8.c", |
| 1689 | "src/f32-vrnd/gen/vrndd-wasmsimd-cvt-x4.c", |
| 1690 | "src/f32-vrnd/gen/vrndd-wasmsimd-cvt-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1691 | "src/f32-vrnd/gen/vrndne-wasmsimd-addsub-x4.c", |
| 1692 | "src/f32-vrnd/gen/vrndne-wasmsimd-addsub-x8.c", |
| 1693 | "src/f32-vrnd/gen/vrndu-wasmsimd-addsub-x4.c", |
| 1694 | "src/f32-vrnd/gen/vrndu-wasmsimd-addsub-x8.c", |
| 1695 | "src/f32-vrnd/gen/vrndu-wasmsimd-cvt-x4.c", |
| 1696 | "src/f32-vrnd/gen/vrndu-wasmsimd-cvt-x8.c", |
| 1697 | "src/f32-vrnd/gen/vrndz-wasmsimd-addsub-x4.c", |
| 1698 | "src/f32-vrnd/gen/vrndz-wasmsimd-addsub-x8.c", |
| 1699 | "src/f32-vrnd/gen/vrndz-wasmsimd-cvt-x4.c", |
| 1700 | "src/f32-vrnd/gen/vrndz-wasmsimd-cvt-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 1701 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x4.c", |
| 1702 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x8.c", |
| 1703 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x12.c", |
| 1704 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x16.c", |
| 1705 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x20.c", |
| 1706 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-lut64-p2-div-x24.c", |
| 1707 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x4.c", |
| 1708 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x8.c", |
| 1709 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x12.c", |
| 1710 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x16.c", |
| 1711 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x20.c", |
| 1712 | "src/f32-vsigmoid/gen/vsigmoid-wasmsimd-p5-div-x24.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 1713 | "src/f32-vsqrt/gen/wasmsimd-sqrt-x4.c", |
| 1714 | "src/f32-vsqrt/gen/wasmsimd-sqrt-x8.c", |
Marat Dukhan | 37c8351 | 2020-06-29 13:25:53 -0700 | [diff] [blame] | 1715 | "src/f32-vunary/gen/vabs-wasmsimd-x4.c", |
| 1716 | "src/f32-vunary/gen/vabs-wasmsimd-x8.c", |
| 1717 | "src/f32-vunary/gen/vneg-wasmsimd-x4.c", |
| 1718 | "src/f32-vunary/gen/vneg-wasmsimd-x8.c", |
| 1719 | "src/f32-vunary/gen/vsqr-wasmsimd-x4.c", |
| 1720 | "src/f32-vunary/gen/vsqr-wasmsimd-x8.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 1721 | "src/math/expm1minus-wasmsimd-rr2-lut16-p3-andnot.c", |
| 1722 | "src/math/expm1minus-wasmsimd-rr2-lut16-p3-max.c", |
| 1723 | "src/math/expm1minus-wasmsimd-rr2-p6-andnot.c", |
| 1724 | "src/math/expm1minus-wasmsimd-rr2-p6-max.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1725 | "src/math/roundd-wasmsimd-addsub.c", |
| 1726 | "src/math/roundd-wasmsimd-cvt.c", |
| 1727 | "src/math/roundne-wasmsimd-addsub.c", |
| 1728 | "src/math/roundu-wasmsimd-addsub.c", |
| 1729 | "src/math/roundu-wasmsimd-cvt.c", |
| 1730 | "src/math/roundz-wasmsimd-addsub.c", |
| 1731 | "src/math/roundz-wasmsimd-cvt.c", |
| 1732 | "src/math/sigmoid-wasmsimd-rr2-lut64-p2-div.c", |
| 1733 | "src/math/sigmoid-wasmsimd-rr2-p5-div.c", |
Marat Dukhan | 313eef7 | 2021-06-30 16:11:31 -0700 | [diff] [blame] | 1734 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1735 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16.c", |
| 1736 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16.c", |
| 1737 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16.c", |
| 1738 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16.c", |
| 1739 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 47c1220 | 2021-06-30 15:09:34 -0700 | [diff] [blame] | 1740 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1741 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 47c1220 | 2021-06-30 15:09:34 -0700 | [diff] [blame] | 1742 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1743 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 47c1220 | 2021-06-30 15:09:34 -0700 | [diff] [blame] | 1744 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1745 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 47c1220 | 2021-06-30 15:09:34 -0700 | [diff] [blame] | 1746 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1747 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 47c1220 | 2021-06-30 15:09:34 -0700 | [diff] [blame] | 1748 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1749 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 47c1220 | 2021-06-30 15:09:34 -0700 | [diff] [blame] | 1750 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1751 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 69aa623 | 2021-06-30 14:17:26 -0700 | [diff] [blame] | 1752 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16.c", |
| 1753 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-wasmsimd-mul16.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1754 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16.c", |
| 1755 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-wasmsimd-mul16.c", |
| 1756 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16.c", |
| 1757 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-wasmsimd-mul16.c", |
| 1758 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16.c", |
| 1759 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-wasmsimd-mul16.c", |
| 1760 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16.c", |
| 1761 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-wasmsimd-mul16.c", |
| 1762 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16.c", |
| 1763 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-wasmsimd-mul16.c", |
Marat Dukhan | b5e3d17 | 2020-08-06 13:29:53 -0700 | [diff] [blame] | 1764 | "src/qs8-gavgpool/gen/7p7x-minmax-wasmsimd-c8-acc2.c", |
| 1765 | "src/qs8-gavgpool/gen/7p7x-minmax-wasmsimd-c16-acc2.c", |
| 1766 | "src/qs8-gavgpool/gen/7p7x-minmax-wasmsimd-c24-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1767 | "src/qs8-gavgpool/gen/7x-minmax-wasmsimd-c8-acc2.c", |
| 1768 | "src/qs8-gavgpool/gen/7x-minmax-wasmsimd-c16-acc2.c", |
| 1769 | "src/qs8-gavgpool/gen/7x-minmax-wasmsimd-c24-acc2.c", |
Marat Dukhan | 4741e41 | 2021-06-30 13:38:06 -0700 | [diff] [blame] | 1770 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1771 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 4741e41 | 2021-06-30 13:38:06 -0700 | [diff] [blame] | 1772 | "src/qs8-gemm/gen/1x4c8-minmax-gemmlowp-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1773 | "src/qs8-gemm/gen/1x4c8-minmax-gemmlowp-wasmsimd-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 1774 | "src/qs8-gemm/gen/1x4c8-xw-minmax-gemmlowp-wasmsimd.c", |
Marat Dukhan | 4741e41 | 2021-06-30 13:38:06 -0700 | [diff] [blame] | 1775 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1776 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 4741e41 | 2021-06-30 13:38:06 -0700 | [diff] [blame] | 1777 | "src/qs8-gemm/gen/2x4c8-minmax-gemmlowp-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1778 | "src/qs8-gemm/gen/2x4c8-minmax-gemmlowp-wasmsimd-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 1779 | "src/qs8-gemm/gen/2x4c8-xw-minmax-gemmlowp-wasmsimd.c", |
Marat Dukhan | 4741e41 | 2021-06-30 13:38:06 -0700 | [diff] [blame] | 1780 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1781 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 4741e41 | 2021-06-30 13:38:06 -0700 | [diff] [blame] | 1782 | "src/qs8-gemm/gen/3x4c8-minmax-gemmlowp-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1783 | "src/qs8-gemm/gen/3x4c8-minmax-gemmlowp-wasmsimd-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 1784 | "src/qs8-gemm/gen/3x4c8-xw-minmax-gemmlowp-wasmsimd.c", |
Marat Dukhan | 4741e41 | 2021-06-30 13:38:06 -0700 | [diff] [blame] | 1785 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1786 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 4741e41 | 2021-06-30 13:38:06 -0700 | [diff] [blame] | 1787 | "src/qs8-igemm/gen/1x4c8-minmax-gemmlowp-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1788 | "src/qs8-igemm/gen/1x4c8-minmax-gemmlowp-wasmsimd-ld128.c", |
Marat Dukhan | 4741e41 | 2021-06-30 13:38:06 -0700 | [diff] [blame] | 1789 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1790 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 4741e41 | 2021-06-30 13:38:06 -0700 | [diff] [blame] | 1791 | "src/qs8-igemm/gen/2x4c8-minmax-gemmlowp-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1792 | "src/qs8-igemm/gen/2x4c8-minmax-gemmlowp-wasmsimd-ld128.c", |
Marat Dukhan | 4741e41 | 2021-06-30 13:38:06 -0700 | [diff] [blame] | 1793 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1794 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 4741e41 | 2021-06-30 13:38:06 -0700 | [diff] [blame] | 1795 | "src/qs8-igemm/gen/3x4c8-minmax-gemmlowp-wasmsimd-ld64.c", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 1796 | "src/qs8-igemm/gen/3x4c8-minmax-gemmlowp-wasmsimd-ld128.c", |
Marat Dukhan | 2e23d2b | 2020-07-29 16:01:37 -0700 | [diff] [blame] | 1797 | "src/qs8-requantization/fp32-wasmsimd.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 1798 | "src/qs8-requantization/gemmlowp-wasmsimd.c", |
Marat Dukhan | 5df27f8 | 2020-09-02 23:59:21 -0700 | [diff] [blame] | 1799 | "src/qs8-vadd/gen/minmax-wasmsimd-x8.c", |
| 1800 | "src/qs8-vadd/gen/minmax-wasmsimd-x16.c", |
| 1801 | "src/qs8-vadd/gen/minmax-wasmsimd-x24.c", |
| 1802 | "src/qs8-vadd/gen/minmax-wasmsimd-x32.c", |
| 1803 | "src/qs8-vaddc/gen/minmax-wasmsimd-x8.c", |
| 1804 | "src/qs8-vaddc/gen/minmax-wasmsimd-x16.c", |
| 1805 | "src/qs8-vaddc/gen/minmax-wasmsimd-x24.c", |
| 1806 | "src/qs8-vaddc/gen/minmax-wasmsimd-x32.c", |
Marat Dukhan | f601135 | 2021-07-15 15:11:14 -0700 | [diff] [blame] | 1807 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-wasmsimd-mul16.c", |
| 1808 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-wasmsimd-mul16.c", |
| 1809 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-wasmsimd-mul16.c", |
| 1810 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-wasmsimd-mul16.c", |
| 1811 | "src/qu8-dwconv/gen/up24x9-minmax-fp32-wasmsimd-mul16.c", |
| 1812 | "src/qu8-dwconv/gen/up24x25-minmax-fp32-wasmsimd-mul16.c", |
Marat Dukhan | 43bee05 | 2021-07-14 20:57:18 -0700 | [diff] [blame] | 1813 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-ld64.c", |
| 1814 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-wasmsimd-ld128.c", |
| 1815 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-ld64.c", |
| 1816 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-wasmsimd-ld128.c", |
| 1817 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-ld64.c", |
| 1818 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-wasmsimd-ld128.c", |
| 1819 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-ld64.c", |
| 1820 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-wasmsimd-ld128.c", |
| 1821 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-ld64.c", |
| 1822 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-wasmsimd-ld128.c", |
| 1823 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-ld64.c", |
| 1824 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-wasmsimd-ld128.c", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 1825 | "src/qu8-requantization/fp32-wasmsimd.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 1826 | "src/qu8-requantization/gemmlowp-wasmsimd.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 1827 | "src/qu8-vadd/gen/minmax-wasmsimd-x8.c", |
| 1828 | "src/qu8-vadd/gen/minmax-wasmsimd-x16.c", |
| 1829 | "src/qu8-vaddc/gen/minmax-wasmsimd-x8.c", |
| 1830 | "src/qu8-vaddc/gen/minmax-wasmsimd-x16.c", |
Marat Dukhan | 8ee3701 | 2020-07-16 13:17:13 -0700 | [diff] [blame] | 1831 | "src/x32-fill/wasmsimd.c", |
Marat Dukhan | 66d99e9 | 2020-07-16 12:56:21 -0700 | [diff] [blame] | 1832 | "src/x32-packx/x4-wasmsimd.c", |
Marat Dukhan | 9306ae0 | 2020-07-16 15:51:13 -0700 | [diff] [blame] | 1833 | "src/x32-pad/wasmsimd.c", |
Marat Dukhan | 9d4bfa2 | 2020-07-16 19:07:04 -0700 | [diff] [blame] | 1834 | "src/x32-unpool/wasmsimd.c", |
Marat Dukhan | e3b7876 | 2020-07-16 20:02:58 -0700 | [diff] [blame] | 1835 | "src/x32-zip/x2-wasmsimd.c", |
| 1836 | "src/x32-zip/x3-wasmsimd.c", |
| 1837 | "src/x32-zip/x4-wasmsimd.c", |
| 1838 | "src/x32-zip/xm-wasmsimd.c", |
Marat Dukhan | 290055c | 2020-06-09 12:24:29 -0700 | [diff] [blame] | 1839 | ] |
| 1840 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 1841 | # ISA-specific micro-kernels |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 1842 | PROD_NEON_MICROKERNEL_SRCS = [ |
| 1843 | "src/f32-argmaxpool/4x-neon-c4.c", |
| 1844 | "src/f32-argmaxpool/9p8x-neon-c4.c", |
| 1845 | "src/f32-argmaxpool/9x-neon-c4.c", |
| 1846 | "src/f32-avgpool/9p8x-minmax-neon-c4.c", |
| 1847 | "src/f32-avgpool/9x-minmax-neon-c4.c", |
| 1848 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neon-2x2.c", |
| 1849 | "src/f32-dwconv/gen/up4x4-minmax-neon.c", |
| 1850 | "src/f32-dwconv/gen/up4x9-minmax-neon.c", |
| 1851 | "src/f32-dwconv/gen/up4x25-minmax-neon-acc2.c", |
| 1852 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-2x4.c", |
| 1853 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4.c", |
| 1854 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4.c", |
| 1855 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4.c", |
| 1856 | "src/f32-gavgpool-cw/neon-x4.c", |
| 1857 | "src/f32-gavgpool/7p7x-minmax-neon-c4.c", |
| 1858 | "src/f32-gavgpool/7x-minmax-neon-c4.c", |
| 1859 | "src/f32-gemm/gen/1x8-minmax-neon-lane-ld64.c", |
| 1860 | "src/f32-gemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 1861 | "src/f32-gemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 1862 | "src/f32-ibilinear-chw/gen/neon-p8.c", |
| 1863 | "src/f32-ibilinear/gen/neon-c8.c", |
| 1864 | "src/f32-igemm/gen/1x8-minmax-neon-lane-ld64.c", |
| 1865 | "src/f32-igemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 1866 | "src/f32-igemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 1867 | "src/f32-maxpool/9p8x-minmax-neon-c4.c", |
| 1868 | "src/f32-pavgpool/9p8x-minmax-neon-c4.c", |
| 1869 | "src/f32-pavgpool/9x-minmax-neon-c4.c", |
| 1870 | "src/f32-prelu/gen/neon-2x8.c", |
| 1871 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x8.c", |
| 1872 | "src/f32-rmax/neon.c", |
| 1873 | "src/f32-spmm/gen/32x1-minmax-neon.c", |
| 1874 | "src/f32-vbinary/gen/vadd-minmax-neon-x8.c", |
| 1875 | "src/f32-vbinary/gen/vaddc-minmax-neon-x8.c", |
| 1876 | "src/f32-vbinary/gen/vmax-neon-x8.c", |
| 1877 | "src/f32-vbinary/gen/vmaxc-neon-x8.c", |
| 1878 | "src/f32-vbinary/gen/vmin-neon-x8.c", |
| 1879 | "src/f32-vbinary/gen/vminc-neon-x8.c", |
| 1880 | "src/f32-vbinary/gen/vmul-minmax-neon-x8.c", |
| 1881 | "src/f32-vbinary/gen/vmulc-minmax-neon-x8.c", |
| 1882 | "src/f32-vbinary/gen/vrsubc-minmax-neon-x8.c", |
| 1883 | "src/f32-vbinary/gen/vsqrdiff-neon-x8.c", |
| 1884 | "src/f32-vbinary/gen/vsqrdiffc-neon-x8.c", |
| 1885 | "src/f32-vbinary/gen/vsub-minmax-neon-x8.c", |
| 1886 | "src/f32-vbinary/gen/vsubc-minmax-neon-x8.c", |
| 1887 | "src/f32-vclamp/gen/vclamp-neon-x8.c", |
| 1888 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x8.c", |
| 1889 | "src/f32-vhswish/gen/vhswish-neon-x16.c", |
| 1890 | "src/f32-vlrelu/gen/vlrelu-neon-x8.c", |
| 1891 | "src/f32-vmulcaddc/gen/c4-minmax-neon-2x.c", |
| 1892 | "src/f32-vrnd/gen/vrndd-neon-x8.c", |
| 1893 | "src/f32-vrnd/gen/vrndne-neon-x8.c", |
| 1894 | "src/f32-vrnd/gen/vrndu-neon-x8.c", |
| 1895 | "src/f32-vrnd/gen/vrndz-neon-x8.c", |
| 1896 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x8.c", |
| 1897 | "src/f32-vunary/gen/vabs-neon-x8.c", |
| 1898 | "src/f32-vunary/gen/vneg-neon-x8.c", |
| 1899 | "src/f32-vunary/gen/vsqr-neon-x8.c", |
| 1900 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neon-mla8-ld64.c", |
| 1901 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mla8-ld64.c", |
| 1902 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
| 1903 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
| 1904 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
| 1905 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
| 1906 | "src/qs8-dwconv/gen/up8x9-minmax-rndnu-neon-mla8-ld64.c", |
| 1907 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mla8-ld64.c", |
| 1908 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c8-acc2.c", |
| 1909 | "src/qs8-gavgpool/gen/7x-minmax-neon-c8-acc2.c", |
| 1910 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
| 1911 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 1912 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
| 1913 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
| 1914 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 1915 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
| 1916 | "src/qs8-vadd/gen/minmax-neon-ld64-x8.c", |
| 1917 | "src/qs8-vaddc/gen/minmax-neon-ld64-x8.c", |
| 1918 | "src/qu8-avgpool/9p8x-minmax-neon-c8.c", |
| 1919 | "src/qu8-avgpool/9x-minmax-neon-c8.c", |
| 1920 | "src/qu8-dwconv/gen/up8x9-minmax-rndnu-neon-mul16.c", |
| 1921 | "src/qu8-dwconv/gen/up8x25-minmax-rndnu-neon-mul16.c", |
| 1922 | "src/qu8-gavgpool/7p7x-minmax-neon-c8.c", |
| 1923 | "src/qu8-gavgpool/7x-minmax-neon-c8.c", |
| 1924 | "src/qu8-gemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
| 1925 | "src/qu8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 1926 | "src/qu8-gemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
| 1927 | "src/qu8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
| 1928 | "src/qu8-igemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
| 1929 | "src/qu8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 1930 | "src/qu8-igemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
| 1931 | "src/qu8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
| 1932 | "src/qu8-vadd/gen/minmax-neon-ld64-x8.c", |
| 1933 | "src/qu8-vaddc/gen/minmax-neon-ld64-x8.c", |
| 1934 | "src/u8-maxpool/9p8x-minmax-neon-c16.c", |
| 1935 | "src/u8-rmax/neon.c", |
| 1936 | "src/u8-vclamp/neon-x64.c", |
| 1937 | "src/x8-zip/x2-neon.c", |
| 1938 | "src/x8-zip/x3-neon.c", |
| 1939 | "src/x8-zip/x4-neon.c", |
| 1940 | "src/x8-zip/xm-neon.c", |
| 1941 | "src/x32-fill/neon.c", |
| 1942 | "src/x32-packx/x4-neon-st4.c", |
| 1943 | "src/x32-pad/neon.c", |
| 1944 | "src/x32-unpool/neon.c", |
| 1945 | "src/x32-zip/x2-neon.c", |
| 1946 | "src/x32-zip/x3-neon.c", |
| 1947 | "src/x32-zip/x4-neon.c", |
| 1948 | "src/x32-zip/xm-neon.c", |
| 1949 | ] |
| 1950 | |
| 1951 | ALL_NEON_MICROKERNEL_SRCS = [ |
Marat Dukhan | ef25c6d | 2020-07-24 00:59:40 -0700 | [diff] [blame] | 1952 | "src/f32-argmaxpool/4x-neon-c4.c", |
| 1953 | "src/f32-argmaxpool/9p8x-neon-c4.c", |
| 1954 | "src/f32-argmaxpool/9x-neon-c4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 1955 | "src/f32-avgpool/9p8x-minmax-neon-c4.c", |
| 1956 | "src/f32-avgpool/9x-minmax-neon-c4.c", |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 1957 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 1958 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neon-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1959 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 1960 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neon-2x2.c", |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 1961 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 1962 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neon-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1963 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neon-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 1964 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neon-2x2.c", |
Marat Dukhan | c763488 | 2020-12-07 15:11:12 -0800 | [diff] [blame] | 1965 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neon-2x2.c", |
Marat Dukhan | f5425ea | 2020-04-24 01:46:00 -0700 | [diff] [blame] | 1966 | "src/f32-dwconv/gen/up4x4-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1967 | "src/f32-dwconv/gen/up4x4-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 1968 | "src/f32-dwconv/gen/up4x9-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1969 | "src/f32-dwconv/gen/up4x9-minmax-neon.c", |
Marat Dukhan | f5425ea | 2020-04-24 01:46:00 -0700 | [diff] [blame] | 1970 | "src/f32-dwconv/gen/up4x25-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1971 | "src/f32-dwconv/gen/up4x25-minmax-neon.c", |
| 1972 | "src/f32-dwconv/gen/up8x4-minmax-neon-acc2.c", |
| 1973 | "src/f32-dwconv/gen/up8x4-minmax-neon.c", |
| 1974 | "src/f32-dwconv/gen/up8x9-minmax-neon-acc2.c", |
| 1975 | "src/f32-dwconv/gen/up8x9-minmax-neon.c", |
Marat Dukhan | f5425ea | 2020-04-24 01:46:00 -0700 | [diff] [blame] | 1976 | "src/f32-dwconv/gen/up8x25-minmax-neon-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 1977 | "src/f32-dwconv/gen/up8x25-minmax-neon.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 1978 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4-acc2.c", |
| 1979 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4-acc3.c", |
| 1980 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4-acc4.c", |
Marat Dukhan | c581e48 | 2020-10-24 01:28:11 -0700 | [diff] [blame] | 1981 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 1982 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-2x4-acc2.c", |
Marat Dukhan | c581e48 | 2020-10-24 01:28:11 -0700 | [diff] [blame] | 1983 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-2x4.c", |
| 1984 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-3x4.c", |
| 1985 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-4x4.c", |
| 1986 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-5x4.c", |
| 1987 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neon-6x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 1988 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4-acc2.c", |
| 1989 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4-acc3.c", |
| 1990 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 1991 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-1x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 1992 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-2x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 1993 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-2x4.c", |
| 1994 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-3x4.c", |
| 1995 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neon-4x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 1996 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc2.c", |
| 1997 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc3.c", |
| 1998 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc4.c", |
| 1999 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4-acc5.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2000 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-1x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2001 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-2x4-acc2.c", |
| 2002 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-2x4-acc3.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2003 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-2x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2004 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-3x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2005 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-3x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2006 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-4x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2007 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-4x4.c", |
| 2008 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neon-5x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 2009 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc2.c", |
| 2010 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc3.c", |
| 2011 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc4.c", |
| 2012 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4-acc5.c", |
| 2013 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-1x4.c", |
| 2014 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-2x4-acc2.c", |
| 2015 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-2x4-acc3.c", |
| 2016 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-2x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 2017 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-3x4-acc2.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 2018 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neon-3x4.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 2019 | "src/f32-gavgpool-cw/neon-x4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2020 | "src/f32-gavgpool/7p7x-minmax-neon-c4.c", |
| 2021 | "src/f32-gavgpool/7x-minmax-neon-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2022 | "src/f32-gemm/gen-inc/1x8inc-minmax-neon-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2023 | "src/f32-gemm/gen-inc/1x8inc-minmax-neon-lane-ld64.c", |
| 2024 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2025 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2026 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-dup-ld128.c", |
| 2027 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-lane-ld64.c", |
| 2028 | "src/f32-gemm/gen-inc/4x8inc-minmax-neon-lane-ld128.c", |
| 2029 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-neon.c", |
| 2030 | "src/f32-gemm/gen-inc/5x8inc-minmax-neon-lane-ld64.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2031 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-dup-ld64.c", |
| 2032 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-dup-ld128.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2033 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-lane-ld64.c", |
| 2034 | "src/f32-gemm/gen-inc/6x8inc-minmax-neon-lane-ld128.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2035 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-neon.c", |
| 2036 | "src/f32-gemm/gen-inc/8x8s4inc-minmax-neon.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2037 | "src/f32-gemm/gen/1x8-minmax-neon-dup-ld64.c", |
| 2038 | "src/f32-gemm/gen/1x8-minmax-neon-lane-ld64.c", |
| 2039 | "src/f32-gemm/gen/1x8s4-minmax-neon.c", |
| 2040 | "src/f32-gemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 2041 | "src/f32-gemm/gen/4x8-minmax-neon-dup-ld64.c", |
| 2042 | "src/f32-gemm/gen/4x8-minmax-neon-dup-ld128.c", |
| 2043 | "src/f32-gemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 2044 | "src/f32-gemm/gen/4x8-minmax-neon-lane-ld128.c", |
| 2045 | "src/f32-gemm/gen/4x8s4-minmax-neon.c", |
| 2046 | "src/f32-gemm/gen/5x8-minmax-neon-lane-ld64.c", |
| 2047 | "src/f32-gemm/gen/6x8-minmax-neon-dup-ld64.c", |
| 2048 | "src/f32-gemm/gen/6x8-minmax-neon-dup-ld128.c", |
| 2049 | "src/f32-gemm/gen/6x8-minmax-neon-lane-ld64.c", |
| 2050 | "src/f32-gemm/gen/6x8-minmax-neon-lane-ld128.c", |
| 2051 | "src/f32-gemm/gen/6x8s4-minmax-neon.c", |
| 2052 | "src/f32-gemm/gen/8x8s4-minmax-neon.c", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 2053 | "src/f32-ibilinear-chw/gen/neon-p4.c", |
| 2054 | "src/f32-ibilinear-chw/gen/neon-p8.c", |
Frank Barchard | 8247e21 | 2021-02-03 18:12:33 -0800 | [diff] [blame] | 2055 | "src/f32-ibilinear/gen/neon-c4.c", |
| 2056 | "src/f32-ibilinear/gen/neon-c8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2057 | "src/f32-igemm/gen/1x8-minmax-neon-dup-ld64.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2058 | "src/f32-igemm/gen/1x8-minmax-neon-lane-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2059 | "src/f32-igemm/gen/1x8s4-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2060 | "src/f32-igemm/gen/4x2-minmax-neon-lane-ld64.c", |
| 2061 | "src/f32-igemm/gen/4x4-minmax-neon-lane-ld64.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2062 | "src/f32-igemm/gen/4x8-minmax-neon-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2063 | "src/f32-igemm/gen/4x8-minmax-neon-dup-ld128.c", |
| 2064 | "src/f32-igemm/gen/4x8-minmax-neon-lane-ld64.c", |
| 2065 | "src/f32-igemm/gen/4x8-minmax-neon-lane-ld128.c", |
| 2066 | "src/f32-igemm/gen/4x8s4-minmax-neon.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2067 | "src/f32-igemm/gen/6x8-minmax-neon-dup-ld64.c", |
| 2068 | "src/f32-igemm/gen/6x8-minmax-neon-dup-ld128.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2069 | "src/f32-igemm/gen/6x8-minmax-neon-lane-ld64.c", |
| 2070 | "src/f32-igemm/gen/6x8-minmax-neon-lane-ld128.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2071 | "src/f32-igemm/gen/6x8s4-minmax-neon.c", |
| 2072 | "src/f32-igemm/gen/8x8s4-minmax-neon.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2073 | "src/f32-maxpool/9p8x-minmax-neon-c4.c", |
| 2074 | "src/f32-pavgpool/9p8x-minmax-neon-c4.c", |
| 2075 | "src/f32-pavgpool/9x-minmax-neon-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2076 | "src/f32-ppmm/gen/4x8-minmax-neon.c", |
| 2077 | "src/f32-ppmm/gen/8x8-minmax-neon.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 2078 | "src/f32-prelu/gen/neon-1x4.c", |
| 2079 | "src/f32-prelu/gen/neon-1x8.c", |
| 2080 | "src/f32-prelu/gen/neon-1x16.c", |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 2081 | "src/f32-prelu/gen/neon-2x4.c", |
| 2082 | "src/f32-prelu/gen/neon-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 2083 | "src/f32-prelu/gen/neon-2x16.c", |
| 2084 | "src/f32-prelu/gen/neon-4x4.c", |
| 2085 | "src/f32-prelu/gen/neon-4x8.c", |
| 2086 | "src/f32-prelu/gen/neon-4x16.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2087 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x4.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2088 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x8-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2089 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x8.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2090 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x12-acc2.c", |
| 2091 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x12-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2092 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x12.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2093 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x16-acc2.c", |
| 2094 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x16-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2095 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x16.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2096 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x20-acc2.c", |
| 2097 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x20-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2098 | "src/f32-raddstoreexpminusmax/gen/neon-lut64-p2-x20.c", |
| 2099 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x4.c", |
| 2100 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x8-acc2.c", |
| 2101 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x8.c", |
| 2102 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x12-acc2.c", |
| 2103 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x12-acc3.c", |
| 2104 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x12.c", |
| 2105 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x16-acc2.c", |
| 2106 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x16-acc4.c", |
| 2107 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x16.c", |
| 2108 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x20-acc2.c", |
| 2109 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x20-acc5.c", |
| 2110 | "src/f32-raddstoreexpminusmax/gen/neon-p5-x20.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2111 | "src/f32-rmax/neon.c", |
Marat Dukhan | 5b86c43 | 2020-12-06 19:15:03 -0800 | [diff] [blame] | 2112 | "src/f32-spmm/gen/4x1-minmax-neon-pipelined.c", |
| 2113 | "src/f32-spmm/gen/4x1-minmax-neon-x2.c", |
| 2114 | "src/f32-spmm/gen/4x1-minmax-neon.c", |
| 2115 | "src/f32-spmm/gen/8x1-minmax-neon-pipelined.c", |
| 2116 | "src/f32-spmm/gen/8x1-minmax-neon-x2.c", |
| 2117 | "src/f32-spmm/gen/8x1-minmax-neon.c", |
| 2118 | "src/f32-spmm/gen/12x1-minmax-neon.c", |
| 2119 | "src/f32-spmm/gen/16x1-minmax-neon-pipelined.c", |
| 2120 | "src/f32-spmm/gen/16x1-minmax-neon-x2.c", |
| 2121 | "src/f32-spmm/gen/16x1-minmax-neon.c", |
| 2122 | "src/f32-spmm/gen/32x1-minmax-neon-pipelined.c", |
| 2123 | "src/f32-spmm/gen/32x1-minmax-neon-x2.c", |
| 2124 | "src/f32-spmm/gen/32x1-minmax-neon.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 2125 | "src/f32-vbinary/gen/vadd-minmax-neon-x4.c", |
| 2126 | "src/f32-vbinary/gen/vadd-minmax-neon-x8.c", |
| 2127 | "src/f32-vbinary/gen/vaddc-minmax-neon-x4.c", |
| 2128 | "src/f32-vbinary/gen/vaddc-minmax-neon-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 2129 | "src/f32-vbinary/gen/vmax-neon-x4.c", |
| 2130 | "src/f32-vbinary/gen/vmax-neon-x8.c", |
| 2131 | "src/f32-vbinary/gen/vmaxc-neon-x4.c", |
| 2132 | "src/f32-vbinary/gen/vmaxc-neon-x8.c", |
| 2133 | "src/f32-vbinary/gen/vmin-neon-x4.c", |
| 2134 | "src/f32-vbinary/gen/vmin-neon-x8.c", |
| 2135 | "src/f32-vbinary/gen/vminc-neon-x4.c", |
| 2136 | "src/f32-vbinary/gen/vminc-neon-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 2137 | "src/f32-vbinary/gen/vmul-minmax-neon-x4.c", |
| 2138 | "src/f32-vbinary/gen/vmul-minmax-neon-x8.c", |
| 2139 | "src/f32-vbinary/gen/vmulc-minmax-neon-x4.c", |
| 2140 | "src/f32-vbinary/gen/vmulc-minmax-neon-x8.c", |
| 2141 | "src/f32-vbinary/gen/vrsubc-minmax-neon-x4.c", |
| 2142 | "src/f32-vbinary/gen/vrsubc-minmax-neon-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 2143 | "src/f32-vbinary/gen/vsqrdiff-neon-x4.c", |
| 2144 | "src/f32-vbinary/gen/vsqrdiff-neon-x8.c", |
| 2145 | "src/f32-vbinary/gen/vsqrdiffc-neon-x4.c", |
| 2146 | "src/f32-vbinary/gen/vsqrdiffc-neon-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 2147 | "src/f32-vbinary/gen/vsub-minmax-neon-x4.c", |
| 2148 | "src/f32-vbinary/gen/vsub-minmax-neon-x8.c", |
| 2149 | "src/f32-vbinary/gen/vsubc-minmax-neon-x4.c", |
| 2150 | "src/f32-vbinary/gen/vsubc-minmax-neon-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2151 | "src/f32-vclamp/gen/vclamp-neon-x4.c", |
| 2152 | "src/f32-vclamp/gen/vclamp-neon-x8.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 2153 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x4.c", |
| 2154 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x8.c", |
| 2155 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x12.c", |
| 2156 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x16.c", |
| 2157 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x20.c", |
| 2158 | "src/f32-velu/gen/velu-neon-rr2-lut16-p3-x24.c", |
| 2159 | "src/f32-velu/gen/velu-neon-rr2-p6-x4.c", |
| 2160 | "src/f32-velu/gen/velu-neon-rr2-p6-x8.c", |
| 2161 | "src/f32-velu/gen/velu-neon-rr2-p6-x12.c", |
| 2162 | "src/f32-velu/gen/velu-neon-rr2-p6-x16.c", |
| 2163 | "src/f32-velu/gen/velu-neon-rr2-p6-x20.c", |
| 2164 | "src/f32-velu/gen/velu-neon-rr2-p6-x24.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 2165 | "src/f32-vhswish/gen/vhswish-neon-x4.c", |
| 2166 | "src/f32-vhswish/gen/vhswish-neon-x8.c", |
| 2167 | "src/f32-vhswish/gen/vhswish-neon-x16.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 2168 | "src/f32-vlrelu/gen/vlrelu-neon-x4.c", |
| 2169 | "src/f32-vlrelu/gen/vlrelu-neon-x8.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2170 | "src/f32-vmulcaddc/gen/c4-minmax-neon-2x.c", |
| 2171 | "src/f32-vmulcaddc/gen/c8-minmax-neon-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2172 | "src/f32-vrelu/gen/vrelu-neon-x4.c", |
| 2173 | "src/f32-vrelu/gen/vrelu-neon-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 2174 | "src/f32-vrnd/gen/vrndd-neon-x4.c", |
| 2175 | "src/f32-vrnd/gen/vrndd-neon-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2176 | "src/f32-vrnd/gen/vrndne-neon-x4.c", |
| 2177 | "src/f32-vrnd/gen/vrndne-neon-x8.c", |
| 2178 | "src/f32-vrnd/gen/vrndu-neon-x4.c", |
| 2179 | "src/f32-vrnd/gen/vrndu-neon-x8.c", |
| 2180 | "src/f32-vrnd/gen/vrndz-neon-x4.c", |
| 2181 | "src/f32-vrnd/gen/vrndz-neon-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2182 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x4.c", |
| 2183 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x8.c", |
| 2184 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x12.c", |
| 2185 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x16.c", |
| 2186 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x20.c", |
| 2187 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut64-p2-nr2recps-x24.c", |
| 2188 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x4.c", |
| 2189 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x8.c", |
| 2190 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x12.c", |
| 2191 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x16.c", |
| 2192 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x20.c", |
| 2193 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-lut2048-p1-nr2recps-x24.c", |
| 2194 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x4.c", |
| 2195 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x8.c", |
| 2196 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x12.c", |
| 2197 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x16.c", |
| 2198 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x20.c", |
| 2199 | "src/f32-vsigmoid/gen/vsigmoid-neon-rr2-p5-nr2recps-x24.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 2200 | "src/f32-vunary/gen/vabs-neon-x4.c", |
| 2201 | "src/f32-vunary/gen/vabs-neon-x8.c", |
| 2202 | "src/f32-vunary/gen/vneg-neon-x4.c", |
| 2203 | "src/f32-vunary/gen/vneg-neon-x8.c", |
| 2204 | "src/f32-vunary/gen/vsqr-neon-x4.c", |
| 2205 | "src/f32-vunary/gen/vsqr-neon-x8.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 2206 | "src/math/expm1minus-neon-rr2-lut16-p3.c", |
| 2207 | "src/math/expm1minus-neon-rr2-p6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2208 | "src/math/roundd-neon-addsub.c", |
| 2209 | "src/math/roundd-neon-cvt.c", |
| 2210 | "src/math/roundne-neon-addsub.c", |
| 2211 | "src/math/roundu-neon-addsub.c", |
| 2212 | "src/math/roundu-neon-cvt.c", |
| 2213 | "src/math/roundz-neon-addsub.c", |
| 2214 | "src/math/roundz-neon-cvt.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2215 | "src/math/sigmoid-neon-rr2-lut64-p2-nr2recps.c", |
| 2216 | "src/math/sigmoid-neon-rr2-lut2048-p1-nr2recps.c", |
| 2217 | "src/math/sigmoid-neon-rr2-p5-nr2recps.c", |
| 2218 | "src/math/sqrt-neon-nr1rsqrts.c", |
| 2219 | "src/math/sqrt-neon-nr2rsqrts.c", |
| 2220 | "src/math/sqrt-neon-nr3rsqrts.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2221 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neon-mla8-ld64.c", |
| 2222 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neon-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2223 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2224 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mla8-ld64.c", |
| 2225 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2226 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2227 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mla8-ld64.c", |
| 2228 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mla8-ld128.c", |
| 2229 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mul8-ld64.c", |
| 2230 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2231 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2232 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mla8-ld64.c", |
| 2233 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mla8-ld128.c", |
| 2234 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mul8-ld64.c", |
| 2235 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2236 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neon-mul16.c", |
| 2237 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-neon-mul16.c", |
| 2238 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-neon-mul16.c", |
| 2239 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-neon-mul16.c", |
| 2240 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2241 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2242 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-neon-mlal-padal.c", |
| 2243 | "src/qc8-gemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2244 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2245 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-neon-mlal-padal.c", |
| 2246 | "src/qc8-gemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2247 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2248 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-neon-mlal-padal.c", |
| 2249 | "src/qc8-igemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2250 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2251 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-neon-mlal-padal.c", |
| 2252 | "src/qc8-igemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2253 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2254 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2255 | "src/qs8-dwconv/gen/up8x9-minmax-rndnu-neon-mla8-ld64.c", |
| 2256 | "src/qs8-dwconv/gen/up8x9-minmax-rndnu-neon-mul8-ld64.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 2257 | "src/qs8-dwconv/gen/up8x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2258 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2259 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2260 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mla8-ld64.c", |
| 2261 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mul8-ld64.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 2262 | "src/qs8-dwconv/gen/up8x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2263 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2264 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2265 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mla8-ld64.c", |
| 2266 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mla8-ld128.c", |
| 2267 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mul8-ld64.c", |
| 2268 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mul8-ld128.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 2269 | "src/qs8-dwconv/gen/up16x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2270 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2271 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2272 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mla8-ld64.c", |
| 2273 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mla8-ld128.c", |
| 2274 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mul8-ld64.c", |
| 2275 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mul8-ld128.c", |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 2276 | "src/qs8-dwconv/gen/up16x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2277 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2278 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2279 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2280 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2281 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2282 | "src/qs8-dwconv/gen/up32x9-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 6f90529 | 2021-06-25 11:12:05 -0700 | [diff] [blame] | 2283 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-neon-mul16.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2284 | "src/qs8-dwconv/gen/up32x25-minmax-gemmlowp-neon-mul16.c", |
Marat Dukhan | 281262d | 2020-08-10 13:23:21 -0700 | [diff] [blame] | 2285 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c8-acc2.c", |
| 2286 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c16-acc2.c", |
| 2287 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c24-acc2.c", |
| 2288 | "src/qs8-gavgpool/gen/7p7x-minmax-neon-c32-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2289 | "src/qs8-gavgpool/gen/7x-minmax-neon-c8-acc2.c", |
| 2290 | "src/qs8-gavgpool/gen/7x-minmax-neon-c16-acc2.c", |
| 2291 | "src/qs8-gavgpool/gen/7x-minmax-neon-c24-acc2.c", |
| 2292 | "src/qs8-gavgpool/gen/7x-minmax-neon-c32-acc2.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2293 | "src/qs8-gemm/gen/1x8-minmax-gemmlowp-neon-mlal-lane-prfm.c", |
| 2294 | "src/qs8-gemm/gen/1x8-minmax-gemmlowp-neon-mlal-lane.c", |
| 2295 | "src/qs8-gemm/gen/1x8-minmax-gemmlowp-neon-mull-addw-dup.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2296 | "src/qs8-gemm/gen/1x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2297 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2298 | "src/qs8-gemm/gen/1x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2299 | "src/qs8-gemm/gen/1x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2300 | "src/qs8-gemm/gen/1x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
Marat Dukhan | 2d3c97c | 2021-06-25 18:00:28 -0700 | [diff] [blame] | 2301 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2302 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2303 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-neon-mull-padal.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2304 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2305 | "src/qs8-gemm/gen/1x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2306 | "src/qs8-gemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2307 | "src/qs8-gemm/gen/1x16-minmax-gemmlowp-neon-mlal-lane-prfm.c", |
| 2308 | "src/qs8-gemm/gen/1x16-minmax-gemmlowp-neon-mlal-lane.c", |
| 2309 | "src/qs8-gemm/gen/1x16-minmax-gemmlowp-neon-mull-addw-dup.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2310 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 2311 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 2312 | "src/qs8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2313 | "src/qs8-gemm/gen/1x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2314 | "src/qs8-gemm/gen/1x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2315 | "src/qs8-gemm/gen/1x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2316 | "src/qs8-gemm/gen/1x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2317 | "src/qs8-gemm/gen/1x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
| 2318 | "src/qs8-gemm/gen/2x8-minmax-gemmlowp-neon-mlal-lane-prfm.c", |
| 2319 | "src/qs8-gemm/gen/2x8-minmax-gemmlowp-neon-mlal-lane.c", |
| 2320 | "src/qs8-gemm/gen/2x8-minmax-gemmlowp-neon-mull-addw-dup.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2321 | "src/qs8-gemm/gen/2x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2322 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2323 | "src/qs8-gemm/gen/2x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2324 | "src/qs8-gemm/gen/2x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2325 | "src/qs8-gemm/gen/2x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
Marat Dukhan | 2d3c97c | 2021-06-25 18:00:28 -0700 | [diff] [blame] | 2326 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2327 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2328 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-neon-mull-padal.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2329 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2330 | "src/qs8-gemm/gen/2x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
| 2331 | "src/qs8-gemm/gen/2x16-minmax-gemmlowp-neon-mlal-lane-prfm.c", |
| 2332 | "src/qs8-gemm/gen/2x16-minmax-gemmlowp-neon-mlal-lane.c", |
| 2333 | "src/qs8-gemm/gen/2x16-minmax-gemmlowp-neon-mull-addw-dup.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2334 | "src/qs8-gemm/gen/2x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2335 | "src/qs8-gemm/gen/2x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2336 | "src/qs8-gemm/gen/2x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2337 | "src/qs8-gemm/gen/2x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2338 | "src/qs8-gemm/gen/2x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2339 | "src/qs8-gemm/gen/2x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
| 2340 | "src/qs8-gemm/gen/3x8-minmax-gemmlowp-neon-mlal-lane-prfm.c", |
| 2341 | "src/qs8-gemm/gen/3x8-minmax-gemmlowp-neon-mlal-lane.c", |
| 2342 | "src/qs8-gemm/gen/3x8-minmax-gemmlowp-neon-mull-addw-dup.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2343 | "src/qs8-gemm/gen/3x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2344 | "src/qs8-gemm/gen/3x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2345 | "src/qs8-gemm/gen/3x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2346 | "src/qs8-gemm/gen/3x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2347 | "src/qs8-gemm/gen/3x8c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2348 | "src/qs8-gemm/gen/3x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
| 2349 | "src/qs8-gemm/gen/3x16-minmax-gemmlowp-neon-mlal-lane-prfm.c", |
| 2350 | "src/qs8-gemm/gen/3x16-minmax-gemmlowp-neon-mlal-lane.c", |
| 2351 | "src/qs8-gemm/gen/3x16-minmax-gemmlowp-neon-mull-addw-dup.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2352 | "src/qs8-gemm/gen/3x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2353 | "src/qs8-gemm/gen/3x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2354 | "src/qs8-gemm/gen/3x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2355 | "src/qs8-gemm/gen/3x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2356 | "src/qs8-gemm/gen/3x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2357 | "src/qs8-gemm/gen/3x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
| 2358 | "src/qs8-gemm/gen/4x8-minmax-gemmlowp-neon-mlal-lane-prfm.c", |
| 2359 | "src/qs8-gemm/gen/4x8-minmax-gemmlowp-neon-mlal-lane.c", |
| 2360 | "src/qs8-gemm/gen/4x8-minmax-gemmlowp-neon-mull-addw-dup.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2361 | "src/qs8-gemm/gen/4x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2362 | "src/qs8-gemm/gen/4x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2363 | "src/qs8-gemm/gen/4x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2364 | "src/qs8-gemm/gen/4x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2365 | "src/qs8-gemm/gen/4x8c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2366 | "src/qs8-gemm/gen/4x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2367 | "src/qs8-gemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2368 | "src/qs8-gemm/gen/4x16-minmax-gemmlowp-neon-mlal-lane-prfm.c", |
| 2369 | "src/qs8-gemm/gen/4x16-minmax-gemmlowp-neon-mlal-lane.c", |
| 2370 | "src/qs8-gemm/gen/4x16-minmax-gemmlowp-neon-mull-addw-dup.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2371 | "src/qs8-gemm/gen/4x16-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 2372 | "src/qs8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 2373 | "src/qs8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2374 | "src/qs8-gemm/gen/4x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2375 | "src/qs8-gemm/gen/4x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2376 | "src/qs8-gemm/gen/4x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2377 | "src/qs8-gemm/gen/4x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2378 | "src/qs8-gemm/gen/4x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
| 2379 | "src/qs8-gemm/gen/6x8-minmax-gemmlowp-neon-mlal-lane-prfm.c", |
| 2380 | "src/qs8-gemm/gen/6x8-minmax-gemmlowp-neon-mlal-lane.c", |
| 2381 | "src/qs8-gemm/gen/6x16-minmax-gemmlowp-neon-mlal-lane-prfm.c", |
| 2382 | "src/qs8-gemm/gen/6x16-minmax-gemmlowp-neon-mlal-lane.c", |
| 2383 | "src/qs8-igemm/gen/1x8-minmax-gemmlowp-neon-mlal-lane-prfm.c", |
| 2384 | "src/qs8-igemm/gen/1x8-minmax-gemmlowp-neon-mlal-lane.c", |
| 2385 | "src/qs8-igemm/gen/1x8-minmax-gemmlowp-neon-mull-addw-dup.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2386 | "src/qs8-igemm/gen/1x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2387 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2388 | "src/qs8-igemm/gen/1x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2389 | "src/qs8-igemm/gen/1x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2390 | "src/qs8-igemm/gen/1x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
Marat Dukhan | cf05585 | 2021-06-26 09:05:09 -0700 | [diff] [blame] | 2391 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2392 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2393 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-neon-mull-padal.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2394 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2395 | "src/qs8-igemm/gen/1x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2396 | "src/qs8-igemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2397 | "src/qs8-igemm/gen/1x16-minmax-gemmlowp-neon-mlal-lane-prfm.c", |
| 2398 | "src/qs8-igemm/gen/1x16-minmax-gemmlowp-neon-mlal-lane.c", |
| 2399 | "src/qs8-igemm/gen/1x16-minmax-gemmlowp-neon-mull-addw-dup.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2400 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 2401 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 2402 | "src/qs8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2403 | "src/qs8-igemm/gen/1x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2404 | "src/qs8-igemm/gen/1x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2405 | "src/qs8-igemm/gen/1x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2406 | "src/qs8-igemm/gen/1x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2407 | "src/qs8-igemm/gen/1x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
| 2408 | "src/qs8-igemm/gen/2x8-minmax-gemmlowp-neon-mlal-lane-prfm.c", |
| 2409 | "src/qs8-igemm/gen/2x8-minmax-gemmlowp-neon-mlal-lane.c", |
| 2410 | "src/qs8-igemm/gen/2x8-minmax-gemmlowp-neon-mull-addw-dup.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2411 | "src/qs8-igemm/gen/2x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2412 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neon-mlal-padal-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2413 | "src/qs8-igemm/gen/2x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2414 | "src/qs8-igemm/gen/2x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2415 | "src/qs8-igemm/gen/2x8c2-minmax-rndnu-neon-mlal-padal-dup.c", |
Marat Dukhan | cf05585 | 2021-06-26 09:05:09 -0700 | [diff] [blame] | 2416 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2417 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2418 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-neon-mull-padal.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 2419 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-neon-mlal-padal.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2420 | "src/qs8-igemm/gen/2x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
| 2421 | "src/qs8-igemm/gen/2x16-minmax-gemmlowp-neon-mlal-lane-prfm.c", |
| 2422 | "src/qs8-igemm/gen/2x16-minmax-gemmlowp-neon-mlal-lane.c", |
| 2423 | "src/qs8-igemm/gen/2x16-minmax-gemmlowp-neon-mull-addw-dup.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2424 | "src/qs8-igemm/gen/2x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2425 | "src/qs8-igemm/gen/2x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2426 | "src/qs8-igemm/gen/2x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2427 | "src/qs8-igemm/gen/2x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2428 | "src/qs8-igemm/gen/2x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2429 | "src/qs8-igemm/gen/2x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
| 2430 | "src/qs8-igemm/gen/3x8-minmax-gemmlowp-neon-mlal-lane-prfm.c", |
| 2431 | "src/qs8-igemm/gen/3x8-minmax-gemmlowp-neon-mlal-lane.c", |
| 2432 | "src/qs8-igemm/gen/3x8-minmax-gemmlowp-neon-mull-addw-dup.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2433 | "src/qs8-igemm/gen/3x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2434 | "src/qs8-igemm/gen/3x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2435 | "src/qs8-igemm/gen/3x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2436 | "src/qs8-igemm/gen/3x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2437 | "src/qs8-igemm/gen/3x8c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2438 | "src/qs8-igemm/gen/3x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
| 2439 | "src/qs8-igemm/gen/3x16-minmax-gemmlowp-neon-mlal-lane-prfm.c", |
| 2440 | "src/qs8-igemm/gen/3x16-minmax-gemmlowp-neon-mlal-lane.c", |
| 2441 | "src/qs8-igemm/gen/3x16-minmax-gemmlowp-neon-mull-addw-dup.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2442 | "src/qs8-igemm/gen/3x16-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2443 | "src/qs8-igemm/gen/3x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2444 | "src/qs8-igemm/gen/3x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2445 | "src/qs8-igemm/gen/3x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2446 | "src/qs8-igemm/gen/3x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2447 | "src/qs8-igemm/gen/3x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
| 2448 | "src/qs8-igemm/gen/4x8-minmax-gemmlowp-neon-mlal-lane-prfm.c", |
| 2449 | "src/qs8-igemm/gen/4x8-minmax-gemmlowp-neon-mlal-lane.c", |
| 2450 | "src/qs8-igemm/gen/4x8-minmax-gemmlowp-neon-mull-addw-dup.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2451 | "src/qs8-igemm/gen/4x8-minmax-rndnu-neon-mull-addw-dup.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2452 | "src/qs8-igemm/gen/4x8c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2453 | "src/qs8-igemm/gen/4x8c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2454 | "src/qs8-igemm/gen/4x8c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2455 | "src/qs8-igemm/gen/4x8c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2456 | "src/qs8-igemm/gen/4x8c16-minmax-gemmlowp-neon-mlal-padal.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2457 | "src/qs8-igemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2458 | "src/qs8-igemm/gen/4x16-minmax-gemmlowp-neon-mlal-lane-prfm.c", |
| 2459 | "src/qs8-igemm/gen/4x16-minmax-gemmlowp-neon-mlal-lane.c", |
| 2460 | "src/qs8-igemm/gen/4x16-minmax-gemmlowp-neon-mull-addw-dup.c", |
Frank Barchard | 510b8e0 | 2021-07-26 17:25:18 -0700 | [diff] [blame] | 2461 | "src/qs8-igemm/gen/4x16-minmax-rndnu-neon-mull-addw-dup.c", |
Frank Barchard | 22fbe77 | 2021-07-20 15:56:32 -0700 | [diff] [blame] | 2462 | "src/qs8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane-prfm.c", |
| 2463 | "src/qs8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 2464 | "src/qs8-igemm/gen/4x16c2-minmax-gemmlowp-neon-mlal-padal-dup.c", |
| 2465 | "src/qs8-igemm/gen/4x16c2-minmax-gemmlowp-neon-mull-padal-dup.c", |
| 2466 | "src/qs8-igemm/gen/4x16c8-minmax-gemmlowp-neon-mlal-padal.c", |
| 2467 | "src/qs8-igemm/gen/4x16c8-minmax-gemmlowp-neon-mull-padal.c", |
| 2468 | "src/qs8-igemm/gen/4x16c16-minmax-gemmlowp-neon-mlal-padal.c", |
| 2469 | "src/qs8-igemm/gen/6x8-minmax-gemmlowp-neon-mlal-lane-prfm.c", |
| 2470 | "src/qs8-igemm/gen/6x8-minmax-gemmlowp-neon-mlal-lane.c", |
| 2471 | "src/qs8-igemm/gen/6x16-minmax-gemmlowp-neon-mlal-lane-prfm.c", |
| 2472 | "src/qs8-igemm/gen/6x16-minmax-gemmlowp-neon-mlal-lane.c", |
Marat Dukhan | 2e23d2b | 2020-07-29 16:01:37 -0700 | [diff] [blame] | 2473 | "src/qs8-requantization/fp32-neon.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 2474 | "src/qs8-requantization/gemmlowp-neon.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 2475 | "src/qs8-requantization/rndna-neon.c", |
Marat Dukhan | d3d818c | 2021-07-16 17:56:54 -0700 | [diff] [blame] | 2476 | "src/qs8-requantization/rndnu-neon-mull.c", |
| 2477 | "src/qs8-requantization/rndnu-neon-qdmulh.c", |
Marat Dukhan | ba7b279 | 2020-09-02 14:26:45 -0700 | [diff] [blame] | 2478 | "src/qs8-vadd/gen/minmax-neon-ld64-x8.c", |
| 2479 | "src/qs8-vadd/gen/minmax-neon-ld64-x16.c", |
| 2480 | "src/qs8-vadd/gen/minmax-neon-ld64-x24.c", |
| 2481 | "src/qs8-vadd/gen/minmax-neon-ld64-x32.c", |
| 2482 | "src/qs8-vaddc/gen/minmax-neon-ld64-x8.c", |
| 2483 | "src/qs8-vaddc/gen/minmax-neon-ld64-x16.c", |
| 2484 | "src/qs8-vaddc/gen/minmax-neon-ld64-x24.c", |
| 2485 | "src/qs8-vaddc/gen/minmax-neon-ld64-x32.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 2486 | "src/qu8-avgpool/9p8x-minmax-neon-c8.c", |
| 2487 | "src/qu8-avgpool/9x-minmax-neon-c8.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2488 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 2489 | "src/qu8-dwconv/gen/up8x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2490 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 2491 | "src/qu8-dwconv/gen/up8x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2492 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 2493 | "src/qu8-dwconv/gen/up16x9-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2494 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 2495 | "src/qu8-dwconv/gen/up16x25-minmax-rndnu-neon-mul16.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2496 | "src/qu8-dwconv/gen/up24x9-minmax-fp32-neon-mul16.c", |
| 2497 | "src/qu8-dwconv/gen/up24x25-minmax-fp32-neon-mul16.c", |
| 2498 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-neon-mul16.c", |
| 2499 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-neon-mul16.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 2500 | "src/qu8-gavgpool/7p7x-minmax-neon-c8.c", |
| 2501 | "src/qu8-gavgpool/7x-minmax-neon-c8.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 2502 | "src/qu8-gemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 2503 | "src/qu8-gemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 2504 | "src/qu8-gemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 2505 | "src/qu8-gemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 2506 | "src/qu8-gemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 2507 | "src/qu8-gemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
| 2508 | "src/qu8-igemm/gen/1x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 2509 | "src/qu8-igemm/gen/1x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 2510 | "src/qu8-igemm/gen/1x16-minmax-rndnu-neon-mlal-lane.c", |
| 2511 | "src/qu8-igemm/gen/4x8-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 2512 | "src/qu8-igemm/gen/4x16-minmax-fp32-neon-mlal-lane.c", |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 2513 | "src/qu8-igemm/gen/4x16-minmax-rndnu-neon-mlal-lane.c", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 2514 | "src/qu8-requantization/fp32-neon.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 2515 | "src/qu8-requantization/gemmlowp-neon.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 2516 | "src/qu8-requantization/rndna-neon.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 2517 | "src/qu8-vadd/gen/minmax-neon-ld64-x8.c", |
| 2518 | "src/qu8-vadd/gen/minmax-neon-ld64-x16.c", |
| 2519 | "src/qu8-vaddc/gen/minmax-neon-ld64-x8.c", |
| 2520 | "src/qu8-vaddc/gen/minmax-neon-ld64-x16.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2521 | "src/u8-maxpool/9p8x-minmax-neon-c16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2522 | "src/u8-rmax/neon.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 2523 | "src/u8-vclamp/neon-x64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2524 | "src/x8-zip/x2-neon.c", |
| 2525 | "src/x8-zip/x3-neon.c", |
| 2526 | "src/x8-zip/x4-neon.c", |
| 2527 | "src/x8-zip/xm-neon.c", |
Marat Dukhan | 3bb3bfc | 2020-05-19 17:42:46 -0700 | [diff] [blame] | 2528 | "src/x32-fill/neon.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2529 | "src/x32-packx/x4-neon-st4.c", |
Marat Dukhan | 63523d4 | 2020-05-22 17:07:33 -0700 | [diff] [blame] | 2530 | "src/x32-pad/neon.c", |
Marat Dukhan | 57dccd8 | 2020-04-14 00:53:10 -0700 | [diff] [blame] | 2531 | "src/x32-unpool/neon.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2532 | "src/x32-zip/x2-neon.c", |
| 2533 | "src/x32-zip/x3-neon.c", |
| 2534 | "src/x32-zip/x4-neon.c", |
| 2535 | "src/x32-zip/xm-neon.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2536 | ] |
| 2537 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2538 | PROD_NEONFMA_MICROKERNEL_SRCS = [ |
| 2539 | "src/f32-dwconv/gen/up4x9-minmax-neonfma.c", |
| 2540 | "src/f32-dwconv/gen/up4x25-minmax-neonfma-acc2.c", |
| 2541 | "src/f32-dwconv/gen/up8x4-minmax-neonfma.c", |
| 2542 | "src/f32-dwconv/gen/up8x9-minmax-neonfma.c", |
| 2543 | "src/f32-gemm/gen/1x8s4-minmax-neonfma.c", |
| 2544 | "src/f32-gemm/gen/6x8s4-minmax-neonfma.c", |
| 2545 | "src/f32-ibilinear-chw/gen/neonfma-p8.c", |
| 2546 | "src/f32-ibilinear/gen/neonfma-c8.c", |
| 2547 | "src/f32-igemm/gen/1x8s4-minmax-neonfma.c", |
| 2548 | "src/f32-igemm/gen/6x8s4-minmax-neonfma.c", |
| 2549 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x16.c", |
| 2550 | "src/f32-spmm/gen/32x1-minmax-neonfma-pipelined.c", |
| 2551 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x16.c", |
| 2552 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x8.c", |
| 2553 | "src/f32-vmulcaddc/gen/c4-minmax-neonfma-2x.c", |
| 2554 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x16.c", |
| 2555 | ] |
| 2556 | |
| 2557 | ALL_NEONFMA_MICROKERNEL_SRCS = [ |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2558 | "src/f32-dwconv/gen/up4x4-minmax-neonfma-acc2.c", |
| 2559 | "src/f32-dwconv/gen/up4x4-minmax-neonfma.c", |
| 2560 | "src/f32-dwconv/gen/up4x9-minmax-neonfma-acc2.c", |
| 2561 | "src/f32-dwconv/gen/up4x9-minmax-neonfma.c", |
| 2562 | "src/f32-dwconv/gen/up4x25-minmax-neonfma-acc2.c", |
| 2563 | "src/f32-dwconv/gen/up4x25-minmax-neonfma.c", |
| 2564 | "src/f32-dwconv/gen/up8x4-minmax-neonfma-acc2.c", |
| 2565 | "src/f32-dwconv/gen/up8x4-minmax-neonfma.c", |
| 2566 | "src/f32-dwconv/gen/up8x9-minmax-neonfma-acc2.c", |
| 2567 | "src/f32-dwconv/gen/up8x9-minmax-neonfma.c", |
| 2568 | "src/f32-dwconv/gen/up8x25-minmax-neonfma-acc2.c", |
| 2569 | "src/f32-dwconv/gen/up8x25-minmax-neonfma.c", |
| 2570 | "src/f32-gemm/gen-inc/1x8inc-minmax-neonfma-dup-ld64.c", |
| 2571 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-neonfma.c", |
| 2572 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-dup-ld64.c", |
| 2573 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-dup-ld128.c", |
| 2574 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-neonfma.c", |
| 2575 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-dup-ld64.c", |
| 2576 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-dup-ld128.c", |
| 2577 | "src/f32-gemm/gen-inc/6x8s4inc-minmax-neonfma.c", |
| 2578 | "src/f32-gemm/gen-inc/8x8s4inc-minmax-neonfma.c", |
| 2579 | "src/f32-gemm/gen/1x8-minmax-neonfma-dup-ld64.c", |
| 2580 | "src/f32-gemm/gen/1x8s4-minmax-neonfma.c", |
| 2581 | "src/f32-gemm/gen/4x8-minmax-neonfma-dup-ld64.c", |
| 2582 | "src/f32-gemm/gen/4x8-minmax-neonfma-dup-ld128.c", |
| 2583 | "src/f32-gemm/gen/4x8s4-minmax-neonfma.c", |
| 2584 | "src/f32-gemm/gen/6x8-minmax-neonfma-dup-ld64.c", |
| 2585 | "src/f32-gemm/gen/6x8-minmax-neonfma-dup-ld128.c", |
| 2586 | "src/f32-gemm/gen/6x8s4-minmax-neonfma.c", |
| 2587 | "src/f32-gemm/gen/8x8s4-minmax-neonfma.c", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 2588 | "src/f32-ibilinear-chw/gen/neonfma-p4.c", |
| 2589 | "src/f32-ibilinear-chw/gen/neonfma-p8.c", |
Frank Barchard | 8247e21 | 2021-02-03 18:12:33 -0800 | [diff] [blame] | 2590 | "src/f32-ibilinear/gen/neonfma-c4.c", |
| 2591 | "src/f32-ibilinear/gen/neonfma-c8.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2592 | "src/f32-igemm/gen/1x8-minmax-neonfma-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2593 | "src/f32-igemm/gen/1x8s4-minmax-neonfma.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2594 | "src/f32-igemm/gen/4x8-minmax-neonfma-dup-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2595 | "src/f32-igemm/gen/4x8-minmax-neonfma-dup-ld128.c", |
| 2596 | "src/f32-igemm/gen/4x8s4-minmax-neonfma.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2597 | "src/f32-igemm/gen/6x8-minmax-neonfma-dup-ld64.c", |
| 2598 | "src/f32-igemm/gen/6x8-minmax-neonfma-dup-ld128.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2599 | "src/f32-igemm/gen/6x8s4-minmax-neonfma.c", |
| 2600 | "src/f32-igemm/gen/8x8s4-minmax-neonfma.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 2601 | "src/f32-ppmm/gen/4x8-minmax-neonfma.c", |
| 2602 | "src/f32-ppmm/gen/8x8-minmax-neonfma.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2603 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x4.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2604 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x8-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2605 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x8.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2606 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x12-acc2.c", |
| 2607 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x12-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2608 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x12.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2609 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x16-acc2.c", |
| 2610 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x16-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2611 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x16.c", |
Marat Dukhan | 8137e4c | 2020-01-25 12:56:58 -0800 | [diff] [blame] | 2612 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x20-acc2.c", |
| 2613 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x20-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2614 | "src/f32-raddstoreexpminusmax/gen/neonfma-lut64-p2-x20.c", |
| 2615 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x4.c", |
| 2616 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x8-acc2.c", |
| 2617 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x8.c", |
| 2618 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x12-acc2.c", |
| 2619 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x12-acc3.c", |
| 2620 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x12.c", |
| 2621 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x16-acc2.c", |
| 2622 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x16-acc4.c", |
| 2623 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x16.c", |
| 2624 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x20-acc2.c", |
| 2625 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x20-acc5.c", |
| 2626 | "src/f32-raddstoreexpminusmax/gen/neonfma-p5-x20.c", |
Marat Dukhan | 2fa7a0c | 2020-12-06 19:09:02 -0800 | [diff] [blame] | 2627 | "src/f32-spmm/gen/4x1-minmax-neonfma-pipelined.c", |
| 2628 | "src/f32-spmm/gen/4x1-minmax-neonfma-x2.c", |
| 2629 | "src/f32-spmm/gen/4x1-minmax-neonfma.c", |
| 2630 | "src/f32-spmm/gen/8x1-minmax-neonfma-pipelined.c", |
| 2631 | "src/f32-spmm/gen/8x1-minmax-neonfma-x2.c", |
| 2632 | "src/f32-spmm/gen/8x1-minmax-neonfma.c", |
| 2633 | "src/f32-spmm/gen/12x1-minmax-neonfma.c", |
| 2634 | "src/f32-spmm/gen/16x1-minmax-neonfma-pipelined.c", |
| 2635 | "src/f32-spmm/gen/16x1-minmax-neonfma-x2.c", |
| 2636 | "src/f32-spmm/gen/16x1-minmax-neonfma.c", |
| 2637 | "src/f32-spmm/gen/32x1-minmax-neonfma-pipelined.c", |
| 2638 | "src/f32-spmm/gen/32x1-minmax-neonfma-x2.c", |
| 2639 | "src/f32-spmm/gen/32x1-minmax-neonfma.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 2640 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x4.c", |
| 2641 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x8.c", |
| 2642 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x12.c", |
| 2643 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x16.c", |
| 2644 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x20.c", |
| 2645 | "src/f32-velu/gen/velu-neonfma-rr1-lut16-p3-x24.c", |
| 2646 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x4.c", |
| 2647 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x8.c", |
| 2648 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x12.c", |
| 2649 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x16.c", |
| 2650 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x20.c", |
| 2651 | "src/f32-velu/gen/velu-neonfma-rr1-p6-x24.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 2652 | "src/f32-vmulcaddc/gen/c4-minmax-neonfma-2x.c", |
| 2653 | "src/f32-vmulcaddc/gen/c8-minmax-neonfma-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2654 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x4.c", |
| 2655 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x8.c", |
| 2656 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x12.c", |
| 2657 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x16.c", |
| 2658 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x20.c", |
| 2659 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr1recps1fma-x24.c", |
| 2660 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x4.c", |
| 2661 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x8.c", |
| 2662 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x12.c", |
| 2663 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x16.c", |
| 2664 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x20.c", |
| 2665 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2fma-x24.c", |
| 2666 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x4.c", |
| 2667 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x8.c", |
| 2668 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x12.c", |
| 2669 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x16.c", |
| 2670 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x20.c", |
| 2671 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-nr2recps-x24.c", |
| 2672 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x4.c", |
| 2673 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x8.c", |
| 2674 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x12.c", |
| 2675 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x16.c", |
| 2676 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x20.c", |
| 2677 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma-x24.c", |
| 2678 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x4.c", |
| 2679 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x8.c", |
| 2680 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x12.c", |
| 2681 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x16.c", |
| 2682 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x20.c", |
| 2683 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2fma-x24.c", |
| 2684 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x4.c", |
| 2685 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x8.c", |
| 2686 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x12.c", |
| 2687 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x16.c", |
| 2688 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x20.c", |
| 2689 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-nr2recps-x24.c", |
| 2690 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x4.c", |
| 2691 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x8.c", |
| 2692 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x12.c", |
| 2693 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x16.c", |
| 2694 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x20.c", |
| 2695 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr1recps1fma-x24.c", |
| 2696 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x4.c", |
| 2697 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x8.c", |
| 2698 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x12.c", |
| 2699 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x16.c", |
| 2700 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x20.c", |
| 2701 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2fma-x24.c", |
| 2702 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x4.c", |
| 2703 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x8.c", |
| 2704 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x12.c", |
| 2705 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x16.c", |
| 2706 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x20.c", |
| 2707 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-nr2recps-x24.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 2708 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x4.c", |
| 2709 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x8.c", |
| 2710 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x12.c", |
| 2711 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x16.c", |
| 2712 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x20.c", |
| 2713 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x24.c", |
| 2714 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x28.c", |
| 2715 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x32.c", |
| 2716 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x36.c", |
| 2717 | "src/f32-vsqrt/gen/neonfma-nr1rsqrts1fma1adj-x40.c", |
| 2718 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x4.c", |
| 2719 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x8.c", |
| 2720 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x12.c", |
| 2721 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x16.c", |
| 2722 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x20.c", |
| 2723 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x24.c", |
| 2724 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x28.c", |
| 2725 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x32.c", |
| 2726 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x36.c", |
| 2727 | "src/f32-vsqrt/gen/neonfma-nr2fma1adj-x40.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 2728 | "src/math/exp-neonfma-rr2-lut64-p2.c", |
| 2729 | "src/math/exp-neonfma-rr2-p5.c", |
Frank Barchard | e7223ee | 2020-12-04 19:04:01 -0800 | [diff] [blame] | 2730 | "src/math/expm1minus-neonfma-rr1-lut16-p3.c", |
| 2731 | "src/math/expm1minus-neonfma-rr1-p6.c", |
Marat Dukhan | 9dd119a | 2020-11-20 18:20:04 -0800 | [diff] [blame] | 2732 | "src/math/expminus-neonfma-rr2-lut64-p2.c", |
| 2733 | "src/math/expminus-neonfma-rr2-lut2048-p1.c", |
| 2734 | "src/math/expminus-neonfma-rr2-p5.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2735 | "src/math/sigmoid-neonfma-rr1-lut64-p2-nr1recps1fma.c", |
| 2736 | "src/math/sigmoid-neonfma-rr1-lut64-p2-nr2fma.c", |
| 2737 | "src/math/sigmoid-neonfma-rr1-lut64-p2-nr2recps.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2738 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-nr1recps1fma.c", |
| 2739 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-nr2fma.c", |
| 2740 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-nr2recps.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2741 | "src/math/sigmoid-neonfma-rr1-p5-nr1recps1fma.c", |
| 2742 | "src/math/sigmoid-neonfma-rr1-p5-nr2fma.c", |
| 2743 | "src/math/sigmoid-neonfma-rr1-p5-nr2recps.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2744 | "src/math/sigmoid-neonfma-rr2-lut64-p2-nr1recps1fma.c", |
| 2745 | "src/math/sigmoid-neonfma-rr2-lut64-p2-nr2fma.c", |
| 2746 | "src/math/sigmoid-neonfma-rr2-lut64-p2-nr2recps.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2747 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-nr1recps1fma.c", |
| 2748 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-nr2fma.c", |
| 2749 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-nr2recps.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2750 | "src/math/sigmoid-neonfma-rr2-p5-nr1recps1fma.c", |
| 2751 | "src/math/sigmoid-neonfma-rr2-p5-nr2fma.c", |
| 2752 | "src/math/sigmoid-neonfma-rr2-p5-nr2recps.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 2753 | "src/math/sqrt-neonfma-nr1fma.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 2754 | "src/math/sqrt-neonfma-nr1rsqrts1fma1adj.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2755 | "src/math/sqrt-neonfma-nr2fma.c", |
| 2756 | "src/math/sqrt-neonfma-nr2fma1adj.c", |
| 2757 | "src/math/sqrt-neonfma-nr3fma.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2758 | ] |
| 2759 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2760 | PROD_AARCH64_NEONFMA_MICROKERNEL_SRCS = [ |
| 2761 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neonfma-2x2.c", |
| 2762 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-3x4.c", |
| 2763 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-2x4-acc2.c", |
| 2764 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-4x4.c", |
| 2765 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc2.c", |
| 2766 | "src/f32-gemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 2767 | "src/f32-gemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 2768 | "src/f32-gemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 2769 | "src/f32-igemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 2770 | "src/f32-igemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 2771 | "src/f32-igemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 2772 | "src/f32-spmm/gen/32x2-minmax-neonfma.c", |
| 2773 | "src/f32-spmm/gen/32x4-minmax-neonfma.c", |
| 2774 | "src/f32-vbinary/gen/vdiv-minmax-neon-x8.c", |
| 2775 | "src/f32-vbinary/gen/vdivc-minmax-neon-x8.c", |
| 2776 | "src/f32-vbinary/gen/vrdivc-minmax-neon-x8.c", |
| 2777 | "src/f32-vsqrt/gen/neon-sqrt-x4.c", |
| 2778 | ] |
| 2779 | |
| 2780 | ALL_AARCH64_NEONFMA_MICROKERNEL_SRCS = [ |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 2781 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2782 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x4-neonfma-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2783 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2784 | "src/f32-conv-hwc/gen/3x3s2p0p1c3x8-neonfma-2x2.c", |
Marat Dukhan | 56b10cd | 2020-05-18 09:35:49 -0700 | [diff] [blame] | 2785 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2786 | "src/f32-conv-hwc/gen/3x3s2p1c3x4-neonfma-2x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2787 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neonfma-2x1.c", |
Marat Dukhan | ce7a3f8 | 2020-05-17 21:46:44 -0700 | [diff] [blame] | 2788 | "src/f32-conv-hwc/gen/3x3s2p1c3x8-neonfma-2x2.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 2789 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-neonfma-2x2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2790 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4-acc2.c", |
| 2791 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4-acc3.c", |
| 2792 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4-acc4.c", |
Marat Dukhan | 1268a24 | 2020-10-24 00:36:32 -0700 | [diff] [blame] | 2793 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2794 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-2x4-acc2.c", |
Marat Dukhan | 1268a24 | 2020-10-24 00:36:32 -0700 | [diff] [blame] | 2795 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-2x4.c", |
| 2796 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-3x4.c", |
| 2797 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-4x4.c", |
| 2798 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-5x4.c", |
| 2799 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-neonfma-6x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 2800 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4-acc2.c", |
| 2801 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4-acc3.c", |
| 2802 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2803 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-1x4.c", |
Marat Dukhan | 82f0c32 | 2020-10-25 19:17:35 -0700 | [diff] [blame] | 2804 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-2x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2805 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-2x4.c", |
| 2806 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-3x4.c", |
| 2807 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-neonfma-4x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2808 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc2.c", |
| 2809 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc3.c", |
| 2810 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc4.c", |
| 2811 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4-acc5.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2812 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-1x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2813 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-2x4-acc2.c", |
| 2814 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-2x4-acc3.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2815 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-2x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2816 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-3x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2817 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-3x4.c", |
Marat Dukhan | 149f0ea | 2020-10-26 12:50:33 -0700 | [diff] [blame] | 2818 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-4x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 2819 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-4x4.c", |
| 2820 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-neonfma-5x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 2821 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc2.c", |
| 2822 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc3.c", |
| 2823 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc4.c", |
| 2824 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4-acc5.c", |
| 2825 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-1x4.c", |
| 2826 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-2x4-acc2.c", |
| 2827 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-2x4-acc3.c", |
| 2828 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-2x4.c", |
Marat Dukhan | 30d4b25 | 2020-10-29 16:33:22 -0700 | [diff] [blame] | 2829 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-3x4-acc2.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 2830 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-neonfma-3x4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2831 | "src/f32-gemm/gen-inc/1x8inc-minmax-neonfma-lane-ld64.c", |
| 2832 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-lane-ld64.c", |
| 2833 | "src/f32-gemm/gen-inc/4x8inc-minmax-neonfma-lane-ld128.c", |
| 2834 | "src/f32-gemm/gen-inc/5x8inc-minmax-neonfma-lane-ld64.c", |
| 2835 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-lane-ld64.c", |
| 2836 | "src/f32-gemm/gen-inc/6x8inc-minmax-neonfma-lane-ld128.c", |
| 2837 | "src/f32-gemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 2838 | "src/f32-gemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 2839 | "src/f32-gemm/gen/4x8-minmax-neonfma-lane-ld64.c", |
| 2840 | "src/f32-gemm/gen/4x8-minmax-neonfma-lane-ld128.c", |
| 2841 | "src/f32-gemm/gen/5x8-minmax-neonfma-lane-ld64.c", |
| 2842 | "src/f32-gemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 2843 | "src/f32-gemm/gen/6x8-minmax-neonfma-lane-ld128.c", |
| 2844 | "src/f32-igemm/gen/1x8-minmax-neonfma-lane-ld64.c", |
| 2845 | "src/f32-igemm/gen/4x2-minmax-neonfma-lane-ld64.c", |
| 2846 | "src/f32-igemm/gen/4x4-minmax-neonfma-lane-ld64.c", |
| 2847 | "src/f32-igemm/gen/4x8-minmax-neonfma-lane-ld64.c", |
| 2848 | "src/f32-igemm/gen/4x8-minmax-neonfma-lane-ld128.c", |
| 2849 | "src/f32-igemm/gen/6x8-minmax-neonfma-lane-ld64.c", |
| 2850 | "src/f32-igemm/gen/6x8-minmax-neonfma-lane-ld128.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 2851 | "src/f32-spmm/gen/4x2-minmax-neonfma.c", |
| 2852 | "src/f32-spmm/gen/4x4-minmax-neonfma.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 2853 | "src/f32-spmm/gen/8x2-minmax-neonfma.c", |
| 2854 | "src/f32-spmm/gen/8x4-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2855 | "src/f32-spmm/gen/12x2-minmax-neonfma.c", |
| 2856 | "src/f32-spmm/gen/12x4-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2857 | "src/f32-spmm/gen/16x2-minmax-neonfma.c", |
| 2858 | "src/f32-spmm/gen/16x4-minmax-neonfma.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 2859 | "src/f32-spmm/gen/32x2-minmax-neonfma.c", |
| 2860 | "src/f32-spmm/gen/32x4-minmax-neonfma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2861 | "src/f32-vbinary/gen/vdiv-minmax-neon-x4.c", |
| 2862 | "src/f32-vbinary/gen/vdiv-minmax-neon-x8.c", |
| 2863 | "src/f32-vbinary/gen/vdivc-minmax-neon-x4.c", |
| 2864 | "src/f32-vbinary/gen/vdivc-minmax-neon-x8.c", |
| 2865 | "src/f32-vbinary/gen/vrdivc-minmax-neon-x4.c", |
| 2866 | "src/f32-vbinary/gen/vrdivc-minmax-neon-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 2867 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x4.c", |
| 2868 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x8.c", |
| 2869 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x12.c", |
| 2870 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x16.c", |
| 2871 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x20.c", |
| 2872 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut64-p2-div-x24.c", |
| 2873 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x4.c", |
| 2874 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x8.c", |
| 2875 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x12.c", |
| 2876 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x16.c", |
| 2877 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x20.c", |
| 2878 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-lut2048-p1-div-x24.c", |
| 2879 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x4.c", |
| 2880 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x8.c", |
| 2881 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x12.c", |
| 2882 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x16.c", |
| 2883 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x20.c", |
| 2884 | "src/f32-vsigmoid/gen/vsigmoid-neonfma-rr1-p5-div-x24.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 2885 | "src/f32-vsqrt/gen/neon-sqrt-x4.c", |
| 2886 | "src/f32-vsqrt/gen/neon-sqrt-x8.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2887 | "src/math/sigmoid-neonfma-rr1-lut64-p2-div.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2888 | "src/math/sigmoid-neonfma-rr1-lut2048-p1-div.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2889 | "src/math/sigmoid-neonfma-rr1-p5-div.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2890 | "src/math/sigmoid-neonfma-rr2-lut64-p2-div.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2891 | "src/math/sigmoid-neonfma-rr2-lut2048-p1-div.c", |
Marat Dukhan | 77221d3 | 2020-01-06 10:04:39 -0800 | [diff] [blame] | 2892 | "src/math/sigmoid-neonfma-rr2-p5-div.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 2893 | ] |
| 2894 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2895 | PROD_NEONV8_MICROKERNEL_SRCS = [ |
| 2896 | "src/f32-vrnd/gen/vrndd-neonv8-x8.c", |
| 2897 | "src/f32-vrnd/gen/vrndne-neonv8-x8.c", |
| 2898 | "src/f32-vrnd/gen/vrndu-neonv8-x8.c", |
| 2899 | "src/f32-vrnd/gen/vrndz-neonv8-x8.c", |
| 2900 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neonv8-mla8-ld64.c", |
| 2901 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mla8-ld64.c", |
| 2902 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
| 2903 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2904 | "src/qc8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
| 2905 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
| 2906 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2907 | "src/qc8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
| 2908 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
| 2909 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2910 | "src/qc8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
| 2911 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
| 2912 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2913 | "src/qc8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
| 2914 | ] |
| 2915 | |
| 2916 | ALL_NEONV8_MICROKERNEL_SRCS = [ |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 2917 | "src/f32-vrnd/gen/vrndd-neonv8-x4.c", |
| 2918 | "src/f32-vrnd/gen/vrndd-neonv8-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2919 | "src/f32-vrnd/gen/vrndne-neonv8-x4.c", |
| 2920 | "src/f32-vrnd/gen/vrndne-neonv8-x8.c", |
| 2921 | "src/f32-vrnd/gen/vrndu-neonv8-x4.c", |
| 2922 | "src/f32-vrnd/gen/vrndu-neonv8-x8.c", |
| 2923 | "src/f32-vrnd/gen/vrndz-neonv8-x4.c", |
| 2924 | "src/f32-vrnd/gen/vrndz-neonv8-x8.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 2925 | "src/math/roundd-neonv8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 2926 | "src/math/roundne-neonv8.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 2927 | "src/math/roundu-neonv8.c", |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 2928 | "src/math/roundz-neonv8.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2929 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neonv8-mla8-ld64.c", |
| 2930 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2931 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2932 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mla8-ld64.c", |
| 2933 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul8-ld64.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2934 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2935 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mla8-ld64.c", |
| 2936 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mla8-ld128.c", |
| 2937 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul8-ld64.c", |
| 2938 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2939 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 5f2939f | 2021-07-23 13:38:32 -0700 | [diff] [blame] | 2940 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mla8-ld64.c", |
| 2941 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mla8-ld128.c", |
| 2942 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul8-ld64.c", |
| 2943 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul8-ld128.c", |
Marat Dukhan | 59af581 | 2021-06-29 18:09:57 -0700 | [diff] [blame] | 2944 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul16.c", |
| 2945 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-neonv8-mul16.c", |
| 2946 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-neonv8-mul16.c", |
| 2947 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-neonv8-mul16.c", |
| 2948 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2949 | "src/qc8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2950 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2951 | "src/qc8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2952 | "src/qc8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2953 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2954 | "src/qc8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2955 | "src/qc8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2956 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2957 | "src/qc8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2958 | "src/qc8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 2959 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2960 | "src/qc8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2961 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul16.c", |
| 2962 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul16.c", |
| 2963 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul16.c", |
| 2964 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul16.c", |
| 2965 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-neonv8-mul16.c", |
| 2966 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-neonv8-mul16.c", |
| 2967 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-neonv8-mul16.c", |
| 2968 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2969 | "src/qs8-gemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2970 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2971 | "src/qs8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2972 | "src/qs8-gemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2973 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2974 | "src/qs8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2975 | "src/qs8-igemm/gen/1x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2976 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2977 | "src/qs8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 14f325e | 2021-06-30 18:46:25 -0700 | [diff] [blame] | 2978 | "src/qs8-igemm/gen/2x8c2-minmax-fp32-neonv8-mlal-padal-dup.c", |
Frank Barchard | a03020a | 2021-06-28 15:44:06 -0700 | [diff] [blame] | 2979 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-neonv8-mlal-padal.c", |
| 2980 | "src/qs8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 605696a | 2021-07-15 18:01:30 -0700 | [diff] [blame] | 2981 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-neonv8-mul16.c", |
| 2982 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-neonv8-mul16.c", |
| 2983 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-neonv8-mul16.c", |
| 2984 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-neonv8-mul16.c", |
| 2985 | "src/qu8-dwconv/gen/up24x9-minmax-fp32-neonv8-mul16.c", |
| 2986 | "src/qu8-dwconv/gen/up24x25-minmax-fp32-neonv8-mul16.c", |
| 2987 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-neonv8-mul16.c", |
| 2988 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-neonv8-mul16.c", |
Marat Dukhan | 69c8a29 | 2021-07-14 19:34:56 -0700 | [diff] [blame] | 2989 | "src/qu8-gemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
| 2990 | "src/qu8-gemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
| 2991 | "src/qu8-igemm/gen/1x16-minmax-fp32-neonv8-mlal-lane.c", |
| 2992 | "src/qu8-igemm/gen/4x16-minmax-fp32-neonv8-mlal-lane.c", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 2993 | ] |
| 2994 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 2995 | PROD_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS = [ |
| 2996 | "src/f16-dwconv/gen/up8x25-minmax-neonfp16arith-acc2.c", |
| 2997 | "src/f16-dwconv/gen/up16x4-minmax-neonfp16arith.c", |
| 2998 | "src/f16-dwconv/gen/up16x9-minmax-neonfp16arith.c", |
| 2999 | "src/f16-gavgpool/7p7x-minmax-neonfp16arith-c8.c", |
| 3000 | "src/f16-gavgpool/7x-minmax-neonfp16arith-c8.c", |
| 3001 | "src/f16-gemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 3002 | "src/f16-gemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 3003 | "src/f16-igemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 3004 | "src/f16-igemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 3005 | "src/f16-vbinary/gen/vadd-minmax-neonfp16arith-x16.c", |
| 3006 | "src/f16-vbinary/gen/vaddc-minmax-neonfp16arith-x16.c", |
| 3007 | "src/f16-vbinary/gen/vmul-minmax-neonfp16arith-x16.c", |
| 3008 | "src/f16-vbinary/gen/vmulc-minmax-neonfp16arith-x16.c", |
| 3009 | "src/f16-vhswish/gen/vhswish-neonfp16arith-x16.c", |
| 3010 | "src/f16-vmulcaddc/gen/c8-minmax-neonfp16arith-2x.c", |
| 3011 | ] |
| 3012 | |
| 3013 | ALL_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS = [ |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 3014 | "src/f16-dwconv/gen/up8x4-minmax-neonfp16arith-acc2.c", |
| 3015 | "src/f16-dwconv/gen/up8x4-minmax-neonfp16arith.c", |
| 3016 | "src/f16-dwconv/gen/up8x9-minmax-neonfp16arith-acc2.c", |
| 3017 | "src/f16-dwconv/gen/up8x9-minmax-neonfp16arith.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3018 | "src/f16-dwconv/gen/up8x25-minmax-neonfp16arith-acc2.c", |
| 3019 | "src/f16-dwconv/gen/up8x25-minmax-neonfp16arith.c", |
| 3020 | "src/f16-dwconv/gen/up16x4-minmax-neonfp16arith-acc2.c", |
| 3021 | "src/f16-dwconv/gen/up16x4-minmax-neonfp16arith.c", |
| 3022 | "src/f16-dwconv/gen/up16x9-minmax-neonfp16arith-acc2.c", |
| 3023 | "src/f16-dwconv/gen/up16x9-minmax-neonfp16arith.c", |
| 3024 | "src/f16-dwconv/gen/up16x25-minmax-neonfp16arith-acc2.c", |
| 3025 | "src/f16-dwconv/gen/up16x25-minmax-neonfp16arith.c", |
Frank Barchard | 0bb49a7 | 2020-06-04 11:35:11 -0700 | [diff] [blame] | 3026 | "src/f16-gavgpool/7p7x-minmax-neonfp16arith-c8.c", |
| 3027 | "src/f16-gavgpool/7x-minmax-neonfp16arith-c8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3028 | "src/f16-gemm/gen-inc/1x8inc-minmax-neonfp16arith-ld64.c", |
| 3029 | "src/f16-gemm/gen-inc/1x16inc-minmax-neonfp16arith-ld64.c", |
| 3030 | "src/f16-gemm/gen-inc/4x8inc-minmax-neonfp16arith-ld64.c", |
| 3031 | "src/f16-gemm/gen-inc/4x16inc-minmax-neonfp16arith-ld64.c", |
| 3032 | "src/f16-gemm/gen-inc/6x8inc-minmax-neonfp16arith-ld64.c", |
| 3033 | "src/f16-gemm/gen-inc/6x16inc-minmax-neonfp16arith-ld64.c", |
| 3034 | "src/f16-gemm/gen-inc/8x8inc-minmax-neonfp16arith-ld64.c", |
| 3035 | "src/f16-gemm/gen-inc/8x16inc-minmax-neonfp16arith-ld64.c", |
| 3036 | "src/f16-gemm/gen/1x8-minmax-neonfp16arith-ld64.c", |
| 3037 | "src/f16-gemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 3038 | "src/f16-gemm/gen/4x8-minmax-neonfp16arith-ld64.c", |
| 3039 | "src/f16-gemm/gen/4x16-minmax-neonfp16arith-ld64.c", |
| 3040 | "src/f16-gemm/gen/6x8-minmax-neonfp16arith-ld64.c", |
| 3041 | "src/f16-gemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 3042 | "src/f16-gemm/gen/8x8-minmax-neonfp16arith-ld64.c", |
| 3043 | "src/f16-gemm/gen/8x16-minmax-neonfp16arith-ld64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3044 | "src/f16-igemm/gen/1x8-minmax-neonfp16arith-ld64.c", |
| 3045 | "src/f16-igemm/gen/1x16-minmax-neonfp16arith-ld64.c", |
| 3046 | "src/f16-igemm/gen/4x8-minmax-neonfp16arith-ld64.c", |
| 3047 | "src/f16-igemm/gen/4x16-minmax-neonfp16arith-ld64.c", |
| 3048 | "src/f16-igemm/gen/6x8-minmax-neonfp16arith-ld64.c", |
| 3049 | "src/f16-igemm/gen/6x16-minmax-neonfp16arith-ld64.c", |
| 3050 | "src/f16-igemm/gen/8x8-minmax-neonfp16arith-ld64.c", |
| 3051 | "src/f16-igemm/gen/8x16-minmax-neonfp16arith-ld64.c", |
Frank Barchard | b196659 | 2020-05-12 13:47:06 -0700 | [diff] [blame] | 3052 | "src/f16-prelu/gen/neonfp16arith-2x8.c", |
Frank Barchard | a531698 | 2020-07-23 13:19:28 -0700 | [diff] [blame] | 3053 | "src/f16-prelu/gen/neonfp16arith-2x16.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 3054 | "src/f16-spmm/gen/8x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3055 | "src/f16-spmm/gen/8x1-minmax-neonfp16arith.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 3056 | "src/f16-spmm/gen/16x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3057 | "src/f16-spmm/gen/16x1-minmax-neonfp16arith.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 3058 | "src/f16-spmm/gen/24x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3059 | "src/f16-spmm/gen/24x1-minmax-neonfp16arith.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 3060 | "src/f16-spmm/gen/32x1-minmax-neonfp16arith-x2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3061 | "src/f16-spmm/gen/32x1-minmax-neonfp16arith.c", |
| 3062 | "src/f16-vbinary/gen/vadd-minmax-neonfp16arith-x8.c", |
| 3063 | "src/f16-vbinary/gen/vadd-minmax-neonfp16arith-x16.c", |
| 3064 | "src/f16-vbinary/gen/vaddc-minmax-neonfp16arith-x8.c", |
| 3065 | "src/f16-vbinary/gen/vaddc-minmax-neonfp16arith-x16.c", |
| 3066 | "src/f16-vbinary/gen/vdiv-minmax-neonfp16arith-x8.c", |
| 3067 | "src/f16-vbinary/gen/vdiv-minmax-neonfp16arith-x16.c", |
| 3068 | "src/f16-vbinary/gen/vdivc-minmax-neonfp16arith-x8.c", |
| 3069 | "src/f16-vbinary/gen/vdivc-minmax-neonfp16arith-x16.c", |
| 3070 | "src/f16-vbinary/gen/vmax-neonfp16arith-x8.c", |
| 3071 | "src/f16-vbinary/gen/vmax-neonfp16arith-x16.c", |
| 3072 | "src/f16-vbinary/gen/vmaxc-neonfp16arith-x8.c", |
| 3073 | "src/f16-vbinary/gen/vmaxc-neonfp16arith-x16.c", |
| 3074 | "src/f16-vbinary/gen/vmin-neonfp16arith-x8.c", |
| 3075 | "src/f16-vbinary/gen/vmin-neonfp16arith-x16.c", |
| 3076 | "src/f16-vbinary/gen/vminc-neonfp16arith-x8.c", |
| 3077 | "src/f16-vbinary/gen/vminc-neonfp16arith-x16.c", |
| 3078 | "src/f16-vbinary/gen/vmul-minmax-neonfp16arith-x8.c", |
| 3079 | "src/f16-vbinary/gen/vmul-minmax-neonfp16arith-x16.c", |
| 3080 | "src/f16-vbinary/gen/vmulc-minmax-neonfp16arith-x8.c", |
| 3081 | "src/f16-vbinary/gen/vmulc-minmax-neonfp16arith-x16.c", |
| 3082 | "src/f16-vbinary/gen/vrdivc-minmax-neonfp16arith-x8.c", |
| 3083 | "src/f16-vbinary/gen/vrdivc-minmax-neonfp16arith-x16.c", |
| 3084 | "src/f16-vbinary/gen/vrsubc-minmax-neonfp16arith-x8.c", |
| 3085 | "src/f16-vbinary/gen/vrsubc-minmax-neonfp16arith-x16.c", |
| 3086 | "src/f16-vbinary/gen/vsub-minmax-neonfp16arith-x8.c", |
| 3087 | "src/f16-vbinary/gen/vsub-minmax-neonfp16arith-x16.c", |
| 3088 | "src/f16-vbinary/gen/vsubc-minmax-neonfp16arith-x8.c", |
| 3089 | "src/f16-vbinary/gen/vsubc-minmax-neonfp16arith-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3090 | "src/f16-vclamp/gen/vclamp-neonfp16arith-x8.c", |
| 3091 | "src/f16-vclamp/gen/vclamp-neonfp16arith-x16.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 3092 | "src/f16-vhswish/gen/vhswish-neonfp16arith-x8.c", |
| 3093 | "src/f16-vhswish/gen/vhswish-neonfp16arith-x16.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3094 | "src/f16-vmulcaddc/gen/c8-minmax-neonfp16arith-2x.c", |
| 3095 | "src/f16-vmulcaddc/gen/c16-minmax-neonfp16arith-2x.c", |
Frank Barchard | d4416d6 | 2021-05-17 15:51:37 -0700 | [diff] [blame] | 3096 | "src/f16-vrelu/gen/vrelu-neonfp16arith-x8.c", |
| 3097 | "src/f16-vrelu/gen/vrelu-neonfp16arith-x16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3098 | ] |
| 3099 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3100 | PROD_NEONDOT_MICROKERNEL_SRCS = [ |
| 3101 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3102 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 3103 | "src/qc8-gemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 3104 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 3105 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3106 | "src/qc8-igemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 3107 | "src/qc8-igemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 3108 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 3109 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neondot.c", |
| 3110 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neondot.c", |
| 3111 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neondot.c", |
| 3112 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neondot.c", |
| 3113 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neondot.c", |
| 3114 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neondot.c", |
| 3115 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neondot.c", |
| 3116 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neondot.c", |
| 3117 | ] |
| 3118 | |
| 3119 | ALL_NEONDOT_MICROKERNEL_SRCS = [ |
Marat Dukhan | e76478b | 2021-06-28 16:35:40 -0700 | [diff] [blame] | 3120 | "src/qc8-gemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3121 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 3122 | "src/qc8-gemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 3123 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 3124 | "src/qc8-gemm/gen/6x8c4-minmax-fp32-neondot.c", |
| 3125 | "src/qc8-gemm/gen/6x16c4-minmax-fp32-neondot.c", |
| 3126 | "src/qc8-gemm/gen/8x8c4-minmax-fp32-neondot.c", |
| 3127 | "src/qc8-gemm/gen/8x16c4-minmax-fp32-neondot.c", |
| 3128 | "src/qc8-igemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3129 | "src/qc8-igemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 3130 | "src/qc8-igemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 3131 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 3132 | "src/qc8-igemm/gen/6x8c4-minmax-fp32-neondot.c", |
| 3133 | "src/qc8-igemm/gen/6x16c4-minmax-fp32-neondot.c", |
| 3134 | "src/qc8-igemm/gen/8x8c4-minmax-fp32-neondot.c", |
| 3135 | "src/qc8-igemm/gen/8x16c4-minmax-fp32-neondot.c", |
Marat Dukhan | 18630de | 2021-06-02 22:20:01 -0700 | [diff] [blame] | 3136 | "src/qs8-gemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3137 | "src/qs8-gemm/gen/1x8c4-minmax-gemmlowp-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3138 | "src/qs8-gemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3139 | "src/qs8-gemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 3140 | "src/qs8-gemm/gen/1x16c4-minmax-gemmlowp-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3141 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 18630de | 2021-06-02 22:20:01 -0700 | [diff] [blame] | 3142 | "src/qs8-gemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 3143 | "src/qs8-gemm/gen/4x8c4-minmax-gemmlowp-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3144 | "src/qs8-gemm/gen/4x8c4-minmax-rndnu-neondot.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3145 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 3146 | "src/qs8-gemm/gen/4x16c4-minmax-gemmlowp-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3147 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 18630de | 2021-06-02 22:20:01 -0700 | [diff] [blame] | 3148 | "src/qs8-gemm/gen/6x8c4-minmax-fp32-neondot.c", |
| 3149 | "src/qs8-gemm/gen/6x8c4-minmax-gemmlowp-neondot.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3150 | "src/qs8-gemm/gen/6x16c4-minmax-fp32-neondot.c", |
| 3151 | "src/qs8-gemm/gen/6x16c4-minmax-gemmlowp-neondot.c", |
Marat Dukhan | 18630de | 2021-06-02 22:20:01 -0700 | [diff] [blame] | 3152 | "src/qs8-gemm/gen/8x8c4-minmax-fp32-neondot.c", |
| 3153 | "src/qs8-gemm/gen/8x8c4-minmax-gemmlowp-neondot.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3154 | "src/qs8-gemm/gen/8x16c4-minmax-fp32-neondot.c", |
| 3155 | "src/qs8-gemm/gen/8x16c4-minmax-gemmlowp-neondot.c", |
Marat Dukhan | 18630de | 2021-06-02 22:20:01 -0700 | [diff] [blame] | 3156 | "src/qs8-igemm/gen/1x8c4-minmax-fp32-neondot.c", |
| 3157 | "src/qs8-igemm/gen/1x8c4-minmax-gemmlowp-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3158 | "src/qs8-igemm/gen/1x8c4-minmax-rndnu-neondot.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3159 | "src/qs8-igemm/gen/1x16c4-minmax-fp32-neondot.c", |
| 3160 | "src/qs8-igemm/gen/1x16c4-minmax-gemmlowp-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3161 | "src/qs8-igemm/gen/1x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 18630de | 2021-06-02 22:20:01 -0700 | [diff] [blame] | 3162 | "src/qs8-igemm/gen/4x8c4-minmax-fp32-neondot.c", |
| 3163 | "src/qs8-igemm/gen/4x8c4-minmax-gemmlowp-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3164 | "src/qs8-igemm/gen/4x8c4-minmax-rndnu-neondot.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3165 | "src/qs8-igemm/gen/4x16c4-minmax-fp32-neondot.c", |
| 3166 | "src/qs8-igemm/gen/4x16c4-minmax-gemmlowp-neondot.c", |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 3167 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-neondot.c", |
Marat Dukhan | 18630de | 2021-06-02 22:20:01 -0700 | [diff] [blame] | 3168 | "src/qs8-igemm/gen/6x8c4-minmax-fp32-neondot.c", |
| 3169 | "src/qs8-igemm/gen/6x8c4-minmax-gemmlowp-neondot.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3170 | "src/qs8-igemm/gen/6x16c4-minmax-fp32-neondot.c", |
| 3171 | "src/qs8-igemm/gen/6x16c4-minmax-gemmlowp-neondot.c", |
Marat Dukhan | 18630de | 2021-06-02 22:20:01 -0700 | [diff] [blame] | 3172 | "src/qs8-igemm/gen/8x8c4-minmax-fp32-neondot.c", |
| 3173 | "src/qs8-igemm/gen/8x8c4-minmax-gemmlowp-neondot.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3174 | "src/qs8-igemm/gen/8x16c4-minmax-fp32-neondot.c", |
| 3175 | "src/qs8-igemm/gen/8x16c4-minmax-gemmlowp-neondot.c", |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 3176 | ] |
| 3177 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3178 | PROD_SSE_MICROKERNEL_SRCS = [ |
| 3179 | "src/f32-avgpool/9p8x-minmax-sse-c4.c", |
| 3180 | "src/f32-avgpool/9x-minmax-sse-c4.c", |
| 3181 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-sse-2x2.c", |
| 3182 | "src/f32-dwconv/gen/up8x4-minmax-sse.c", |
| 3183 | "src/f32-dwconv/gen/up8x9-minmax-sse.c", |
| 3184 | "src/f32-dwconv/gen/up8x25-minmax-sse.c", |
| 3185 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-2x4-acc2.c", |
| 3186 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc3.c", |
| 3187 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-4x4.c", |
| 3188 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4.c", |
| 3189 | "src/f32-gavgpool-cw/sse-x4.c", |
| 3190 | "src/f32-gavgpool/7p7x-minmax-sse-c4.c", |
| 3191 | "src/f32-gavgpool/7x-minmax-sse-c4.c", |
| 3192 | "src/f32-gemm/gen/1x8-minmax-sse-load1.c", |
| 3193 | "src/f32-gemm/gen/4x2c4-minmax-sse.c", |
| 3194 | "src/f32-gemm/gen/4x8-minmax-sse-load1.c", |
| 3195 | "src/f32-ibilinear-chw/gen/sse-p8.c", |
| 3196 | "src/f32-ibilinear/gen/sse-c8.c", |
| 3197 | "src/f32-igemm/gen/1x8-minmax-sse-load1.c", |
| 3198 | "src/f32-igemm/gen/4x2c4-minmax-sse.c", |
| 3199 | "src/f32-igemm/gen/4x8-minmax-sse-load1.c", |
| 3200 | "src/f32-maxpool/9p8x-minmax-sse-c4.c", |
| 3201 | "src/f32-pavgpool/9p8x-minmax-sse-c4.c", |
| 3202 | "src/f32-pavgpool/9x-minmax-sse-c4.c", |
| 3203 | "src/f32-rmax/sse.c", |
| 3204 | "src/f32-spmm/gen/32x1-minmax-sse.c", |
| 3205 | "src/f32-vbinary/gen/vadd-minmax-sse-x8.c", |
| 3206 | "src/f32-vbinary/gen/vaddc-minmax-sse-x8.c", |
| 3207 | "src/f32-vbinary/gen/vdiv-minmax-sse-x8.c", |
| 3208 | "src/f32-vbinary/gen/vdivc-minmax-sse-x8.c", |
| 3209 | "src/f32-vbinary/gen/vmax-sse-x8.c", |
| 3210 | "src/f32-vbinary/gen/vmaxc-sse-x8.c", |
| 3211 | "src/f32-vbinary/gen/vmin-sse-x8.c", |
| 3212 | "src/f32-vbinary/gen/vminc-sse-x8.c", |
| 3213 | "src/f32-vbinary/gen/vmul-minmax-sse-x8.c", |
| 3214 | "src/f32-vbinary/gen/vmulc-minmax-sse-x8.c", |
| 3215 | "src/f32-vbinary/gen/vrdivc-minmax-sse-x8.c", |
| 3216 | "src/f32-vbinary/gen/vrsubc-minmax-sse-x8.c", |
| 3217 | "src/f32-vbinary/gen/vsqrdiff-sse-x8.c", |
| 3218 | "src/f32-vbinary/gen/vsqrdiffc-sse-x8.c", |
| 3219 | "src/f32-vbinary/gen/vsub-minmax-sse-x8.c", |
| 3220 | "src/f32-vbinary/gen/vsubc-minmax-sse-x8.c", |
| 3221 | "src/f32-vclamp/gen/vclamp-sse-x8.c", |
| 3222 | "src/f32-vhswish/gen/vhswish-sse-x8.c", |
| 3223 | "src/f32-vlrelu/gen/vlrelu-sse-x8.c", |
| 3224 | "src/f32-vmulcaddc/gen/c4-minmax-sse-2x.c", |
| 3225 | "src/f32-vsqrt/gen/sse-sqrt-x4.c", |
| 3226 | "src/f32-vunary/gen/vabs-sse-x8.c", |
| 3227 | "src/f32-vunary/gen/vneg-sse-x8.c", |
| 3228 | "src/f32-vunary/gen/vsqr-sse-x8.c", |
| 3229 | "src/x32-fill/sse.c", |
| 3230 | "src/x32-packx/x4-sse.c", |
| 3231 | "src/x32-pad/sse.c", |
| 3232 | ] |
| 3233 | |
| 3234 | ALL_SSE_MICROKERNEL_SRCS = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3235 | "src/f32-avgpool/9p8x-minmax-sse-c4.c", |
| 3236 | "src/f32-avgpool/9x-minmax-sse-c4.c", |
Erich Elsen | b123340 | 2020-06-08 15:53:15 -0700 | [diff] [blame] | 3237 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-sse-1x1.c", |
| 3238 | "src/f32-conv-hwc2chw/3x3s2p1c3x4-sse-2x2.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3239 | "src/f32-dwconv/gen/up4x4-minmax-sse-acc2.c", |
| 3240 | "src/f32-dwconv/gen/up4x4-minmax-sse.c", |
| 3241 | "src/f32-dwconv/gen/up4x9-minmax-sse-acc2.c", |
| 3242 | "src/f32-dwconv/gen/up4x9-minmax-sse.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3243 | "src/f32-dwconv/gen/up4x25-minmax-sse-acc2.c", |
| 3244 | "src/f32-dwconv/gen/up4x25-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3245 | "src/f32-dwconv/gen/up8x4-minmax-sse-acc2.c", |
| 3246 | "src/f32-dwconv/gen/up8x4-minmax-sse.c", |
| 3247 | "src/f32-dwconv/gen/up8x9-minmax-sse-acc2.c", |
| 3248 | "src/f32-dwconv/gen/up8x9-minmax-sse.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3249 | "src/f32-dwconv/gen/up8x25-minmax-sse-acc2.c", |
| 3250 | "src/f32-dwconv/gen/up8x25-minmax-sse.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3251 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4-acc2.c", |
| 3252 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4-acc3.c", |
| 3253 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4-acc4.c", |
Marat Dukhan | 470078a | 2020-10-23 22:36:52 -0700 | [diff] [blame] | 3254 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3255 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-2x4-acc2.c", |
Marat Dukhan | 470078a | 2020-10-23 22:36:52 -0700 | [diff] [blame] | 3256 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-2x4.c", |
| 3257 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-3x4.c", |
| 3258 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-4x4.c", |
| 3259 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-5x4.c", |
| 3260 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-sse-6x4.c", |
Marat Dukhan | 0ff9718 | 2020-10-25 19:14:03 -0700 | [diff] [blame] | 3261 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc2.c", |
| 3262 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc3.c", |
| 3263 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4-acc4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3264 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-1x4.c", |
Marat Dukhan | 0ff9718 | 2020-10-25 19:14:03 -0700 | [diff] [blame] | 3265 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-2x4-acc2.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3266 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-2x4.c", |
| 3267 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-3x4.c", |
| 3268 | "src/f32-dwconv2d-chw/gen/3x3s2p1-minmax-sse-4x4.c", |
Marat Dukhan | d050389 | 2020-10-30 08:22:04 -0700 | [diff] [blame] | 3269 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc2.c", |
| 3270 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc3.c", |
| 3271 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc4.c", |
| 3272 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4-acc5.c", |
| 3273 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-1x4.c", |
| 3274 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-2x4-acc2.c", |
| 3275 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-2x4-acc3.c", |
| 3276 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-2x4.c", |
| 3277 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-3x4-acc2.c", |
| 3278 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-3x4.c", |
| 3279 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-4x4-acc2.c", |
| 3280 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-4x4.c", |
| 3281 | "src/f32-dwconv2d-chw/gen/5x5p2-minmax-sse-5x4.c", |
Marat Dukhan | ccca214 | 2020-10-30 17:32:45 -0700 | [diff] [blame] | 3282 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc2.c", |
| 3283 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc3.c", |
| 3284 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc4.c", |
| 3285 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4-acc5.c", |
| 3286 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-1x4.c", |
| 3287 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4-acc2.c", |
| 3288 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4-acc3.c", |
| 3289 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-2x4.c", |
Marat Dukhan | ccca214 | 2020-10-30 17:32:45 -0700 | [diff] [blame] | 3290 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-3x4-acc2.c", |
Frank Barchard | 8ef44cd | 2020-11-03 12:30:23 -0800 | [diff] [blame] | 3291 | "src/f32-dwconv2d-chw/gen/5x5s2p2-minmax-sse-3x4.c", |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 3292 | "src/f32-gavgpool-cw/sse-x4.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3293 | "src/f32-gavgpool/7p7x-minmax-sse-c4.c", |
| 3294 | "src/f32-gavgpool/7x-minmax-sse-c4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3295 | "src/f32-gemm/gen-inc/1x8inc-minmax-sse-dup.c", |
| 3296 | "src/f32-gemm/gen-inc/1x8inc-minmax-sse-load1.c", |
| 3297 | "src/f32-gemm/gen-inc/1x8s4inc-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3298 | "src/f32-gemm/gen-inc/3x8inc-minmax-sse-dup.c", |
| 3299 | "src/f32-gemm/gen-inc/3x8inc-minmax-sse-load1.c", |
| 3300 | "src/f32-gemm/gen-inc/3x8s4inc-minmax-sse.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3301 | "src/f32-gemm/gen-inc/4x8inc-minmax-sse-dup.c", |
| 3302 | "src/f32-gemm/gen-inc/4x8inc-minmax-sse-load1.c", |
| 3303 | "src/f32-gemm/gen-inc/4x8s4inc-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3304 | "src/f32-gemm/gen-inc/5x8inc-minmax-sse-dup.c", |
| 3305 | "src/f32-gemm/gen-inc/5x8inc-minmax-sse-load1.c", |
| 3306 | "src/f32-gemm/gen-inc/5x8s4inc-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3307 | "src/f32-gemm/gen/1x8-minmax-sse-dup.c", |
| 3308 | "src/f32-gemm/gen/1x8-minmax-sse-load1.c", |
| 3309 | "src/f32-gemm/gen/1x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3310 | "src/f32-gemm/gen/3x8-minmax-sse-dup.c", |
| 3311 | "src/f32-gemm/gen/3x8-minmax-sse-load1.c", |
| 3312 | "src/f32-gemm/gen/3x8s4-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3313 | "src/f32-gemm/gen/4x2c4-minmax-sse.c", |
| 3314 | "src/f32-gemm/gen/4x8-minmax-sse-dup.c", |
| 3315 | "src/f32-gemm/gen/4x8-minmax-sse-load1.c", |
| 3316 | "src/f32-gemm/gen/4x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3317 | "src/f32-gemm/gen/5x8-minmax-sse-dup.c", |
| 3318 | "src/f32-gemm/gen/5x8-minmax-sse-load1.c", |
| 3319 | "src/f32-gemm/gen/5x8s4-minmax-sse.c", |
Artsiom Ablavatski | b3ffd58 | 2021-03-31 13:00:08 -0700 | [diff] [blame] | 3320 | "src/f32-ibilinear-chw/gen/sse-p4.c", |
| 3321 | "src/f32-ibilinear-chw/gen/sse-p8.c", |
Frank Barchard | 4a35204 | 2021-04-13 15:52:08 -0700 | [diff] [blame] | 3322 | "src/f32-ibilinear/gen/sse-c4.c", |
| 3323 | "src/f32-ibilinear/gen/sse-c8.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3324 | "src/f32-igemm/gen/1x8-minmax-sse-dup.c", |
| 3325 | "src/f32-igemm/gen/1x8-minmax-sse-load1.c", |
| 3326 | "src/f32-igemm/gen/1x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3327 | "src/f32-igemm/gen/3x8-minmax-sse-dup.c", |
| 3328 | "src/f32-igemm/gen/3x8-minmax-sse-load1.c", |
| 3329 | "src/f32-igemm/gen/3x8s4-minmax-sse.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3330 | "src/f32-igemm/gen/4x2c4-minmax-sse.c", |
| 3331 | "src/f32-igemm/gen/4x8-minmax-sse-dup.c", |
| 3332 | "src/f32-igemm/gen/4x8-minmax-sse-load1.c", |
| 3333 | "src/f32-igemm/gen/4x8s4-minmax-sse.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3334 | "src/f32-igemm/gen/5x8-minmax-sse-dup.c", |
| 3335 | "src/f32-igemm/gen/5x8-minmax-sse-load1.c", |
| 3336 | "src/f32-igemm/gen/5x8s4-minmax-sse.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3337 | "src/f32-maxpool/9p8x-minmax-sse-c4.c", |
| 3338 | "src/f32-pavgpool/9p8x-minmax-sse-c4.c", |
| 3339 | "src/f32-pavgpool/9x-minmax-sse-c4.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 3340 | "src/f32-ppmm/gen/4x8-minmax-sse.c", |
Marat Dukhan | 39b5e94 | 2020-06-24 15:03:48 -0700 | [diff] [blame] | 3341 | "src/f32-prelu/gen/sse-2x4.c", |
| 3342 | "src/f32-prelu/gen/sse-2x8.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3343 | "src/f32-rmax/sse.c", |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 3344 | "src/f32-spmm/gen/4x1-minmax-sse.c", |
| 3345 | "src/f32-spmm/gen/8x1-minmax-sse.c", |
Erich Elsen | 6e80fdc | 2020-06-09 15:35:37 -0700 | [diff] [blame] | 3346 | "src/f32-spmm/gen/16x1-minmax-sse.c", |
Frank Barchard | 846c0c6 | 2020-10-26 15:01:39 -0700 | [diff] [blame] | 3347 | "src/f32-spmm/gen/32x1-minmax-sse.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 3348 | "src/f32-vbinary/gen/vadd-minmax-sse-x4.c", |
| 3349 | "src/f32-vbinary/gen/vadd-minmax-sse-x8.c", |
| 3350 | "src/f32-vbinary/gen/vaddc-minmax-sse-x4.c", |
| 3351 | "src/f32-vbinary/gen/vaddc-minmax-sse-x8.c", |
| 3352 | "src/f32-vbinary/gen/vdiv-minmax-sse-x4.c", |
| 3353 | "src/f32-vbinary/gen/vdiv-minmax-sse-x8.c", |
| 3354 | "src/f32-vbinary/gen/vdivc-minmax-sse-x4.c", |
| 3355 | "src/f32-vbinary/gen/vdivc-minmax-sse-x8.c", |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 3356 | "src/f32-vbinary/gen/vmax-sse-x4.c", |
| 3357 | "src/f32-vbinary/gen/vmax-sse-x8.c", |
| 3358 | "src/f32-vbinary/gen/vmaxc-sse-x4.c", |
| 3359 | "src/f32-vbinary/gen/vmaxc-sse-x8.c", |
| 3360 | "src/f32-vbinary/gen/vmin-sse-x4.c", |
| 3361 | "src/f32-vbinary/gen/vmin-sse-x8.c", |
| 3362 | "src/f32-vbinary/gen/vminc-sse-x4.c", |
| 3363 | "src/f32-vbinary/gen/vminc-sse-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 3364 | "src/f32-vbinary/gen/vmul-minmax-sse-x4.c", |
| 3365 | "src/f32-vbinary/gen/vmul-minmax-sse-x8.c", |
| 3366 | "src/f32-vbinary/gen/vmulc-minmax-sse-x4.c", |
| 3367 | "src/f32-vbinary/gen/vmulc-minmax-sse-x8.c", |
| 3368 | "src/f32-vbinary/gen/vrdivc-minmax-sse-x4.c", |
| 3369 | "src/f32-vbinary/gen/vrdivc-minmax-sse-x8.c", |
| 3370 | "src/f32-vbinary/gen/vrsubc-minmax-sse-x4.c", |
| 3371 | "src/f32-vbinary/gen/vrsubc-minmax-sse-x8.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 3372 | "src/f32-vbinary/gen/vsqrdiff-sse-x4.c", |
| 3373 | "src/f32-vbinary/gen/vsqrdiff-sse-x8.c", |
| 3374 | "src/f32-vbinary/gen/vsqrdiffc-sse-x4.c", |
| 3375 | "src/f32-vbinary/gen/vsqrdiffc-sse-x8.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 3376 | "src/f32-vbinary/gen/vsub-minmax-sse-x4.c", |
| 3377 | "src/f32-vbinary/gen/vsub-minmax-sse-x8.c", |
| 3378 | "src/f32-vbinary/gen/vsubc-minmax-sse-x4.c", |
| 3379 | "src/f32-vbinary/gen/vsubc-minmax-sse-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3380 | "src/f32-vclamp/gen/vclamp-sse-x4.c", |
| 3381 | "src/f32-vclamp/gen/vclamp-sse-x8.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 3382 | "src/f32-vhswish/gen/vhswish-sse-x4.c", |
| 3383 | "src/f32-vhswish/gen/vhswish-sse-x8.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 3384 | "src/f32-vlrelu/gen/vlrelu-sse-x4.c", |
| 3385 | "src/f32-vlrelu/gen/vlrelu-sse-x8.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3386 | "src/f32-vmulcaddc/gen/c4-minmax-sse-2x.c", |
| 3387 | "src/f32-vmulcaddc/gen/c8-minmax-sse-2x.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3388 | "src/f32-vrelu/gen/vrelu-sse-x4.c", |
| 3389 | "src/f32-vrelu/gen/vrelu-sse-x8.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 3390 | "src/f32-vsqrt/gen/sse-sqrt-x4.c", |
| 3391 | "src/f32-vsqrt/gen/sse-sqrt-x8.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 3392 | "src/f32-vunary/gen/vabs-sse-x4.c", |
| 3393 | "src/f32-vunary/gen/vabs-sse-x8.c", |
| 3394 | "src/f32-vunary/gen/vneg-sse-x4.c", |
| 3395 | "src/f32-vunary/gen/vneg-sse-x8.c", |
| 3396 | "src/f32-vunary/gen/vsqr-sse-x4.c", |
| 3397 | "src/f32-vunary/gen/vsqr-sse-x8.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 3398 | "src/math/roundd-sse-addsub.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3399 | "src/math/roundne-sse-addsub.c", |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 3400 | "src/math/roundu-sse-addsub.c", |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 3401 | "src/math/roundz-sse-addsub.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 3402 | "src/math/sqrt-sse-hh1mac.c", |
| 3403 | "src/math/sqrt-sse-nr1mac.c", |
| 3404 | "src/math/sqrt-sse-nr2mac.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3405 | "src/x32-fill/sse.c", |
| 3406 | "src/x32-packx/x4-sse.c", |
| 3407 | "src/x32-pad/sse.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3408 | ] |
| 3409 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3410 | PROD_SSE2_MICROKERNEL_SRCS = [ |
| 3411 | "src/f32-argmaxpool/4x-sse2-c4.c", |
| 3412 | "src/f32-argmaxpool/9p8x-sse2-c4.c", |
| 3413 | "src/f32-argmaxpool/9x-sse2-c4.c", |
| 3414 | "src/f32-prelu/gen/sse2-2x8.c", |
| 3415 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x20-acc2.c", |
| 3416 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x12.c", |
| 3417 | "src/f32-vlrelu/gen/vlrelu-sse2-x8.c", |
| 3418 | "src/f32-vrnd/gen/vrndd-sse2-x8.c", |
| 3419 | "src/f32-vrnd/gen/vrndne-sse2-x8.c", |
| 3420 | "src/f32-vrnd/gen/vrndu-sse2-x8.c", |
| 3421 | "src/f32-vrnd/gen/vrndz-sse2-x8.c", |
| 3422 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x8.c", |
| 3423 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
| 3424 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
| 3425 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3426 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3427 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3428 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3429 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16-add16.c", |
| 3430 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16-add16.c", |
| 3431 | "src/qs8-gavgpool/gen/7p7x-minmax-sse2-c8-acc2.c", |
| 3432 | "src/qs8-gavgpool/gen/7x-minmax-sse2-c8-acc2.c", |
| 3433 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3434 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3435 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3436 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3437 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3438 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3439 | "src/qu8-avgpool/9p8x-minmax-sse2-c8.c", |
| 3440 | "src/qu8-avgpool/9x-minmax-sse2-c8.c", |
| 3441 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
| 3442 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
| 3443 | "src/qu8-gavgpool/7p7x-minmax-sse2-c8.c", |
| 3444 | "src/qu8-gavgpool/7x-minmax-sse2-c8.c", |
| 3445 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3446 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3447 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3448 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3449 | "src/qu8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3450 | "src/qu8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3451 | "src/u8-maxpool/9p8x-minmax-sse2-c16.c", |
| 3452 | "src/u8-rmax/sse2.c", |
| 3453 | "src/u8-vclamp/sse2-x64.c", |
| 3454 | "src/x8-zip/x2-sse2.c", |
| 3455 | "src/x8-zip/x3-sse2.c", |
| 3456 | "src/x8-zip/x4-sse2.c", |
| 3457 | "src/x8-zip/xm-sse2.c", |
| 3458 | "src/x32-unpool/sse2.c", |
| 3459 | "src/x32-zip/x2-sse2.c", |
| 3460 | "src/x32-zip/x3-sse2.c", |
| 3461 | "src/x32-zip/x4-sse2.c", |
| 3462 | "src/x32-zip/xm-sse2.c", |
| 3463 | ] |
| 3464 | |
| 3465 | ALL_SSE2_MICROKERNEL_SRCS = [ |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 3466 | "src/f32-argmaxpool/4x-sse2-c4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3467 | "src/f32-argmaxpool/9p8x-sse2-c4.c", |
Marat Dukhan | 329da64 | 2019-11-19 21:44:39 -0800 | [diff] [blame] | 3468 | "src/f32-argmaxpool/9x-sse2-c4.c", |
Marat Dukhan | 802fcae | 2020-12-11 14:37:25 -0800 | [diff] [blame] | 3469 | "src/f32-gemm/gen-inc/1x8inc-minmax-sse2-dup.c", |
| 3470 | "src/f32-gemm/gen-inc/3x8inc-minmax-sse2-dup.c", |
| 3471 | "src/f32-gemm/gen-inc/4x8inc-minmax-sse2-dup.c", |
| 3472 | "src/f32-gemm/gen-inc/5x8inc-minmax-sse2-dup.c", |
| 3473 | "src/f32-gemm/gen/1x8-minmax-sse2-dup.c", |
| 3474 | "src/f32-gemm/gen/3x8-minmax-sse2-dup.c", |
| 3475 | "src/f32-gemm/gen/4x8-minmax-sse2-dup.c", |
| 3476 | "src/f32-gemm/gen/5x8-minmax-sse2-dup.c", |
| 3477 | "src/f32-igemm/gen/1x8-minmax-sse2-dup.c", |
| 3478 | "src/f32-igemm/gen/3x8-minmax-sse2-dup.c", |
| 3479 | "src/f32-igemm/gen/4x8-minmax-sse2-dup.c", |
| 3480 | "src/f32-igemm/gen/5x8-minmax-sse2-dup.c", |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 3481 | "src/f32-prelu/gen/sse2-2x4.c", |
| 3482 | "src/f32-prelu/gen/sse2-2x8.c", |
Marat Dukhan | b39689d | 2020-01-24 13:32:20 -0800 | [diff] [blame] | 3483 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x4.c", |
Marat Dukhan | b39689d | 2020-01-24 13:32:20 -0800 | [diff] [blame] | 3484 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x8-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3485 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x8.c", |
Marat Dukhan | b39689d | 2020-01-24 13:32:20 -0800 | [diff] [blame] | 3486 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x12-acc2.c", |
| 3487 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x12-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3488 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x12.c", |
Marat Dukhan | b39689d | 2020-01-24 13:32:20 -0800 | [diff] [blame] | 3489 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x16-acc2.c", |
| 3490 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x16-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3491 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x16.c", |
Marat Dukhan | b39689d | 2020-01-24 13:32:20 -0800 | [diff] [blame] | 3492 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x20-acc2.c", |
| 3493 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x20-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3494 | "src/f32-raddstoreexpminusmax/gen/sse2-p5-x20.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 3495 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x4.c", |
| 3496 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x8.c", |
| 3497 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x12.c", |
| 3498 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x16.c", |
| 3499 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x20.c", |
| 3500 | "src/f32-velu/gen/velu-sse2-rr2-lut16-p3-x24.c", |
| 3501 | "src/f32-velu/gen/velu-sse2-rr2-p6-x4.c", |
| 3502 | "src/f32-velu/gen/velu-sse2-rr2-p6-x8.c", |
| 3503 | "src/f32-velu/gen/velu-sse2-rr2-p6-x12.c", |
| 3504 | "src/f32-velu/gen/velu-sse2-rr2-p6-x16.c", |
| 3505 | "src/f32-velu/gen/velu-sse2-rr2-p6-x20.c", |
| 3506 | "src/f32-velu/gen/velu-sse2-rr2-p6-x24.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 3507 | "src/f32-vlrelu/gen/vlrelu-sse2-x4.c", |
| 3508 | "src/f32-vlrelu/gen/vlrelu-sse2-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 3509 | "src/f32-vrnd/gen/vrndd-sse2-x4.c", |
| 3510 | "src/f32-vrnd/gen/vrndd-sse2-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3511 | "src/f32-vrnd/gen/vrndne-sse2-x4.c", |
| 3512 | "src/f32-vrnd/gen/vrndne-sse2-x8.c", |
| 3513 | "src/f32-vrnd/gen/vrndu-sse2-x4.c", |
| 3514 | "src/f32-vrnd/gen/vrndu-sse2-x8.c", |
| 3515 | "src/f32-vrnd/gen/vrndz-sse2-x4.c", |
| 3516 | "src/f32-vrnd/gen/vrndz-sse2-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3517 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x4.c", |
| 3518 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x8.c", |
| 3519 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x12.c", |
| 3520 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x16.c", |
| 3521 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x20.c", |
| 3522 | "src/f32-vsigmoid/gen/vsigmoid-sse2-lut64-p2-div-x24.c", |
| 3523 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x4.c", |
| 3524 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x8.c", |
| 3525 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x12.c", |
| 3526 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x16.c", |
| 3527 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x20.c", |
| 3528 | "src/f32-vsigmoid/gen/vsigmoid-sse2-p5-div-x24.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 3529 | "src/math/exp-sse2-rr2-lut64-p2.c", |
| 3530 | "src/math/exp-sse2-rr2-p5.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 3531 | "src/math/expm1minus-sse2-rr2-lut16-p3.c", |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 3532 | "src/math/expm1minus-sse2-rr2-p6.c", |
Frank Barchard | 3b80045 | 2020-11-22 12:12:35 -0800 | [diff] [blame] | 3533 | "src/math/expminus-sse2-rr2-p5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3534 | "src/math/roundd-sse2-cvt.c", |
| 3535 | "src/math/roundne-sse2-cvt.c", |
| 3536 | "src/math/roundu-sse2-cvt.c", |
| 3537 | "src/math/roundz-sse2-cvt.c", |
| 3538 | "src/math/sigmoid-sse2-rr2-lut64-p2-div.c", |
| 3539 | "src/math/sigmoid-sse2-rr2-lut64-p2-nr1.c", |
| 3540 | "src/math/sigmoid-sse2-rr2-lut64-p2-nr2.c", |
| 3541 | "src/math/sigmoid-sse2-rr2-p5-div.c", |
| 3542 | "src/math/sigmoid-sse2-rr2-p5-nr1.c", |
| 3543 | "src/math/sigmoid-sse2-rr2-p5-nr2.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 3544 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3545 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 3546 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3547 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 3548 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3549 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 3550 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3551 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 3552 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-sse2-mul16.c", |
| 3553 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3554 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3555 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3556 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3557 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3558 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3559 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3560 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3561 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3562 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3563 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3564 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3565 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3566 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3567 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3568 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3569 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3570 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3571 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3572 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3573 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3574 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3575 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3576 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3577 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3578 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3579 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3580 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3581 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 3582 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3583 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16-add16.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 3584 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-sse2-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3585 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3586 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3587 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-sse2-mul16.c", |
| 3588 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3589 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3590 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-sse2-mul16.c", |
| 3591 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3592 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3593 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-sse2-mul16.c", |
| 3594 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-sse2-mul16.c", |
| 3595 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-sse2-mul16.c", |
| 3596 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-sse2-mul16.c", |
| 3597 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-sse2-mul16.c", |
Marat Dukhan | 159688f | 2020-08-06 10:34:29 -0700 | [diff] [blame] | 3598 | "src/qs8-gavgpool/gen/7p7x-minmax-sse2-c8-acc2.c", |
| 3599 | "src/qs8-gavgpool/gen/7p7x-minmax-sse2-c16-acc2.c", |
| 3600 | "src/qs8-gavgpool/gen/7p7x-minmax-sse2-c24-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3601 | "src/qs8-gavgpool/gen/7x-minmax-sse2-c8-acc2.c", |
| 3602 | "src/qs8-gavgpool/gen/7x-minmax-sse2-c16-acc2.c", |
| 3603 | "src/qs8-gavgpool/gen/7x-minmax-sse2-c24-acc2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3604 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3605 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 3606 | "src/qs8-gemm/gen/1x4c2-xw-minmax-gemmlowp-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3607 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3608 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 3609 | "src/qs8-gemm/gen/1x4c8-xw-minmax-gemmlowp-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3610 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3611 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 3612 | "src/qs8-gemm/gen/2x4c2-xw-minmax-gemmlowp-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3613 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3614 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3615 | "src/qs8-gemm/gen/2x4c8-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 3616 | "src/qs8-gemm/gen/2x4c8-xw-minmax-gemmlowp-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3617 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3618 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 3619 | "src/qs8-gemm/gen/3x4c2-xw-minmax-gemmlowp-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3620 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3621 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 3622 | "src/qs8-gemm/gen/3x4c8-xw-minmax-gemmlowp-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3623 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3624 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3625 | "src/qs8-gemm/gen/4x4c2-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 3626 | "src/qs8-gemm/gen/4x4c2-xw-minmax-gemmlowp-sse2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3627 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3628 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3629 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3630 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3631 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3632 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3633 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3634 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3635 | "src/qs8-igemm/gen/2x4c8-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3636 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3637 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3638 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3639 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3640 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3641 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3642 | "src/qs8-igemm/gen/4x4c2-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | f62bbdc | 2020-08-04 13:59:04 -0700 | [diff] [blame] | 3643 | "src/qs8-requantization/fp32-sse2.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 3644 | "src/qs8-requantization/gemmlowp-sse2.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 3645 | "src/qs8-requantization/rndna-sse2.c", |
Marat Dukhan | d9f3ad4 | 2020-08-10 12:30:58 -0700 | [diff] [blame] | 3646 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3647 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x16.c", |
| 3648 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x24.c", |
| 3649 | "src/qs8-vadd/gen/minmax-sse2-mul16-ld64-x32.c", |
Marat Dukhan | 0270d9f | 2020-08-11 00:56:46 -0700 | [diff] [blame] | 3650 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3651 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x16.c", |
| 3652 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x24.c", |
| 3653 | "src/qs8-vaddc/gen/minmax-sse2-mul16-ld64-x32.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 3654 | "src/qu8-avgpool/9p8x-minmax-sse2-c8.c", |
| 3655 | "src/qu8-avgpool/9x-minmax-sse2-c8.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 3656 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse2-mul16.c", |
| 3657 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse2-mul16.c", |
| 3658 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-sse2-mul16.c", |
| 3659 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-sse2-mul16.c", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 3660 | "src/qu8-gavgpool/7p7x-minmax-sse2-c8.c", |
| 3661 | "src/qu8-gavgpool/7x-minmax-sse2-c8.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 3662 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
| 3663 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
| 3664 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3665 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
| 3666 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
| 3667 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
| 3668 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
| 3669 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 3670 | "src/qu8-gemm/gen/2x4c8-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 3671 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
| 3672 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
| 3673 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3674 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
| 3675 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
| 3676 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 3677 | "src/qu8-gemm/gen/4x4c2-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 3678 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse2-ld64.c", |
| 3679 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse2-ld128.c", |
| 3680 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse2-ld64.c", |
| 3681 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse2-ld128.c", |
| 3682 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse2-ld64.c", |
| 3683 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse2-ld128.c", |
| 3684 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse2-ld64.c", |
| 3685 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 3686 | "src/qu8-igemm/gen/2x4c8-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 3687 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse2-ld64.c", |
| 3688 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse2-ld128.c", |
| 3689 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse2-ld64.c", |
| 3690 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse2-ld128.c", |
| 3691 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse2-ld64.c", |
| 3692 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse2-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 3693 | "src/qu8-igemm/gen/4x4c2-minmax-gemmlowp-sse2-ld64.c", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 3694 | "src/qu8-requantization/fp32-sse2.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 3695 | "src/qu8-requantization/gemmlowp-sse2.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 3696 | "src/qu8-requantization/rndna-sse2.c", |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 3697 | "src/qu8-vadd/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3698 | "src/qu8-vadd/gen/minmax-sse2-mul16-ld64-x16.c", |
| 3699 | "src/qu8-vaddc/gen/minmax-sse2-mul16-ld64-x8.c", |
| 3700 | "src/qu8-vaddc/gen/minmax-sse2-mul16-ld64-x16.c", |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 3701 | "src/u8-maxpool/9p8x-minmax-sse2-c16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3702 | "src/u8-rmax/sse2.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 3703 | "src/u8-vclamp/sse2-x64.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3704 | "src/x8-zip/x2-sse2.c", |
| 3705 | "src/x8-zip/x3-sse2.c", |
| 3706 | "src/x8-zip/x4-sse2.c", |
| 3707 | "src/x8-zip/xm-sse2.c", |
Marat Dukhan | 57dccd8 | 2020-04-14 00:53:10 -0700 | [diff] [blame] | 3708 | "src/x32-unpool/sse2.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3709 | "src/x32-zip/x2-sse2.c", |
| 3710 | "src/x32-zip/x3-sse2.c", |
| 3711 | "src/x32-zip/x4-sse2.c", |
| 3712 | "src/x32-zip/xm-sse2.c", |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 3713 | ] |
| 3714 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3715 | PROD_SSSE3_MICROKERNEL_SRCS = [ |
| 3716 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-2x4-acc2.c", |
| 3717 | "src/qs8-gavgpool/gen/7p7x-minmax-ssse3-c8-acc2.c", |
| 3718 | "src/qs8-gavgpool/gen/7x-minmax-ssse3-c8-acc2.c", |
| 3719 | ] |
| 3720 | |
| 3721 | ALL_SSSE3_MICROKERNEL_SRCS = [ |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3722 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4-acc2.c", |
| 3723 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4-acc3.c", |
| 3724 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4-acc4.c", |
Marat Dukhan | 98f2eeb | 2020-10-23 23:13:41 -0700 | [diff] [blame] | 3725 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-1x4.c", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 3726 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-2x4-acc2.c", |
Marat Dukhan | 98f2eeb | 2020-10-23 23:13:41 -0700 | [diff] [blame] | 3727 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-2x4.c", |
| 3728 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-3x4.c", |
| 3729 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-4x4.c", |
| 3730 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-5x4.c", |
| 3731 | "src/f32-dwconv2d-chw/gen/3x3p1-minmax-ssse3-6x4.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 3732 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-ssse3-mul16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3733 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-ssse3-mul16.c", |
| 3734 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-ssse3-mul16.c", |
| 3735 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-ssse3-mul16.c", |
| 3736 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-ssse3-mul16.c", |
| 3737 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-ssse3-mul16.c", |
Marat Dukhan | 159688f | 2020-08-06 10:34:29 -0700 | [diff] [blame] | 3738 | "src/qs8-gavgpool/gen/7p7x-minmax-ssse3-c8-acc2.c", |
| 3739 | "src/qs8-gavgpool/gen/7p7x-minmax-ssse3-c16-acc2.c", |
| 3740 | "src/qs8-gavgpool/gen/7p7x-minmax-ssse3-c24-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3741 | "src/qs8-gavgpool/gen/7x-minmax-ssse3-c8-acc2.c", |
| 3742 | "src/qs8-gavgpool/gen/7x-minmax-ssse3-c16-acc2.c", |
| 3743 | "src/qs8-gavgpool/gen/7x-minmax-ssse3-c24-acc2.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 3744 | "src/qs8-gemm/gen/1x4c2-xw-minmax-gemmlowp-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3745 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3746 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 3747 | "src/qs8-gemm/gen/1x4c8-xw-minmax-gemmlowp-ssse3.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 3748 | "src/qs8-gemm/gen/2x4c2-xw-minmax-gemmlowp-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3749 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3750 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3751 | "src/qs8-gemm/gen/2x4c8-minmax-gemmlowp-ssse3-ld64.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 3752 | "src/qs8-gemm/gen/2x4c8-xw-minmax-gemmlowp-ssse3.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 3753 | "src/qs8-gemm/gen/3x4c2-xw-minmax-gemmlowp-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3754 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3755 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 3756 | "src/qs8-gemm/gen/3x4c8-xw-minmax-gemmlowp-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3757 | "src/qs8-gemm/gen/4x4c2-minmax-gemmlowp-ssse3-ld64.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 3758 | "src/qs8-gemm/gen/4x4c2-xw-minmax-gemmlowp-ssse3.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3759 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3760 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3761 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3762 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3763 | "src/qs8-igemm/gen/2x4c8-minmax-gemmlowp-ssse3-ld64.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3764 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-ssse3-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3765 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-ssse3-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3766 | "src/qs8-igemm/gen/4x4c2-minmax-gemmlowp-ssse3-ld64.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 3767 | "src/qs8-requantization/gemmlowp-ssse3.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 3768 | "src/qs8-requantization/rndna-ssse3.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 3769 | "src/qu8-gemm/gen/2x4c8-minmax-gemmlowp-ssse3-ld64.c", |
| 3770 | "src/qu8-gemm/gen/4x4c2-minmax-gemmlowp-ssse3-ld64.c", |
| 3771 | "src/qu8-igemm/gen/2x4c8-minmax-gemmlowp-ssse3-ld64.c", |
| 3772 | "src/qu8-igemm/gen/4x4c2-minmax-gemmlowp-ssse3-ld64.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 3773 | "src/qu8-requantization/gemmlowp-ssse3.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 3774 | "src/qu8-requantization/rndna-ssse3.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 3775 | ] |
| 3776 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 3777 | PROD_SSE41_MICROKERNEL_SRCS = [ |
| 3778 | "src/f32-prelu/gen/sse41-2x8.c", |
| 3779 | "src/f32-vlrelu/gen/vlrelu-sse41-x8.c", |
| 3780 | "src/f32-vrnd/gen/vrndd-sse41-x8.c", |
| 3781 | "src/f32-vrnd/gen/vrndne-sse41-x8.c", |
| 3782 | "src/f32-vrnd/gen/vrndu-sse41-x8.c", |
| 3783 | "src/f32-vrnd/gen/vrndz-sse41-x8.c", |
| 3784 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x8.c", |
| 3785 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
| 3786 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
| 3787 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 3788 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 3789 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 3790 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 3791 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16-add16.c", |
| 3792 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16-add16.c", |
| 3793 | "src/qs8-gavgpool/gen/7p7x-minmax-sse41-c8-acc2.c", |
| 3794 | "src/qs8-gavgpool/gen/7x-minmax-sse41-c8-acc2.c", |
| 3795 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 3796 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 3797 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 3798 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 3799 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 3800 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
| 3801 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
| 3802 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
| 3803 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 3804 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 3805 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 3806 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 3807 | "src/qu8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 3808 | "src/qu8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
| 3809 | ] |
| 3810 | |
| 3811 | ALL_SSE41_MICROKERNEL_SRCS = [ |
Marat Dukhan | 40a672f | 2019-11-25 03:08:22 -0800 | [diff] [blame] | 3812 | "src/f32-prelu/gen/sse41-2x4.c", |
| 3813 | "src/f32-prelu/gen/sse41-2x8.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 3814 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x4.c", |
| 3815 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x8.c", |
| 3816 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x12.c", |
| 3817 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x16.c", |
| 3818 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x20.c", |
| 3819 | "src/f32-velu/gen/velu-sse41-rr2-lut16-p3-x24.c", |
| 3820 | "src/f32-velu/gen/velu-sse41-rr2-p6-x4.c", |
| 3821 | "src/f32-velu/gen/velu-sse41-rr2-p6-x8.c", |
| 3822 | "src/f32-velu/gen/velu-sse41-rr2-p6-x12.c", |
| 3823 | "src/f32-velu/gen/velu-sse41-rr2-p6-x16.c", |
| 3824 | "src/f32-velu/gen/velu-sse41-rr2-p6-x20.c", |
| 3825 | "src/f32-velu/gen/velu-sse41-rr2-p6-x24.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 3826 | "src/f32-vlrelu/gen/vlrelu-sse41-x4.c", |
| 3827 | "src/f32-vlrelu/gen/vlrelu-sse41-x8.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 3828 | "src/f32-vrnd/gen/vrndd-sse41-x4.c", |
| 3829 | "src/f32-vrnd/gen/vrndd-sse41-x8.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3830 | "src/f32-vrnd/gen/vrndne-sse41-x4.c", |
| 3831 | "src/f32-vrnd/gen/vrndne-sse41-x8.c", |
| 3832 | "src/f32-vrnd/gen/vrndu-sse41-x4.c", |
| 3833 | "src/f32-vrnd/gen/vrndu-sse41-x8.c", |
| 3834 | "src/f32-vrnd/gen/vrndz-sse41-x4.c", |
| 3835 | "src/f32-vrnd/gen/vrndz-sse41-x8.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 3836 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x4.c", |
| 3837 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x8.c", |
| 3838 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x12.c", |
| 3839 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x16.c", |
| 3840 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x20.c", |
| 3841 | "src/f32-vsigmoid/gen/vsigmoid-sse41-lut64-p2-div-x24.c", |
| 3842 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x4.c", |
| 3843 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x8.c", |
| 3844 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x12.c", |
| 3845 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x16.c", |
| 3846 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x20.c", |
| 3847 | "src/f32-vsigmoid/gen/vsigmoid-sse41-p5-div-x24.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3848 | "src/math/roundd-sse41.c", |
| 3849 | "src/math/roundne-sse41.c", |
| 3850 | "src/math/roundu-sse41.c", |
| 3851 | "src/math/roundz-sse41.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 3852 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3853 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 3854 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-sse41-mul32.c", |
| 3855 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3856 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 3857 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-sse41-mul32.c", |
| 3858 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3859 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 3860 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-sse41-mul32.c", |
| 3861 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3862 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 3863 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-sse41-mul32.c", |
| 3864 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-sse41-mul16.c", |
| 3865 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-sse41-mul32.c", |
| 3866 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-sse41-mul16.c", |
| 3867 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3868 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3869 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3870 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3871 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3872 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3873 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3874 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3875 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3876 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3877 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3878 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3879 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3880 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3881 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3882 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3883 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3884 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3885 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3886 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3887 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3888 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3889 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3890 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3891 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3892 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3893 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 3894 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3895 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 3896 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3897 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16-add16.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 3898 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-sse41-mul32.c", |
| 3899 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-sse41-mul16.c", |
| 3900 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-sse41-mul32.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3901 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3902 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3903 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-sse41-mul32.c", |
| 3904 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-sse41-mul16.c", |
| 3905 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-sse41-mul32.c", |
| 3906 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3907 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3908 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-sse41-mul32.c", |
| 3909 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-sse41-mul16.c", |
| 3910 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-sse41-mul32.c", |
| 3911 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 3912 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3913 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-sse41-mul32.c", |
| 3914 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-sse41-mul16.c", |
| 3915 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-sse41-mul32.c", |
| 3916 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-sse41-mul16.c", |
| 3917 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-sse41-mul32.c", |
| 3918 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-sse41-mul16.c", |
| 3919 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-sse41-mul32.c", |
| 3920 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-sse41-mul16.c", |
| 3921 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-sse41-mul32.c", |
| 3922 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-sse41-mul16.c", |
| 3923 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-sse41-mul32.c", |
Marat Dukhan | 159688f | 2020-08-06 10:34:29 -0700 | [diff] [blame] | 3924 | "src/qs8-gavgpool/gen/7p7x-minmax-sse41-c8-acc2.c", |
| 3925 | "src/qs8-gavgpool/gen/7p7x-minmax-sse41-c16-acc2.c", |
| 3926 | "src/qs8-gavgpool/gen/7p7x-minmax-sse41-c24-acc2.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 3927 | "src/qs8-gavgpool/gen/7x-minmax-sse41-c8-acc2.c", |
| 3928 | "src/qs8-gavgpool/gen/7x-minmax-sse41-c16-acc2.c", |
| 3929 | "src/qs8-gavgpool/gen/7x-minmax-sse41-c24-acc2.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3930 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3931 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 3932 | "src/qs8-gemm/gen/1x4c2-xw-minmax-gemmlowp-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3933 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3934 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 3935 | "src/qs8-gemm/gen/1x4c8-xw-minmax-gemmlowp-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3936 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3937 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 3938 | "src/qs8-gemm/gen/2x4c2-xw-minmax-gemmlowp-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3939 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3940 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3941 | "src/qs8-gemm/gen/2x4c8-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 3942 | "src/qs8-gemm/gen/2x4c8-xw-minmax-gemmlowp-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3943 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3944 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 3945 | "src/qs8-gemm/gen/3x4c2-xw-minmax-gemmlowp-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3946 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3947 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 3948 | "src/qs8-gemm/gen/3x4c8-xw-minmax-gemmlowp-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3949 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3950 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3951 | "src/qs8-gemm/gen/4x4c2-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 3952 | "src/qs8-gemm/gen/4x4c2-xw-minmax-gemmlowp-sse41.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3953 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3954 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3955 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3956 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3957 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3958 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3959 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3960 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3961 | "src/qs8-igemm/gen/2x4c8-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3962 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3963 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3964 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3965 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3966 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 3967 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 3968 | "src/qs8-igemm/gen/4x4c2-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | 2e23d2b | 2020-07-29 16:01:37 -0700 | [diff] [blame] | 3969 | "src/qs8-requantization/fp32-sse4.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 3970 | "src/qs8-requantization/gemmlowp-sse4.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 3971 | "src/qs8-requantization/rndna-sse4.c", |
Marat Dukhan | 0d979d5 | 2021-06-09 13:21:18 -0700 | [diff] [blame] | 3972 | "src/qs8-requantization/rndnu-sse4-sra.c", |
| 3973 | "src/qs8-requantization/rndnu-sse4-srl.c", |
Marat Dukhan | d9f3ad4 | 2020-08-10 12:30:58 -0700 | [diff] [blame] | 3974 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 3975 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x16.c", |
| 3976 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x24.c", |
| 3977 | "src/qs8-vadd/gen/minmax-sse41-mul16-ld64-x32.c", |
Marat Dukhan | bb9225e | 2020-09-06 22:40:56 -0700 | [diff] [blame] | 3978 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x8.c", |
| 3979 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x16.c", |
| 3980 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x24.c", |
| 3981 | "src/qs8-vadd/gen/minmax-sse41-mul32-ld32-x32.c", |
Marat Dukhan | 0270d9f | 2020-08-11 00:56:46 -0700 | [diff] [blame] | 3982 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
| 3983 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x16.c", |
| 3984 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x24.c", |
| 3985 | "src/qs8-vaddc/gen/minmax-sse41-mul16-ld64-x32.c", |
Marat Dukhan | bb9225e | 2020-09-06 22:40:56 -0700 | [diff] [blame] | 3986 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x8.c", |
| 3987 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x16.c", |
| 3988 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x24.c", |
| 3989 | "src/qs8-vaddc/gen/minmax-sse41-mul32-ld32-x32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 3990 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 3991 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 3992 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 3993 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 3994 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 3995 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 3996 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-sse41-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 3997 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-sse41-mul32.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 3998 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
| 3999 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
| 4000 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 4001 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
| 4002 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
| 4003 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
| 4004 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
| 4005 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 4006 | "src/qu8-gemm/gen/2x4c8-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4007 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
| 4008 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
| 4009 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 4010 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
| 4011 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
| 4012 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 4013 | "src/qu8-gemm/gen/4x4c2-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4014 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse41-ld64.c", |
| 4015 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-sse41-ld128.c", |
| 4016 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse41-ld64.c", |
| 4017 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-sse41-ld128.c", |
| 4018 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse41-ld64.c", |
| 4019 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-sse41-ld128.c", |
| 4020 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse41-ld64.c", |
| 4021 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 4022 | "src/qu8-igemm/gen/2x4c8-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4023 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse41-ld64.c", |
| 4024 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-sse41-ld128.c", |
| 4025 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse41-ld64.c", |
| 4026 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-sse41-ld128.c", |
| 4027 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse41-ld64.c", |
| 4028 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-sse41-ld128.c", |
Marat Dukhan | cdbe9a3 | 2021-07-01 23:52:04 -0700 | [diff] [blame] | 4029 | "src/qu8-igemm/gen/4x4c2-minmax-gemmlowp-sse41-ld64.c", |
Marat Dukhan | 9976cd8 | 2021-05-24 23:15:45 -0700 | [diff] [blame] | 4030 | "src/qu8-requantization/gemmlowp-sse4.c", |
Marat Dukhan | 0671624 | 2021-05-26 15:56:39 -0700 | [diff] [blame] | 4031 | "src/qu8-requantization/rndna-sse4.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 4032 | "src/qu8-vadd/gen/minmax-sse41-mul16-ld64-x8.c", |
| 4033 | "src/qu8-vadd/gen/minmax-sse41-mul16-ld64-x16.c", |
| 4034 | "src/qu8-vadd/gen/minmax-sse41-mul32-ld32-x8.c", |
| 4035 | "src/qu8-vadd/gen/minmax-sse41-mul32-ld32-x16.c", |
| 4036 | "src/qu8-vaddc/gen/minmax-sse41-mul16-ld64-x8.c", |
| 4037 | "src/qu8-vaddc/gen/minmax-sse41-mul16-ld64-x16.c", |
| 4038 | "src/qu8-vaddc/gen/minmax-sse41-mul32-ld32-x8.c", |
| 4039 | "src/qu8-vaddc/gen/minmax-sse41-mul32-ld32-x16.c", |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 4040 | ] |
| 4041 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4042 | PROD_AVX_MICROKERNEL_SRCS = [ |
| 4043 | "src/f32-dwconv/gen/up8x25-minmax-avx.c", |
| 4044 | "src/f32-dwconv/gen/up16x4-minmax-avx.c", |
| 4045 | "src/f32-dwconv/gen/up16x9-minmax-avx.c", |
| 4046 | "src/f32-gemm/gen/1x16-minmax-avx-broadcast.c", |
| 4047 | "src/f32-gemm/gen/5x16-minmax-avx-broadcast.c", |
| 4048 | "src/f32-igemm/gen/1x16-minmax-avx-broadcast.c", |
| 4049 | "src/f32-igemm/gen/5x16-minmax-avx-broadcast.c", |
| 4050 | "src/f32-prelu/gen/avx-2x16.c", |
| 4051 | "src/f32-vbinary/gen/vadd-minmax-avx-x16.c", |
| 4052 | "src/f32-vbinary/gen/vaddc-minmax-avx-x16.c", |
| 4053 | "src/f32-vbinary/gen/vdiv-minmax-avx-x16.c", |
| 4054 | "src/f32-vbinary/gen/vdivc-minmax-avx-x16.c", |
| 4055 | "src/f32-vbinary/gen/vmax-avx-x16.c", |
| 4056 | "src/f32-vbinary/gen/vmaxc-avx-x16.c", |
| 4057 | "src/f32-vbinary/gen/vmin-avx-x16.c", |
| 4058 | "src/f32-vbinary/gen/vminc-avx-x16.c", |
| 4059 | "src/f32-vbinary/gen/vmul-minmax-avx-x16.c", |
| 4060 | "src/f32-vbinary/gen/vmulc-minmax-avx-x16.c", |
| 4061 | "src/f32-vbinary/gen/vrdivc-minmax-avx-x16.c", |
| 4062 | "src/f32-vbinary/gen/vrsubc-minmax-avx-x16.c", |
| 4063 | "src/f32-vbinary/gen/vsqrdiff-avx-x16.c", |
| 4064 | "src/f32-vbinary/gen/vsqrdiffc-avx-x16.c", |
| 4065 | "src/f32-vbinary/gen/vsub-minmax-avx-x16.c", |
| 4066 | "src/f32-vbinary/gen/vsubc-minmax-avx-x16.c", |
| 4067 | "src/f32-vclamp/gen/vclamp-avx-x16.c", |
| 4068 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x32.c", |
| 4069 | "src/f32-vhswish/gen/vhswish-avx-x16.c", |
| 4070 | "src/f32-vlrelu/gen/vlrelu-avx-x16.c", |
| 4071 | "src/f32-vrnd/gen/vrndd-avx-x16.c", |
| 4072 | "src/f32-vrnd/gen/vrndne-avx-x16.c", |
| 4073 | "src/f32-vrnd/gen/vrndu-avx-x16.c", |
| 4074 | "src/f32-vrnd/gen/vrndz-avx-x16.c", |
| 4075 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x40.c", |
| 4076 | "src/f32-vsqrt/gen/avx-sqrt-x8.c", |
| 4077 | "src/f32-vunary/gen/vabs-avx-x16.c", |
| 4078 | "src/f32-vunary/gen/vneg-avx-x16.c", |
| 4079 | "src/f32-vunary/gen/vsqr-avx-x16.c", |
Marat Dukhan | 2848059 | 2021-07-27 23:52:27 -0700 | [diff] [blame] | 4080 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
| 4081 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4082 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4083 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4084 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4085 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4086 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
| 4087 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
| 4088 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4089 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4090 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4091 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4092 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 4093 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
| 4094 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
| 4095 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
| 4096 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4097 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4098 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4099 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4100 | "src/qu8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 4101 | "src/qu8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
| 4102 | ] |
| 4103 | |
| 4104 | ALL_AVX_MICROKERNEL_SRCS = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4105 | "src/f32-dwconv/gen/up8x4-minmax-avx-acc2.c", |
| 4106 | "src/f32-dwconv/gen/up8x4-minmax-avx.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4107 | "src/f32-dwconv/gen/up8x9-minmax-avx-acc2.c", |
| 4108 | "src/f32-dwconv/gen/up8x9-minmax-avx.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4109 | "src/f32-dwconv/gen/up8x25-minmax-avx-acc2.c", |
| 4110 | "src/f32-dwconv/gen/up8x25-minmax-avx.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4111 | "src/f32-dwconv/gen/up16x4-minmax-avx-acc2.c", |
| 4112 | "src/f32-dwconv/gen/up16x4-minmax-avx.c", |
| 4113 | "src/f32-dwconv/gen/up16x9-minmax-avx-acc2.c", |
| 4114 | "src/f32-dwconv/gen/up16x9-minmax-avx.c", |
| 4115 | "src/f32-dwconv/gen/up16x25-minmax-avx-acc2.c", |
| 4116 | "src/f32-dwconv/gen/up16x25-minmax-avx.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4117 | "src/f32-gemm/gen-inc/1x8inc-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4118 | "src/f32-gemm/gen-inc/1x16inc-minmax-avx-broadcast.c", |
| 4119 | "src/f32-gemm/gen-inc/3x16inc-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4120 | "src/f32-gemm/gen-inc/4x8inc-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4121 | "src/f32-gemm/gen-inc/4x16inc-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4122 | "src/f32-gemm/gen-inc/5x8inc-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4123 | "src/f32-gemm/gen-inc/5x16inc-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4124 | "src/f32-gemm/gen-inc/6x8inc-minmax-avx-broadcast.c", |
| 4125 | "src/f32-gemm/gen-inc/7x8inc-minmax-avx-broadcast.c", |
| 4126 | "src/f32-gemm/gen/1x8-minmax-avx-broadcast.c", |
| 4127 | "src/f32-gemm/gen/1x16-minmax-avx-broadcast.c", |
| 4128 | "src/f32-gemm/gen/3x16-minmax-avx-broadcast.c", |
| 4129 | "src/f32-gemm/gen/4x8-minmax-avx-broadcast.c", |
| 4130 | "src/f32-gemm/gen/4x16-minmax-avx-broadcast.c", |
| 4131 | "src/f32-gemm/gen/5x8-minmax-avx-broadcast.c", |
| 4132 | "src/f32-gemm/gen/5x16-minmax-avx-broadcast.c", |
| 4133 | "src/f32-gemm/gen/6x8-minmax-avx-broadcast.c", |
| 4134 | "src/f32-gemm/gen/7x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4135 | "src/f32-igemm/gen/1x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4136 | "src/f32-igemm/gen/1x16-minmax-avx-broadcast.c", |
| 4137 | "src/f32-igemm/gen/3x16-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4138 | "src/f32-igemm/gen/4x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4139 | "src/f32-igemm/gen/4x16-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4140 | "src/f32-igemm/gen/5x8-minmax-avx-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4141 | "src/f32-igemm/gen/5x16-minmax-avx-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4142 | "src/f32-igemm/gen/6x8-minmax-avx-broadcast.c", |
| 4143 | "src/f32-igemm/gen/7x8-minmax-avx-broadcast.c", |
Marat Dukhan | 90eca0a | 2020-03-11 00:52:23 -0700 | [diff] [blame] | 4144 | "src/f32-prelu/gen/avx-2x8.c", |
| 4145 | "src/f32-prelu/gen/avx-2x16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 4146 | "src/f32-rmax/avx.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 4147 | "src/f32-vbinary/gen/vadd-minmax-avx-x8.c", |
| 4148 | "src/f32-vbinary/gen/vadd-minmax-avx-x16.c", |
| 4149 | "src/f32-vbinary/gen/vaddc-minmax-avx-x8.c", |
| 4150 | "src/f32-vbinary/gen/vaddc-minmax-avx-x16.c", |
| 4151 | "src/f32-vbinary/gen/vdiv-minmax-avx-x8.c", |
| 4152 | "src/f32-vbinary/gen/vdiv-minmax-avx-x16.c", |
| 4153 | "src/f32-vbinary/gen/vdivc-minmax-avx-x8.c", |
| 4154 | "src/f32-vbinary/gen/vdivc-minmax-avx-x16.c", |
Marat Dukhan | 9a88efe | 2019-12-10 15:54:24 -0800 | [diff] [blame] | 4155 | "src/f32-vbinary/gen/vmax-avx-x8.c", |
| 4156 | "src/f32-vbinary/gen/vmax-avx-x16.c", |
| 4157 | "src/f32-vbinary/gen/vmaxc-avx-x8.c", |
| 4158 | "src/f32-vbinary/gen/vmaxc-avx-x16.c", |
| 4159 | "src/f32-vbinary/gen/vmin-avx-x8.c", |
| 4160 | "src/f32-vbinary/gen/vmin-avx-x16.c", |
| 4161 | "src/f32-vbinary/gen/vminc-avx-x8.c", |
| 4162 | "src/f32-vbinary/gen/vminc-avx-x16.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 4163 | "src/f32-vbinary/gen/vmul-minmax-avx-x8.c", |
| 4164 | "src/f32-vbinary/gen/vmul-minmax-avx-x16.c", |
| 4165 | "src/f32-vbinary/gen/vmulc-minmax-avx-x8.c", |
| 4166 | "src/f32-vbinary/gen/vmulc-minmax-avx-x16.c", |
| 4167 | "src/f32-vbinary/gen/vrdivc-minmax-avx-x8.c", |
| 4168 | "src/f32-vbinary/gen/vrdivc-minmax-avx-x16.c", |
| 4169 | "src/f32-vbinary/gen/vrsubc-minmax-avx-x8.c", |
| 4170 | "src/f32-vbinary/gen/vrsubc-minmax-avx-x16.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 4171 | "src/f32-vbinary/gen/vsqrdiff-avx-x8.c", |
| 4172 | "src/f32-vbinary/gen/vsqrdiff-avx-x16.c", |
| 4173 | "src/f32-vbinary/gen/vsqrdiffc-avx-x8.c", |
| 4174 | "src/f32-vbinary/gen/vsqrdiffc-avx-x16.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 4175 | "src/f32-vbinary/gen/vsub-minmax-avx-x8.c", |
| 4176 | "src/f32-vbinary/gen/vsub-minmax-avx-x16.c", |
| 4177 | "src/f32-vbinary/gen/vsubc-minmax-avx-x8.c", |
| 4178 | "src/f32-vbinary/gen/vsubc-minmax-avx-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4179 | "src/f32-vclamp/gen/vclamp-avx-x8.c", |
| 4180 | "src/f32-vclamp/gen/vclamp-avx-x16.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 4181 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x8.c", |
| 4182 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x16.c", |
| 4183 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x24.c", |
| 4184 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x32.c", |
| 4185 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x40.c", |
| 4186 | "src/f32-velu/gen/velu-avx-rr2-lut4-p4-perm-x48.c", |
| 4187 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x8.c", |
| 4188 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x16.c", |
| 4189 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x24.c", |
| 4190 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x32.c", |
| 4191 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x40.c", |
| 4192 | "src/f32-velu/gen/velu-avx-rr2-lut16-p3-x48.c", |
| 4193 | "src/f32-velu/gen/velu-avx-rr2-p6-x8.c", |
| 4194 | "src/f32-velu/gen/velu-avx-rr2-p6-x16.c", |
| 4195 | "src/f32-velu/gen/velu-avx-rr2-p6-x24.c", |
| 4196 | "src/f32-velu/gen/velu-avx-rr2-p6-x32.c", |
| 4197 | "src/f32-velu/gen/velu-avx-rr2-p6-x40.c", |
| 4198 | "src/f32-velu/gen/velu-avx-rr2-p6-x48.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 4199 | "src/f32-vhswish/gen/vhswish-avx-x8.c", |
| 4200 | "src/f32-vhswish/gen/vhswish-avx-x16.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 4201 | "src/f32-vlrelu/gen/vlrelu-avx-x8.c", |
| 4202 | "src/f32-vlrelu/gen/vlrelu-avx-x16.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4203 | "src/f32-vrelu/gen/vrelu-avx-x8.c", |
| 4204 | "src/f32-vrelu/gen/vrelu-avx-x16.c", |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 4205 | "src/f32-vrnd/gen/vrndd-avx-x8.c", |
| 4206 | "src/f32-vrnd/gen/vrndd-avx-x16.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4207 | "src/f32-vrnd/gen/vrndne-avx-x8.c", |
| 4208 | "src/f32-vrnd/gen/vrndne-avx-x16.c", |
| 4209 | "src/f32-vrnd/gen/vrndu-avx-x8.c", |
| 4210 | "src/f32-vrnd/gen/vrndu-avx-x16.c", |
| 4211 | "src/f32-vrnd/gen/vrndz-avx-x8.c", |
| 4212 | "src/f32-vrnd/gen/vrndz-avx-x16.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 4213 | "src/f32-vscale/avx-x32.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4214 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x8.c", |
| 4215 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x16.c", |
| 4216 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x24.c", |
| 4217 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x32.c", |
| 4218 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x40.c", |
| 4219 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x48.c", |
| 4220 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x56.c", |
| 4221 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x64.c", |
| 4222 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x72.c", |
| 4223 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-div-x80.c", |
| 4224 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x8.c", |
| 4225 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x16.c", |
| 4226 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x24.c", |
| 4227 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x32.c", |
| 4228 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x40.c", |
| 4229 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x48.c", |
| 4230 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x56.c", |
| 4231 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x64.c", |
| 4232 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x72.c", |
| 4233 | "src/f32-vsigmoid/gen/vsigmoid-avx-rr2-p5-nr2-x80.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 4234 | "src/f32-vsqrt/gen/avx-sqrt-x8.c", |
| 4235 | "src/f32-vsqrt/gen/avx-sqrt-x16.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 4236 | "src/f32-vunary/gen/vabs-avx-x8.c", |
| 4237 | "src/f32-vunary/gen/vabs-avx-x16.c", |
| 4238 | "src/f32-vunary/gen/vneg-avx-x8.c", |
| 4239 | "src/f32-vunary/gen/vneg-avx-x16.c", |
| 4240 | "src/f32-vunary/gen/vsqr-avx-x8.c", |
| 4241 | "src/f32-vunary/gen/vsqr-avx-x16.c", |
Frank Barchard | 4a35204 | 2021-04-13 15:52:08 -0700 | [diff] [blame] | 4242 | "src/math/exp-avx-rr2-p5.c", |
| 4243 | "src/math/expm1minus-avx-rr2-lut4-p4-perm.c", |
| 4244 | "src/math/expm1minus-avx-rr2-lut16-p3.c", |
| 4245 | "src/math/expm1minus-avx-rr2-p6.c", |
| 4246 | "src/math/sigmoid-avx-rr2-lut64-p2-div.c", |
| 4247 | "src/math/sigmoid-avx-rr2-p5-div.c", |
| 4248 | "src/math/sigmoid-avx-rr2-p5-nr1.c", |
| 4249 | "src/math/sigmoid-avx-rr2-p5-nr2.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4250 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4251 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4252 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx-mul32.c", |
| 4253 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4254 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4255 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx-mul32.c", |
| 4256 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4257 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4258 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx-mul32.c", |
| 4259 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4260 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4261 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx-mul32.c", |
| 4262 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-avx-mul16.c", |
| 4263 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-avx-mul32.c", |
| 4264 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-avx-mul16.c", |
| 4265 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4266 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4267 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4268 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4269 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4270 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4271 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4272 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4273 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4274 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4275 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4276 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4277 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4278 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4279 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4280 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4281 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4282 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4283 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4284 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4285 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4286 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4287 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4288 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4289 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4290 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4291 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4292 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4293 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 4294 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4295 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx-mul16-add16.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 4296 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx-mul32.c", |
| 4297 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-avx-mul16.c", |
| 4298 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-avx-mul32.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4299 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4300 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4301 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx-mul32.c", |
| 4302 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-avx-mul16.c", |
| 4303 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-avx-mul32.c", |
| 4304 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4305 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4306 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx-mul32.c", |
| 4307 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-avx-mul16.c", |
| 4308 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-avx-mul32.c", |
| 4309 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4310 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4311 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx-mul32.c", |
| 4312 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-avx-mul16.c", |
| 4313 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-avx-mul32.c", |
| 4314 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-avx-mul16.c", |
| 4315 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-avx-mul32.c", |
| 4316 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-avx-mul16.c", |
| 4317 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-avx-mul32.c", |
| 4318 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-avx-mul16.c", |
| 4319 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-avx-mul32.c", |
| 4320 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-avx-mul16.c", |
| 4321 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-avx-mul32.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4322 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4323 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 4324 | "src/qs8-gemm/gen/1x4c2-xw-minmax-gemmlowp-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4325 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4326 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 4327 | "src/qs8-gemm/gen/1x4c8-xw-minmax-gemmlowp-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4328 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4329 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 4330 | "src/qs8-gemm/gen/2x4c2-xw-minmax-gemmlowp-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4331 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4332 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 4333 | "src/qs8-gemm/gen/2x4c8-xw-minmax-gemmlowp-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4334 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4335 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 4336 | "src/qs8-gemm/gen/3x4c2-xw-minmax-gemmlowp-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4337 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4338 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 4339 | "src/qs8-gemm/gen/3x4c8-xw-minmax-gemmlowp-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4340 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4341 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 4342 | "src/qs8-gemm/gen/4x4c2-xw-minmax-gemmlowp-avx.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4343 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4344 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4345 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4346 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4347 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4348 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4349 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4350 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4351 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4352 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4353 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4354 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4355 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4356 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | e9c4b96 | 2021-04-02 16:56:55 -0700 | [diff] [blame] | 4357 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x8.c", |
| 4358 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x16.c", |
| 4359 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x24.c", |
| 4360 | "src/qs8-vadd/gen/minmax-avx-mul16-ld64-x32.c", |
| 4361 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 4362 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x16.c", |
| 4363 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x24.c", |
| 4364 | "src/qs8-vadd/gen/minmax-avx-mul32-ld32-x32.c", |
| 4365 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x8.c", |
| 4366 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x16.c", |
| 4367 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x24.c", |
| 4368 | "src/qs8-vaddc/gen/minmax-avx-mul16-ld64-x32.c", |
| 4369 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
| 4370 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x16.c", |
| 4371 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x24.c", |
| 4372 | "src/qs8-vaddc/gen/minmax-avx-mul32-ld32-x32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4373 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4374 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4375 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4376 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4377 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4378 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx-mul32.c", |
Marat Dukhan | f0f2881 | 2021-07-08 22:34:20 -0700 | [diff] [blame] | 4379 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx-mul16.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4380 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx-mul32.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4381 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
| 4382 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
| 4383 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
| 4384 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4385 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
| 4386 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
| 4387 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
| 4388 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4389 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
| 4390 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
| 4391 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
| 4392 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
| 4393 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
| 4394 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
| 4395 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-avx-ld64.c", |
| 4396 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-avx-ld128.c", |
| 4397 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-avx-ld64.c", |
| 4398 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-avx-ld128.c", |
| 4399 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-avx-ld64.c", |
| 4400 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-avx-ld128.c", |
| 4401 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-avx-ld64.c", |
| 4402 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-avx-ld128.c", |
| 4403 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-avx-ld64.c", |
| 4404 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-avx-ld128.c", |
| 4405 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-avx-ld64.c", |
| 4406 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-avx-ld128.c", |
| 4407 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-avx-ld64.c", |
| 4408 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-avx-ld128.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 4409 | "src/qu8-vadd/gen/minmax-avx-mul16-ld64-x8.c", |
| 4410 | "src/qu8-vadd/gen/minmax-avx-mul16-ld64-x16.c", |
| 4411 | "src/qu8-vadd/gen/minmax-avx-mul32-ld32-x8.c", |
| 4412 | "src/qu8-vadd/gen/minmax-avx-mul32-ld32-x16.c", |
| 4413 | "src/qu8-vaddc/gen/minmax-avx-mul16-ld64-x8.c", |
| 4414 | "src/qu8-vaddc/gen/minmax-avx-mul16-ld64-x16.c", |
| 4415 | "src/qu8-vaddc/gen/minmax-avx-mul32-ld32-x8.c", |
| 4416 | "src/qu8-vaddc/gen/minmax-avx-mul32-ld32-x16.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 4417 | ] |
| 4418 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4419 | PROD_XOP_MICROKERNEL_SRCS = [ |
Marat Dukhan | 2848059 | 2021-07-27 23:52:27 -0700 | [diff] [blame] | 4420 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
| 4421 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4422 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4423 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4424 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4425 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4426 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
| 4427 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
| 4428 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4429 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4430 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4431 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4432 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 4433 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 4434 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
| 4435 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
| 4436 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4437 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4438 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4439 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4440 | "src/qu8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 4441 | "src/qu8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 4442 | ] |
| 4443 | |
| 4444 | ALL_XOP_MICROKERNEL_SRCS = [ |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4445 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4446 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4447 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4448 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4449 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4450 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4451 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 4452 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
| 4453 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-xop-mul32.c", |
| 4454 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-xop-mul32.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4455 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4456 | "src/qc8-gemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4457 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4458 | "src/qc8-gemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4459 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4460 | "src/qc8-gemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4461 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4462 | "src/qc8-gemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4463 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4464 | "src/qc8-gemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4465 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4466 | "src/qc8-gemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4467 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4468 | "src/qc8-gemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4469 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4470 | "src/qc8-igemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4471 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4472 | "src/qc8-igemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4473 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4474 | "src/qc8-igemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4475 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4476 | "src/qc8-igemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4477 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4478 | "src/qc8-igemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4479 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4480 | "src/qc8-igemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | fc188ed | 2021-06-03 12:21:22 -0700 | [diff] [blame] | 4481 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4482 | "src/qc8-igemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4483 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-xop-mul16-add16.c", |
Marat Dukhan | caf4831 | 2021-06-01 20:20:58 -0700 | [diff] [blame] | 4484 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-xop-mul32.c", |
| 4485 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4486 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-xop-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4487 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-xop-mul32.c", |
| 4488 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4489 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-xop-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4490 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
| 4491 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-xop-mul32.c", |
Marat Dukhan | 0966856 | 2021-07-26 16:52:20 -0700 | [diff] [blame] | 4492 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-xop-mul16-add16.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4493 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
| 4494 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-xop-mul32.c", |
| 4495 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-xop-mul32.c", |
| 4496 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-xop-mul32.c", |
| 4497 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-xop-mul32.c", |
| 4498 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-xop-mul32.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4499 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4500 | "src/qs8-gemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 4501 | "src/qs8-gemm/gen/1x4c2-xw-minmax-gemmlowp-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4502 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4503 | "src/qs8-gemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 4504 | "src/qs8-gemm/gen/1x4c8-xw-minmax-gemmlowp-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4505 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4506 | "src/qs8-gemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 4507 | "src/qs8-gemm/gen/2x4c2-xw-minmax-gemmlowp-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4508 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4509 | "src/qs8-gemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 4510 | "src/qs8-gemm/gen/2x4c8-xw-minmax-gemmlowp-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4511 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4512 | "src/qs8-gemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 4513 | "src/qs8-gemm/gen/3x4c2-xw-minmax-gemmlowp-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4514 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4515 | "src/qs8-gemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 4516 | "src/qs8-gemm/gen/3x4c8-xw-minmax-gemmlowp-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4517 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4518 | "src/qs8-gemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 4519 | "src/qs8-gemm/gen/4x4c2-xw-minmax-gemmlowp-xop.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4520 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4521 | "src/qs8-igemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4522 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4523 | "src/qs8-igemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4524 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4525 | "src/qs8-igemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4526 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4527 | "src/qs8-igemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4528 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4529 | "src/qs8-igemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4530 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4531 | "src/qs8-igemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
Marat Dukhan | c46e671 | 2021-06-01 19:00:16 -0700 | [diff] [blame] | 4532 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 4533 | "src/qs8-igemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | bb9225e | 2020-09-06 22:40:56 -0700 | [diff] [blame] | 4534 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 4535 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x16.c", |
| 4536 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x24.c", |
| 4537 | "src/qs8-vadd/gen/minmax-xop-mul32-ld32-x32.c", |
| 4538 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 4539 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x16.c", |
| 4540 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x24.c", |
| 4541 | "src/qs8-vaddc/gen/minmax-xop-mul32-ld32-x32.c", |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 4542 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-xop-mul32.c", |
| 4543 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-xop-mul32.c", |
| 4544 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-xop-mul32.c", |
| 4545 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-xop-mul32.c", |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 4546 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
| 4547 | "src/qu8-gemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
| 4548 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4549 | "src/qu8-gemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
| 4550 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
| 4551 | "src/qu8-gemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
| 4552 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4553 | "src/qu8-gemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
| 4554 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
| 4555 | "src/qu8-gemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
| 4556 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
| 4557 | "src/qu8-gemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
| 4558 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
| 4559 | "src/qu8-gemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
| 4560 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-xop-ld64.c", |
| 4561 | "src/qu8-igemm/gen/1x4c2-minmax-fp32-xop-ld128.c", |
| 4562 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-xop-ld64.c", |
| 4563 | "src/qu8-igemm/gen/1x4c8-minmax-fp32-xop-ld128.c", |
| 4564 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-xop-ld64.c", |
| 4565 | "src/qu8-igemm/gen/2x4c2-minmax-fp32-xop-ld128.c", |
| 4566 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-xop-ld64.c", |
| 4567 | "src/qu8-igemm/gen/2x4c8-minmax-fp32-xop-ld128.c", |
| 4568 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-xop-ld64.c", |
| 4569 | "src/qu8-igemm/gen/3x4c2-minmax-fp32-xop-ld128.c", |
| 4570 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-xop-ld64.c", |
| 4571 | "src/qu8-igemm/gen/3x4c8-minmax-fp32-xop-ld128.c", |
| 4572 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-xop-ld64.c", |
| 4573 | "src/qu8-igemm/gen/4x4c2-minmax-fp32-xop-ld128.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 4574 | "src/qu8-vadd/gen/minmax-xop-mul32-ld32-x8.c", |
| 4575 | "src/qu8-vadd/gen/minmax-xop-mul32-ld32-x16.c", |
| 4576 | "src/qu8-vaddc/gen/minmax-xop-mul32-ld32-x8.c", |
| 4577 | "src/qu8-vaddc/gen/minmax-xop-mul32-ld32-x16.c", |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 4578 | ] |
| 4579 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4580 | PROD_FMA3_MICROKERNEL_SRCS = [ |
| 4581 | "src/f32-dwconv/gen/up8x4-minmax-fma3-acc2.c", |
| 4582 | "src/f32-dwconv/gen/up8x4-minmax-fma3.c", |
| 4583 | "src/f32-dwconv/gen/up8x9-minmax-fma3-acc2.c", |
| 4584 | "src/f32-dwconv/gen/up8x9-minmax-fma3.c", |
| 4585 | "src/f32-dwconv/gen/up8x25-minmax-fma3-acc2.c", |
| 4586 | "src/f32-dwconv/gen/up8x25-minmax-fma3.c", |
| 4587 | "src/f32-dwconv/gen/up16x4-minmax-fma3-acc2.c", |
| 4588 | "src/f32-dwconv/gen/up16x4-minmax-fma3.c", |
| 4589 | "src/f32-dwconv/gen/up16x9-minmax-fma3-acc2.c", |
| 4590 | "src/f32-dwconv/gen/up16x9-minmax-fma3.c", |
| 4591 | "src/f32-dwconv/gen/up16x25-minmax-fma3-acc2.c", |
| 4592 | "src/f32-dwconv/gen/up16x25-minmax-fma3.c", |
| 4593 | "src/f32-gemm/gen/1x16-minmax-fma3-broadcast.c", |
| 4594 | "src/f32-gemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 4595 | "src/f32-gemm/gen/4x16s4-minmax-fma3-broadcast.c", |
| 4596 | "src/f32-gemm/gen/5x16-minmax-fma3-broadcast.c", |
| 4597 | "src/f32-igemm/gen/1x16-minmax-fma3-broadcast.c", |
| 4598 | "src/f32-igemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 4599 | "src/f32-igemm/gen/4x16s4-minmax-fma3-broadcast.c", |
| 4600 | "src/f32-igemm/gen/5x16-minmax-fma3-broadcast.c", |
| 4601 | "src/f32-vhswish/gen/vhswish-fma3-x16.c", |
| 4602 | ] |
| 4603 | |
| 4604 | ALL_FMA3_MICROKERNEL_SRCS = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4605 | "src/f32-dwconv/gen/up8x4-minmax-fma3-acc2.c", |
| 4606 | "src/f32-dwconv/gen/up8x4-minmax-fma3.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4607 | "src/f32-dwconv/gen/up8x9-minmax-fma3-acc2.c", |
| 4608 | "src/f32-dwconv/gen/up8x9-minmax-fma3.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4609 | "src/f32-dwconv/gen/up8x25-minmax-fma3-acc2.c", |
| 4610 | "src/f32-dwconv/gen/up8x25-minmax-fma3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4611 | "src/f32-dwconv/gen/up16x4-minmax-fma3-acc2.c", |
| 4612 | "src/f32-dwconv/gen/up16x4-minmax-fma3.c", |
| 4613 | "src/f32-dwconv/gen/up16x9-minmax-fma3-acc2.c", |
| 4614 | "src/f32-dwconv/gen/up16x9-minmax-fma3.c", |
| 4615 | "src/f32-dwconv/gen/up16x25-minmax-fma3-acc2.c", |
| 4616 | "src/f32-dwconv/gen/up16x25-minmax-fma3.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4617 | "src/f32-gemm/gen-inc/1x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4618 | "src/f32-gemm/gen-inc/1x16inc-minmax-fma3-broadcast.c", |
| 4619 | "src/f32-gemm/gen-inc/1x16s4inc-minmax-fma3-broadcast.c", |
| 4620 | "src/f32-gemm/gen-inc/3x16inc-minmax-fma3-broadcast.c", |
| 4621 | "src/f32-gemm/gen-inc/3x16s4inc-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4622 | "src/f32-gemm/gen-inc/4x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4623 | "src/f32-gemm/gen-inc/4x16inc-minmax-fma3-broadcast.c", |
| 4624 | "src/f32-gemm/gen-inc/4x16s4inc-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4625 | "src/f32-gemm/gen-inc/5x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4626 | "src/f32-gemm/gen-inc/5x16inc-minmax-fma3-broadcast.c", |
| 4627 | "src/f32-gemm/gen-inc/5x16s4inc-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4628 | "src/f32-gemm/gen-inc/6x8inc-minmax-fma3-broadcast.c", |
| 4629 | "src/f32-gemm/gen-inc/7x8inc-minmax-fma3-broadcast.c", |
| 4630 | "src/f32-gemm/gen-inc/8x8inc-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4631 | "src/f32-gemm/gen/1x8-minmax-fma3-broadcast.c", |
| 4632 | "src/f32-gemm/gen/1x16-minmax-fma3-broadcast.c", |
| 4633 | "src/f32-gemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 4634 | "src/f32-gemm/gen/3x16-minmax-fma3-broadcast.c", |
| 4635 | "src/f32-gemm/gen/3x16s4-minmax-fma3-broadcast.c", |
| 4636 | "src/f32-gemm/gen/4x8-minmax-fma3-broadcast.c", |
| 4637 | "src/f32-gemm/gen/4x16-minmax-fma3-broadcast.c", |
| 4638 | "src/f32-gemm/gen/4x16s4-minmax-fma3-broadcast.c", |
| 4639 | "src/f32-gemm/gen/5x8-minmax-fma3-broadcast.c", |
| 4640 | "src/f32-gemm/gen/5x16-minmax-fma3-broadcast.c", |
| 4641 | "src/f32-gemm/gen/5x16s4-minmax-fma3-broadcast.c", |
| 4642 | "src/f32-gemm/gen/6x8-minmax-fma3-broadcast.c", |
| 4643 | "src/f32-gemm/gen/7x8-minmax-fma3-broadcast.c", |
| 4644 | "src/f32-gemm/gen/8x8-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4645 | "src/f32-igemm/gen/1x8-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4646 | "src/f32-igemm/gen/1x16-minmax-fma3-broadcast.c", |
| 4647 | "src/f32-igemm/gen/1x16s4-minmax-fma3-broadcast.c", |
| 4648 | "src/f32-igemm/gen/3x16-minmax-fma3-broadcast.c", |
| 4649 | "src/f32-igemm/gen/3x16s4-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4650 | "src/f32-igemm/gen/4x8-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4651 | "src/f32-igemm/gen/4x16-minmax-fma3-broadcast.c", |
| 4652 | "src/f32-igemm/gen/4x16s4-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4653 | "src/f32-igemm/gen/5x8-minmax-fma3-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4654 | "src/f32-igemm/gen/5x16-minmax-fma3-broadcast.c", |
| 4655 | "src/f32-igemm/gen/5x16s4-minmax-fma3-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 4656 | "src/f32-igemm/gen/6x8-minmax-fma3-broadcast.c", |
| 4657 | "src/f32-igemm/gen/7x8-minmax-fma3-broadcast.c", |
| 4658 | "src/f32-igemm/gen/8x8-minmax-fma3-broadcast.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 4659 | "src/f32-vhswish/gen/vhswish-fma3-x8.c", |
| 4660 | "src/f32-vhswish/gen/vhswish-fma3-x16.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 4661 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x8.c", |
| 4662 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x16.c", |
| 4663 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x24.c", |
| 4664 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x32.c", |
| 4665 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x40.c", |
| 4666 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x48.c", |
| 4667 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x56.c", |
| 4668 | "src/f32-vsqrt/gen/fma3-nr1fma1adj-x64.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 4669 | "src/math/sqrt-fma3-nr1fma.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 4670 | "src/math/sqrt-fma3-nr1fma1adj.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4671 | "src/math/sqrt-fma3-nr2fma.c", |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 4672 | ] |
| 4673 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4674 | PROD_AVX2_MICROKERNEL_SRCS = [ |
| 4675 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x56.c", |
| 4676 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x40.c", |
| 4677 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 4678 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 4679 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4680 | "src/qc8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4681 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4682 | "src/qc8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4683 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 4684 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 4685 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4686 | "src/qs8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4687 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4688 | "src/qs8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4689 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 4690 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
| 4691 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 4692 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 4693 | "src/qu8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4694 | "src/qu8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4695 | "src/qu8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4696 | "src/qu8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4697 | "src/qu8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 4698 | "src/qu8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
| 4699 | ] |
| 4700 | |
| 4701 | ALL_AVX2_MICROKERNEL_SRCS = [ |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4702 | "src/f32-raddexpminusmax/gen/avx2-p5-x64-acc2.c", |
| 4703 | "src/f32-raddexpminusmax/gen/avx2-p5-x64-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4704 | "src/f32-raddexpminusmax/gen/avx2-p5-x64.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4705 | "src/f32-raddexpminusmax/gen/avx2-p5-x72-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4706 | "src/f32-raddexpminusmax/gen/avx2-p5-x72.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4707 | "src/f32-raddexpminusmax/gen/avx2-p5-x80-acc2.c", |
| 4708 | "src/f32-raddexpminusmax/gen/avx2-p5-x80-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4709 | "src/f32-raddexpminusmax/gen/avx2-p5-x80.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4710 | "src/f32-raddexpminusmax/gen/avx2-p5-x96-acc2.c", |
| 4711 | "src/f32-raddexpminusmax/gen/avx2-p5-x96-acc3.c", |
| 4712 | "src/f32-raddexpminusmax/gen/avx2-p5-x96-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4713 | "src/f32-raddexpminusmax/gen/avx2-p5-x96.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4714 | "src/f32-raddextexp/gen/avx2-p5-x64-acc2.c", |
| 4715 | "src/f32-raddextexp/gen/avx2-p5-x64-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4716 | "src/f32-raddextexp/gen/avx2-p5-x64.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4717 | "src/f32-raddextexp/gen/avx2-p5-x72-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4718 | "src/f32-raddextexp/gen/avx2-p5-x72.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4719 | "src/f32-raddextexp/gen/avx2-p5-x80-acc2.c", |
| 4720 | "src/f32-raddextexp/gen/avx2-p5-x80-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4721 | "src/f32-raddextexp/gen/avx2-p5-x80.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4722 | "src/f32-raddextexp/gen/avx2-p5-x96-acc2.c", |
| 4723 | "src/f32-raddextexp/gen/avx2-p5-x96-acc3.c", |
| 4724 | "src/f32-raddextexp/gen/avx2-p5-x96-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4725 | "src/f32-raddextexp/gen/avx2-p5-x96.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4726 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x64-acc2.c", |
| 4727 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x64-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4728 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x64.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4729 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x72-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4730 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x72.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4731 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x80-acc2.c", |
| 4732 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x80-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4733 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x80.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4734 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x96-acc2.c", |
| 4735 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x96-acc3.c", |
| 4736 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x96-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4737 | "src/f32-raddstoreexpminusmax/gen/avx2-p5-x96.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 4738 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x8.c", |
| 4739 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x16.c", |
| 4740 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x24.c", |
| 4741 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x32.c", |
| 4742 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x40.c", |
| 4743 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x48.c", |
| 4744 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x56.c", |
| 4745 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x64.c", |
| 4746 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x72.c", |
| 4747 | "src/f32-velu/gen/velu-avx2-rr1-lut4-p4-perm-x80.c", |
| 4748 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x8.c", |
| 4749 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x16.c", |
| 4750 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x24.c", |
| 4751 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x32.c", |
| 4752 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x40.c", |
| 4753 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x48.c", |
| 4754 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x56.c", |
| 4755 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x64.c", |
| 4756 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x72.c", |
| 4757 | "src/f32-velu/gen/velu-avx2-rr1-lut8-p4-perm-x80.c", |
| 4758 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x8.c", |
| 4759 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x16.c", |
| 4760 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x24.c", |
| 4761 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x32.c", |
| 4762 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x40.c", |
| 4763 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x48.c", |
| 4764 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x56.c", |
| 4765 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x64.c", |
| 4766 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x72.c", |
| 4767 | "src/f32-velu/gen/velu-avx2-rr1-lut16-p3-gather-x80.c", |
| 4768 | "src/f32-velu/gen/velu-avx2-rr1-p6-x8.c", |
| 4769 | "src/f32-velu/gen/velu-avx2-rr1-p6-x16.c", |
| 4770 | "src/f32-velu/gen/velu-avx2-rr1-p6-x24.c", |
| 4771 | "src/f32-velu/gen/velu-avx2-rr1-p6-x32.c", |
| 4772 | "src/f32-velu/gen/velu-avx2-rr1-p6-x40.c", |
| 4773 | "src/f32-velu/gen/velu-avx2-rr1-p6-x48.c", |
| 4774 | "src/f32-velu/gen/velu-avx2-rr1-p6-x56.c", |
| 4775 | "src/f32-velu/gen/velu-avx2-rr1-p6-x64.c", |
| 4776 | "src/f32-velu/gen/velu-avx2-rr1-p6-x72.c", |
| 4777 | "src/f32-velu/gen/velu-avx2-rr1-p6-x80.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 4778 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x8.c", |
| 4779 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x16.c", |
| 4780 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x24.c", |
| 4781 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x32.c", |
| 4782 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x40.c", |
| 4783 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x48.c", |
| 4784 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x56.c", |
| 4785 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x64.c", |
| 4786 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x72.c", |
| 4787 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x80.c", |
| 4788 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x88.c", |
| 4789 | "src/f32-vscaleexpminusmax/gen/avx2-p5-x96.c", |
| 4790 | "src/f32-vscaleextexp/gen/avx2-p5-x8.c", |
| 4791 | "src/f32-vscaleextexp/gen/avx2-p5-x16.c", |
| 4792 | "src/f32-vscaleextexp/gen/avx2-p5-x24.c", |
| 4793 | "src/f32-vscaleextexp/gen/avx2-p5-x32.c", |
| 4794 | "src/f32-vscaleextexp/gen/avx2-p5-x40.c", |
| 4795 | "src/f32-vscaleextexp/gen/avx2-p5-x48.c", |
| 4796 | "src/f32-vscaleextexp/gen/avx2-p5-x56.c", |
| 4797 | "src/f32-vscaleextexp/gen/avx2-p5-x64.c", |
| 4798 | "src/f32-vscaleextexp/gen/avx2-p5-x72.c", |
| 4799 | "src/f32-vscaleextexp/gen/avx2-p5-x80.c", |
| 4800 | "src/f32-vscaleextexp/gen/avx2-p5-x88.c", |
| 4801 | "src/f32-vscaleextexp/gen/avx2-p5-x96.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 4802 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x8.c", |
| 4803 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x16.c", |
| 4804 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x24.c", |
| 4805 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x32.c", |
| 4806 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x40.c", |
| 4807 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x48.c", |
| 4808 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x56.c", |
| 4809 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x64.c", |
| 4810 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x72.c", |
| 4811 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-div-x80.c", |
| 4812 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x8.c", |
| 4813 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x16.c", |
| 4814 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x24.c", |
| 4815 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x32.c", |
| 4816 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x40.c", |
| 4817 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x48.c", |
| 4818 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x56.c", |
| 4819 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x64.c", |
| 4820 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x72.c", |
| 4821 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr1fma-x80.c", |
| 4822 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x8.c", |
| 4823 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x16.c", |
| 4824 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x24.c", |
| 4825 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x32.c", |
| 4826 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x40.c", |
| 4827 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x48.c", |
| 4828 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x56.c", |
| 4829 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x64.c", |
| 4830 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x72.c", |
| 4831 | "src/f32-vsigmoid/gen/vsigmoid-avx2-rr1-p5-nr2fma-x80.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 4832 | "src/math/exp-avx2-rr2-lut8-p3-perm.c", |
| 4833 | "src/math/exp-avx2-rr2-lut8-p4-perm.c", |
| 4834 | "src/math/exp-avx2-rr2-p5.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 4835 | "src/math/expm1minus-avx2-rr1-lut4-p4-perm.c", |
| 4836 | "src/math/expm1minus-avx2-rr1-lut8-p4-perm.c", |
| 4837 | "src/math/expm1minus-avx2-rr1-lut16-p3-gather.c", |
| 4838 | "src/math/expm1minus-avx2-rr1-p6.c", |
Frank Barchard | e7223ee | 2020-12-04 19:04:01 -0800 | [diff] [blame] | 4839 | "src/math/expminus-avx2-rr2-p5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 4840 | "src/math/extexp-avx2-p5.c", |
| 4841 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-div.c", |
| 4842 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-nr1fma.c", |
| 4843 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-nr2fma.c", |
| 4844 | "src/math/sigmoid-avx2-rr1-lut64-p2-gather-nr2fma1adj.c", |
| 4845 | "src/math/sigmoid-avx2-rr1-p5-div.c", |
| 4846 | "src/math/sigmoid-avx2-rr1-p5-nr1fma.c", |
| 4847 | "src/math/sigmoid-avx2-rr1-p5-nr2fma.c", |
| 4848 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-div.c", |
| 4849 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-nr1fma.c", |
| 4850 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-nr2fma.c", |
| 4851 | "src/math/sigmoid-avx2-rr2-lut64-p2-gather-nr2fma1adj.c", |
| 4852 | "src/math/sigmoid-avx2-rr2-p5-div.c", |
| 4853 | "src/math/sigmoid-avx2-rr2-p5-nr1fma.c", |
| 4854 | "src/math/sigmoid-avx2-rr2-p5-nr2fma.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 4855 | "src/qc8-dwconv/gen/up8x9-minmax-fp32-avx2-mul32.c", |
| 4856 | "src/qc8-dwconv/gen/up8x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4857 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 4858 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 60bb7ec | 2021-07-28 18:51:28 -0700 | [diff] [blame] | 4859 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 4860 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4861 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 4862 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 60bb7ec | 2021-07-28 18:51:28 -0700 | [diff] [blame] | 4863 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 4864 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 4865 | "src/qc8-dwconv/gen/up24x9-minmax-fp32-avx2-mul32.c", |
| 4866 | "src/qc8-dwconv/gen/up24x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4867 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 4868 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 60bb7ec | 2021-07-28 18:51:28 -0700 | [diff] [blame] | 4869 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 4870 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4871 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 4872 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 60bb7ec | 2021-07-28 18:51:28 -0700 | [diff] [blame] | 4873 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 4874 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 4875 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4876 | "src/qc8-gemm/gen/1x8c8-xw-minmax-fp32-avx2.c", |
| 4877 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 4878 | "src/qc8-gemm/gen/2x8c8-xw-minmax-fp32-avx2.c", |
| 4879 | "src/qc8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4880 | "src/qc8-gemm/gen/3x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | e06c813 | 2021-06-03 08:59:11 -0700 | [diff] [blame] | 4881 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4882 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 4883 | "src/qc8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4884 | "src/qs8-dwconv/gen/up8x9-minmax-fp32-avx2-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4885 | "src/qs8-dwconv/gen/up8x9-minmax-gemmlowp-avx2-mul32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4886 | "src/qs8-dwconv/gen/up8x25-minmax-fp32-avx2-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4887 | "src/qs8-dwconv/gen/up8x25-minmax-gemmlowp-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4888 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 4889 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 60bb7ec | 2021-07-28 18:51:28 -0700 | [diff] [blame] | 4890 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4891 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4892 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-avx2-mul16-vpmovsx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4893 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4894 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 4895 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 60bb7ec | 2021-07-28 18:51:28 -0700 | [diff] [blame] | 4896 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4897 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4898 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-avx2-mul16-vpmovsx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4899 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-avx2-mul32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4900 | "src/qs8-dwconv/gen/up24x9-minmax-fp32-avx2-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4901 | "src/qs8-dwconv/gen/up24x9-minmax-gemmlowp-avx2-mul32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4902 | "src/qs8-dwconv/gen/up24x25-minmax-fp32-avx2-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4903 | "src/qs8-dwconv/gen/up24x25-minmax-gemmlowp-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4904 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 4905 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 60bb7ec | 2021-07-28 18:51:28 -0700 | [diff] [blame] | 4906 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4907 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4908 | "src/qs8-dwconv/gen/up32x9-minmax-gemmlowp-avx2-mul16-vpmovsx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4909 | "src/qs8-dwconv/gen/up32x9-minmax-gemmlowp-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4910 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpmovsx.c", |
| 4911 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-vpunpck.c", |
Marat Dukhan | 60bb7ec | 2021-07-28 18:51:28 -0700 | [diff] [blame] | 4912 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul16-add16-vpunpck.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4913 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 881ab02 | 2021-07-28 13:49:26 -0700 | [diff] [blame] | 4914 | "src/qs8-dwconv/gen/up32x25-minmax-gemmlowp-avx2-mul16-vpmovsx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4915 | "src/qs8-dwconv/gen/up32x25-minmax-gemmlowp-avx2-mul32.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4916 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4917 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-avx2.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 4918 | "src/qs8-gemm/gen/1x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 4919 | "src/qs8-gemm/gen/1x8c8-xw-minmax-gemmlowp-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4920 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-avx2.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4921 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-avx2.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 4922 | "src/qs8-gemm/gen/2x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 4923 | "src/qs8-gemm/gen/2x8c8-xw-minmax-gemmlowp-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4924 | "src/qs8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4925 | "src/qs8-gemm/gen/3x8c8-minmax-gemmlowp-avx2.c", |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 4926 | "src/qs8-gemm/gen/3x8c8-xw-minmax-fp32-avx2.c", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 4927 | "src/qs8-gemm/gen/3x8c8-xw-minmax-gemmlowp-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4928 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4929 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4930 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-avx2.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4931 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-avx2.c", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 4932 | "src/qs8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 4933 | "src/qs8-igemm/gen/3x8c8-minmax-gemmlowp-avx2.c", |
Marat Dukhan | e6dc0b6 | 2020-09-08 23:57:14 -0700 | [diff] [blame] | 4934 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x8.c", |
| 4935 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 4936 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x24.c", |
| 4937 | "src/qs8-vadd/gen/minmax-avx2-mul32-ld64-x32.c", |
| 4938 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x8.c", |
| 4939 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
| 4940 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x24.c", |
| 4941 | "src/qs8-vaddc/gen/minmax-avx2-mul32-ld64-x32.c", |
Marat Dukhan | 09c312b | 2021-07-09 00:45:04 -0700 | [diff] [blame] | 4942 | "src/qu8-dwconv/gen/up8x9-minmax-fp32-avx2-mul32.c", |
| 4943 | "src/qu8-dwconv/gen/up8x25-minmax-fp32-avx2-mul32.c", |
| 4944 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx2-mul32.c", |
| 4945 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx2-mul32.c", |
| 4946 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-avx2-mul32.c", |
| 4947 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-avx2-mul32.c", |
Marat Dukhan | 902ef7f | 2021-07-02 16:11:06 -0700 | [diff] [blame] | 4948 | "src/qu8-gemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4949 | "src/qu8-gemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 4950 | "src/qu8-gemm/gen/3x8c8-minmax-fp32-avx2.c", |
| 4951 | "src/qu8-igemm/gen/1x8c8-minmax-fp32-avx2.c", |
| 4952 | "src/qu8-igemm/gen/2x8c8-minmax-fp32-avx2.c", |
| 4953 | "src/qu8-igemm/gen/3x8c8-minmax-fp32-avx2.c", |
Marat Dukhan | 3eac69c | 2021-07-21 01:42:29 -0700 | [diff] [blame] | 4954 | "src/qu8-vadd/gen/minmax-avx2-mul32-ld64-x8.c", |
| 4955 | "src/qu8-vadd/gen/minmax-avx2-mul32-ld64-x16.c", |
| 4956 | "src/qu8-vaddc/gen/minmax-avx2-mul32-ld64-x8.c", |
| 4957 | "src/qu8-vaddc/gen/minmax-avx2-mul32-ld64-x16.c", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 4958 | ] |
| 4959 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 4960 | PROD_AVX512F_MICROKERNEL_SRCS = [ |
| 4961 | "src/f32-dwconv/gen/up16x4-minmax-avx512f.c", |
| 4962 | "src/f32-dwconv/gen/up16x9-minmax-avx512f.c", |
| 4963 | "src/f32-dwconv/gen/up16x25-minmax-avx512f.c", |
| 4964 | "src/f32-gemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 4965 | "src/f32-gemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 4966 | "src/f32-igemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 4967 | "src/f32-igemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 4968 | "src/f32-prelu/gen/avx512f-2x16.c", |
| 4969 | "src/f32-vbinary/gen/vadd-minmax-avx512f-x32.c", |
| 4970 | "src/f32-vbinary/gen/vaddc-minmax-avx512f-x32.c", |
| 4971 | "src/f32-vbinary/gen/vdiv-minmax-avx512f-x32.c", |
| 4972 | "src/f32-vbinary/gen/vdivc-minmax-avx512f-x32.c", |
| 4973 | "src/f32-vbinary/gen/vmax-avx512f-x32.c", |
| 4974 | "src/f32-vbinary/gen/vmaxc-avx512f-x32.c", |
| 4975 | "src/f32-vbinary/gen/vmin-avx512f-x32.c", |
| 4976 | "src/f32-vbinary/gen/vminc-avx512f-x32.c", |
| 4977 | "src/f32-vbinary/gen/vmul-minmax-avx512f-x32.c", |
| 4978 | "src/f32-vbinary/gen/vmulc-minmax-avx512f-x32.c", |
| 4979 | "src/f32-vbinary/gen/vrdivc-minmax-avx512f-x32.c", |
| 4980 | "src/f32-vbinary/gen/vrsubc-minmax-avx512f-x32.c", |
| 4981 | "src/f32-vbinary/gen/vsqrdiff-avx512f-x32.c", |
| 4982 | "src/f32-vbinary/gen/vsqrdiffc-avx512f-x32.c", |
| 4983 | "src/f32-vbinary/gen/vsub-minmax-avx512f-x32.c", |
| 4984 | "src/f32-vbinary/gen/vsubc-minmax-avx512f-x32.c", |
| 4985 | "src/f32-vclamp/gen/vclamp-avx512f-x16.c", |
| 4986 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x64.c", |
| 4987 | "src/f32-vhswish/gen/vhswish-avx512f-x16.c", |
| 4988 | "src/f32-vlrelu/gen/vlrelu-avx512f-x16.c", |
| 4989 | "src/f32-vrnd/gen/vrndd-avx512f-x16.c", |
| 4990 | "src/f32-vrnd/gen/vrndne-avx512f-x16.c", |
| 4991 | "src/f32-vrnd/gen/vrndu-avx512f-x16.c", |
| 4992 | "src/f32-vrnd/gen/vrndz-avx512f-x16.c", |
| 4993 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x64.c", |
| 4994 | "src/f32-vunary/gen/vabs-avx512f-x16.c", |
| 4995 | "src/f32-vunary/gen/vneg-avx512f-x16.c", |
| 4996 | "src/f32-vunary/gen/vsqr-avx512f-x16.c", |
| 4997 | ] |
| 4998 | |
| 4999 | ALL_AVX512F_MICROKERNEL_SRCS = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5000 | "src/f32-dwconv/gen/up16x4-minmax-avx512f-acc2.c", |
| 5001 | "src/f32-dwconv/gen/up16x4-minmax-avx512f.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5002 | "src/f32-dwconv/gen/up16x9-minmax-avx512f-acc2.c", |
| 5003 | "src/f32-dwconv/gen/up16x9-minmax-avx512f.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5004 | "src/f32-dwconv/gen/up16x25-minmax-avx512f-acc2.c", |
| 5005 | "src/f32-dwconv/gen/up16x25-minmax-avx512f.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5006 | "src/f32-dwconv/gen/up32x4-minmax-avx512f-acc2.c", |
| 5007 | "src/f32-dwconv/gen/up32x4-minmax-avx512f.c", |
| 5008 | "src/f32-dwconv/gen/up32x9-minmax-avx512f-acc2.c", |
| 5009 | "src/f32-dwconv/gen/up32x9-minmax-avx512f.c", |
| 5010 | "src/f32-dwconv/gen/up32x25-minmax-avx512f-acc2.c", |
| 5011 | "src/f32-dwconv/gen/up32x25-minmax-avx512f.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5012 | "src/f32-gemm/gen-inc/1x16inc-minmax-avx512f-broadcast.c", |
| 5013 | "src/f32-gemm/gen-inc/4x16inc-minmax-avx512f-broadcast.c", |
| 5014 | "src/f32-gemm/gen-inc/5x16inc-minmax-avx512f-broadcast.c", |
| 5015 | "src/f32-gemm/gen-inc/6x16inc-minmax-avx512f-broadcast.c", |
| 5016 | "src/f32-gemm/gen-inc/7x16inc-minmax-avx512f-broadcast.c", |
| 5017 | "src/f32-gemm/gen-inc/8x16inc-minmax-avx512f-broadcast.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5018 | "src/f32-gemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 5019 | "src/f32-gemm/gen/4x16-minmax-avx512f-broadcast.c", |
| 5020 | "src/f32-gemm/gen/5x16-minmax-avx512f-broadcast.c", |
| 5021 | "src/f32-gemm/gen/6x16-minmax-avx512f-broadcast.c", |
| 5022 | "src/f32-gemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 5023 | "src/f32-gemm/gen/8x16-minmax-avx512f-broadcast.c", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5024 | "src/f32-igemm/gen/1x16-minmax-avx512f-broadcast.c", |
| 5025 | "src/f32-igemm/gen/4x16-minmax-avx512f-broadcast.c", |
| 5026 | "src/f32-igemm/gen/5x16-minmax-avx512f-broadcast.c", |
| 5027 | "src/f32-igemm/gen/6x16-minmax-avx512f-broadcast.c", |
| 5028 | "src/f32-igemm/gen/7x16-minmax-avx512f-broadcast.c", |
| 5029 | "src/f32-igemm/gen/8x16-minmax-avx512f-broadcast.c", |
Marat Dukhan | 90eca0a | 2020-03-11 00:52:23 -0700 | [diff] [blame] | 5030 | "src/f32-prelu/gen/avx512f-2x16.c", |
| 5031 | "src/f32-prelu/gen/avx512f-2x32.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5032 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x128-acc2.c", |
| 5033 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x128-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5034 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x128.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5035 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x144-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5036 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x144.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5037 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x160-acc2.c", |
| 5038 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x160-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5039 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x160.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5040 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192-acc2.c", |
| 5041 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192-acc3.c", |
| 5042 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5043 | "src/f32-raddexpminusmax/gen/avx512f-p5-scalef-x192.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5044 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x128-acc2.c", |
| 5045 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x128-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5046 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x128.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5047 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x144-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5048 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x144.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5049 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x160-acc2.c", |
| 5050 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x160-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5051 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x160.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5052 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192-acc2.c", |
| 5053 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192-acc3.c", |
| 5054 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5055 | "src/f32-raddextexp/gen/avx512f-p5-scalef-x192.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5056 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x128-acc2.c", |
| 5057 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x128-acc4.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5058 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x128.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5059 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x144-acc3.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5060 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x144.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5061 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x160-acc2.c", |
| 5062 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x160-acc5.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5063 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x160.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5064 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x192-acc2.c", |
| 5065 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x192-acc3.c", |
| 5066 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x192-acc6.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5067 | "src/f32-raddstoreexpminusmax/gen/avx512f-p5-scalef-x192.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5068 | "src/f32-rmax/avx512f.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 5069 | "src/f32-vbinary/gen/vadd-minmax-avx512f-x16.c", |
| 5070 | "src/f32-vbinary/gen/vadd-minmax-avx512f-x32.c", |
| 5071 | "src/f32-vbinary/gen/vaddc-minmax-avx512f-x16.c", |
| 5072 | "src/f32-vbinary/gen/vaddc-minmax-avx512f-x32.c", |
| 5073 | "src/f32-vbinary/gen/vdiv-minmax-avx512f-x16.c", |
| 5074 | "src/f32-vbinary/gen/vdiv-minmax-avx512f-x32.c", |
| 5075 | "src/f32-vbinary/gen/vdivc-minmax-avx512f-x16.c", |
| 5076 | "src/f32-vbinary/gen/vdivc-minmax-avx512f-x32.c", |
Marat Dukhan | 9a88efe | 2019-12-10 15:54:24 -0800 | [diff] [blame] | 5077 | "src/f32-vbinary/gen/vmax-avx512f-x16.c", |
| 5078 | "src/f32-vbinary/gen/vmax-avx512f-x32.c", |
| 5079 | "src/f32-vbinary/gen/vmaxc-avx512f-x16.c", |
| 5080 | "src/f32-vbinary/gen/vmaxc-avx512f-x32.c", |
| 5081 | "src/f32-vbinary/gen/vmin-avx512f-x16.c", |
| 5082 | "src/f32-vbinary/gen/vmin-avx512f-x32.c", |
| 5083 | "src/f32-vbinary/gen/vminc-avx512f-x16.c", |
| 5084 | "src/f32-vbinary/gen/vminc-avx512f-x32.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 5085 | "src/f32-vbinary/gen/vmul-minmax-avx512f-x16.c", |
| 5086 | "src/f32-vbinary/gen/vmul-minmax-avx512f-x32.c", |
| 5087 | "src/f32-vbinary/gen/vmulc-minmax-avx512f-x16.c", |
| 5088 | "src/f32-vbinary/gen/vmulc-minmax-avx512f-x32.c", |
| 5089 | "src/f32-vbinary/gen/vrdivc-minmax-avx512f-x16.c", |
| 5090 | "src/f32-vbinary/gen/vrdivc-minmax-avx512f-x32.c", |
| 5091 | "src/f32-vbinary/gen/vrsubc-minmax-avx512f-x16.c", |
| 5092 | "src/f32-vbinary/gen/vrsubc-minmax-avx512f-x32.c", |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 5093 | "src/f32-vbinary/gen/vsqrdiff-avx512f-x16.c", |
| 5094 | "src/f32-vbinary/gen/vsqrdiff-avx512f-x32.c", |
| 5095 | "src/f32-vbinary/gen/vsqrdiffc-avx512f-x16.c", |
| 5096 | "src/f32-vbinary/gen/vsqrdiffc-avx512f-x32.c", |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 5097 | "src/f32-vbinary/gen/vsub-minmax-avx512f-x16.c", |
| 5098 | "src/f32-vbinary/gen/vsub-minmax-avx512f-x32.c", |
| 5099 | "src/f32-vbinary/gen/vsubc-minmax-avx512f-x16.c", |
| 5100 | "src/f32-vbinary/gen/vsubc-minmax-avx512f-x32.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 5101 | "src/f32-vclamp/gen/vclamp-avx512f-x16.c", |
| 5102 | "src/f32-vclamp/gen/vclamp-avx512f-x32.c", |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 5103 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x16.c", |
| 5104 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x32.c", |
| 5105 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x48.c", |
| 5106 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x64.c", |
| 5107 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x80.c", |
| 5108 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x96.c", |
| 5109 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x112.c", |
| 5110 | "src/f32-velu/gen/velu-avx512f-rr1-lut16-p3-perm-x128.c", |
| 5111 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x16.c", |
| 5112 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x32.c", |
| 5113 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x48.c", |
| 5114 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x64.c", |
| 5115 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x80.c", |
| 5116 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x96.c", |
| 5117 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x112.c", |
| 5118 | "src/f32-velu/gen/velu-avx512f-rr1-p6-x128.c", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 5119 | "src/f32-vhswish/gen/vhswish-avx512f-x16.c", |
| 5120 | "src/f32-vhswish/gen/vhswish-avx512f-x32.c", |
Marat Dukhan | 19dd91d | 2020-07-16 11:12:44 -0700 | [diff] [blame] | 5121 | "src/f32-vlrelu/gen/vlrelu-avx512f-x16.c", |
| 5122 | "src/f32-vlrelu/gen/vlrelu-avx512f-x32.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 5123 | "src/f32-vrelu/gen/vrelu-avx512f-x16.c", |
| 5124 | "src/f32-vrelu/gen/vrelu-avx512f-x32.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5125 | "src/f32-vrnd/gen/vrndd-avx512f-x16.c", |
| 5126 | "src/f32-vrnd/gen/vrndd-avx512f-x32.c", |
| 5127 | "src/f32-vrnd/gen/vrndne-avx512f-x16.c", |
| 5128 | "src/f32-vrnd/gen/vrndne-avx512f-x32.c", |
| 5129 | "src/f32-vrnd/gen/vrndu-avx512f-x16.c", |
| 5130 | "src/f32-vrnd/gen/vrndu-avx512f-x32.c", |
| 5131 | "src/f32-vrnd/gen/vrndz-avx512f-x16.c", |
| 5132 | "src/f32-vrnd/gen/vrndz-avx512f-x32.c", |
Frank Barchard | beca652 | 2020-10-30 22:34:35 -0700 | [diff] [blame] | 5133 | "src/f32-vscale/avx512f-x64.c", |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 5134 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x16.c", |
| 5135 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x32.c", |
| 5136 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x48.c", |
| 5137 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x64.c", |
| 5138 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x80.c", |
| 5139 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x96.c", |
| 5140 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x112.c", |
| 5141 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x128.c", |
| 5142 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x144.c", |
| 5143 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x160.c", |
| 5144 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x176.c", |
| 5145 | "src/f32-vscaleexpminusmax/gen/avx512f-p5-scalef-x192.c", |
| 5146 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x16.c", |
| 5147 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x32.c", |
| 5148 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x48.c", |
| 5149 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x64.c", |
| 5150 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x80.c", |
| 5151 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x96.c", |
| 5152 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x112.c", |
| 5153 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x128.c", |
| 5154 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x144.c", |
| 5155 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x160.c", |
| 5156 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x176.c", |
| 5157 | "src/f32-vscaleextexp/gen/avx512f-p5-scalef-x192.c", |
Marat Dukhan | b1eec08 | 2021-05-05 23:24:55 -0700 | [diff] [blame] | 5158 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x16.c", |
| 5159 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x32.c", |
| 5160 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x48.c", |
| 5161 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x64.c", |
| 5162 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x80.c", |
| 5163 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x96.c", |
| 5164 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x112.c", |
| 5165 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-div-x128.c", |
| 5166 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x16.c", |
| 5167 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x32.c", |
| 5168 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x48.c", |
| 5169 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x64.c", |
| 5170 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x80.c", |
| 5171 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x96.c", |
| 5172 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x112.c", |
| 5173 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma-x128.c", |
| 5174 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x16.c", |
| 5175 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x32.c", |
| 5176 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x48.c", |
| 5177 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x64.c", |
| 5178 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x80.c", |
| 5179 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x96.c", |
| 5180 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x112.c", |
| 5181 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-div-x128.c", |
| 5182 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x16.c", |
| 5183 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x32.c", |
| 5184 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x48.c", |
| 5185 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x64.c", |
| 5186 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x80.c", |
| 5187 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x96.c", |
| 5188 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x112.c", |
| 5189 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr1-p5-scalef-nr1fma-x128.c", |
| 5190 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x16.c", |
| 5191 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x32.c", |
| 5192 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x48.c", |
| 5193 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x64.c", |
| 5194 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x80.c", |
| 5195 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x96.c", |
| 5196 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x112.c", |
| 5197 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div-x128.c", |
| 5198 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x16.c", |
| 5199 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x32.c", |
| 5200 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x48.c", |
| 5201 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x64.c", |
| 5202 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x80.c", |
| 5203 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x96.c", |
| 5204 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x112.c", |
| 5205 | "src/f32-vsigmoid/gen/vsigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma-x128.c", |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 5206 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x16.c", |
| 5207 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x32.c", |
| 5208 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x48.c", |
| 5209 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x64.c", |
| 5210 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x80.c", |
| 5211 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x96.c", |
| 5212 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x112.c", |
| 5213 | "src/f32-vsqrt/gen/avx512f-nr1fma1adj-x128.c", |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 5214 | "src/f32-vunary/gen/vabs-avx512f-x16.c", |
| 5215 | "src/f32-vunary/gen/vabs-avx512f-x32.c", |
| 5216 | "src/f32-vunary/gen/vneg-avx512f-x16.c", |
| 5217 | "src/f32-vunary/gen/vneg-avx512f-x32.c", |
| 5218 | "src/f32-vunary/gen/vsqr-avx512f-x16.c", |
| 5219 | "src/f32-vunary/gen/vsqr-avx512f-x32.c", |
Marat Dukhan | b7633f2 | 2020-11-20 16:34:56 -0800 | [diff] [blame] | 5220 | "src/math/exp-avx512f-rr2-lut16-p3-perm-scalef.c", |
| 5221 | "src/math/exp-avx512f-rr2-lut16-p3-perm.c", |
| 5222 | "src/math/exp-avx512f-rr2-lut32-p2-perm2-scalef.c", |
| 5223 | "src/math/exp-avx512f-rr2-lut32-p2-perm2.c", |
| 5224 | "src/math/exp-avx512f-rr2-p5-scalef.c", |
| 5225 | "src/math/exp-avx512f-rr2-p5.c", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 5226 | "src/math/expm1minus-avx512f-rr1-lut16-p3-perm.c", |
| 5227 | "src/math/expm1minus-avx512f-rr1-p6.c", |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 5228 | "src/math/extexp-avx512f-p5.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 5229 | "src/math/sigmoid-avx512f-rr1-lut16-p3-perm-scalef-div.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 5230 | "src/math/sigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5231 | "src/math/sigmoid-avx512f-rr1-lut16-p3-perm-scalef-nr1fma1adj.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 5232 | "src/math/sigmoid-avx512f-rr1-lut32-p2-perm2-scalef-div.c", |
Marat Dukhan | 6a34c5f | 2020-09-22 21:44:15 -0700 | [diff] [blame] | 5233 | "src/math/sigmoid-avx512f-rr1-lut32-p2-perm2-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5234 | "src/math/sigmoid-avx512f-rr1-lut32-p2-perm2-scalef-nr1fma1adj.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 5235 | "src/math/sigmoid-avx512f-rr1-lut64-p2-gather-scalef-div.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 5236 | "src/math/sigmoid-avx512f-rr1-lut64-p2-gather-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5237 | "src/math/sigmoid-avx512f-rr1-lut64-p2-gather-scalef-nr1fma1adj.c", |
| 5238 | "src/math/sigmoid-avx512f-rr1-p5-scalef-div.c", |
| 5239 | "src/math/sigmoid-avx512f-rr1-p5-scalef-nr1fma.c", |
| 5240 | "src/math/sigmoid-avx512f-rr1-p5-scalef-nr1fma1adj.c", |
| 5241 | "src/math/sigmoid-avx512f-rr2-lut16-p3-perm-scalef-div.c", |
| 5242 | "src/math/sigmoid-avx512f-rr2-lut16-p3-perm-scalef-nr1fma.c", |
| 5243 | "src/math/sigmoid-avx512f-rr2-lut16-p3-perm-scalef-nr1fma1adj.c", |
| 5244 | "src/math/sigmoid-avx512f-rr2-lut32-p2-perm2-scalef-div.c", |
| 5245 | "src/math/sigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma.c", |
| 5246 | "src/math/sigmoid-avx512f-rr2-lut32-p2-perm2-scalef-nr1fma1adj.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 5247 | "src/math/sigmoid-avx512f-rr2-lut64-p2-gather-scalef-div.c", |
Marat Dukhan | 36173d2 | 2020-10-15 17:14:26 -0700 | [diff] [blame] | 5248 | "src/math/sigmoid-avx512f-rr2-lut64-p2-gather-scalef-nr1fma.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5249 | "src/math/sigmoid-avx512f-rr2-lut64-p2-gather-scalef-nr1fma1adj.c", |
| 5250 | "src/math/sigmoid-avx512f-rr2-p5-scalef-div.c", |
| 5251 | "src/math/sigmoid-avx512f-rr2-p5-scalef-nr1fma.c", |
| 5252 | "src/math/sigmoid-avx512f-rr2-p5-scalef-nr1fma1adj.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 5253 | "src/math/sqrt-avx512f-nr1fma.c", |
Marat Dukhan | 8400076 | 2020-06-29 18:38:43 -0700 | [diff] [blame] | 5254 | "src/math/sqrt-avx512f-nr1fma1adj.c", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5255 | "src/math/sqrt-avx512f-nr2fma.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5256 | ] |
| 5257 | |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5258 | PROD_AVX512SKX_MICROKERNEL_SRCS = [ |
| 5259 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 5260 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
| 5261 | "src/qc8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5262 | "src/qc8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5263 | "src/qc8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5264 | "src/qc8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5265 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 5266 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
| 5267 | "src/qs8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5268 | "src/qs8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5269 | "src/qs8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5270 | "src/qs8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5271 | "src/qs8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5272 | "src/qs8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5273 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 5274 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
| 5275 | "src/qu8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5276 | "src/qu8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5277 | "src/qu8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5278 | "src/qu8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5279 | "src/qu8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5280 | "src/qu8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5281 | ] |
| 5282 | |
| 5283 | ALL_AVX512SKX_MICROKERNEL_SRCS = [ |
Marat Dukhan | 98042f2 | 2021-06-15 00:43:13 -0700 | [diff] [blame] | 5284 | "src/qc8-dwconv/gen/up16x9-minmax-fp32-avx512skx-mul32.c", |
| 5285 | "src/qc8-dwconv/gen/up16x25-minmax-fp32-avx512skx-mul32.c", |
| 5286 | "src/qc8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 5287 | "src/qc8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | c3e3f1c | 2021-06-03 09:56:16 -0700 | [diff] [blame] | 5288 | "src/qc8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5289 | "src/qc8-gemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 5290 | "src/qc8-gemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 5291 | "src/qc8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5292 | "src/qc8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5293 | "src/qc8-igemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 5294 | "src/qc8-igemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 5295 | "src/qc8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5296 | "src/qs8-dwconv/gen/up16x9-minmax-fp32-avx512skx-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5297 | "src/qs8-dwconv/gen/up16x9-minmax-gemmlowp-avx512skx-mul32.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5298 | "src/qs8-dwconv/gen/up16x25-minmax-fp32-avx512skx-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5299 | "src/qs8-dwconv/gen/up16x25-minmax-gemmlowp-avx512skx-mul32.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5300 | "src/qs8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5301 | "src/qs8-dwconv/gen/up32x9-minmax-gemmlowp-avx512skx-mul32.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5302 | "src/qs8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5303 | "src/qs8-dwconv/gen/up32x25-minmax-gemmlowp-avx512skx-mul32.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5304 | "src/qs8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5305 | "src/qs8-gemm/gen/1x16c8-minmax-gemmlowp-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5306 | "src/qs8-gemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5307 | "src/qs8-gemm/gen/2x16c8-minmax-gemmlowp-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5308 | "src/qs8-gemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5309 | "src/qs8-gemm/gen/3x16c8-minmax-gemmlowp-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5310 | "src/qs8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5311 | "src/qs8-gemm/gen/4x16c8-minmax-gemmlowp-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5312 | "src/qs8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5313 | "src/qs8-igemm/gen/1x16c8-minmax-gemmlowp-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5314 | "src/qs8-igemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5315 | "src/qs8-igemm/gen/2x16c8-minmax-gemmlowp-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5316 | "src/qs8-igemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5317 | "src/qs8-igemm/gen/3x16c8-minmax-gemmlowp-avx512skx.c", |
Marat Dukhan | 71855ee | 2021-05-25 19:05:06 -0700 | [diff] [blame] | 5318 | "src/qs8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5319 | "src/qs8-igemm/gen/4x16c8-minmax-gemmlowp-avx512skx.c", |
Marat Dukhan | e76049a | 2021-07-22 14:48:59 -0700 | [diff] [blame] | 5320 | "src/qs8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5321 | "src/qs8-vadd/gen/minmax-avx512skx-mul32-ld128-x32.c", |
| 5322 | "src/qs8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5323 | "src/qs8-vaddc/gen/minmax-avx512skx-mul32-ld128-x32.c", |
Marat Dukhan | cfd606b | 2021-07-09 01:18:45 -0700 | [diff] [blame] | 5324 | "src/qu8-dwconv/gen/up16x9-minmax-fp32-avx512skx-mul32.c", |
| 5325 | "src/qu8-dwconv/gen/up16x25-minmax-fp32-avx512skx-mul32.c", |
| 5326 | "src/qu8-dwconv/gen/up32x9-minmax-fp32-avx512skx-mul32.c", |
| 5327 | "src/qu8-dwconv/gen/up32x25-minmax-fp32-avx512skx-mul32.c", |
Marat Dukhan | 3cf2e22 | 2021-07-08 11:38:45 -0700 | [diff] [blame] | 5328 | "src/qu8-gemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5329 | "src/qu8-gemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 5330 | "src/qu8-gemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 5331 | "src/qu8-gemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
| 5332 | "src/qu8-igemm/gen/1x16c8-minmax-fp32-avx512skx.c", |
| 5333 | "src/qu8-igemm/gen/2x16c8-minmax-fp32-avx512skx.c", |
| 5334 | "src/qu8-igemm/gen/3x16c8-minmax-fp32-avx512skx.c", |
| 5335 | "src/qu8-igemm/gen/4x16c8-minmax-fp32-avx512skx.c", |
Marat Dukhan | e76049a | 2021-07-22 14:48:59 -0700 | [diff] [blame] | 5336 | "src/qu8-vadd/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5337 | "src/qu8-vadd/gen/minmax-avx512skx-mul32-ld128-x32.c", |
| 5338 | "src/qu8-vaddc/gen/minmax-avx512skx-mul32-ld128-x16.c", |
| 5339 | "src/qu8-vaddc/gen/minmax-avx512skx-mul32-ld128-x32.c", |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 5340 | ] |
| 5341 | |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 5342 | WASM32_ASM_MICROKERNEL_SRCS = [ |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 5343 | "src/f32-vrelu/wasm_shr_x1.S", |
| 5344 | "src/f32-vrelu/wasm_shr_x2.S", |
| 5345 | "src/f32-vrelu/wasm_shr_x4.S", |
Frank Barchard | bcedc08 | 2020-08-17 18:00:51 -0700 | [diff] [blame] | 5346 | ] |
| 5347 | |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 5348 | AARCH32_ASM_MICROKERNEL_SRCS = [ |
Marat Dukhan | 32f9381 | 2020-05-17 20:31:21 -0700 | [diff] [blame] | 5349 | "src/f32-gemm/4x4-aarch32-vfp-ld64.S", |
Marat Dukhan | 3b98f6b | 2020-05-17 10:09:22 -0700 | [diff] [blame] | 5350 | "src/f32-gemm/4x4-minmax-aarch32-vfp-ld64.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5351 | "src/f32-gemm/4x8-minmax-aarch32-neon-cortex-a53.S", |
| 5352 | "src/f32-gemm/4x8-minmax-aarch32-neon-cortex-a55.S", |
Frank Barchard | 490febe | 2020-07-16 18:42:17 -0700 | [diff] [blame] | 5353 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-cortex-a7.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5354 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-cortex-a75.S", |
Frank Barchard | 569561d | 2020-06-17 13:11:12 -0700 | [diff] [blame] | 5355 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-ld64.S", |
Frank Barchard | 490febe | 2020-07-16 18:42:17 -0700 | [diff] [blame] | 5356 | "src/f32-gemm/gen/4x8-minmax-aarch32-neon-pld-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5357 | "src/f32-igemm/4x8-minmax-aarch32-neon-cortex-a53.S", |
| 5358 | "src/f32-igemm/4x8-minmax-aarch32-neon-cortex-a55.S", |
Frank Barchard | 490febe | 2020-07-16 18:42:17 -0700 | [diff] [blame] | 5359 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-cortex-a7.S", |
| 5360 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-cortex-a75.S", |
| 5361 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-ld64.S", |
| 5362 | "src/f32-igemm/gen/4x8-minmax-aarch32-neon-pld-cortex-a75.S", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5363 | ] |
| 5364 | |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 5365 | AARCH64_ASM_MICROKERNEL_SRCS = [ |
Frank Barchard | bddfbcd | 2020-04-15 12:32:41 -0700 | [diff] [blame] | 5366 | "src/f16-gemm/gen-inc/1x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5367 | "src/f16-gemm/gen-inc/1x16inc-minmax-aarch64-neonfp16arith-ld32.S", |
Frank Barchard | bddfbcd | 2020-04-15 12:32:41 -0700 | [diff] [blame] | 5368 | "src/f16-gemm/gen-inc/4x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5369 | "src/f16-gemm/gen-inc/4x16inc-minmax-aarch64-neonfp16arith-ld32.S", |
Frank Barchard | bddfbcd | 2020-04-15 12:32:41 -0700 | [diff] [blame] | 5370 | "src/f16-gemm/gen-inc/6x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 80fc5f4 | 2021-06-07 10:43:16 -0700 | [diff] [blame] | 5371 | "src/f16-gemm/gen-inc/6x16inc-minmax-aarch64-neonfp16arith-cortex-a55.S", |
Frank Barchard | 9737461 | 2021-06-07 11:51:07 -0700 | [diff] [blame] | 5372 | "src/f16-gemm/gen-inc/6x16inc-minmax-aarch64-neonfp16arith-cortex-a75.S", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5373 | "src/f16-gemm/gen-inc/6x16inc-minmax-aarch64-neonfp16arith-ld32.S", |
| 5374 | "src/f16-gemm/gen-inc/8x8inc-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5375 | "src/f16-gemm/gen/1x8-minmax-aarch64-neonfp16arith-ld64.S", |
| 5376 | "src/f16-gemm/gen/1x16-minmax-aarch64-neonfp16arith-ld32.S", |
| 5377 | "src/f16-gemm/gen/4x8-minmax-aarch64-neonfp16arith-ld64.S", |
| 5378 | "src/f16-gemm/gen/4x16-minmax-aarch64-neonfp16arith-ld32.S", |
| 5379 | "src/f16-gemm/gen/6x8-minmax-aarch64-neonfp16arith-ld64.S", |
Frank Barchard | 80fc5f4 | 2021-06-07 10:43:16 -0700 | [diff] [blame] | 5380 | "src/f16-gemm/gen/6x16-minmax-aarch64-neonfp16arith-cortex-a55.S", |
Frank Barchard | 9737461 | 2021-06-07 11:51:07 -0700 | [diff] [blame] | 5381 | "src/f16-gemm/gen/6x16-minmax-aarch64-neonfp16arith-cortex-a75.S", |
Frank Barchard | 23eb482 | 2021-06-08 15:03:41 -0700 | [diff] [blame] | 5382 | "src/f16-gemm/gen/6x16-minmax-aarch64-neonfp16arith-ld32.S", |
| 5383 | "src/f16-gemm/gen/8x8-minmax-aarch64-neonfp16arith-ld64.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5384 | "src/f32-dwconv/up4x9-minmax-aarch64-neonfma-cortex-a55.S", |
| 5385 | "src/f32-dwconv/up4x9-minmax-aarch64-neonfma.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5386 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5387 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5388 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5389 | "src/f32-gemm/gen-inc/1x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5390 | "src/f32-gemm/gen-inc/1x12inc-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5391 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-cortex-a53.S", |
| 5392 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-cortex-a55.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5393 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5394 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5395 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5396 | "src/f32-gemm/gen-inc/4x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5397 | "src/f32-gemm/gen-inc/4x12inc-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5398 | "src/f32-gemm/gen-inc/5x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5399 | "src/f32-gemm/gen-inc/5x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5400 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a53.S", |
| 5401 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5402 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a73.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5403 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5404 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5405 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5406 | "src/f32-gemm/gen-inc/6x8inc-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5407 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-cortex-a53.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5408 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 5409 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5410 | "src/f32-gemm/gen/1x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5411 | "src/f32-gemm/gen/1x12-minmax-aarch64-neonfma-cortex-a53.S", |
| 5412 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 5413 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5414 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 5415 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-ld64.S", |
| 5416 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5417 | "src/f32-gemm/gen/4x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5418 | "src/f32-gemm/gen/4x12-minmax-aarch64-neonfma-cortex-a53.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5419 | "src/f32-gemm/gen/5x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5420 | "src/f32-gemm/gen/5x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5421 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 5422 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5423 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a73.S", |
| 5424 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 5425 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-ld64.S", |
| 5426 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5427 | "src/f32-gemm/gen/6x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5428 | "src/f32-igemm/1x8-minmax-aarch64-neonfma-cortex-a53.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5429 | "src/f32-igemm/1x12-minmax-aarch64-neonfma-cortex-a53.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5430 | "src/f32-igemm/4x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 5431 | "src/f32-igemm/4x8-minmax-aarch64-neonfma-cortex-a55.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5432 | "src/f32-igemm/4x12-minmax-aarch64-neonfma-cortex-a53.S", |
| 5433 | "src/f32-igemm/6x8-minmax-aarch64-neonfma-cortex-a53.S", |
| 5434 | "src/f32-igemm/6x8-minmax-aarch64-neonfma-cortex-a55.S", |
| 5435 | "src/f32-igemm/6x8-minmax-aarch64-neonfma-cortex-a73.S", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5436 | "src/f32-igemm/gen/1x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5437 | "src/f32-igemm/gen/1x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 5438 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | e349124 | 2021-06-11 14:04:57 -0700 | [diff] [blame] | 5439 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 79cd5f9 | 2021-06-21 17:34:59 -0700 | [diff] [blame] | 5440 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5441 | "src/f32-igemm/gen/4x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
| 5442 | "src/f32-igemm/gen/5x8-minmax-aarch64-neonfma-cortex-a75.S", |
| 5443 | "src/f32-igemm/gen/5x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
| 5444 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-cortex-a75.S", |
Frank Barchard | e349124 | 2021-06-11 14:04:57 -0700 | [diff] [blame] | 5445 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-ld64.S", |
Frank Barchard | 79cd5f9 | 2021-06-21 17:34:59 -0700 | [diff] [blame] | 5446 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-ld128.S", |
Frank Barchard | 143a110 | 2021-06-15 09:15:34 -0700 | [diff] [blame] | 5447 | "src/f32-igemm/gen/6x8-minmax-aarch64-neonfma-prfm-cortex-a75.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5448 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5449 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5450 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5451 | "src/qc8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 5452 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 5453 | "src/qc8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5454 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5455 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5456 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5457 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
| 5458 | "src/qc8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mull-padal.S", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 5459 | "src/qc8-gemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 5460 | "src/qc8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5461 | "src/qc8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
| 5462 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 5463 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 5464 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 5465 | "src/qc8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5466 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5467 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5468 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5469 | "src/qc8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
| 5470 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5471 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5472 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5473 | "src/qc8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 5474 | "src/qc8-igemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 5475 | "src/qc8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5476 | "src/qc8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
| 5477 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 5478 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 5479 | "src/qc8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5480 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5481 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5482 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5483 | "src/qs8-gemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 5484 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5485 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5486 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm.S", |
| 5487 | "src/qs8-gemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5488 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5489 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5490 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm.S", |
| 5491 | "src/qs8-gemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal.S", |
Frank Barchard | 1a0b276 | 2021-06-29 18:37:59 -0700 | [diff] [blame] | 5492 | "src/qs8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 5493 | "src/qs8-gemm/gen/1x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5494 | "src/qs8-gemm/gen/1x16c4-minmax-gemmlowp-aarch64-neondot-ld32.S", |
| 5495 | "src/qs8-gemm/gen/1x16c4-minmax-gemmlowp-aarch64-neondot-ld64.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5496 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-aarch64-neondot-ld32.S", |
| 5497 | "src/qs8-gemm/gen/1x16c4-minmax-rndnu-aarch64-neondot-ld64.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5498 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5499 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5500 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5501 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
| 5502 | "src/qs8-gemm/gen/2x8c8-minmax-fp32-aarch64-neon-mull-padal.S", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 5503 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5504 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5505 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm.S", |
| 5506 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5507 | "src/qs8-gemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mull-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5508 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5509 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5510 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm.S", |
| 5511 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal.S", |
| 5512 | "src/qs8-gemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mull-padal.S", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 5513 | "src/qs8-gemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5514 | "src/qs8-gemm/gen/2x8c16-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5515 | "src/qs8-gemm/gen/2x8c16-minmax-rndnu-aarch64-neon-mlal-padal.S", |
Frank Barchard | 98af05c | 2021-06-30 12:15:04 -0700 | [diff] [blame] | 5516 | "src/qs8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5517 | "src/qs8-gemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 5518 | "src/qs8-gemm/gen/4x16-minmax-gemmlowp-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5519 | "src/qs8-gemm/gen/4x16-minmax-gemmlowp-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5520 | "src/qs8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5521 | "src/qs8-gemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 1a0b276 | 2021-06-29 18:37:59 -0700 | [diff] [blame] | 5522 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 5523 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld32.S", |
| 5524 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 5525 | "src/qs8-gemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5526 | "src/qs8-gemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-cortex-a55.S", |
| 5527 | "src/qs8-gemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-ld32.S", |
| 5528 | "src/qs8-gemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-ld64.S", |
Frank Barchard | 0ae35f2 | 2021-06-15 17:34:24 -0700 | [diff] [blame] | 5529 | "src/qs8-gemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-ld128.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5530 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
| 5531 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld32.S", |
| 5532 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld64.S", |
Frank Barchard | 60729d0 | 2021-07-20 12:25:09 -0700 | [diff] [blame] | 5533 | "src/qs8-gemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5534 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5535 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5536 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5537 | "src/qs8-igemm/gen/1x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 5538 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5539 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5540 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm.S", |
| 5541 | "src/qs8-igemm/gen/1x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5542 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5543 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5544 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm.S", |
| 5545 | "src/qs8-igemm/gen/1x8c8-minmax-rndnu-aarch64-neon-mlal-padal.S", |
Frank Barchard | 960ae34 | 2021-07-01 11:31:11 -0700 | [diff] [blame] | 5546 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5547 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5548 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal-prfm.S", |
| 5549 | "src/qs8-igemm/gen/2x8c8-minmax-fp32-aarch64-neon-mlal-padal.S", |
Marat Dukhan | d65d20e | 2021-05-24 16:59:51 -0700 | [diff] [blame] | 5550 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5551 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5552 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal-prfm.S", |
| 5553 | "src/qs8-igemm/gen/2x8c8-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5554 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-cortex-a53.S", |
| 5555 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm-cortex-a53.S", |
| 5556 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal-prfm.S", |
| 5557 | "src/qs8-igemm/gen/2x8c8-minmax-rndnu-aarch64-neon-mlal-padal.S", |
Frank Barchard | 1663c0c | 2021-07-01 11:20:06 -0700 | [diff] [blame] | 5558 | "src/qs8-igemm/gen/2x8c16-minmax-fp32-aarch64-neon-mlal-padal.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5559 | "src/qs8-igemm/gen/2x8c16-minmax-gemmlowp-aarch64-neon-mlal-padal.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5560 | "src/qs8-igemm/gen/2x8c16-minmax-rndnu-aarch64-neon-mlal-padal.S", |
Frank Barchard | 98af05c | 2021-06-30 12:15:04 -0700 | [diff] [blame] | 5561 | "src/qs8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5562 | "src/qs8-igemm/gen/4x16-minmax-fp32-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | f10af6c | 2021-06-30 12:42:29 -0700 | [diff] [blame] | 5563 | "src/qs8-igemm/gen/4x16-minmax-gemmlowp-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5564 | "src/qs8-igemm/gen/4x16-minmax-gemmlowp-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5565 | "src/qs8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-cortex-a53.S", |
| 5566 | "src/qs8-igemm/gen/4x16-minmax-rndnu-aarch64-neon-mlal-lane-prfm-cortex-a53.S", |
Frank Barchard | 1a0b276 | 2021-06-29 18:37:59 -0700 | [diff] [blame] | 5567 | "src/qs8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-cortex-a55.S", |
| 5568 | "src/qs8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld64.S", |
| 5569 | "src/qs8-igemm/gen/4x16c4-minmax-fp32-aarch64-neondot-ld128.S", |
Frank Barchard | d208bec | 2021-05-28 11:36:39 -0700 | [diff] [blame] | 5570 | "src/qs8-igemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-cortex-a55.S", |
| 5571 | "src/qs8-igemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-ld64.S", |
Frank Barchard | 0ae35f2 | 2021-06-15 17:34:24 -0700 | [diff] [blame] | 5572 | "src/qs8-igemm/gen/4x16c4-minmax-gemmlowp-aarch64-neondot-ld128.S", |
Frank Barchard | 13db60f | 2021-07-20 14:34:35 -0700 | [diff] [blame] | 5573 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-cortex-a55.S", |
| 5574 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld64.S", |
Frank Barchard | 60729d0 | 2021-07-20 12:25:09 -0700 | [diff] [blame] | 5575 | "src/qs8-igemm/gen/4x16c4-minmax-rndnu-aarch64-neondot-ld128.S", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5576 | ] |
| 5577 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 5578 | INTERNAL_MICROKERNEL_HDRS = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5579 | "src/xnnpack/argmaxpool.h", |
| 5580 | "src/xnnpack/avgpool.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5581 | "src/xnnpack/common.h", |
| 5582 | "src/xnnpack/conv.h", |
Yury Kartynnik | e784186 | 2020-11-04 18:22:18 -0800 | [diff] [blame] | 5583 | "src/xnnpack/depthtospace.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5584 | "src/xnnpack/dwconv.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5585 | "src/xnnpack/fill.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5586 | "src/xnnpack/gavgpool.h", |
| 5587 | "src/xnnpack/gemm.h", |
Marat Dukhan | 660fd19 | 2020-03-10 04:55:30 -0700 | [diff] [blame] | 5588 | "src/xnnpack/ibilinear.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5589 | "src/xnnpack/igemm.h", |
Marat Dukhan | cfb3134 | 2019-12-05 10:42:57 -0800 | [diff] [blame] | 5590 | "src/xnnpack/intrinsics-polyfill.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5591 | "src/xnnpack/lut.h", |
| 5592 | "src/xnnpack/math.h", |
| 5593 | "src/xnnpack/maxpool.h", |
| 5594 | "src/xnnpack/packx.h", |
| 5595 | "src/xnnpack/pad.h", |
| 5596 | "src/xnnpack/params.h", |
| 5597 | "src/xnnpack/pavgpool.h", |
| 5598 | "src/xnnpack/ppmm.h", |
| 5599 | "src/xnnpack/prelu.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 5600 | "src/xnnpack/raddexpminusmax.h", |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 5601 | "src/xnnpack/raddextexp.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 5602 | "src/xnnpack/raddstoreexpminusmax.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5603 | "src/xnnpack/rmax.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5604 | "src/xnnpack/spmm.h", |
| 5605 | "src/xnnpack/unpool.h", |
| 5606 | "src/xnnpack/vadd.h", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 5607 | "src/xnnpack/vbinary.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5608 | "src/xnnpack/vmulcaddc.h", |
Marat Dukhan | 05ac8e3 | 2019-10-21 15:39:33 -0700 | [diff] [blame] | 5609 | "src/xnnpack/vscale.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 5610 | "src/xnnpack/vscaleexpminusmax.h", |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 5611 | "src/xnnpack/vscaleextexp.h", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 5612 | "src/xnnpack/vunary.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5613 | "src/xnnpack/zip.h", |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 5614 | ] |
| 5615 | |
| 5616 | INTERNAL_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5617 | "include/xnnpack.h", |
| 5618 | "src/xnnpack/allocator.h", |
| 5619 | "src/xnnpack/compute.h", |
| 5620 | "src/xnnpack/im2col.h", |
| 5621 | "src/xnnpack/indirection.h", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 5622 | "src/xnnpack/math-stubs.h", |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 5623 | "src/xnnpack/memory-planner.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5624 | "src/xnnpack/operator.h", |
| 5625 | "src/xnnpack/pack.h", |
Marat Dukhan | eeaa7bd | 2019-10-25 17:31:25 -0700 | [diff] [blame] | 5626 | "src/xnnpack/params-init.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5627 | "src/xnnpack/requantization-stubs.h", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 5628 | "src/xnnpack/requantization.h", |
Marat Dukhan | 1d75a54 | 2020-02-03 12:23:01 -0800 | [diff] [blame] | 5629 | "src/xnnpack/subgraph.h", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 5630 | ] |
| 5631 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 5632 | ACCURACY_EVAL_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 5633 | "src/xnnpack/math-stubs.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5634 | ] |
| 5635 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 5636 | MICROKERNEL_BENCHMARK_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5637 | "include/xnnpack.h", |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 5638 | "src/xnnpack/params-init.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5639 | ] |
| 5640 | |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 5641 | MICROKERNEL_TEST_HDRS = INTERNAL_MICROKERNEL_HDRS + [ |
Frank Barchard | 35db7d0 | 2020-10-26 13:37:34 -0700 | [diff] [blame] | 5642 | "include/xnnpack.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5643 | "src/xnnpack/isa-checks.h", |
Marat Dukhan | eeaa7bd | 2019-10-25 17:31:25 -0700 | [diff] [blame] | 5644 | "src/xnnpack/params-init.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5645 | "src/xnnpack/requantization.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5646 | ] |
| 5647 | |
| 5648 | OPERATOR_TEST_PARAMS_HDRS = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5649 | "src/xnnpack/common.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5650 | "src/xnnpack/params.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5651 | ] |
| 5652 | |
| 5653 | WEIGHTS_PACK_HDRS = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5654 | "src/xnnpack/compute.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 5655 | "src/xnnpack/operator.h", |
| 5656 | "src/xnnpack/pack.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5657 | ] |
| 5658 | |
Marat Dukhan | c8e00eb | 2019-10-04 14:55:26 -0700 | [diff] [blame] | 5659 | LOGGING_COPTS = select({ |
| 5660 | # No logging in optimized mode |
| 5661 | ":optimized_build": ["-DXNN_LOG_LEVEL=0"], |
| 5662 | # Full logging in debug mode |
| 5663 | ":debug_build": ["-DXNN_LOG_LEVEL=5"], |
| 5664 | # Error-only logging in default (fastbuild) mode |
| 5665 | "//conditions:default": ["-DXNN_LOG_LEVEL=2"], |
| 5666 | }) |
| 5667 | |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 5668 | LOGGING_SRCS = select({ |
| 5669 | # No logging in optimized mode |
| 5670 | ":optimized_build": [], |
| 5671 | "//conditions:default": [ |
Marat Dukhan | ccd3a1d | 2021-03-29 16:03:12 -0700 | [diff] [blame] | 5672 | "src/datatype-strings.c", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 5673 | "src/operator-strings.c", |
| 5674 | "src/subgraph-strings.c", |
| 5675 | ], |
| 5676 | }) |
| 5677 | |
Marat Dukhan | c8e00eb | 2019-10-04 14:55:26 -0700 | [diff] [blame] | 5678 | LOGGING_HDRS = [ |
| 5679 | "src/xnnpack/log.h", |
| 5680 | ] |
| 5681 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5682 | xnnpack_cc_library( |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 5683 | name = "tables", |
| 5684 | srcs = TABLE_SRCS, |
| 5685 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 5686 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5687 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 5688 | ) |
| 5689 | |
| 5690 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5691 | name = "scalar_bench_microkernels", |
| 5692 | srcs = ALL_SCALAR_MICROKERNEL_SRCS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5693 | hdrs = INTERNAL_HDRS, |
| 5694 | aarch32_copts = ["-marm"], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 5695 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5696 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5697 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 5698 | ":tables", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5699 | "@FP16", |
| 5700 | "@FXdiv", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 5701 | "@pthreadpool", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5702 | ], |
| 5703 | ) |
| 5704 | |
| 5705 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5706 | name = "scalar_prod_microkernels", |
| 5707 | srcs = PROD_SCALAR_MICROKERNEL_SRCS, |
| 5708 | hdrs = INTERNAL_HDRS, |
| 5709 | aarch32_copts = ["-marm"], |
| 5710 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5711 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5712 | deps = [ |
| 5713 | ":tables", |
| 5714 | "@FP16", |
| 5715 | "@FXdiv", |
| 5716 | "@pthreadpool", |
| 5717 | ], |
| 5718 | ) |
| 5719 | |
| 5720 | xnnpack_cc_library( |
| 5721 | name = "scalar_test_microkernels", |
| 5722 | srcs = ALL_SCALAR_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5723 | hdrs = INTERNAL_HDRS, |
| 5724 | aarch32_copts = ["-marm"], |
| 5725 | copts = [ |
| 5726 | "-UNDEBUG", |
| 5727 | "-DXNN_TEST_MODE=1", |
| 5728 | ], |
| 5729 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5730 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5731 | deps = [ |
| 5732 | ":tables", |
| 5733 | "@FP16", |
| 5734 | "@FXdiv", |
| 5735 | "@pthreadpool", |
| 5736 | ], |
| 5737 | ) |
| 5738 | |
| 5739 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5740 | name = "wasm_bench_microkernels", |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 5741 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 5742 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5743 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5744 | wasm_srcs = ALL_WASM_MICROKERNEL_SRCS, |
| 5745 | wasmsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 5746 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 5747 | ":tables", |
Marat Dukhan | 436ebe6 | 2019-12-04 15:10:12 -0800 | [diff] [blame] | 5748 | "@FP16", |
| 5749 | "@FXdiv", |
| 5750 | "@pthreadpool", |
| 5751 | ], |
| 5752 | ) |
| 5753 | |
| 5754 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5755 | name = "wasm_prod_microkernels", |
| 5756 | hdrs = INTERNAL_HDRS, |
| 5757 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5758 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5759 | wasm_srcs = ALL_WASM_MICROKERNEL_SRCS, |
| 5760 | wasmsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
| 5761 | deps = [ |
| 5762 | ":tables", |
| 5763 | "@FP16", |
| 5764 | "@FXdiv", |
| 5765 | "@pthreadpool", |
| 5766 | ], |
| 5767 | ) |
| 5768 | |
| 5769 | xnnpack_cc_library( |
| 5770 | name = "wasm_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5771 | hdrs = INTERNAL_HDRS, |
| 5772 | copts = [ |
| 5773 | "-UNDEBUG", |
| 5774 | "-DXNN_TEST_MODE=1", |
| 5775 | ], |
| 5776 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5777 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5778 | wasm_srcs = ALL_WASM_MICROKERNEL_SRCS, |
| 5779 | wasmsimd_srcs = ALL_WASM_MICROKERNEL_SRCS + ALL_WASMSIMD_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5780 | deps = [ |
| 5781 | ":tables", |
| 5782 | "@FP16", |
| 5783 | "@FXdiv", |
| 5784 | "@pthreadpool", |
| 5785 | ], |
| 5786 | ) |
| 5787 | |
| 5788 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5789 | name = "neon_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5790 | hdrs = INTERNAL_HDRS, |
| 5791 | aarch32_copts = [ |
| 5792 | "-marm", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 5793 | "-march=armv7-a", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5794 | "-mfpu=neon", |
| 5795 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5796 | aarch32_srcs = ALL_NEON_MICROKERNEL_SRCS, |
| 5797 | aarch64_srcs = ALL_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 5798 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5799 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 5800 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 5801 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 5802 | "@FP16", |
| 5803 | "@pthreadpool", |
| 5804 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5805 | ) |
| 5806 | |
| 5807 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5808 | name = "neon_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5809 | hdrs = INTERNAL_HDRS, |
| 5810 | aarch32_copts = [ |
| 5811 | "-marm", |
| 5812 | "-march=armv7-a", |
| 5813 | "-mfpu=neon", |
| 5814 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5815 | aarch32_srcs = PROD_NEON_MICROKERNEL_SRCS, |
| 5816 | aarch64_srcs = PROD_NEON_MICROKERNEL_SRCS, |
| 5817 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5818 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5819 | deps = [ |
| 5820 | ":tables", |
| 5821 | "@FP16", |
| 5822 | "@pthreadpool", |
| 5823 | ], |
| 5824 | ) |
| 5825 | |
| 5826 | xnnpack_cc_library( |
| 5827 | name = "neon_test_microkernels", |
| 5828 | hdrs = INTERNAL_HDRS, |
| 5829 | aarch32_copts = [ |
| 5830 | "-marm", |
| 5831 | "-march=armv7-a", |
| 5832 | "-mfpu=neon", |
| 5833 | ], |
| 5834 | aarch32_srcs = ALL_NEON_MICROKERNEL_SRCS, |
| 5835 | aarch64_srcs = ALL_NEON_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5836 | copts = [ |
| 5837 | "-UNDEBUG", |
| 5838 | "-DXNN_TEST_MODE=1", |
| 5839 | ], |
| 5840 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5841 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5842 | deps = [ |
| 5843 | ":tables", |
| 5844 | "@FP16", |
| 5845 | "@pthreadpool", |
| 5846 | ], |
| 5847 | ) |
| 5848 | |
| 5849 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5850 | name = "neonfma_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5851 | hdrs = INTERNAL_HDRS, |
| 5852 | aarch32_copts = [ |
| 5853 | "-marm", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 5854 | "-march=armv7-a", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5855 | "-mfpu=neon-vfpv4", |
| 5856 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5857 | aarch32_srcs = ALL_NEONFMA_MICROKERNEL_SRCS, |
| 5858 | aarch64_srcs = ALL_NEONFMA_MICROKERNEL_SRCS + ALL_AARCH64_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 5859 | apple_aarch32_copts = [ |
| 5860 | "-mcpu=swift", |
| 5861 | "-mtune=generic", |
| 5862 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 5863 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5864 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 5865 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 5866 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 5867 | "@FP16", |
| 5868 | "@pthreadpool", |
| 5869 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5870 | ) |
| 5871 | |
| 5872 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5873 | name = "neonfma_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5874 | hdrs = INTERNAL_HDRS, |
| 5875 | aarch32_copts = [ |
| 5876 | "-marm", |
| 5877 | "-march=armv7-a", |
| 5878 | "-mfpu=neon-vfpv4", |
| 5879 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5880 | aarch32_srcs = PROD_NEONFMA_MICROKERNEL_SRCS, |
| 5881 | aarch64_srcs = PROD_NEONFMA_MICROKERNEL_SRCS + PROD_AARCH64_NEONFMA_MICROKERNEL_SRCS, |
| 5882 | apple_aarch32_copts = [ |
| 5883 | "-mcpu=swift", |
| 5884 | "-mtune=generic", |
| 5885 | ], |
| 5886 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5887 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5888 | deps = [ |
| 5889 | ":tables", |
| 5890 | "@FP16", |
| 5891 | "@pthreadpool", |
| 5892 | ], |
| 5893 | ) |
| 5894 | |
| 5895 | xnnpack_cc_library( |
| 5896 | name = "neonfma_test_microkernels", |
| 5897 | hdrs = INTERNAL_HDRS, |
| 5898 | aarch32_copts = [ |
| 5899 | "-marm", |
| 5900 | "-march=armv7-a", |
| 5901 | "-mfpu=neon-vfpv4", |
| 5902 | ], |
| 5903 | aarch32_srcs = ALL_NEONFMA_MICROKERNEL_SRCS, |
| 5904 | aarch64_srcs = ALL_NEONFMA_MICROKERNEL_SRCS + ALL_AARCH64_NEONFMA_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 5905 | apple_aarch32_copts = [ |
| 5906 | "-mcpu=swift", |
| 5907 | "-mtune=generic", |
| 5908 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5909 | copts = [ |
| 5910 | "-UNDEBUG", |
| 5911 | "-DXNN_TEST_MODE=1", |
| 5912 | ], |
| 5913 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5914 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5915 | deps = [ |
| 5916 | ":tables", |
| 5917 | "@FP16", |
| 5918 | "@pthreadpool", |
| 5919 | ], |
| 5920 | ) |
| 5921 | |
| 5922 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5923 | name = "neonv8_bench_microkernels", |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 5924 | hdrs = INTERNAL_HDRS, |
| 5925 | aarch32_copts = [ |
| 5926 | "-marm", |
| 5927 | "-march=armv8-a", |
| 5928 | "-mfpu=neon-fp-armv8", |
| 5929 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5930 | aarch32_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
| 5931 | aarch64_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 5932 | apple_aarch32_copts = [ |
| 5933 | "-mcpu=cyclone", |
| 5934 | "-mtune=generic", |
| 5935 | ], |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 5936 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5937 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5938 | deps = [ |
| 5939 | ":tables", |
| 5940 | "@FP16", |
| 5941 | "@pthreadpool", |
| 5942 | ], |
| 5943 | ) |
| 5944 | |
| 5945 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5946 | name = "neonv8_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5947 | hdrs = INTERNAL_HDRS, |
| 5948 | aarch32_copts = [ |
| 5949 | "-marm", |
| 5950 | "-march=armv8-a", |
| 5951 | "-mfpu=neon-fp-armv8", |
| 5952 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5953 | aarch32_srcs = PROD_NEONV8_MICROKERNEL_SRCS, |
| 5954 | aarch64_srcs = PROD_NEONV8_MICROKERNEL_SRCS, |
| 5955 | apple_aarch32_copts = [ |
| 5956 | "-mcpu=cyclone", |
| 5957 | "-mtune=generic", |
| 5958 | ], |
| 5959 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5960 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5961 | deps = [ |
| 5962 | ":tables", |
| 5963 | "@FP16", |
| 5964 | "@pthreadpool", |
| 5965 | ], |
| 5966 | ) |
| 5967 | |
| 5968 | xnnpack_cc_library( |
| 5969 | name = "neonv8_test_microkernels", |
| 5970 | hdrs = INTERNAL_HDRS, |
| 5971 | aarch32_copts = [ |
| 5972 | "-marm", |
| 5973 | "-march=armv8-a", |
| 5974 | "-mfpu=neon-fp-armv8", |
| 5975 | ], |
| 5976 | aarch32_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
| 5977 | aarch64_srcs = ALL_NEONV8_MICROKERNEL_SRCS, |
Marat Dukhan | bc69ed6 | 2020-06-09 21:34:56 -0700 | [diff] [blame] | 5978 | apple_aarch32_copts = [ |
| 5979 | "-mcpu=cyclone", |
| 5980 | "-mtune=generic", |
| 5981 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 5982 | copts = [ |
| 5983 | "-UNDEBUG", |
| 5984 | "-DXNN_TEST_MODE=1", |
| 5985 | ], |
| 5986 | gcc_copts = xnnpack_gcc_std_copts(), |
| 5987 | msvc_copts = xnnpack_msvc_std_copts(), |
| 5988 | deps = [ |
| 5989 | ":tables", |
| 5990 | "@FP16", |
| 5991 | "@pthreadpool", |
| 5992 | ], |
| 5993 | ) |
| 5994 | |
| 5995 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5996 | name = "neonfp16arith_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 5997 | hdrs = INTERNAL_HDRS, |
| 5998 | aarch64_copts = ["-march=armv8.2-a+fp16"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 5999 | aarch64_srcs = ALL_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6000 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6001 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6002 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6003 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6004 | "@FP16", |
| 6005 | "@pthreadpool", |
| 6006 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6007 | ) |
| 6008 | |
| 6009 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6010 | name = "neonfp16arith_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6011 | hdrs = INTERNAL_HDRS, |
| 6012 | aarch64_copts = ["-march=armv8.2-a+fp16"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6013 | aarch64_srcs = PROD_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS, |
| 6014 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6015 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6016 | deps = [ |
| 6017 | ":tables", |
| 6018 | "@FP16", |
| 6019 | "@pthreadpool", |
| 6020 | ], |
| 6021 | ) |
| 6022 | |
| 6023 | xnnpack_cc_library( |
| 6024 | name = "neonfp16arith_test_microkernels", |
| 6025 | hdrs = INTERNAL_HDRS, |
| 6026 | aarch64_copts = ["-march=armv8.2-a+fp16"], |
| 6027 | aarch64_srcs = ALL_AARCH64_NEONFP16ARITH_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6028 | copts = [ |
| 6029 | "-UNDEBUG", |
| 6030 | "-DXNN_TEST_MODE=1", |
| 6031 | ], |
| 6032 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6033 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6034 | deps = [ |
| 6035 | ":tables", |
| 6036 | "@FP16", |
| 6037 | "@pthreadpool", |
| 6038 | ], |
| 6039 | ) |
| 6040 | |
| 6041 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6042 | name = "neondot_bench_microkernels", |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6043 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 799ac75 | 2020-08-13 16:08:03 -0700 | [diff] [blame] | 6044 | aarch32_copts = [ |
| 6045 | "-marm", |
| 6046 | "-march=armv8.2-a+dotprod", |
| 6047 | "-mfpu=neon-fp-armv8", |
| 6048 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6049 | aarch32_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6050 | aarch64_copts = ["-march=armv8.2-a+dotprod"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6051 | aarch64_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6052 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6053 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6054 | deps = [ |
| 6055 | ":tables", |
| 6056 | "@FP16", |
| 6057 | "@pthreadpool", |
| 6058 | ], |
| 6059 | ) |
| 6060 | |
| 6061 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6062 | name = "neondot_prod_microkernels", |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6063 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 799ac75 | 2020-08-13 16:08:03 -0700 | [diff] [blame] | 6064 | aarch32_copts = [ |
| 6065 | "-marm", |
| 6066 | "-march=armv8.2-a+dotprod", |
| 6067 | "-mfpu=neon-fp-armv8", |
| 6068 | ], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6069 | aarch32_srcs = PROD_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6070 | aarch64_copts = ["-march=armv8.2-a+dotprod"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6071 | aarch64_srcs = PROD_NEONDOT_MICROKERNEL_SRCS, |
| 6072 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6073 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6074 | deps = [ |
| 6075 | ":tables", |
| 6076 | "@FP16", |
| 6077 | "@pthreadpool", |
| 6078 | ], |
| 6079 | ) |
| 6080 | |
| 6081 | xnnpack_cc_library( |
| 6082 | name = "neondot_test_microkernels", |
| 6083 | hdrs = INTERNAL_HDRS, |
| 6084 | aarch32_copts = [ |
| 6085 | "-marm", |
| 6086 | "-march=armv8.2-a+dotprod", |
| 6087 | "-mfpu=neon-fp-armv8", |
| 6088 | ], |
| 6089 | aarch32_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
| 6090 | aarch64_copts = ["-march=armv8.2-a+dotprod"], |
| 6091 | aarch64_srcs = ALL_NEONDOT_MICROKERNEL_SRCS, |
Benoit Jacob | a964473 | 2020-08-13 12:48:55 -0700 | [diff] [blame] | 6092 | copts = [ |
| 6093 | "-UNDEBUG", |
| 6094 | "-DXNN_TEST_MODE=1", |
| 6095 | ], |
| 6096 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6097 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6098 | deps = [ |
| 6099 | ":tables", |
| 6100 | "@FP16", |
| 6101 | "@pthreadpool", |
| 6102 | ], |
| 6103 | ) |
| 6104 | |
| 6105 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6106 | name = "sse2_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6107 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6108 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6109 | gcc_x86_copts = ["-msse2"], |
| 6110 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6111 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6112 | x86_srcs = ALL_SSE_MICROKERNEL_SRCS + ALL_SSE2_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6113 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6114 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6115 | "@FP16", |
| 6116 | "@pthreadpool", |
| 6117 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6118 | ) |
| 6119 | |
| 6120 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6121 | name = "sse2_prod_microkernels", |
| 6122 | hdrs = INTERNAL_HDRS, |
| 6123 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6124 | gcc_x86_copts = ["-msse2"], |
| 6125 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6126 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 6127 | x86_srcs = PROD_SSE_MICROKERNEL_SRCS + PROD_SSE2_MICROKERNEL_SRCS, |
| 6128 | deps = [ |
| 6129 | ":tables", |
| 6130 | "@FP16", |
| 6131 | "@pthreadpool", |
| 6132 | ], |
| 6133 | ) |
| 6134 | |
| 6135 | xnnpack_cc_library( |
| 6136 | name = "sse2_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6137 | hdrs = INTERNAL_HDRS, |
| 6138 | copts = [ |
| 6139 | "-UNDEBUG", |
| 6140 | "-DXNN_TEST_MODE=1", |
| 6141 | ], |
| 6142 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6143 | gcc_x86_copts = ["-msse2"], |
| 6144 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6145 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6146 | x86_srcs = ALL_SSE_MICROKERNEL_SRCS + ALL_SSE2_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6147 | deps = [ |
| 6148 | ":tables", |
| 6149 | "@FP16", |
| 6150 | "@pthreadpool", |
| 6151 | ], |
| 6152 | ) |
| 6153 | |
| 6154 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6155 | name = "ssse3_bench_microkernels", |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 6156 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6157 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6158 | gcc_x86_copts = ["-mssse3"], |
| 6159 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6160 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6161 | x86_srcs = ALL_SSSE3_MICROKERNEL_SRCS, |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 6162 | deps = [ |
| 6163 | ":tables", |
| 6164 | "@FP16", |
| 6165 | "@pthreadpool", |
| 6166 | ], |
| 6167 | ) |
| 6168 | |
| 6169 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6170 | name = "ssse3_prod_microkernels", |
| 6171 | hdrs = INTERNAL_HDRS, |
| 6172 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6173 | gcc_x86_copts = ["-mssse3"], |
| 6174 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6175 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 6176 | x86_srcs = PROD_SSSE3_MICROKERNEL_SRCS, |
| 6177 | deps = [ |
| 6178 | ":tables", |
| 6179 | "@FP16", |
| 6180 | "@pthreadpool", |
| 6181 | ], |
| 6182 | ) |
| 6183 | |
| 6184 | xnnpack_cc_library( |
| 6185 | name = "ssse3_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6186 | hdrs = INTERNAL_HDRS, |
| 6187 | copts = [ |
| 6188 | "-UNDEBUG", |
| 6189 | "-DXNN_TEST_MODE=1", |
| 6190 | ], |
| 6191 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6192 | gcc_x86_copts = ["-mssse3"], |
| 6193 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6194 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6195 | x86_srcs = ALL_SSSE3_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6196 | deps = [ |
| 6197 | ":tables", |
| 6198 | "@FP16", |
| 6199 | "@pthreadpool", |
| 6200 | ], |
| 6201 | ) |
| 6202 | |
| 6203 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6204 | name = "sse41_bench_microkernels", |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 6205 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6206 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6207 | gcc_x86_copts = ["-msse4.1"], |
| 6208 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6209 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6210 | x86_srcs = ALL_SSE41_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6211 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6212 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6213 | "@FP16", |
| 6214 | "@pthreadpool", |
| 6215 | ], |
Marat Dukhan | 69c3f2c | 2019-11-06 12:30:01 -0800 | [diff] [blame] | 6216 | ) |
| 6217 | |
| 6218 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6219 | name = "sse41_prod_microkernels", |
| 6220 | hdrs = INTERNAL_HDRS, |
| 6221 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6222 | gcc_x86_copts = ["-msse4.1"], |
| 6223 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6224 | msvc_x86_32_copts = ["/arch:SSE2"], |
| 6225 | x86_srcs = PROD_SSE41_MICROKERNEL_SRCS, |
| 6226 | deps = [ |
| 6227 | ":tables", |
| 6228 | "@FP16", |
| 6229 | "@pthreadpool", |
| 6230 | ], |
| 6231 | ) |
| 6232 | |
| 6233 | xnnpack_cc_library( |
| 6234 | name = "sse41_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6235 | hdrs = INTERNAL_HDRS, |
| 6236 | copts = [ |
| 6237 | "-UNDEBUG", |
| 6238 | "-DXNN_TEST_MODE=1", |
| 6239 | ], |
| 6240 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6241 | gcc_x86_copts = ["-msse4.1"], |
| 6242 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6243 | msvc_x86_32_copts = ["/arch:SSE2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6244 | x86_srcs = ALL_SSE41_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6245 | deps = [ |
| 6246 | ":tables", |
| 6247 | "@FP16", |
| 6248 | "@pthreadpool", |
| 6249 | ], |
| 6250 | ) |
| 6251 | |
| 6252 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6253 | name = "avx_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6254 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6255 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6256 | gcc_x86_copts = ["-mavx"], |
| 6257 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6258 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6259 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6260 | x86_srcs = ALL_AVX_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6261 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6262 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6263 | "@FP16", |
| 6264 | "@pthreadpool", |
| 6265 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6266 | ) |
| 6267 | |
| 6268 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6269 | name = "avx_prod_microkernels", |
| 6270 | hdrs = INTERNAL_HDRS, |
| 6271 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6272 | gcc_x86_copts = ["-mavx"], |
| 6273 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6274 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6275 | msvc_x86_64_copts = ["/arch:AVX"], |
| 6276 | x86_srcs = PROD_AVX_MICROKERNEL_SRCS, |
| 6277 | deps = [ |
| 6278 | ":tables", |
| 6279 | "@FP16", |
| 6280 | "@pthreadpool", |
| 6281 | ], |
| 6282 | ) |
| 6283 | |
| 6284 | xnnpack_cc_library( |
| 6285 | name = "avx_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6286 | hdrs = INTERNAL_HDRS, |
| 6287 | copts = [ |
| 6288 | "-UNDEBUG", |
| 6289 | "-DXNN_TEST_MODE=1", |
| 6290 | ], |
| 6291 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6292 | gcc_x86_copts = ["-mavx"], |
| 6293 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6294 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6295 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6296 | x86_srcs = ALL_AVX_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6297 | deps = [ |
| 6298 | ":tables", |
| 6299 | "@FP16", |
| 6300 | "@pthreadpool", |
| 6301 | ], |
| 6302 | ) |
| 6303 | |
| 6304 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6305 | name = "xop_bench_microkernels", |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 6306 | hdrs = INTERNAL_HDRS, |
| 6307 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6308 | gcc_x86_copts = ["-mxop"], |
| 6309 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6310 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6311 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6312 | x86_srcs = ALL_XOP_MICROKERNEL_SRCS, |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 6313 | deps = [ |
| 6314 | ":tables", |
| 6315 | "@FP16", |
| 6316 | "@pthreadpool", |
| 6317 | ], |
| 6318 | ) |
| 6319 | |
| 6320 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6321 | name = "xop_prod_microkernels", |
| 6322 | hdrs = INTERNAL_HDRS, |
| 6323 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6324 | gcc_x86_copts = ["-mxop"], |
| 6325 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6326 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6327 | msvc_x86_64_copts = ["/arch:AVX"], |
| 6328 | x86_srcs = PROD_XOP_MICROKERNEL_SRCS, |
| 6329 | deps = [ |
| 6330 | ":tables", |
| 6331 | "@FP16", |
| 6332 | "@pthreadpool", |
| 6333 | ], |
| 6334 | ) |
| 6335 | |
| 6336 | xnnpack_cc_library( |
| 6337 | name = "xop_test_microkernels", |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 6338 | hdrs = INTERNAL_HDRS, |
| 6339 | copts = [ |
| 6340 | "-UNDEBUG", |
| 6341 | "-DXNN_TEST_MODE=1", |
| 6342 | ], |
| 6343 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6344 | gcc_x86_copts = ["-mxop"], |
| 6345 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6346 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6347 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6348 | x86_srcs = ALL_XOP_MICROKERNEL_SRCS, |
Marat Dukhan | 1566fee | 2020-08-02 21:55:41 -0700 | [diff] [blame] | 6349 | deps = [ |
| 6350 | ":tables", |
| 6351 | "@FP16", |
| 6352 | "@pthreadpool", |
| 6353 | ], |
| 6354 | ) |
| 6355 | |
| 6356 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6357 | name = "fma3_bench_microkernels", |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 6358 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6359 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6360 | gcc_x86_copts = ["-mfma"], |
| 6361 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6362 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6363 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6364 | x86_srcs = ALL_FMA3_MICROKERNEL_SRCS, |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 6365 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6366 | ":tables", |
Marat Dukhan | fda12b8 | 2019-11-21 12:27:59 -0800 | [diff] [blame] | 6367 | "@FP16", |
| 6368 | "@pthreadpool", |
| 6369 | ], |
| 6370 | ) |
| 6371 | |
| 6372 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6373 | name = "fma3_prod_microkernels", |
| 6374 | hdrs = INTERNAL_HDRS, |
| 6375 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6376 | gcc_x86_copts = ["-mfma"], |
| 6377 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6378 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6379 | msvc_x86_64_copts = ["/arch:AVX"], |
| 6380 | x86_srcs = PROD_FMA3_MICROKERNEL_SRCS, |
| 6381 | deps = [ |
| 6382 | ":tables", |
| 6383 | "@FP16", |
| 6384 | "@pthreadpool", |
| 6385 | ], |
| 6386 | ) |
| 6387 | |
| 6388 | xnnpack_cc_library( |
| 6389 | name = "fma3_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6390 | hdrs = INTERNAL_HDRS, |
| 6391 | copts = [ |
| 6392 | "-UNDEBUG", |
| 6393 | "-DXNN_TEST_MODE=1", |
| 6394 | ], |
| 6395 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6396 | gcc_x86_copts = ["-mfma"], |
| 6397 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6398 | msvc_x86_32_copts = ["/arch:AVX"], |
| 6399 | msvc_x86_64_copts = ["/arch:AVX"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6400 | x86_srcs = ALL_FMA3_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6401 | deps = [ |
| 6402 | ":tables", |
| 6403 | "@FP16", |
| 6404 | "@pthreadpool", |
| 6405 | ], |
| 6406 | ) |
| 6407 | |
| 6408 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6409 | name = "avx2_bench_microkernels", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 6410 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6411 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6412 | gcc_x86_copts = [ |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 6413 | "-mfma", |
| 6414 | "-mavx2", |
| 6415 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6416 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6417 | msvc_x86_32_copts = ["/arch:AVX2"], |
| 6418 | msvc_x86_64_copts = ["/arch:AVX2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6419 | x86_srcs = ALL_AVX2_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6420 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6421 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6422 | "@FP16", |
| 6423 | "@pthreadpool", |
| 6424 | ], |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 6425 | ) |
| 6426 | |
| 6427 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6428 | name = "avx2_prod_microkernels", |
| 6429 | hdrs = INTERNAL_HDRS, |
| 6430 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6431 | gcc_x86_copts = [ |
| 6432 | "-mfma", |
| 6433 | "-mavx2", |
| 6434 | ], |
| 6435 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6436 | msvc_x86_32_copts = ["/arch:AVX2"], |
| 6437 | msvc_x86_64_copts = ["/arch:AVX2"], |
| 6438 | x86_srcs = PROD_AVX2_MICROKERNEL_SRCS, |
| 6439 | deps = [ |
| 6440 | ":tables", |
| 6441 | "@FP16", |
| 6442 | "@pthreadpool", |
| 6443 | ], |
| 6444 | ) |
| 6445 | |
| 6446 | xnnpack_cc_library( |
| 6447 | name = "avx2_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6448 | hdrs = INTERNAL_HDRS, |
| 6449 | copts = [ |
| 6450 | "-UNDEBUG", |
| 6451 | "-DXNN_TEST_MODE=1", |
| 6452 | ], |
| 6453 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6454 | gcc_x86_copts = [ |
| 6455 | "-mfma", |
| 6456 | "-mavx2", |
| 6457 | ], |
| 6458 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6459 | msvc_x86_32_copts = ["/arch:AVX2"], |
| 6460 | msvc_x86_64_copts = ["/arch:AVX2"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6461 | x86_srcs = ALL_AVX2_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6462 | deps = [ |
| 6463 | ":tables", |
| 6464 | "@FP16", |
| 6465 | "@pthreadpool", |
| 6466 | ], |
| 6467 | ) |
| 6468 | |
| 6469 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6470 | name = "avx512f_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6471 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6472 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6473 | gcc_x86_copts = ["-mavx512f"], |
| 6474 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 6475 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6476 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 6477 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 6478 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6479 | x86_srcs = ALL_AVX512F_MICROKERNEL_SRCS, |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6480 | deps = [ |
Marat Dukhan | 3a77ea7 | 2019-12-23 12:10:24 -0800 | [diff] [blame] | 6481 | ":tables", |
Marat Dukhan | 04f03be | 2019-11-19 12:36:47 -0800 | [diff] [blame] | 6482 | "@FP16", |
| 6483 | "@pthreadpool", |
| 6484 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6485 | ) |
| 6486 | |
| 6487 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6488 | name = "avx512f_prod_microkernels", |
| 6489 | hdrs = INTERNAL_HDRS, |
| 6490 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6491 | gcc_x86_copts = ["-mavx512f"], |
| 6492 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 6493 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6494 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 6495 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 6496 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
| 6497 | x86_srcs = PROD_AVX512F_MICROKERNEL_SRCS, |
| 6498 | deps = [ |
| 6499 | ":tables", |
| 6500 | "@FP16", |
| 6501 | "@pthreadpool", |
| 6502 | ], |
| 6503 | ) |
| 6504 | |
| 6505 | xnnpack_cc_library( |
| 6506 | name = "avx512f_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6507 | hdrs = INTERNAL_HDRS, |
| 6508 | copts = [ |
| 6509 | "-UNDEBUG", |
| 6510 | "-DXNN_TEST_MODE=1", |
| 6511 | ], |
| 6512 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6513 | gcc_x86_copts = ["-mavx512f"], |
| 6514 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 6515 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6516 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 6517 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 6518 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6519 | x86_srcs = ALL_AVX512F_MICROKERNEL_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6520 | deps = [ |
| 6521 | ":tables", |
| 6522 | "@FP16", |
| 6523 | "@pthreadpool", |
| 6524 | ], |
| 6525 | ) |
| 6526 | |
| 6527 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6528 | name = "avx512skx_bench_microkernels", |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 6529 | hdrs = INTERNAL_HDRS, |
| 6530 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6531 | gcc_x86_copts = [ |
| 6532 | "-mavx512f", |
| 6533 | "-mavx512cd", |
| 6534 | "-mavx512bw", |
| 6535 | "-mavx512dq", |
| 6536 | "-mavx512vl", |
| 6537 | ], |
| 6538 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 6539 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6540 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 6541 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 6542 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6543 | x86_srcs = ALL_AVX512SKX_MICROKERNEL_SRCS, |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 6544 | deps = [ |
| 6545 | ":tables", |
| 6546 | "@FP16", |
| 6547 | "@pthreadpool", |
| 6548 | ], |
| 6549 | ) |
| 6550 | |
| 6551 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6552 | name = "avx512skx_prod_microkernels", |
| 6553 | hdrs = INTERNAL_HDRS, |
| 6554 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6555 | gcc_x86_copts = [ |
| 6556 | "-mavx512f", |
| 6557 | "-mavx512cd", |
| 6558 | "-mavx512bw", |
| 6559 | "-mavx512dq", |
| 6560 | "-mavx512vl", |
| 6561 | ], |
| 6562 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 6563 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6564 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 6565 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 6566 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
| 6567 | x86_srcs = PROD_AVX512SKX_MICROKERNEL_SRCS, |
| 6568 | deps = [ |
| 6569 | ":tables", |
| 6570 | "@FP16", |
| 6571 | "@pthreadpool", |
| 6572 | ], |
| 6573 | ) |
| 6574 | |
| 6575 | xnnpack_cc_library( |
| 6576 | name = "avx512skx_test_microkernels", |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 6577 | hdrs = INTERNAL_HDRS, |
| 6578 | copts = [ |
| 6579 | "-UNDEBUG", |
| 6580 | "-DXNN_TEST_MODE=1", |
| 6581 | ], |
| 6582 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6583 | gcc_x86_copts = [ |
| 6584 | "-mavx512f", |
| 6585 | "-mavx512cd", |
| 6586 | "-mavx512bw", |
| 6587 | "-mavx512dq", |
| 6588 | "-mavx512vl", |
| 6589 | ], |
| 6590 | mingw_copts = ["-fno-asynchronous-unwind-tables"], |
| 6591 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6592 | msvc_x86_32_copts = ["/arch:AVX512"], |
| 6593 | msvc_x86_64_copts = ["/arch:AVX512"], |
| 6594 | msys_copts = ["-fno-asynchronous-unwind-tables"], |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6595 | x86_srcs = ALL_AVX512SKX_MICROKERNEL_SRCS, |
Marat Dukhan | bb00b1d | 2020-08-10 11:37:23 -0700 | [diff] [blame] | 6596 | deps = [ |
| 6597 | ":tables", |
| 6598 | "@FP16", |
| 6599 | "@pthreadpool", |
| 6600 | ], |
| 6601 | ) |
| 6602 | |
| 6603 | xnnpack_cc_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6604 | name = "asm_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6605 | hdrs = ["src/xnnpack/assembly.h"], |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 6606 | aarch32_srcs = AARCH32_ASM_MICROKERNEL_SRCS, |
Frank Barchard | 31bb45b | 2020-10-06 00:26:33 -0700 | [diff] [blame] | 6607 | aarch64_copts = ["-march=armv8.2-a+fp16+dotprod"], |
Marat Dukhan | db3b0a7 | 2021-07-27 08:58:01 -0700 | [diff] [blame] | 6608 | aarch64_srcs = AARCH64_ASM_MICROKERNEL_SRCS, |
| 6609 | wasm_srcs = WASM32_ASM_MICROKERNEL_SRCS, |
| 6610 | wasmsimd_srcs = WASM32_ASM_MICROKERNEL_SRCS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6611 | ) |
| 6612 | |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 6613 | xnnpack_cc_library( |
| 6614 | name = "logging_utils", |
| 6615 | srcs = LOGGING_SRCS, |
| 6616 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
| 6617 | copts = LOGGING_COPTS + [ |
| 6618 | "-Isrc", |
| 6619 | "-Iinclude", |
| 6620 | ] + select({ |
| 6621 | ":debug_build": [], |
| 6622 | "//conditions:default": xnnpack_min_size_copts(), |
| 6623 | }), |
| 6624 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6625 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6626 | visibility = xnnpack_visibility(), |
| 6627 | deps = [ |
| 6628 | "@FP16", |
| 6629 | "@clog", |
| 6630 | "@pthreadpool", |
| 6631 | ], |
| 6632 | ) |
| 6633 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6634 | xnnpack_aggregate_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6635 | name = "bench_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 6636 | aarch32_ios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6637 | ":neon_bench_microkernels", |
| 6638 | ":neonfma_bench_microkernels", |
| 6639 | ":neonv8_bench_microkernels", |
| 6640 | ":asm_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 6641 | ], |
| 6642 | aarch32_nonios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6643 | ":neon_bench_microkernels", |
| 6644 | ":neonfma_bench_microkernels", |
| 6645 | ":neonv8_bench_microkernels", |
| 6646 | ":neondot_bench_microkernels", |
| 6647 | ":asm_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6648 | ], |
| 6649 | aarch64_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6650 | ":neon_bench_microkernels", |
| 6651 | ":neonfma_bench_microkernels", |
| 6652 | ":neonv8_bench_microkernels", |
| 6653 | ":neonfp16arith_bench_microkernels", |
| 6654 | ":neondot_bench_microkernels", |
| 6655 | ":asm_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6656 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6657 | generic_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6658 | ":scalar_bench_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6659 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6660 | wasm_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6661 | ":wasm_bench_microkernels", |
| 6662 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6663 | ], |
| 6664 | wasmsimd_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6665 | ":wasm_bench_microkernels", |
| 6666 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6667 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6668 | x86_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6669 | ":sse2_bench_microkernels", |
| 6670 | ":ssse3_bench_microkernels", |
| 6671 | ":sse41_bench_microkernels", |
| 6672 | ":avx_bench_microkernels", |
| 6673 | ":xop_bench_microkernels", |
| 6674 | ":fma3_bench_microkernels", |
| 6675 | ":avx2_bench_microkernels", |
| 6676 | ":avx512f_bench_microkernels", |
| 6677 | ":avx512skx_bench_microkernels", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6678 | ], |
| 6679 | ) |
| 6680 | |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6681 | xnnpack_aggregate_library( |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6682 | name = "prod_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 6683 | aarch32_ios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6684 | ":neon_prod_microkernels", |
| 6685 | ":neonfma_prod_microkernels", |
| 6686 | ":neonv8_prod_microkernels", |
| 6687 | ":asm_microkernels", |
Marat Dukhan | 6e8c0ce | 2021-04-13 14:35:08 -0700 | [diff] [blame] | 6688 | ], |
| 6689 | aarch32_nonios_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6690 | ":neon_prod_microkernels", |
| 6691 | ":neonfma_prod_microkernels", |
| 6692 | ":neonv8_prod_microkernels", |
| 6693 | ":neondot_prod_microkernels", |
| 6694 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6695 | ], |
| 6696 | aarch64_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6697 | ":neon_prod_microkernels", |
| 6698 | ":neonfma_prod_microkernels", |
| 6699 | ":neonv8_prod_microkernels", |
| 6700 | ":neonfp16arith_prod_microkernels", |
| 6701 | ":neondot_prod_microkernels", |
| 6702 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6703 | ], |
| 6704 | generic_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6705 | ":scalar_prod_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6706 | ], |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6707 | wasm_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6708 | ":wasm_prod_microkernels", |
| 6709 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6710 | ], |
| 6711 | wasmsimd_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6712 | ":wasm_prod_microkernels", |
| 6713 | ":asm_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6714 | ], |
| 6715 | x86_deps = [ |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 6716 | ":sse2_prod_microkernels", |
| 6717 | ":ssse3_prod_microkernels", |
| 6718 | ":sse41_prod_microkernels", |
| 6719 | ":avx_prod_microkernels", |
| 6720 | ":xop_prod_microkernels", |
| 6721 | ":fma3_prod_microkernels", |
| 6722 | ":avx2_prod_microkernels", |
| 6723 | ":avx512f_prod_microkernels", |
| 6724 | ":avx512skx_prod_microkernels", |
| 6725 | ], |
| 6726 | ) |
| 6727 | |
| 6728 | xnnpack_aggregate_library( |
| 6729 | name = "test_microkernels", |
| 6730 | aarch32_ios_deps = [ |
| 6731 | ":neon_test_microkernels", |
| 6732 | ":neonfma_test_microkernels", |
| 6733 | ":neonv8_test_microkernels", |
| 6734 | ":asm_microkernels", |
| 6735 | ], |
| 6736 | aarch32_nonios_deps = [ |
| 6737 | ":neon_test_microkernels", |
| 6738 | ":neonfma_test_microkernels", |
| 6739 | ":neonv8_test_microkernels", |
| 6740 | ":neondot_test_microkernels", |
| 6741 | ":asm_microkernels", |
| 6742 | ], |
| 6743 | aarch64_deps = [ |
| 6744 | ":neon_test_microkernels", |
| 6745 | ":neonfma_test_microkernels", |
| 6746 | ":neonv8_test_microkernels", |
| 6747 | ":neonfp16arith_test_microkernels", |
| 6748 | ":neondot_test_microkernels", |
| 6749 | ":asm_microkernels", |
| 6750 | ], |
| 6751 | generic_deps = [ |
| 6752 | ":scalar_test_microkernels", |
| 6753 | ], |
| 6754 | wasm_deps = [ |
| 6755 | ":wasm_test_microkernels", |
| 6756 | ":asm_microkernels", |
| 6757 | ], |
| 6758 | wasmsimd_deps = [ |
| 6759 | ":wasm_test_microkernels", |
| 6760 | ":asm_microkernels", |
| 6761 | ], |
| 6762 | x86_deps = [ |
| 6763 | ":sse2_test_microkernels", |
| 6764 | ":ssse3_test_microkernels", |
| 6765 | ":sse41_test_microkernels", |
| 6766 | ":avx_test_microkernels", |
| 6767 | ":xop_test_microkernels", |
| 6768 | ":fma3_test_microkernels", |
| 6769 | ":avx2_test_microkernels", |
| 6770 | ":avx512f_test_microkernels", |
| 6771 | ":avx512skx_test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6772 | ], |
| 6773 | ) |
| 6774 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6775 | xnnpack_cc_library( |
| 6776 | name = "im2col", |
| 6777 | srcs = ["src/im2col.c"], |
| 6778 | hdrs = [ |
| 6779 | "src/xnnpack/common.h", |
| 6780 | "src/xnnpack/im2col.h", |
| 6781 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6782 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6783 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6784 | ) |
| 6785 | |
| 6786 | xnnpack_cc_library( |
| 6787 | name = "indirection", |
| 6788 | srcs = ["src/indirection.c"], |
| 6789 | hdrs = INTERNAL_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6790 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6791 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6792 | deps = [ |
| 6793 | "@FP16", |
| 6794 | "@FXdiv", |
| 6795 | "@pthreadpool", |
| 6796 | ], |
| 6797 | ) |
| 6798 | |
| 6799 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6800 | name = "indirection_test_mode", |
| 6801 | srcs = ["src/indirection.c"], |
| 6802 | hdrs = INTERNAL_HDRS, |
| 6803 | copts = [ |
| 6804 | "-UNDEBUG", |
| 6805 | "-DXNN_TEST_MODE=1", |
| 6806 | ], |
| 6807 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6808 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6809 | deps = [ |
| 6810 | "@FP16", |
| 6811 | "@FXdiv", |
| 6812 | "@pthreadpool", |
| 6813 | ], |
| 6814 | ) |
| 6815 | |
| 6816 | xnnpack_cc_library( |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 6817 | name = "packing", |
| 6818 | srcs = ["src/packing.c"], |
| 6819 | hdrs = INTERNAL_HDRS, |
| 6820 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6821 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6822 | deps = [ |
| 6823 | "@FP16", |
| 6824 | "@FXdiv", |
| 6825 | "@pthreadpool", |
| 6826 | ], |
| 6827 | ) |
| 6828 | |
| 6829 | xnnpack_cc_library( |
| 6830 | name = "packing_test_mode", |
| 6831 | srcs = ["src/packing.c"], |
| 6832 | hdrs = INTERNAL_HDRS, |
| 6833 | copts = [ |
| 6834 | "-UNDEBUG", |
| 6835 | "-DXNN_TEST_MODE=1", |
| 6836 | ], |
| 6837 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6838 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6839 | deps = [ |
| 6840 | "@FP16", |
| 6841 | "@FXdiv", |
| 6842 | "@pthreadpool", |
| 6843 | ], |
| 6844 | ) |
| 6845 | |
| 6846 | xnnpack_cc_library( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6847 | name = "operator_run", |
| 6848 | srcs = ["src/operator-run.c"], |
Marat Dukhan | c8e00eb | 2019-10-04 14:55:26 -0700 | [diff] [blame] | 6849 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6850 | copts = LOGGING_COPTS + select({ |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 6851 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 6852 | "//conditions:default": [], |
| 6853 | }), |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6854 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6855 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6856 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 6857 | ":logging_utils", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6858 | "@FP16", |
| 6859 | "@FXdiv", |
| 6860 | "@clog", |
| 6861 | "@pthreadpool", |
| 6862 | ], |
| 6863 | ) |
| 6864 | |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 6865 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6866 | name = "operator_run_test_mode", |
| 6867 | srcs = ["src/operator-run.c"], |
| 6868 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
| 6869 | copts = LOGGING_COPTS + [ |
| 6870 | "-UNDEBUG", |
| 6871 | "-DXNN_TEST_MODE=1", |
| 6872 | ] + select({ |
| 6873 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 6874 | "//conditions:default": [], |
| 6875 | }), |
| 6876 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6877 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6878 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 6879 | ":logging_utils", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6880 | "@FP16", |
| 6881 | "@FXdiv", |
| 6882 | "@clog", |
| 6883 | "@pthreadpool", |
| 6884 | ], |
| 6885 | ) |
| 6886 | |
| 6887 | xnnpack_cc_library( |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 6888 | name = "memory_planner", |
| 6889 | srcs = ["src/memory-planner.c"], |
| 6890 | hdrs = INTERNAL_HDRS, |
| 6891 | defines = select({ |
| 6892 | ":xnn_enable_memopt_explicit_true": ["XNN_ENABLE_MEMOPT=1"], |
| 6893 | ":xnn_enable_memopt_explicit_false": ["XNN_ENABLE_MEMOPT=0"], |
| 6894 | "//conditions:default": ["XNN_ENABLE_MEMOPT=1"], |
| 6895 | }), |
| 6896 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6897 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6898 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 6899 | ":logging_utils", |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 6900 | "@pthreadpool", |
| 6901 | ], |
| 6902 | ) |
| 6903 | |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6904 | xnnpack_cc_library( |
| 6905 | name = "memory_planner_test_mode", |
| 6906 | srcs = ["src/memory-planner.c"], |
| 6907 | hdrs = INTERNAL_HDRS, |
| 6908 | copts = [ |
| 6909 | "-UNDEBUG", |
| 6910 | "-DXNN_TEST_MODE=1", |
| 6911 | ], |
| 6912 | defines = select({ |
| 6913 | ":xnn_enable_memopt_explicit_true": ["XNN_ENABLE_MEMOPT=1"], |
| 6914 | ":xnn_enable_memopt_explicit_false": ["XNN_ENABLE_MEMOPT=0"], |
| 6915 | "//conditions:default": ["XNN_ENABLE_MEMOPT=1"], |
| 6916 | }), |
| 6917 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6918 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6919 | deps = [ |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 6920 | ":logging_utils", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6921 | "@pthreadpool", |
| 6922 | ], |
| 6923 | ) |
| 6924 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6925 | cc_library( |
| 6926 | name = "enable_assembly", |
| 6927 | defines = select({ |
| 6928 | ":xnn_enable_assembly_explicit_true": ["XNN_ENABLE_ASSEMBLY=1"], |
| 6929 | ":xnn_enable_assembly_explicit_false": ["XNN_ENABLE_ASSEMBLY=0"], |
Frank Barchard | 810171d | 2019-10-10 10:34:51 -0700 | [diff] [blame] | 6930 | "//conditions:default": ["XNN_ENABLE_ASSEMBLY=1"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6931 | }), |
| 6932 | ) |
| 6933 | |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 6934 | cc_library( |
| 6935 | name = "enable_sparse", |
| 6936 | defines = select({ |
| 6937 | ":xnn_enable_sparse_explicit_true": ["XNN_ENABLE_SPARSE=1"], |
| 6938 | ":xnn_enable_sparse_explicit_false": ["XNN_ENABLE_SPARSE=0"], |
Marat Dukhan | b36582b | 2020-12-08 11:16:28 -0800 | [diff] [blame] | 6939 | "//conditions:default": ["XNN_ENABLE_SPARSE=1"], |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 6940 | }), |
| 6941 | ) |
| 6942 | |
Marat Dukhan | cf056b2 | 2019-10-07 10:26:29 -0700 | [diff] [blame] | 6943 | xnnpack_cc_library( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6944 | name = "operators", |
| 6945 | srcs = OPERATOR_SRCS + [ |
Marat Dukhan | 496389f | 2021-04-07 15:47:12 -0700 | [diff] [blame] | 6946 | "src/allocator.c", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6947 | "src/operator-delete.c", |
Marat Dukhan | cf056b2 | 2019-10-07 10:26:29 -0700 | [diff] [blame] | 6948 | ], |
| 6949 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6950 | copts = LOGGING_COPTS + [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6951 | "-Isrc", |
| 6952 | "-Iinclude", |
| 6953 | ] + select({ |
| 6954 | ":debug_build": [], |
| 6955 | "//conditions:default": xnnpack_min_size_copts(), |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 6956 | }) + select({ |
| 6957 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 6958 | "//conditions:default": [], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6959 | }), |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6960 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6961 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6962 | deps = [ |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6963 | ":indirection", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 6964 | ":logging_utils", |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 6965 | ":packing", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6966 | "@FP16", |
| 6967 | "@FXdiv", |
| 6968 | "@clog", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 6969 | "@pthreadpool", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 6970 | ], |
| 6971 | ) |
| 6972 | |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 6973 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6974 | name = "operators_test_mode", |
| 6975 | srcs = OPERATOR_SRCS + [ |
Marat Dukhan | 496389f | 2021-04-07 15:47:12 -0700 | [diff] [blame] | 6976 | "src/allocator.c", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6977 | "src/operator-delete.c", |
| 6978 | ], |
| 6979 | hdrs = INTERNAL_HDRS + LOGGING_HDRS, |
| 6980 | copts = LOGGING_COPTS + [ |
| 6981 | "-Isrc", |
| 6982 | "-Iinclude", |
| 6983 | "-UNDEBUG", |
| 6984 | "-DXNN_TEST_MODE=1", |
| 6985 | ] + select({ |
| 6986 | ":debug_build": [], |
| 6987 | "//conditions:default": xnnpack_min_size_copts(), |
| 6988 | }) + select({ |
| 6989 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 6990 | "//conditions:default": [], |
| 6991 | }), |
| 6992 | gcc_copts = xnnpack_gcc_std_copts(), |
| 6993 | msvc_copts = xnnpack_msvc_std_copts(), |
| 6994 | deps = [ |
| 6995 | ":indirection_test_mode", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 6996 | ":logging_utils", |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 6997 | ":packing_test_mode", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 6998 | "@FP16", |
| 6999 | "@FXdiv", |
| 7000 | "@clog", |
| 7001 | "@pthreadpool", |
| 7002 | ], |
| 7003 | ) |
| 7004 | |
| 7005 | xnnpack_cc_library( |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7006 | name = "XNNPACK", |
| 7007 | srcs = [ |
| 7008 | "src/init.c", |
Marat Dukhan | ccfdbd1 | 2020-02-03 14:27:45 -0800 | [diff] [blame] | 7009 | "src/runtime.c", |
| 7010 | "src/subgraph.c", |
| 7011 | "src/tensor.c", |
Marat Dukhan | f03da0d | 2020-06-10 16:00:20 -0700 | [diff] [blame] | 7012 | ] + SUBGRAPH_SRCS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7013 | hdrs = ["include/xnnpack.h"], |
| 7014 | copts = LOGGING_COPTS + [ |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7015 | "-Isrc", |
| 7016 | "-Iinclude", |
| 7017 | ] + select({ |
| 7018 | ":debug_build": [], |
| 7019 | "//conditions:default": xnnpack_min_size_copts(), |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 7020 | }) + select({ |
| 7021 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7022 | "//conditions:default": [], |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7023 | }), |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7024 | gcc_copts = xnnpack_gcc_std_copts(), |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7025 | includes = ["include"], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7026 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7027 | visibility = xnnpack_visibility(), |
| 7028 | deps = [ |
| 7029 | ":enable_assembly", |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 7030 | ":enable_sparse", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7031 | ":logging_utils", |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 7032 | ":memory_planner", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7033 | ":operator_run", |
| 7034 | ":operators", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7035 | ":prod_microkernels", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7036 | "@clog", |
Marat Dukhan | ab2946c | 2020-05-21 20:04:13 -0700 | [diff] [blame] | 7037 | "@FP16", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7038 | "@pthreadpool", |
Marat Dukhan | d343c22 | 2019-10-07 09:22:14 -0700 | [diff] [blame] | 7039 | ] + select({ |
| 7040 | ":emscripten": [], |
| 7041 | "//conditions:default": ["@cpuinfo"], |
| 7042 | }), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7043 | ) |
| 7044 | |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7045 | xnnpack_cc_library( |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7046 | name = "XNNPACK_test_mode", |
| 7047 | srcs = [ |
| 7048 | "src/init.c", |
| 7049 | "src/runtime.c", |
| 7050 | "src/subgraph.c", |
| 7051 | "src/tensor.c", |
Marat Dukhan | f03da0d | 2020-06-10 16:00:20 -0700 | [diff] [blame] | 7052 | ] + SUBGRAPH_SRCS, |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7053 | hdrs = ["include/xnnpack.h"], |
| 7054 | copts = LOGGING_COPTS + [ |
| 7055 | "-Isrc", |
| 7056 | "-Iinclude", |
| 7057 | "-UNDEBUG", |
| 7058 | "-DXNN_TEST_MODE=1", |
| 7059 | ] + select({ |
| 7060 | ":debug_build": [], |
| 7061 | "//conditions:default": xnnpack_min_size_copts(), |
| 7062 | }) + select({ |
| 7063 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7064 | "//conditions:default": [], |
| 7065 | }), |
| 7066 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7067 | includes = ["include"], |
| 7068 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7069 | visibility = xnnpack_visibility(), |
| 7070 | deps = [ |
| 7071 | ":enable_assembly", |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 7072 | ":enable_sparse", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7073 | ":logging_utils", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7074 | ":memory_planner_test_mode", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7075 | ":operator_run_test_mode", |
| 7076 | ":operators_test_mode", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7077 | ":test_microkernels", |
Marat Dukhan | 33fcf78 | 2020-05-24 14:27:15 -0700 | [diff] [blame] | 7078 | "@clog", |
| 7079 | "@FP16", |
| 7080 | "@pthreadpool", |
| 7081 | ] + select({ |
| 7082 | ":emscripten": [], |
| 7083 | "//conditions:default": ["@cpuinfo"], |
| 7084 | }), |
| 7085 | ) |
| 7086 | |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 7087 | # Specialized XNNPACK version for TensorFlow Lite. Excludes operators currently |
| 7088 | # not used by the TensorFlow Lite XNNPACK delegate to minimize code size. |
Marat Dukhan | ae046f5 | 2020-06-15 13:16:14 -0700 | [diff] [blame] | 7089 | xnnpack_cc_library( |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 7090 | name = "xnnpack_for_tflite", |
| 7091 | srcs = [ |
| 7092 | "src/init.c", |
| 7093 | "src/runtime.c", |
| 7094 | "src/subgraph.c", |
| 7095 | "src/tensor.c", |
| 7096 | ] + SUBGRAPH_SRCS, |
| 7097 | hdrs = ["include/xnnpack.h"], |
| 7098 | copts = LOGGING_COPTS + [ |
| 7099 | "-Isrc", |
| 7100 | "-Iinclude", |
| 7101 | ] + select({ |
| 7102 | ":debug_build": [], |
| 7103 | "//conditions:default": xnnpack_min_size_copts(), |
| 7104 | }) + select({ |
| 7105 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7106 | "//conditions:default": [], |
| 7107 | }), |
| 7108 | defines = [ |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 7109 | "XNN_NO_U8_OPERATORS", |
| 7110 | "XNN_NO_X8_OPERATORS", |
| 7111 | "XNN_NO_F16_OPERATORS", |
| 7112 | "XNN_NO_X16_OPERATORS", |
Marat Dukhan | b939cdb | 2021-03-30 18:51:51 -0700 | [diff] [blame] | 7113 | ] + select({ |
| 7114 | ":xnn_enable_qs8_explicit_true": [], |
Marat Dukhan | 5e35386 | 2021-06-15 09:03:25 -0700 | [diff] [blame] | 7115 | ":xnn_enable_qs8_explicit_false": [ |
| 7116 | "XNN_NO_QC8_OPERATORS", |
| 7117 | "XNN_NO_QS8_OPERATORS", |
| 7118 | ], |
| 7119 | "//conditions:default": [ |
| 7120 | "XNN_NO_QC8_OPERATORS", |
| 7121 | "XNN_NO_QS8_OPERATORS", |
| 7122 | ], |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 7123 | }) + select({ |
| 7124 | ":xnn_enable_qu8_explicit_true": [], |
| 7125 | ":xnn_enable_qu8_explicit_false": [ |
| 7126 | "XNN_NO_QU8_OPERATORS", |
| 7127 | ], |
| 7128 | "//conditions:default": [ |
| 7129 | "XNN_NO_QU8_OPERATORS", |
| 7130 | ], |
Marat Dukhan | b939cdb | 2021-03-30 18:51:51 -0700 | [diff] [blame] | 7131 | }), |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 7132 | gcc_copts = xnnpack_gcc_std_copts(), |
| 7133 | includes = ["include"], |
| 7134 | msvc_copts = xnnpack_msvc_std_copts(), |
| 7135 | visibility = xnnpack_visibility(), |
| 7136 | deps = [ |
| 7137 | ":enable_assembly", |
| 7138 | ":enable_sparse", |
| 7139 | ":logging_utils", |
| 7140 | ":memory_planner", |
| 7141 | ":operator_run", |
| 7142 | ":operators", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7143 | ":prod_microkernels", |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 7144 | "@clog", |
| 7145 | "@FP16", |
| 7146 | "@pthreadpool", |
| 7147 | ] + select({ |
| 7148 | ":emscripten": [], |
| 7149 | "//conditions:default": ["@cpuinfo"], |
| 7150 | }), |
| 7151 | ) |
| 7152 | |
| 7153 | # Specialized XNNPACK version for TensorFlow.js. Excludes operators currently |
| 7154 | # not used by the TensorFlow.js WebAssembly backend to minimize code size. |
| 7155 | xnnpack_cc_library( |
| 7156 | name = "xnnpack_for_tfjs", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7157 | srcs = [ |
| 7158 | "src/init.c", |
| 7159 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7160 | hdrs = ["include/xnnpack.h"], |
| 7161 | copts = LOGGING_COPTS + [ |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7162 | "-Isrc", |
| 7163 | "-Iinclude", |
| 7164 | ] + select({ |
| 7165 | ":debug_build": [], |
| 7166 | "//conditions:default": xnnpack_min_size_copts(), |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 7167 | }) + select({ |
| 7168 | ":xnn_enable_hmp_explicit_false": ["-DXNN_MAX_UARCH_TYPES=1"], |
| 7169 | "//conditions:default": [], |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7170 | }), |
| 7171 | defines = [ |
Marat Dukhan | 16f1e1a | 2020-08-04 16:38:22 -0700 | [diff] [blame] | 7172 | "XNN_NO_QS8_OPERATORS", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 7173 | "XNN_NO_QU8_OPERATORS", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7174 | "XNN_NO_U8_OPERATORS", |
| 7175 | "XNN_NO_X8_OPERATORS", |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 7176 | "XNN_NO_NCHW_OPERATORS", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7177 | ], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7178 | gcc_copts = xnnpack_gcc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7179 | includes = ["include"], |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7180 | msvc_copts = xnnpack_msvc_std_copts(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7181 | visibility = xnnpack_visibility(), |
| 7182 | deps = [ |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7183 | ":enable_assembly", |
Marat Dukhan | 3b59de2 | 2020-06-03 20:15:19 -0700 | [diff] [blame] | 7184 | ":logging_utils", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7185 | ":operator_run", |
| 7186 | ":operators", |
Marat Dukhan | 2c72495 | 2021-07-27 18:46:30 -0700 | [diff] [blame] | 7187 | ":prod_microkernels", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7188 | "@clog", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7189 | "@pthreadpool", |
Marat Dukhan | 8fe54e4 | 2019-10-10 14:12:59 -0700 | [diff] [blame] | 7190 | ] + select({ |
| 7191 | ":emscripten": [], |
| 7192 | "//conditions:default": ["@cpuinfo"], |
| 7193 | }), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7194 | ) |
| 7195 | |
Marat Dukhan | cf056b2 | 2019-10-07 10:26:29 -0700 | [diff] [blame] | 7196 | xnnpack_cc_library( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7197 | name = "bench_utils", |
| 7198 | srcs = ["bench/utils.cc"], |
| 7199 | hdrs = ["bench/utils.h"], |
Marat Dukhan | bad48fe | 2019-11-04 10:35:22 -0800 | [diff] [blame] | 7200 | deps = [ |
| 7201 | "@com_google_benchmark//:benchmark", |
| 7202 | "@cpuinfo", |
| 7203 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7204 | ) |
| 7205 | |
Frank Barchard | 7e95597 | 2019-10-11 10:34:25 -0700 | [diff] [blame] | 7206 | ######################### Benchmarks for micro-kernels ######################### |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7207 | |
| 7208 | xnnpack_benchmark( |
Marat Dukhan | 0744fa0 | 2021-07-26 22:56:27 -0700 | [diff] [blame] | 7209 | name = "qs8_dwconv_bench", |
| 7210 | srcs = [ |
| 7211 | "bench/dwconv.h", |
| 7212 | "bench/qs8-dwconv.cc", |
| 7213 | "src/xnnpack/AlignedAllocator.h", |
| 7214 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7215 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7216 | ":indirection", |
| 7217 | ":packing", |
| 7218 | ], |
| 7219 | ) |
| 7220 | |
| 7221 | xnnpack_benchmark( |
Marat Dukhan | 595e170 | 2020-07-31 10:12:52 -0700 | [diff] [blame] | 7222 | name = "qs8_gemm_bench", |
| 7223 | srcs = [ |
| 7224 | "bench/gemm.h", |
| 7225 | "bench/qs8-gemm.cc", |
| 7226 | "src/xnnpack/AlignedAllocator.h", |
| 7227 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Frank Barchard | 31328cb | 2020-10-12 11:55:18 -0700 | [diff] [blame] | 7228 | copts = xnnpack_optional_ruy_copts() + xnnpack_optional_gemmlowp_copts(), |
| 7229 | deps = MICROKERNEL_BENCHMARK_DEPS + [":packing"] + xnnpack_optional_ruy_deps() + xnnpack_optional_gemmlowp_deps(), |
Marat Dukhan | 595e170 | 2020-07-31 10:12:52 -0700 | [diff] [blame] | 7230 | ) |
| 7231 | |
| 7232 | xnnpack_benchmark( |
Marat Dukhan | 56bdd4a | 2020-08-03 19:47:04 -0700 | [diff] [blame] | 7233 | name = "qs8_requantization_bench", |
| 7234 | srcs = [ |
| 7235 | "bench/qs8-requantization.cc", |
Marat Dukhan | 56bdd4a | 2020-08-03 19:47:04 -0700 | [diff] [blame] | 7236 | "src/xnnpack/AlignedAllocator.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7237 | "src/xnnpack/requantization-stubs.h", |
Marat Dukhan | 56bdd4a | 2020-08-03 19:47:04 -0700 | [diff] [blame] | 7238 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7239 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7240 | ) |
| 7241 | |
| 7242 | xnnpack_benchmark( |
Marat Dukhan | 83a8d2f | 2021-07-29 16:41:19 -0700 | [diff] [blame^] | 7243 | name = "qs8_vadd_bench", |
| 7244 | srcs = [ |
| 7245 | "bench/qs8-vadd.cc", |
| 7246 | "src/xnnpack/AlignedAllocator.h", |
| 7247 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7248 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7249 | ) |
| 7250 | |
| 7251 | xnnpack_benchmark( |
| 7252 | name = "qs8_vaddc_bench", |
| 7253 | srcs = [ |
| 7254 | "bench/qs8-vaddc.cc", |
| 7255 | "src/xnnpack/AlignedAllocator.h", |
| 7256 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7257 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7258 | ) |
| 7259 | |
| 7260 | xnnpack_benchmark( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 7261 | name = "qu8_gemm_bench", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7262 | srcs = [ |
| 7263 | "bench/gemm.h", |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 7264 | "bench/qu8-gemm.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7265 | "src/xnnpack/AlignedAllocator.h", |
| 7266 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7267 | copts = xnnpack_optional_ruy_copts() + xnnpack_optional_gemmlowp_copts(), |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7268 | deps = MICROKERNEL_BENCHMARK_DEPS + [":packing"] + xnnpack_optional_ruy_deps() + xnnpack_optional_gemmlowp_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7269 | ) |
| 7270 | |
| 7271 | xnnpack_benchmark( |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 7272 | name = "qu8_requantization_bench", |
| 7273 | srcs = [ |
| 7274 | "bench/qu8-requantization.cc", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 7275 | "src/xnnpack/AlignedAllocator.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7276 | "src/xnnpack/requantization-stubs.h", |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 7277 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7278 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7279 | ) |
| 7280 | |
| 7281 | xnnpack_benchmark( |
Frank Barchard | 40d20fe | 2020-05-05 00:37:45 -0700 | [diff] [blame] | 7282 | name = "f16_igemm_bench", |
| 7283 | srcs = [ |
| 7284 | "bench/f16-igemm.cc", |
| 7285 | "bench/conv.h", |
| 7286 | "bench/google/conv.h", |
| 7287 | "src/xnnpack/AlignedAllocator.h", |
| 7288 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7289 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7290 | ":indirection", |
| 7291 | ":packing", |
| 7292 | ], |
Frank Barchard | 40d20fe | 2020-05-05 00:37:45 -0700 | [diff] [blame] | 7293 | ) |
| 7294 | |
| 7295 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7296 | name = "f16_gemm_bench", |
| 7297 | srcs = [ |
| 7298 | "bench/f16-gemm.cc", |
| 7299 | "bench/gemm.h", |
| 7300 | "src/xnnpack/AlignedAllocator.h", |
| 7301 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7302 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7303 | ":packing", |
| 7304 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7305 | ) |
| 7306 | |
| 7307 | xnnpack_benchmark( |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 7308 | name = "f16_spmm_bench", |
| 7309 | srcs = [ |
| 7310 | "bench/f16-spmm.cc", |
Marat Dukhan | 1631e3e | 2020-12-06 19:29:31 -0800 | [diff] [blame] | 7311 | "bench/spmm.h", |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 7312 | "src/xnnpack/AlignedAllocator.h", |
| 7313 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 7314 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7315 | ) |
| 7316 | |
| 7317 | xnnpack_benchmark( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 7318 | name = "f16_vrelu_bench", |
| 7319 | srcs = [ |
| 7320 | "bench/f16-vrelu.cc", |
| 7321 | "src/xnnpack/AlignedAllocator.h", |
| 7322 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7323 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7324 | ) |
| 7325 | |
| 7326 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7327 | name = "f32_igemm_bench", |
| 7328 | srcs = [ |
| 7329 | "bench/f32-igemm.cc", |
| 7330 | "bench/conv.h", |
| 7331 | "src/xnnpack/AlignedAllocator.h", |
| 7332 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7333 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7334 | ":indirection", |
| 7335 | ":packing", |
| 7336 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7337 | ) |
| 7338 | |
| 7339 | xnnpack_benchmark( |
| 7340 | name = "f32_conv_hwc_bench", |
| 7341 | srcs = [ |
| 7342 | "bench/f32-conv-hwc.cc", |
| 7343 | "bench/dconv.h", |
| 7344 | "src/xnnpack/AlignedAllocator.h", |
| 7345 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7346 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7347 | ":packing", |
| 7348 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7349 | ) |
| 7350 | |
| 7351 | xnnpack_benchmark( |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 7352 | name = "f32_conv_hwc2chw_bench", |
Erich Elsen | 563df5f | 2019-10-23 08:02:21 -0700 | [diff] [blame] | 7353 | srcs = [ |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 7354 | "bench/f32-conv-hwc2chw.cc", |
Erich Elsen | 563df5f | 2019-10-23 08:02:21 -0700 | [diff] [blame] | 7355 | "bench/dconv.h", |
| 7356 | "src/xnnpack/AlignedAllocator.h", |
| 7357 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7358 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7359 | ":packing", |
| 7360 | ], |
Erich Elsen | 563df5f | 2019-10-23 08:02:21 -0700 | [diff] [blame] | 7361 | ) |
| 7362 | |
| 7363 | xnnpack_benchmark( |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 7364 | name = "f16_dwconv_bench", |
| 7365 | srcs = [ |
| 7366 | "bench/f16-dwconv.cc", |
| 7367 | "bench/dwconv.h", |
| 7368 | "bench/google/dwconv.h", |
| 7369 | "src/xnnpack/AlignedAllocator.h", |
| 7370 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7371 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7372 | ":indirection", |
| 7373 | ":packing", |
| 7374 | ], |
Frank Barchard | 5a599a6 | 2020-06-04 20:12:44 -0700 | [diff] [blame] | 7375 | ) |
| 7376 | |
| 7377 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7378 | name = "f32_dwconv_bench", |
| 7379 | srcs = [ |
| 7380 | "bench/f32-dwconv.cc", |
| 7381 | "bench/dwconv.h", |
| 7382 | "src/xnnpack/AlignedAllocator.h", |
| 7383 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7384 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7385 | ":indirection", |
| 7386 | ":packing", |
| 7387 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7388 | ) |
| 7389 | |
| 7390 | xnnpack_benchmark( |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 7391 | name = "f32_dwconv2d_chw_bench", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7392 | srcs = [ |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 7393 | "bench/f32-dwconv2d-chw.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7394 | "bench/dwconv.h", |
| 7395 | "src/xnnpack/AlignedAllocator.h", |
| 7396 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7397 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7398 | ":indirection", |
| 7399 | ":packing", |
| 7400 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7401 | ) |
| 7402 | |
| 7403 | xnnpack_benchmark( |
| 7404 | name = "f32_gemm_bench", |
| 7405 | srcs = [ |
| 7406 | "bench/f32-gemm.cc", |
| 7407 | "bench/gemm.h", |
| 7408 | "src/xnnpack/AlignedAllocator.h", |
| 7409 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7410 | copts = xnnpack_optional_ruy_copts(), |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7411 | deps = MICROKERNEL_BENCHMARK_DEPS + [":packing"] + xnnpack_optional_ruy_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7412 | ) |
| 7413 | |
| 7414 | xnnpack_benchmark( |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 7415 | name = "f32_raddexpminusmax_bench", |
| 7416 | srcs = [ |
| 7417 | "bench/f32-raddexpminusmax.cc", |
| 7418 | "src/xnnpack/AlignedAllocator.h", |
| 7419 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7420 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7421 | ) |
| 7422 | |
| 7423 | xnnpack_benchmark( |
| 7424 | name = "f32_raddextexp_bench", |
| 7425 | srcs = [ |
| 7426 | "bench/f32-raddextexp.cc", |
| 7427 | "src/xnnpack/AlignedAllocator.h", |
| 7428 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7429 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7430 | ) |
| 7431 | |
| 7432 | xnnpack_benchmark( |
| 7433 | name = "f32_raddstoreexpminusmax_bench", |
| 7434 | srcs = [ |
| 7435 | "bench/f32-raddstoreexpminusmax.cc", |
| 7436 | "src/xnnpack/AlignedAllocator.h", |
| 7437 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7438 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7439 | ) |
| 7440 | |
| 7441 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7442 | name = "f32_rmax_bench", |
| 7443 | srcs = [ |
| 7444 | "bench/f32-rmax.cc", |
| 7445 | "src/xnnpack/AlignedAllocator.h", |
| 7446 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7447 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7448 | ) |
| 7449 | |
| 7450 | xnnpack_benchmark( |
| 7451 | name = "f32_spmm_bench", |
| 7452 | srcs = [ |
| 7453 | "bench/f32-spmm.cc", |
Marat Dukhan | 1631e3e | 2020-12-06 19:29:31 -0800 | [diff] [blame] | 7454 | "bench/spmm.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7455 | "src/xnnpack/AlignedAllocator.h", |
| 7456 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7457 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7458 | ) |
| 7459 | |
| 7460 | xnnpack_benchmark( |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 7461 | name = "f32_softmax_bench", |
Marat Dukhan | 4a4a7fa | 2019-10-21 13:46:14 -0700 | [diff] [blame] | 7462 | srcs = [ |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 7463 | "bench/f32-softmax.cc", |
Marat Dukhan | 4a4a7fa | 2019-10-21 13:46:14 -0700 | [diff] [blame] | 7464 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 7465 | copts = xnnpack_optional_dnnl_copts(), |
Marat Dukhan | 8d3c693 | 2020-03-06 20:27:27 -0800 | [diff] [blame] | 7466 | deps = MICROKERNEL_BENCHMARK_DEPS + xnnpack_optional_dnnl_deps(), |
Marat Dukhan | 4a4a7fa | 2019-10-21 13:46:14 -0700 | [diff] [blame] | 7467 | ) |
| 7468 | |
| 7469 | xnnpack_benchmark( |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 7470 | name = "f32_velu_bench", |
| 7471 | srcs = [ |
| 7472 | "bench/f32-velu.cc", |
| 7473 | "src/xnnpack/AlignedAllocator.h", |
| 7474 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7475 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7476 | ) |
| 7477 | |
| 7478 | xnnpack_benchmark( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 7479 | name = "f32_vhswish_bench", |
| 7480 | srcs = [ |
| 7481 | "bench/f32-vhswish.cc", |
| 7482 | "src/xnnpack/AlignedAllocator.h", |
| 7483 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7484 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7485 | ) |
| 7486 | |
| 7487 | xnnpack_benchmark( |
| 7488 | name = "f32_vrelu_bench", |
| 7489 | srcs = [ |
| 7490 | "bench/f32-vrelu.cc", |
| 7491 | "src/xnnpack/AlignedAllocator.h", |
| 7492 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7493 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7494 | ) |
| 7495 | |
| 7496 | xnnpack_benchmark( |
Marat Dukhan | 4c4eb00 | 2019-12-08 21:27:49 -0800 | [diff] [blame] | 7497 | name = "f32_vscaleexpminusmax_bench", |
| 7498 | srcs = [ |
| 7499 | "bench/f32-vscaleexpminusmax.cc", |
| 7500 | "src/xnnpack/AlignedAllocator.h", |
| 7501 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7502 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7503 | ) |
| 7504 | |
| 7505 | xnnpack_benchmark( |
| 7506 | name = "f32_vscaleextexp_bench", |
| 7507 | srcs = [ |
| 7508 | "bench/f32-vscaleextexp.cc", |
| 7509 | "src/xnnpack/AlignedAllocator.h", |
| 7510 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7511 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7512 | ) |
| 7513 | |
| 7514 | xnnpack_benchmark( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 7515 | name = "f32_vsigmoid_bench", |
| 7516 | srcs = [ |
| 7517 | "bench/f32-vsigmoid.cc", |
| 7518 | "src/xnnpack/AlignedAllocator.h", |
| 7519 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7520 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7521 | ) |
| 7522 | |
| 7523 | xnnpack_benchmark( |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 7524 | name = "f32_vsqrt_bench", |
| 7525 | srcs = [ |
| 7526 | "bench/f32-vsqrt.cc", |
| 7527 | "src/xnnpack/AlignedAllocator.h", |
| 7528 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7529 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7530 | ) |
| 7531 | |
| 7532 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7533 | name = "f32_im2col_gemm_bench", |
| 7534 | srcs = [ |
| 7535 | "bench/f32-im2col-gemm.cc", |
| 7536 | "bench/conv.h", |
| 7537 | "src/xnnpack/AlignedAllocator.h", |
| 7538 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 7539 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7540 | ":im2col", |
| 7541 | ":packing", |
| 7542 | ], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7543 | ) |
| 7544 | |
Marat Dukhan | fe7acb6 | 2020-03-09 19:30:05 -0700 | [diff] [blame] | 7545 | xnnpack_benchmark( |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 7546 | name = "rounding_bench", |
| 7547 | srcs = [ |
| 7548 | "bench/rounding.cc", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 7549 | "src/xnnpack/AlignedAllocator.h", |
Frank Barchard | 04336c1 | 2020-10-22 16:48:55 -0700 | [diff] [blame] | 7550 | "src/xnnpack/math-stubs.h", |
Marat Dukhan | ffbf96a | 2020-05-14 02:59:08 -0700 | [diff] [blame] | 7551 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7552 | deps = MICROKERNEL_BENCHMARK_DEPS, |
| 7553 | ) |
| 7554 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7555 | ########################### Benchmarks for operators ########################### |
| 7556 | |
| 7557 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7558 | name = "average_pooling_bench", |
| 7559 | srcs = ["bench/average-pooling.cc"], |
Marat Dukhan | 7a16d8b | 2020-03-11 04:22:44 -0700 | [diff] [blame] | 7560 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 7561 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7562 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7563 | ) |
| 7564 | |
| 7565 | xnnpack_benchmark( |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 7566 | name = "bankers_rounding_bench", |
| 7567 | srcs = ["bench/bankers-rounding.cc"], |
| 7568 | copts = xnnpack_optional_tflite_copts(), |
| 7569 | tags = ["nowin32"], |
| 7570 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 7571 | ) |
| 7572 | |
| 7573 | xnnpack_benchmark( |
| 7574 | name = "ceiling_bench", |
| 7575 | srcs = ["bench/ceiling.cc"], |
| 7576 | copts = xnnpack_optional_tflite_copts(), |
| 7577 | tags = ["nowin32"], |
| 7578 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 7579 | ) |
| 7580 | |
| 7581 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7582 | name = "channel_shuffle_bench", |
| 7583 | srcs = ["bench/channel-shuffle.cc"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7584 | deps = OPERATOR_BENCHMARK_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7585 | ) |
| 7586 | |
| 7587 | xnnpack_benchmark( |
| 7588 | name = "convolution_bench", |
| 7589 | srcs = ["bench/convolution.cc"], |
| 7590 | copts = xnnpack_optional_tflite_copts() + xnnpack_optional_armcl_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 7591 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7592 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps() + xnnpack_optional_armcl_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7593 | ) |
| 7594 | |
| 7595 | xnnpack_benchmark( |
| 7596 | name = "deconvolution_bench", |
| 7597 | srcs = ["bench/deconvolution.cc"], |
| 7598 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 7599 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7600 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7601 | ) |
| 7602 | |
| 7603 | xnnpack_benchmark( |
Marat Dukhan | b6bd4bc | 2020-12-01 17:01:40 -0800 | [diff] [blame] | 7604 | name = "elu_bench", |
| 7605 | srcs = ["bench/elu.cc"], |
| 7606 | copts = xnnpack_optional_tflite_copts(), |
| 7607 | tags = ["nowin32"], |
| 7608 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 7609 | ) |
| 7610 | |
| 7611 | xnnpack_benchmark( |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 7612 | name = "floor_bench", |
| 7613 | srcs = ["bench/floor.cc"], |
| 7614 | copts = xnnpack_optional_tflite_copts(), |
| 7615 | tags = ["nowin32"], |
| 7616 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 7617 | ) |
| 7618 | |
| 7619 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7620 | name = "global_average_pooling_bench", |
| 7621 | srcs = ["bench/global-average-pooling.cc"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7622 | deps = OPERATOR_BENCHMARK_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7623 | ) |
| 7624 | |
| 7625 | xnnpack_benchmark( |
Marat Dukhan | ad35260 | 2020-06-25 21:50:54 -0700 | [diff] [blame] | 7626 | name = "hardswish_bench", |
| 7627 | srcs = ["bench/hardswish.cc"], |
| 7628 | copts = xnnpack_optional_tflite_copts(), |
| 7629 | tags = ["nowin32"], |
| 7630 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 7631 | ) |
| 7632 | |
| 7633 | xnnpack_benchmark( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7634 | name = "max_pooling_bench", |
| 7635 | srcs = ["bench/max-pooling.cc"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7636 | deps = OPERATOR_BENCHMARK_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7637 | ) |
| 7638 | |
| 7639 | xnnpack_benchmark( |
| 7640 | name = "sigmoid_bench", |
| 7641 | srcs = ["bench/sigmoid.cc"], |
Marat Dukhan | c3b9e86 | 2019-11-17 13:18:54 -0800 | [diff] [blame] | 7642 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | ca2ba70 | 2020-04-24 01:31:47 -0700 | [diff] [blame] | 7643 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7644 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7645 | ) |
| 7646 | |
| 7647 | xnnpack_benchmark( |
Marat Dukhan | 95b2243 | 2019-10-30 16:30:14 -0700 | [diff] [blame] | 7648 | name = "prelu_bench", |
| 7649 | srcs = ["bench/prelu.cc"], |
| 7650 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | 8ea0b07 | 2020-04-23 16:12:18 -0700 | [diff] [blame] | 7651 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7652 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 95b2243 | 2019-10-30 16:30:14 -0700 | [diff] [blame] | 7653 | ) |
| 7654 | |
| 7655 | xnnpack_benchmark( |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 7656 | name = "softmax_bench", |
| 7657 | srcs = ["bench/softmax.cc"], |
Marat Dukhan | 9c0db96 | 2020-01-28 12:30:14 -0800 | [diff] [blame] | 7658 | copts = xnnpack_optional_tflite_copts(), |
Marat Dukhan | ca2ba70 | 2020-04-24 01:31:47 -0700 | [diff] [blame] | 7659 | tags = ["nowin32"], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 7660 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 7661 | ) |
| 7662 | |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 7663 | xnnpack_benchmark( |
Marat Dukhan | 6804bbd | 2020-06-30 19:26:11 -0700 | [diff] [blame] | 7664 | name = "square_root_bench", |
| 7665 | srcs = ["bench/square-root.cc"], |
| 7666 | copts = xnnpack_optional_tflite_copts(), |
| 7667 | tags = ["nowin32"], |
| 7668 | deps = OPERATOR_BENCHMARK_DEPS + xnnpack_optional_tflite_deps(), |
| 7669 | ) |
| 7670 | |
| 7671 | xnnpack_benchmark( |
Marat Dukhan | 8772714 | 2020-06-24 15:24:10 -0700 | [diff] [blame] | 7672 | name = "truncation_bench", |
| 7673 | srcs = ["bench/truncation.cc"], |
| 7674 | deps = OPERATOR_BENCHMARK_DEPS, |
| 7675 | ) |
| 7676 | |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 7677 | ############################# End-to-end benchmarks ############################ |
| 7678 | |
| 7679 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 7680 | name = "fp32_mobilenet_v1", |
| 7681 | srcs = ["models/fp32-mobilenet-v1.cc"], |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 7682 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 7683 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 7684 | linkstatic = True, |
| 7685 | deps = [ |
| 7686 | ":XNNPACK", |
| 7687 | "@pthreadpool", |
| 7688 | ], |
| 7689 | ) |
| 7690 | |
| 7691 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 7692 | name = "fp32_sparse_mobilenet_v1", |
| 7693 | srcs = ["models/fp32-sparse-mobilenet-v1.cc"], |
| 7694 | hdrs = ["models/models.h"], |
| 7695 | copts = xnnpack_std_cxxopts(), |
| 7696 | linkstatic = True, |
| 7697 | deps = [ |
| 7698 | ":XNNPACK", |
| 7699 | "@pthreadpool", |
| 7700 | ], |
| 7701 | ) |
| 7702 | |
| 7703 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 7704 | name = "fp16_mobilenet_v1", |
| 7705 | srcs = ["models/fp16-mobilenet-v1.cc"], |
| 7706 | hdrs = ["models/models.h"], |
| 7707 | copts = xnnpack_std_cxxopts(), |
| 7708 | linkstatic = True, |
| 7709 | deps = [ |
| 7710 | ":XNNPACK", |
| 7711 | "@FP16", |
| 7712 | "@pthreadpool", |
| 7713 | ], |
| 7714 | ) |
| 7715 | |
| 7716 | cc_library( |
Marat Dukhan | 0743cdf | 2020-08-04 18:52:07 -0700 | [diff] [blame] | 7717 | name = "qs8_mobilenet_v1", |
| 7718 | srcs = ["models/qs8-mobilenet-v1.cc"], |
| 7719 | hdrs = ["models/models.h"], |
| 7720 | copts = xnnpack_std_cxxopts(), |
| 7721 | linkstatic = True, |
| 7722 | deps = [ |
| 7723 | ":XNNPACK", |
| 7724 | "@pthreadpool", |
| 7725 | ], |
| 7726 | ) |
| 7727 | |
| 7728 | cc_library( |
Marat Dukhan | 70a9618 | 2020-09-03 17:13:58 -0700 | [diff] [blame] | 7729 | name = "qs8_mobilenet_v2", |
| 7730 | srcs = ["models/qs8-mobilenet-v2.cc"], |
| 7731 | hdrs = ["models/models.h"], |
| 7732 | copts = xnnpack_std_cxxopts(), |
| 7733 | linkstatic = True, |
| 7734 | deps = [ |
| 7735 | ":XNNPACK", |
| 7736 | "@pthreadpool", |
| 7737 | ], |
| 7738 | ) |
| 7739 | |
| 7740 | cc_library( |
Marat Dukhan | 12a23bb | 2021-03-08 08:13:21 -0800 | [diff] [blame] | 7741 | name = "qu8_mobilenet_v1", |
| 7742 | srcs = ["models/qu8-mobilenet-v1.cc"], |
| 7743 | hdrs = ["models/models.h"], |
| 7744 | copts = xnnpack_std_cxxopts(), |
| 7745 | linkstatic = True, |
| 7746 | deps = [ |
| 7747 | ":XNNPACK", |
| 7748 | "@pthreadpool", |
| 7749 | ], |
| 7750 | ) |
| 7751 | |
| 7752 | cc_library( |
Marat Dukhan | 036b2b1 | 2021-07-21 01:12:58 -0700 | [diff] [blame] | 7753 | name = "qu8_mobilenet_v2", |
| 7754 | srcs = ["models/qu8-mobilenet-v2.cc"], |
| 7755 | hdrs = ["models/models.h"], |
| 7756 | copts = xnnpack_std_cxxopts(), |
| 7757 | linkstatic = True, |
| 7758 | deps = [ |
| 7759 | ":XNNPACK", |
| 7760 | "@pthreadpool", |
| 7761 | ], |
| 7762 | ) |
| 7763 | |
| 7764 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 7765 | name = "fp32_mobilenet_v2", |
| 7766 | srcs = ["models/fp32-mobilenet-v2.cc"], |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 7767 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 7768 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 7769 | linkstatic = True, |
| 7770 | deps = [ |
| 7771 | ":XNNPACK", |
| 7772 | "@pthreadpool", |
| 7773 | ], |
| 7774 | ) |
| 7775 | |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 7776 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 7777 | name = "fp32_sparse_mobilenet_v2", |
| 7778 | srcs = ["models/fp32-sparse-mobilenet-v2.cc"], |
| 7779 | hdrs = ["models/models.h"], |
| 7780 | copts = xnnpack_std_cxxopts(), |
| 7781 | linkstatic = True, |
| 7782 | deps = [ |
| 7783 | ":XNNPACK", |
| 7784 | "@pthreadpool", |
| 7785 | ], |
| 7786 | ) |
| 7787 | |
| 7788 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 7789 | name = "fp16_mobilenet_v2", |
| 7790 | srcs = ["models/fp16-mobilenet-v2.cc"], |
| 7791 | hdrs = ["models/models.h"], |
| 7792 | copts = xnnpack_std_cxxopts(), |
| 7793 | linkstatic = True, |
| 7794 | deps = [ |
| 7795 | ":XNNPACK", |
| 7796 | "@FP16", |
| 7797 | "@pthreadpool", |
| 7798 | ], |
| 7799 | ) |
| 7800 | |
| 7801 | cc_library( |
| 7802 | name = "fp32_mobilenet_v3_large", |
| 7803 | srcs = ["models/fp32-mobilenet-v3-large.cc"], |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 7804 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 7805 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 7806 | linkstatic = True, |
| 7807 | deps = [ |
| 7808 | ":XNNPACK", |
| 7809 | "@pthreadpool", |
| 7810 | ], |
| 7811 | ) |
| 7812 | |
| 7813 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 7814 | name = "fp32_sparse_mobilenet_v3_large", |
| 7815 | srcs = ["models/fp32-sparse-mobilenet-v3-large.cc"], |
| 7816 | hdrs = ["models/models.h"], |
| 7817 | copts = xnnpack_std_cxxopts(), |
| 7818 | linkstatic = True, |
| 7819 | deps = [ |
| 7820 | ":XNNPACK", |
| 7821 | "@pthreadpool", |
| 7822 | ], |
| 7823 | ) |
| 7824 | |
| 7825 | cc_library( |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 7826 | name = "fp16_mobilenet_v3_large", |
| 7827 | srcs = ["models/fp16-mobilenet-v3-large.cc"], |
| 7828 | hdrs = ["models/models.h"], |
| 7829 | copts = xnnpack_std_cxxopts(), |
| 7830 | linkstatic = True, |
| 7831 | deps = [ |
| 7832 | ":XNNPACK", |
| 7833 | "@FP16", |
| 7834 | "@pthreadpool", |
| 7835 | ], |
| 7836 | ) |
| 7837 | |
| 7838 | cc_library( |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 7839 | name = "fp32_mobilenet_v3_small", |
| 7840 | srcs = ["models/fp32-mobilenet-v3-small.cc"], |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 7841 | hdrs = ["models/models.h"], |
Marat Dukhan | a84e40b | 2019-12-11 15:38:03 -0800 | [diff] [blame] | 7842 | copts = xnnpack_std_cxxopts(), |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 7843 | linkstatic = True, |
| 7844 | deps = [ |
| 7845 | ":XNNPACK", |
| 7846 | "@pthreadpool", |
| 7847 | ], |
| 7848 | ) |
| 7849 | |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 7850 | cc_library( |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 7851 | name = "fp32_sparse_mobilenet_v3_small", |
| 7852 | srcs = ["models/fp32-sparse-mobilenet-v3-small.cc"], |
| 7853 | hdrs = ["models/models.h"], |
| 7854 | copts = xnnpack_std_cxxopts(), |
| 7855 | linkstatic = True, |
| 7856 | deps = [ |
| 7857 | ":XNNPACK", |
| 7858 | "@pthreadpool", |
| 7859 | ], |
| 7860 | ) |
| 7861 | |
| 7862 | cc_library( |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 7863 | name = "fp16_mobilenet_v3_small", |
| 7864 | srcs = ["models/fp16-mobilenet-v3-small.cc"], |
| 7865 | hdrs = ["models/models.h"], |
| 7866 | copts = xnnpack_std_cxxopts(), |
| 7867 | linkstatic = True, |
| 7868 | deps = [ |
| 7869 | ":XNNPACK", |
| 7870 | "@FP16", |
| 7871 | "@pthreadpool", |
| 7872 | ], |
| 7873 | ) |
| 7874 | |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 7875 | xnnpack_benchmark( |
Marat Dukhan | ef4416e | 2019-10-31 13:44:40 -0700 | [diff] [blame] | 7876 | name = "f32_dwconv_e2e_bench", |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 7877 | srcs = [ |
| 7878 | "bench/f32-dwconv-e2e.cc", |
| 7879 | "bench/end2end.h", |
| 7880 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | ef4416e | 2019-10-31 13:44:40 -0700 | [diff] [blame] | 7881 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7882 | ":XNNPACK", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 7883 | ":fp32_mobilenet_v1", |
| 7884 | ":fp32_mobilenet_v2", |
| 7885 | ":fp32_mobilenet_v3_large", |
| 7886 | ":fp32_mobilenet_v3_small", |
Marat Dukhan | ef4416e | 2019-10-31 13:44:40 -0700 | [diff] [blame] | 7887 | ], |
| 7888 | ) |
| 7889 | |
| 7890 | xnnpack_benchmark( |
Marat Dukhan | 5f18d26 | 2019-10-31 10:24:14 -0700 | [diff] [blame] | 7891 | name = "f32_gemm_e2e_bench", |
Marat Dukhan | c08cdf5 | 2019-12-09 09:17:51 -0800 | [diff] [blame] | 7892 | srcs = [ |
| 7893 | "bench/f32-gemm-e2e.cc", |
| 7894 | "bench/end2end.h", |
| 7895 | ] + MICROKERNEL_BENCHMARK_HDRS, |
Marat Dukhan | 5f18d26 | 2019-10-31 10:24:14 -0700 | [diff] [blame] | 7896 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7897 | ":XNNPACK", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 7898 | ":fp32_mobilenet_v1", |
| 7899 | ":fp32_mobilenet_v2", |
| 7900 | ":fp32_mobilenet_v3_large", |
| 7901 | ":fp32_mobilenet_v3_small", |
Marat Dukhan | 5f18d26 | 2019-10-31 10:24:14 -0700 | [diff] [blame] | 7902 | ], |
| 7903 | ) |
| 7904 | |
| 7905 | xnnpack_benchmark( |
Marat Dukhan | bbfc6d3 | 2021-07-26 18:31:02 -0700 | [diff] [blame] | 7906 | name = "qs8_dwconv_e2e_bench", |
| 7907 | srcs = [ |
| 7908 | "bench/qs8-dwconv-e2e.cc", |
| 7909 | "bench/end2end.h", |
| 7910 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7911 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7912 | ":XNNPACK", |
| 7913 | ":qs8_mobilenet_v1", |
| 7914 | ":qs8_mobilenet_v2", |
| 7915 | ], |
| 7916 | ) |
| 7917 | |
| 7918 | xnnpack_benchmark( |
Frank Barchard | dc909cb | 2021-02-08 13:59:31 -0800 | [diff] [blame] | 7919 | name = "qs8_gemm_e2e_bench", |
| 7920 | srcs = [ |
| 7921 | "bench/qs8-gemm-e2e.cc", |
| 7922 | "bench/end2end.h", |
| 7923 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7924 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7925 | ":XNNPACK", |
| 7926 | ":qs8_mobilenet_v1", |
| 7927 | ":qs8_mobilenet_v2", |
| 7928 | ], |
| 7929 | ) |
| 7930 | |
| 7931 | xnnpack_benchmark( |
Marat Dukhan | 6084fb8 | 2021-07-27 07:45:02 -0700 | [diff] [blame] | 7932 | name = "qu8_dwconv_e2e_bench", |
| 7933 | srcs = [ |
| 7934 | "bench/qu8-dwconv-e2e.cc", |
| 7935 | "bench/end2end.h", |
| 7936 | ] + MICROKERNEL_BENCHMARK_HDRS, |
| 7937 | deps = MICROKERNEL_BENCHMARK_DEPS + [ |
| 7938 | ":XNNPACK", |
| 7939 | ":qu8_mobilenet_v1", |
| 7940 | ":qu8_mobilenet_v2", |
| 7941 | ], |
| 7942 | ) |
| 7943 | |
| 7944 | xnnpack_benchmark( |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 7945 | name = "end2end_bench", |
| 7946 | srcs = ["bench/end2end.cc"], |
| 7947 | deps = [ |
| 7948 | ":XNNPACK", |
Frank Barchard | c712fa4 | 2019-10-31 14:00:21 -0700 | [diff] [blame] | 7949 | ":bench_utils", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 7950 | ":fp16_mobilenet_v1", |
| 7951 | ":fp16_mobilenet_v2", |
Marat Dukhan | 66f3ccd | 2020-09-14 16:09:38 -0700 | [diff] [blame] | 7952 | ":fp16_mobilenet_v3_large", |
| 7953 | ":fp16_mobilenet_v3_small", |
Marat Dukhan | 270a2c4 | 2020-06-26 16:45:52 -0700 | [diff] [blame] | 7954 | ":fp32_mobilenet_v1", |
| 7955 | ":fp32_mobilenet_v2", |
| 7956 | ":fp32_mobilenet_v3_large", |
| 7957 | ":fp32_mobilenet_v3_small", |
Marat Dukhan | 4cea232 | 2021-03-09 09:35:36 -0800 | [diff] [blame] | 7958 | ":fp32_sparse_mobilenet_v1", |
| 7959 | ":fp32_sparse_mobilenet_v2", |
| 7960 | ":fp32_sparse_mobilenet_v3_large", |
| 7961 | ":fp32_sparse_mobilenet_v3_small", |
Marat Dukhan | 0743cdf | 2020-08-04 18:52:07 -0700 | [diff] [blame] | 7962 | ":qs8_mobilenet_v1", |
Marat Dukhan | 70a9618 | 2020-09-03 17:13:58 -0700 | [diff] [blame] | 7963 | ":qs8_mobilenet_v2", |
Marat Dukhan | 12a23bb | 2021-03-08 08:13:21 -0800 | [diff] [blame] | 7964 | ":qu8_mobilenet_v1", |
Marat Dukhan | 036b2b1 | 2021-07-21 01:12:58 -0700 | [diff] [blame] | 7965 | ":qu8_mobilenet_v2", |
Marat Dukhan | c068bb6 | 2019-10-04 13:24:39 -0700 | [diff] [blame] | 7966 | "@pthreadpool", |
| 7967 | ], |
| 7968 | ) |
| 7969 | |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 7970 | #################### Accuracy evaluation for math functions #################### |
| 7971 | |
| 7972 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 7973 | name = "f32_exp_ulp_eval", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 7974 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 7975 | "eval/f32-exp-ulp.cc", |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 7976 | "src/xnnpack/AlignedAllocator.h", |
| 7977 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 7978 | deps = ACCURACY_EVAL_DEPS + [ |
| 7979 | ":bench_utils", |
| 7980 | "@cpuinfo", |
| 7981 | ], |
Marat Dukhan | 6adff4e | 2019-10-14 18:32:07 -0700 | [diff] [blame] | 7982 | ) |
| 7983 | |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 7984 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 7985 | name = "f32_expminus_ulp_eval", |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 7986 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 7987 | "eval/f32-expminus-ulp.cc", |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 7988 | "src/xnnpack/AlignedAllocator.h", |
| 7989 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 7990 | deps = ACCURACY_EVAL_DEPS + [ |
| 7991 | ":bench_utils", |
| 7992 | "@cpuinfo", |
| 7993 | ], |
Marat Dukhan | 515c977 | 2019-10-17 18:07:57 -0700 | [diff] [blame] | 7994 | ) |
| 7995 | |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 7996 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 7997 | name = "f32_expm1minus_ulp_eval", |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 7998 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 7999 | "eval/f32-expm1minus-ulp.cc", |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 8000 | "src/xnnpack/AlignedAllocator.h", |
| 8001 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 8002 | deps = ACCURACY_EVAL_DEPS + [ |
| 8003 | ":bench_utils", |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 8004 | "@cpuinfo", |
Marat Dukhan | de390d4 | 2020-11-29 19:32:18 -0800 | [diff] [blame] | 8005 | ], |
Marat Dukhan | a438aca | 2020-11-20 15:45:01 -0800 | [diff] [blame] | 8006 | ) |
| 8007 | |
| 8008 | xnnpack_benchmark( |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8009 | name = "f32_extexp_ulp_eval", |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 8010 | srcs = [ |
Marat Dukhan | cf67ec6 | 2020-12-14 09:56:37 -0800 | [diff] [blame] | 8011 | "eval/f32-extexp-ulp.cc", |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 8012 | "src/xnnpack/AlignedAllocator.h", |
| 8013 | ] + ACCURACY_EVAL_HDRS, |
Marat Dukhan | 3a30521 | 2020-12-06 19:24:27 -0800 | [diff] [blame] | 8014 | deps = ACCURACY_EVAL_DEPS + [ |
| 8015 | ":bench_utils", |
| 8016 | "@cpuinfo", |
| 8017 | ], |
Marat Dukhan | 98ba441 | 2019-10-23 02:14:28 -0700 | [diff] [blame] | 8018 | ) |
| 8019 | |
Marat Dukhan | f44f022 | 2020-12-14 11:53:27 -0800 | [diff] [blame] | 8020 | xnnpack_benchmark( |
| 8021 | name = "f32_sigmoid_ulp_eval", |
| 8022 | srcs = [ |
| 8023 | "eval/f32-sigmoid-ulp.cc", |
| 8024 | "src/xnnpack/AlignedAllocator.h", |
| 8025 | ] + ACCURACY_EVAL_HDRS, |
| 8026 | deps = ACCURACY_EVAL_DEPS + [ |
| 8027 | ":bench_utils", |
| 8028 | "@cpuinfo", |
| 8029 | ], |
| 8030 | ) |
| 8031 | |
| 8032 | xnnpack_benchmark( |
| 8033 | name = "f32_sqrt_ulp_eval", |
| 8034 | srcs = [ |
| 8035 | "eval/f32-sqrt-ulp.cc", |
| 8036 | "src/xnnpack/AlignedAllocator.h", |
| 8037 | ] + ACCURACY_EVAL_HDRS, |
| 8038 | deps = ACCURACY_EVAL_DEPS + [ |
| 8039 | ":bench_utils", |
| 8040 | "@cpuinfo", |
| 8041 | ], |
| 8042 | ) |
| 8043 | |
| 8044 | ################### Accuracy verification for math functions ################## |
| 8045 | |
| 8046 | xnnpack_unit_test( |
Marat Dukhan | f7291fc | 2020-12-15 11:02:50 -0800 | [diff] [blame] | 8047 | name = "f32_exp_eval", |
| 8048 | srcs = [ |
| 8049 | "eval/f32-exp.cc", |
| 8050 | "src/xnnpack/AlignedAllocator.h", |
| 8051 | "src/xnnpack/math-stubs.h", |
| 8052 | ] + MICROKERNEL_TEST_HDRS, |
| 8053 | automatic = False, |
| 8054 | deps = MICROKERNEL_TEST_DEPS, |
| 8055 | ) |
| 8056 | |
| 8057 | xnnpack_unit_test( |
Marat Dukhan | f44f022 | 2020-12-14 11:53:27 -0800 | [diff] [blame] | 8058 | name = "f32_expm1minus_eval", |
| 8059 | srcs = [ |
| 8060 | "eval/f32-expm1minus.cc", |
| 8061 | "src/xnnpack/AlignedAllocator.h", |
| 8062 | "src/xnnpack/math-stubs.h", |
| 8063 | ] + MICROKERNEL_TEST_HDRS, |
| 8064 | automatic = False, |
| 8065 | deps = MICROKERNEL_TEST_DEPS, |
| 8066 | ) |
| 8067 | |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 8068 | xnnpack_unit_test( |
Marat Dukhan | d28a5a2 | 2020-12-14 15:27:22 -0800 | [diff] [blame] | 8069 | name = "f32_expminus_eval", |
| 8070 | srcs = [ |
| 8071 | "eval/f32-expminus.cc", |
| 8072 | "src/xnnpack/AlignedAllocator.h", |
| 8073 | "src/xnnpack/math-stubs.h", |
| 8074 | ] + MICROKERNEL_TEST_HDRS, |
| 8075 | automatic = False, |
| 8076 | deps = MICROKERNEL_TEST_DEPS, |
| 8077 | ) |
| 8078 | |
| 8079 | xnnpack_unit_test( |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 8080 | name = "f32_roundne_eval", |
| 8081 | srcs = [ |
| 8082 | "eval/f32-roundne.cc", |
| 8083 | "src/xnnpack/AlignedAllocator.h", |
| 8084 | "src/xnnpack/math-stubs.h", |
| 8085 | ] + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | 22eed3d | 2020-05-11 20:13:37 -0700 | [diff] [blame] | 8086 | automatic = False, |
Marat Dukhan | 8853b82 | 2020-05-07 12:19:01 -0700 | [diff] [blame] | 8087 | deps = MICROKERNEL_TEST_DEPS, |
| 8088 | ) |
| 8089 | |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 8090 | xnnpack_unit_test( |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 8091 | name = "f32_roundd_eval", |
| 8092 | srcs = [ |
| 8093 | "eval/f32-roundd.cc", |
| 8094 | "src/xnnpack/AlignedAllocator.h", |
| 8095 | "src/xnnpack/math-stubs.h", |
| 8096 | ] + MICROKERNEL_TEST_HDRS, |
| 8097 | automatic = False, |
| 8098 | deps = MICROKERNEL_TEST_DEPS, |
| 8099 | ) |
| 8100 | |
| 8101 | xnnpack_unit_test( |
| 8102 | name = "f32_roundu_eval", |
| 8103 | srcs = [ |
| 8104 | "eval/f32-roundu.cc", |
| 8105 | "src/xnnpack/AlignedAllocator.h", |
| 8106 | "src/xnnpack/math-stubs.h", |
| 8107 | ] + MICROKERNEL_TEST_HDRS, |
| 8108 | automatic = False, |
| 8109 | deps = MICROKERNEL_TEST_DEPS, |
| 8110 | ) |
| 8111 | |
| 8112 | xnnpack_unit_test( |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 8113 | name = "f32_roundz_eval", |
| 8114 | srcs = [ |
| 8115 | "eval/f32-roundz.cc", |
| 8116 | "src/xnnpack/AlignedAllocator.h", |
| 8117 | "src/xnnpack/math-stubs.h", |
| 8118 | ] + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | c9852ba | 2020-05-13 17:21:29 -0700 | [diff] [blame] | 8119 | automatic = False, |
Marat Dukhan | 2dbb944 | 2020-05-12 20:43:43 -0700 | [diff] [blame] | 8120 | deps = MICROKERNEL_TEST_DEPS, |
| 8121 | ) |
| 8122 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8123 | ######################### Unit tests for micro-kernels ######################### |
| 8124 | |
| 8125 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8126 | name = "f16_dwconv_minmax_test", |
| 8127 | srcs = [ |
| 8128 | "test/f16-dwconv-minmax.cc", |
| 8129 | "test/dwconv-microkernel-tester.h", |
| 8130 | "src/xnnpack/AlignedAllocator.h", |
| 8131 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 8132 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 8133 | ) |
| 8134 | |
| 8135 | xnnpack_unit_test( |
| 8136 | name = "f16_gavgpool_minmax_test", |
| 8137 | srcs = [ |
| 8138 | "test/f16-gavgpool-minmax.cc", |
| 8139 | "test/gavgpool-microkernel-tester.h", |
| 8140 | "src/xnnpack/AlignedAllocator.h", |
| 8141 | ] + MICROKERNEL_TEST_HDRS, |
| 8142 | deps = MICROKERNEL_TEST_DEPS, |
| 8143 | ) |
| 8144 | |
| 8145 | xnnpack_unit_test( |
Marat Dukhan | de06f49 | 2020-04-09 00:19:31 -0700 | [diff] [blame] | 8146 | name = "f16_gemm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8147 | srcs = [ |
Marat Dukhan | de06f49 | 2020-04-09 00:19:31 -0700 | [diff] [blame] | 8148 | "test/f16-gemm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8149 | "test/gemm-microkernel-tester.h", |
| 8150 | "src/xnnpack/AlignedAllocator.h", |
| 8151 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8152 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8153 | ) |
| 8154 | |
| 8155 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8156 | name = "f16_igemm_minmax_test", |
| 8157 | srcs = [ |
| 8158 | "test/f16-igemm-minmax.cc", |
| 8159 | "test/gemm-microkernel-tester.h", |
| 8160 | "src/xnnpack/AlignedAllocator.h", |
| 8161 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 8162 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 8163 | ) |
| 8164 | |
| 8165 | xnnpack_unit_test( |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 8166 | name = "f16_spmm_minmax_test", |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 8167 | srcs = [ |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 8168 | "test/f16-spmm-minmax.cc", |
Marat Dukhan | bdb56f5 | 2020-02-05 21:42:49 -0800 | [diff] [blame] | 8169 | "test/spmm-microkernel-tester.h", |
| 8170 | "src/xnnpack/AlignedAllocator.h", |
| 8171 | ] + MICROKERNEL_TEST_HDRS, |
| 8172 | deps = MICROKERNEL_TEST_DEPS, |
| 8173 | ) |
| 8174 | |
| 8175 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8176 | name = "f16_vadd_minmax_test", |
| 8177 | srcs = [ |
| 8178 | "test/f16-vadd-minmax.cc", |
| 8179 | "test/vbinary-microkernel-tester.h", |
| 8180 | ] + MICROKERNEL_TEST_HDRS, |
| 8181 | deps = MICROKERNEL_TEST_DEPS, |
| 8182 | ) |
| 8183 | |
| 8184 | xnnpack_unit_test( |
| 8185 | name = "f16_vaddc_minmax_test", |
| 8186 | srcs = [ |
| 8187 | "test/f16-vaddc-minmax.cc", |
| 8188 | "test/vbinaryc-microkernel-tester.h", |
| 8189 | ] + MICROKERNEL_TEST_HDRS, |
| 8190 | deps = MICROKERNEL_TEST_DEPS, |
| 8191 | ) |
| 8192 | |
| 8193 | xnnpack_unit_test( |
| 8194 | name = "f16_vclamp_test", |
| 8195 | srcs = [ |
| 8196 | "test/f16-vclamp.cc", |
Marat Dukhan | a6c0516 | 2021-05-13 16:52:02 -0700 | [diff] [blame] | 8197 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8198 | ] + MICROKERNEL_TEST_HDRS, |
| 8199 | deps = MICROKERNEL_TEST_DEPS, |
| 8200 | ) |
| 8201 | |
| 8202 | xnnpack_unit_test( |
| 8203 | name = "f16_vdiv_minmax_test", |
| 8204 | srcs = [ |
| 8205 | "test/f16-vdiv-minmax.cc", |
| 8206 | "test/vbinary-microkernel-tester.h", |
| 8207 | ] + MICROKERNEL_TEST_HDRS, |
| 8208 | deps = MICROKERNEL_TEST_DEPS, |
| 8209 | ) |
| 8210 | |
| 8211 | xnnpack_unit_test( |
| 8212 | name = "f16_vdivc_minmax_test", |
| 8213 | srcs = [ |
| 8214 | "test/f16-vdivc-minmax.cc", |
| 8215 | "test/vbinaryc-microkernel-tester.h", |
| 8216 | ] + MICROKERNEL_TEST_HDRS, |
| 8217 | deps = MICROKERNEL_TEST_DEPS, |
| 8218 | ) |
| 8219 | |
| 8220 | xnnpack_unit_test( |
| 8221 | name = "f16_vrdivc_minmax_test", |
| 8222 | srcs = [ |
| 8223 | "test/f16-vrdivc-minmax.cc", |
| 8224 | "test/vbinaryc-microkernel-tester.h", |
| 8225 | ] + MICROKERNEL_TEST_HDRS, |
| 8226 | deps = MICROKERNEL_TEST_DEPS, |
| 8227 | ) |
| 8228 | |
| 8229 | xnnpack_unit_test( |
| 8230 | name = "f16_vhswish_test", |
| 8231 | srcs = [ |
| 8232 | "test/f16-vhswish.cc", |
Marat Dukhan | a6c0516 | 2021-05-13 16:52:02 -0700 | [diff] [blame] | 8233 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8234 | ] + MICROKERNEL_TEST_HDRS, |
| 8235 | deps = MICROKERNEL_TEST_DEPS, |
| 8236 | ) |
| 8237 | |
| 8238 | xnnpack_unit_test( |
| 8239 | name = "f16_vmax_test", |
| 8240 | srcs = [ |
| 8241 | "test/f16-vmax.cc", |
| 8242 | "test/vbinary-microkernel-tester.h", |
| 8243 | ] + MICROKERNEL_TEST_HDRS, |
| 8244 | deps = MICROKERNEL_TEST_DEPS, |
| 8245 | ) |
| 8246 | |
| 8247 | xnnpack_unit_test( |
| 8248 | name = "f16_vmaxc_test", |
| 8249 | srcs = [ |
| 8250 | "test/f16-vmaxc.cc", |
| 8251 | "test/vbinaryc-microkernel-tester.h", |
| 8252 | ] + MICROKERNEL_TEST_HDRS, |
| 8253 | deps = MICROKERNEL_TEST_DEPS, |
| 8254 | ) |
| 8255 | |
| 8256 | xnnpack_unit_test( |
| 8257 | name = "f16_vmin_test", |
| 8258 | srcs = [ |
| 8259 | "test/f16-vmin.cc", |
| 8260 | "test/vbinary-microkernel-tester.h", |
| 8261 | ] + MICROKERNEL_TEST_HDRS, |
| 8262 | deps = MICROKERNEL_TEST_DEPS, |
| 8263 | ) |
| 8264 | |
| 8265 | xnnpack_unit_test( |
| 8266 | name = "f16_vminc_test", |
| 8267 | srcs = [ |
| 8268 | "test/f16-vminc.cc", |
| 8269 | "test/vbinaryc-microkernel-tester.h", |
| 8270 | ] + MICROKERNEL_TEST_HDRS, |
| 8271 | deps = MICROKERNEL_TEST_DEPS, |
| 8272 | ) |
| 8273 | |
| 8274 | xnnpack_unit_test( |
| 8275 | name = "f16_vmul_minmax_test", |
| 8276 | srcs = [ |
| 8277 | "test/f16-vmul-minmax.cc", |
| 8278 | "test/vbinary-microkernel-tester.h", |
| 8279 | ] + MICROKERNEL_TEST_HDRS, |
| 8280 | deps = MICROKERNEL_TEST_DEPS, |
| 8281 | ) |
| 8282 | |
| 8283 | xnnpack_unit_test( |
| 8284 | name = "f16_vmulc_minmax_test", |
| 8285 | srcs = [ |
| 8286 | "test/f16-vmulc-minmax.cc", |
| 8287 | "test/vbinaryc-microkernel-tester.h", |
| 8288 | ] + MICROKERNEL_TEST_HDRS, |
| 8289 | deps = MICROKERNEL_TEST_DEPS, |
| 8290 | ) |
| 8291 | |
| 8292 | xnnpack_unit_test( |
| 8293 | name = "f16_vmulcaddc_minmax_test", |
| 8294 | srcs = [ |
| 8295 | "test/f16-vmulcaddc-minmax.cc", |
| 8296 | "test/vmulcaddc-microkernel-tester.h", |
| 8297 | "src/xnnpack/AlignedAllocator.h", |
| 8298 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 8299 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 8300 | ) |
| 8301 | |
| 8302 | xnnpack_unit_test( |
| 8303 | name = "f16_vsub_minmax_test", |
| 8304 | srcs = [ |
| 8305 | "test/f16-vsub-minmax.cc", |
| 8306 | "test/vbinary-microkernel-tester.h", |
| 8307 | ] + MICROKERNEL_TEST_HDRS, |
| 8308 | deps = MICROKERNEL_TEST_DEPS, |
| 8309 | ) |
| 8310 | |
| 8311 | xnnpack_unit_test( |
| 8312 | name = "f16_vsubc_minmax_test", |
| 8313 | srcs = [ |
| 8314 | "test/f16-vsubc-minmax.cc", |
| 8315 | "test/vbinaryc-microkernel-tester.h", |
| 8316 | ] + MICROKERNEL_TEST_HDRS, |
| 8317 | deps = MICROKERNEL_TEST_DEPS, |
| 8318 | ) |
| 8319 | |
| 8320 | xnnpack_unit_test( |
| 8321 | name = "f16_vrsubc_minmax_test", |
| 8322 | srcs = [ |
| 8323 | "test/f16-vrsubc-minmax.cc", |
| 8324 | "test/vbinaryc-microkernel-tester.h", |
| 8325 | ] + MICROKERNEL_TEST_HDRS, |
| 8326 | deps = MICROKERNEL_TEST_DEPS, |
| 8327 | ) |
| 8328 | |
| 8329 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8330 | name = "f32_argmaxpool_test", |
| 8331 | srcs = [ |
| 8332 | "test/f32-argmaxpool.cc", |
| 8333 | "test/argmaxpool-microkernel-tester.h", |
| 8334 | "src/xnnpack/AlignedAllocator.h", |
| 8335 | ] + MICROKERNEL_TEST_HDRS, |
| 8336 | deps = MICROKERNEL_TEST_DEPS, |
| 8337 | ) |
| 8338 | |
| 8339 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8340 | name = "f32_avgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8341 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8342 | "test/f32-avgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8343 | "test/avgpool-microkernel-tester.h", |
| 8344 | "src/xnnpack/AlignedAllocator.h", |
| 8345 | ] + MICROKERNEL_TEST_HDRS, |
| 8346 | deps = MICROKERNEL_TEST_DEPS, |
| 8347 | ) |
| 8348 | |
| 8349 | xnnpack_unit_test( |
Marat Dukhan | 660fd19 | 2020-03-10 04:55:30 -0700 | [diff] [blame] | 8350 | name = "f32_ibilinear_test", |
Marat Dukhan | 35dacfb | 2019-11-07 19:18:16 -0800 | [diff] [blame] | 8351 | srcs = [ |
Marat Dukhan | 660fd19 | 2020-03-10 04:55:30 -0700 | [diff] [blame] | 8352 | "test/f32-ibilinear.cc", |
| 8353 | "test/ibilinear-microkernel-tester.h", |
Marat Dukhan | 35dacfb | 2019-11-07 19:18:16 -0800 | [diff] [blame] | 8354 | "src/xnnpack/AlignedAllocator.h", |
| 8355 | ] + MICROKERNEL_TEST_HDRS, |
| 8356 | deps = MICROKERNEL_TEST_DEPS, |
| 8357 | ) |
| 8358 | |
| 8359 | xnnpack_unit_test( |
XNNPACK Team | 2143267 | 2020-10-19 19:58:48 -0700 | [diff] [blame] | 8360 | name = "f32_ibilinear_chw_test", |
| 8361 | srcs = [ |
| 8362 | "test/f32-ibilinear-chw.cc", |
XNNPACK Team | 6be46b2 | 2020-10-22 23:34:54 -0700 | [diff] [blame] | 8363 | "test/ibilinear-microkernel-tester.h", |
XNNPACK Team | 2143267 | 2020-10-19 19:58:48 -0700 | [diff] [blame] | 8364 | "src/xnnpack/AlignedAllocator.h", |
| 8365 | ] + MICROKERNEL_TEST_HDRS, |
| 8366 | deps = MICROKERNEL_TEST_DEPS, |
| 8367 | ) |
| 8368 | |
| 8369 | xnnpack_unit_test( |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 8370 | name = "f32_igemm_test", |
| 8371 | srcs = [ |
| 8372 | "test/f32-igemm.cc", |
| 8373 | "test/gemm-microkernel-tester.h", |
| 8374 | "src/xnnpack/AlignedAllocator.h", |
| 8375 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8376 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 8377 | ) |
| 8378 | |
| 8379 | xnnpack_unit_test( |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 8380 | name = "f32_igemm_relu_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8381 | srcs = [ |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 8382 | "test/f32-igemm-relu.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8383 | "test/gemm-microkernel-tester.h", |
| 8384 | "src/xnnpack/AlignedAllocator.h", |
| 8385 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8386 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8387 | ) |
| 8388 | |
| 8389 | xnnpack_unit_test( |
Marat Dukhan | e207b7b | 2020-05-28 16:27:42 -0700 | [diff] [blame] | 8390 | name = "f32_igemm_minmax_test", |
| 8391 | srcs = [ |
| 8392 | "test/f32-igemm-minmax.cc", |
| 8393 | "test/gemm-microkernel-tester.h", |
| 8394 | "src/xnnpack/AlignedAllocator.h", |
| 8395 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8396 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | e207b7b | 2020-05-28 16:27:42 -0700 | [diff] [blame] | 8397 | ) |
| 8398 | |
| 8399 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8400 | name = "f32_conv_hwc_test", |
| 8401 | srcs = [ |
| 8402 | "test/f32-conv-hwc.cc", |
| 8403 | "test/conv-hwc-microkernel-tester.h", |
| 8404 | "src/xnnpack/AlignedAllocator.h", |
| 8405 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8406 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8407 | ) |
| 8408 | |
| 8409 | xnnpack_unit_test( |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 8410 | name = "f32_conv_hwc2chw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8411 | srcs = [ |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 8412 | "test/f32-conv-hwc2chw.cc", |
| 8413 | "test/conv-hwc2chw-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8414 | "src/xnnpack/AlignedAllocator.h", |
| 8415 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8416 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8417 | ) |
| 8418 | |
| 8419 | xnnpack_unit_test( |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 8420 | name = "f32_dwconv_test", |
| 8421 | srcs = [ |
| 8422 | "test/f32-dwconv.cc", |
| 8423 | "test/dwconv-microkernel-tester.h", |
| 8424 | "src/xnnpack/AlignedAllocator.h", |
| 8425 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8426 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 8427 | ) |
| 8428 | |
| 8429 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8430 | name = "f32_dwconv_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8431 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8432 | "test/f32-dwconv-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8433 | "test/dwconv-microkernel-tester.h", |
| 8434 | "src/xnnpack/AlignedAllocator.h", |
| 8435 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8436 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8437 | ) |
| 8438 | |
| 8439 | xnnpack_unit_test( |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 8440 | name = "f32_dwconv2d_chw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8441 | srcs = [ |
Marat Dukhan | bf715f9 | 2020-10-23 20:17:00 -0700 | [diff] [blame] | 8442 | "test/f32-dwconv2d-chw.cc", |
| 8443 | "test/dwconv2d-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8444 | "src/xnnpack/AlignedAllocator.h", |
| 8445 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8446 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8447 | ) |
| 8448 | |
| 8449 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8450 | name = "f32_gavgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8451 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8452 | "test/f32-gavgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8453 | "test/gavgpool-microkernel-tester.h", |
| 8454 | "src/xnnpack/AlignedAllocator.h", |
| 8455 | ] + MICROKERNEL_TEST_HDRS, |
| 8456 | deps = MICROKERNEL_TEST_DEPS, |
| 8457 | ) |
| 8458 | |
| 8459 | xnnpack_unit_test( |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 8460 | name = "f32_gavgpool_cw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8461 | srcs = [ |
Marat Dukhan | 1f29b80 | 2020-05-15 23:46:39 -0700 | [diff] [blame] | 8462 | "test/f32-gavgpool-cw.cc", |
| 8463 | "test/gavgpool-cw-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8464 | "src/xnnpack/AlignedAllocator.h", |
| 8465 | ] + MICROKERNEL_TEST_HDRS, |
| 8466 | deps = MICROKERNEL_TEST_DEPS, |
| 8467 | ) |
| 8468 | |
| 8469 | xnnpack_unit_test( |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 8470 | name = "f32_gemm_test", |
| 8471 | srcs = [ |
| 8472 | "test/f32-gemm.cc", |
| 8473 | "test/gemm-microkernel-tester.h", |
| 8474 | "src/xnnpack/AlignedAllocator.h", |
| 8475 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8476 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 163a7e6 | 2020-04-09 04:19:26 -0700 | [diff] [blame] | 8477 | ) |
| 8478 | |
| 8479 | xnnpack_unit_test( |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 8480 | name = "f32_gemm_relu_test", |
| 8481 | srcs = [ |
| 8482 | "test/f32-gemm-relu.cc", |
| 8483 | "test/gemm-microkernel-tester.h", |
| 8484 | "src/xnnpack/AlignedAllocator.h", |
| 8485 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8486 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 467f636 | 2020-05-22 23:21:55 -0700 | [diff] [blame] | 8487 | ) |
| 8488 | |
| 8489 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8490 | name = "f32_gemm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8491 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8492 | "test/f32-gemm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8493 | "test/gemm-microkernel-tester.h", |
| 8494 | "src/xnnpack/AlignedAllocator.h", |
| 8495 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8496 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8497 | ) |
| 8498 | |
| 8499 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8500 | name = "f32_gemminc_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8501 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8502 | "test/f32-gemminc-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8503 | "test/gemm-microkernel-tester.h", |
| 8504 | "src/xnnpack/AlignedAllocator.h", |
| 8505 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8506 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8507 | ) |
| 8508 | |
| 8509 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8510 | name = "f32_vhswish_test", |
Frank Barchard | b196659 | 2020-05-12 13:47:06 -0700 | [diff] [blame] | 8511 | srcs = [ |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8512 | "test/f32-vhswish.cc", |
Marat Dukhan | 949b6e7 | 2021-05-13 11:21:06 -0700 | [diff] [blame] | 8513 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8514 | ] + MICROKERNEL_TEST_HDRS, |
| 8515 | deps = MICROKERNEL_TEST_DEPS, |
| 8516 | ) |
| 8517 | |
| 8518 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8519 | name = "f32_maxpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8520 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8521 | "test/f32-maxpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8522 | "test/maxpool-microkernel-tester.h", |
| 8523 | ] + MICROKERNEL_TEST_HDRS, |
| 8524 | deps = MICROKERNEL_TEST_DEPS, |
| 8525 | ) |
| 8526 | |
| 8527 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8528 | name = "f32_pavgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8529 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8530 | "test/f32-pavgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8531 | "test/avgpool-microkernel-tester.h", |
| 8532 | "src/xnnpack/AlignedAllocator.h", |
| 8533 | ] + MICROKERNEL_TEST_HDRS, |
| 8534 | deps = MICROKERNEL_TEST_DEPS, |
| 8535 | ) |
| 8536 | |
| 8537 | xnnpack_unit_test( |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8538 | name = "f32_ppmm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8539 | srcs = [ |
Marat Dukhan | 1c58711 | 2020-04-08 20:04:28 -0700 | [diff] [blame] | 8540 | "test/f32-ppmm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8541 | "test/gemm-microkernel-tester.h", |
| 8542 | "src/xnnpack/AlignedAllocator.h", |
| 8543 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8544 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8545 | ) |
| 8546 | |
| 8547 | xnnpack_unit_test( |
Frank Barchard | b196659 | 2020-05-12 13:47:06 -0700 | [diff] [blame] | 8548 | name = "f16_prelu_test", |
| 8549 | srcs = [ |
| 8550 | "test/f16-prelu.cc", |
| 8551 | "test/prelu-microkernel-tester.h", |
| 8552 | "src/xnnpack/AlignedAllocator.h", |
| 8553 | ] + MICROKERNEL_TEST_HDRS, |
| 8554 | deps = MICROKERNEL_TEST_DEPS, |
| 8555 | ) |
| 8556 | |
| 8557 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8558 | name = "f32_prelu_test", |
| 8559 | srcs = [ |
| 8560 | "test/f32-prelu.cc", |
| 8561 | "test/prelu-microkernel-tester.h", |
| 8562 | "src/xnnpack/AlignedAllocator.h", |
| 8563 | ] + MICROKERNEL_TEST_HDRS, |
| 8564 | deps = MICROKERNEL_TEST_DEPS, |
| 8565 | ) |
| 8566 | |
| 8567 | xnnpack_unit_test( |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 8568 | name = "f32_raddexpminusmax_test", |
| 8569 | srcs = [ |
| 8570 | "test/f32-raddexpminusmax.cc", |
| 8571 | "test/raddexpminusmax-microkernel-tester.h", |
| 8572 | ] + MICROKERNEL_TEST_HDRS, |
| 8573 | deps = MICROKERNEL_TEST_DEPS, |
| 8574 | ) |
| 8575 | |
| 8576 | xnnpack_unit_test( |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 8577 | name = "f32_raddextexp_test", |
| 8578 | srcs = [ |
| 8579 | "test/f32-raddextexp.cc", |
| 8580 | "test/raddextexp-microkernel-tester.h", |
| 8581 | ] + MICROKERNEL_TEST_HDRS, |
| 8582 | deps = MICROKERNEL_TEST_DEPS, |
| 8583 | ) |
| 8584 | |
| 8585 | xnnpack_unit_test( |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 8586 | name = "f32_raddstoreexpminusmax_test", |
| 8587 | srcs = [ |
| 8588 | "test/f32-raddstoreexpminusmax.cc", |
| 8589 | "test/raddstoreexpminusmax-microkernel-tester.h", |
| 8590 | ] + MICROKERNEL_TEST_HDRS, |
| 8591 | deps = MICROKERNEL_TEST_DEPS, |
| 8592 | ) |
| 8593 | |
| 8594 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8595 | name = "f32_rmax_test", |
| 8596 | srcs = [ |
| 8597 | "test/f32-rmax.cc", |
| 8598 | "test/rmax-microkernel-tester.h", |
| 8599 | ] + MICROKERNEL_TEST_HDRS, |
| 8600 | deps = MICROKERNEL_TEST_DEPS, |
| 8601 | ) |
| 8602 | |
| 8603 | xnnpack_unit_test( |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 8604 | name = "f32_spmm_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8605 | srcs = [ |
Marat Dukhan | 355ab43 | 2020-04-09 19:01:52 -0700 | [diff] [blame] | 8606 | "test/f32-spmm-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8607 | "test/spmm-microkernel-tester.h", |
| 8608 | "src/xnnpack/AlignedAllocator.h", |
| 8609 | ] + MICROKERNEL_TEST_HDRS, |
| 8610 | deps = MICROKERNEL_TEST_DEPS, |
| 8611 | ) |
| 8612 | |
| 8613 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 8614 | name = "f32_vabs_test", |
| 8615 | srcs = [ |
| 8616 | "test/f32-vabs.cc", |
| 8617 | "test/vunary-microkernel-tester.h", |
| 8618 | ] + MICROKERNEL_TEST_HDRS, |
| 8619 | deps = MICROKERNEL_TEST_DEPS, |
| 8620 | ) |
| 8621 | |
| 8622 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 8623 | name = "f32_vadd_test", |
| 8624 | srcs = [ |
| 8625 | "test/f32-vadd.cc", |
| 8626 | "test/vbinary-microkernel-tester.h", |
| 8627 | ] + MICROKERNEL_TEST_HDRS, |
| 8628 | deps = MICROKERNEL_TEST_DEPS, |
| 8629 | ) |
| 8630 | |
| 8631 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8632 | name = "f32_vadd_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8633 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8634 | "test/f32-vadd-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 8635 | "test/vbinary-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 8636 | ] + MICROKERNEL_TEST_HDRS, |
| 8637 | deps = MICROKERNEL_TEST_DEPS, |
| 8638 | ) |
| 8639 | |
| 8640 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 8641 | name = "f32_vadd_relu_test", |
| 8642 | srcs = [ |
| 8643 | "test/f32-vadd-relu.cc", |
| 8644 | "test/vbinary-microkernel-tester.h", |
| 8645 | ] + MICROKERNEL_TEST_HDRS, |
| 8646 | deps = MICROKERNEL_TEST_DEPS, |
| 8647 | ) |
| 8648 | |
| 8649 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 8650 | name = "f32_vaddc_test", |
| 8651 | srcs = [ |
| 8652 | "test/f32-vaddc.cc", |
| 8653 | "test/vbinaryc-microkernel-tester.h", |
| 8654 | ] + MICROKERNEL_TEST_HDRS, |
| 8655 | deps = MICROKERNEL_TEST_DEPS, |
| 8656 | ) |
| 8657 | |
| 8658 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8659 | name = "f32_vaddc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 8660 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8661 | "test/f32-vaddc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 8662 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8663 | ] + MICROKERNEL_TEST_HDRS, |
| 8664 | deps = MICROKERNEL_TEST_DEPS, |
| 8665 | ) |
| 8666 | |
| 8667 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 8668 | name = "f32_vaddc_relu_test", |
| 8669 | srcs = [ |
| 8670 | "test/f32-vaddc-relu.cc", |
| 8671 | "test/vbinaryc-microkernel-tester.h", |
| 8672 | ] + MICROKERNEL_TEST_HDRS, |
| 8673 | deps = MICROKERNEL_TEST_DEPS, |
| 8674 | ) |
| 8675 | |
| 8676 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8677 | name = "f32_vclamp_test", |
| 8678 | srcs = [ |
| 8679 | "test/f32-vclamp.cc", |
Marat Dukhan | 60d3f24 | 2021-05-13 11:59:02 -0700 | [diff] [blame] | 8680 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8681 | ] + MICROKERNEL_TEST_HDRS, |
| 8682 | deps = MICROKERNEL_TEST_DEPS, |
| 8683 | ) |
| 8684 | |
| 8685 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 8686 | name = "f32_vdiv_test", |
| 8687 | srcs = [ |
| 8688 | "test/f32-vdiv.cc", |
| 8689 | "test/vbinary-microkernel-tester.h", |
| 8690 | ] + MICROKERNEL_TEST_HDRS, |
| 8691 | deps = MICROKERNEL_TEST_DEPS, |
| 8692 | ) |
| 8693 | |
| 8694 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8695 | name = "f32_vdiv_minmax_test", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 8696 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8697 | "test/f32-vdiv-minmax.cc", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 8698 | "test/vbinary-microkernel-tester.h", |
| 8699 | ] + MICROKERNEL_TEST_HDRS, |
| 8700 | deps = MICROKERNEL_TEST_DEPS, |
| 8701 | ) |
| 8702 | |
| 8703 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 8704 | name = "f32_vdiv_relu_test", |
| 8705 | srcs = [ |
| 8706 | "test/f32-vdiv-relu.cc", |
| 8707 | "test/vbinary-microkernel-tester.h", |
| 8708 | ] + MICROKERNEL_TEST_HDRS, |
| 8709 | deps = MICROKERNEL_TEST_DEPS, |
| 8710 | ) |
| 8711 | |
| 8712 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 8713 | name = "f32_vdivc_test", |
| 8714 | srcs = [ |
| 8715 | "test/f32-vdivc.cc", |
| 8716 | "test/vbinaryc-microkernel-tester.h", |
| 8717 | ] + MICROKERNEL_TEST_HDRS, |
| 8718 | deps = MICROKERNEL_TEST_DEPS, |
| 8719 | ) |
| 8720 | |
| 8721 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8722 | name = "f32_vdivc_minmax_test", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 8723 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8724 | "test/f32-vdivc-minmax.cc", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 8725 | "test/vbinaryc-microkernel-tester.h", |
| 8726 | ] + MICROKERNEL_TEST_HDRS, |
| 8727 | deps = MICROKERNEL_TEST_DEPS, |
| 8728 | ) |
| 8729 | |
| 8730 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 8731 | name = "f32_vdivc_relu_test", |
| 8732 | srcs = [ |
| 8733 | "test/f32-vdivc-relu.cc", |
| 8734 | "test/vbinaryc-microkernel-tester.h", |
| 8735 | ] + MICROKERNEL_TEST_HDRS, |
| 8736 | deps = MICROKERNEL_TEST_DEPS, |
| 8737 | ) |
| 8738 | |
| 8739 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 8740 | name = "f32_vrdivc_test", |
| 8741 | srcs = [ |
| 8742 | "test/f32-vrdivc.cc", |
| 8743 | "test/vbinaryc-microkernel-tester.h", |
| 8744 | ] + MICROKERNEL_TEST_HDRS, |
| 8745 | deps = MICROKERNEL_TEST_DEPS, |
| 8746 | ) |
| 8747 | |
| 8748 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8749 | name = "f32_vrdivc_minmax_test", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 8750 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8751 | "test/f32-vrdivc-minmax.cc", |
Marat Dukhan | 77ca630 | 2019-12-06 12:48:15 -0800 | [diff] [blame] | 8752 | "test/vbinaryc-microkernel-tester.h", |
| 8753 | ] + MICROKERNEL_TEST_HDRS, |
| 8754 | deps = MICROKERNEL_TEST_DEPS, |
| 8755 | ) |
| 8756 | |
| 8757 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 8758 | name = "f32_vrdivc_relu_test", |
| 8759 | srcs = [ |
| 8760 | "test/f32-vrdivc-relu.cc", |
| 8761 | "test/vbinaryc-microkernel-tester.h", |
| 8762 | ] + MICROKERNEL_TEST_HDRS, |
| 8763 | deps = MICROKERNEL_TEST_DEPS, |
| 8764 | ) |
| 8765 | |
| 8766 | xnnpack_unit_test( |
Marat Dukhan | ed6baaf | 2020-12-01 15:07:08 -0800 | [diff] [blame] | 8767 | name = "f32_velu_test", |
| 8768 | srcs = [ |
| 8769 | "test/f32-velu.cc", |
| 8770 | "test/vunary-microkernel-tester.h", |
| 8771 | ] + MICROKERNEL_TEST_HDRS, |
| 8772 | deps = MICROKERNEL_TEST_DEPS, |
| 8773 | ) |
| 8774 | |
| 8775 | xnnpack_unit_test( |
Marat Dukhan | 403b7d4 | 2019-12-05 12:49:11 -0800 | [diff] [blame] | 8776 | name = "f32_vmax_test", |
| 8777 | srcs = [ |
| 8778 | "test/f32-vmax.cc", |
| 8779 | "test/vbinary-microkernel-tester.h", |
| 8780 | ] + MICROKERNEL_TEST_HDRS, |
| 8781 | deps = MICROKERNEL_TEST_DEPS, |
| 8782 | ) |
| 8783 | |
| 8784 | xnnpack_unit_test( |
| 8785 | name = "f32_vmaxc_test", |
| 8786 | srcs = [ |
| 8787 | "test/f32-vmaxc.cc", |
| 8788 | "test/vbinaryc-microkernel-tester.h", |
| 8789 | ] + MICROKERNEL_TEST_HDRS, |
| 8790 | deps = MICROKERNEL_TEST_DEPS, |
| 8791 | ) |
| 8792 | |
| 8793 | xnnpack_unit_test( |
| 8794 | name = "f32_vmin_test", |
| 8795 | srcs = [ |
| 8796 | "test/f32-vmin.cc", |
| 8797 | "test/vbinary-microkernel-tester.h", |
| 8798 | ] + MICROKERNEL_TEST_HDRS, |
| 8799 | deps = MICROKERNEL_TEST_DEPS, |
| 8800 | ) |
| 8801 | |
| 8802 | xnnpack_unit_test( |
| 8803 | name = "f32_vminc_test", |
| 8804 | srcs = [ |
| 8805 | "test/f32-vminc.cc", |
| 8806 | "test/vbinaryc-microkernel-tester.h", |
| 8807 | ] + MICROKERNEL_TEST_HDRS, |
| 8808 | deps = MICROKERNEL_TEST_DEPS, |
| 8809 | ) |
| 8810 | |
| 8811 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 8812 | name = "f32_vmul_test", |
| 8813 | srcs = [ |
| 8814 | "test/f32-vmul.cc", |
| 8815 | "test/vbinary-microkernel-tester.h", |
| 8816 | ] + MICROKERNEL_TEST_HDRS, |
| 8817 | deps = MICROKERNEL_TEST_DEPS, |
| 8818 | ) |
| 8819 | |
| 8820 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8821 | name = "f32_vmul_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8822 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8823 | "test/f32-vmul-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 8824 | "test/vbinary-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 8825 | ] + MICROKERNEL_TEST_HDRS, |
| 8826 | deps = MICROKERNEL_TEST_DEPS, |
| 8827 | ) |
| 8828 | |
| 8829 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 8830 | name = "f32_vmul_relu_test", |
| 8831 | srcs = [ |
| 8832 | "test/f32-vmul-relu.cc", |
| 8833 | "test/vbinary-microkernel-tester.h", |
| 8834 | ] + MICROKERNEL_TEST_HDRS, |
| 8835 | deps = MICROKERNEL_TEST_DEPS, |
| 8836 | ) |
| 8837 | |
| 8838 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 8839 | name = "f32_vmulc_test", |
| 8840 | srcs = [ |
| 8841 | "test/f32-vmulc.cc", |
| 8842 | "test/vbinaryc-microkernel-tester.h", |
| 8843 | ] + MICROKERNEL_TEST_HDRS, |
| 8844 | deps = MICROKERNEL_TEST_DEPS, |
| 8845 | ) |
| 8846 | |
| 8847 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8848 | name = "f32_vmulc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 8849 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 8850 | "test/f32-vmulc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 8851 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8852 | ] + MICROKERNEL_TEST_HDRS, |
| 8853 | deps = MICROKERNEL_TEST_DEPS, |
| 8854 | ) |
| 8855 | |
| 8856 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 8857 | name = "f32_vmulc_relu_test", |
| 8858 | srcs = [ |
| 8859 | "test/f32-vmulc-relu.cc", |
| 8860 | "test/vbinaryc-microkernel-tester.h", |
| 8861 | ] + MICROKERNEL_TEST_HDRS, |
| 8862 | deps = MICROKERNEL_TEST_DEPS, |
| 8863 | ) |
| 8864 | |
| 8865 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8866 | name = "f32_vmulcaddc_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8867 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 8868 | "test/f32-vmulcaddc-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8869 | "test/vmulcaddc-microkernel-tester.h", |
| 8870 | "src/xnnpack/AlignedAllocator.h", |
| 8871 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 8872 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 8873 | ) |
| 8874 | |
| 8875 | xnnpack_unit_test( |
Marat Dukhan | 8cc7efe | 2020-06-10 16:24:27 -0700 | [diff] [blame] | 8876 | name = "f32_vlrelu_test", |
| 8877 | srcs = [ |
| 8878 | "test/f32-vlrelu.cc", |
| 8879 | "test/vunary-microkernel-tester.h", |
| 8880 | ] + MICROKERNEL_TEST_HDRS, |
| 8881 | deps = MICROKERNEL_TEST_DEPS, |
| 8882 | ) |
| 8883 | |
| 8884 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 8885 | name = "f32_vneg_test", |
| 8886 | srcs = [ |
| 8887 | "test/f32-vneg.cc", |
| 8888 | "test/vunary-microkernel-tester.h", |
| 8889 | ] + MICROKERNEL_TEST_HDRS, |
| 8890 | deps = MICROKERNEL_TEST_DEPS, |
| 8891 | ) |
| 8892 | |
| 8893 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8894 | name = "f32_vrelu_test", |
| 8895 | srcs = [ |
| 8896 | "test/f32-vrelu.cc", |
| 8897 | "test/vunary-microkernel-tester.h", |
| 8898 | ] + MICROKERNEL_TEST_HDRS, |
| 8899 | deps = MICROKERNEL_TEST_DEPS, |
| 8900 | ) |
| 8901 | |
| 8902 | xnnpack_unit_test( |
Marat Dukhan | eecf8fd | 2020-06-09 08:59:37 -0700 | [diff] [blame] | 8903 | name = "f32_vrndne_test", |
| 8904 | srcs = [ |
| 8905 | "test/f32-vrndne.cc", |
| 8906 | "test/vunary-microkernel-tester.h", |
| 8907 | ] + MICROKERNEL_TEST_HDRS, |
| 8908 | deps = MICROKERNEL_TEST_DEPS, |
| 8909 | ) |
| 8910 | |
| 8911 | xnnpack_unit_test( |
| 8912 | name = "f32_vrndz_test", |
| 8913 | srcs = [ |
| 8914 | "test/f32-vrndz.cc", |
| 8915 | "test/vunary-microkernel-tester.h", |
| 8916 | ] + MICROKERNEL_TEST_HDRS, |
| 8917 | deps = MICROKERNEL_TEST_DEPS, |
| 8918 | ) |
| 8919 | |
| 8920 | xnnpack_unit_test( |
| 8921 | name = "f32_vrndu_test", |
| 8922 | srcs = [ |
| 8923 | "test/f32-vrndu.cc", |
| 8924 | "test/vunary-microkernel-tester.h", |
| 8925 | ] + MICROKERNEL_TEST_HDRS, |
| 8926 | deps = MICROKERNEL_TEST_DEPS, |
| 8927 | ) |
| 8928 | |
| 8929 | xnnpack_unit_test( |
| 8930 | name = "f32_vrndd_test", |
| 8931 | srcs = [ |
| 8932 | "test/f32-vrndd.cc", |
| 8933 | "test/vunary-microkernel-tester.h", |
| 8934 | ] + MICROKERNEL_TEST_HDRS, |
| 8935 | deps = MICROKERNEL_TEST_DEPS, |
| 8936 | ) |
| 8937 | |
| 8938 | xnnpack_unit_test( |
Marat Dukhan | 05ac8e3 | 2019-10-21 15:39:33 -0700 | [diff] [blame] | 8939 | name = "f32_vscale_test", |
| 8940 | srcs = [ |
| 8941 | "test/f32-vscale.cc", |
| 8942 | "test/vscale-microkernel-tester.h", |
| 8943 | ] + MICROKERNEL_TEST_HDRS, |
| 8944 | deps = MICROKERNEL_TEST_DEPS, |
| 8945 | ) |
| 8946 | |
| 8947 | xnnpack_unit_test( |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 8948 | name = "f32_vscaleexpminusmax_test", |
| 8949 | srcs = [ |
| 8950 | "test/f32-vscaleexpminusmax.cc", |
| 8951 | "test/vscaleexpminusmax-microkernel-tester.h", |
| 8952 | ] + MICROKERNEL_TEST_HDRS, |
| 8953 | deps = MICROKERNEL_TEST_DEPS, |
| 8954 | ) |
| 8955 | |
| 8956 | xnnpack_unit_test( |
Marat Dukhan | 6f8d4d3 | 2019-10-25 17:07:09 -0700 | [diff] [blame] | 8957 | name = "f32_vscaleextexp_test", |
| 8958 | srcs = [ |
| 8959 | "test/f32-vscaleextexp.cc", |
| 8960 | "test/vscaleextexp-microkernel-tester.h", |
| 8961 | ] + MICROKERNEL_TEST_HDRS, |
| 8962 | deps = MICROKERNEL_TEST_DEPS, |
| 8963 | ) |
| 8964 | |
| 8965 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 8966 | name = "f32_vsigmoid_test", |
| 8967 | srcs = [ |
| 8968 | "test/f32-vsigmoid.cc", |
| 8969 | "test/vunary-microkernel-tester.h", |
| 8970 | ] + MICROKERNEL_TEST_HDRS, |
| 8971 | deps = MICROKERNEL_TEST_DEPS, |
| 8972 | ) |
| 8973 | |
| 8974 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 8975 | name = "f32_vsqr_test", |
| 8976 | srcs = [ |
| 8977 | "test/f32-vsqr.cc", |
| 8978 | "test/vunary-microkernel-tester.h", |
| 8979 | ] + MICROKERNEL_TEST_HDRS, |
| 8980 | deps = MICROKERNEL_TEST_DEPS, |
| 8981 | ) |
| 8982 | |
| 8983 | xnnpack_unit_test( |
Marat Dukhan | 13bafb0 | 2020-06-05 00:43:11 -0700 | [diff] [blame] | 8984 | name = "f32_vsqrdiff_test", |
| 8985 | srcs = [ |
| 8986 | "test/f32-vsqrdiff.cc", |
| 8987 | "test/vbinary-microkernel-tester.h", |
| 8988 | ] + MICROKERNEL_TEST_HDRS, |
| 8989 | deps = MICROKERNEL_TEST_DEPS, |
| 8990 | ) |
| 8991 | |
| 8992 | xnnpack_unit_test( |
| 8993 | name = "f32_vsqrdiffc_test", |
| 8994 | srcs = [ |
| 8995 | "test/f32-vsqrdiffc.cc", |
| 8996 | "test/vbinaryc-microkernel-tester.h", |
| 8997 | ] + MICROKERNEL_TEST_HDRS, |
| 8998 | deps = MICROKERNEL_TEST_DEPS, |
| 8999 | ) |
| 9000 | |
| 9001 | xnnpack_unit_test( |
Marat Dukhan | f4db2f3 | 2020-06-30 10:55:30 -0700 | [diff] [blame] | 9002 | name = "f32_vsqrt_test", |
| 9003 | srcs = [ |
| 9004 | "test/f32-vsqrt.cc", |
| 9005 | "test/vunary-microkernel-tester.h", |
| 9006 | ] + MICROKERNEL_TEST_HDRS, |
| 9007 | deps = MICROKERNEL_TEST_DEPS, |
| 9008 | ) |
| 9009 | |
| 9010 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 9011 | name = "f32_vsub_test", |
| 9012 | srcs = [ |
| 9013 | "test/f32-vsub.cc", |
| 9014 | "test/vbinary-microkernel-tester.h", |
| 9015 | ] + MICROKERNEL_TEST_HDRS, |
| 9016 | deps = MICROKERNEL_TEST_DEPS, |
| 9017 | ) |
| 9018 | |
| 9019 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9020 | name = "f32_vsub_minmax_test", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 9021 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9022 | "test/f32-vsub-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 9023 | "test/vbinary-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 9024 | ] + MICROKERNEL_TEST_HDRS, |
| 9025 | deps = MICROKERNEL_TEST_DEPS, |
| 9026 | ) |
| 9027 | |
| 9028 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 9029 | name = "f32_vsub_relu_test", |
| 9030 | srcs = [ |
| 9031 | "test/f32-vsub-relu.cc", |
| 9032 | "test/vbinary-microkernel-tester.h", |
| 9033 | ] + MICROKERNEL_TEST_HDRS, |
| 9034 | deps = MICROKERNEL_TEST_DEPS, |
| 9035 | ) |
| 9036 | |
| 9037 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 9038 | name = "f32_vsubc_test", |
| 9039 | srcs = [ |
| 9040 | "test/f32-vsubc.cc", |
| 9041 | "test/vbinaryc-microkernel-tester.h", |
| 9042 | ] + MICROKERNEL_TEST_HDRS, |
| 9043 | deps = MICROKERNEL_TEST_DEPS, |
| 9044 | ) |
| 9045 | |
| 9046 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9047 | name = "f32_vsubc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 9048 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9049 | "test/f32-vsubc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 9050 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 9051 | ] + MICROKERNEL_TEST_HDRS, |
| 9052 | deps = MICROKERNEL_TEST_DEPS, |
| 9053 | ) |
| 9054 | |
| 9055 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 9056 | name = "f32_vsubc_relu_test", |
| 9057 | srcs = [ |
| 9058 | "test/f32-vsubc-relu.cc", |
| 9059 | "test/vbinaryc-microkernel-tester.h", |
| 9060 | ] + MICROKERNEL_TEST_HDRS, |
| 9061 | deps = MICROKERNEL_TEST_DEPS, |
| 9062 | ) |
| 9063 | |
| 9064 | xnnpack_unit_test( |
Frank Barchard | d5b9f1c | 2020-07-01 15:00:19 -0700 | [diff] [blame] | 9065 | name = "f32_vrsubc_test", |
| 9066 | srcs = [ |
| 9067 | "test/f32-vrsubc.cc", |
| 9068 | "test/vbinaryc-microkernel-tester.h", |
| 9069 | ] + MICROKERNEL_TEST_HDRS, |
| 9070 | deps = MICROKERNEL_TEST_DEPS, |
| 9071 | ) |
| 9072 | |
| 9073 | xnnpack_unit_test( |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9074 | name = "f32_vrsubc_minmax_test", |
Marat Dukhan | c07cb7f | 2019-11-14 15:32:05 -0800 | [diff] [blame] | 9075 | srcs = [ |
Marat Dukhan | 91cd2b7 | 2020-04-09 23:57:31 -0700 | [diff] [blame] | 9076 | "test/f32-vrsubc-minmax.cc", |
Marat Dukhan | 1e782c4 | 2019-11-21 17:02:40 -0800 | [diff] [blame] | 9077 | "test/vbinaryc-microkernel-tester.h", |
Marat Dukhan | 9757953 | 2019-10-18 16:40:39 -0700 | [diff] [blame] | 9078 | ] + MICROKERNEL_TEST_HDRS, |
| 9079 | deps = MICROKERNEL_TEST_DEPS, |
| 9080 | ) |
| 9081 | |
| 9082 | xnnpack_unit_test( |
Frank Barchard | 674778d | 2020-08-08 10:17:25 -0700 | [diff] [blame] | 9083 | name = "f32_vrsubc_relu_test", |
| 9084 | srcs = [ |
| 9085 | "test/f32-vrsubc-relu.cc", |
| 9086 | "test/vbinaryc-microkernel-tester.h", |
| 9087 | ] + MICROKERNEL_TEST_HDRS, |
| 9088 | deps = MICROKERNEL_TEST_DEPS, |
| 9089 | ) |
| 9090 | |
| 9091 | xnnpack_unit_test( |
Marat Dukhan | 8228689 | 2021-06-04 17:27:27 -0700 | [diff] [blame] | 9092 | name = "qc8_dwconv_minmax_fp32_test", |
| 9093 | timeout = "moderate", |
| 9094 | srcs = [ |
| 9095 | "test/qc8-dwconv-minmax-fp32.cc", |
| 9096 | "test/dwconv-microkernel-tester.h", |
| 9097 | "src/xnnpack/AlignedAllocator.h", |
| 9098 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9099 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9100 | ) |
| 9101 | |
| 9102 | xnnpack_unit_test( |
Marat Dukhan | 0b04374 | 2021-06-02 18:29:11 -0700 | [diff] [blame] | 9103 | name = "qc8_gemm_minmax_fp32_test", |
| 9104 | timeout = "moderate", |
| 9105 | srcs = [ |
| 9106 | "test/qc8-gemm-minmax-fp32.cc", |
| 9107 | "test/gemm-microkernel-tester.h", |
| 9108 | "src/xnnpack/AlignedAllocator.h", |
| 9109 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9110 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9111 | ) |
| 9112 | |
| 9113 | xnnpack_unit_test( |
Marat Dukhan | e06c813 | 2021-06-03 08:59:11 -0700 | [diff] [blame] | 9114 | name = "qc8_igemm_minmax_fp32_test", |
| 9115 | timeout = "moderate", |
| 9116 | srcs = [ |
| 9117 | "test/qc8-igemm-minmax-fp32.cc", |
| 9118 | "test/gemm-microkernel-tester.h", |
| 9119 | "src/xnnpack/AlignedAllocator.h", |
| 9120 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9121 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9122 | ) |
| 9123 | |
| 9124 | xnnpack_unit_test( |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 9125 | name = "qs8_dwconv_minmax_fp32_test", |
| 9126 | srcs = [ |
| 9127 | "test/qs8-dwconv-minmax-fp32.cc", |
| 9128 | "test/dwconv-microkernel-tester.h", |
| 9129 | "src/xnnpack/AlignedAllocator.h", |
| 9130 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9131 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9132 | ) |
| 9133 | |
| 9134 | xnnpack_unit_test( |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9135 | name = "qs8_dwconv_minmax_gemmlowp_test", |
Marat Dukhan | f62bbdc | 2020-08-04 13:59:04 -0700 | [diff] [blame] | 9136 | srcs = [ |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9137 | "test/qs8-dwconv-minmax-gemmlowp.cc", |
Marat Dukhan | f62bbdc | 2020-08-04 13:59:04 -0700 | [diff] [blame] | 9138 | "test/dwconv-microkernel-tester.h", |
| 9139 | "src/xnnpack/AlignedAllocator.h", |
| 9140 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9141 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9142 | ) |
| 9143 | |
| 9144 | xnnpack_unit_test( |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 9145 | name = "qs8_dwconv_minmax_rndnu_test", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9146 | srcs = [ |
Marat Dukhan | be18f5c | 2021-07-16 18:46:39 -0700 | [diff] [blame] | 9147 | "test/qs8-dwconv-minmax-rndnu.cc", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9148 | "test/dwconv-microkernel-tester.h", |
| 9149 | "src/xnnpack/AlignedAllocator.h", |
| 9150 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9151 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9152 | ) |
| 9153 | |
| 9154 | xnnpack_unit_test( |
Marat Dukhan | 4ed53f4 | 2020-08-06 01:12:55 -0700 | [diff] [blame] | 9155 | name = "qs8_gavgpool_minmax_test", |
| 9156 | srcs = [ |
| 9157 | "test/qs8-gavgpool-minmax.cc", |
| 9158 | "test/gavgpool-microkernel-tester.h", |
| 9159 | "src/xnnpack/AlignedAllocator.h", |
| 9160 | ] + MICROKERNEL_TEST_HDRS, |
| 9161 | deps = MICROKERNEL_TEST_DEPS, |
| 9162 | ) |
| 9163 | |
| 9164 | xnnpack_unit_test( |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 9165 | name = "qs8_gemm_minmax_fp32_test", |
| 9166 | timeout = "moderate", |
| 9167 | srcs = [ |
| 9168 | "test/qs8-gemm-minmax-fp32.cc", |
| 9169 | "test/gemm-microkernel-tester.h", |
| 9170 | "src/xnnpack/AlignedAllocator.h", |
| 9171 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9172 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9173 | ) |
| 9174 | |
| 9175 | xnnpack_unit_test( |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9176 | name = "qs8_gemm_minmax_gemmlowp_test", |
Marat Dukhan | 56fdb25 | 2021-05-24 13:44:00 -0700 | [diff] [blame] | 9177 | timeout = "moderate", |
Marat Dukhan | 595e170 | 2020-07-31 10:12:52 -0700 | [diff] [blame] | 9178 | srcs = [ |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9179 | "test/qs8-gemm-minmax-gemmlowp.cc", |
Marat Dukhan | 595e170 | 2020-07-31 10:12:52 -0700 | [diff] [blame] | 9180 | "test/gemm-microkernel-tester.h", |
| 9181 | "src/xnnpack/AlignedAllocator.h", |
| 9182 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9183 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9184 | ) |
| 9185 | |
| 9186 | xnnpack_unit_test( |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 9187 | name = "qs8_gemm_minmax_rndnu_test", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9188 | timeout = "moderate", |
| 9189 | srcs = [ |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 9190 | "test/qs8-gemm-minmax-rndnu.cc", |
| 9191 | "test/gemm-microkernel-tester.h", |
| 9192 | "src/xnnpack/AlignedAllocator.h", |
| 9193 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9194 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9195 | ) |
| 9196 | |
| 9197 | xnnpack_unit_test( |
| 9198 | name = "qs8_igemm_minmax_fp32_test", |
| 9199 | timeout = "moderate", |
| 9200 | srcs = [ |
| 9201 | "test/qs8-igemm-minmax-fp32.cc", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9202 | "test/gemm-microkernel-tester.h", |
| 9203 | "src/xnnpack/AlignedAllocator.h", |
| 9204 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9205 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9206 | ) |
| 9207 | |
| 9208 | xnnpack_unit_test( |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9209 | name = "qs8_igemm_minmax_gemmlowp_test", |
Marat Dukhan | 56fdb25 | 2021-05-24 13:44:00 -0700 | [diff] [blame] | 9210 | timeout = "moderate", |
Marat Dukhan | f948068 | 2020-07-31 14:50:24 -0700 | [diff] [blame] | 9211 | srcs = [ |
Marat Dukhan | b07c26a | 2021-05-24 19:44:51 -0700 | [diff] [blame] | 9212 | "test/qs8-igemm-minmax-gemmlowp.cc", |
Marat Dukhan | f948068 | 2020-07-31 14:50:24 -0700 | [diff] [blame] | 9213 | "test/gemm-microkernel-tester.h", |
| 9214 | "src/xnnpack/AlignedAllocator.h", |
| 9215 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9216 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9217 | ) |
| 9218 | |
| 9219 | xnnpack_unit_test( |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 9220 | name = "qs8_igemm_minmax_rndnu_test", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9221 | timeout = "moderate", |
| 9222 | srcs = [ |
Marat Dukhan | e903dff | 2021-07-16 19:43:41 -0700 | [diff] [blame] | 9223 | "test/qs8-igemm-minmax-rndnu.cc", |
Marat Dukhan | 9b474cf | 2021-05-25 16:37:48 -0700 | [diff] [blame] | 9224 | "test/gemm-microkernel-tester.h", |
| 9225 | "src/xnnpack/AlignedAllocator.h", |
| 9226 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9227 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9228 | ) |
| 9229 | |
| 9230 | xnnpack_unit_test( |
Marat Dukhan | f948068 | 2020-07-31 14:50:24 -0700 | [diff] [blame] | 9231 | name = "qs8_requantization_test", |
| 9232 | srcs = [ |
| 9233 | "src/xnnpack/requantization-stubs.h", |
| 9234 | "test/qs8-requantization.cc", |
| 9235 | "test/requantization-tester.h", |
| 9236 | ] + MICROKERNEL_TEST_HDRS, |
| 9237 | deps = MICROKERNEL_TEST_DEPS, |
| 9238 | ) |
| 9239 | |
| 9240 | xnnpack_unit_test( |
Marat Dukhan | d9f3ad4 | 2020-08-10 12:30:58 -0700 | [diff] [blame] | 9241 | name = "qs8_vadd_minmax_test", |
| 9242 | srcs = [ |
| 9243 | "test/qs8-vadd-minmax.cc", |
| 9244 | "test/vadd-microkernel-tester.h", |
| 9245 | ] + MICROKERNEL_TEST_HDRS, |
| 9246 | deps = MICROKERNEL_TEST_DEPS, |
| 9247 | ) |
| 9248 | |
| 9249 | xnnpack_unit_test( |
Marat Dukhan | 0270d9f | 2020-08-11 00:56:46 -0700 | [diff] [blame] | 9250 | name = "qs8_vaddc_minmax_test", |
| 9251 | srcs = [ |
| 9252 | "test/qs8-vaddc-minmax.cc", |
| 9253 | "test/vaddc-microkernel-tester.h", |
| 9254 | ] + MICROKERNEL_TEST_HDRS, |
| 9255 | deps = MICROKERNEL_TEST_DEPS, |
| 9256 | ) |
| 9257 | |
| 9258 | xnnpack_unit_test( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9259 | name = "qu8_avgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9260 | srcs = [ |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9261 | "test/qu8-avgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9262 | "test/avgpool-microkernel-tester.h", |
| 9263 | "src/xnnpack/AlignedAllocator.h", |
| 9264 | ] + MICROKERNEL_TEST_HDRS, |
| 9265 | deps = MICROKERNEL_TEST_DEPS, |
| 9266 | ) |
| 9267 | |
| 9268 | xnnpack_unit_test( |
Marat Dukhan | 3c35f7a | 2021-07-08 18:55:42 -0700 | [diff] [blame] | 9269 | name = "qu8_dwconv_minmax_fp32_test", |
| 9270 | srcs = [ |
| 9271 | "test/qu8-dwconv-minmax-fp32.cc", |
| 9272 | "test/dwconv-microkernel-tester.h", |
| 9273 | "src/xnnpack/AlignedAllocator.h", |
| 9274 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9275 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9276 | ) |
| 9277 | |
| 9278 | xnnpack_unit_test( |
Marat Dukhan | 73a899a | 2021-07-27 00:10:38 -0700 | [diff] [blame] | 9279 | name = "qu8_dwconv_minmax_rndnu_test", |
| 9280 | srcs = [ |
| 9281 | "test/qu8-dwconv-minmax-rndnu.cc", |
| 9282 | "test/dwconv-microkernel-tester.h", |
| 9283 | "src/xnnpack/AlignedAllocator.h", |
| 9284 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9285 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9286 | ) |
| 9287 | |
| 9288 | xnnpack_unit_test( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9289 | name = "qu8_gavgpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9290 | srcs = [ |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9291 | "test/qu8-gavgpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9292 | "test/gavgpool-microkernel-tester.h", |
| 9293 | "src/xnnpack/AlignedAllocator.h", |
| 9294 | ] + MICROKERNEL_TEST_HDRS, |
| 9295 | deps = MICROKERNEL_TEST_DEPS, |
| 9296 | ) |
| 9297 | |
| 9298 | xnnpack_unit_test( |
Marat Dukhan | ef47f8d | 2021-07-02 15:08:32 -0700 | [diff] [blame] | 9299 | name = "qu8_gemm_minmax_fp32_test", |
| 9300 | srcs = [ |
| 9301 | "test/qu8-gemm-minmax-fp32.cc", |
| 9302 | "test/gemm-microkernel-tester.h", |
| 9303 | "src/xnnpack/AlignedAllocator.h", |
| 9304 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9305 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9306 | ) |
| 9307 | |
| 9308 | xnnpack_unit_test( |
Marat Dukhan | c2e8f66 | 2021-07-01 17:06:34 -0700 | [diff] [blame] | 9309 | name = "qu8_gemm_minmax_gemmlowp_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9310 | srcs = [ |
Marat Dukhan | c2e8f66 | 2021-07-01 17:06:34 -0700 | [diff] [blame] | 9311 | "test/qu8-gemm-minmax-gemmlowp.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9312 | "test/gemm-microkernel-tester.h", |
| 9313 | "src/xnnpack/AlignedAllocator.h", |
| 9314 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
Marat Dukhan | ab58238 | 2020-07-06 13:32:08 -0700 | [diff] [blame] | 9315 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9316 | ) |
| 9317 | |
| 9318 | xnnpack_unit_test( |
Marat Dukhan | 173661d | 2021-07-26 23:47:08 -0700 | [diff] [blame] | 9319 | name = "qu8_gemm_minmax_rndnu_test", |
| 9320 | srcs = [ |
| 9321 | "test/qu8-gemm-minmax-rndnu.cc", |
| 9322 | "test/gemm-microkernel-tester.h", |
| 9323 | "src/xnnpack/AlignedAllocator.h", |
| 9324 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9325 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9326 | ) |
| 9327 | |
| 9328 | xnnpack_unit_test( |
| 9329 | name = "qu8_igemm_minmax_fp32_test", |
| 9330 | srcs = [ |
| 9331 | "test/qu8-igemm-minmax-fp32.cc", |
| 9332 | "test/gemm-microkernel-tester.h", |
| 9333 | "src/xnnpack/AlignedAllocator.h", |
| 9334 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9335 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9336 | ) |
| 9337 | |
| 9338 | xnnpack_unit_test( |
| 9339 | name = "qu8_igemm_minmax_gemmlowp_test", |
| 9340 | srcs = [ |
| 9341 | "test/qu8-igemm-minmax-gemmlowp.cc", |
| 9342 | "test/gemm-microkernel-tester.h", |
| 9343 | "src/xnnpack/AlignedAllocator.h", |
| 9344 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9345 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9346 | ) |
| 9347 | |
| 9348 | xnnpack_unit_test( |
| 9349 | name = "qu8_igemm_minmax_rndnu_test", |
| 9350 | srcs = [ |
| 9351 | "test/qu8-igemm-minmax-rndnu.cc", |
| 9352 | "test/gemm-microkernel-tester.h", |
| 9353 | "src/xnnpack/AlignedAllocator.h", |
| 9354 | ] + WEIGHTS_PACK_HDRS + MICROKERNEL_TEST_HDRS, |
| 9355 | deps = MICROKERNEL_TEST_DEPS + [":packing"], |
| 9356 | ) |
| 9357 | |
| 9358 | xnnpack_unit_test( |
Marat Dukhan | 5b69f8b | 2020-07-24 15:26:48 -0700 | [diff] [blame] | 9359 | name = "qu8_requantization_test", |
| 9360 | srcs = [ |
| 9361 | "src/xnnpack/requantization-stubs.h", |
| 9362 | "test/qu8-requantization.cc", |
| 9363 | "test/requantization-tester.h", |
| 9364 | ] + MICROKERNEL_TEST_HDRS, |
| 9365 | deps = MICROKERNEL_TEST_DEPS, |
| 9366 | ) |
| 9367 | |
| 9368 | xnnpack_unit_test( |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9369 | name = "qu8_vadd_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9370 | srcs = [ |
Marat Dukhan | 08b7a97 | 2020-07-14 18:17:29 -0700 | [diff] [blame] | 9371 | "test/qu8-vadd-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9372 | "test/vadd-microkernel-tester.h", |
| 9373 | ] + MICROKERNEL_TEST_HDRS, |
| 9374 | deps = MICROKERNEL_TEST_DEPS, |
| 9375 | ) |
| 9376 | |
| 9377 | xnnpack_unit_test( |
Marat Dukhan | 76e78c8 | 2021-07-20 21:11:23 -0700 | [diff] [blame] | 9378 | name = "qu8_vaddc_minmax_test", |
| 9379 | srcs = [ |
| 9380 | "test/qu8-vaddc-minmax.cc", |
| 9381 | "test/vaddc-microkernel-tester.h", |
| 9382 | ] + MICROKERNEL_TEST_HDRS, |
| 9383 | deps = MICROKERNEL_TEST_DEPS, |
| 9384 | ) |
| 9385 | |
| 9386 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9387 | name = "u8_lut32norm_test", |
| 9388 | srcs = [ |
| 9389 | "test/u8-lut32norm.cc", |
| 9390 | "test/lut-norm-microkernel-tester.h", |
| 9391 | ] + MICROKERNEL_TEST_HDRS, |
| 9392 | deps = MICROKERNEL_TEST_DEPS, |
| 9393 | ) |
| 9394 | |
| 9395 | xnnpack_unit_test( |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 9396 | name = "u8_maxpool_minmax_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9397 | srcs = [ |
Marat Dukhan | 9993660 | 2020-04-11 16:47:01 -0700 | [diff] [blame] | 9398 | "test/u8-maxpool-minmax.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9399 | "test/maxpool-microkernel-tester.h", |
| 9400 | ] + MICROKERNEL_TEST_HDRS, |
| 9401 | deps = MICROKERNEL_TEST_DEPS, |
| 9402 | ) |
| 9403 | |
| 9404 | xnnpack_unit_test( |
| 9405 | name = "u8_rmax_test", |
| 9406 | srcs = [ |
| 9407 | "test/u8-rmax.cc", |
| 9408 | "test/rmax-microkernel-tester.h", |
| 9409 | ] + MICROKERNEL_TEST_HDRS, |
| 9410 | deps = MICROKERNEL_TEST_DEPS, |
| 9411 | ) |
| 9412 | |
| 9413 | xnnpack_unit_test( |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 9414 | name = "u8_vclamp_test", |
| 9415 | srcs = [ |
| 9416 | "test/u8-vclamp.cc", |
Marat Dukhan | a6c0516 | 2021-05-13 16:52:02 -0700 | [diff] [blame] | 9417 | "test/vunary-microkernel-tester.h", |
Marat Dukhan | 6674d69 | 2021-05-05 22:27:00 -0700 | [diff] [blame] | 9418 | ] + MICROKERNEL_TEST_HDRS, |
| 9419 | deps = MICROKERNEL_TEST_DEPS, |
| 9420 | ) |
| 9421 | |
| 9422 | xnnpack_unit_test( |
Marat Dukhan | ad71b9a | 2020-11-20 00:01:51 -0800 | [diff] [blame] | 9423 | name = "x32_depthtospace2d_chw2hwc_test", |
Yury Kartynnik | e784186 | 2020-11-04 18:22:18 -0800 | [diff] [blame] | 9424 | srcs = [ |
Marat Dukhan | ad71b9a | 2020-11-20 00:01:51 -0800 | [diff] [blame] | 9425 | "test/x32-depthtospace2d-chw2hwc.cc", |
| 9426 | "test/depthtospace-microkernel-tester.h", |
Yury Kartynnik | e784186 | 2020-11-04 18:22:18 -0800 | [diff] [blame] | 9427 | ] + MICROKERNEL_TEST_HDRS, |
| 9428 | deps = MICROKERNEL_TEST_DEPS, |
| 9429 | ) |
| 9430 | |
| 9431 | xnnpack_unit_test( |
Marat Dukhan | 3bb3bfc | 2020-05-19 17:42:46 -0700 | [diff] [blame] | 9432 | name = "x32_fill_test", |
| 9433 | srcs = [ |
| 9434 | "test/x32-fill.cc", |
| 9435 | "test/fill-microkernel-tester.h", |
| 9436 | ] + MICROKERNEL_TEST_HDRS, |
| 9437 | deps = MICROKERNEL_TEST_DEPS, |
| 9438 | ) |
| 9439 | |
| 9440 | xnnpack_unit_test( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9441 | name = "x32_packx_test", |
| 9442 | srcs = [ |
| 9443 | "test/x32-packx.cc", |
| 9444 | "test/pack-microkernel-tester.h", |
| 9445 | "src/xnnpack/AlignedAllocator.h", |
| 9446 | ] + MICROKERNEL_TEST_HDRS, |
| 9447 | deps = MICROKERNEL_TEST_DEPS, |
| 9448 | ) |
| 9449 | |
| 9450 | xnnpack_unit_test( |
| 9451 | name = "x32_pad_test", |
| 9452 | srcs = [ |
| 9453 | "test/x32-pad.cc", |
| 9454 | "test/pad-microkernel-tester.h", |
| 9455 | ] + MICROKERNEL_TEST_HDRS, |
| 9456 | deps = MICROKERNEL_TEST_DEPS, |
| 9457 | ) |
| 9458 | |
| 9459 | xnnpack_unit_test( |
| 9460 | name = "x32_unpool_test", |
| 9461 | srcs = [ |
| 9462 | "test/x32-unpool.cc", |
| 9463 | "test/unpool-microkernel-tester.h", |
| 9464 | ] + MICROKERNEL_TEST_HDRS, |
| 9465 | deps = MICROKERNEL_TEST_DEPS, |
| 9466 | ) |
| 9467 | |
| 9468 | xnnpack_unit_test( |
| 9469 | name = "x32_zip_test", |
| 9470 | srcs = [ |
| 9471 | "test/x32-zip.cc", |
| 9472 | "test/zip-microkernel-tester.h", |
| 9473 | ] + MICROKERNEL_TEST_HDRS, |
| 9474 | deps = MICROKERNEL_TEST_DEPS, |
| 9475 | ) |
| 9476 | |
| 9477 | xnnpack_unit_test( |
| 9478 | name = "x8_lut_test", |
| 9479 | srcs = [ |
| 9480 | "test/x8-lut.cc", |
| 9481 | "test/lut-microkernel-tester.h", |
| 9482 | ] + MICROKERNEL_TEST_HDRS, |
| 9483 | deps = MICROKERNEL_TEST_DEPS, |
| 9484 | ) |
| 9485 | |
| 9486 | xnnpack_unit_test( |
| 9487 | name = "x8_zip_test", |
| 9488 | srcs = [ |
| 9489 | "test/x8-zip.cc", |
| 9490 | "test/zip-microkernel-tester.h", |
| 9491 | ] + MICROKERNEL_TEST_HDRS, |
| 9492 | deps = MICROKERNEL_TEST_DEPS, |
| 9493 | ) |
| 9494 | |
Marat Dukhan | 20c3b92 | 2020-03-10 03:45:06 -0700 | [diff] [blame] | 9495 | ########################## Size tests for the library ######################### |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9496 | |
| 9497 | xnnpack_binary( |
Marat Dukhan | 20c3b92 | 2020-03-10 03:45:06 -0700 | [diff] [blame] | 9498 | name = "operator_size_test", |
| 9499 | srcs = ["test/operator-size.c"], |
Marat Dukhan | f0cb70a | 2021-03-30 15:45:15 -0700 | [diff] [blame] | 9500 | deps = [":xnnpack_for_tfjs"], |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9501 | ) |
| 9502 | |
Marat Dukhan | 20c3b92 | 2020-03-10 03:45:06 -0700 | [diff] [blame] | 9503 | xnnpack_binary( |
| 9504 | name = "subgraph_size_test", |
| 9505 | srcs = ["test/subgraph-size.c"], |
| 9506 | deps = [":XNNPACK"], |
| 9507 | ) |
| 9508 | |
| 9509 | ########################### Unit tests for operators ########################## |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9510 | |
| 9511 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 9512 | name = "abs_nc_test", |
| 9513 | srcs = [ |
| 9514 | "test/abs-nc.cc", |
| 9515 | "test/abs-operator-tester.h", |
| 9516 | ], |
| 9517 | deps = OPERATOR_TEST_DEPS, |
| 9518 | ) |
| 9519 | |
| 9520 | xnnpack_unit_test( |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 9521 | name = "add_nd_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 9522 | timeout = "moderate", |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 9523 | srcs = [ |
| 9524 | "test/add-nd.cc", |
| 9525 | "test/binary-elementwise-operator-tester.h", |
| 9526 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9527 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 9528 | ) |
| 9529 | |
| 9530 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9531 | name = "argmax_pooling_nhwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9532 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9533 | "test/argmax-pooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9534 | "test/argmax-pooling-operator-tester.h", |
| 9535 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9536 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9537 | ) |
| 9538 | |
| 9539 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9540 | name = "average_pooling_nhwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9541 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9542 | "test/average-pooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9543 | "test/average-pooling-operator-tester.h", |
| 9544 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9545 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9546 | ) |
| 9547 | |
| 9548 | xnnpack_unit_test( |
Marat Dukhan | 64e5251 | 2020-06-09 13:41:16 -0700 | [diff] [blame] | 9549 | name = "bankers_rounding_nc_test", |
| 9550 | srcs = [ |
| 9551 | "test/bankers-rounding-nc.cc", |
| 9552 | "test/bankers-rounding-operator-tester.h", |
| 9553 | ], |
| 9554 | deps = OPERATOR_TEST_DEPS, |
| 9555 | ) |
| 9556 | |
| 9557 | xnnpack_unit_test( |
| 9558 | name = "ceiling_nc_test", |
| 9559 | srcs = [ |
| 9560 | "test/ceiling-nc.cc", |
| 9561 | "test/ceiling-operator-tester.h", |
| 9562 | ], |
| 9563 | deps = OPERATOR_TEST_DEPS, |
| 9564 | ) |
| 9565 | |
| 9566 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9567 | name = "channel_shuffle_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9568 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9569 | "test/channel-shuffle-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9570 | "test/channel-shuffle-operator-tester.h", |
| 9571 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9572 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9573 | ) |
| 9574 | |
| 9575 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9576 | name = "clamp_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9577 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9578 | "test/clamp-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9579 | "test/clamp-operator-tester.h", |
| 9580 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9581 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9582 | ) |
| 9583 | |
| 9584 | xnnpack_unit_test( |
Marat Dukhan | 065b11e | 2020-05-22 09:49:41 -0700 | [diff] [blame] | 9585 | name = "constant_pad_nd_test", |
| 9586 | srcs = [ |
| 9587 | "test/constant-pad-nd.cc", |
| 9588 | "test/constant-pad-operator-tester.h", |
| 9589 | ], |
| 9590 | deps = OPERATOR_TEST_DEPS, |
| 9591 | ) |
| 9592 | |
| 9593 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9594 | name = "convolution_nhwc_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 9595 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9596 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9597 | "test/convolution-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9598 | "test/convolution-operator-tester.h", |
| 9599 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9600 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9601 | ) |
| 9602 | |
| 9603 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9604 | name = "convolution_nchw_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 9605 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9606 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9607 | "test/convolution-nchw.cc", |
| 9608 | "test/convolution-operator-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9609 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9610 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9611 | ) |
| 9612 | |
| 9613 | xnnpack_unit_test( |
Marat Dukhan | 4e21b27 | 2020-06-04 18:45:01 -0700 | [diff] [blame] | 9614 | name = "copy_nc_test", |
| 9615 | srcs = [ |
| 9616 | "test/copy-nc.cc", |
| 9617 | "test/copy-operator-tester.h", |
| 9618 | ], |
| 9619 | deps = OPERATOR_TEST_DEPS, |
| 9620 | ) |
| 9621 | |
| 9622 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9623 | name = "deconvolution_nhwc_test", |
Artsiom Ablavatski | c1aa297 | 2020-12-08 11:23:34 -0800 | [diff] [blame] | 9624 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9625 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9626 | "test/deconvolution-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9627 | "test/deconvolution-operator-tester.h", |
| 9628 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9629 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9630 | ) |
| 9631 | |
| 9632 | xnnpack_unit_test( |
Marat Dukhan | 188d104 | 2020-11-24 23:39:40 -0800 | [diff] [blame] | 9633 | name = "depth_to_space_nchw2nhwc_test", |
Artsiom Ablavatski | 0f1dc18 | 2020-11-05 19:21:50 -0800 | [diff] [blame] | 9634 | srcs = [ |
Marat Dukhan | 188d104 | 2020-11-24 23:39:40 -0800 | [diff] [blame] | 9635 | "test/depth-to-space-nchw2nhwc.cc", |
Artsiom Ablavatski | 0f1dc18 | 2020-11-05 19:21:50 -0800 | [diff] [blame] | 9636 | "test/depth-to-space-operator-tester.h", |
| 9637 | ] + OPERATOR_TEST_PARAMS_HDRS, |
| 9638 | deps = OPERATOR_TEST_DEPS, |
| 9639 | ) |
| 9640 | |
| 9641 | xnnpack_unit_test( |
Marat Dukhan | 0e52117 | 2020-11-25 13:10:04 -0800 | [diff] [blame] | 9642 | name = "depth_to_space_nhwc_test", |
| 9643 | srcs = [ |
| 9644 | "test/depth-to-space-nhwc.cc", |
| 9645 | "test/depth-to-space-operator-tester.h", |
| 9646 | ] + OPERATOR_TEST_PARAMS_HDRS, |
| 9647 | deps = OPERATOR_TEST_DEPS, |
| 9648 | ) |
| 9649 | |
| 9650 | xnnpack_unit_test( |
Marat Dukhan | 6918050 | 2019-12-06 15:00:31 -0800 | [diff] [blame] | 9651 | name = "divide_nd_test", |
| 9652 | srcs = [ |
| 9653 | "test/binary-elementwise-operator-tester.h", |
| 9654 | "test/divide-nd.cc", |
| 9655 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9656 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 6918050 | 2019-12-06 15:00:31 -0800 | [diff] [blame] | 9657 | ) |
| 9658 | |
| 9659 | xnnpack_unit_test( |
Marat Dukhan | b6bd4bc | 2020-12-01 17:01:40 -0800 | [diff] [blame] | 9660 | name = "elu_nc_test", |
| 9661 | srcs = [ |
| 9662 | "test/elu-nc.cc", |
| 9663 | "test/elu-operator-tester.h", |
| 9664 | ], |
| 9665 | deps = OPERATOR_TEST_DEPS, |
| 9666 | ) |
| 9667 | |
| 9668 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9669 | name = "fully_connected_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9670 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9671 | "test/fully-connected-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9672 | "test/fully-connected-operator-tester.h", |
| 9673 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9674 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9675 | ) |
| 9676 | |
| 9677 | xnnpack_unit_test( |
Marat Dukhan | 64e5251 | 2020-06-09 13:41:16 -0700 | [diff] [blame] | 9678 | name = "floor_nc_test", |
| 9679 | srcs = [ |
| 9680 | "test/floor-nc.cc", |
| 9681 | "test/floor-operator-tester.h", |
| 9682 | ], |
| 9683 | deps = OPERATOR_TEST_DEPS, |
| 9684 | ) |
| 9685 | |
| 9686 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9687 | name = "global_average_pooling_nwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9688 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9689 | "test/global-average-pooling-nwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9690 | "test/global-average-pooling-operator-tester.h", |
Marat Dukhan | ef61d02 | 2020-06-19 13:54:49 -0700 | [diff] [blame] | 9691 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9692 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9693 | ) |
| 9694 | |
| 9695 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9696 | name = "global_average_pooling_ncw_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9697 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9698 | "test/global-average-pooling-ncw.cc", |
| 9699 | "test/global-average-pooling-operator-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9700 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9701 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9702 | ) |
| 9703 | |
| 9704 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9705 | name = "hardswish_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9706 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9707 | "test/hardswish-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9708 | "test/hardswish-operator-tester.h", |
| 9709 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9710 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9711 | ) |
| 9712 | |
| 9713 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9714 | name = "leaky_relu_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9715 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9716 | "test/leaky-relu-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9717 | "test/leaky-relu-operator-tester.h", |
| 9718 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9719 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9720 | ) |
| 9721 | |
| 9722 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9723 | name = "max_pooling_nhwc_test", |
Artsiom Ablavatski | 2202c81 | 2021-01-22 14:16:43 -0800 | [diff] [blame] | 9724 | timeout = "moderate", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9725 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9726 | "test/max-pooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9727 | "test/max-pooling-operator-tester.h", |
| 9728 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9729 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9730 | ) |
| 9731 | |
| 9732 | xnnpack_unit_test( |
Marat Dukhan | 79e7f84 | 2019-12-05 14:35:50 -0800 | [diff] [blame] | 9733 | name = "maximum_nd_test", |
| 9734 | srcs = [ |
| 9735 | "test/binary-elementwise-operator-tester.h", |
| 9736 | "test/maximum-nd.cc", |
| 9737 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9738 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 79e7f84 | 2019-12-05 14:35:50 -0800 | [diff] [blame] | 9739 | ) |
| 9740 | |
| 9741 | xnnpack_unit_test( |
| 9742 | name = "minimum_nd_test", |
| 9743 | srcs = [ |
| 9744 | "test/binary-elementwise-operator-tester.h", |
| 9745 | "test/minimum-nd.cc", |
| 9746 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9747 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 79e7f84 | 2019-12-05 14:35:50 -0800 | [diff] [blame] | 9748 | ) |
| 9749 | |
| 9750 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9751 | name = "multiply_nd_test", |
Marat Dukhan | ca2733c | 2019-11-15 23:21:17 -0800 | [diff] [blame] | 9752 | srcs = [ |
Marat Dukhan | b1a0fc3 | 2019-12-02 19:32:02 -0800 | [diff] [blame] | 9753 | "test/binary-elementwise-operator-tester.h", |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9754 | "test/multiply-nd.cc", |
Marat Dukhan | ca2733c | 2019-11-15 23:21:17 -0800 | [diff] [blame] | 9755 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9756 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | ca2733c | 2019-11-15 23:21:17 -0800 | [diff] [blame] | 9757 | ) |
| 9758 | |
| 9759 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 9760 | name = "negate_nc_test", |
| 9761 | srcs = [ |
| 9762 | "test/negate-nc.cc", |
| 9763 | "test/negate-operator-tester.h", |
| 9764 | ], |
| 9765 | deps = OPERATOR_TEST_DEPS, |
| 9766 | ) |
| 9767 | |
| 9768 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9769 | name = "prelu_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9770 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9771 | "test/prelu-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9772 | "test/prelu-operator-tester.h", |
| 9773 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9774 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9775 | ) |
| 9776 | |
| 9777 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9778 | name = "resize_bilinear_nhwc_test", |
Marat Dukhan | 6972249 | 2019-11-11 19:55:50 -0800 | [diff] [blame] | 9779 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9780 | "test/resize-bilinear-nhwc.cc", |
Marat Dukhan | 6972249 | 2019-11-11 19:55:50 -0800 | [diff] [blame] | 9781 | "test/resize-bilinear-operator-tester.h", |
| 9782 | ] + OPERATOR_TEST_PARAMS_HDRS, |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9783 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 6972249 | 2019-11-11 19:55:50 -0800 | [diff] [blame] | 9784 | ) |
| 9785 | |
| 9786 | xnnpack_unit_test( |
Artsiom Ablavatski | 9791810 | 2020-10-27 15:52:59 -0700 | [diff] [blame] | 9787 | name = "resize_bilinear_nchw_test", |
| 9788 | srcs = [ |
| 9789 | "test/resize-bilinear-nchw.cc", |
| 9790 | "test/resize-bilinear-operator-tester.h", |
| 9791 | ] + OPERATOR_TEST_PARAMS_HDRS, |
| 9792 | deps = OPERATOR_TEST_DEPS, |
| 9793 | ) |
| 9794 | |
| 9795 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9796 | name = "sigmoid_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9797 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9798 | "test/sigmoid-nc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9799 | "test/sigmoid-operator-tester.h", |
| 9800 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9801 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9802 | ) |
| 9803 | |
| 9804 | xnnpack_unit_test( |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 9805 | name = "softmax_nc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9806 | srcs = [ |
Marat Dukhan | fd8e689 | 2020-01-27 15:25:25 -0800 | [diff] [blame] | 9807 | "test/softmax-nc.cc", |
| 9808 | "test/softmax-operator-tester.h", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9809 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9810 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9811 | ) |
| 9812 | |
| 9813 | xnnpack_unit_test( |
Marat Dukhan | 5020b96 | 2020-06-08 13:30:10 -0700 | [diff] [blame] | 9814 | name = "square_nc_test", |
| 9815 | srcs = [ |
| 9816 | "test/square-nc.cc", |
| 9817 | "test/square-operator-tester.h", |
| 9818 | ], |
| 9819 | deps = OPERATOR_TEST_DEPS, |
| 9820 | ) |
| 9821 | |
| 9822 | xnnpack_unit_test( |
Marat Dukhan | 6804bbd | 2020-06-30 19:26:11 -0700 | [diff] [blame] | 9823 | name = "square_root_nc_test", |
| 9824 | srcs = [ |
| 9825 | "test/square-root-nc.cc", |
| 9826 | "test/square-root-operator-tester.h", |
| 9827 | ], |
| 9828 | deps = OPERATOR_TEST_DEPS, |
| 9829 | ) |
| 9830 | |
| 9831 | xnnpack_unit_test( |
Marat Dukhan | f739926 | 2020-06-05 10:58:44 -0700 | [diff] [blame] | 9832 | name = "squared_difference_nd_test", |
| 9833 | srcs = [ |
| 9834 | "test/binary-elementwise-operator-tester.h", |
| 9835 | "test/squared-difference-nd.cc", |
| 9836 | ], |
| 9837 | deps = OPERATOR_TEST_DEPS, |
| 9838 | ) |
| 9839 | |
| 9840 | xnnpack_unit_test( |
Marat Dukhan | 05f3f6d | 2019-12-03 15:13:53 -0800 | [diff] [blame] | 9841 | name = "subtract_nd_test", |
| 9842 | srcs = [ |
| 9843 | "test/binary-elementwise-operator-tester.h", |
| 9844 | "test/subtract-nd.cc", |
| 9845 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9846 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 05f3f6d | 2019-12-03 15:13:53 -0800 | [diff] [blame] | 9847 | ) |
| 9848 | |
| 9849 | xnnpack_unit_test( |
Marat Dukhan | 64e5251 | 2020-06-09 13:41:16 -0700 | [diff] [blame] | 9850 | name = "truncation_nc_test", |
| 9851 | srcs = [ |
| 9852 | "test/truncation-nc.cc", |
| 9853 | "test/truncation-operator-tester.h", |
| 9854 | ], |
| 9855 | deps = OPERATOR_TEST_DEPS, |
| 9856 | ) |
| 9857 | |
| 9858 | xnnpack_unit_test( |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9859 | name = "unpooling_nhwc_test", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9860 | srcs = [ |
Marat Dukhan | efc47b8 | 2019-11-18 09:25:38 -0800 | [diff] [blame] | 9861 | "test/unpooling-nhwc.cc", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9862 | "test/unpooling-operator-tester.h", |
| 9863 | ], |
Marat Dukhan | 1b35463 | 2020-03-23 12:50:22 -0700 | [diff] [blame] | 9864 | deps = OPERATOR_TEST_DEPS, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9865 | ) |
| 9866 | |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 9867 | ############################### Misc unit tests ############################### |
| 9868 | |
| 9869 | xnnpack_unit_test( |
| 9870 | name = "memory_planner_test", |
| 9871 | srcs = [ |
| 9872 | "test/memory-planner-test.cc", |
| 9873 | ], |
| 9874 | deps = [ |
| 9875 | ":XNNPACK", |
| 9876 | ":memory_planner", |
| 9877 | ], |
| 9878 | ) |
| 9879 | |
XNNPACK Team | ab8c4c8 | 2020-10-09 08:05:51 -0700 | [diff] [blame] | 9880 | xnnpack_unit_test( |
| 9881 | name = "subgraph_nchw_test", |
| 9882 | srcs = [ |
| 9883 | "src/xnnpack/subgraph.h", |
| 9884 | "test/subgraph-nchw.cc", |
| 9885 | "test/subgraph-tester.h", |
| 9886 | ], |
| 9887 | deps = [ |
| 9888 | ":XNNPACK", |
| 9889 | ], |
| 9890 | ) |
| 9891 | |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9892 | ############################# Build configurations ############################# |
| 9893 | |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 9894 | # Enables usage of assembly kernels. |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9895 | config_setting( |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 9896 | name = "xnn_enable_assembly_explicit_true", |
| 9897 | define_values = {"xnn_enable_assembly": "true"}, |
| 9898 | ) |
| 9899 | |
| 9900 | # Disables usage of assembly kernels. |
| 9901 | config_setting( |
| 9902 | name = "xnn_enable_assembly_explicit_false", |
| 9903 | define_values = {"xnn_enable_assembly": "false"}, |
| 9904 | ) |
| 9905 | |
Marat Dukhan | 9de90e0 | 2020-06-18 16:04:12 -0700 | [diff] [blame] | 9906 | # Enables usage of sparse inference. |
| 9907 | config_setting( |
| 9908 | name = "xnn_enable_sparse_explicit_true", |
| 9909 | define_values = {"xnn_enable_sparse": "true"}, |
| 9910 | ) |
| 9911 | |
| 9912 | # Disables usage of sparse inference. |
| 9913 | config_setting( |
| 9914 | name = "xnn_enable_sparse_explicit_false", |
| 9915 | define_values = {"xnn_enable_sparse": "false"}, |
| 9916 | ) |
| 9917 | |
Marat Dukhan | 05702cf | 2020-03-26 15:41:33 -0700 | [diff] [blame] | 9918 | # Disables usage of HMP-aware optimizations. |
| 9919 | config_setting( |
| 9920 | name = "xnn_enable_hmp_explicit_false", |
| 9921 | define_values = {"xnn_enable_hmp": "false"}, |
| 9922 | ) |
| 9923 | |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 9924 | # Enable usage of optimized memory allocation |
| 9925 | config_setting( |
| 9926 | name = "xnn_enable_memopt_explicit_true", |
Marat Dukhan | 03f4621 | 2021-03-30 21:29:49 -0700 | [diff] [blame] | 9927 | define_values = {"xnn_enable_memopt": "true"}, |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 9928 | ) |
| 9929 | |
| 9930 | # Disable usage of optimized memory allocation |
| 9931 | config_setting( |
| 9932 | name = "xnn_enable_memopt_explicit_false", |
Marat Dukhan | 03f4621 | 2021-03-30 21:29:49 -0700 | [diff] [blame] | 9933 | define_values = {"xnn_enable_memopt": "false"}, |
Chao Mei | 6ddfc60 | 2020-05-13 22:29:36 -0700 | [diff] [blame] | 9934 | ) |
| 9935 | |
Marat Dukhan | b939cdb | 2021-03-30 18:51:51 -0700 | [diff] [blame] | 9936 | # Enable QS8 inference in TFLite-specific version |
| 9937 | config_setting( |
| 9938 | name = "xnn_enable_qs8_explicit_true", |
| 9939 | define_values = {"xnn_enable_qs8": "true"}, |
| 9940 | ) |
| 9941 | |
| 9942 | # Disable QS8 inference in TFLite-specific version |
| 9943 | config_setting( |
| 9944 | name = "xnn_enable_qs8_explicit_false", |
| 9945 | define_values = {"xnn_enable_qs8": "false"}, |
| 9946 | ) |
| 9947 | |
Marat Dukhan | 8c8c159 | 2021-07-13 13:59:02 -0700 | [diff] [blame] | 9948 | # Enable QU8 inference in TFLite-specific version |
| 9949 | config_setting( |
| 9950 | name = "xnn_enable_qu8_explicit_true", |
| 9951 | define_values = {"xnn_enable_qu8": "true"}, |
| 9952 | ) |
| 9953 | |
| 9954 | # Disable QU8 inference in TFLite-specific version |
| 9955 | config_setting( |
| 9956 | name = "xnn_enable_qu8_explicit_false", |
| 9957 | define_values = {"xnn_enable_qu8": "false"}, |
| 9958 | ) |
| 9959 | |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 9960 | # Builds with -c dbg |
| 9961 | config_setting( |
| 9962 | name = "debug_build", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9963 | values = { |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 9964 | "compilation_mode": "dbg", |
| 9965 | }, |
| 9966 | ) |
| 9967 | |
| 9968 | # Builds with -c opt |
| 9969 | config_setting( |
| 9970 | name = "optimized_build", |
| 9971 | values = { |
| 9972 | "compilation_mode": "opt", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 9973 | }, |
| 9974 | ) |
| 9975 | |
| 9976 | config_setting( |
Marat Dukhan | b864235 | 2019-10-30 15:43:02 -0700 | [diff] [blame] | 9977 | name = "linux_k8", |
| 9978 | values = {"cpu": "k8"}, |
| 9979 | ) |
| 9980 | |
| 9981 | config_setting( |
Marat Dukhan | 582094e | 2020-04-30 17:21:25 -0700 | [diff] [blame] | 9982 | name = "linux_arm", |
| 9983 | values = {"cpu": "arm"}, |
Marat Dukhan | 4e45e66 | 2019-10-03 15:40:24 -0700 | [diff] [blame] | 9984 | ) |
| 9985 | |
| 9986 | config_setting( |
Marat Dukhan | f0bd4de | 2020-06-15 15:53:19 -0700 | [diff] [blame] | 9987 | name = "linux_armeabi", |
| 9988 | values = {"cpu": "armeabi"}, |
| 9989 | ) |
| 9990 | |
| 9991 | config_setting( |
Terry Heo | 68eef3f | 2020-04-13 22:53:52 -0700 | [diff] [blame] | 9992 | name = "linux_armhf", |
| 9993 | values = {"cpu": "armhf"}, |
| 9994 | ) |
| 9995 | |
| 9996 | config_setting( |
Marat Dukhan | a720e93 | 2020-06-10 13:01:11 -0700 | [diff] [blame] | 9997 | name = "linux_armv7a", |
| 9998 | values = {"cpu": "armv7a"}, |
| 9999 | ) |
| 10000 | |
| 10001 | config_setting( |
Marat Dukhan | 582094e | 2020-04-30 17:21:25 -0700 | [diff] [blame] | 10002 | name = "linux_aarch64", |
| 10003 | values = {"cpu": "aarch64"}, |
| 10004 | ) |
| 10005 | |
| 10006 | config_setting( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10007 | name = "android", |
| 10008 | values = {"crosstool_top": "//external:android/crosstool"}, |
| 10009 | ) |
| 10010 | |
| 10011 | config_setting( |
| 10012 | name = "android_armv7", |
| 10013 | values = { |
| 10014 | "crosstool_top": "//external:android/crosstool", |
| 10015 | "cpu": "armeabi-v7a", |
| 10016 | }, |
| 10017 | ) |
| 10018 | |
| 10019 | config_setting( |
| 10020 | name = "android_arm64", |
| 10021 | values = { |
| 10022 | "crosstool_top": "//external:android/crosstool", |
| 10023 | "cpu": "arm64-v8a", |
| 10024 | }, |
| 10025 | ) |
| 10026 | |
| 10027 | config_setting( |
| 10028 | name = "android_x86", |
| 10029 | values = { |
| 10030 | "crosstool_top": "//external:android/crosstool", |
| 10031 | "cpu": "x86", |
| 10032 | }, |
| 10033 | ) |
| 10034 | |
| 10035 | config_setting( |
| 10036 | name = "android_x86_64", |
| 10037 | values = { |
| 10038 | "crosstool_top": "//external:android/crosstool", |
| 10039 | "cpu": "x86_64", |
| 10040 | }, |
| 10041 | ) |
| 10042 | |
| 10043 | config_setting( |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 10044 | name = "windows_x86_64", |
| 10045 | values = {"cpu": "x64_windows"}, |
Marat Dukhan | 9fe932e | 2020-04-11 17:14:15 -0700 | [diff] [blame] | 10046 | ) |
| 10047 | |
| 10048 | config_setting( |
Marat Dukhan | 10a3808 | 2020-04-17 03:58:35 -0700 | [diff] [blame] | 10049 | name = "windows_x86_64_clang", |
| 10050 | values = { |
| 10051 | "compiler": "clang-cl", |
| 10052 | "cpu": "x64_windows", |
| 10053 | }, |
| 10054 | ) |
| 10055 | |
| 10056 | config_setting( |
| 10057 | name = "windows_x86_64_mingw", |
| 10058 | values = { |
| 10059 | "compiler": "mingw-gcc", |
| 10060 | "cpu": "x64_windows", |
| 10061 | }, |
| 10062 | ) |
| 10063 | |
| 10064 | config_setting( |
| 10065 | name = "windows_x86_64_msys", |
| 10066 | values = { |
| 10067 | "compiler": "msys-gcc", |
| 10068 | "cpu": "x64_windows", |
| 10069 | }, |
Marat Dukhan | 9fe932e | 2020-04-11 17:14:15 -0700 | [diff] [blame] | 10070 | ) |
| 10071 | |
| 10072 | config_setting( |
Marat Dukhan | 885ca24 | 2019-10-07 09:17:32 -0700 | [diff] [blame] | 10073 | name = "macos_x86_64", |
| 10074 | values = { |
| 10075 | "apple_platform_type": "macos", |
| 10076 | "cpu": "darwin", |
| 10077 | }, |
| 10078 | ) |
| 10079 | |
| 10080 | config_setting( |
Simon Maurer | ae33ab8 | 2021-03-03 23:38:22 +0100 | [diff] [blame] | 10081 | name = "macos_arm64", |
| 10082 | values = { |
| 10083 | "apple_platform_type": "macos", |
| 10084 | "cpu": "darwin_arm64", |
| 10085 | }, |
| 10086 | ) |
| 10087 | |
| 10088 | config_setting( |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10089 | name = "emscripten", |
XNNPACK Team | 3bfbdaf | 2021-03-29 15:26:23 -0700 | [diff] [blame] | 10090 | values = {"crosstool_top": "@emsdk//emscripten_toolchain:everything"}, |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10091 | ) |
| 10092 | |
| 10093 | config_setting( |
| 10094 | name = "emscripten_wasm", |
| 10095 | values = { |
XNNPACK Team | 3bfbdaf | 2021-03-29 15:26:23 -0700 | [diff] [blame] | 10096 | "crosstool_top": "@emsdk//emscripten_toolchain:everything", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10097 | "cpu": "wasm", |
| 10098 | }, |
| 10099 | ) |
| 10100 | |
| 10101 | config_setting( |
| 10102 | name = "emscripten_wasmsimd", |
| 10103 | values = { |
XNNPACK Team | 3bfbdaf | 2021-03-29 15:26:23 -0700 | [diff] [blame] | 10104 | "crosstool_top": "@emsdk//emscripten_toolchain:everything", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10105 | "cpu": "wasm", |
Marat Dukhan | 81c6260 | 2020-05-29 13:22:49 -0700 | [diff] [blame] | 10106 | "copt": "-msimd128", |
Marat Dukhan | 08c4a43 | 2019-10-03 09:29:21 -0700 | [diff] [blame] | 10107 | }, |
| 10108 | ) |
| 10109 | |
| 10110 | config_setting( |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10111 | name = "ios_armv7", |
| 10112 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10113 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10114 | "cpu": "ios_armv7", |
| 10115 | }, |
| 10116 | ) |
| 10117 | |
| 10118 | config_setting( |
| 10119 | name = "ios_arm64", |
| 10120 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10121 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10122 | "cpu": "ios_arm64", |
| 10123 | }, |
| 10124 | ) |
| 10125 | |
| 10126 | config_setting( |
| 10127 | name = "ios_arm64e", |
| 10128 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10129 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10130 | "cpu": "ios_arm64e", |
| 10131 | }, |
| 10132 | ) |
| 10133 | |
| 10134 | config_setting( |
| 10135 | name = "ios_x86", |
| 10136 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10137 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10138 | "cpu": "ios_i386", |
| 10139 | }, |
| 10140 | ) |
| 10141 | |
| 10142 | config_setting( |
| 10143 | name = "ios_x86_64", |
| 10144 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10145 | "apple_platform_type": "ios", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10146 | "cpu": "ios_x86_64", |
| 10147 | }, |
| 10148 | ) |
| 10149 | |
| 10150 | config_setting( |
| 10151 | name = "watchos_armv7k", |
| 10152 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10153 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10154 | "cpu": "watchos_armv7k", |
| 10155 | }, |
| 10156 | ) |
| 10157 | |
| 10158 | config_setting( |
| 10159 | name = "watchos_arm64_32", |
| 10160 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10161 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10162 | "cpu": "watchos_arm64_32", |
| 10163 | }, |
| 10164 | ) |
| 10165 | |
| 10166 | config_setting( |
| 10167 | name = "watchos_x86", |
| 10168 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10169 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10170 | "cpu": "watchos_i386", |
| 10171 | }, |
| 10172 | ) |
| 10173 | |
| 10174 | config_setting( |
| 10175 | name = "watchos_x86_64", |
| 10176 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10177 | "apple_platform_type": "watchos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10178 | "cpu": "watchos_x86_64", |
| 10179 | }, |
| 10180 | ) |
| 10181 | |
| 10182 | config_setting( |
| 10183 | name = "tvos_arm64", |
| 10184 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10185 | "apple_platform_type": "tvos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10186 | "cpu": "tvos_arm64", |
| 10187 | }, |
| 10188 | ) |
| 10189 | |
| 10190 | config_setting( |
| 10191 | name = "tvos_x86_64", |
| 10192 | values = { |
Marat Dukhan | f85fc33 | 2020-02-13 00:05:20 -0800 | [diff] [blame] | 10193 | "apple_platform_type": "tvos", |
Marat Dukhan | 1498d1d | 2020-02-11 20:00:05 -0800 | [diff] [blame] | 10194 | "cpu": "tvos_x86_64", |
| 10195 | }, |
| 10196 | ) |