blob: b3b455a02dc184c71f453bb5e8466b6e96d3deda [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
34 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
80 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000081
82 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
83 !if (!eq (TypeVariantName, "i"),
84 !if (!eq (Size, 128), "v2i64",
85 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000086 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000087 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
88 VTName))), VTName));
89
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Adam Nemet09377232014-10-08 23:25:31 +0000125 // A vector type of the same width with element type i32. This is used to
126 // create the canonical constant zero node ImmAllZerosV.
127 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
128 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000129
130 string ZSuffix = !if (!eq (Size, 128), "Z128",
131 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132}
133
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000134def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
135def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
137def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000138def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
139def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141// "x" in v32i8x_info means RC = VR256X
142def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
143def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
144def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
145def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000146def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
147def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148
149def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
150def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
151def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
152def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
154def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000156// We map scalar types to the smallest (128-bit) vector type
157// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000158def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
159def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000160def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
161def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
162
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000163class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
164 X86VectorVTInfo i128> {
165 X86VectorVTInfo info512 = i512;
166 X86VectorVTInfo info256 = i256;
167 X86VectorVTInfo info128 = i128;
168}
169
170def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
171 v16i8x_info>;
172def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
173 v8i16x_info>;
174def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
175 v4i32x_info>;
176def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
177 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000178def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
179 v4f32x_info>;
180def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
181 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000182
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000183// This multiclass generates the masking variants from the non-masking
184// variant. It only provides the assembly pieces for the masking variants.
185// It assumes custom ISel patterns for masking which can be provided as
186// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000187multiclass AVX512_maskable_custom<bits<8> O, Format F,
188 dag Outs,
189 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
190 string OpcodeStr,
191 string AttSrcAsm, string IntelSrcAsm,
192 list<dag> Pattern,
193 list<dag> MaskingPattern,
194 list<dag> ZeroMaskingPattern,
195 string MaskingConstraint = "",
196 InstrItinClass itin = NoItinerary,
197 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 let isCommutable = IsCommutable in
199 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000200 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000201 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202 Pattern, itin>;
203
204 // Prefer over VMOV*rrk Pat<>
205 let AddedComplexity = 20 in
206 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000207 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
208 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000209 MaskingPattern, itin>,
210 EVEX_K {
211 // In case of the 3src subclass this is overridden with a let.
212 string Constraints = MaskingConstraint;
213 }
214 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
215 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000216 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
217 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 ZeroMaskingPattern,
219 itin>,
220 EVEX_KZ;
221}
222
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000223
Adam Nemet34801422014-10-08 23:25:39 +0000224// Common base class of AVX512_maskable and AVX512_maskable_3src.
225multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
226 dag Outs,
227 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
228 string OpcodeStr,
229 string AttSrcAsm, string IntelSrcAsm,
230 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000231 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000232 string MaskingConstraint = "",
233 InstrItinClass itin = NoItinerary,
234 bit IsCommutable = 0> :
235 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
236 AttSrcAsm, IntelSrcAsm,
237 [(set _.RC:$dst, RHS)],
238 [(set _.RC:$dst, MaskingRHS)],
239 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000240 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000241 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000242
Adam Nemet2e91ee52014-08-14 17:13:19 +0000243// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000245// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000246multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
247 dag Outs, dag Ins, string OpcodeStr,
248 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000249 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000250 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000251 bit IsCommutable = 0> :
252 AVX512_maskable_common<O, F, _, Outs, Ins,
253 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
254 !con((ins _.KRCWM:$mask), Ins),
255 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000256 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000257 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258
259// This multiclass generates the unconditional/non-masking, the masking and
260// the zero-masking variant of the scalar instruction.
261multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
262 dag Outs, dag Ins, string OpcodeStr,
263 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000264 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 InstrItinClass itin = NoItinerary,
266 bit IsCommutable = 0> :
267 AVX512_maskable_common<O, F, _, Outs, Ins,
268 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
269 !con((ins _.KRCWM:$mask), Ins),
270 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
271 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000272 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000273
Adam Nemet34801422014-10-08 23:25:39 +0000274// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000275// ($src1) is already tied to $dst so we just use that for the preserved
276// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
277// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag NonTiedIns, string OpcodeStr,
280 string AttSrcAsm, string IntelSrcAsm,
281 dag RHS> :
282 AVX512_maskable_common<O, F, _, Outs,
283 !con((ins _.RC:$src1), NonTiedIns),
284 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
285 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
286 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
287 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000288
Craig Topperaad5f112015-11-30 00:13:24 +0000289// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
290// operand differs from the output VT. This requires a bitconvert on
291// the preserved vector going into the vselect.
292multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
293 X86VectorVTInfo InVT,
294 dag Outs, dag NonTiedIns, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
296 dag RHS> :
297 AVX512_maskable_common<O, F, OutVT, Outs,
298 !con((ins InVT.RC:$src1), NonTiedIns),
299 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
300 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
302 (vselect InVT.KRCWM:$mask, RHS,
303 (bitconvert InVT.RC:$src1))>;
304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
308 dag RHS> :
309 AVX512_maskable_common<O, F, _, Outs,
310 !con((ins _.RC:$src1), NonTiedIns),
311 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000314 (X86select _.KRCWM:$mask, RHS, _.RC:$src1), X86select>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000336 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000337 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000338 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
339 "$dst, "#IntelSrcAsm#"}",
340 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000341
342 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000343 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
344 "$dst {${mask}}, "#IntelSrcAsm#"}",
345 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000346}
347
348multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
349 dag Outs,
350 dag Ins, dag MaskingIns,
351 string OpcodeStr,
352 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000353 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000354 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
355 AttSrcAsm, IntelSrcAsm,
356 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000357 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000358
359multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
360 dag Outs, dag Ins, string OpcodeStr,
361 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000362 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000363 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
364 !con((ins _.KRCWM:$mask), Ins),
365 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000366 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000367
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000368multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
369 dag Outs, dag Ins, string OpcodeStr,
370 string AttSrcAsm, string IntelSrcAsm> :
371 AVX512_maskable_custom_cmp<O, F, Outs,
372 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000373 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000374
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000375// Bitcasts between 512-bit vector types. Return the original type since
376// no instruction is needed for the conversion
377let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000378 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000379 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000380 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
381 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
382 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000383 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000384 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
385 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
386 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000387 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000388 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000389 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
390 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000391 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000392 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
393 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000394 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000395 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
396 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000397 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000398 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
399 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
400 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
401 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
402 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
403 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
404 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
405 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
406 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
407 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
408 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000409
410 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
411 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
412 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
413 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
414 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
415 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
416 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
417 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
418 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
419 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
420 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
421 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
422 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
423 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
424 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
425 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
426 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
427 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
428 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
429 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
430 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
431 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
432 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
433 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
434 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
435 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
436 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
437 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
438 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
439 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
440
441// Bitcasts between 256-bit vector types. Return the original type since
442// no instruction is needed for the conversion
443 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
444 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
445 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
446 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
447 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
448 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
449 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
450 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
451 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
452 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
453 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
454 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
455 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
456 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
457 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
458 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
459 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
460 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
461 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
462 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
463 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
464 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
465 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
466 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
467 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
468 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
469 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
470 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
471 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
472 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
473}
474
475//
476// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
477//
478
479let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
480 isPseudo = 1, Predicates = [HasAVX512] in {
481def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
482 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
483}
484
Craig Topperfb1746b2014-01-30 06:03:19 +0000485let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000486def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
487def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
488def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000489}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000490
491//===----------------------------------------------------------------------===//
492// AVX-512 - VECTOR INSERT
493//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000494multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
495 PatFrag vinsert_insert> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000496 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000497 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
498 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
499 "vinsert" # From.EltTypeName # "x" # From.NumElts,
500 "$src3, $src2, $src1", "$src1, $src2, $src3",
501 (vinsert_insert:$src3 (To.VT To.RC:$src1),
502 (From.VT From.RC:$src2),
503 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000504
Igor Breger0ede3cb2015-09-20 06:52:42 +0000505 let mayLoad = 1 in
506 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
507 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
508 "vinsert" # From.EltTypeName # "x" # From.NumElts,
509 "$src3, $src2, $src1", "$src1, $src2, $src3",
510 (vinsert_insert:$src3 (To.VT To.RC:$src1),
511 (From.VT (bitconvert (From.LdFrag addr:$src2))),
512 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
513 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000515}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000516
Igor Breger0ede3cb2015-09-20 06:52:42 +0000517multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
518 X86VectorVTInfo To, PatFrag vinsert_insert,
519 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
520 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000521 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000522 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
523 (To.VT (!cast<Instruction>(InstrStr#"rr")
524 To.RC:$src1, From.RC:$src2,
525 (INSERT_get_vinsert_imm To.RC:$ins)))>;
526
527 def : Pat<(vinsert_insert:$ins
528 (To.VT To.RC:$src1),
529 (From.VT (bitconvert (From.LdFrag addr:$src2))),
530 (iPTR imm)),
531 (To.VT (!cast<Instruction>(InstrStr#"rm")
532 To.RC:$src1, addr:$src2,
533 (INSERT_get_vinsert_imm To.RC:$ins)))>;
534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000535}
536
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000537multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
538 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000539
540 let Predicates = [HasVLX] in
541 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
542 X86VectorVTInfo< 4, EltVT32, VR128X>,
543 X86VectorVTInfo< 8, EltVT32, VR256X>,
544 vinsert128_insert>, EVEX_V256;
545
546 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000547 X86VectorVTInfo< 4, EltVT32, VR128X>,
548 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000549 vinsert128_insert>, EVEX_V512;
550
551 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000552 X86VectorVTInfo< 4, EltVT64, VR256X>,
553 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000554 vinsert256_insert>, VEX_W, EVEX_V512;
555
556 let Predicates = [HasVLX, HasDQI] in
557 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
558 X86VectorVTInfo< 2, EltVT64, VR128X>,
559 X86VectorVTInfo< 4, EltVT64, VR256X>,
560 vinsert128_insert>, VEX_W, EVEX_V256;
561
562 let Predicates = [HasDQI] in {
563 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
564 X86VectorVTInfo< 2, EltVT64, VR128X>,
565 X86VectorVTInfo< 8, EltVT64, VR512>,
566 vinsert128_insert>, VEX_W, EVEX_V512;
567
568 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
569 X86VectorVTInfo< 8, EltVT32, VR256X>,
570 X86VectorVTInfo<16, EltVT32, VR512>,
571 vinsert256_insert>, EVEX_V512;
572 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573}
574
Adam Nemet4e2ef472014-10-02 23:18:28 +0000575defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
576defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000577
Igor Breger0ede3cb2015-09-20 06:52:42 +0000578// Codegen pattern with the alternative types,
579// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
580defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
581 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
582defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
583 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
584
585defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
586 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
587defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
588 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
589
590defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
591 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
592defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
593 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
594
595// Codegen pattern with the alternative types insert VEC128 into VEC256
596defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
597 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
598defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
599 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
600// Codegen pattern with the alternative types insert VEC128 into VEC512
601defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
602 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
603defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
604 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
605// Codegen pattern with the alternative types insert VEC256 into VEC512
606defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
607 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
608defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
609 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
610
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000611// vinsertps - insert f32 to XMM
612def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000613 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000614 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000615 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000616 EVEX_4V;
617def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000618 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000619 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000620 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000621 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
622 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
623
624//===----------------------------------------------------------------------===//
625// AVX-512 VECTOR EXTRACT
626//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000627
Igor Breger7f69a992015-09-10 12:54:54 +0000628multiclass vextract_for_size_first_position_lowering<X86VectorVTInfo From,
629 X86VectorVTInfo To> {
630 // A subvector extract from the first vector position is
Renato Golindb7ea862015-09-09 19:44:40 +0000631 // a subregister copy that needs no instruction.
Igor Breger7f69a992015-09-10 12:54:54 +0000632 def NAME # To.NumElts:
633 Pat<(To.VT (extract_subvector (From.VT From.RC:$src),(iPTR 0))),
634 (To.VT (EXTRACT_SUBREG (From.VT From.RC:$src), To.SubRegIdx))>;
635}
Renato Golindb7ea862015-09-09 19:44:40 +0000636
Igor Breger7f69a992015-09-10 12:54:54 +0000637multiclass vextract_for_size<int Opcode,
638 X86VectorVTInfo From, X86VectorVTInfo To,
639 PatFrag vextract_extract> :
640 vextract_for_size_first_position_lowering<From, To> {
641
642 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
643 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
644 // vextract_extract), we interesting only in patterns without mask,
645 // intrinsics pattern match generated bellow.
646 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
647 (ins From.RC:$src1, i32u8imm:$idx),
648 "vextract" # To.EltTypeName # "x" # To.NumElts,
649 "$idx, $src1", "$src1, $idx",
650 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
651 (iPTR imm)))]>,
652 AVX512AIi8Base, EVEX;
653 let mayStore = 1 in {
654 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
655 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$src2),
656 "vextract" # To.EltTypeName # "x" # To.NumElts #
657 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
658 []>, EVEX;
659
660 def rmk : AVX512AIi8<Opcode, MRMDestMem, (outs),
661 (ins To.MemOp:$dst, To.KRCWM:$mask,
662 From.RC:$src1, i32u8imm:$src2),
663 "vextract" # To.EltTypeName # "x" # To.NumElts #
664 "\t{$src2, $src1, $dst {${mask}}|"
665 "$dst {${mask}}, $src1, $src2}",
666 []>, EVEX_K, EVEX;
667 }//mayStore = 1
668 }
Renato Golindb7ea862015-09-09 19:44:40 +0000669
670 // Intrinsic call with masking.
671 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000672 "x" # To.NumElts # "_" # From.Size)
673 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
674 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
675 From.ZSuffix # "rrk")
676 To.RC:$src0,
677 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
678 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000679
680 // Intrinsic call with zero-masking.
681 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000682 "x" # To.NumElts # "_" # From.Size)
683 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
684 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
685 From.ZSuffix # "rrkz")
686 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
687 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000688
689 // Intrinsic call without masking.
690 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000691 "x" # To.NumElts # "_" # From.Size)
692 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
693 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
694 From.ZSuffix # "rr")
695 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000696}
697
Igor Bregerdefab3c2015-10-08 12:55:01 +0000698// Codegen pattern for the alternative types
699multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
700 X86VectorVTInfo To, PatFrag vextract_extract,
701 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> :
702 vextract_for_size_first_position_lowering<From, To> {
Igor Breger7f69a992015-09-10 12:54:54 +0000703
Igor Bregerdefab3c2015-10-08 12:55:01 +0000704 let Predicates = p in
705 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
706 (To.VT (!cast<Instruction>(InstrStr#"rr")
707 From.RC:$src1,
708 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Igor Breger7f69a992015-09-10 12:54:54 +0000709}
710
711multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000712 ValueType EltVT64, int Opcode256> {
713 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000714 X86VectorVTInfo<16, EltVT32, VR512>,
715 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000716 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000717 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000718 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000719 X86VectorVTInfo< 8, EltVT64, VR512>,
720 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000721 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000722 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
723 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000724 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000725 X86VectorVTInfo< 8, EltVT32, VR256X>,
726 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000727 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000728 EVEX_V256, EVEX_CD8<32, CD8VT4>;
729 let Predicates = [HasVLX, HasDQI] in
730 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
731 X86VectorVTInfo< 4, EltVT64, VR256X>,
732 X86VectorVTInfo< 2, EltVT64, VR128X>,
733 vextract128_extract>,
734 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
735 let Predicates = [HasDQI] in {
736 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
737 X86VectorVTInfo< 8, EltVT64, VR512>,
738 X86VectorVTInfo< 2, EltVT64, VR128X>,
739 vextract128_extract>,
740 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
741 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
742 X86VectorVTInfo<16, EltVT32, VR512>,
743 X86VectorVTInfo< 8, EltVT32, VR256X>,
744 vextract256_extract>,
745 EVEX_V512, EVEX_CD8<32, CD8VT8>;
746 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000747}
748
Adam Nemet55536c62014-09-25 23:48:45 +0000749defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
750defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000751
Igor Bregerdefab3c2015-10-08 12:55:01 +0000752// extract_subvector codegen patterns with the alternative types.
753// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
754defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
755 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
756defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
757 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
758
759defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000760 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000761defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
762 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
763
764defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
765 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
766defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
767 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
768
769// Codegen pattern with the alternative types extract VEC128 from VEC512
770defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
771 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
772defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
773 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
774// Codegen pattern with the alternative types extract VEC256 from VEC512
775defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
776 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
777defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
778 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
779
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000780// A 128-bit subvector insert to the first 512-bit vector position
781// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000782def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
783 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
784def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
785 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
786def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
787 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
788def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
789 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
790def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
791 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
792def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
793 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000794
Igor Bregerfca0a342016-01-28 13:19:25 +0000795def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000796 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000797def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000798 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000799def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000800 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000801def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000802 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000803def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000804 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000805def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000806 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000807
808// vextractps - extract 32 bits from XMM
809def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000810 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000811 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000812 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
813 EVEX;
814
815def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000816 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000817 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000819 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820
821//===---------------------------------------------------------------------===//
822// AVX-512 BROADCAST
823//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000824
Igor Breger21296d22015-10-20 11:56:42 +0000825multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
826 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
827
828 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
829 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
830 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
831 T8PD, EVEX;
832 let mayLoad = 1 in
833 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
834 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
835 (DestInfo.VT (X86VBroadcast
836 (SrcInfo.ScalarLdFrag addr:$src)))>,
837 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000838}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000839
Igor Breger21296d22015-10-20 11:56:42 +0000840multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr,
841 AVX512VLVectorVTInfo _> {
842 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
Robert Khasanovaf318f72014-10-30 14:21:47 +0000843 EVEX_V512;
844
845 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000846 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
847 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000848 }
849}
850
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000851let ExeDomain = SSEPackedSingle in {
Igor Breger21296d22015-10-20 11:56:42 +0000852 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, "vbroadcastss",
853 avx512vl_f32_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000854 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000855 defm VBROADCASTSSZ128 : avx512_broadcast_rm<0x18, "vbroadcastss",
856 v4f32x_info, v4f32x_info>, EVEX_V128;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000857 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000858}
859
860let ExeDomain = SSEPackedDouble in {
Igor Breger21296d22015-10-20 11:56:42 +0000861 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, "vbroadcastsd",
862 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000863}
864
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000865// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
Michael Liao66233b72015-08-06 09:06:20 +0000866// Later, we can canonize broadcast instructions before ISel phase and
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000867// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000868// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
869// representations of source
870multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
871 X86VectorVTInfo _, RegisterClass SrcRC_v,
872 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000873 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000874 (!cast<Instruction>(InstName##"r")
875 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
876
877 let AddedComplexity = 30 in {
878 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000879 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000880 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
881 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
882
883 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000884 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000885 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
886 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
887 }
888}
889
890defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
891 VR128X, FR32X>;
892defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
893 VR128X, FR64X>;
894
895let Predicates = [HasVLX] in {
896 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
897 v8f32x_info, VR128X, FR32X>;
898 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
899 v4f32x_info, VR128X, FR32X>;
900 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
901 v4f64x_info, VR128X, FR64X>;
902}
903
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000904def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000905 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000906def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000907 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000908
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000909def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000910 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000911def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000912 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000913
Robert Khasanovcbc57032014-12-09 16:38:41 +0000914multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
915 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000916 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
917 (ins SrcRC:$src),
918 "vpbroadcast"##_.Suffix, "$src", "$src",
919 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000920}
921
Robert Khasanovcbc57032014-12-09 16:38:41 +0000922multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
923 RegisterClass SrcRC, Predicate prd> {
924 let Predicates = [prd] in
925 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
926 let Predicates = [prd, HasVLX] in {
927 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
928 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
929 }
930}
931
Igor Breger0aeda372016-02-07 08:30:50 +0000932let isCodeGenOnly = 1 in {
933defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000934 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000935defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000936 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000937}
938let isAsmParserOnly = 1 in {
939 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
940 GR32, HasBWI>;
941 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
942 GR32, HasBWI>;
943}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000944defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
945 HasAVX512>;
946defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
947 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000948
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000949def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000950 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000951def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000952 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000953
Igor Breger21296d22015-10-20 11:56:42 +0000954// Provide aliases for broadcast from the same register class that
955// automatically does the extract.
956multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
957 X86VectorVTInfo SrcInfo> {
958 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
959 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
960 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
961}
962
963multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
964 AVX512VLVectorVTInfo _, Predicate prd> {
965 let Predicates = [prd] in {
966 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
967 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
968 EVEX_V512;
969 // Defined separately to avoid redefinition.
970 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
971 }
972 let Predicates = [prd, HasVLX] in {
973 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
974 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
975 EVEX_V256;
976 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
977 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000978 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000979}
980
Igor Breger21296d22015-10-20 11:56:42 +0000981defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
982 avx512vl_i8_info, HasBWI>;
983defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
984 avx512vl_i16_info, HasBWI>;
985defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
986 avx512vl_i32_info, HasAVX512>;
987defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
988 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000989
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000990multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
991 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Asaf Badouhb0d91fa2015-12-27 12:14:34 +0000992 let mayLoad = 1 in
993 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
994 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
995 (_Dst.VT (X86SubVBroadcast
996 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
997 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +0000998}
999
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001000defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1001 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001002 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001003defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1004 v16f32_info, v4f32x_info>,
1005 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1006defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1007 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001008 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001009defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1010 v8f64_info, v4f64x_info>, VEX_W,
1011 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1012
1013let Predicates = [HasVLX] in {
1014defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1015 v8i32x_info, v4i32x_info>,
1016 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1017defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1018 v8f32x_info, v4f32x_info>,
1019 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1020}
1021let Predicates = [HasVLX, HasDQI] in {
1022defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1023 v4i64x_info, v2i64x_info>, VEX_W,
1024 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1025defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1026 v4f64x_info, v2f64x_info>, VEX_W,
1027 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1028}
1029let Predicates = [HasDQI] in {
1030defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1031 v8i64_info, v2i64x_info>, VEX_W,
1032 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1033defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1034 v16i32_info, v8i32x_info>,
1035 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1036defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1037 v8f64_info, v2f64x_info>, VEX_W,
1038 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1039defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1040 v16f32_info, v8f32x_info>,
1041 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1042}
Adam Nemet73f72e12014-06-27 00:43:38 +00001043
Igor Bregerfa798a92015-11-02 07:39:36 +00001044multiclass avx512_broadcast_32x2<bits<8> opc, string OpcodeStr,
1045 X86VectorVTInfo _Dst, X86VectorVTInfo _Src,
1046 SDNode OpNode = X86SubVBroadcast> {
1047
1048 defm r : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
1049 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
1050 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src)))>,
1051 T8PD, EVEX;
1052 let mayLoad = 1 in
1053 defm m : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1054 (ins _Src.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
1055 (_Dst.VT (OpNode
1056 (_Src.VT (scalar_to_vector(loadi64 addr:$src)))))>,
1057 T8PD, EVEX, EVEX_CD8<_Src.EltSize, CD8VT2>;
1058}
1059
1060multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
1061 AVX512VLVectorVTInfo _> {
1062 let Predicates = [HasDQI] in
1063 defm Z : avx512_broadcast_32x2<opc, OpcodeStr, _.info512, _.info128>,
1064 EVEX_V512;
1065 let Predicates = [HasDQI, HasVLX] in
1066 defm Z256 : avx512_broadcast_32x2<opc, OpcodeStr, _.info256, _.info128>,
1067 EVEX_V256;
1068}
1069
1070multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
1071 AVX512VLVectorVTInfo _> :
1072 avx512_common_broadcast_32x2<opc, OpcodeStr, _> {
1073
1074 let Predicates = [HasDQI, HasVLX] in
1075 defm Z128 : avx512_broadcast_32x2<opc, OpcodeStr, _.info128, _.info128,
1076 X86SubV32x2Broadcast>, EVEX_V128;
1077}
1078
1079defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1080 avx512vl_i32_info>;
1081defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1082 avx512vl_f32_info>;
1083
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001084def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001085 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001086def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1087 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1088
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001089def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001090 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001091def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1092 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001093
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001094// Provide fallback in case the load node that is used in the patterns above
1095// is used by additional users, which prevents the pattern selection.
1096def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001097 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001098def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001099 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001100
1101
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001102//===----------------------------------------------------------------------===//
1103// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1104//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001105multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1106 X86VectorVTInfo _, RegisterClass KRC> {
1107 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001108 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001109 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001110}
1111
Asaf Badouh0d957b82015-11-18 09:42:45 +00001112multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
1113 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1114 let Predicates = [HasCDI] in
1115 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1116 let Predicates = [HasCDI, HasVLX] in {
1117 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1118 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1119 }
1120}
1121
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001122defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001123 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001124defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001125 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001126
1127//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001128// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001129multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001130 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001131let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001132 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001133 (ins _.RC:$src2, _.RC:$src3),
1134 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001135 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001136 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001137
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001138 let mayLoad = 1 in
Craig Topperaad5f112015-11-30 00:13:24 +00001139 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001140 (ins _.RC:$src2, _.MemOp:$src3),
1141 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001142 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001143 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1144 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001145 }
1146}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001147multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001148 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001149 let mayLoad = 1, Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001150 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001151 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1152 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1153 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001154 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001155 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001156 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001157}
1158
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001159multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001160 AVX512VLVectorVTInfo VTInfo,
1161 AVX512VLVectorVTInfo ShuffleMask> {
1162 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1163 ShuffleMask.info512>,
1164 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1165 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001166 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001167 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1168 ShuffleMask.info128>,
1169 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1170 ShuffleMask.info128>, EVEX_V128;
1171 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1172 ShuffleMask.info256>,
1173 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1174 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001175 }
1176}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001177
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001178multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001179 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001180 AVX512VLVectorVTInfo Idx,
1181 Predicate Prd> {
1182 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001183 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1184 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001185 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001186 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1187 Idx.info128>, EVEX_V128;
1188 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1189 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001190 }
1191}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001192
Craig Topperaad5f112015-11-30 00:13:24 +00001193defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1194 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1195defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1196 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001197defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1198 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1199 VEX_W, EVEX_CD8<16, CD8VF>;
1200defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1201 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1202 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001203defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1204 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1205defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1206 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001207
Craig Topperaad5f112015-11-30 00:13:24 +00001208// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001209multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001210 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001211let Constraints = "$src1 = $dst" in {
1212 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1213 (ins IdxVT.RC:$src2, _.RC:$src3),
1214 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001215 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001216 AVX5128IBase;
1217
1218 let mayLoad = 1 in
1219 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1220 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1221 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001222 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001223 (bitconvert (_.LdFrag addr:$src3))))>,
1224 EVEX_4V, AVX5128IBase;
1225 }
1226}
1227multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001228 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001229 let mayLoad = 1, Constraints = "$src1 = $dst" in
1230 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1231 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1232 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1233 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001234 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001235 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1236 AVX5128IBase, EVEX_4V, EVEX_B;
1237}
1238
1239multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001240 AVX512VLVectorVTInfo VTInfo,
1241 AVX512VLVectorVTInfo ShuffleMask> {
1242 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001243 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001244 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001245 ShuffleMask.info512>, EVEX_V512;
1246 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001247 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001248 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001249 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001250 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001251 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001252 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001253 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1254 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001255 }
1256}
1257
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001258multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001259 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001260 AVX512VLVectorVTInfo Idx,
1261 Predicate Prd> {
1262 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001263 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1264 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001265 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001266 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1267 Idx.info128>, EVEX_V128;
1268 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1269 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001270 }
1271}
1272
Craig Toppera47576f2015-11-26 20:21:29 +00001273defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001274 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001275defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001276 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001277defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1278 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1279 VEX_W, EVEX_CD8<16, CD8VF>;
1280defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1281 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1282 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001283defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001284 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001285defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001286 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001287
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001288//===----------------------------------------------------------------------===//
1289// AVX-512 - BLEND using mask
1290//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001291multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1292 let ExeDomain = _.ExeDomain in {
1293 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1294 (ins _.RC:$src1, _.RC:$src2),
1295 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001296 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001297 []>, EVEX_4V;
1298 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1299 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001300 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001301 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001302 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1303 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1304 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1305 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1306 !strconcat(OpcodeStr,
1307 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1308 []>, EVEX_4V, EVEX_KZ;
1309 let mayLoad = 1 in {
1310 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1311 (ins _.RC:$src1, _.MemOp:$src2),
1312 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001313 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001314 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1315 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1316 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001317 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001318 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001319 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1320 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1321 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1322 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1323 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1324 !strconcat(OpcodeStr,
1325 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1326 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1327 }
1328 }
1329}
1330multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1331
1332 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1333 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1334 !strconcat(OpcodeStr,
1335 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1336 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1337 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1338 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001339 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001340
1341 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1342 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1343 !strconcat(OpcodeStr,
1344 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1345 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001346 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001347
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001348}
1349
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001350multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1351 AVX512VLVectorVTInfo VTInfo> {
1352 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1353 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001354
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001355 let Predicates = [HasVLX] in {
1356 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1357 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1358 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1359 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1360 }
1361}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001362
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001363multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1364 AVX512VLVectorVTInfo VTInfo> {
1365 let Predicates = [HasBWI] in
1366 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001367
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001368 let Predicates = [HasBWI, HasVLX] in {
1369 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1370 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1371 }
1372}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001373
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001374
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001375defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1376defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1377defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1378defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1379defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1380defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001381
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001382
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001383let Predicates = [HasAVX512] in {
1384def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1385 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001386 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001387 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001388 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1389 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1390
1391def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1392 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001393 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001394 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001395 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1396 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1397}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001398//===----------------------------------------------------------------------===//
1399// Compare Instructions
1400//===----------------------------------------------------------------------===//
1401
1402// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001403
1404multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1405
1406 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1407 (outs _.KRC:$dst),
1408 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1409 "vcmp${cc}"#_.Suffix,
1410 "$src2, $src1", "$src1, $src2",
1411 (OpNode (_.VT _.RC:$src1),
1412 (_.VT _.RC:$src2),
1413 imm:$cc)>, EVEX_4V;
1414 let mayLoad = 1 in
1415 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1416 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001417 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001418 "vcmp${cc}"#_.Suffix,
1419 "$src2, $src1", "$src1, $src2",
1420 (OpNode (_.VT _.RC:$src1),
1421 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1422 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1423
1424 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1425 (outs _.KRC:$dst),
1426 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1427 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001428 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001429 (OpNodeRnd (_.VT _.RC:$src1),
1430 (_.VT _.RC:$src2),
1431 imm:$cc,
1432 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1433 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001434 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001435 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1436 (outs VK1:$dst),
1437 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1438 "vcmp"#_.Suffix,
1439 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1440 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1441 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001442 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001443 "vcmp"#_.Suffix,
1444 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1445 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1446
1447 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1448 (outs _.KRC:$dst),
1449 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1450 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001451 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001452 EVEX_4V, EVEX_B;
1453 }// let isAsmParserOnly = 1, hasSideEffects = 0
1454
1455 let isCodeGenOnly = 1 in {
1456 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1457 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1458 !strconcat("vcmp${cc}", _.Suffix,
1459 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1460 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1461 _.FRC:$src2,
1462 imm:$cc))],
1463 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001464 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001465 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1466 (outs _.KRC:$dst),
1467 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1468 !strconcat("vcmp${cc}", _.Suffix,
1469 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1470 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1471 (_.ScalarLdFrag addr:$src2),
1472 imm:$cc))],
1473 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001474 }
1475}
1476
1477let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001478 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1479 AVX512XSIi8Base;
1480 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1481 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001482}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001483
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001484multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1485 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001486 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001487 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1488 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1489 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001490 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001491 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001492 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001493 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1494 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1495 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1496 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001497 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001498 def rrk : AVX512BI<opc, MRMSrcReg,
1499 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1500 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1501 "$dst {${mask}}, $src1, $src2}"),
1502 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1503 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1504 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1505 let mayLoad = 1 in
1506 def rmk : AVX512BI<opc, MRMSrcMem,
1507 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1508 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1509 "$dst {${mask}}, $src1, $src2}"),
1510 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1511 (OpNode (_.VT _.RC:$src1),
1512 (_.VT (bitconvert
1513 (_.LdFrag addr:$src2))))))],
1514 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001515}
1516
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001517multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001518 X86VectorVTInfo _> :
1519 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001520 let mayLoad = 1 in {
1521 def rmb : AVX512BI<opc, MRMSrcMem,
1522 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1523 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1524 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1525 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1526 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1527 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1528 def rmbk : AVX512BI<opc, MRMSrcMem,
1529 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1530 _.ScalarMemOp:$src2),
1531 !strconcat(OpcodeStr,
1532 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1533 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1534 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1535 (OpNode (_.VT _.RC:$src1),
1536 (X86VBroadcast
1537 (_.ScalarLdFrag addr:$src2)))))],
1538 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1539 }
1540}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001541
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001542multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1543 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1544 let Predicates = [prd] in
1545 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1546 EVEX_V512;
1547
1548 let Predicates = [prd, HasVLX] in {
1549 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1550 EVEX_V256;
1551 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1552 EVEX_V128;
1553 }
1554}
1555
1556multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1557 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1558 Predicate prd> {
1559 let Predicates = [prd] in
1560 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1561 EVEX_V512;
1562
1563 let Predicates = [prd, HasVLX] in {
1564 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1565 EVEX_V256;
1566 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1567 EVEX_V128;
1568 }
1569}
1570
1571defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1572 avx512vl_i8_info, HasBWI>,
1573 EVEX_CD8<8, CD8VF>;
1574
1575defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1576 avx512vl_i16_info, HasBWI>,
1577 EVEX_CD8<16, CD8VF>;
1578
Robert Khasanovf70f7982014-09-18 14:06:55 +00001579defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001580 avx512vl_i32_info, HasAVX512>,
1581 EVEX_CD8<32, CD8VF>;
1582
Robert Khasanovf70f7982014-09-18 14:06:55 +00001583defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001584 avx512vl_i64_info, HasAVX512>,
1585 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1586
1587defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1588 avx512vl_i8_info, HasBWI>,
1589 EVEX_CD8<8, CD8VF>;
1590
1591defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1592 avx512vl_i16_info, HasBWI>,
1593 EVEX_CD8<16, CD8VF>;
1594
Robert Khasanovf70f7982014-09-18 14:06:55 +00001595defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001596 avx512vl_i32_info, HasAVX512>,
1597 EVEX_CD8<32, CD8VF>;
1598
Robert Khasanovf70f7982014-09-18 14:06:55 +00001599defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001600 avx512vl_i64_info, HasAVX512>,
1601 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001602
1603def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001604 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001605 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1606 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1607
1608def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001609 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001610 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1611 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1612
Robert Khasanov29e3b962014-08-27 09:34:37 +00001613multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1614 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001615 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001616 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001617 !strconcat("vpcmp${cc}", Suffix,
1618 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001619 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1620 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001621 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001622 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001623 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001624 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001625 !strconcat("vpcmp${cc}", Suffix,
1626 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001627 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1628 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001629 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001630 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1631 def rrik : AVX512AIi8<opc, MRMSrcReg,
1632 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001633 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001634 !strconcat("vpcmp${cc}", Suffix,
1635 "\t{$src2, $src1, $dst {${mask}}|",
1636 "$dst {${mask}}, $src1, $src2}"),
1637 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1638 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001639 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001640 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1641 let mayLoad = 1 in
1642 def rmik : AVX512AIi8<opc, MRMSrcMem,
1643 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001644 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001645 !strconcat("vpcmp${cc}", Suffix,
1646 "\t{$src2, $src1, $dst {${mask}}|",
1647 "$dst {${mask}}, $src1, $src2}"),
1648 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1649 (OpNode (_.VT _.RC:$src1),
1650 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001651 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001652 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1653
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001654 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001655 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001656 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001657 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001658 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1659 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001660 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001661 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001662 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001663 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001664 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1665 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001666 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001667 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1668 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001669 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001670 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001671 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1672 "$dst {${mask}}, $src1, $src2, $cc}"),
1673 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001674 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001675 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1676 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001677 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001678 !strconcat("vpcmp", Suffix,
1679 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1680 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001681 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001682 }
1683}
1684
Robert Khasanov29e3b962014-08-27 09:34:37 +00001685multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001686 X86VectorVTInfo _> :
1687 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001688 def rmib : AVX512AIi8<opc, MRMSrcMem,
1689 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001690 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001691 !strconcat("vpcmp${cc}", Suffix,
1692 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1693 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1694 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1695 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001696 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001697 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1698 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1699 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001700 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001701 !strconcat("vpcmp${cc}", Suffix,
1702 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1703 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1704 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1705 (OpNode (_.VT _.RC:$src1),
1706 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001707 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001708 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001709
Robert Khasanov29e3b962014-08-27 09:34:37 +00001710 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001711 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001712 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1713 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001714 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001715 !strconcat("vpcmp", Suffix,
1716 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1717 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1718 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1719 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1720 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001721 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001722 !strconcat("vpcmp", Suffix,
1723 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1724 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1725 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1726 }
1727}
1728
1729multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1730 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1731 let Predicates = [prd] in
1732 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1733
1734 let Predicates = [prd, HasVLX] in {
1735 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1736 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1737 }
1738}
1739
1740multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1741 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1742 let Predicates = [prd] in
1743 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1744 EVEX_V512;
1745
1746 let Predicates = [prd, HasVLX] in {
1747 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1748 EVEX_V256;
1749 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1750 EVEX_V128;
1751 }
1752}
1753
1754defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1755 HasBWI>, EVEX_CD8<8, CD8VF>;
1756defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1757 HasBWI>, EVEX_CD8<8, CD8VF>;
1758
1759defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1760 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1761defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1762 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1763
Robert Khasanovf70f7982014-09-18 14:06:55 +00001764defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001765 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001766defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001767 HasAVX512>, EVEX_CD8<32, CD8VF>;
1768
Robert Khasanovf70f7982014-09-18 14:06:55 +00001769defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001770 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001771defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001772 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001773
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001774multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001775
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001776 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1777 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1778 "vcmp${cc}"#_.Suffix,
1779 "$src2, $src1", "$src1, $src2",
1780 (X86cmpm (_.VT _.RC:$src1),
1781 (_.VT _.RC:$src2),
1782 imm:$cc)>;
1783
1784 let mayLoad = 1 in {
1785 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1786 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1787 "vcmp${cc}"#_.Suffix,
1788 "$src2, $src1", "$src1, $src2",
1789 (X86cmpm (_.VT _.RC:$src1),
1790 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1791 imm:$cc)>;
1792
1793 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1794 (outs _.KRC:$dst),
1795 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1796 "vcmp${cc}"#_.Suffix,
1797 "${src2}"##_.BroadcastStr##", $src1",
1798 "$src1, ${src2}"##_.BroadcastStr,
1799 (X86cmpm (_.VT _.RC:$src1),
1800 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1801 imm:$cc)>,EVEX_B;
1802 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001803 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001804 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001805 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1806 (outs _.KRC:$dst),
1807 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1808 "vcmp"#_.Suffix,
1809 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1810
1811 let mayLoad = 1 in {
1812 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1813 (outs _.KRC:$dst),
1814 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1815 "vcmp"#_.Suffix,
1816 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1817
1818 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1819 (outs _.KRC:$dst),
1820 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1821 "vcmp"#_.Suffix,
1822 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1823 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1824 }
1825 }
1826}
1827
1828multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1829 // comparison code form (VCMP[EQ/LT/LE/...]
1830 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1831 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1832 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001833 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001834 (X86cmpmRnd (_.VT _.RC:$src1),
1835 (_.VT _.RC:$src2),
1836 imm:$cc,
1837 (i32 FROUND_NO_EXC))>, EVEX_B;
1838
1839 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1840 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1841 (outs _.KRC:$dst),
1842 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1843 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001844 "$cc, {sae}, $src2, $src1",
1845 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001846 }
1847}
1848
1849multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1850 let Predicates = [HasAVX512] in {
1851 defm Z : avx512_vcmp_common<_.info512>,
1852 avx512_vcmp_sae<_.info512>, EVEX_V512;
1853
1854 }
1855 let Predicates = [HasAVX512,HasVLX] in {
1856 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1857 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001858 }
1859}
1860
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001861defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1862 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1863defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1864 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001865
1866def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1867 (COPY_TO_REGCLASS (VCMPPSZrri
1868 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1869 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1870 imm:$cc), VK8)>;
1871def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1872 (COPY_TO_REGCLASS (VPCMPDZrri
1873 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1874 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1875 imm:$cc), VK8)>;
1876def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1877 (COPY_TO_REGCLASS (VPCMPUDZrri
1878 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1879 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1880 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001881
Asaf Badouh572bbce2015-09-20 08:46:07 +00001882// ----------------------------------------------------------------
1883// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001884//handle fpclass instruction mask = op(reg_scalar,imm)
1885// op(mem_scalar,imm)
1886multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1887 X86VectorVTInfo _, Predicate prd> {
1888 let Predicates = [prd] in {
1889 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1890 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001891 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001892 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1893 (i32 imm:$src2)))], NoItinerary>;
1894 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1895 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1896 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001897 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001898 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1899 (OpNode (_.VT _.RC:$src1),
1900 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1901 let mayLoad = 1, AddedComplexity = 20 in {
1902 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1903 (ins _.MemOp:$src1, i32u8imm:$src2),
1904 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001905 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001906 [(set _.KRC:$dst,
1907 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1908 (i32 imm:$src2)))], NoItinerary>;
1909 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1910 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1911 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001912 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001913 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1914 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1915 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1916 }
1917 }
1918}
1919
Asaf Badouh572bbce2015-09-20 08:46:07 +00001920//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1921// fpclass(reg_vec, mem_vec, imm)
1922// fpclass(reg_vec, broadcast(eltVt), imm)
1923multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1924 X86VectorVTInfo _, string mem, string broadcast>{
1925 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1926 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001927 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001928 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1929 (i32 imm:$src2)))], NoItinerary>;
1930 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1931 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1932 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001933 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001934 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1935 (OpNode (_.VT _.RC:$src1),
1936 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1937 let mayLoad = 1 in {
1938 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1939 (ins _.MemOp:$src1, i32u8imm:$src2),
1940 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001941 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001942 [(set _.KRC:$dst,(OpNode
1943 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1944 (i32 imm:$src2)))], NoItinerary>;
1945 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1946 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1947 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001948 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001949 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
1950 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1951 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1952 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1953 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1954 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001955 _.BroadcastStr##", $dst|$dst, ${src1}"
Asaf Badouh572bbce2015-09-20 08:46:07 +00001956 ##_.BroadcastStr##", $src2}",
1957 [(set _.KRC:$dst,(OpNode
1958 (_.VT (X86VBroadcast
1959 (_.ScalarLdFrag addr:$src1))),
1960 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1961 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1962 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1963 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001964 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
Asaf Badouh572bbce2015-09-20 08:46:07 +00001965 _.BroadcastStr##", $src2}",
1966 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1967 (_.VT (X86VBroadcast
1968 (_.ScalarLdFrag addr:$src1))),
1969 (i32 imm:$src2))))], NoItinerary>,
1970 EVEX_B, EVEX_K;
1971 }
1972}
1973
Asaf Badouh572bbce2015-09-20 08:46:07 +00001974multiclass avx512_vector_fpclass_all<string OpcodeStr,
1975 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
1976 string broadcast>{
1977 let Predicates = [prd] in {
1978 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
1979 broadcast>, EVEX_V512;
1980 }
1981 let Predicates = [prd, HasVLX] in {
1982 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1983 broadcast>, EVEX_V128;
1984 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1985 broadcast>, EVEX_V256;
1986 }
1987}
1988
1989multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001990 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001991 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001992 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001993 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001994 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
1995 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1996 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
1997 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1998 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001999}
2000
Asaf Badouh696e8e02015-10-18 11:04:38 +00002001defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2002 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002003
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002004//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002005// Mask register copy, including
2006// - copy between mask registers
2007// - load/store mask registers
2008// - copy from GPR to mask register and vice versa
2009//
2010multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2011 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002012 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002013 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002014 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002015 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002016 let mayLoad = 1 in
2017 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002018 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00002019 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002020 let mayStore = 1 in
2021 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002022 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2023 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002024 }
2025}
2026
2027multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2028 string OpcodeStr,
2029 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002030 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002031 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002032 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002033 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002034 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002035 }
2036}
2037
Robert Khasanov74acbb72014-07-23 14:49:42 +00002038let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002039 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002040 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2041 VEX, PD;
2042
2043let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002044 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002045 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002046 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002047
2048let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002049 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2050 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002051 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2052 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002053 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2054 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002055 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2056 VEX, XD, VEX_W;
2057}
2058
2059// GR from/to mask register
2060let Predicates = [HasDQI] in {
2061 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2062 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
2063 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2064 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
2065}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002066let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002067 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2068 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
2069 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2070 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002071}
2072let Predicates = [HasBWI] in {
2073 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2074 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2075}
2076let Predicates = [HasBWI] in {
2077 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2078 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2079}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002080
Robert Khasanov74acbb72014-07-23 14:49:42 +00002081// Load/store kreg
2082let Predicates = [HasDQI] in {
2083 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2084 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002085 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2086 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002087
2088 def : Pat<(store VK4:$src, addr:$dst),
2089 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2090 def : Pat<(store VK2:$src, addr:$dst),
2091 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002092 def : Pat<(store VK1:$src, addr:$dst),
2093 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002094}
2095let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002096 def : Pat<(store VK1:$src, addr:$dst),
2097 (MOV8mr addr:$dst,
2098 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2099 sub_8bit))>;
2100 def : Pat<(store VK2:$src, addr:$dst),
2101 (MOV8mr addr:$dst,
2102 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2103 sub_8bit))>;
2104 def : Pat<(store VK4:$src, addr:$dst),
2105 (MOV8mr addr:$dst,
2106 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002107 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002108 def : Pat<(store VK8:$src, addr:$dst),
2109 (MOV8mr addr:$dst,
2110 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2111 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002112
Elena Demikhovskyba846722015-02-17 09:20:12 +00002113 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2114 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
2115 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2116 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002117}
2118let Predicates = [HasAVX512] in {
2119 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002120 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002121 def : Pat<(i1 (load addr:$src)),
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002122 (COPY_TO_REGCLASS (AND16ri (i16 (SUBREG_TO_REG (i32 0),
2123 (MOV8rm addr:$src), sub_8bit)),
2124 (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002125 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2126 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002127}
2128let Predicates = [HasBWI] in {
2129 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2130 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002131 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2132 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002133}
2134let Predicates = [HasBWI] in {
2135 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2136 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002137 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2138 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002139}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002140
Robert Khasanov74acbb72014-07-23 14:49:42 +00002141let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002142 def : Pat<(i1 (trunc (i64 GR64:$src))),
2143 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
2144 (i32 1))), VK1)>;
2145
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002146 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002147 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002148
2149 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002150 (COPY_TO_REGCLASS
2151 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2152 VK1)>;
2153 def : Pat<(i1 (trunc (i16 GR16:$src))),
2154 (COPY_TO_REGCLASS
2155 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2156 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002157
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002158 def : Pat<(i32 (zext VK1:$src)),
2159 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002160 def : Pat<(i32 (anyext VK1:$src)),
2161 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002162
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002163 def : Pat<(i8 (zext VK1:$src)),
2164 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002165 (AND32ri (KMOVWrk
2166 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002167 def : Pat<(i8 (anyext VK1:$src)),
2168 (EXTRACT_SUBREG
2169 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
2170
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002171 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002172 (AND64ri8 (SUBREG_TO_REG (i64 0),
2173 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002174 def : Pat<(i16 (zext VK1:$src)),
2175 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002176 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2177 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002178}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002179def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2180 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2181def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2182 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2183def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2184 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2185def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2186 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2187def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2188 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2189def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2190 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002191
Igor Bregerd6c187b2016-01-27 08:43:25 +00002192def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2193def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2194def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2195
2196def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
2197 (truncstore node:$val, node:$ptr), [{
2198 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
2199}]>;
2200
2201def : Pat<(truncstorei1 GR8:$src, addr:$dst),
2202 (MOV8mr addr:$dst, GR8:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002203
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002204// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002205let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002206 // GR from/to 8-bit mask without native support
2207 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2208 (COPY_TO_REGCLASS
Igor Bregerdd6522c2016-01-18 12:02:45 +00002209 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002210 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2211 (EXTRACT_SUBREG
2212 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2213 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002214}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002215
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002216let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002217 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002218 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002219 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002220 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002221}
2222let Predicates = [HasBWI] in {
2223 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2224 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2225 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2226 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002227}
2228
2229// Mask unary operation
2230// - KNOT
2231multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002232 RegisterClass KRC, SDPatternOperator OpNode,
2233 Predicate prd> {
2234 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002235 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002236 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002237 [(set KRC:$dst, (OpNode KRC:$src))]>;
2238}
2239
Robert Khasanov74acbb72014-07-23 14:49:42 +00002240multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2241 SDPatternOperator OpNode> {
2242 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2243 HasDQI>, VEX, PD;
2244 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2245 HasAVX512>, VEX, PS;
2246 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2247 HasBWI>, VEX, PD, VEX_W;
2248 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2249 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002250}
2251
Robert Khasanov74acbb72014-07-23 14:49:42 +00002252defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002253
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002254multiclass avx512_mask_unop_int<string IntName, string InstName> {
2255 let Predicates = [HasAVX512] in
2256 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2257 (i16 GR16:$src)),
2258 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2259 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2260}
2261defm : avx512_mask_unop_int<"knot", "KNOT">;
2262
Robert Khasanov74acbb72014-07-23 14:49:42 +00002263let Predicates = [HasDQI] in
2264def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2265let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002266def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002267let Predicates = [HasBWI] in
2268def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2269let Predicates = [HasBWI] in
2270def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2271
2272// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002273let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002274def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2275 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002276def : Pat<(not VK8:$src),
2277 (COPY_TO_REGCLASS
2278 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002279}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002280def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2281 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2282def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2283 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002284
2285// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002286// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002287multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002288 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002289 Predicate prd, bit IsCommutable> {
2290 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002291 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2292 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002293 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002294 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2295}
2296
Robert Khasanov595683d2014-07-28 13:46:45 +00002297multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002298 SDPatternOperator OpNode, bit IsCommutable,
2299 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002300 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002301 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002302 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002303 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002304 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002305 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002306 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002307 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002308}
2309
2310def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2311def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2312
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002313defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2314defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2315defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2316defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2317defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002318defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002319
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002320multiclass avx512_mask_binop_int<string IntName, string InstName> {
2321 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002322 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2323 (i16 GR16:$src1), (i16 GR16:$src2)),
2324 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2325 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2326 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002327}
2328
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002329defm : avx512_mask_binop_int<"kand", "KAND">;
2330defm : avx512_mask_binop_int<"kandn", "KANDN">;
2331defm : avx512_mask_binop_int<"kor", "KOR">;
2332defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2333defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002334
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002335multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002336 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2337 // for the DQI set, this type is legal and KxxxB instruction is used
2338 let Predicates = [NoDQI] in
2339 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2340 (COPY_TO_REGCLASS
2341 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2342 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2343
2344 // All types smaller than 8 bits require conversion anyway
2345 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2346 (COPY_TO_REGCLASS (Inst
2347 (COPY_TO_REGCLASS VK1:$src1, VK16),
2348 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2349 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2350 (COPY_TO_REGCLASS (Inst
2351 (COPY_TO_REGCLASS VK2:$src1, VK16),
2352 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2353 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2354 (COPY_TO_REGCLASS (Inst
2355 (COPY_TO_REGCLASS VK4:$src1, VK16),
2356 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002357}
2358
2359defm : avx512_binop_pat<and, KANDWrr>;
2360defm : avx512_binop_pat<andn, KANDNWrr>;
2361defm : avx512_binop_pat<or, KORWrr>;
2362defm : avx512_binop_pat<xnor, KXNORWrr>;
2363defm : avx512_binop_pat<xor, KXORWrr>;
2364
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002365def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2366 (KXNORWrr VK16:$src1, VK16:$src2)>;
2367def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002368 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002369def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002370 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002371def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002372 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002373
2374let Predicates = [NoDQI] in
2375def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2376 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2377 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2378
2379def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2380 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2381 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2382
2383def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2384 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2385 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2386
2387def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2388 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2389 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2390
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002391// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002392multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2393 RegisterClass KRCSrc, Predicate prd> {
2394 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002395 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002396 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2397 (ins KRC:$src1, KRC:$src2),
2398 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2399 VEX_4V, VEX_L;
2400
2401 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2402 (!cast<Instruction>(NAME##rr)
2403 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2404 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2405 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002406}
2407
Igor Bregera54a1a82015-09-08 13:10:00 +00002408defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2409defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2410defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002411
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002412// Mask bit testing
2413multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002414 SDNode OpNode, Predicate prd> {
2415 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002416 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002417 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002418 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2419}
2420
Igor Breger5ea0a6812015-08-31 13:30:19 +00002421multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2422 Predicate prdW = HasAVX512> {
2423 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2424 VEX, PD;
2425 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2426 VEX, PS;
2427 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2428 VEX, PS, VEX_W;
2429 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2430 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002431}
2432
2433defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002434defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002435
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002436// Mask shift
2437multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2438 SDNode OpNode> {
2439 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002440 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002441 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002442 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002443 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2444}
2445
2446multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2447 SDNode OpNode> {
2448 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002449 VEX, TAPD, VEX_W;
2450 let Predicates = [HasDQI] in
2451 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2452 VEX, TAPD;
2453 let Predicates = [HasBWI] in {
2454 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2455 VEX, TAPD, VEX_W;
2456 let Predicates = [HasDQI] in
2457 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2458 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002459 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002460}
2461
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002462defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2463defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002464
2465// Mask setting all 0s or 1s
2466multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2467 let Predicates = [HasAVX512] in
2468 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2469 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2470 [(set KRC:$dst, (VT Val))]>;
2471}
2472
2473multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002474 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002475 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002476 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2477 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002478}
2479
2480defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2481defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2482
2483// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2484let Predicates = [HasAVX512] in {
2485 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2486 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002487 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2488 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002489 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002490 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2491 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002492}
2493def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2494 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
Igor Bregerfca0a342016-01-28 13:19:25 +00002495def : Pat<(v8i1 (extract_subvector (v32i1 VK32:$src), (iPTR 0))),
2496 (v8i1 (COPY_TO_REGCLASS VK32:$src, VK8))>;
2497def : Pat<(v8i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))),
2498 (v8i1 (COPY_TO_REGCLASS VK64:$src, VK8))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002499
2500def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2501 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2502
Igor Breger3ab6f172015-12-07 13:25:18 +00002503def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 0))),
2504 (v16i1 (COPY_TO_REGCLASS VK32:$src, VK16))>;
Igor Bregerfca0a342016-01-28 13:19:25 +00002505def : Pat<(v16i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))),
2506 (v16i1 (COPY_TO_REGCLASS VK64:$src, VK16))>;
Igor Breger3ab6f172015-12-07 13:25:18 +00002507
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002508def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2509 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
2510
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002511def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))),
2512 (v32i1 (COPY_TO_REGCLASS VK64:$src, VK32))>;
2513
2514def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2515 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2516
Elena Demikhovsky0fd11522015-11-22 13:57:38 +00002517def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2518 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002519
Elena Demikhovsky0fd11522015-11-22 13:57:38 +00002520def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2521 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2522
2523def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2524 (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>;
2525
2526def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2527 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2528def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2529 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
2530
Igor Bregerfca0a342016-01-28 13:19:25 +00002531def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2532 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2533
Elena Demikhovsky0fd11522015-11-22 13:57:38 +00002534def : Pat<(v32i1 (insert_subvector undef, VK2:$src, (iPTR 0))),
2535 (v32i1 (COPY_TO_REGCLASS VK2:$src, VK32))>;
2536def : Pat<(v32i1 (insert_subvector undef, VK4:$src, (iPTR 0))),
2537 (v32i1 (COPY_TO_REGCLASS VK4:$src, VK32))>;
2538def : Pat<(v32i1 (insert_subvector undef, VK8:$src, (iPTR 0))),
2539 (v32i1 (COPY_TO_REGCLASS VK8:$src, VK32))>;
2540def : Pat<(v32i1 (insert_subvector undef, VK16:$src, (iPTR 0))),
2541 (v32i1 (COPY_TO_REGCLASS VK16:$src, VK32))>;
2542
2543def : Pat<(v64i1 (insert_subvector undef, VK2:$src, (iPTR 0))),
2544 (v64i1 (COPY_TO_REGCLASS VK2:$src, VK64))>;
2545def : Pat<(v64i1 (insert_subvector undef, VK4:$src, (iPTR 0))),
2546 (v64i1 (COPY_TO_REGCLASS VK4:$src, VK64))>;
2547def : Pat<(v64i1 (insert_subvector undef, VK8:$src, (iPTR 0))),
2548 (v64i1 (COPY_TO_REGCLASS VK8:$src, VK64))>;
2549def : Pat<(v64i1 (insert_subvector undef, VK16:$src, (iPTR 0))),
2550 (v64i1 (COPY_TO_REGCLASS VK16:$src, VK64))>;
2551def : Pat<(v64i1 (insert_subvector undef, VK32:$src, (iPTR 0))),
2552 (v64i1 (COPY_TO_REGCLASS VK32:$src, VK64))>;
2553
Robert Khasanov5aa44452014-09-30 11:41:54 +00002554
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002555def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002556 (v8i1 (COPY_TO_REGCLASS
2557 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2558 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002559
2560def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002561 (v8i1 (COPY_TO_REGCLASS
2562 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2563 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002564
2565def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2566 (v4i1 (COPY_TO_REGCLASS
2567 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2568 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2569
2570def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))),
2571 (v4i1 (COPY_TO_REGCLASS
2572 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16),
2573 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2574
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002575//===----------------------------------------------------------------------===//
2576// AVX-512 - Aligned and unaligned load and store
2577//
2578
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002579
2580multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002581 PatFrag ld_frag, PatFrag mload,
2582 bit IsReMaterializable = 1> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002583 let hasSideEffects = 0 in {
2584 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002585 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002586 _.ExeDomain>, EVEX;
2587 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2588 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002589 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002590 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002591 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2592 (_.VT _.RC:$src),
2593 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002594 EVEX, EVEX_KZ;
2595
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002596 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2597 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002598 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002599 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002600 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2601 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002602
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002603 let Constraints = "$src0 = $dst" in {
2604 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2605 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2606 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2607 "${dst} {${mask}}, $src1}"),
2608 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2609 (_.VT _.RC:$src1),
2610 (_.VT _.RC:$src0))))], _.ExeDomain>,
2611 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002612 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002613 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2614 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002615 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2616 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002617 [(set _.RC:$dst, (_.VT
2618 (vselect _.KRCWM:$mask,
2619 (_.VT (bitconvert (ld_frag addr:$src1))),
2620 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002621 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002622 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002623 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2624 (ins _.KRCWM:$mask, _.MemOp:$src),
2625 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2626 "${dst} {${mask}} {z}, $src}",
2627 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2628 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2629 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002630 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002631 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2632 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2633
2634 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2635 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2636
2637 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2638 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2639 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002640}
2641
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002642multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2643 AVX512VLVectorVTInfo _,
2644 Predicate prd,
2645 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002646 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002647 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002648 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002649
2650 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002651 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002652 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002653 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002654 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002655 }
2656}
2657
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002658multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2659 AVX512VLVectorVTInfo _,
2660 Predicate prd,
2661 bit IsReMaterializable = 1> {
2662 let Predicates = [prd] in
2663 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002664 masked_load_unaligned, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002665
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002666 let Predicates = [prd, HasVLX] in {
2667 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002668 masked_load_unaligned, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002669 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002670 masked_load_unaligned, IsReMaterializable>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002671 }
2672}
2673
2674multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002675 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002676
2677 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2678 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2679 [], _.ExeDomain>, EVEX;
2680 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2681 (ins _.KRCWM:$mask, _.RC:$src),
2682 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2683 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002684 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002685 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002686 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002687 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002688 "${dst} {${mask}} {z}, $src}",
2689 [], _.ExeDomain>, EVEX, EVEX_KZ;
Igor Breger81b79de2015-11-19 07:43:43 +00002690
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002691 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002692 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002693 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002694 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002695 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002696 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2697 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2698 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002699 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002700
2701 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2702 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2703 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002704}
2705
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002706
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002707multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2708 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002709 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002710 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2711 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002712
2713 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002714 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2715 masked_store_unaligned>, EVEX_V256;
2716 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2717 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002718 }
2719}
2720
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002721multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2722 AVX512VLVectorVTInfo _, Predicate prd> {
2723 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002724 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2725 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002726
2727 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002728 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2729 masked_store_aligned256>, EVEX_V256;
2730 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2731 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002732 }
2733}
2734
2735defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2736 HasAVX512>,
2737 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2738 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2739
2740defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2741 HasAVX512>,
2742 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2743 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2744
2745defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>,
2746 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002747 PS, EVEX_CD8<32, CD8VF>;
2748
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002749defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>,
2750 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2751 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002752
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002753defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2754 HasAVX512>,
2755 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2756 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002757
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002758defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2759 HasAVX512>,
2760 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2761 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002762
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002763defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2764 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002765 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2766
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002767defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2768 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002769 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2770
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002771defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>,
2772 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002773 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2774
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002775defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>,
2776 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002777 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002778
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002779let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002780def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002781 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002782 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002783 VK8), VR512:$src)>;
2784
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002785def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002786 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002787 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002788}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002789
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002790// Move Int Doubleword to Packed Double Int
2791//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002792def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002793 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002794 [(set VR128X:$dst,
2795 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002796 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002797def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002798 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002799 [(set VR128X:$dst,
2800 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002801 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002802def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002803 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002804 [(set VR128X:$dst,
2805 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002806 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002807let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2808def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2809 (ins i64mem:$src),
2810 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002811 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002812let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002813def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002814 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002815 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002816 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002817def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002818 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002819 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002820 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002821def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002822 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002823 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002824 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2825 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002826}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002827
2828// Move Int Doubleword to Single Scalar
2829//
Craig Topper88adf2a2013-10-12 05:41:08 +00002830let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002831def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002832 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002833 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002834 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002835
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002836def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002837 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002838 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002839 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002840}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002841
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002842// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002843//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002844def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002845 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002846 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002847 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002848 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002849def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002850 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002851 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002852 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002853 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002854 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002855
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002856// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002857//
2858def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002859 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002860 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2861 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00002862 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002863 Requires<[HasAVX512, In64BitMode]>;
2864
Craig Topperc648c9b2015-12-28 06:11:42 +00002865let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
2866def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
2867 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00002868 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00002869 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002870
Craig Topperc648c9b2015-12-28 06:11:42 +00002871def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
2872 (ins i64mem:$dst, VR128X:$src),
2873 "vmovq\t{$src, $dst|$dst, $src}",
2874 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2875 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002876 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002877 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2878
2879let hasSideEffects = 0 in
2880def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
2881 (ins VR128X:$src),
2882 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00002883 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00002884
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002885// Move Scalar Single to Double Int
2886//
Craig Topper88adf2a2013-10-12 05:41:08 +00002887let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002888def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002889 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002890 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002891 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002892 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002893def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002894 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002895 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002896 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00002897 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002898}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002899
2900// Move Quadword Int to Packed Quadword Int
2901//
Craig Topperc648c9b2015-12-28 06:11:42 +00002902def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002903 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002904 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002905 [(set VR128X:$dst,
2906 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002907 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002908
2909//===----------------------------------------------------------------------===//
2910// AVX-512 MOVSS, MOVSD
2911//===----------------------------------------------------------------------===//
2912
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002913multiclass avx512_move_scalar <string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00002914 X86VectorVTInfo _> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002915 defm rr_Int : AVX512_maskable_scalar<0x10, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002916 (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002917 asm, "$src2, $src1","$src1, $src2",
Asaf Badouh41ecf462015-12-06 13:26:56 +00002918 (_.VT (OpNode (_.VT _.RC:$src1),
2919 (_.VT _.RC:$src2))),
2920 IIC_SSE_MOV_S_RR>, EVEX_4V;
2921 let Constraints = "$src1 = $dst" , mayLoad = 1 in
2922 defm rm_Int : AVX512_maskable_3src_scalar<0x10, MRMSrcMem, _,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002923 (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002924 (ins _.ScalarMemOp:$src),
2925 asm,"$src","$src",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002926 (_.VT (OpNode (_.VT _.RC:$src1),
2927 (_.VT (scalar_to_vector
Asaf Badouh41ecf462015-12-06 13:26:56 +00002928 (_.ScalarLdFrag addr:$src)))))>, EVEX;
2929 let isCodeGenOnly = 1 in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002930 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002931 (ins _.RC:$src1, _.FRC:$src2),
2932 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2933 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
2934 (scalar_to_vector _.FRC:$src2))))],
2935 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
2936 let mayLoad = 1 in
2937 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
2938 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2939 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
2940 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
2941 }
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002942 let mayStore = 1 in {
Asaf Badouh41ecf462015-12-06 13:26:56 +00002943 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
2944 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2945 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
2946 EVEX;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002947 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002948 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
2949 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
2950 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002951 } // mayStore
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002952}
2953
Asaf Badouh41ecf462015-12-06 13:26:56 +00002954defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
2955 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002956
Asaf Badouh41ecf462015-12-06 13:26:56 +00002957defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
2958 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002959
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002960def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002961 (COPY_TO_REGCLASS (VMOVSSZrr_Intk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2962 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002963
2964def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002965 (COPY_TO_REGCLASS (VMOVSDZrr_Intk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2966 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002967
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002968def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2969 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2970 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2971
Igor Breger4424aaa2015-11-19 07:58:33 +00002972defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
2973 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2974 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
2975 XS, EVEX_4V, VEX_LIG;
2976
2977defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
2978 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2979 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
2980 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002981
2982let Predicates = [HasAVX512] in {
2983 let AddedComplexity = 15 in {
2984 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2985 // MOVS{S,D} to the lower bits.
2986 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2987 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2988 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2989 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2990 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2991 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2992 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2993 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2994
2995 // Move low f32 and clear high bits.
2996 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2997 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002998 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002999 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3000 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3001 (SUBREG_TO_REG (i32 0),
3002 (VMOVSSZrr (v4i32 (V_SET0)),
3003 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
3004 }
3005
3006 let AddedComplexity = 20 in {
3007 // MOVSSrm zeros the high parts of the register; represent this
3008 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3009 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3010 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3011 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3012 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3013 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3014 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3015
3016 // MOVSDrm zeros the high parts of the register; represent this
3017 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3018 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3019 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3020 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3021 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3022 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3023 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3024 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3025 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3026 def : Pat<(v2f64 (X86vzload addr:$src)),
3027 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3028
3029 // Represent the same patterns above but in the form they appear for
3030 // 256-bit types
3031 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3032 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003033 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003034 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3035 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3036 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3037 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3038 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3039 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003040 def : Pat<(v4f64 (X86vzload addr:$src)),
3041 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003042
3043 // Represent the same patterns above but in the form they appear for
3044 // 512-bit types
3045 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3046 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3047 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3048 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3049 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3050 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3051 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3052 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3053 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003054 def : Pat<(v8f64 (X86vzload addr:$src)),
3055 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003056 }
3057 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3058 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3059 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3060 FR32X:$src)), sub_xmm)>;
3061 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3062 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3063 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3064 FR64X:$src)), sub_xmm)>;
3065 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3066 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003067 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003068
3069 // Move low f64 and clear high bits.
3070 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3071 (SUBREG_TO_REG (i32 0),
3072 (VMOVSDZrr (v2f64 (V_SET0)),
3073 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3074
3075 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3076 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3077 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3078
3079 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003080 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003081 addr:$dst),
3082 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003083 def : Pat<(store (f64 (extractelt (v2f64 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003084 addr:$dst),
3085 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
3086
3087 // Shuffle with VMOVSS
3088 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3089 (VMOVSSZrr (v4i32 VR128X:$src1),
3090 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3091 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3092 (VMOVSSZrr (v4f32 VR128X:$src1),
3093 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3094
3095 // 256-bit variants
3096 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3097 (SUBREG_TO_REG (i32 0),
3098 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3099 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3100 sub_xmm)>;
3101 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3102 (SUBREG_TO_REG (i32 0),
3103 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3104 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3105 sub_xmm)>;
3106
3107 // Shuffle with VMOVSD
3108 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3109 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3110 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3111 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3112 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3113 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3114 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3115 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3116
3117 // 256-bit variants
3118 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3119 (SUBREG_TO_REG (i32 0),
3120 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3121 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3122 sub_xmm)>;
3123 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3124 (SUBREG_TO_REG (i32 0),
3125 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3126 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3127 sub_xmm)>;
3128
3129 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3130 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3131 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3132 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3133 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3134 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3135 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3136 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3137}
3138
3139let AddedComplexity = 15 in
3140def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3141 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003142 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003143 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003144 (v2i64 VR128X:$src))))],
3145 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3146
Igor Breger4ec5abf2015-11-03 07:30:17 +00003147let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003148def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3149 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003150 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003151 [(set VR128X:$dst, (v2i64 (X86vzmovl
3152 (loadv2i64 addr:$src))))],
3153 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3154 EVEX_CD8<8, CD8VT8>;
3155
3156let Predicates = [HasAVX512] in {
3157 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3158 let AddedComplexity = 20 in {
3159 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3160 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003161 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3162 (VMOV64toPQIZrr GR64:$src)>;
3163 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3164 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003165
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003166 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3167 (VMOVDI2PDIZrm addr:$src)>;
3168 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3169 (VMOVDI2PDIZrm addr:$src)>;
3170 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3171 (VMOVZPQILo2PQIZrm addr:$src)>;
3172 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3173 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003174 def : Pat<(v2i64 (X86vzload addr:$src)),
3175 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003176 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003177
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003178 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3179 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3180 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3181 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3182 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3183 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3184 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003185 def : Pat<(v4i64 (X86vzload addr:$src)),
3186 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
3187
3188 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
3189 def : Pat<(v8i64 (X86vzload addr:$src)),
3190 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003191}
3192
3193def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3194 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3195
3196def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3197 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3198
3199def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3200 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3201
3202def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3203 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3204
3205//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003206// AVX-512 - Non-temporals
3207//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003208let SchedRW = [WriteLoad] in {
3209 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3210 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3211 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3212 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3213 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003214
Robert Khasanoved882972014-08-13 10:46:00 +00003215 let Predicates = [HasAVX512, HasVLX] in {
3216 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
3217 (ins i256mem:$src),
3218 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3219 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3220 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003221
Robert Khasanoved882972014-08-13 10:46:00 +00003222 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
3223 (ins i128mem:$src),
3224 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3225 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3226 EVEX_CD8<64, CD8VF>;
3227 }
Adam Nemetefd07852014-06-18 16:51:10 +00003228}
3229
Igor Bregerd3341f52016-01-20 13:11:47 +00003230multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3231 PatFrag st_frag = alignednontemporalstore,
3232 InstrItinClass itin = IIC_SSE_MOVNT> {
Robert Khasanoved882972014-08-13 10:46:00 +00003233 let SchedRW = [WriteStore], mayStore = 1,
3234 AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003235 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003236 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003237 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3238 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003239}
3240
Igor Bregerd3341f52016-01-20 13:11:47 +00003241multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3242 AVX512VLVectorVTInfo VTInfo> {
3243 let Predicates = [HasAVX512] in
3244 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003245
Igor Bregerd3341f52016-01-20 13:11:47 +00003246 let Predicates = [HasAVX512, HasVLX] in {
3247 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3248 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003249 }
3250}
3251
Igor Bregerd3341f52016-01-20 13:11:47 +00003252defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3253defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3254defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003255
Adam Nemet7f62b232014-06-10 16:39:53 +00003256//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003257// AVX-512 - Integer arithmetic
3258//
3259multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003260 X86VectorVTInfo _, OpndItins itins,
3261 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003262 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003263 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003264 "$src2, $src1", "$src1, $src2",
3265 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003266 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003267 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003268
Robert Khasanov545d1b72014-10-14 14:36:19 +00003269 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003270 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003271 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003272 "$src2, $src1", "$src1, $src2",
3273 (_.VT (OpNode _.RC:$src1,
3274 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003275 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003276 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003277}
3278
3279multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3280 X86VectorVTInfo _, OpndItins itins,
3281 bit IsCommutable = 0> :
3282 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3283 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003284 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003285 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003286 "${src2}"##_.BroadcastStr##", $src1",
3287 "$src1, ${src2}"##_.BroadcastStr,
3288 (_.VT (OpNode _.RC:$src1,
3289 (X86VBroadcast
3290 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003291 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003292 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003293}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003294
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003295multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3296 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3297 Predicate prd, bit IsCommutable = 0> {
3298 let Predicates = [prd] in
3299 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3300 IsCommutable>, EVEX_V512;
3301
3302 let Predicates = [prd, HasVLX] in {
3303 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3304 IsCommutable>, EVEX_V256;
3305 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3306 IsCommutable>, EVEX_V128;
3307 }
3308}
3309
Robert Khasanov545d1b72014-10-14 14:36:19 +00003310multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3311 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3312 Predicate prd, bit IsCommutable = 0> {
3313 let Predicates = [prd] in
3314 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3315 IsCommutable>, EVEX_V512;
3316
3317 let Predicates = [prd, HasVLX] in {
3318 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3319 IsCommutable>, EVEX_V256;
3320 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3321 IsCommutable>, EVEX_V128;
3322 }
3323}
3324
3325multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3326 OpndItins itins, Predicate prd,
3327 bit IsCommutable = 0> {
3328 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3329 itins, prd, IsCommutable>,
3330 VEX_W, EVEX_CD8<64, CD8VF>;
3331}
3332
3333multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3334 OpndItins itins, Predicate prd,
3335 bit IsCommutable = 0> {
3336 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3337 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3338}
3339
3340multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3341 OpndItins itins, Predicate prd,
3342 bit IsCommutable = 0> {
3343 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3344 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3345}
3346
3347multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3348 OpndItins itins, Predicate prd,
3349 bit IsCommutable = 0> {
3350 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3351 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3352}
3353
3354multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3355 SDNode OpNode, OpndItins itins, Predicate prd,
3356 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003357 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003358 IsCommutable>;
3359
Igor Bregerf2460112015-07-26 14:41:44 +00003360 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003361 IsCommutable>;
3362}
3363
3364multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3365 SDNode OpNode, OpndItins itins, Predicate prd,
3366 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003367 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003368 IsCommutable>;
3369
Igor Bregerf2460112015-07-26 14:41:44 +00003370 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003371 IsCommutable>;
3372}
3373
3374multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3375 bits<8> opc_d, bits<8> opc_q,
3376 string OpcodeStr, SDNode OpNode,
3377 OpndItins itins, bit IsCommutable = 0> {
3378 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3379 itins, HasAVX512, IsCommutable>,
3380 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3381 itins, HasBWI, IsCommutable>;
3382}
3383
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003384multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003385 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003386 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3387 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003388 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003389 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003390 "$src2, $src1","$src1, $src2",
3391 (_Dst.VT (OpNode
3392 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003393 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003394 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003395 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003396 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003397 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3398 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3399 "$src2, $src1", "$src1, $src2",
3400 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3401 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003402 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003403 AVX512BIBase, EVEX_4V;
3404
3405 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003406 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003407 OpcodeStr,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003408 "${src2}"##_Brdct.BroadcastStr##", $src1",
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003409 "$src1, ${src2}"##_Dst.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003410 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003411 (_Brdct.VT (X86VBroadcast
3412 (_Brdct.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003413 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003414 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003415 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003416}
3417
Robert Khasanov545d1b72014-10-14 14:36:19 +00003418defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3419 SSE_INTALU_ITINS_P, 1>;
3420defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3421 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003422defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3423 SSE_INTALU_ITINS_P, HasBWI, 1>;
3424defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3425 SSE_INTALU_ITINS_P, HasBWI, 0>;
3426defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003427 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003428defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003429 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003430defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003431 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003432defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003433 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003434defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003435 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003436defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003437 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003438defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003439 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003440defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003441 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003442defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003443 SSE_INTALU_ITINS_P, HasBWI, 1>;
3444
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003445multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003446 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3447 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3448 let Predicates = [prd] in
3449 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3450 _SrcVTInfo.info512, _DstVTInfo.info512,
3451 v8i64_info, IsCommutable>,
3452 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3453 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003454 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003455 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003456 v4i64x_info, IsCommutable>,
3457 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003458 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003459 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003460 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003461 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3462 }
Michael Liao66233b72015-08-06 09:06:20 +00003463}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003464
3465defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003466 avx512vl_i32_info, avx512vl_i64_info,
3467 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003468defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003469 avx512vl_i32_info, avx512vl_i64_info,
3470 X86pmuludq, HasAVX512, 1>;
3471defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3472 avx512vl_i8_info, avx512vl_i8_info,
3473 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003474
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003475multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3476 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3477 let mayLoad = 1 in {
3478 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003479 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003480 OpcodeStr,
3481 "${src2}"##_Src.BroadcastStr##", $src1",
3482 "$src1, ${src2}"##_Src.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003483 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3484 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003485 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003486 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3487 }
3488}
3489
Michael Liao66233b72015-08-06 09:06:20 +00003490multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3491 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003492 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003493 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003494 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003495 "$src2, $src1","$src1, $src2",
3496 (_Dst.VT (OpNode
3497 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003498 (_Src.VT _Src.RC:$src2)))>,
3499 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003500 let mayLoad = 1 in {
3501 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3502 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3503 "$src2, $src1", "$src1, $src2",
3504 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003505 (bitconvert (_Src.LdFrag addr:$src2))))>,
3506 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003507 }
3508}
3509
3510multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3511 SDNode OpNode> {
3512 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3513 v32i16_info>,
3514 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3515 v32i16_info>, EVEX_V512;
3516 let Predicates = [HasVLX] in {
3517 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3518 v16i16x_info>,
3519 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3520 v16i16x_info>, EVEX_V256;
3521 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3522 v8i16x_info>,
3523 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3524 v8i16x_info>, EVEX_V128;
3525 }
3526}
3527multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3528 SDNode OpNode> {
3529 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3530 v64i8_info>, EVEX_V512;
3531 let Predicates = [HasVLX] in {
3532 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3533 v32i8x_info>, EVEX_V256;
3534 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3535 v16i8x_info>, EVEX_V128;
3536 }
3537}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003538
3539multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3540 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3541 AVX512VLVectorVTInfo _Dst> {
3542 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3543 _Dst.info512>, EVEX_V512;
3544 let Predicates = [HasVLX] in {
3545 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3546 _Dst.info256>, EVEX_V256;
3547 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3548 _Dst.info128>, EVEX_V128;
3549 }
3550}
3551
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003552let Predicates = [HasBWI] in {
3553 defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD;
3554 defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD;
3555 defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W;
3556 defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003557
3558 defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3559 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3560 defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3561 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003562}
3563
Igor Bregerf2460112015-07-26 14:41:44 +00003564defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003565 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003566defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003567 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003568defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003569 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003570
Igor Bregerf2460112015-07-26 14:41:44 +00003571defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003572 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003573defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003574 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003575defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003576 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003577
Igor Bregerf2460112015-07-26 14:41:44 +00003578defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003579 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003580defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003581 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003582defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003583 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003584
Igor Bregerf2460112015-07-26 14:41:44 +00003585defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003586 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003587defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003588 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003589defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003590 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003591//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003592// AVX-512 Logical Instructions
3593//===----------------------------------------------------------------------===//
3594
Robert Khasanov545d1b72014-10-14 14:36:19 +00003595defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3596 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3597defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3598 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3599defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3600 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3601defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003602 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003603
3604//===----------------------------------------------------------------------===//
3605// AVX-512 FP arithmetic
3606//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003607multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3608 SDNode OpNode, SDNode VecNode, OpndItins itins,
3609 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003610
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003611 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3612 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3613 "$src2, $src1", "$src1, $src2",
3614 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3615 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003616 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003617
3618 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003619 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003620 "$src2, $src1", "$src1, $src2",
3621 (VecNode (_.VT _.RC:$src1),
3622 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3623 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003624 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003625 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3626 Predicates = [HasAVX512] in {
3627 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003628 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003629 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3630 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3631 itins.rr>;
3632 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003633 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003634 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3635 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3636 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3637 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003638}
3639
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003640multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003641 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003642
3643 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3644 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3645 "$rc, $src2, $src1", "$src1, $src2, $rc",
3646 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003647 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003648 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003649}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003650multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3651 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3652
3653 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3654 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003655 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003656 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003657 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003658}
3659
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003660multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3661 SDNode VecNode,
3662 SizeItins itins, bit IsCommutable> {
3663 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3664 itins.s, IsCommutable>,
3665 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3666 itins.s, IsCommutable>,
3667 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3668 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3669 itins.d, IsCommutable>,
3670 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3671 itins.d, IsCommutable>,
3672 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3673}
3674
3675multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3676 SDNode VecNode,
3677 SizeItins itins, bit IsCommutable> {
3678 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3679 itins.s, IsCommutable>,
3680 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3681 itins.s, IsCommutable>,
3682 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3683 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3684 itins.d, IsCommutable>,
3685 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3686 itins.d, IsCommutable>,
3687 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3688}
3689defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3690defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3691defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3692defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3693defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3694defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3695
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003696multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003697 X86VectorVTInfo _, bit IsCommutable> {
3698 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3699 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3700 "$src2, $src1", "$src1, $src2",
3701 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003702 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003703 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3704 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3705 "$src2, $src1", "$src1, $src2",
3706 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3707 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3708 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3709 "${src2}"##_.BroadcastStr##", $src1",
3710 "$src1, ${src2}"##_.BroadcastStr,
3711 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3712 (_.ScalarLdFrag addr:$src2))))>,
3713 EVEX_4V, EVEX_B;
3714 }//let mayLoad = 1
3715}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003716
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003717multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003718 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003719 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3720 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3721 "$rc, $src2, $src1", "$src1, $src2, $rc",
3722 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3723 EVEX_4V, EVEX_B, EVEX_RC;
3724}
3725
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003726
3727multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003728 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003729 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3730 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3731 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3732 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3733 EVEX_4V, EVEX_B;
3734}
3735
Michael Liao66233b72015-08-06 09:06:20 +00003736multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003737 bit IsCommutable = 0> {
3738 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3739 IsCommutable>, EVEX_V512, PS,
3740 EVEX_CD8<32, CD8VF>;
3741 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3742 IsCommutable>, EVEX_V512, PD, VEX_W,
3743 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003744
Robert Khasanov595e5982014-10-29 15:43:02 +00003745 // Define only if AVX512VL feature is present.
3746 let Predicates = [HasVLX] in {
3747 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3748 IsCommutable>, EVEX_V128, PS,
3749 EVEX_CD8<32, CD8VF>;
3750 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3751 IsCommutable>, EVEX_V256, PS,
3752 EVEX_CD8<32, CD8VF>;
3753 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3754 IsCommutable>, EVEX_V128, PD, VEX_W,
3755 EVEX_CD8<64, CD8VF>;
3756 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3757 IsCommutable>, EVEX_V256, PD, VEX_W,
3758 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003759 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003760}
3761
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003762multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003763 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003764 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003765 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003766 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3767}
3768
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003769multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003770 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003771 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003772 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003773 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3774}
3775
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003776defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3777 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3778defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3779 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Michael Liao66233b72015-08-06 09:06:20 +00003780defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003781 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3782defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3783 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003784defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>,
3785 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
3786defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>,
3787 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003788let Predicates = [HasDQI] in {
3789 defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>;
3790 defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>;
3791 defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>;
3792 defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>;
3793}
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003794
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003795multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3796 X86VectorVTInfo _> {
3797 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3798 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3799 "$src2, $src1", "$src1, $src2",
3800 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
3801 let mayLoad = 1 in {
3802 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3803 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3804 "$src2, $src1", "$src1, $src2",
3805 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3806 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3807 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3808 "${src2}"##_.BroadcastStr##", $src1",
3809 "$src1, ${src2}"##_.BroadcastStr,
3810 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3811 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3812 EVEX_4V, EVEX_B;
3813 }//let mayLoad = 1
3814}
3815
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003816multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3817 X86VectorVTInfo _> {
3818 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3819 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3820 "$src2, $src1", "$src1, $src2",
3821 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
3822 let mayLoad = 1 in {
3823 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003824 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003825 "$src2, $src1", "$src1, $src2",
Igor Breger4511e762016-02-22 11:48:27 +00003826 (OpNode _.RC:$src1,
3827 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3828 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003829 }//let mayLoad = 1
3830}
3831
3832multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode> {
Michael Liao66233b72015-08-06 09:06:20 +00003833 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003834 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3835 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003836 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003837 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3838 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003839 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f32x_info>,
3840 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNode, SSE_ALU_ITINS_S.s>,
3841 EVEX_4V,EVEX_CD8<32, CD8VT1>;
3842 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f64x_info>,
3843 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNode, SSE_ALU_ITINS_S.d>,
3844 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3845
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003846 // Define only if AVX512VL feature is present.
3847 let Predicates = [HasVLX] in {
3848 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3849 EVEX_V128, EVEX_CD8<32, CD8VF>;
3850 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3851 EVEX_V256, EVEX_CD8<32, CD8VF>;
3852 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3853 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3854 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3855 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3856 }
3857}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003858defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003859
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003860//===----------------------------------------------------------------------===//
3861// AVX-512 VPTESTM instructions
3862//===----------------------------------------------------------------------===//
3863
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003864multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3865 X86VectorVTInfo _> {
3866 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3867 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3868 "$src2, $src1", "$src1, $src2",
3869 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3870 EVEX_4V;
3871 let mayLoad = 1 in
3872 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3873 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3874 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003875 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003876 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3877 EVEX_4V,
3878 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003879}
3880
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003881multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3882 X86VectorVTInfo _> {
3883 let mayLoad = 1 in
3884 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3885 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3886 "${src2}"##_.BroadcastStr##", $src1",
3887 "$src1, ${src2}"##_.BroadcastStr,
3888 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3889 (_.ScalarLdFrag addr:$src2))))>,
3890 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003891}
Igor Bregerfca0a342016-01-28 13:19:25 +00003892
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003893// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00003894multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
3895 X86VectorVTInfo _, string Suffix> {
3896 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
3897 (_.KVT (COPY_TO_REGCLASS
3898 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003899 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003900 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003901 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003902 _.RC:$src2, _.SubRegIdx)),
3903 _.KRC))>;
3904}
3905
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003906multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003907 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003908 let Predicates = [HasAVX512] in
3909 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3910 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3911
3912 let Predicates = [HasAVX512, HasVLX] in {
3913 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3914 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3915 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3916 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3917 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003918 let Predicates = [HasAVX512, NoVLX] in {
3919 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
3920 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003921 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003922}
3923
3924multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3925 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003926 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003927 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003928 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003929}
3930
3931multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3932 SDNode OpNode> {
3933 let Predicates = [HasBWI] in {
3934 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3935 EVEX_V512, VEX_W;
3936 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3937 EVEX_V512;
3938 }
3939 let Predicates = [HasVLX, HasBWI] in {
3940
3941 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3942 EVEX_V256, VEX_W;
3943 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3944 EVEX_V128, VEX_W;
3945 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3946 EVEX_V256;
3947 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3948 EVEX_V128;
3949 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003950
Igor Bregerfca0a342016-01-28 13:19:25 +00003951 let Predicates = [HasAVX512, NoVLX] in {
3952 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
3953 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
3954 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
3955 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003956 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003957
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003958}
3959
3960multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3961 SDNode OpNode> :
3962 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3963 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3964
3965defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3966defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003967
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003968
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003969//===----------------------------------------------------------------------===//
3970// AVX-512 Shift instructions
3971//===----------------------------------------------------------------------===//
3972multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003973 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003974 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003975 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003976 "$src2, $src1", "$src1, $src2",
3977 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003978 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003979 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003980 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003981 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003982 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003983 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3984 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003985 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003986}
3987
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003988multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3989 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3990 let mayLoad = 1 in
3991 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3992 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3993 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3994 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003995 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003996}
3997
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003998multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003999 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004000 // src2 is always 128-bit
4001 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4002 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4003 "$src2, $src1", "$src1, $src2",
4004 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004005 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004006 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4007 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4008 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004009 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004010 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004011 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004012}
4013
Cameron McInally5fb084e2014-12-11 17:13:05 +00004014multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004015 ValueType SrcVT, PatFrag bc_frag,
4016 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4017 let Predicates = [prd] in
4018 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4019 VTInfo.info512>, EVEX_V512,
4020 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4021 let Predicates = [prd, HasVLX] in {
4022 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4023 VTInfo.info256>, EVEX_V256,
4024 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4025 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4026 VTInfo.info128>, EVEX_V128,
4027 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4028 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004029}
4030
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004031multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4032 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004033 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004034 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004035 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004036 avx512vl_i64_info, HasAVX512>, VEX_W;
4037 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4038 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004039}
4040
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004041multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4042 string OpcodeStr, SDNode OpNode,
4043 AVX512VLVectorVTInfo VTInfo> {
4044 let Predicates = [HasAVX512] in
4045 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4046 VTInfo.info512>,
4047 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4048 VTInfo.info512>, EVEX_V512;
4049 let Predicates = [HasAVX512, HasVLX] in {
4050 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4051 VTInfo.info256>,
4052 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4053 VTInfo.info256>, EVEX_V256;
4054 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4055 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004056 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004057 VTInfo.info128>, EVEX_V128;
4058 }
4059}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004060
Michael Liao66233b72015-08-06 09:06:20 +00004061multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004062 Format ImmFormR, Format ImmFormM,
4063 string OpcodeStr, SDNode OpNode> {
4064 let Predicates = [HasBWI] in
4065 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4066 v32i16_info>, EVEX_V512;
4067 let Predicates = [HasVLX, HasBWI] in {
4068 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4069 v16i16x_info>, EVEX_V256;
4070 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4071 v8i16x_info>, EVEX_V128;
4072 }
4073}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004074
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004075multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4076 Format ImmFormR, Format ImmFormM,
4077 string OpcodeStr, SDNode OpNode> {
4078 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4079 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4080 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4081 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4082}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004083
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004084defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004085 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004086
4087defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004088 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004089
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004090defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004091 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004092
Michael Zuckerman298a6802016-01-13 12:39:33 +00004093defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004094defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004095
4096defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4097defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4098defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004099
4100//===-------------------------------------------------------------------===//
4101// Variable Bit Shifts
4102//===-------------------------------------------------------------------===//
4103multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004104 X86VectorVTInfo _> {
4105 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4106 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4107 "$src2, $src1", "$src1, $src2",
4108 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004109 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004110 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00004111 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4112 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4113 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004114 (_.VT (OpNode _.RC:$src1,
4115 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004116 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004117 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004118}
4119
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004120multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4121 X86VectorVTInfo _> {
4122 let mayLoad = 1 in
4123 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4124 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4125 "${src2}"##_.BroadcastStr##", $src1",
4126 "$src1, ${src2}"##_.BroadcastStr,
4127 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4128 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004129 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004130 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4131}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004132multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4133 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004134 let Predicates = [HasAVX512] in
4135 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4136 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4137
4138 let Predicates = [HasAVX512, HasVLX] in {
4139 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4140 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4141 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4142 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4143 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004144}
4145
4146multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4147 SDNode OpNode> {
4148 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004149 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004150 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004151 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004152}
4153
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004154// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004155multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4156 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004157 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004158 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004159 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004160 (!cast<Instruction>(NAME#"WZrr")
4161 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4162 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4163 sub_ymm)>;
4164
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004165 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004166 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004167 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004168 (!cast<Instruction>(NAME#"WZrr")
4169 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4170 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4171 sub_xmm)>;
4172 }
4173}
4174
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004175multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4176 SDNode OpNode> {
4177 let Predicates = [HasBWI] in
4178 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4179 EVEX_V512, VEX_W;
4180 let Predicates = [HasVLX, HasBWI] in {
4181
4182 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4183 EVEX_V256, VEX_W;
4184 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4185 EVEX_V128, VEX_W;
4186 }
4187}
4188
4189defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004190 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4191 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004192defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004193 avx512_var_shift_w<0x11, "vpsravw", sra>,
4194 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004195defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004196 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4197 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004198defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4199defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004200
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004201//===-------------------------------------------------------------------===//
4202// 1-src variable permutation VPERMW/D/Q
4203//===-------------------------------------------------------------------===//
4204multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4205 AVX512VLVectorVTInfo _> {
4206 let Predicates = [HasAVX512] in
4207 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4208 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4209
4210 let Predicates = [HasAVX512, HasVLX] in
4211 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4212 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4213}
4214
4215multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4216 string OpcodeStr, SDNode OpNode,
4217 AVX512VLVectorVTInfo VTInfo> {
4218 let Predicates = [HasAVX512] in
4219 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4220 VTInfo.info512>,
4221 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4222 VTInfo.info512>, EVEX_V512;
4223 let Predicates = [HasAVX512, HasVLX] in
4224 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4225 VTInfo.info256>,
4226 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4227 VTInfo.info256>, EVEX_V256;
4228}
4229
Michael Zuckermand9cac592016-01-19 17:07:43 +00004230multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4231 Predicate prd, SDNode OpNode,
4232 AVX512VLVectorVTInfo _> {
4233 let Predicates = [prd] in
4234 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4235 EVEX_V512 ;
4236 let Predicates = [HasVLX, prd] in {
4237 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4238 EVEX_V256 ;
4239 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4240 EVEX_V128 ;
4241 }
4242}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004243
Michael Zuckermand9cac592016-01-19 17:07:43 +00004244defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4245 avx512vl_i16_info>, VEX_W;
4246defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4247 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004248
4249defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4250 avx512vl_i32_info>;
4251defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4252 avx512vl_i64_info>, VEX_W;
4253defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4254 avx512vl_f32_info>;
4255defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4256 avx512vl_f64_info>, VEX_W;
4257
4258defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4259 X86VPermi, avx512vl_i64_info>,
4260 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4261defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4262 X86VPermi, avx512vl_f64_info>,
4263 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004264//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004265// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004266//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004267
Igor Breger78741a12015-10-04 07:20:41 +00004268multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4269 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4270 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4271 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4272 "$src2, $src1", "$src1, $src2",
4273 (_.VT (OpNode _.RC:$src1,
4274 (Ctrl.VT Ctrl.RC:$src2)))>,
4275 T8PD, EVEX_4V;
4276 let mayLoad = 1 in {
4277 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4278 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4279 "$src2, $src1", "$src1, $src2",
4280 (_.VT (OpNode
4281 _.RC:$src1,
4282 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4283 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4284 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4285 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4286 "${src2}"##_.BroadcastStr##", $src1",
4287 "$src1, ${src2}"##_.BroadcastStr,
4288 (_.VT (OpNode
4289 _.RC:$src1,
4290 (Ctrl.VT (X86VBroadcast
4291 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4292 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
4293 }//let mayLoad = 1
4294}
4295
4296multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4297 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4298 let Predicates = [HasAVX512] in {
4299 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4300 Ctrl.info512>, EVEX_V512;
4301 }
4302 let Predicates = [HasAVX512, HasVLX] in {
4303 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4304 Ctrl.info128>, EVEX_V128;
4305 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4306 Ctrl.info256>, EVEX_V256;
4307 }
4308}
4309
4310multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4311 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4312
4313 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4314 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4315 X86VPermilpi, _>,
4316 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004317}
4318
4319defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4320 avx512vl_i32_info>;
4321defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4322 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004323//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004324// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4325//===----------------------------------------------------------------------===//
4326
4327defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004328 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004329 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4330defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004331 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004332defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004333 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004334
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004335multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4336 let Predicates = [HasBWI] in
4337 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4338
4339 let Predicates = [HasVLX, HasBWI] in {
4340 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4341 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4342 }
4343}
4344
4345defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4346
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004347//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004348// Move Low to High and High to Low packed FP Instructions
4349//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004350def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4351 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004352 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004353 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4354 IIC_SSE_MOV_LH>, EVEX_4V;
4355def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4356 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004357 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004358 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4359 IIC_SSE_MOV_LH>, EVEX_4V;
4360
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004361let Predicates = [HasAVX512] in {
4362 // MOVLHPS patterns
4363 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4364 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4365 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4366 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004367
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004368 // MOVHLPS patterns
4369 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4370 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4371}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004372
4373//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004374// VMOVHPS/PD VMOVLPS Instructions
4375// All patterns was taken from SSS implementation.
4376//===----------------------------------------------------------------------===//
4377multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4378 X86VectorVTInfo _> {
4379 let mayLoad = 1 in
4380 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4381 (ins _.RC:$src1, f64mem:$src2),
4382 !strconcat(OpcodeStr,
4383 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4384 [(set _.RC:$dst,
4385 (OpNode _.RC:$src1,
4386 (_.VT (bitconvert
4387 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4388 IIC_SSE_MOV_LH>, EVEX_4V;
4389}
4390
4391defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4392 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4393defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4394 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4395defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4396 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4397defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4398 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4399
4400let Predicates = [HasAVX512] in {
4401 // VMOVHPS patterns
4402 def : Pat<(X86Movlhps VR128X:$src1,
4403 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4404 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4405 def : Pat<(X86Movlhps VR128X:$src1,
4406 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4407 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4408 // VMOVHPD patterns
4409 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4410 (scalar_to_vector (loadf64 addr:$src2)))),
4411 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4412 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4413 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4414 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4415 // VMOVLPS patterns
4416 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4417 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4418 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4419 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4420 // VMOVLPD patterns
4421 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4422 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4423 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4424 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4425 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4426 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4427 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4428}
4429
4430let mayStore = 1 in {
4431def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4432 (ins f64mem:$dst, VR128X:$src),
4433 "vmovhps\t{$src, $dst|$dst, $src}",
4434 [(store (f64 (vector_extract
4435 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4436 (bc_v2f64 (v4f32 VR128X:$src))),
4437 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4438 EVEX, EVEX_CD8<32, CD8VT2>;
4439def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4440 (ins f64mem:$dst, VR128X:$src),
4441 "vmovhpd\t{$src, $dst|$dst, $src}",
4442 [(store (f64 (vector_extract
4443 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4444 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4445 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4446def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4447 (ins f64mem:$dst, VR128X:$src),
4448 "vmovlps\t{$src, $dst|$dst, $src}",
4449 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128X:$src)),
4450 (iPTR 0))), addr:$dst)],
4451 IIC_SSE_MOV_LH>,
4452 EVEX, EVEX_CD8<32, CD8VT2>;
4453def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4454 (ins f64mem:$dst, VR128X:$src),
4455 "vmovlpd\t{$src, $dst|$dst, $src}",
4456 [(store (f64 (vector_extract (v2f64 VR128X:$src),
4457 (iPTR 0))), addr:$dst)],
4458 IIC_SSE_MOV_LH>,
4459 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4460}
4461let Predicates = [HasAVX512] in {
4462 // VMOVHPD patterns
4463 def : Pat<(store (f64 (vector_extract
4464 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4465 (iPTR 0))), addr:$dst),
4466 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4467 // VMOVLPS patterns
4468 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4469 addr:$src1),
4470 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4471 def : Pat<(store (v4i32 (X86Movlps
4472 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4473 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4474 // VMOVLPD patterns
4475 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4476 addr:$src1),
4477 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4478 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4479 addr:$src1),
4480 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4481}
4482//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004483// FMA - Fused Multiply Operations
4484//
Adam Nemet26371ce2014-10-24 00:02:55 +00004485
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004486let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004487multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4488 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004489 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004490 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004491 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004492 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004493 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004494
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004495 let mayLoad = 1 in {
4496 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004497 (ins _.RC:$src2, _.MemOp:$src3),
4498 OpcodeStr, "$src3, $src2", "$src2, $src3",
4499 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
Michael Liao66233b72015-08-06 09:06:20 +00004500 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004501
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004502 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004503 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004504 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4505 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4506 (OpNode _.RC:$src1,
Simon Pilgrim8b756592015-07-06 20:30:47 +00004507 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004508 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004509 }
4510}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004511
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004512multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4513 X86VectorVTInfo _> {
4514 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004515 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4516 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4517 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4518 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004519}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004520} // Constraints = "$src1 = $dst"
4521
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004522multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4523 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4524 let Predicates = [HasAVX512] in {
4525 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4526 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4527 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004528 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004529 let Predicates = [HasVLX, HasAVX512] in {
4530 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4531 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4532 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4533 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004535}
4536
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004537multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4538 SDNode OpNodeRnd > {
4539 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4540 avx512vl_f32_info>;
4541 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4542 avx512vl_f64_info>, VEX_W;
4543}
4544
4545defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4546defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4547defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4548defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4549defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4550defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4551
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004552
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004553let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004554multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4555 X86VectorVTInfo _> {
4556 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4557 (ins _.RC:$src2, _.RC:$src3),
4558 OpcodeStr, "$src3, $src2", "$src2, $src3",
4559 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4560 AVX512FMA3Base;
4561
4562 let mayLoad = 1 in {
4563 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4564 (ins _.RC:$src2, _.MemOp:$src3),
4565 OpcodeStr, "$src3, $src2", "$src2, $src3",
4566 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4567 AVX512FMA3Base;
4568
4569 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4570 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4571 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4572 "$src2, ${src3}"##_.BroadcastStr,
4573 (_.VT (OpNode _.RC:$src2,
4574 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4575 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
4576 }
4577}
4578
4579multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4580 X86VectorVTInfo _> {
4581 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4582 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4583 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4584 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4585 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004586}
4587} // Constraints = "$src1 = $dst"
4588
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004589multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4590 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4591 let Predicates = [HasAVX512] in {
4592 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4593 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4594 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004595 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004596 let Predicates = [HasVLX, HasAVX512] in {
4597 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4598 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4599 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4600 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004601 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004602}
4603
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004604multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4605 SDNode OpNodeRnd > {
4606 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4607 avx512vl_f32_info>;
4608 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4609 avx512vl_f64_info>, VEX_W;
4610}
4611
4612defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4613defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4614defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4615defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4616defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4617defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4618
4619let Constraints = "$src1 = $dst" in {
4620multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4621 X86VectorVTInfo _> {
4622 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4623 (ins _.RC:$src3, _.RC:$src2),
4624 OpcodeStr, "$src2, $src3", "$src3, $src2",
4625 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4626 AVX512FMA3Base;
4627
4628 let mayLoad = 1 in {
4629 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4630 (ins _.RC:$src3, _.MemOp:$src2),
4631 OpcodeStr, "$src2, $src3", "$src3, $src2",
4632 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4633 AVX512FMA3Base;
4634
4635 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4636 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4637 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4638 "$src3, ${src2}"##_.BroadcastStr,
4639 (_.VT (OpNode _.RC:$src1,
4640 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4641 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
4642 }
4643}
4644
4645multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4646 X86VectorVTInfo _> {
4647 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4648 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4649 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4650 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4651 AVX512FMA3Base, EVEX_B, EVEX_RC;
4652}
4653} // Constraints = "$src1 = $dst"
4654
4655multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4656 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4657 let Predicates = [HasAVX512] in {
4658 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4659 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4660 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4661 }
4662 let Predicates = [HasVLX, HasAVX512] in {
4663 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4664 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4665 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4666 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4667 }
4668}
4669
4670multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4671 SDNode OpNodeRnd > {
4672 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4673 avx512vl_f32_info>;
4674 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4675 avx512vl_f64_info>, VEX_W;
4676}
4677
4678defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4679defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4680defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4681defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4682defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4683defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004684
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004685// Scalar FMA
4686let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004687multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4688 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4689 dag RHS_r, dag RHS_m > {
4690 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4691 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4692 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004693
Igor Breger15820b02015-07-01 13:24:28 +00004694 let mayLoad = 1 in
4695 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004696 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Igor Breger15820b02015-07-01 13:24:28 +00004697 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
4698
4699 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4700 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4701 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4702 AVX512FMA3Base, EVEX_B, EVEX_RC;
4703
4704 let isCodeGenOnly = 1 in {
4705 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4706 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4707 !strconcat(OpcodeStr,
4708 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4709 [RHS_r]>;
4710 let mayLoad = 1 in
4711 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4712 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4713 !strconcat(OpcodeStr,
4714 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4715 [RHS_m]>;
4716 }// isCodeGenOnly = 1
4717}
4718}// Constraints = "$src1 = $dst"
4719
4720multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4721 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4722 string SUFF> {
4723
4724 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004725 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
4726 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
4727 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004728 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4729 (i32 imm:$rc))),
4730 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4731 _.FRC:$src3))),
4732 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4733 (_.ScalarLdFrag addr:$src3))))>;
4734
4735 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004736 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
4737 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00004738 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004739 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004740 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4741 (i32 imm:$rc))),
4742 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4743 _.FRC:$src1))),
4744 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4745 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4746
4747 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004748 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
4749 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00004750 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004751 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004752 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4753 (i32 imm:$rc))),
4754 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4755 _.FRC:$src2))),
4756 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4757 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4758}
4759
4760multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4761 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4762 let Predicates = [HasAVX512] in {
4763 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4764 OpNodeRnd, f32x_info, "SS">,
4765 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4766 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4767 OpNodeRnd, f64x_info, "SD">,
4768 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4769 }
4770}
4771
4772defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4773defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4774defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4775defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004776
4777//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00004778// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
4779//===----------------------------------------------------------------------===//
4780let Constraints = "$src1 = $dst" in {
4781multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4782 X86VectorVTInfo _> {
4783 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4784 (ins _.RC:$src2, _.RC:$src3),
4785 OpcodeStr, "$src3, $src2", "$src2, $src3",
4786 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4787 AVX512FMA3Base;
4788
4789 let mayLoad = 1 in {
4790 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4791 (ins _.RC:$src2, _.MemOp:$src3),
4792 OpcodeStr, "$src3, $src2", "$src2, $src3",
4793 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4794 AVX512FMA3Base;
4795
4796 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4797 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4798 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4799 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4800 (OpNode _.RC:$src1,
4801 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
4802 AVX512FMA3Base, EVEX_B;
4803 }
4804}
4805} // Constraints = "$src1 = $dst"
4806
4807multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4808 AVX512VLVectorVTInfo _> {
4809 let Predicates = [HasIFMA] in {
4810 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
4811 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4812 }
4813 let Predicates = [HasVLX, HasIFMA] in {
4814 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
4815 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4816 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
4817 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4818 }
4819}
4820
4821defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
4822 avx512vl_i64_info>, VEX_W;
4823defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
4824 avx512vl_i64_info>, VEX_W;
4825
4826//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004827// AVX-512 Scalar convert from sign integer to float/double
4828//===----------------------------------------------------------------------===//
4829
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004830multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4831 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4832 PatFrag ld_frag, string asm> {
4833 let hasSideEffects = 0 in {
4834 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4835 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004836 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004837 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004838 let mayLoad = 1 in
4839 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4840 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004841 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004842 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004843 } // hasSideEffects = 0
4844 let isCodeGenOnly = 1 in {
4845 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4846 (ins DstVT.RC:$src1, SrcRC:$src2),
4847 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4848 [(set DstVT.RC:$dst,
4849 (OpNode (DstVT.VT DstVT.RC:$src1),
4850 SrcRC:$src2,
4851 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4852
4853 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4854 (ins DstVT.RC:$src1, x86memop:$src2),
4855 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4856 [(set DstVT.RC:$dst,
4857 (OpNode (DstVT.VT DstVT.RC:$src1),
4858 (ld_frag addr:$src2),
4859 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4860 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004861}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004862
Igor Bregerabe4a792015-06-14 12:44:55 +00004863multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004864 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004865 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4866 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004867 !strconcat(asm,
4868 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004869 [(set DstVT.RC:$dst,
4870 (OpNode (DstVT.VT DstVT.RC:$src1),
4871 SrcRC:$src2,
4872 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4873}
4874
4875multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004876 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4877 PatFrag ld_frag, string asm> {
4878 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4879 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4880 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004881}
4882
Andrew Trick15a47742013-10-09 05:11:10 +00004883let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004884defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004885 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4886 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004887defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004888 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4889 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004890defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004891 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4892 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004893defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004894 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4895 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004896
4897def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4898 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4899def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004900 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004901def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4902 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4903def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004904 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004905
4906def : Pat<(f32 (sint_to_fp GR32:$src)),
4907 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4908def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004909 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004910def : Pat<(f64 (sint_to_fp GR32:$src)),
4911 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4912def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004913 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4914
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004915defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004916 v4f32x_info, i32mem, loadi32,
4917 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004918defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004919 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
4920 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004921defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004922 i32mem, loadi32, "cvtusi2sd{l}">,
4923 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004924defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004925 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
4926 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004927
4928def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4929 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4930def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4931 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4932def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4933 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4934def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4935 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4936
4937def : Pat<(f32 (uint_to_fp GR32:$src)),
4938 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4939def : Pat<(f32 (uint_to_fp GR64:$src)),
4940 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4941def : Pat<(f64 (uint_to_fp GR32:$src)),
4942 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4943def : Pat<(f64 (uint_to_fp GR64:$src)),
4944 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004945}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004946
4947//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004948// AVX-512 Scalar convert from float/double to integer
4949//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004950multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
4951 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Asaf Badouh2744d212015-09-20 14:31:19 +00004952 let hasSideEffects = 0, Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004953 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00004954 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004955 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
4956 EVEX, VEX_LIG;
4957 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
4958 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
4959 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00004960 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
4961 let mayLoad = 1 in
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004962 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
4963 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4964 [(set DstVT.RC:$dst, (OpNode
4965 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
4966 (i32 FROUND_CURRENT)))]>,
4967 EVEX, VEX_LIG;
4968 } // hasSideEffects = 0, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004969}
Asaf Badouh2744d212015-09-20 14:31:19 +00004970
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004971// Convert float/double to signed/unsigned int 32/64
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004972defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
4973 X86cvtss2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004974 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004975defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
4976 X86cvtss2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004977 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004978defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
4979 X86cvtss2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004980 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004981defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
4982 X86cvtss2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004983 EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004984defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
4985 X86cvtsd2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004986 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004987defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
4988 X86cvtsd2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004989 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004990defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
4991 X86cvtsd2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004992 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004993defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
4994 X86cvtsd2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004995 EVEX_CD8<64, CD8VT1>;
4996
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004997// The SSE version of these instructions are disabled for AVX512.
4998// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
4999let Predicates = [HasAVX512] in {
5000 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
5001 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5002 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
5003 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5004 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
5005 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5006 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
5007 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5008} // HasAVX512
5009
Asaf Badouh2744d212015-09-20 14:31:19 +00005010let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00005011 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5012 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
5013 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
5014 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5015 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
5016 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
5017 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5018 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
5019 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
5020 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5021 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5022 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005023
Craig Topper9dd48c82014-01-02 17:28:14 +00005024 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5025 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5026 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005027} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005028
5029// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005030multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5031 X86VectorVTInfo _DstRC, SDNode OpNode,
Asaf Badouh2744d212015-09-20 14:31:19 +00005032 SDNode OpNodeRnd>{
5033let Predicates = [HasAVX512] in {
5034 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5035 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5036 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
5037 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5038 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5039 []>, EVEX, EVEX_B;
Igor Breger4511e762016-02-22 11:48:27 +00005040 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005041 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005042 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005043 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005044
Asaf Badouh2744d212015-09-20 14:31:19 +00005045 let isCodeGenOnly = 1,hasSideEffects = 0 in {
5046 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5047 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5048 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
5049 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5050 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5051 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005052 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
5053 (i32 FROUND_NO_EXC)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005054 EVEX,VEX_LIG , EVEX_B;
5055 let mayLoad = 1 in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005056 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Asaf Badouh2744d212015-09-20 14:31:19 +00005057 (ins _SrcRC.MemOp:$src),
5058 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5059 []>, EVEX, VEX_LIG;
5060
5061 } // isCodeGenOnly = 1, hasSideEffects = 0
5062} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005063}
5064
Asaf Badouh2744d212015-09-20 14:31:19 +00005065
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005066defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
5067 fp_to_sint,X86cvttss2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005068 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005069defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
5070 fp_to_sint,X86cvttss2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005071 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005072defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
Asaf Badouh2744d212015-09-20 14:31:19 +00005073 fp_to_sint,X86cvttsd2IntRnd>,
5074 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005075defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
5076 fp_to_sint,X86cvttsd2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005077 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5078
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005079defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
5080 fp_to_uint,X86cvttss2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005081 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005082defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
5083 fp_to_uint,X86cvttss2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005084 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005085defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
5086 fp_to_uint,X86cvttsd2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005087 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005088defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
5089 fp_to_uint,X86cvttsd2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005090 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5091let Predicates = [HasAVX512] in {
5092 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5093 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5094 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5095 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5096 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5097 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5098 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5099 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5100
Elena Demikhovskycf088092013-12-11 14:31:04 +00005101} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005102//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005103// AVX-512 Convert form float to double and back
5104//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005105multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5106 X86VectorVTInfo _Src, SDNode OpNode> {
5107 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005108 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005109 "$src2, $src1", "$src1, $src2",
5110 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005111 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005112 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5113 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005114 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005115 "$src2, $src1", "$src1, $src2",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005116 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
5117 (_Src.VT (scalar_to_vector
5118 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005119 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005120}
5121
Asaf Badouh2744d212015-09-20 14:31:19 +00005122// Scalar Coversion with SAE - suppress all exceptions
5123multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5124 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5125 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5126 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
5127 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005128 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005129 (_Src.VT _Src.RC:$src2),
5130 (i32 FROUND_NO_EXC)))>,
5131 EVEX_4V, VEX_LIG, EVEX_B;
5132}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005133
Asaf Badouh2744d212015-09-20 14:31:19 +00005134// Scalar Conversion with rounding control (RC)
5135multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5136 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5137 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5138 (ins _Src.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
5139 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005140 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005141 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5142 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5143 EVEX_B, EVEX_RC;
5144}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005145multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5146 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005147 X86VectorVTInfo _dst> {
5148 let Predicates = [HasAVX512] in {
5149 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5150 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5151 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5152 EVEX_V512, XD;
5153 }
5154}
5155
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005156multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5157 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005158 X86VectorVTInfo _dst> {
5159 let Predicates = [HasAVX512] in {
5160 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005161 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005162 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5163 }
5164}
5165defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5166 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005167defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005168 X86fpextRnd,f32x_info, f64x_info >;
5169
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005170def : Pat<(f64 (fextend FR32X:$src)),
5171 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005172 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5173 Requires<[HasAVX512]>;
5174def : Pat<(f64 (fextend (loadf32 addr:$src))),
5175 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5176 Requires<[HasAVX512]>;
5177
5178def : Pat<(f64 (extloadf32 addr:$src)),
5179 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005180 Requires<[HasAVX512, OptForSize]>;
5181
Asaf Badouh2744d212015-09-20 14:31:19 +00005182def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005183 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005184 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5185 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005186
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005187def : Pat<(f32 (fround FR64X:$src)),
5188 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005189 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005190 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005191//===----------------------------------------------------------------------===//
5192// AVX-512 Vector convert from signed/unsigned integer to float/double
5193// and from float/double to signed/unsigned integer
5194//===----------------------------------------------------------------------===//
5195
5196multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5197 X86VectorVTInfo _Src, SDNode OpNode,
5198 string Broadcast = _.BroadcastStr,
5199 string Alias = ""> {
5200
5201 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5202 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5203 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5204
5205 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5206 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5207 (_.VT (OpNode (_Src.VT
5208 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5209
5210 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005211 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005212 "${src}"##Broadcast, "${src}"##Broadcast,
5213 (_.VT (OpNode (_Src.VT
5214 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5215 ))>, EVEX, EVEX_B;
5216}
5217// Coversion with SAE - suppress all exceptions
5218multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5219 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5220 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5221 (ins _Src.RC:$src), OpcodeStr,
5222 "{sae}, $src", "$src, {sae}",
5223 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5224 (i32 FROUND_NO_EXC)))>,
5225 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005226}
5227
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005228// Conversion with rounding control (RC)
5229multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5230 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5231 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5232 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5233 "$rc, $src", "$src, $rc",
5234 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5235 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005236}
5237
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005238// Extend Float to Double
5239multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5240 let Predicates = [HasAVX512] in {
5241 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5242 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5243 X86vfpextRnd>, EVEX_V512;
5244 }
5245 let Predicates = [HasVLX] in {
5246 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5247 X86vfpext, "{1to2}">, EVEX_V128;
5248 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5249 EVEX_V256;
5250 }
5251}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005252
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005253// Truncate Double to Float
5254multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5255 let Predicates = [HasAVX512] in {
5256 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5257 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5258 X86vfproundRnd>, EVEX_V512;
5259 }
5260 let Predicates = [HasVLX] in {
5261 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5262 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5263 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5264 "{1to4}", "{y}">, EVEX_V256;
5265 }
5266}
5267
5268defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5269 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5270defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5271 PS, EVEX_CD8<32, CD8VH>;
5272
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005273def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5274 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005275
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005276let Predicates = [HasVLX] in {
5277 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5278 (VCVTPS2PDZ256rm addr:$src)>;
5279}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005280
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005281// Convert Signed/Unsigned Doubleword to Double
5282multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5283 SDNode OpNode128> {
5284 // No rounding in this op
5285 let Predicates = [HasAVX512] in
5286 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5287 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005288
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005289 let Predicates = [HasVLX] in {
5290 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5291 OpNode128, "{1to2}">, EVEX_V128;
5292 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5293 EVEX_V256;
5294 }
5295}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005296
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005297// Convert Signed/Unsigned Doubleword to Float
5298multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5299 SDNode OpNodeRnd> {
5300 let Predicates = [HasAVX512] in
5301 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5302 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5303 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005304
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005305 let Predicates = [HasVLX] in {
5306 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5307 EVEX_V128;
5308 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5309 EVEX_V256;
5310 }
5311}
5312
5313// Convert Float to Signed/Unsigned Doubleword with truncation
5314multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5315 SDNode OpNode, SDNode OpNodeRnd> {
5316 let Predicates = [HasAVX512] in {
5317 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5318 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5319 OpNodeRnd>, EVEX_V512;
5320 }
5321 let Predicates = [HasVLX] in {
5322 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5323 EVEX_V128;
5324 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5325 EVEX_V256;
5326 }
5327}
5328
5329// Convert Float to Signed/Unsigned Doubleword
5330multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5331 SDNode OpNode, SDNode OpNodeRnd> {
5332 let Predicates = [HasAVX512] in {
5333 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5334 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5335 OpNodeRnd>, EVEX_V512;
5336 }
5337 let Predicates = [HasVLX] in {
5338 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5339 EVEX_V128;
5340 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5341 EVEX_V256;
5342 }
5343}
5344
5345// Convert Double to Signed/Unsigned Doubleword with truncation
5346multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5347 SDNode OpNode, SDNode OpNodeRnd> {
5348 let Predicates = [HasAVX512] in {
5349 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5350 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5351 OpNodeRnd>, EVEX_V512;
5352 }
5353 let Predicates = [HasVLX] in {
5354 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5355 // memory forms of these instructions in Asm Parcer. They have the same
5356 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5357 // due to the same reason.
5358 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5359 "{1to2}", "{x}">, EVEX_V128;
5360 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5361 "{1to4}", "{y}">, EVEX_V256;
5362 }
5363}
5364
5365// Convert Double to Signed/Unsigned Doubleword
5366multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5367 SDNode OpNode, SDNode OpNodeRnd> {
5368 let Predicates = [HasAVX512] in {
5369 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5370 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5371 OpNodeRnd>, EVEX_V512;
5372 }
5373 let Predicates = [HasVLX] in {
5374 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5375 // memory forms of these instructions in Asm Parcer. They have the same
5376 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5377 // due to the same reason.
5378 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5379 "{1to2}", "{x}">, EVEX_V128;
5380 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5381 "{1to4}", "{y}">, EVEX_V256;
5382 }
5383}
5384
5385// Convert Double to Signed/Unsigned Quardword
5386multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5387 SDNode OpNode, SDNode OpNodeRnd> {
5388 let Predicates = [HasDQI] in {
5389 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5390 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5391 OpNodeRnd>, EVEX_V512;
5392 }
5393 let Predicates = [HasDQI, HasVLX] in {
5394 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5395 EVEX_V128;
5396 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5397 EVEX_V256;
5398 }
5399}
5400
5401// Convert Double to Signed/Unsigned Quardword with truncation
5402multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5403 SDNode OpNode, SDNode OpNodeRnd> {
5404 let Predicates = [HasDQI] in {
5405 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5406 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5407 OpNodeRnd>, EVEX_V512;
5408 }
5409 let Predicates = [HasDQI, HasVLX] in {
5410 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5411 EVEX_V128;
5412 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5413 EVEX_V256;
5414 }
5415}
5416
5417// Convert Signed/Unsigned Quardword to Double
5418multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5419 SDNode OpNode, SDNode OpNodeRnd> {
5420 let Predicates = [HasDQI] in {
5421 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5422 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5423 OpNodeRnd>, EVEX_V512;
5424 }
5425 let Predicates = [HasDQI, HasVLX] in {
5426 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5427 EVEX_V128;
5428 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5429 EVEX_V256;
5430 }
5431}
5432
5433// Convert Float to Signed/Unsigned Quardword
5434multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5435 SDNode OpNode, SDNode OpNodeRnd> {
5436 let Predicates = [HasDQI] in {
5437 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5438 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5439 OpNodeRnd>, EVEX_V512;
5440 }
5441 let Predicates = [HasDQI, HasVLX] in {
5442 // Explicitly specified broadcast string, since we take only 2 elements
5443 // from v4f32x_info source
5444 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5445 "{1to2}">, EVEX_V128;
5446 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5447 EVEX_V256;
5448 }
5449}
5450
5451// Convert Float to Signed/Unsigned Quardword with truncation
5452multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5453 SDNode OpNode, SDNode OpNodeRnd> {
5454 let Predicates = [HasDQI] in {
5455 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5456 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5457 OpNodeRnd>, EVEX_V512;
5458 }
5459 let Predicates = [HasDQI, HasVLX] in {
5460 // Explicitly specified broadcast string, since we take only 2 elements
5461 // from v4f32x_info source
5462 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5463 "{1to2}">, EVEX_V128;
5464 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5465 EVEX_V256;
5466 }
5467}
5468
5469// Convert Signed/Unsigned Quardword to Float
5470multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5471 SDNode OpNode, SDNode OpNodeRnd> {
5472 let Predicates = [HasDQI] in {
5473 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5474 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5475 OpNodeRnd>, EVEX_V512;
5476 }
5477 let Predicates = [HasDQI, HasVLX] in {
5478 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5479 // memory forms of these instructions in Asm Parcer. They have the same
5480 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5481 // due to the same reason.
5482 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5483 "{1to2}", "{x}">, EVEX_V128;
5484 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5485 "{1to4}", "{y}">, EVEX_V256;
5486 }
5487}
5488
5489defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005490 EVEX_CD8<32, CD8VH>;
5491
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005492defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5493 X86VSintToFpRnd>,
5494 PS, EVEX_CD8<32, CD8VF>;
5495
5496defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5497 X86VFpToSintRnd>,
5498 XS, EVEX_CD8<32, CD8VF>;
5499
5500defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5501 X86VFpToSintRnd>,
5502 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5503
5504defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5505 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005506 EVEX_CD8<32, CD8VF>;
5507
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005508defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5509 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005510 EVEX_CD8<64, CD8VF>;
5511
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005512defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5513 XS, EVEX_CD8<32, CD8VH>;
5514
5515defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5516 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005517 EVEX_CD8<32, CD8VF>;
5518
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005519defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtps2Int,
5520 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005521
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005522defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtpd2Int,
5523 X86cvtpd2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005524 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005525
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005526defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtps2UInt,
5527 X86cvtps2UIntRnd>,
5528 PS, EVEX_CD8<32, CD8VF>;
5529defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtpd2UInt,
5530 X86cvtpd2UIntRnd>, VEX_W,
5531 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005532
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005533defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtpd2Int,
5534 X86cvtpd2IntRnd>, VEX_W,
5535 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005536
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005537defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtps2Int,
5538 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005539
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005540defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtpd2UInt,
5541 X86cvtpd2UIntRnd>, VEX_W,
5542 PD, EVEX_CD8<64, CD8VF>;
5543
5544defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtps2UInt,
5545 X86cvtps2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
5546
5547defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
5548 X86VFpToSlongRnd>, VEX_W,
5549 PD, EVEX_CD8<64, CD8VF>;
5550
5551defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
5552 X86VFpToSlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5553
5554defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
5555 X86VFpToUlongRnd>, VEX_W,
5556 PD, EVEX_CD8<64, CD8VF>;
5557
5558defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
5559 X86VFpToUlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5560
5561defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
5562 X86VSlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5563
5564defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
5565 X86VUlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5566
5567defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
5568 X86VSlongToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
5569
5570defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
5571 X86VUlongToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
5572
Craig Toppere38c57a2015-11-27 05:44:02 +00005573let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005574def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005575 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005576 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005577
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005578def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5579 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5580 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5581
5582def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5583 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5584 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005585
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005586def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5587 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5588 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005589
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005590def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5591 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5592 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005593}
5594
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005595let Predicates = [HasAVX512] in {
5596 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5597 (VCVTPD2PSZrm addr:$src)>;
5598 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5599 (VCVTPS2PDZrm addr:$src)>;
5600}
5601
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005602//===----------------------------------------------------------------------===//
5603// Half precision conversion instructions
5604//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005605multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00005606 X86MemOperand x86memop, PatFrag ld_frag> {
5607 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5608 "vcvtph2ps", "$src", "$src",
5609 (X86cvtph2ps (_src.VT _src.RC:$src),
5610 (i32 FROUND_CURRENT))>, T8PD;
5611 let hasSideEffects = 0, mayLoad = 1 in {
5612 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005613 "vcvtph2ps", "$src", "$src",
Asaf Badouh7c522452015-10-22 14:01:16 +00005614 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5615 (i32 FROUND_CURRENT))>, T8PD;
5616 }
5617}
5618
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005619multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00005620 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5621 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
5622 (X86cvtph2ps (_src.VT _src.RC:$src),
5623 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
5624
5625}
5626
5627let Predicates = [HasAVX512] in {
5628 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005629 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00005630 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5631 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005632 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00005633 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5634 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
5635 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5636 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005637}
5638
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005639multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005640 X86MemOperand x86memop> {
5641 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5642 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005643 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005644 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005645 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005646 (i32 FROUND_CURRENT))>, AVX512AIi8Base;
5647 let hasSideEffects = 0, mayStore = 1 in {
5648 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
5649 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005650 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005651 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
5652 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
5653 addr:$dst)]>;
5654 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
5655 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005656 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005657 []>, EVEX_K;
5658 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005659}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005660multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
5661 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5662 (ins _src.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00005663 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005664 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005665 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005666 (i32 FROUND_NO_EXC))>, EVEX_B, AVX512AIi8Base;
5667}
5668let Predicates = [HasAVX512] in {
5669 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
5670 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
5671 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5672 let Predicates = [HasVLX] in {
5673 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
5674 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5675 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
5676 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5677 }
5678}
Asaf Badouh2489f352015-12-02 08:17:51 +00005679
5680// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
5681multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
5682 string OpcodeStr> {
5683 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
5684 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005685 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00005686 (i32 FROUND_NO_EXC)))],
5687 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
5688 Sched<[WriteFAdd]>;
5689}
5690
5691let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5692 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
5693 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5694 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
5695 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5696 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
5697 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5698 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
5699 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5700}
5701
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005702let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5703 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005704 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005705 EVEX_CD8<32, CD8VT1>;
5706 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005707 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005708 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5709 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005710 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005711 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005712 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005713 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005714 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005715 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5716 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005717 let isCodeGenOnly = 1 in {
5718 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005719 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005720 EVEX_CD8<32, CD8VT1>;
5721 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005722 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005723 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005724
Craig Topper9dd48c82014-01-02 17:28:14 +00005725 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005726 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005727 EVEX_CD8<32, CD8VT1>;
5728 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005729 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005730 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5731 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005732}
Michael Liao5bf95782014-12-04 05:20:33 +00005733
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005734/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00005735multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
5736 X86VectorVTInfo _> {
5737 let hasSideEffects = 0, AddedComplexity = 20 , Predicates = [HasAVX512] in {
5738 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5739 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5740 "$src2, $src1", "$src1, $src2",
5741 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005742 let mayLoad = 1 in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00005743 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005744 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00005745 "$src2, $src1", "$src1, $src2",
5746 (OpNode (_.VT _.RC:$src1),
5747 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005748 }
5749}
5750}
5751
Asaf Badouheaf2da12015-09-21 10:23:53 +00005752defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
5753 EVEX_CD8<32, CD8VT1>, T8PD;
5754defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
5755 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
5756defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
5757 EVEX_CD8<32, CD8VT1>, T8PD;
5758defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
5759 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005760
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005761/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5762multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005763 X86VectorVTInfo _> {
5764 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5765 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5766 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
5767 let mayLoad = 1 in {
5768 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5769 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5770 (OpNode (_.FloatVT
5771 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5772 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5773 (ins _.ScalarMemOp:$src), OpcodeStr,
5774 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5775 (OpNode (_.FloatVT
5776 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5777 EVEX, T8PD, EVEX_B;
5778 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005779}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005780
5781multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5782 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5783 EVEX_V512, EVEX_CD8<32, CD8VF>;
5784 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5785 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5786
5787 // Define only if AVX512VL feature is present.
5788 let Predicates = [HasVLX] in {
5789 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5790 OpNode, v4f32x_info>,
5791 EVEX_V128, EVEX_CD8<32, CD8VF>;
5792 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5793 OpNode, v8f32x_info>,
5794 EVEX_V256, EVEX_CD8<32, CD8VF>;
5795 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5796 OpNode, v2f64x_info>,
5797 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5798 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5799 OpNode, v4f64x_info>,
5800 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5801 }
5802}
5803
5804defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5805defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005806
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005807/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005808multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5809 SDNode OpNode> {
5810
5811 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5812 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5813 "$src2, $src1", "$src1, $src2",
5814 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5815 (i32 FROUND_CURRENT))>;
5816
5817 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5818 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005819 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005820 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005821 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005822
5823 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005824 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005825 "$src2, $src1", "$src1, $src2",
5826 (OpNode (_.VT _.RC:$src1),
5827 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5828 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005829}
5830
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005831multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5832 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5833 EVEX_CD8<32, CD8VT1>;
5834 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5835 EVEX_CD8<64, CD8VT1>, VEX_W;
5836}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005837
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005838let hasSideEffects = 0, Predicates = [HasERI] in {
5839 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5840 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5841}
Igor Breger8352a0d2015-07-28 06:53:28 +00005842
5843defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005844/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005845
5846multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5847 SDNode OpNode> {
5848
5849 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5850 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5851 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5852
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005853 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5854 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5855 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005856 (bitconvert (_.LdFrag addr:$src))),
5857 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005858
5859 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005860 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005861 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005862 (OpNode (_.FloatVT
5863 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5864 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005865}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005866multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5867 SDNode OpNode> {
5868 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5869 (ins _.RC:$src), OpcodeStr,
5870 "{sae}, $src", "$src, {sae}",
5871 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5872}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005873
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005874multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5875 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005876 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5877 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005878 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005879 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5880 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005881}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005882
Asaf Badouh402ebb32015-06-03 13:41:48 +00005883multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5884 SDNode OpNode> {
5885 // Define only if AVX512VL feature is present.
5886 let Predicates = [HasVLX] in {
5887 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5888 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5889 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5890 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5891 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5892 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5893 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5894 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5895 }
5896}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005897let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00005898
Asaf Badouh402ebb32015-06-03 13:41:48 +00005899 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5900 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5901 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
5902}
5903defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
5904 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
5905
5906multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
5907 SDNode OpNodeRnd, X86VectorVTInfo _>{
5908 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5909 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
5910 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
5911 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005912}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005913
Robert Khasanoveb126392014-10-28 18:15:20 +00005914multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
5915 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005916 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005917 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5918 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
5919 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005920 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005921 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5922 (OpNode (_.FloatVT
5923 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005924
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005925 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005926 (ins _.ScalarMemOp:$src), OpcodeStr,
5927 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5928 (OpNode (_.FloatVT
5929 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5930 EVEX, EVEX_B;
5931 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005932}
5933
Robert Khasanoveb126392014-10-28 18:15:20 +00005934multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
5935 SDNode OpNode> {
5936 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
5937 v16f32_info>,
5938 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5939 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
5940 v8f64_info>,
5941 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5942 // Define only if AVX512VL feature is present.
5943 let Predicates = [HasVLX] in {
5944 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5945 OpNode, v4f32x_info>,
5946 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
5947 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5948 OpNode, v8f32x_info>,
5949 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
5950 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5951 OpNode, v2f64x_info>,
5952 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5953 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5954 OpNode, v4f64x_info>,
5955 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5956 }
5957}
5958
Asaf Badouh402ebb32015-06-03 13:41:48 +00005959multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
5960 SDNode OpNodeRnd> {
5961 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
5962 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5963 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
5964 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5965}
5966
Igor Breger4c4cd782015-09-20 09:13:41 +00005967multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5968 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
5969
5970 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5971 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5972 "$src2, $src1", "$src1, $src2",
5973 (OpNodeRnd (_.VT _.RC:$src1),
5974 (_.VT _.RC:$src2),
5975 (i32 FROUND_CURRENT))>;
5976 let mayLoad = 1 in
5977 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005978 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Igor Breger4c4cd782015-09-20 09:13:41 +00005979 "$src2, $src1", "$src1, $src2",
5980 (OpNodeRnd (_.VT _.RC:$src1),
5981 (_.VT (scalar_to_vector
5982 (_.ScalarLdFrag addr:$src2))),
5983 (i32 FROUND_CURRENT))>;
5984
5985 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5986 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5987 "$rc, $src2, $src1", "$src1, $src2, $rc",
5988 (OpNodeRnd (_.VT _.RC:$src1),
5989 (_.VT _.RC:$src2),
5990 (i32 imm:$rc))>,
5991 EVEX_B, EVEX_RC;
5992
5993 let isCodeGenOnly = 1 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005994 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005995 (ins _.FRC:$src1, _.FRC:$src2),
5996 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5997
5998 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005999 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00006000 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
6001 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
6002 }
6003
6004 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
6005 (!cast<Instruction>(NAME#SUFF#Zr)
6006 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
6007
6008 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6009 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006010 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006011}
6012
6013multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6014 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6015 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6016 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6017 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6018}
6019
Asaf Badouh402ebb32015-06-03 13:41:48 +00006020defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6021 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006022
Igor Breger4c4cd782015-09-20 09:13:41 +00006023defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006024
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006025let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006026 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006027 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006028 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006029 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006030 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006031 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006032 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006033 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006034 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006035 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006036}
6037
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006038multiclass
6039avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006040
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006041 let ExeDomain = _.ExeDomain in {
6042 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6043 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6044 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006045 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006046 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6047
6048 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6049 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006050 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6051 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006052 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006053
6054 let mayLoad = 1 in
6055 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006056 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6057 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006058 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006059 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006060 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6061 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6062 }
6063 let Predicates = [HasAVX512] in {
6064 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6065 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6066 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6067 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6068 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6069 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6070 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6071 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6072 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6073 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6074 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6075 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6076 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6077 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6078 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6079
6080 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6081 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6082 addr:$src, (i32 0x1))), _.FRC)>;
6083 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6084 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6085 addr:$src, (i32 0x2))), _.FRC)>;
6086 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6087 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6088 addr:$src, (i32 0x3))), _.FRC)>;
6089 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6090 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6091 addr:$src, (i32 0x4))), _.FRC)>;
6092 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6093 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6094 addr:$src, (i32 0xc))), _.FRC)>;
6095 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006096}
6097
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006098defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6099 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006100
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006101defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6102 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006103
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006104//-------------------------------------------------
6105// Integer truncate and extend operations
6106//-------------------------------------------------
6107
Igor Breger074a64e2015-07-24 17:24:15 +00006108multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6109 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6110 X86MemOperand x86memop> {
6111
6112 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6113 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6114 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6115 EVEX, T8XS;
6116
6117 // for intrinsic patter match
6118 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6119 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6120 undef)),
6121 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6122 SrcInfo.RC:$src1)>;
6123
6124 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6125 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6126 DestInfo.ImmAllZerosV)),
6127 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6128 SrcInfo.RC:$src1)>;
6129
6130 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6131 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6132 DestInfo.RC:$src0)),
6133 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6134 DestInfo.KRCWM:$mask ,
6135 SrcInfo.RC:$src1)>;
6136
6137 let mayStore = 1 in {
6138 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6139 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006140 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006141 []>, EVEX;
6142
Igor Breger074a64e2015-07-24 17:24:15 +00006143 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6144 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006145 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006146 []>, EVEX, EVEX_K;
Igor Breger074a64e2015-07-24 17:24:15 +00006147 }//mayStore = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006148}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006149
Igor Breger074a64e2015-07-24 17:24:15 +00006150multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6151 X86VectorVTInfo DestInfo,
6152 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006153
Igor Breger074a64e2015-07-24 17:24:15 +00006154 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6155 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6156 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006157
Igor Breger074a64e2015-07-24 17:24:15 +00006158 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6159 (SrcInfo.VT SrcInfo.RC:$src)),
6160 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6161 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6162}
6163
6164multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6165 X86VectorVTInfo DestInfo, string sat > {
6166
6167 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6168 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6169 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6170 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6171 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6172 (SrcInfo.VT SrcInfo.RC:$src))>;
6173
6174 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6175 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6176 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6177 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6178 (SrcInfo.VT SrcInfo.RC:$src))>;
6179}
6180
6181multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6182 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6183 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6184 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6185 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6186 Predicate prd = HasAVX512>{
6187
6188 let Predicates = [HasVLX, prd] in {
6189 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6190 DestInfoZ128, x86memopZ128>,
6191 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6192 truncFrag, mtruncFrag>, EVEX_V128;
6193
6194 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6195 DestInfoZ256, x86memopZ256>,
6196 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6197 truncFrag, mtruncFrag>, EVEX_V256;
6198 }
6199 let Predicates = [prd] in
6200 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6201 DestInfoZ, x86memopZ>,
6202 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6203 truncFrag, mtruncFrag>, EVEX_V512;
6204}
6205
6206multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6207 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6208 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6209 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6210 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6211
6212 let Predicates = [HasVLX, prd] in {
6213 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6214 DestInfoZ128, x86memopZ128>,
6215 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6216 sat>, EVEX_V128;
6217
6218 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6219 DestInfoZ256, x86memopZ256>,
6220 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6221 sat>, EVEX_V256;
6222 }
6223 let Predicates = [prd] in
6224 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6225 DestInfoZ, x86memopZ>,
6226 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6227 sat>, EVEX_V512;
6228}
6229
6230multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6231 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6232 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6233 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6234}
6235multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6236 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6237 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6238 sat>, EVEX_CD8<8, CD8VO>;
6239}
6240
6241multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6242 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6243 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6244 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6245}
6246multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6247 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6248 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6249 sat>, EVEX_CD8<16, CD8VQ>;
6250}
6251
6252multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6253 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6254 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6255 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6256}
6257multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6258 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6259 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6260 sat>, EVEX_CD8<32, CD8VH>;
6261}
6262
6263multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6264 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6265 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6266 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6267}
6268multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6269 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6270 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6271 sat>, EVEX_CD8<8, CD8VQ>;
6272}
6273
6274multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6275 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6276 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6277 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6278}
6279multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6280 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6281 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6282 sat>, EVEX_CD8<16, CD8VH>;
6283}
6284
6285multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6286 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6287 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6288 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6289}
6290multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6291 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6292 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6293 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6294}
6295
6296defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6297defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6298defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6299
6300defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6301defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6302defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6303
6304defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6305defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6306defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6307
6308defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6309defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6310defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6311
6312defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6313defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6314defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6315
6316defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6317defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6318defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006319
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006320let Predicates = [HasAVX512, NoVLX] in {
6321def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6322 (v8i16 (EXTRACT_SUBREG
6323 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6324 VR256X:$src, sub_ymm)))), sub_xmm))>;
6325def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6326 (v4i32 (EXTRACT_SUBREG
6327 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6328 VR256X:$src, sub_ymm)))), sub_xmm))>;
6329}
6330
6331let Predicates = [HasBWI, NoVLX] in {
6332def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6333 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6334 VR256X:$src, sub_ymm))), sub_xmm))>;
6335}
6336
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006337multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
6338 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
6339 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006340
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006341 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6342 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6343 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6344 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006345
6346 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006347 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6348 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6349 (DestInfo.VT (LdFrag addr:$src))>,
6350 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006351 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006352}
6353
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006354multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode,
6355 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6356 let Predicates = [HasVLX, HasBWI] in {
6357 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
6358 v16i8x_info, i64mem, LdFrag, OpNode>,
6359 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006360
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006361 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
6362 v16i8x_info, i128mem, LdFrag, OpNode>,
6363 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6364 }
6365 let Predicates = [HasBWI] in {
6366 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
6367 v32i8x_info, i256mem, LdFrag, OpNode>,
6368 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6369 }
6370}
6371
6372multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6373 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6374 let Predicates = [HasVLX, HasAVX512] in {
6375 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6376 v16i8x_info, i32mem, LdFrag, OpNode>,
6377 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6378
6379 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6380 v16i8x_info, i64mem, LdFrag, OpNode>,
6381 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6382 }
6383 let Predicates = [HasAVX512] in {
6384 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6385 v16i8x_info, i128mem, LdFrag, OpNode>,
6386 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6387 }
6388}
6389
6390multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6391 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6392 let Predicates = [HasVLX, HasAVX512] in {
6393 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6394 v16i8x_info, i16mem, LdFrag, OpNode>,
6395 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6396
6397 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6398 v16i8x_info, i32mem, LdFrag, OpNode>,
6399 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6400 }
6401 let Predicates = [HasAVX512] in {
6402 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6403 v16i8x_info, i64mem, LdFrag, OpNode>,
6404 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6405 }
6406}
6407
6408multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6409 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6410 let Predicates = [HasVLX, HasAVX512] in {
6411 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6412 v8i16x_info, i64mem, LdFrag, OpNode>,
6413 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6414
6415 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6416 v8i16x_info, i128mem, LdFrag, OpNode>,
6417 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6418 }
6419 let Predicates = [HasAVX512] in {
6420 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6421 v16i16x_info, i256mem, LdFrag, OpNode>,
6422 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6423 }
6424}
6425
6426multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6427 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6428 let Predicates = [HasVLX, HasAVX512] in {
6429 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6430 v8i16x_info, i32mem, LdFrag, OpNode>,
6431 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6432
6433 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6434 v8i16x_info, i64mem, LdFrag, OpNode>,
6435 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6436 }
6437 let Predicates = [HasAVX512] in {
6438 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6439 v8i16x_info, i128mem, LdFrag, OpNode>,
6440 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6441 }
6442}
6443
6444multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6445 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6446
6447 let Predicates = [HasVLX, HasAVX512] in {
6448 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6449 v4i32x_info, i64mem, LdFrag, OpNode>,
6450 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6451
6452 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6453 v4i32x_info, i128mem, LdFrag, OpNode>,
6454 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6455 }
6456 let Predicates = [HasAVX512] in {
6457 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6458 v8i32x_info, i256mem, LdFrag, OpNode>,
6459 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6460 }
6461}
6462
6463defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6464defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6465defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6466defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6467defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6468defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
6469
6470
6471defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6472defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6473defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6474defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6475defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6476defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006477
6478//===----------------------------------------------------------------------===//
6479// GATHER - SCATTER Operations
6480
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006481multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6482 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006483 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6484 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006485 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6486 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006487 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006488 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006489 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6490 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6491 vectoraddr:$src2))]>, EVEX, EVEX_K,
6492 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006493}
Cameron McInally45325962014-03-26 13:50:50 +00006494
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006495multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6496 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6497 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
6498 vy32xmem, mgatherv8i32>, EVEX_V512, VEX_W;
6499 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
6500 vz64mem, mgatherv8i64>, EVEX_V512, VEX_W;
6501let Predicates = [HasVLX] in {
6502 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
6503 vx32xmem, mgatherv4i32>, EVEX_V256, VEX_W;
6504 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
6505 vy64xmem, mgatherv4i64>, EVEX_V256, VEX_W;
6506 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
6507 vx32xmem, mgatherv4i32>, EVEX_V128, VEX_W;
6508 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6509 vx64xmem, mgatherv2i64>, EVEX_V128, VEX_W;
6510}
Cameron McInally45325962014-03-26 13:50:50 +00006511}
6512
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006513multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6514 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6515 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz32mem,
6516 mgatherv16i32>, EVEX_V512;
6517 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz64mem,
6518 mgatherv8i64>, EVEX_V512;
6519let Predicates = [HasVLX] in {
6520 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
6521 vy32xmem, mgatherv8i32>, EVEX_V256;
6522 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6523 vy64xmem, mgatherv4i64>, EVEX_V256;
6524 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
6525 vx32xmem, mgatherv4i32>, EVEX_V128;
6526 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6527 vx64xmem, mgatherv2i64>, EVEX_V128;
6528}
Cameron McInally45325962014-03-26 13:50:50 +00006529}
Michael Liao5bf95782014-12-04 05:20:33 +00006530
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006531
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006532defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6533 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6534
6535defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6536 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006537
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006538multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6539 X86MemOperand memop, PatFrag ScatterNode> {
6540
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006541let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006542
6543 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6544 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006545 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006546 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6547 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6548 _.KRCWM:$mask, vectoraddr:$dst))]>,
6549 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006550}
6551
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006552multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6553 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6554 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
6555 vy32xmem, mscatterv8i32>, EVEX_V512, VEX_W;
6556 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
6557 vz64mem, mscatterv8i64>, EVEX_V512, VEX_W;
6558let Predicates = [HasVLX] in {
6559 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
6560 vx32xmem, mscatterv4i32>, EVEX_V256, VEX_W;
6561 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
6562 vy64xmem, mscatterv4i64>, EVEX_V256, VEX_W;
6563 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
6564 vx32xmem, mscatterv4i32>, EVEX_V128, VEX_W;
6565 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6566 vx64xmem, mscatterv2i64>, EVEX_V128, VEX_W;
6567}
Cameron McInally45325962014-03-26 13:50:50 +00006568}
6569
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006570multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6571 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6572 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz32mem,
6573 mscatterv16i32>, EVEX_V512;
6574 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz64mem,
6575 mscatterv8i64>, EVEX_V512;
6576let Predicates = [HasVLX] in {
6577 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
6578 vy32xmem, mscatterv8i32>, EVEX_V256;
6579 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6580 vy64xmem, mscatterv4i64>, EVEX_V256;
6581 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
6582 vx32xmem, mscatterv4i32>, EVEX_V128;
6583 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6584 vx64xmem, mscatterv2i64>, EVEX_V128;
6585}
Cameron McInally45325962014-03-26 13:50:50 +00006586}
6587
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006588defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6589 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006590
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006591defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6592 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006593
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006594// prefetch
6595multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6596 RegisterClass KRC, X86MemOperand memop> {
6597 let Predicates = [HasPFI], hasSideEffects = 1 in
6598 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006599 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006600 []>, EVEX, EVEX_K;
6601}
6602
6603defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
6604 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6605
6606defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
6607 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6608
6609defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
6610 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6611
6612defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
6613 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006614
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006615defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
6616 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6617
6618defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
6619 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6620
6621defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
6622 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6623
6624defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
6625 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
6626
6627defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
6628 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6629
6630defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
6631 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6632
6633defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
6634 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6635
6636defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
6637 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
6638
6639defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
6640 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
6641
6642defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
6643 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
6644
6645defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
6646 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
6647
6648defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
6649 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006650
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006651// Helper fragments to match sext vXi1 to vXiY.
6652def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6653def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6654
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006655multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006656def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006657 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006658 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6659}
Michael Liao5bf95782014-12-04 05:20:33 +00006660
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006661multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6662 string OpcodeStr, Predicate prd> {
6663let Predicates = [prd] in
6664 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6665
6666 let Predicates = [prd, HasVLX] in {
6667 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6668 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6669 }
6670}
6671
6672multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6673 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6674 HasBWI>;
6675 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6676 HasBWI>, VEX_W;
6677 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6678 HasDQI>;
6679 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6680 HasDQI>, VEX_W;
6681}
Michael Liao5bf95782014-12-04 05:20:33 +00006682
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006683defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006684
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006685multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00006686 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6687 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
6688 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
6689}
6690
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006691// Use 512bit version to implement 128/256 bit in case NoVLX.
6692multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00006693 X86VectorVTInfo _> {
6694
6695 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
6696 (_.KVT (COPY_TO_REGCLASS
6697 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006698 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00006699 _.RC:$src, _.SubRegIdx)),
6700 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006701}
6702
6703multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00006704 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6705 let Predicates = [prd] in
6706 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6707 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006708
6709 let Predicates = [prd, HasVLX] in {
6710 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006711 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006712 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006713 EVEX_V128;
6714 }
6715 let Predicates = [prd, NoVLX] in {
6716 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
6717 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006718 }
6719}
6720
6721defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6722 avx512vl_i8_info, HasBWI>;
6723defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6724 avx512vl_i16_info, HasBWI>, VEX_W;
6725defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6726 avx512vl_i32_info, HasDQI>;
6727defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6728 avx512vl_i64_info, HasDQI>, VEX_W;
6729
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006730//===----------------------------------------------------------------------===//
6731// AVX-512 - COMPRESS and EXPAND
6732//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006733
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006734multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6735 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006736 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006737 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006738 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006739
6740 let mayStore = 1 in {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006741 def mr : AVX5128I<opc, MRMDestMem, (outs),
6742 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006743 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006744 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6745
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006746 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6747 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006748 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006749 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006750 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006751 addr:$dst)]>,
6752 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
6753 }
6754}
6755
6756multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6757 AVX512VLVectorVTInfo VTInfo> {
6758 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6759
6760 let Predicates = [HasVLX] in {
6761 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6762 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6763 }
6764}
6765
6766defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6767 EVEX;
6768defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6769 EVEX, VEX_W;
6770defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6771 EVEX;
6772defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6773 EVEX, VEX_W;
6774
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006775// expand
6776multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6777 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006778 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006779 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006780 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006781
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006782 let mayLoad = 1 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006783 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6784 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6785 (_.VT (X86expand (_.VT (bitconvert
6786 (_.LdFrag addr:$src1)))))>,
6787 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006788}
6789
6790multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6791 AVX512VLVectorVTInfo VTInfo> {
6792 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6793
6794 let Predicates = [HasVLX] in {
6795 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6796 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6797 }
6798}
6799
6800defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6801 EVEX;
6802defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6803 EVEX, VEX_W;
6804defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6805 EVEX;
6806defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6807 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006808
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006809//handle instruction reg_vec1 = op(reg_vec,imm)
6810// op(mem_vec,imm)
6811// op(broadcast(eltVt),imm)
6812//all instruction created with FROUND_CURRENT
6813multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6814 X86VectorVTInfo _>{
6815 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6816 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00006817 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006818 (OpNode (_.VT _.RC:$src1),
6819 (i32 imm:$src2),
6820 (i32 FROUND_CURRENT))>;
6821 let mayLoad = 1 in {
6822 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6823 (ins _.MemOp:$src1, i32u8imm:$src2),
6824 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6825 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6826 (i32 imm:$src2),
6827 (i32 FROUND_CURRENT))>;
6828 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6829 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6830 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6831 "${src1}"##_.BroadcastStr##", $src2",
6832 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6833 (i32 imm:$src2),
6834 (i32 FROUND_CURRENT))>, EVEX_B;
6835 }
6836}
6837
6838//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6839multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6840 SDNode OpNode, X86VectorVTInfo _>{
6841 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6842 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006843 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006844 "$src1, {sae}, $src2",
6845 (OpNode (_.VT _.RC:$src1),
6846 (i32 imm:$src2),
6847 (i32 FROUND_NO_EXC))>, EVEX_B;
6848}
6849
6850multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6851 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6852 let Predicates = [prd] in {
6853 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6854 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6855 EVEX_V512;
6856 }
6857 let Predicates = [prd, HasVLX] in {
6858 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6859 EVEX_V128;
6860 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6861 EVEX_V256;
6862 }
6863}
6864
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006865//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6866// op(reg_vec2,mem_vec,imm)
6867// op(reg_vec2,broadcast(eltVt),imm)
6868//all instruction created with FROUND_CURRENT
6869multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6870 X86VectorVTInfo _>{
6871 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006872 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006873 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6874 (OpNode (_.VT _.RC:$src1),
6875 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006876 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006877 (i32 FROUND_CURRENT))>;
6878 let mayLoad = 1 in {
6879 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006880 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006881 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6882 (OpNode (_.VT _.RC:$src1),
6883 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006884 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006885 (i32 FROUND_CURRENT))>;
6886 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006887 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006888 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6889 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6890 (OpNode (_.VT _.RC:$src1),
6891 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006892 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006893 (i32 FROUND_CURRENT))>, EVEX_B;
6894 }
6895}
6896
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006897//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6898// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00006899multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6900 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
6901
6902 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6903 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
6904 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6905 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6906 (SrcInfo.VT SrcInfo.RC:$src2),
6907 (i8 imm:$src3)))>;
6908 let mayLoad = 1 in
6909 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6910 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
6911 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6912 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6913 (SrcInfo.VT (bitconvert
6914 (SrcInfo.LdFrag addr:$src2))),
6915 (i8 imm:$src3)))>;
6916}
6917
6918//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6919// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006920// op(reg_vec2,broadcast(eltVt),imm)
6921multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00006922 X86VectorVTInfo _>:
6923 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
6924
6925 let mayLoad = 1 in
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006926 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6927 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6928 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6929 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6930 (OpNode (_.VT _.RC:$src1),
6931 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6932 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006933}
6934
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006935//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6936// op(reg_vec2,mem_scalar,imm)
6937//all instruction created with FROUND_CURRENT
6938multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6939 X86VectorVTInfo _> {
6940
6941 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006942 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006943 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6944 (OpNode (_.VT _.RC:$src1),
6945 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006946 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006947 (i32 FROUND_CURRENT))>;
6948 let mayLoad = 1 in {
6949 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006950 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006951 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6952 (OpNode (_.VT _.RC:$src1),
6953 (_.VT (scalar_to_vector
6954 (_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006955 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006956 (i32 FROUND_CURRENT))>;
6957
6958 let isAsmParserOnly = 1 in {
6959 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6960 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6961 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6962 []>;
6963 }
6964 }
6965}
6966
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006967//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6968multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6969 SDNode OpNode, X86VectorVTInfo _>{
6970 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006971 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006972 OpcodeStr, "$src3, {sae}, $src2, $src1",
6973 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006974 (OpNode (_.VT _.RC:$src1),
6975 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006976 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006977 (i32 FROUND_NO_EXC))>, EVEX_B;
6978}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006979//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6980multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
6981 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006982 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6983 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006984 OpcodeStr, "$src3, {sae}, $src2, $src1",
6985 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006986 (OpNode (_.VT _.RC:$src1),
6987 (_.VT _.RC:$src2),
6988 (i32 imm:$src3),
6989 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006990}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006991
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006992multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
6993 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006994 let Predicates = [prd] in {
6995 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00006996 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006997 EVEX_V512;
6998
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006999 }
7000 let Predicates = [prd, HasVLX] in {
7001 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007002 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007003 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007004 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007005 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007006}
7007
Igor Breger2ae0fe32015-08-31 11:14:02 +00007008multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7009 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7010 let Predicates = [HasBWI] in {
7011 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7012 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7013 }
7014 let Predicates = [HasBWI, HasVLX] in {
7015 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7016 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7017 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7018 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7019 }
7020}
7021
Igor Breger00d9f842015-06-08 14:03:17 +00007022multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7023 bits<8> opc, SDNode OpNode>{
7024 let Predicates = [HasAVX512] in {
7025 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7026 }
7027 let Predicates = [HasAVX512, HasVLX] in {
7028 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7029 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7030 }
7031}
7032
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007033multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7034 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7035 let Predicates = [prd] in {
7036 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7037 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007038 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007039}
7040
Igor Breger1e58e8a2015-09-02 11:18:55 +00007041multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7042 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7043 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7044 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7045 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7046 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007047}
7048
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007049
Igor Breger1e58e8a2015-09-02 11:18:55 +00007050defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7051 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7052defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7053 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7054defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7055 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7056
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007057
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007058defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7059 0x50, X86VRange, HasDQI>,
7060 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7061defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7062 0x50, X86VRange, HasDQI>,
7063 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7064
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007065defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7066 0x51, X86VRange, HasDQI>,
7067 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7068defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7069 0x51, X86VRange, HasDQI>,
7070 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7071
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007072defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7073 0x57, X86Reduces, HasDQI>,
7074 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7075defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7076 0x57, X86Reduces, HasDQI>,
7077 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007078
Igor Breger1e58e8a2015-09-02 11:18:55 +00007079defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7080 0x27, X86GetMants, HasAVX512>,
7081 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7082defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7083 0x27, X86GetMants, HasAVX512>,
7084 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7085
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007086multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7087 bits<8> opc, SDNode OpNode = X86Shuf128>{
7088 let Predicates = [HasAVX512] in {
7089 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7090
7091 }
7092 let Predicates = [HasAVX512, HasVLX] in {
7093 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7094 }
7095}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007096let Predicates = [HasAVX512] in {
7097def : Pat<(v16f32 (ffloor VR512:$src)),
7098 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7099def : Pat<(v16f32 (fnearbyint VR512:$src)),
7100 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7101def : Pat<(v16f32 (fceil VR512:$src)),
7102 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7103def : Pat<(v16f32 (frint VR512:$src)),
7104 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7105def : Pat<(v16f32 (ftrunc VR512:$src)),
7106 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7107
7108def : Pat<(v8f64 (ffloor VR512:$src)),
7109 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7110def : Pat<(v8f64 (fnearbyint VR512:$src)),
7111 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7112def : Pat<(v8f64 (fceil VR512:$src)),
7113 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7114def : Pat<(v8f64 (frint VR512:$src)),
7115 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7116def : Pat<(v8f64 (ftrunc VR512:$src)),
7117 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7118}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007119
7120defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7121 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7122defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7123 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7124defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7125 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7126defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7127 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007128
Craig Topperc48fa892015-12-27 19:45:21 +00007129multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007130 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7131 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007132}
7133
Craig Topperc48fa892015-12-27 19:45:21 +00007134defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007135 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007136defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007137 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007138
Igor Breger2ae0fe32015-08-31 11:14:02 +00007139multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
7140 let Predicates = p in
7141 def NAME#_.VTName#rri:
7142 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7143 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7144 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7145}
7146
7147multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
7148 avx512_vpalign_lowering<_.info512, [HasBWI]>,
7149 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
7150 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
7151
7152defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
7153 avx512vl_i8_info, avx512vl_i8_info>,
7154 avx512_vpalign_lowering_common<avx512vl_i16_info>,
7155 avx512_vpalign_lowering_common<avx512vl_i32_info>,
7156 avx512_vpalign_lowering_common<avx512vl_f32_info>,
7157 avx512_vpalign_lowering_common<avx512vl_i64_info>,
7158 avx512_vpalign_lowering_common<avx512vl_f64_info>,
7159 EVEX_CD8<8, CD8VF>;
7160
Igor Bregerf3ded812015-08-31 13:09:30 +00007161defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7162 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7163
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007164multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7165 X86VectorVTInfo _> {
7166 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007167 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007168 "$src1", "$src1",
7169 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7170
7171 let mayLoad = 1 in
7172 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007173 (ins _.MemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007174 "$src1", "$src1",
7175 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7176 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
7177}
7178
7179multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7180 X86VectorVTInfo _> :
7181 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
7182 let mayLoad = 1 in
7183 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007184 (ins _.ScalarMemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007185 "${src1}"##_.BroadcastStr,
7186 "${src1}"##_.BroadcastStr,
7187 (_.VT (OpNode (X86VBroadcast
7188 (_.ScalarLdFrag addr:$src1))))>,
7189 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
7190}
7191
7192multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7193 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7194 let Predicates = [prd] in
7195 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7196
7197 let Predicates = [prd, HasVLX] in {
7198 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7199 EVEX_V256;
7200 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7201 EVEX_V128;
7202 }
7203}
7204
7205multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7206 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7207 let Predicates = [prd] in
7208 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7209 EVEX_V512;
7210
7211 let Predicates = [prd, HasVLX] in {
7212 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7213 EVEX_V256;
7214 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7215 EVEX_V128;
7216 }
7217}
7218
7219multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7220 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007221 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007222 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007223 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7224 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007225}
7226
7227multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7228 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007229 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7230 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007231}
7232
7233multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7234 bits<8> opc_d, bits<8> opc_q,
7235 string OpcodeStr, SDNode OpNode> {
7236 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7237 HasAVX512>,
7238 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7239 HasBWI>;
7240}
7241
7242defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7243
7244def : Pat<(xor
7245 (bc_v16i32 (v16i1sextv16i32)),
7246 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7247 (VPABSDZrr VR512:$src)>;
7248def : Pat<(xor
7249 (bc_v8i64 (v8i1sextv8i64)),
7250 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7251 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007252
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007253multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7254
7255 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007256}
7257
7258defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7259defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7260
Igor Breger24cab0f2015-11-16 07:22:00 +00007261//===---------------------------------------------------------------------===//
7262// Replicate Single FP - MOVSHDUP and MOVSLDUP
7263//===---------------------------------------------------------------------===//
7264multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7265 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7266 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007267}
7268
7269defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7270defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007271
7272//===----------------------------------------------------------------------===//
7273// AVX-512 - MOVDDUP
7274//===----------------------------------------------------------------------===//
7275
7276multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7277 X86VectorVTInfo _> {
7278 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7279 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7280 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
7281 let mayLoad = 1 in
7282 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7283 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7284 (_.VT (OpNode (_.VT (scalar_to_vector
7285 (_.ScalarLdFrag addr:$src)))))>,
7286 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
7287}
7288
7289multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7290 AVX512VLVectorVTInfo VTInfo> {
7291
7292 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7293
7294 let Predicates = [HasAVX512, HasVLX] in {
7295 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7296 EVEX_V256;
7297 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7298 EVEX_V128;
7299 }
7300}
7301
7302multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7303 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7304 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007305}
7306
7307defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7308
7309def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7310 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7311def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7312 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7313
Igor Bregerf2460112015-07-26 14:41:44 +00007314//===----------------------------------------------------------------------===//
7315// AVX-512 - Unpack Instructions
7316//===----------------------------------------------------------------------===//
7317defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh>;
7318defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl>;
7319
7320defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7321 SSE_INTALU_ITINS_P, HasBWI>;
7322defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7323 SSE_INTALU_ITINS_P, HasBWI>;
7324defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7325 SSE_INTALU_ITINS_P, HasBWI>;
7326defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7327 SSE_INTALU_ITINS_P, HasBWI>;
7328
7329defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7330 SSE_INTALU_ITINS_P, HasAVX512>;
7331defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7332 SSE_INTALU_ITINS_P, HasAVX512>;
7333defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7334 SSE_INTALU_ITINS_P, HasAVX512>;
7335defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7336 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007337
7338//===----------------------------------------------------------------------===//
7339// AVX-512 - Extract & Insert Integer Instructions
7340//===----------------------------------------------------------------------===//
7341
7342multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7343 X86VectorVTInfo _> {
7344 let mayStore = 1 in
7345 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7346 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7347 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7348 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7349 imm:$src2)))),
7350 addr:$dst)]>,
7351 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
7352}
7353
7354multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7355 let Predicates = [HasBWI] in {
7356 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7357 (ins _.RC:$src1, u8imm:$src2),
7358 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7359 [(set GR32orGR64:$dst,
7360 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7361 EVEX, TAPD;
7362
7363 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7364 }
7365}
7366
7367multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7368 let Predicates = [HasBWI] in {
7369 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7370 (ins _.RC:$src1, u8imm:$src2),
7371 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7372 [(set GR32orGR64:$dst,
7373 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7374 EVEX, PD;
7375
Igor Breger55747302015-11-18 08:46:16 +00007376 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7377 (ins _.RC:$src1, u8imm:$src2),
7378 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7379 EVEX, TAPD;
7380
Igor Bregerdefab3c2015-10-08 12:55:01 +00007381 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7382 }
7383}
7384
7385multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7386 RegisterClass GRC> {
7387 let Predicates = [HasDQI] in {
7388 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7389 (ins _.RC:$src1, u8imm:$src2),
7390 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7391 [(set GRC:$dst,
7392 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7393 EVEX, TAPD;
7394
7395 let mayStore = 1 in
7396 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7397 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7398 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7399 [(store (extractelt (_.VT _.RC:$src1),
7400 imm:$src2),addr:$dst)]>,
7401 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
7402 }
7403}
7404
7405defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7406defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7407defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7408defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7409
7410multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7411 X86VectorVTInfo _, PatFrag LdFrag> {
7412 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7413 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7414 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7415 [(set _.RC:$dst,
7416 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7417 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7418}
7419
7420multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7421 X86VectorVTInfo _, PatFrag LdFrag> {
7422 let Predicates = [HasBWI] in {
7423 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7424 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7425 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7426 [(set _.RC:$dst,
7427 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7428
7429 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7430 }
7431}
7432
7433multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7434 X86VectorVTInfo _, RegisterClass GRC> {
7435 let Predicates = [HasDQI] in {
7436 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7437 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7438 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7439 [(set _.RC:$dst,
7440 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7441 EVEX_4V, TAPD;
7442
7443 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7444 _.ScalarLdFrag>, TAPD;
7445 }
7446}
7447
7448defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7449 extloadi8>, TAPD;
7450defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7451 extloadi16>, PD;
7452defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7453defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007454//===----------------------------------------------------------------------===//
7455// VSHUFPS - VSHUFPD Operations
7456//===----------------------------------------------------------------------===//
7457multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7458 AVX512VLVectorVTInfo VTInfo_FP>{
7459 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7460 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7461 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007462}
7463
7464defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7465defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007466//===----------------------------------------------------------------------===//
7467// AVX-512 - Byte shift Left/Right
7468//===----------------------------------------------------------------------===//
7469
7470multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7471 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7472 def rr : AVX512<opc, MRMr,
7473 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7474 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7475 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
7476 let mayLoad = 1 in
7477 def rm : AVX512<opc, MRMm,
7478 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7479 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007480 [(set _.RC:$dst,(_.VT (OpNode
Asaf Badouhd2c35992015-09-02 14:21:54 +00007481 (_.LdFrag addr:$src1), (i8 imm:$src2))))]>;
7482}
7483
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007484multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007485 Format MRMm, string OpcodeStr, Predicate prd>{
7486 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007487 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007488 OpcodeStr, v8i64_info>, EVEX_V512;
7489 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007490 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007491 OpcodeStr, v4i64x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007492 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007493 OpcodeStr, v2i64x_info>, EVEX_V128;
7494 }
7495}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007496defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007497 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007498defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007499 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7500
7501
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007502multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007503 string OpcodeStr, X86VectorVTInfo _dst,
7504 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007505 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007506 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007507 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007508 [(set _dst.RC:$dst,(_dst.VT
7509 (OpNode (_src.VT _src.RC:$src1),
7510 (_src.VT _src.RC:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007511 let mayLoad = 1 in
7512 def rm : AVX512BI<opc, MRMSrcMem,
Cong Houdb6220f2015-11-24 19:51:26 +00007513 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007514 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007515 [(set _dst.RC:$dst,(_dst.VT
7516 (OpNode (_src.VT _src.RC:$src1),
7517 (_src.VT (bitconvert
Asaf Badouhd2c35992015-09-02 14:21:54 +00007518 (_src.LdFrag addr:$src2))))))]>;
7519}
7520
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007521multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007522 string OpcodeStr, Predicate prd> {
7523 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007524 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7525 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007526 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007527 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7528 v32i8x_info>, EVEX_V256;
7529 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7530 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007531 }
7532}
7533
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007534defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007535 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007536
7537multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
7538 X86VectorVTInfo _>{
7539 let Constraints = "$src1 = $dst" in {
7540 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7541 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007542 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007543 (OpNode (_.VT _.RC:$src1),
7544 (_.VT _.RC:$src2),
7545 (_.VT _.RC:$src3),
7546 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
7547 let mayLoad = 1 in {
7548 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7549 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007550 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007551 (OpNode (_.VT _.RC:$src1),
7552 (_.VT _.RC:$src2),
7553 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7554 (i8 imm:$src4))>,
7555 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7556 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7557 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7558 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7559 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7560 (OpNode (_.VT _.RC:$src1),
7561 (_.VT _.RC:$src2),
7562 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7563 (i8 imm:$src4))>, EVEX_B,
7564 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7565 }
7566 }// Constraints = "$src1 = $dst"
7567}
7568
7569multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7570 let Predicates = [HasAVX512] in
7571 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7572 let Predicates = [HasAVX512, HasVLX] in {
7573 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7574 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7575 }
7576}
7577
7578defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7579defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7580
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007581//===----------------------------------------------------------------------===//
7582// AVX-512 - FixupImm
7583//===----------------------------------------------------------------------===//
7584
7585multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
7586 X86VectorVTInfo _>{
7587 let Constraints = "$src1 = $dst" in {
7588 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7589 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7590 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7591 (OpNode (_.VT _.RC:$src1),
7592 (_.VT _.RC:$src2),
7593 (_.IntVT _.RC:$src3),
7594 (i32 imm:$src4),
7595 (i32 FROUND_CURRENT))>;
7596 let mayLoad = 1 in {
7597 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7598 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007599 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007600 (OpNode (_.VT _.RC:$src1),
7601 (_.VT _.RC:$src2),
7602 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
7603 (i32 imm:$src4),
7604 (i32 FROUND_CURRENT))>;
7605 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7606 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7607 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7608 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7609 (OpNode (_.VT _.RC:$src1),
7610 (_.VT _.RC:$src2),
7611 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7612 (i32 imm:$src4),
7613 (i32 FROUND_CURRENT))>, EVEX_B;
7614 }
7615 } // Constraints = "$src1 = $dst"
7616}
7617
7618multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
7619 SDNode OpNode, X86VectorVTInfo _>{
7620let Constraints = "$src1 = $dst" in {
7621 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7622 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007623 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007624 "$src2, $src3, {sae}, $src4",
7625 (OpNode (_.VT _.RC:$src1),
7626 (_.VT _.RC:$src2),
7627 (_.IntVT _.RC:$src3),
7628 (i32 imm:$src4),
7629 (i32 FROUND_NO_EXC))>, EVEX_B;
7630 }
7631}
7632
7633multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
7634 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
7635 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512] in {
7636 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7637 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7638 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7639 (OpNode (_.VT _.RC:$src1),
7640 (_.VT _.RC:$src2),
7641 (_src3VT.VT _src3VT.RC:$src3),
7642 (i32 imm:$src4),
7643 (i32 FROUND_CURRENT))>;
7644
7645 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7646 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7647 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7648 "$src2, $src3, {sae}, $src4",
7649 (OpNode (_.VT _.RC:$src1),
7650 (_.VT _.RC:$src2),
7651 (_src3VT.VT _src3VT.RC:$src3),
7652 (i32 imm:$src4),
7653 (i32 FROUND_NO_EXC))>, EVEX_B;
7654 let mayLoad = 1 in
7655 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7656 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7657 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7658 (OpNode (_.VT _.RC:$src1),
7659 (_.VT _.RC:$src2),
7660 (_src3VT.VT (scalar_to_vector
7661 (_src3VT.ScalarLdFrag addr:$src3))),
7662 (i32 imm:$src4),
7663 (i32 FROUND_CURRENT))>;
7664 }
7665}
7666
7667multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
7668 let Predicates = [HasAVX512] in
7669 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7670 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7671 AVX512AIi8Base, EVEX_4V, EVEX_V512;
7672 let Predicates = [HasAVX512, HasVLX] in {
7673 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
7674 AVX512AIi8Base, EVEX_4V, EVEX_V128;
7675 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
7676 AVX512AIi8Base, EVEX_4V, EVEX_V256;
7677 }
7678}
7679
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007680defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7681 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007682 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007683defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7684 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007685 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007686defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007687 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007688defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007689 EVEX_CD8<64, CD8VF>, VEX_W;