blob: ca4b90241cff529f654992d8b6ac4f6ab6ce5832 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Chris Lattner017ec352010-02-08 22:33:55 +000019#include "X86MCTargetExpr.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000035#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000050#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000051using namespace llvm;
52
Evan Chengb1712452010-01-27 06:25:16 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Mon P Wang3c81d352008-11-23 04:37:22 +000055static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000056DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000057
Dan Gohman2f67df72009-09-03 17:18:51 +000058// Disable16Bit - 16-bit operations typically have a larger encoding than
59// corresponding 32-bit instructions, and 16-bit code is slow on some
60// processors. This is an experimental flag to disable 16-bit operations
61// (which forces them to be Legalized to 32-bit operations).
62static cl::opt<bool>
63Disable16Bit("disable-16bit", cl::Hidden,
64 cl::desc("Disable use of 16-bit instructions"));
65
Evan Cheng10e86422008-04-25 19:11:04 +000066// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000067static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000068 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000069
Chris Lattnerf0144122009-07-28 03:13:23 +000070static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
71 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
72 default: llvm_unreachable("unknown subtarget type");
73 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000074 if (TM.getSubtarget<X86Subtarget>().is64Bit())
75 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000076 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000077 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000078 if (TM.getSubtarget<X86Subtarget>().is64Bit())
79 return new X8664_ELFTargetObjectFile(TM);
80 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000081 case X86Subtarget::isMingw:
82 case X86Subtarget::isCygwin:
83 case X86Subtarget::isWindows:
84 return new TargetLoweringObjectFileCOFF();
85 }
Chris Lattnerf0144122009-07-28 03:13:23 +000086}
87
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000088X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000089 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000090 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000091 X86ScalarSSEf64 = Subtarget->hasSSE2();
92 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000093 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000094
Anton Korobeynikov2365f512007-07-14 14:06:15 +000095 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000096 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000097
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000098 // Set up the TargetLowering object.
99
100 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000101 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000102 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000103 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000104 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000105
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000106 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000107 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000108 setUseUnderscoreSetJmp(false);
109 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000110 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000111 // MS runtime is weird: it exports _setjmp, but longjmp!
112 setUseUnderscoreSetJmp(true);
113 setUseUnderscoreLongJmp(false);
114 } else {
115 setUseUnderscoreSetJmp(true);
116 setUseUnderscoreLongJmp(true);
117 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000118
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000119 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000121 if (!Disable16Bit)
122 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000124 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000126
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000128
Scott Michelfdc40a02009-02-17 22:15:04 +0000129 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000131 if (!Disable16Bit)
132 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000134 if (!Disable16Bit)
135 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
137 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000138
139 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
141 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
142 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
143 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
144 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
145 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000146
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000147 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
148 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
150 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
151 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000152
Evan Cheng25ab6902006-09-08 06:48:29 +0000153 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
155 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000156 } else if (!UseSoftFloat) {
157 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000158 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000161 // We have an algorithm for SSE2, and we turn this into a 64-bit
162 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000164 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000165
166 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
167 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
169 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000170
Devang Patel6a784892009-06-05 18:48:29 +0000171 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000172 // SSE has no i16 to fp conversion, only i32
173 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000175 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000177 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
179 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000180 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000181 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
183 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000184 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000185
Dale Johannesen73328d12007-09-19 23:55:34 +0000186 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
187 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
189 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000190
Evan Cheng02568ff2006-01-30 22:13:22 +0000191 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
192 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
194 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000195
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000196 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000198 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000200 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
202 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000203 }
204
205 // Handle FP_TO_UINT by promoting the destination to a larger signed
206 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
209 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000210
Evan Cheng25ab6902006-09-08 06:48:29 +0000211 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
213 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000214 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000215 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000216 // Expand FP_TO_UINT into a select.
217 // FIXME: We would like to use a Custom expander here eventually to do
218 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000220 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000221 // With SSE3 we can use fisttpll to convert to a signed i64; without
222 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000224 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225
Chris Lattner399610a2006-12-05 18:22:22 +0000226 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000227 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
229 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000230 }
Chris Lattner21f66852005-12-23 05:15:23 +0000231
Dan Gohmanb00ee212008-02-18 19:34:53 +0000232 // Scalar integer divide and remainder are lowered to use operations that
233 // produce two results, to match the available instructions. This exposes
234 // the two-result form to trivial CSE, which is able to combine x/y and x%y
235 // into a single instruction.
236 //
237 // Scalar integer multiply-high is also lowered to use two-result
238 // operations, to match the available instructions. However, plain multiply
239 // (low) operations are left as Legal, as there are single-result
240 // instructions for this in x86. Using the two-result multiply instructions
241 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
243 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
244 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
246 setOperationAction(ISD::SREM , MVT::i8 , Expand);
247 setOperationAction(ISD::UREM , MVT::i8 , Expand);
248 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
249 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
250 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
252 setOperationAction(ISD::SREM , MVT::i16 , Expand);
253 setOperationAction(ISD::UREM , MVT::i16 , Expand);
254 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
255 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
256 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
258 setOperationAction(ISD::SREM , MVT::i32 , Expand);
259 setOperationAction(ISD::UREM , MVT::i32 , Expand);
260 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
261 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
262 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
264 setOperationAction(ISD::SREM , MVT::i64 , Expand);
265 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000266
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
268 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
269 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
270 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000271 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
275 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
276 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f32 , Expand);
278 setOperationAction(ISD::FREM , MVT::f64 , Expand);
279 setOperationAction(ISD::FREM , MVT::f80 , Expand);
280 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000281
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
283 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
285 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000286 if (Disable16Bit) {
287 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
288 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
289 } else {
290 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
291 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
292 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
294 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
295 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000296 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
298 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
299 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000300 }
301
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
303 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000304
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000306 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000307 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000308 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000309 if (Disable16Bit)
310 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
311 else
312 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
315 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
316 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
317 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000318 if (Disable16Bit)
319 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
320 else
321 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
323 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
324 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
325 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
328 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000329 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000331
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000332 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
334 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
335 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
336 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000337 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
339 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000340 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000341 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
343 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
344 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
345 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000346 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000347 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000348 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
350 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
351 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000352 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
354 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
355 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000356 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000357
Evan Chengd2cde682008-03-10 19:38:10 +0000358 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000360
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000361 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000363
Mon P Wang63307c32008-05-05 19:05:59 +0000364 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
366 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
368 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000374
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000375 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000383 }
384
Evan Cheng3c992d22006-03-07 02:02:57 +0000385 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000386 if (!Subtarget->isTargetDarwin() &&
387 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000388 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000390 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000391
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
393 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
394 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
395 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000396 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000397 setExceptionPointerRegister(X86::RAX);
398 setExceptionSelectorRegister(X86::RDX);
399 } else {
400 setExceptionPointerRegister(X86::EAX);
401 setExceptionSelectorRegister(X86::EDX);
402 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
404 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000405
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000409
Nate Begemanacc398c2006-01-25 18:21:52 +0000410 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::VASTART , MVT::Other, Custom);
412 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000413 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::VAARG , MVT::Other, Custom);
415 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000416 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::VAARG , MVT::Other, Expand);
418 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000419 }
Evan Chengae642192007-03-02 23:16:35 +0000420
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
422 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000423 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000425 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000427 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000429
Evan Chengc7ce29b2009-02-13 22:36:38 +0000430 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000431 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000432 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
434 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000435
Evan Cheng223547a2006-01-31 22:28:30 +0000436 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FABS , MVT::f64, Custom);
438 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000439
440 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FNEG , MVT::f64, Custom);
442 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000443
Evan Cheng68c47cb2007-01-05 07:55:56 +0000444 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
446 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000447
Evan Chengd25e9e82006-02-02 00:28:23 +0000448 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::FSIN , MVT::f64, Expand);
450 setOperationAction(ISD::FCOS , MVT::f64, Expand);
451 setOperationAction(ISD::FSIN , MVT::f32, Expand);
452 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000453
Chris Lattnera54aa942006-01-29 06:26:08 +0000454 // Expand FP immediates into loads from the stack, except for the special
455 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000456 addLegalFPImmediate(APFloat(+0.0)); // xorpd
457 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000458 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000459 // Use SSE for f32, x87 for f64.
460 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
462 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
467 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000469
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
472 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
474 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000475
476 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setOperationAction(ISD::FSIN , MVT::f32, Expand);
478 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479
Nate Begemane1795842008-02-14 08:57:00 +0000480 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 addLegalFPImmediate(APFloat(+0.0f)); // xorps
482 addLegalFPImmediate(APFloat(+0.0)); // FLD0
483 addLegalFPImmediate(APFloat(+1.0)); // FLD1
484 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
485 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
486
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000487 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
489 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000490 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000491 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
495 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000496
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
498 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
500 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000501
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000502 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
504 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000505 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000506 addLegalFPImmediate(APFloat(+0.0)); // FLD0
507 addLegalFPImmediate(APFloat(+1.0)); // FLD1
508 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
509 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000510 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
511 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
512 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
513 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000514 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000515
Dale Johannesen59a58732007-08-05 18:49:15 +0000516 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000517 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000518 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
519 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
520 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000521 {
522 bool ignored;
523 APFloat TmpFlt(+0.0);
524 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
525 &ignored);
526 addLegalFPImmediate(TmpFlt); // FLD0
527 TmpFlt.changeSign();
528 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
529 APFloat TmpFlt2(+1.0);
530 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
531 &ignored);
532 addLegalFPImmediate(TmpFlt2); // FLD1
533 TmpFlt2.changeSign();
534 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
535 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000536
Evan Chengc7ce29b2009-02-13 22:36:38 +0000537 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
539 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000540 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000541 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000542
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000543 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
545 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
546 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000547
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 setOperationAction(ISD::FLOG, MVT::f80, Expand);
549 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
550 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
551 setOperationAction(ISD::FEXP, MVT::f80, Expand);
552 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000553
Mon P Wangf007a8b2008-11-06 05:31:54 +0000554 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000555 // (for widening) or expand (for scalarization). Then we will selectively
556 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
558 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
559 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
574 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
575 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000607 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000608 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
612 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
613 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
614 setTruncStoreAction((MVT::SimpleValueType)VT,
615 (MVT::SimpleValueType)InnerVT, Expand);
616 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
617 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
618 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000619 }
620
Evan Chengc7ce29b2009-02-13 22:36:38 +0000621 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
622 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000623 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
625 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
626 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
628 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000629
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
631 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
632 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
633 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
636 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
637 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
638 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000639
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
641 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::AND, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::AND, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::AND, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::OR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::OR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::OR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
665 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
668 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
669 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
670 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
671 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
672 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
673 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
674 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
675 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
681 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
686 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000687
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
689 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
691 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000692
Owen Anderson825b72b2009-08-11 20:47:22 +0000693 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
696 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
697 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
698 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
701 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000702 }
703
Evan Cheng92722532009-03-26 23:06:32 +0000704 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000706
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
708 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
709 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
710 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
711 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
712 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
713 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
714 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
715 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
716 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
717 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
718 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000719 }
720
Evan Cheng92722532009-03-26 23:06:32 +0000721 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000722 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000723
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000724 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
725 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
729 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000730
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
732 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
733 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
734 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
736 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
737 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
738 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
739 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
740 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
741 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
742 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
743 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
744 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
745 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
746 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
751 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000752
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
754 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
757 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000758
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
763 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
764
Evan Cheng2c3ae372006-04-12 21:21:57 +0000765 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
767 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000768 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000769 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000770 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000771 // Do not attempt to custom lower non-128-bit vectors
772 if (!VT.is128BitVector())
773 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000774 setOperationAction(ISD::BUILD_VECTOR,
775 VT.getSimpleVT().SimpleTy, Custom);
776 setOperationAction(ISD::VECTOR_SHUFFLE,
777 VT.getSimpleVT().SimpleTy, Custom);
778 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
779 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000780 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000781
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
783 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
785 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
786 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
787 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000788
Nate Begemancdd1eec2008-02-12 22:51:28 +0000789 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
791 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000792 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000793
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000794 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000795 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
796 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000797 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000798
799 // Do not attempt to promote non-128-bit vectors
800 if (!VT.is128BitVector()) {
801 continue;
802 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000803 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000805 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000807 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000809 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000811 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000813 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000814
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000816
Evan Cheng2c3ae372006-04-12 21:21:57 +0000817 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
819 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
820 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
821 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000822
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
824 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000825 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
827 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000828 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000829 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000830
Nate Begeman14d12ca2008-02-11 04:19:36 +0000831 if (Subtarget->hasSSE41()) {
832 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000834
835 // i8 and i16 vectors are custom , because the source register and source
836 // source memory operand types are not the same width. f32 vectors are
837 // custom since the immediate controlling the insert encodes additional
838 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000843
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
847 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000848
849 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000852 }
853 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000854
Nate Begeman30a0de92008-07-17 16:51:19 +0000855 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000857 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000858
David Greene9b9838d2009-06-29 16:47:10 +0000859 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
861 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
862 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
863 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000864
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
866 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
867 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
868 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
869 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
870 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
871 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
872 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
873 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
874 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
875 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
876 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
877 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
878 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
879 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000880
881 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
883 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
884 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
885 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
886 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
887 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
888 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
889 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
890 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
891 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
892 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
893 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
894 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
895 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000896
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
898 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
899 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
900 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000901
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
903 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
904 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
906 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
909 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
911 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
913 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000914
915#if 0
916 // Not sure we want to do this since there are no 256-bit integer
917 // operations in AVX
918
919 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
920 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
922 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000923
924 // Do not attempt to custom lower non-power-of-2 vectors
925 if (!isPowerOf2_32(VT.getVectorNumElements()))
926 continue;
927
928 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
929 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
930 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
931 }
932
933 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
935 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000936 }
David Greene9b9838d2009-06-29 16:47:10 +0000937#endif
938
939#if 0
940 // Not sure we want to do this since there are no 256-bit integer
941 // operations in AVX
942
943 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
944 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
946 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000947
948 if (!VT.is256BitVector()) {
949 continue;
950 }
951 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000953 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000955 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000957 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000959 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000961 }
962
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000964#endif
965 }
966
Evan Cheng6be2c582006-04-05 23:38:46 +0000967 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000969
Bill Wendling74c37652008-12-09 22:08:41 +0000970 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 setOperationAction(ISD::SADDO, MVT::i32, Custom);
972 setOperationAction(ISD::SADDO, MVT::i64, Custom);
973 setOperationAction(ISD::UADDO, MVT::i32, Custom);
974 setOperationAction(ISD::UADDO, MVT::i64, Custom);
975 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
976 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
977 setOperationAction(ISD::USUBO, MVT::i32, Custom);
978 setOperationAction(ISD::USUBO, MVT::i64, Custom);
979 setOperationAction(ISD::SMULO, MVT::i32, Custom);
980 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000981
Evan Chengd54f2d52009-03-31 19:38:51 +0000982 if (!Subtarget->is64Bit()) {
983 // These libcalls are not available in 32-bit.
984 setLibcallName(RTLIB::SHL_I128, 0);
985 setLibcallName(RTLIB::SRL_I128, 0);
986 setLibcallName(RTLIB::SRA_I128, 0);
987 }
988
Evan Cheng206ee9d2006-07-07 08:33:52 +0000989 // We have target-specific dag combine patterns for the following nodes:
990 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000991 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000992 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000993 setTargetDAGCombine(ISD::SHL);
994 setTargetDAGCombine(ISD::SRA);
995 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000996 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000997 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000998 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000999 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001000 if (Subtarget->is64Bit())
1001 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001002
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001003 computeRegisterProperties();
1004
Evan Cheng87ed7162006-02-14 08:25:08 +00001005 // FIXME: These should be based on subtarget info. Plus, the values should
1006 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001007 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1008 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1009 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001010 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001011 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001012}
1013
Scott Michel5b8f82e2008-03-10 15:42:14 +00001014
Owen Anderson825b72b2009-08-11 20:47:22 +00001015MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1016 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001017}
1018
1019
Evan Cheng29286502008-01-23 23:17:41 +00001020/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1021/// the desired ByVal argument alignment.
1022static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1023 if (MaxAlign == 16)
1024 return;
1025 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1026 if (VTy->getBitWidth() == 128)
1027 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001028 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1029 unsigned EltAlign = 0;
1030 getMaxByValAlign(ATy->getElementType(), EltAlign);
1031 if (EltAlign > MaxAlign)
1032 MaxAlign = EltAlign;
1033 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1034 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1035 unsigned EltAlign = 0;
1036 getMaxByValAlign(STy->getElementType(i), EltAlign);
1037 if (EltAlign > MaxAlign)
1038 MaxAlign = EltAlign;
1039 if (MaxAlign == 16)
1040 break;
1041 }
1042 }
1043 return;
1044}
1045
1046/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1047/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001048/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1049/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001050unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001051 if (Subtarget->is64Bit()) {
1052 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001053 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001054 if (TyAlign > 8)
1055 return TyAlign;
1056 return 8;
1057 }
1058
Evan Cheng29286502008-01-23 23:17:41 +00001059 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001060 if (Subtarget->hasSSE1())
1061 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001062 return Align;
1063}
Chris Lattner2b02a442007-02-25 08:29:00 +00001064
Evan Chengf0df0312008-05-15 08:39:06 +00001065/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001066/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001067/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001068/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001069EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001070X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001071 bool isSrcConst, bool isSrcStr,
1072 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001073 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1074 // linux. This is because the stack realignment code can't handle certain
1075 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001076 const Function *F = DAG.getMachineFunction().getFunction();
1077 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1078 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001079 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001080 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001081 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001082 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001083 }
Evan Chengf0df0312008-05-15 08:39:06 +00001084 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001085 return MVT::i64;
1086 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001087}
1088
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001089/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1090/// current function. The returned value is a member of the
1091/// MachineJumpTableInfo::JTEntryKind enum.
1092unsigned X86TargetLowering::getJumpTableEncoding() const {
1093 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1094 // symbol.
1095 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1096 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001097 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001098
1099 // Otherwise, use the normal jump table encoding heuristics.
1100 return TargetLowering::getJumpTableEncoding();
1101}
1102
Chris Lattner589c6f62010-01-26 06:28:43 +00001103/// getPICBaseSymbol - Return the X86-32 PIC base.
1104MCSymbol *
1105X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1106 MCContext &Ctx) const {
1107 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
1108 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1109 Twine(MF->getFunctionNumber())+"$pb");
1110}
1111
1112
Chris Lattnerc64daab2010-01-26 05:02:42 +00001113const MCExpr *
1114X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1115 const MachineBasicBlock *MBB,
1116 unsigned uid,MCContext &Ctx) const{
1117 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1118 Subtarget->isPICStyleGOT());
1119 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1120 // entries.
Chris Lattner017ec352010-02-08 22:33:55 +00001121 return X86MCTargetExpr::Create(MBB->getSymbol(Ctx),
1122 X86MCTargetExpr::GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001123}
1124
Evan Chengcc415862007-11-09 01:32:10 +00001125/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1126/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001127SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001128 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001129 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001130 // This doesn't have DebugLoc associated with it, but is not really the
1131 // same as a Register.
1132 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1133 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001134 return Table;
1135}
1136
Chris Lattner589c6f62010-01-26 06:28:43 +00001137/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1138/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1139/// MCExpr.
1140const MCExpr *X86TargetLowering::
1141getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1142 MCContext &Ctx) const {
1143 // X86-64 uses RIP relative addressing based on the jump table label.
1144 if (Subtarget->isPICStyleRIPRel())
1145 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1146
1147 // Otherwise, the reference is relative to the PIC base.
1148 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1149}
1150
Bill Wendlingb4202b82009-07-01 18:50:55 +00001151/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001152unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001153 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001154}
1155
Chris Lattner2b02a442007-02-25 08:29:00 +00001156//===----------------------------------------------------------------------===//
1157// Return Value Calling Convention Implementation
1158//===----------------------------------------------------------------------===//
1159
Chris Lattner59ed56b2007-02-28 04:55:35 +00001160#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001161
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001162bool
1163X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1164 const SmallVectorImpl<EVT> &OutTys,
1165 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1166 SelectionDAG &DAG) {
1167 SmallVector<CCValAssign, 16> RVLocs;
1168 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1169 RVLocs, *DAG.getContext());
1170 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1171}
1172
Dan Gohman98ca4f22009-08-05 01:29:28 +00001173SDValue
1174X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001175 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001176 const SmallVectorImpl<ISD::OutputArg> &Outs,
1177 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001178
Chris Lattner9774c912007-02-27 05:28:59 +00001179 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001180 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1181 RVLocs, *DAG.getContext());
1182 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001183
Evan Chengdcea1632010-02-04 02:40:39 +00001184 // Add the regs to the liveout set for the function.
1185 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1186 for (unsigned i = 0; i != RVLocs.size(); ++i)
1187 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1188 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001189
Dan Gohman475871a2008-07-27 21:46:04 +00001190 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001191
Dan Gohman475871a2008-07-27 21:46:04 +00001192 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001193 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1194 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001195 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001196
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001197 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001198 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1199 CCValAssign &VA = RVLocs[i];
1200 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001201 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001202
Chris Lattner447ff682008-03-11 03:23:40 +00001203 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1204 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001205 if (VA.getLocReg() == X86::ST0 ||
1206 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001207 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1208 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001209 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001210 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001211 RetOps.push_back(ValToCopy);
1212 // Don't emit a copytoreg.
1213 continue;
1214 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001215
Evan Cheng242b38b2009-02-23 09:03:22 +00001216 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1217 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001218 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001219 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001220 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001221 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001222 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001223 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001224 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001225 }
1226
Dale Johannesendd64c412009-02-04 00:33:20 +00001227 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001228 Flag = Chain.getValue(1);
1229 }
Dan Gohman61a92132008-04-21 23:59:07 +00001230
1231 // The x86-64 ABI for returning structs by value requires that we copy
1232 // the sret argument into %rax for the return. We saved the argument into
1233 // a virtual register in the entry block, so now we copy the value out
1234 // and into %rax.
1235 if (Subtarget->is64Bit() &&
1236 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1237 MachineFunction &MF = DAG.getMachineFunction();
1238 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1239 unsigned Reg = FuncInfo->getSRetReturnReg();
1240 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001241 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001242 FuncInfo->setSRetReturnReg(Reg);
1243 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001244 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001245
Dale Johannesendd64c412009-02-04 00:33:20 +00001246 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001247 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001248
1249 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001250 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001251 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001252
Chris Lattner447ff682008-03-11 03:23:40 +00001253 RetOps[0] = Chain; // Update chain.
1254
1255 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001256 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001257 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001258
1259 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001260 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001261}
1262
Dan Gohman98ca4f22009-08-05 01:29:28 +00001263/// LowerCallResult - Lower the result values of a call into the
1264/// appropriate copies out of appropriate physical registers.
1265///
1266SDValue
1267X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001268 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001269 const SmallVectorImpl<ISD::InputArg> &Ins,
1270 DebugLoc dl, SelectionDAG &DAG,
1271 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001272
Chris Lattnere32bbf62007-02-28 07:09:55 +00001273 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001274 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001275 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001276 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001277 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001278 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001279
Chris Lattner3085e152007-02-25 08:59:22 +00001280 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001281 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001282 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001283 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001284
Torok Edwin3f142c32009-02-01 18:15:56 +00001285 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001286 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001287 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001288 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001289 }
1290
Chris Lattner8e6da152008-03-10 21:08:41 +00001291 // If this is a call to a function that returns an fp value on the floating
1292 // point stack, but where we prefer to use the value in xmm registers, copy
1293 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001294 if ((VA.getLocReg() == X86::ST0 ||
1295 VA.getLocReg() == X86::ST1) &&
1296 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001297 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001298 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001299
Evan Cheng79fb3b42009-02-20 20:43:02 +00001300 SDValue Val;
1301 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001302 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1303 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1304 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001305 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001306 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001307 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1308 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001309 } else {
1310 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001311 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001312 Val = Chain.getValue(0);
1313 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001314 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1315 } else {
1316 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1317 CopyVT, InFlag).getValue(1);
1318 Val = Chain.getValue(0);
1319 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001320 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001321
Dan Gohman37eed792009-02-04 17:28:58 +00001322 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001323 // Round the F80 the right size, which also moves to the appropriate xmm
1324 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001325 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001326 // This truncation won't change the value.
1327 DAG.getIntPtrConstant(1));
1328 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001329
Dan Gohman98ca4f22009-08-05 01:29:28 +00001330 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001331 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001332
Dan Gohman98ca4f22009-08-05 01:29:28 +00001333 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001334}
1335
1336
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001337//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001338// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001339//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001340// StdCall calling convention seems to be standard for many Windows' API
1341// routines and around. It differs from C calling convention just a little:
1342// callee should clean up the stack, not caller. Symbols should be also
1343// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001344// For info on fast calling convention see Fast Calling Convention (tail call)
1345// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001346
Dan Gohman98ca4f22009-08-05 01:29:28 +00001347/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001348/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1350 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001351 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001352
Dan Gohman98ca4f22009-08-05 01:29:28 +00001353 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001354}
1355
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001356/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001357/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001358static bool
1359ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1360 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001361 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001362
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001364}
1365
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001366/// IsCalleePop - Determines whether the callee is required to pop its
1367/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001368bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001369 if (IsVarArg)
1370 return false;
1371
Dan Gohman095cc292008-09-13 01:54:27 +00001372 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001373 default:
1374 return false;
1375 case CallingConv::X86_StdCall:
1376 return !Subtarget->is64Bit();
1377 case CallingConv::X86_FastCall:
1378 return !Subtarget->is64Bit();
1379 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001380 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001381 }
1382}
1383
Dan Gohman095cc292008-09-13 01:54:27 +00001384/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1385/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001386CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001387 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001388 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001389 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001390 else
1391 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001392 }
1393
Gordon Henriksen86737662008-01-05 16:56:59 +00001394 if (CC == CallingConv::X86_FastCall)
1395 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001396 else if (CC == CallingConv::Fast)
1397 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001398 else
1399 return CC_X86_32_C;
1400}
1401
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001402/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1403/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001404/// the specific parameter attribute. The copy will be passed as a byval
1405/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001406static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001407CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001408 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1409 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001410 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001411 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001412 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001413}
1414
Evan Cheng0c439eb2010-01-27 00:07:07 +00001415/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1416/// a tailcall target by changing its ABI.
1417static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Dan Gohman1797ed52010-02-08 20:27:50 +00001418 return GuaranteedTailCallOpt && CC == CallingConv::Fast;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001419}
1420
Dan Gohman98ca4f22009-08-05 01:29:28 +00001421SDValue
1422X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001423 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001424 const SmallVectorImpl<ISD::InputArg> &Ins,
1425 DebugLoc dl, SelectionDAG &DAG,
1426 const CCValAssign &VA,
1427 MachineFrameInfo *MFI,
1428 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001429 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001430 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001431 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001432 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001433 EVT ValVT;
1434
1435 // If value is passed by pointer we have address passed instead of the value
1436 // itself.
1437 if (VA.getLocInfo() == CCValAssign::Indirect)
1438 ValVT = VA.getLocVT();
1439 else
1440 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001441
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001442 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001443 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001444 // In case of tail call optimization mark all arguments mutable. Since they
1445 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001446 if (Flags.isByVal()) {
1447 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1448 VA.getLocMemOffset(), isImmutable, false);
1449 return DAG.getFrameIndex(FI, getPointerTy());
1450 } else {
1451 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1452 VA.getLocMemOffset(), isImmutable, false);
1453 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1454 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001455 PseudoSourceValue::getFixedStack(FI), 0,
1456 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001457 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001458}
1459
Dan Gohman475871a2008-07-27 21:46:04 +00001460SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001461X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001462 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463 bool isVarArg,
1464 const SmallVectorImpl<ISD::InputArg> &Ins,
1465 DebugLoc dl,
1466 SelectionDAG &DAG,
1467 SmallVectorImpl<SDValue> &InVals) {
1468
Evan Cheng1bc78042006-04-26 01:20:17 +00001469 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001470 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001471
Gordon Henriksen86737662008-01-05 16:56:59 +00001472 const Function* Fn = MF.getFunction();
1473 if (Fn->hasExternalLinkage() &&
1474 Subtarget->isTargetCygMing() &&
1475 Fn->getName() == "main")
1476 FuncInfo->setForceFramePointer(true);
1477
Evan Cheng1bc78042006-04-26 01:20:17 +00001478 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001479 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001480 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001481
Dan Gohman98ca4f22009-08-05 01:29:28 +00001482 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001483 "Var args not supported with calling convention fastcc");
1484
Chris Lattner638402b2007-02-28 07:00:42 +00001485 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001486 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001487 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1488 ArgLocs, *DAG.getContext());
1489 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001490
Chris Lattnerf39f7712007-02-28 05:46:49 +00001491 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001492 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001493 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1494 CCValAssign &VA = ArgLocs[i];
1495 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1496 // places.
1497 assert(VA.getValNo() != LastVal &&
1498 "Don't support value assigned to multiple locs yet");
1499 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001500
Chris Lattnerf39f7712007-02-28 05:46:49 +00001501 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001502 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001503 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001504 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001505 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001506 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001507 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001508 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001509 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001510 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001511 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001512 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001513 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001514 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1515 RC = X86::VR64RegisterClass;
1516 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001517 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001518
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001519 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001520 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001521
Chris Lattnerf39f7712007-02-28 05:46:49 +00001522 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1523 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1524 // right size.
1525 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001526 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001527 DAG.getValueType(VA.getValVT()));
1528 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001529 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001530 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001531 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001532 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001533
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001534 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001535 // Handle MMX values passed in XMM regs.
1536 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001537 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1538 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001539 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1540 } else
1541 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001542 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001543 } else {
1544 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001545 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001546 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001547
1548 // If value is passed via pointer - do a load.
1549 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001550 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1551 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001552
Dan Gohman98ca4f22009-08-05 01:29:28 +00001553 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001554 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001555
Dan Gohman61a92132008-04-21 23:59:07 +00001556 // The x86-64 ABI for returning structs by value requires that we copy
1557 // the sret argument into %rax for the return. Save the argument into
1558 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001559 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001560 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1561 unsigned Reg = FuncInfo->getSRetReturnReg();
1562 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001564 FuncInfo->setSRetReturnReg(Reg);
1565 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001566 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001567 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001568 }
1569
Chris Lattnerf39f7712007-02-28 05:46:49 +00001570 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001571 // Align stack specially for tail calls.
1572 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001573 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001574
Evan Cheng1bc78042006-04-26 01:20:17 +00001575 // If the function takes variable number of arguments, make a frame index for
1576 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001577 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001578 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001579 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001580 }
1581 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001582 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1583
1584 // FIXME: We should really autogenerate these arrays
1585 static const unsigned GPR64ArgRegsWin64[] = {
1586 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001587 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001588 static const unsigned XMMArgRegsWin64[] = {
1589 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1590 };
1591 static const unsigned GPR64ArgRegs64Bit[] = {
1592 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1593 };
1594 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001595 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1596 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1597 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001598 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1599
1600 if (IsWin64) {
1601 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1602 GPR64ArgRegs = GPR64ArgRegsWin64;
1603 XMMArgRegs = XMMArgRegsWin64;
1604 } else {
1605 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1606 GPR64ArgRegs = GPR64ArgRegs64Bit;
1607 XMMArgRegs = XMMArgRegs64Bit;
1608 }
1609 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1610 TotalNumIntRegs);
1611 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1612 TotalNumXMMRegs);
1613
Devang Patel578efa92009-06-05 21:57:13 +00001614 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001615 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001616 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001617 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001618 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001619 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001620 // Kernel mode asks for SSE to be disabled, so don't push them
1621 // on the stack.
1622 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001623
Gordon Henriksen86737662008-01-05 16:56:59 +00001624 // For X86-64, if there are vararg parameters that are passed via
1625 // registers, then we must store them to their spots on the stack so they
1626 // may be loaded by deferencing the result of va_next.
1627 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001628 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1629 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001630 TotalNumXMMRegs * 16, 16,
1631 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001632
Gordon Henriksen86737662008-01-05 16:56:59 +00001633 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001634 SmallVector<SDValue, 8> MemOps;
1635 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001636 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001637 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001638 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1639 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001640 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1641 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001642 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001643 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001644 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001645 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
David Greene67c9d422010-02-15 16:53:33 +00001646 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001647 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001648 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001649 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001650
Dan Gohmanface41a2009-08-16 21:24:25 +00001651 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1652 // Now store the XMM (fp + vector) parameter registers.
1653 SmallVector<SDValue, 11> SaveXMMOps;
1654 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001655
Dan Gohmanface41a2009-08-16 21:24:25 +00001656 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1657 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1658 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001659
Dan Gohmanface41a2009-08-16 21:24:25 +00001660 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1661 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001662
Dan Gohmanface41a2009-08-16 21:24:25 +00001663 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1664 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1665 X86::VR128RegisterClass);
1666 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1667 SaveXMMOps.push_back(Val);
1668 }
1669 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1670 MVT::Other,
1671 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001673
1674 if (!MemOps.empty())
1675 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1676 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001677 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001678 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001679
Gordon Henriksen86737662008-01-05 16:56:59 +00001680 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001681 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001682 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001683 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001684 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001685 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001686 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001687 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001688 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001689
Gordon Henriksen86737662008-01-05 16:56:59 +00001690 if (!Is64Bit) {
1691 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001692 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001693 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1694 }
Evan Cheng25caf632006-05-23 21:06:34 +00001695
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001696 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001697
Dan Gohman98ca4f22009-08-05 01:29:28 +00001698 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001699}
1700
Dan Gohman475871a2008-07-27 21:46:04 +00001701SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001702X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1703 SDValue StackPtr, SDValue Arg,
1704 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001705 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001706 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001707 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001708 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001709 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001710 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001711 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001712 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001713 }
Dale Johannesenace16102009-02-03 19:33:06 +00001714 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001715 PseudoSourceValue::getStack(), LocMemOffset,
1716 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001717}
1718
Bill Wendling64e87322009-01-16 19:25:27 +00001719/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001720/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001721SDValue
1722X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001723 SDValue &OutRetAddr, SDValue Chain,
1724 bool IsTailCall, bool Is64Bit,
1725 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001726 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001727 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001728 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001729
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001730 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001731 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001732 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001733}
1734
1735/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1736/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001737static SDValue
1738EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001739 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001740 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001741 // Store the return address to the appropriate stack slot.
1742 if (!FPDiff) return Chain;
1743 // Calculate the new stack slot for the return address.
1744 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001745 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001746 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001747 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001748 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001749 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001750 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1751 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001752 return Chain;
1753}
1754
Dan Gohman98ca4f22009-08-05 01:29:28 +00001755SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001756X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001757 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001758 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001759 const SmallVectorImpl<ISD::OutputArg> &Outs,
1760 const SmallVectorImpl<ISD::InputArg> &Ins,
1761 DebugLoc dl, SelectionDAG &DAG,
1762 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001763 MachineFunction &MF = DAG.getMachineFunction();
1764 bool Is64Bit = Subtarget->is64Bit();
1765 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001766 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001767
Evan Cheng5f941932010-02-05 02:21:12 +00001768 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001769 // Check if it's really possible to do a tail call.
Evan Cheng022d9e12010-02-02 23:55:14 +00001770 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
1771 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001772
1773 // Sibcalls are automatically detected tailcalls which do not require
1774 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001775 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001776 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001777
1778 if (isTailCall)
1779 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001780 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001781
Dan Gohman98ca4f22009-08-05 01:29:28 +00001782 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001783 "Var args not supported with calling convention fastcc");
1784
Chris Lattner638402b2007-02-28 07:00:42 +00001785 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001786 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001787 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1788 ArgLocs, *DAG.getContext());
1789 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001790
Chris Lattner423c5f42007-02-28 05:31:48 +00001791 // Get a count of how many bytes are to be pushed on the stack.
1792 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001793 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001794 // This is a sibcall. The memory operands are available in caller's
1795 // own caller's stack.
1796 NumBytes = 0;
Dan Gohman1797ed52010-02-08 20:27:50 +00001797 else if (GuaranteedTailCallOpt && CallConv == CallingConv::Fast)
Evan Chengf22f9b32010-02-06 03:28:46 +00001798 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001799
Gordon Henriksen86737662008-01-05 16:56:59 +00001800 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001801 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001802 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001803 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001804 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1805 FPDiff = NumBytesCallerPushed - NumBytes;
1806
1807 // Set the delta of movement of the returnaddr stackslot.
1808 // But only set if delta is greater than previous delta.
1809 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1810 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1811 }
1812
Evan Chengf22f9b32010-02-06 03:28:46 +00001813 if (!IsSibcall)
1814 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001815
Dan Gohman475871a2008-07-27 21:46:04 +00001816 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001817 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001818 if (isTailCall && FPDiff)
1819 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1820 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001821
Dan Gohman475871a2008-07-27 21:46:04 +00001822 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1823 SmallVector<SDValue, 8> MemOpChains;
1824 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001825
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001826 // Walk the register/memloc assignments, inserting copies/loads. In the case
1827 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001828 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1829 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001830 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001831 SDValue Arg = Outs[i].Val;
1832 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001833 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001834
Chris Lattner423c5f42007-02-28 05:31:48 +00001835 // Promote the value if needed.
1836 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001837 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001838 case CCValAssign::Full: break;
1839 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001840 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001841 break;
1842 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001843 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001844 break;
1845 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001846 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1847 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1849 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1850 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001851 } else
1852 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1853 break;
1854 case CCValAssign::BCvt:
1855 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001856 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001857 case CCValAssign::Indirect: {
1858 // Store the argument.
1859 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001860 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001861 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001862 PseudoSourceValue::getFixedStack(FI), 0,
1863 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001864 Arg = SpillSlot;
1865 break;
1866 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001867 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001868
Chris Lattner423c5f42007-02-28 05:31:48 +00001869 if (VA.isRegLoc()) {
1870 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001871 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001872 assert(VA.isMemLoc());
1873 if (StackPtr.getNode() == 0)
1874 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1875 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1876 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001877 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001878 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001879
Evan Cheng32fe1032006-05-25 00:59:30 +00001880 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001881 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001882 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001883
Evan Cheng347d5f72006-04-28 21:29:37 +00001884 // Build a sequence of copy-to-reg nodes chained together with token chain
1885 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001886 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001887 // Tail call byval lowering might overwrite argument registers so in case of
1888 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001889 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001890 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001891 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001892 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001893 InFlag = Chain.getValue(1);
1894 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001895
Chris Lattner88e1fd52009-07-09 04:24:46 +00001896 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001897 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1898 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001899 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001900 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1901 DAG.getNode(X86ISD::GlobalBaseReg,
1902 DebugLoc::getUnknownLoc(),
1903 getPointerTy()),
1904 InFlag);
1905 InFlag = Chain.getValue(1);
1906 } else {
1907 // If we are tail calling and generating PIC/GOT style code load the
1908 // address of the callee into ECX. The value in ecx is used as target of
1909 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1910 // for tail calls on PIC/GOT architectures. Normally we would just put the
1911 // address of GOT into ebx and then call target@PLT. But for tail calls
1912 // ebx would be restored (since ebx is callee saved) before jumping to the
1913 // target@PLT.
1914
1915 // Note: The actual moving to ECX is done further down.
1916 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1917 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1918 !G->getGlobal()->hasProtectedVisibility())
1919 Callee = LowerGlobalAddress(Callee, DAG);
1920 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001921 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001922 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001923 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001924
Gordon Henriksen86737662008-01-05 16:56:59 +00001925 if (Is64Bit && isVarArg) {
1926 // From AMD64 ABI document:
1927 // For calls that may call functions that use varargs or stdargs
1928 // (prototype-less calls or calls to functions containing ellipsis (...) in
1929 // the declaration) %al is used as hidden argument to specify the number
1930 // of SSE registers used. The contents of %al do not need to match exactly
1931 // the number of registers, but must be an ubound on the number of SSE
1932 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001933
1934 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001935 // Count the number of XMM registers allocated.
1936 static const unsigned XMMArgRegs[] = {
1937 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1938 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1939 };
1940 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001941 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001942 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001943
Dale Johannesendd64c412009-02-04 00:33:20 +00001944 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001945 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001946 InFlag = Chain.getValue(1);
1947 }
1948
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001949
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001950 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001951 if (isTailCall) {
1952 // Force all the incoming stack arguments to be loaded from the stack
1953 // before any new outgoing arguments are stored to the stack, because the
1954 // outgoing stack slots may alias the incoming argument stack slots, and
1955 // the alias isn't otherwise explicit. This is slightly more conservative
1956 // than necessary, because it means that each store effectively depends
1957 // on every argument instead of just those arguments it would clobber.
1958 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1959
Dan Gohman475871a2008-07-27 21:46:04 +00001960 SmallVector<SDValue, 8> MemOpChains2;
1961 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001962 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001963 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001964 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00001965 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00001966 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1967 CCValAssign &VA = ArgLocs[i];
1968 if (VA.isRegLoc())
1969 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001970 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001971 SDValue Arg = Outs[i].Val;
1972 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001973 // Create frame index.
1974 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001975 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001976 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001977 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001978
Duncan Sands276dcbd2008-03-21 09:14:45 +00001979 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001980 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001981 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001982 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001983 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001984 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001985 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001986
Dan Gohman98ca4f22009-08-05 01:29:28 +00001987 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1988 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001989 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001990 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001991 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001992 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001993 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001994 PseudoSourceValue::getFixedStack(FI), 0,
1995 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001996 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001997 }
1998 }
1999
2000 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002001 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002002 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002003
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002004 // Copy arguments to their registers.
2005 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002006 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002007 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002008 InFlag = Chain.getValue(1);
2009 }
Dan Gohman475871a2008-07-27 21:46:04 +00002010 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002011
Gordon Henriksen86737662008-01-05 16:56:59 +00002012 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002013 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002014 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002015 }
2016
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002017 bool WasGlobalOrExternal = false;
2018 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2019 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2020 // In the 64-bit large code model, we have to make all calls
2021 // through a register, since the call instruction's 32-bit
2022 // pc-relative offset may not be large enough to hold the whole
2023 // address.
2024 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2025 WasGlobalOrExternal = true;
2026 // If the callee is a GlobalAddress node (quite common, every direct call
2027 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2028 // it.
2029
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002030 // We should use extra load for direct calls to dllimported functions in
2031 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002032 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002033 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002034 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002035
Chris Lattner48a7d022009-07-09 05:02:21 +00002036 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2037 // external symbols most go through the PLT in PIC mode. If the symbol
2038 // has hidden or protected visibility, or if it is static or local, then
2039 // we don't need to use the PLT - we can directly call it.
2040 if (Subtarget->isTargetELF() &&
2041 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002042 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002043 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002044 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002045 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2046 Subtarget->getDarwinVers() < 9) {
2047 // PC-relative references to external symbols should go through $stub,
2048 // unless we're building with the leopard linker or later, which
2049 // automatically synthesizes these stubs.
2050 OpFlags = X86II::MO_DARWIN_STUB;
2051 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002052
Chris Lattner74e726e2009-07-09 05:27:35 +00002053 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002054 G->getOffset(), OpFlags);
2055 }
Bill Wendling056292f2008-09-16 21:48:12 +00002056 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002057 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002058 unsigned char OpFlags = 0;
2059
2060 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2061 // symbols should go through the PLT.
2062 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002063 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002064 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002065 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002066 Subtarget->getDarwinVers() < 9) {
2067 // PC-relative references to external symbols should go through $stub,
2068 // unless we're building with the leopard linker or later, which
2069 // automatically synthesizes these stubs.
2070 OpFlags = X86II::MO_DARWIN_STUB;
2071 }
Eric Christopherfd179292009-08-27 18:07:15 +00002072
Chris Lattner48a7d022009-07-09 05:02:21 +00002073 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2074 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002075 }
2076
2077 if (isTailCall && !WasGlobalOrExternal) {
Evan Chengdcea1632010-02-04 02:40:39 +00002078 // Force the address into a (call preserved) caller-saved register since
2079 // tailcall must happen after callee-saved registers are poped.
2080 // FIXME: Give it a special register class that contains caller-saved
2081 // register instead?
2082 unsigned TCReg = Is64Bit ? X86::R11 : X86::EAX;
Dale Johannesendd64c412009-02-04 00:33:20 +00002083 Chain = DAG.getCopyToReg(Chain, dl,
Evan Chengdcea1632010-02-04 02:40:39 +00002084 DAG.getRegister(TCReg, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002085 Callee,InFlag);
Evan Chengdcea1632010-02-04 02:40:39 +00002086 Callee = DAG.getRegister(TCReg, getPointerTy());
Gordon Henriksenae636f82008-01-03 16:47:34 +00002087 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002088
Chris Lattnerd96d0722007-02-25 06:40:16 +00002089 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002090 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002091 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002092
Evan Chengf22f9b32010-02-06 03:28:46 +00002093 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002094 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2095 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002096 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002097 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002098
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002099 Ops.push_back(Chain);
2100 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002101
Dan Gohman98ca4f22009-08-05 01:29:28 +00002102 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002103 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002104
Gordon Henriksen86737662008-01-05 16:56:59 +00002105 // Add argument registers to the end of the list so that they are known live
2106 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002107 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2108 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2109 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002110
Evan Cheng586ccac2008-03-18 23:36:35 +00002111 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002112 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002113 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2114
2115 // Add an implicit use of AL for x86 vararg functions.
2116 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002118
Gabor Greifba36cb52008-08-28 21:40:38 +00002119 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002120 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002121
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 if (isTailCall) {
2123 // If this is the first return lowered for this function, add the regs
2124 // to the liveout set for the function.
2125 if (MF.getRegInfo().liveout_empty()) {
2126 SmallVector<CCValAssign, 16> RVLocs;
2127 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2128 *DAG.getContext());
2129 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2130 for (unsigned i = 0; i != RVLocs.size(); ++i)
2131 if (RVLocs[i].isRegLoc())
2132 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2133 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002134
Dan Gohman98ca4f22009-08-05 01:29:28 +00002135 assert(((Callee.getOpcode() == ISD::Register &&
2136 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002137 cast<RegisterSDNode>(Callee)->getReg() == X86::R11)) ||
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2139 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002140 "Expecting a global address, external symbol, or scratch register");
Dan Gohman98ca4f22009-08-05 01:29:28 +00002141
2142 return DAG.getNode(X86ISD::TC_RETURN, dl,
2143 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002144 }
2145
Dale Johannesenace16102009-02-03 19:33:06 +00002146 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002147 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002148
Chris Lattner2d297092006-05-23 18:50:38 +00002149 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002150 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002151 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002152 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002153 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002154 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002155 // pops the hidden struct pointer, so we have to push it back.
2156 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002157 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002158 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002159 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002160
Gordon Henriksenae636f82008-01-03 16:47:34 +00002161 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002162 if (!IsSibcall) {
2163 Chain = DAG.getCALLSEQ_END(Chain,
2164 DAG.getIntPtrConstant(NumBytes, true),
2165 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2166 true),
2167 InFlag);
2168 InFlag = Chain.getValue(1);
2169 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002170
Chris Lattner3085e152007-02-25 08:59:22 +00002171 // Handle result values, copying them out of physregs into vregs that we
2172 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002173 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2174 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002175}
2176
Evan Cheng25ab6902006-09-08 06:48:29 +00002177
2178//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002179// Fast Calling Convention (tail call) implementation
2180//===----------------------------------------------------------------------===//
2181
2182// Like std call, callee cleans arguments, convention except that ECX is
2183// reserved for storing the tail called function address. Only 2 registers are
2184// free for argument passing (inreg). Tail call optimization is performed
2185// provided:
2186// * tailcallopt is enabled
2187// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002188// On X86_64 architecture with GOT-style position independent code only local
2189// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002190// To keep the stack aligned according to platform abi the function
2191// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2192// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002193// If a tail called function callee has more arguments than the caller the
2194// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002195// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002196// original REtADDR, but before the saved framepointer or the spilled registers
2197// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2198// stack layout:
2199// arg1
2200// arg2
2201// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002202// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002203// move area ]
2204// (possible EBP)
2205// ESI
2206// EDI
2207// local1 ..
2208
2209/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2210/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002211unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002212 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002213 MachineFunction &MF = DAG.getMachineFunction();
2214 const TargetMachine &TM = MF.getTarget();
2215 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2216 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002217 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002218 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002219 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002220 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2221 // Number smaller than 12 so just add the difference.
2222 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2223 } else {
2224 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002225 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002226 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002227 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002228 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002229}
2230
Evan Cheng5f941932010-02-05 02:21:12 +00002231/// MatchingStackOffset - Return true if the given stack call argument is
2232/// already available in the same position (relatively) of the caller's
2233/// incoming argument stack.
2234static
2235bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2236 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2237 const X86InstrInfo *TII) {
2238 int FI;
2239 if (Arg.getOpcode() == ISD::CopyFromReg) {
2240 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2241 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2242 return false;
2243 MachineInstr *Def = MRI->getVRegDef(VR);
2244 if (!Def)
2245 return false;
2246 if (!Flags.isByVal()) {
2247 if (!TII->isLoadFromStackSlot(Def, FI))
2248 return false;
2249 } else {
2250 unsigned Opcode = Def->getOpcode();
2251 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2252 Def->getOperand(1).isFI()) {
2253 FI = Def->getOperand(1).getIndex();
2254 if (MFI->getObjectSize(FI) != Flags.getByValSize())
2255 return false;
2256 } else
2257 return false;
2258 }
2259 } else {
2260 LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg);
2261 if (!Ld)
2262 return false;
2263 SDValue Ptr = Ld->getBasePtr();
2264 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2265 if (!FINode)
2266 return false;
2267 FI = FINode->getIndex();
2268 }
2269
2270 if (!MFI->isFixedObjectIndex(FI))
2271 return false;
2272 return Offset == MFI->getObjectOffset(FI);
2273}
2274
Dan Gohman98ca4f22009-08-05 01:29:28 +00002275/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2276/// for tail call optimization. Targets which want to do tail call
2277/// optimization should implement this function.
2278bool
2279X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002280 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002281 bool isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00002282 const SmallVectorImpl<ISD::OutputArg> &Outs,
2283 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002284 SelectionDAG& DAG) const {
Evan Chengb1712452010-01-27 06:25:16 +00002285 if (CalleeCC != CallingConv::Fast &&
2286 CalleeCC != CallingConv::C)
2287 return false;
2288
Evan Cheng7096ae42010-01-29 06:45:59 +00002289 // If -tailcallopt is specified, make fastcc functions tail-callable.
2290 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohman1797ed52010-02-08 20:27:50 +00002291 if (GuaranteedTailCallOpt) {
Evan Cheng843bd692010-01-31 06:44:49 +00002292 if (CalleeCC == CallingConv::Fast &&
2293 CallerF->getCallingConv() == CalleeCC)
2294 return true;
2295 return false;
2296 }
2297
Evan Chengb2c92902010-02-02 02:22:50 +00002298 // Look for obvious safe cases to perform tail call optimization that does not
2299 // requite ABI changes. This is what gcc calls sibcall.
2300
Evan Cheng843bd692010-01-31 06:44:49 +00002301 // Do not tail call optimize vararg calls for now.
2302 if (isVarArg)
2303 return false;
2304
Evan Chenga6bff982010-01-30 01:22:00 +00002305 // If the callee takes no arguments then go on to check the results of the
2306 // call.
2307 if (!Outs.empty()) {
2308 // Check if stack adjustment is needed. For now, do not do this if any
2309 // argument is passed on the stack.
2310 SmallVector<CCValAssign, 16> ArgLocs;
2311 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2312 ArgLocs, *DAG.getContext());
2313 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002314 if (CCInfo.getNextStackOffset()) {
2315 MachineFunction &MF = DAG.getMachineFunction();
2316 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2317 return false;
2318 if (Subtarget->isTargetWin64())
2319 // Win64 ABI has additional complications.
2320 return false;
2321
2322 // Check if the arguments are already laid out in the right way as
2323 // the caller's fixed stack objects.
2324 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002325 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2326 const X86InstrInfo *TII =
2327 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002328 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2329 CCValAssign &VA = ArgLocs[i];
2330 EVT RegVT = VA.getLocVT();
2331 SDValue Arg = Outs[i].Val;
2332 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002333 if (VA.getLocInfo() == CCValAssign::Indirect)
2334 return false;
2335 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002336 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2337 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002338 return false;
2339 }
2340 }
2341 }
Evan Chenga6bff982010-01-30 01:22:00 +00002342 }
Evan Chengb1712452010-01-27 06:25:16 +00002343
Evan Cheng86809cc2010-02-03 03:28:02 +00002344 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002345}
2346
Dan Gohman3df24e62008-09-03 23:12:08 +00002347FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002348X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2349 DwarfWriter *dw,
2350 DenseMap<const Value *, unsigned> &vm,
2351 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2352 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002353#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002354 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002355#endif
2356 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002357 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002358#ifndef NDEBUG
2359 , cil
2360#endif
2361 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002362}
2363
2364
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002365//===----------------------------------------------------------------------===//
2366// Other Lowering Hooks
2367//===----------------------------------------------------------------------===//
2368
2369
Dan Gohman475871a2008-07-27 21:46:04 +00002370SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002371 MachineFunction &MF = DAG.getMachineFunction();
2372 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2373 int ReturnAddrIndex = FuncInfo->getRAIndex();
2374
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002375 if (ReturnAddrIndex == 0) {
2376 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002377 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002378 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002379 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002380 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002381 }
2382
Evan Cheng25ab6902006-09-08 06:48:29 +00002383 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002384}
2385
2386
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002387bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2388 bool hasSymbolicDisplacement) {
2389 // Offset should fit into 32 bit immediate field.
2390 if (!isInt32(Offset))
2391 return false;
2392
2393 // If we don't have a symbolic displacement - we don't have any extra
2394 // restrictions.
2395 if (!hasSymbolicDisplacement)
2396 return true;
2397
2398 // FIXME: Some tweaks might be needed for medium code model.
2399 if (M != CodeModel::Small && M != CodeModel::Kernel)
2400 return false;
2401
2402 // For small code model we assume that latest object is 16MB before end of 31
2403 // bits boundary. We may also accept pretty large negative constants knowing
2404 // that all objects are in the positive half of address space.
2405 if (M == CodeModel::Small && Offset < 16*1024*1024)
2406 return true;
2407
2408 // For kernel code model we know that all object resist in the negative half
2409 // of 32bits address space. We may not accept negative offsets, since they may
2410 // be just off and we may accept pretty large positive ones.
2411 if (M == CodeModel::Kernel && Offset > 0)
2412 return true;
2413
2414 return false;
2415}
2416
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002417/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2418/// specific condition code, returning the condition code and the LHS/RHS of the
2419/// comparison to make.
2420static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2421 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002422 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002423 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2424 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2425 // X > -1 -> X == 0, jump !sign.
2426 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002427 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002428 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2429 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002430 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002431 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002432 // X < 1 -> X <= 0
2433 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002434 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002435 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002436 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002437
Evan Chengd9558e02006-01-06 00:43:03 +00002438 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002439 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002440 case ISD::SETEQ: return X86::COND_E;
2441 case ISD::SETGT: return X86::COND_G;
2442 case ISD::SETGE: return X86::COND_GE;
2443 case ISD::SETLT: return X86::COND_L;
2444 case ISD::SETLE: return X86::COND_LE;
2445 case ISD::SETNE: return X86::COND_NE;
2446 case ISD::SETULT: return X86::COND_B;
2447 case ISD::SETUGT: return X86::COND_A;
2448 case ISD::SETULE: return X86::COND_BE;
2449 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002450 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002451 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002452
Chris Lattner4c78e022008-12-23 23:42:27 +00002453 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002454
Chris Lattner4c78e022008-12-23 23:42:27 +00002455 // If LHS is a foldable load, but RHS is not, flip the condition.
2456 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2457 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2458 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2459 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002460 }
2461
Chris Lattner4c78e022008-12-23 23:42:27 +00002462 switch (SetCCOpcode) {
2463 default: break;
2464 case ISD::SETOLT:
2465 case ISD::SETOLE:
2466 case ISD::SETUGT:
2467 case ISD::SETUGE:
2468 std::swap(LHS, RHS);
2469 break;
2470 }
2471
2472 // On a floating point condition, the flags are set as follows:
2473 // ZF PF CF op
2474 // 0 | 0 | 0 | X > Y
2475 // 0 | 0 | 1 | X < Y
2476 // 1 | 0 | 0 | X == Y
2477 // 1 | 1 | 1 | unordered
2478 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002479 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002480 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002481 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002482 case ISD::SETOLT: // flipped
2483 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002484 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002485 case ISD::SETOLE: // flipped
2486 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002487 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002488 case ISD::SETUGT: // flipped
2489 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002490 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002491 case ISD::SETUGE: // flipped
2492 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002493 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002494 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002495 case ISD::SETNE: return X86::COND_NE;
2496 case ISD::SETUO: return X86::COND_P;
2497 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002498 case ISD::SETOEQ:
2499 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002500 }
Evan Chengd9558e02006-01-06 00:43:03 +00002501}
2502
Evan Cheng4a460802006-01-11 00:33:36 +00002503/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2504/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002505/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002506static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002507 switch (X86CC) {
2508 default:
2509 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002510 case X86::COND_B:
2511 case X86::COND_BE:
2512 case X86::COND_E:
2513 case X86::COND_P:
2514 case X86::COND_A:
2515 case X86::COND_AE:
2516 case X86::COND_NE:
2517 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002518 return true;
2519 }
2520}
2521
Evan Chengeb2f9692009-10-27 19:56:55 +00002522/// isFPImmLegal - Returns true if the target can instruction select the
2523/// specified FP immediate natively. If false, the legalizer will
2524/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002525bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002526 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2527 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2528 return true;
2529 }
2530 return false;
2531}
2532
Nate Begeman9008ca62009-04-27 18:41:29 +00002533/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2534/// the specified range (L, H].
2535static bool isUndefOrInRange(int Val, int Low, int Hi) {
2536 return (Val < 0) || (Val >= Low && Val < Hi);
2537}
2538
2539/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2540/// specified value.
2541static bool isUndefOrEqual(int Val, int CmpVal) {
2542 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002543 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002544 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002545}
2546
Nate Begeman9008ca62009-04-27 18:41:29 +00002547/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2548/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2549/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002550static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002551 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002552 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002553 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002554 return (Mask[0] < 2 && Mask[1] < 2);
2555 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002556}
2557
Nate Begeman9008ca62009-04-27 18:41:29 +00002558bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002559 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002560 N->getMask(M);
2561 return ::isPSHUFDMask(M, N->getValueType(0));
2562}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002563
Nate Begeman9008ca62009-04-27 18:41:29 +00002564/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2565/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002566static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002567 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002568 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002569
Nate Begeman9008ca62009-04-27 18:41:29 +00002570 // Lower quadword copied in order or undef.
2571 for (int i = 0; i != 4; ++i)
2572 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002573 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002574
Evan Cheng506d3df2006-03-29 23:07:14 +00002575 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002576 for (int i = 4; i != 8; ++i)
2577 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002578 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002579
Evan Cheng506d3df2006-03-29 23:07:14 +00002580 return true;
2581}
2582
Nate Begeman9008ca62009-04-27 18:41:29 +00002583bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002584 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002585 N->getMask(M);
2586 return ::isPSHUFHWMask(M, N->getValueType(0));
2587}
Evan Cheng506d3df2006-03-29 23:07:14 +00002588
Nate Begeman9008ca62009-04-27 18:41:29 +00002589/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2590/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002591static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002592 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002593 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002594
Rafael Espindola15684b22009-04-24 12:40:33 +00002595 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002596 for (int i = 4; i != 8; ++i)
2597 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002598 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002599
Rafael Espindola15684b22009-04-24 12:40:33 +00002600 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002601 for (int i = 0; i != 4; ++i)
2602 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002603 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002604
Rafael Espindola15684b22009-04-24 12:40:33 +00002605 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002606}
2607
Nate Begeman9008ca62009-04-27 18:41:29 +00002608bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002609 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002610 N->getMask(M);
2611 return ::isPSHUFLWMask(M, N->getValueType(0));
2612}
2613
Nate Begemana09008b2009-10-19 02:17:23 +00002614/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2615/// is suitable for input to PALIGNR.
2616static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2617 bool hasSSSE3) {
2618 int i, e = VT.getVectorNumElements();
2619
2620 // Do not handle v2i64 / v2f64 shuffles with palignr.
2621 if (e < 4 || !hasSSSE3)
2622 return false;
2623
2624 for (i = 0; i != e; ++i)
2625 if (Mask[i] >= 0)
2626 break;
2627
2628 // All undef, not a palignr.
2629 if (i == e)
2630 return false;
2631
2632 // Determine if it's ok to perform a palignr with only the LHS, since we
2633 // don't have access to the actual shuffle elements to see if RHS is undef.
2634 bool Unary = Mask[i] < (int)e;
2635 bool NeedsUnary = false;
2636
2637 int s = Mask[i] - i;
2638
2639 // Check the rest of the elements to see if they are consecutive.
2640 for (++i; i != e; ++i) {
2641 int m = Mask[i];
2642 if (m < 0)
2643 continue;
2644
2645 Unary = Unary && (m < (int)e);
2646 NeedsUnary = NeedsUnary || (m < s);
2647
2648 if (NeedsUnary && !Unary)
2649 return false;
2650 if (Unary && m != ((s+i) & (e-1)))
2651 return false;
2652 if (!Unary && m != (s+i))
2653 return false;
2654 }
2655 return true;
2656}
2657
2658bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2659 SmallVector<int, 8> M;
2660 N->getMask(M);
2661 return ::isPALIGNRMask(M, N->getValueType(0), true);
2662}
2663
Evan Cheng14aed5e2006-03-24 01:18:28 +00002664/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2665/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002666static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002667 int NumElems = VT.getVectorNumElements();
2668 if (NumElems != 2 && NumElems != 4)
2669 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002670
Nate Begeman9008ca62009-04-27 18:41:29 +00002671 int Half = NumElems / 2;
2672 for (int i = 0; i < Half; ++i)
2673 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002674 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002675 for (int i = Half; i < NumElems; ++i)
2676 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002677 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002678
Evan Cheng14aed5e2006-03-24 01:18:28 +00002679 return true;
2680}
2681
Nate Begeman9008ca62009-04-27 18:41:29 +00002682bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2683 SmallVector<int, 8> M;
2684 N->getMask(M);
2685 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002686}
2687
Evan Cheng213d2cf2007-05-17 18:45:50 +00002688/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002689/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2690/// half elements to come from vector 1 (which would equal the dest.) and
2691/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002692static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002693 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002694
2695 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002696 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002697
Nate Begeman9008ca62009-04-27 18:41:29 +00002698 int Half = NumElems / 2;
2699 for (int i = 0; i < Half; ++i)
2700 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002701 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002702 for (int i = Half; i < NumElems; ++i)
2703 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002704 return false;
2705 return true;
2706}
2707
Nate Begeman9008ca62009-04-27 18:41:29 +00002708static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2709 SmallVector<int, 8> M;
2710 N->getMask(M);
2711 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002712}
2713
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002714/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2715/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002716bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2717 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002718 return false;
2719
Evan Cheng2064a2b2006-03-28 06:50:32 +00002720 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002721 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2722 isUndefOrEqual(N->getMaskElt(1), 7) &&
2723 isUndefOrEqual(N->getMaskElt(2), 2) &&
2724 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002725}
2726
Nate Begeman0b10b912009-11-07 23:17:15 +00002727/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2728/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2729/// <2, 3, 2, 3>
2730bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2731 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2732
2733 if (NumElems != 4)
2734 return false;
2735
2736 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2737 isUndefOrEqual(N->getMaskElt(1), 3) &&
2738 isUndefOrEqual(N->getMaskElt(2), 2) &&
2739 isUndefOrEqual(N->getMaskElt(3), 3);
2740}
2741
Evan Cheng5ced1d82006-04-06 23:23:56 +00002742/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2743/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002744bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2745 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002746
Evan Cheng5ced1d82006-04-06 23:23:56 +00002747 if (NumElems != 2 && NumElems != 4)
2748 return false;
2749
Evan Chengc5cdff22006-04-07 21:53:05 +00002750 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002751 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002752 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002753
Evan Chengc5cdff22006-04-07 21:53:05 +00002754 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002755 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002756 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002757
2758 return true;
2759}
2760
Nate Begeman0b10b912009-11-07 23:17:15 +00002761/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2762/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2763bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002764 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002765
Evan Cheng5ced1d82006-04-06 23:23:56 +00002766 if (NumElems != 2 && NumElems != 4)
2767 return false;
2768
Evan Chengc5cdff22006-04-07 21:53:05 +00002769 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002770 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002771 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002772
Nate Begeman9008ca62009-04-27 18:41:29 +00002773 for (unsigned i = 0; i < NumElems/2; ++i)
2774 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002775 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002776
2777 return true;
2778}
2779
Evan Cheng0038e592006-03-28 00:39:58 +00002780/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2781/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002782static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002783 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002784 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002785 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002786 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002787
Nate Begeman9008ca62009-04-27 18:41:29 +00002788 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2789 int BitI = Mask[i];
2790 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002791 if (!isUndefOrEqual(BitI, j))
2792 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002793 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002794 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002795 return false;
2796 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002797 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002798 return false;
2799 }
Evan Cheng0038e592006-03-28 00:39:58 +00002800 }
Evan Cheng0038e592006-03-28 00:39:58 +00002801 return true;
2802}
2803
Nate Begeman9008ca62009-04-27 18:41:29 +00002804bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2805 SmallVector<int, 8> M;
2806 N->getMask(M);
2807 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002808}
2809
Evan Cheng4fcb9222006-03-28 02:43:26 +00002810/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2811/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002812static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002813 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002814 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002815 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002816 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002817
Nate Begeman9008ca62009-04-27 18:41:29 +00002818 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2819 int BitI = Mask[i];
2820 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002821 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002822 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002823 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002824 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002825 return false;
2826 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002827 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002828 return false;
2829 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002830 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002831 return true;
2832}
2833
Nate Begeman9008ca62009-04-27 18:41:29 +00002834bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2835 SmallVector<int, 8> M;
2836 N->getMask(M);
2837 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002838}
2839
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002840/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2841/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2842/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002843static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002844 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002845 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002846 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002847
Nate Begeman9008ca62009-04-27 18:41:29 +00002848 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2849 int BitI = Mask[i];
2850 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002851 if (!isUndefOrEqual(BitI, j))
2852 return false;
2853 if (!isUndefOrEqual(BitI1, j))
2854 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002855 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002856 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002857}
2858
Nate Begeman9008ca62009-04-27 18:41:29 +00002859bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2860 SmallVector<int, 8> M;
2861 N->getMask(M);
2862 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2863}
2864
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002865/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2866/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2867/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002868static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002869 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002870 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2871 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002872
Nate Begeman9008ca62009-04-27 18:41:29 +00002873 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2874 int BitI = Mask[i];
2875 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002876 if (!isUndefOrEqual(BitI, j))
2877 return false;
2878 if (!isUndefOrEqual(BitI1, j))
2879 return false;
2880 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002881 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002882}
2883
Nate Begeman9008ca62009-04-27 18:41:29 +00002884bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2885 SmallVector<int, 8> M;
2886 N->getMask(M);
2887 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2888}
2889
Evan Cheng017dcc62006-04-21 01:05:10 +00002890/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2891/// specifies a shuffle of elements that is suitable for input to MOVSS,
2892/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002893static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002894 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002895 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002896
2897 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002898
Nate Begeman9008ca62009-04-27 18:41:29 +00002899 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002900 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002901
Nate Begeman9008ca62009-04-27 18:41:29 +00002902 for (int i = 1; i < NumElts; ++i)
2903 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002904 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002905
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002906 return true;
2907}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002908
Nate Begeman9008ca62009-04-27 18:41:29 +00002909bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2910 SmallVector<int, 8> M;
2911 N->getMask(M);
2912 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002913}
2914
Evan Cheng017dcc62006-04-21 01:05:10 +00002915/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2916/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002917/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002918static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002919 bool V2IsSplat = false, bool V2IsUndef = false) {
2920 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002921 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002922 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002923
Nate Begeman9008ca62009-04-27 18:41:29 +00002924 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002925 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002926
Nate Begeman9008ca62009-04-27 18:41:29 +00002927 for (int i = 1; i < NumOps; ++i)
2928 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2929 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2930 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002931 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002932
Evan Cheng39623da2006-04-20 08:58:49 +00002933 return true;
2934}
2935
Nate Begeman9008ca62009-04-27 18:41:29 +00002936static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002937 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002938 SmallVector<int, 8> M;
2939 N->getMask(M);
2940 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002941}
2942
Evan Chengd9539472006-04-14 21:59:03 +00002943/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2944/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002945bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2946 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002947 return false;
2948
2949 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002950 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002951 int Elt = N->getMaskElt(i);
2952 if (Elt >= 0 && Elt != 1)
2953 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002954 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002955
2956 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002957 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002958 int Elt = N->getMaskElt(i);
2959 if (Elt >= 0 && Elt != 3)
2960 return false;
2961 if (Elt == 3)
2962 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002963 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002964 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002965 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002966 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002967}
2968
2969/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2970/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002971bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2972 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002973 return false;
2974
2975 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002976 for (unsigned i = 0; i < 2; ++i)
2977 if (N->getMaskElt(i) > 0)
2978 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002979
2980 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002981 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002982 int Elt = N->getMaskElt(i);
2983 if (Elt >= 0 && Elt != 2)
2984 return false;
2985 if (Elt == 2)
2986 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002987 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002988 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002989 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002990}
2991
Evan Cheng0b457f02008-09-25 20:50:48 +00002992/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2993/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002994bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2995 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002996
Nate Begeman9008ca62009-04-27 18:41:29 +00002997 for (int i = 0; i < e; ++i)
2998 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002999 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003000 for (int i = 0; i < e; ++i)
3001 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003002 return false;
3003 return true;
3004}
3005
Evan Cheng63d33002006-03-22 08:01:21 +00003006/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003007/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003008unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003009 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3010 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3011
Evan Chengb9df0ca2006-03-22 02:53:00 +00003012 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3013 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003014 for (int i = 0; i < NumOperands; ++i) {
3015 int Val = SVOp->getMaskElt(NumOperands-i-1);
3016 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003017 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003018 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003019 if (i != NumOperands - 1)
3020 Mask <<= Shift;
3021 }
Evan Cheng63d33002006-03-22 08:01:21 +00003022 return Mask;
3023}
3024
Evan Cheng506d3df2006-03-29 23:07:14 +00003025/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003026/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003027unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003028 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003029 unsigned Mask = 0;
3030 // 8 nodes, but we only care about the last 4.
3031 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003032 int Val = SVOp->getMaskElt(i);
3033 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003034 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003035 if (i != 4)
3036 Mask <<= 2;
3037 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003038 return Mask;
3039}
3040
3041/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003042/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003043unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003044 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003045 unsigned Mask = 0;
3046 // 8 nodes, but we only care about the first 4.
3047 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003048 int Val = SVOp->getMaskElt(i);
3049 if (Val >= 0)
3050 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003051 if (i != 0)
3052 Mask <<= 2;
3053 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003054 return Mask;
3055}
3056
Nate Begemana09008b2009-10-19 02:17:23 +00003057/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3058/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3059unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3060 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3061 EVT VVT = N->getValueType(0);
3062 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3063 int Val = 0;
3064
3065 unsigned i, e;
3066 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3067 Val = SVOp->getMaskElt(i);
3068 if (Val >= 0)
3069 break;
3070 }
3071 return (Val - i) * EltSize;
3072}
3073
Evan Cheng37b73872009-07-30 08:33:02 +00003074/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3075/// constant +0.0.
3076bool X86::isZeroNode(SDValue Elt) {
3077 return ((isa<ConstantSDNode>(Elt) &&
3078 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3079 (isa<ConstantFPSDNode>(Elt) &&
3080 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3081}
3082
Nate Begeman9008ca62009-04-27 18:41:29 +00003083/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3084/// their permute mask.
3085static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3086 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003087 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003088 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003089 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003090
Nate Begeman5a5ca152009-04-29 05:20:52 +00003091 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003092 int idx = SVOp->getMaskElt(i);
3093 if (idx < 0)
3094 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003095 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003096 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003097 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003098 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003099 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003100 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3101 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003102}
3103
Evan Cheng779ccea2007-12-07 21:30:01 +00003104/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3105/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003106static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003107 unsigned NumElems = VT.getVectorNumElements();
3108 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003109 int idx = Mask[i];
3110 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003111 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003112 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003113 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003114 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003115 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003116 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003117}
3118
Evan Cheng533a0aa2006-04-19 20:35:22 +00003119/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3120/// match movhlps. The lower half elements should come from upper half of
3121/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003122/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003123static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3124 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003125 return false;
3126 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003127 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003128 return false;
3129 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003130 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003131 return false;
3132 return true;
3133}
3134
Evan Cheng5ced1d82006-04-06 23:23:56 +00003135/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003136/// is promoted to a vector. It also returns the LoadSDNode by reference if
3137/// required.
3138static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003139 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3140 return false;
3141 N = N->getOperand(0).getNode();
3142 if (!ISD::isNON_EXTLoad(N))
3143 return false;
3144 if (LD)
3145 *LD = cast<LoadSDNode>(N);
3146 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003147}
3148
Evan Cheng533a0aa2006-04-19 20:35:22 +00003149/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3150/// match movlp{s|d}. The lower half elements should come from lower half of
3151/// V1 (and in order), and the upper half elements should come from the upper
3152/// half of V2 (and in order). And since V1 will become the source of the
3153/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003154static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3155 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003156 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003157 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003158 // Is V2 is a vector load, don't do this transformation. We will try to use
3159 // load folding shufps op.
3160 if (ISD::isNON_EXTLoad(V2))
3161 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003162
Nate Begeman5a5ca152009-04-29 05:20:52 +00003163 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003164
Evan Cheng533a0aa2006-04-19 20:35:22 +00003165 if (NumElems != 2 && NumElems != 4)
3166 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003167 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003168 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003169 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003170 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003171 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003172 return false;
3173 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003174}
3175
Evan Cheng39623da2006-04-20 08:58:49 +00003176/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3177/// all the same.
3178static bool isSplatVector(SDNode *N) {
3179 if (N->getOpcode() != ISD::BUILD_VECTOR)
3180 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003181
Dan Gohman475871a2008-07-27 21:46:04 +00003182 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003183 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3184 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003185 return false;
3186 return true;
3187}
3188
Evan Cheng213d2cf2007-05-17 18:45:50 +00003189/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003190/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003191/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003192static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003193 SDValue V1 = N->getOperand(0);
3194 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003195 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3196 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003197 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003198 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003199 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003200 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3201 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003202 if (Opc != ISD::BUILD_VECTOR ||
3203 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003204 return false;
3205 } else if (Idx >= 0) {
3206 unsigned Opc = V1.getOpcode();
3207 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3208 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003209 if (Opc != ISD::BUILD_VECTOR ||
3210 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003211 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003212 }
3213 }
3214 return true;
3215}
3216
3217/// getZeroVector - Returns a vector of specified type with all zero elements.
3218///
Owen Andersone50ed302009-08-10 22:56:29 +00003219static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003220 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003221 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003222
Chris Lattner8a594482007-11-25 00:24:49 +00003223 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3224 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003225 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003226 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003227 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3228 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003229 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003230 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3231 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003232 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003233 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3234 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003235 }
Dale Johannesenace16102009-02-03 19:33:06 +00003236 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003237}
3238
Chris Lattner8a594482007-11-25 00:24:49 +00003239/// getOnesVector - Returns a vector of specified type with all bits set.
3240///
Owen Andersone50ed302009-08-10 22:56:29 +00003241static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003242 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003243
Chris Lattner8a594482007-11-25 00:24:49 +00003244 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3245 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003246 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003247 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003248 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003249 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003250 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003251 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003252 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003253}
3254
3255
Evan Cheng39623da2006-04-20 08:58:49 +00003256/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3257/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003258static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003259 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003260 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003261
Evan Cheng39623da2006-04-20 08:58:49 +00003262 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003263 SmallVector<int, 8> MaskVec;
3264 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003265
Nate Begeman5a5ca152009-04-29 05:20:52 +00003266 for (unsigned i = 0; i != NumElems; ++i) {
3267 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003268 MaskVec[i] = NumElems;
3269 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003270 }
Evan Cheng39623da2006-04-20 08:58:49 +00003271 }
Evan Cheng39623da2006-04-20 08:58:49 +00003272 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003273 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3274 SVOp->getOperand(1), &MaskVec[0]);
3275 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003276}
3277
Evan Cheng017dcc62006-04-21 01:05:10 +00003278/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3279/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003280static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003281 SDValue V2) {
3282 unsigned NumElems = VT.getVectorNumElements();
3283 SmallVector<int, 8> Mask;
3284 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003285 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003286 Mask.push_back(i);
3287 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003288}
3289
Nate Begeman9008ca62009-04-27 18:41:29 +00003290/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003291static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003292 SDValue V2) {
3293 unsigned NumElems = VT.getVectorNumElements();
3294 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003295 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003296 Mask.push_back(i);
3297 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003298 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003299 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003300}
3301
Nate Begeman9008ca62009-04-27 18:41:29 +00003302/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003303static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003304 SDValue V2) {
3305 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003306 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003307 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003308 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003309 Mask.push_back(i + Half);
3310 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003311 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003312 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003313}
3314
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003315/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003316static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003317 bool HasSSE2) {
3318 if (SV->getValueType(0).getVectorNumElements() <= 4)
3319 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003320
Owen Anderson825b72b2009-08-11 20:47:22 +00003321 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003322 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003323 DebugLoc dl = SV->getDebugLoc();
3324 SDValue V1 = SV->getOperand(0);
3325 int NumElems = VT.getVectorNumElements();
3326 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003327
Nate Begeman9008ca62009-04-27 18:41:29 +00003328 // unpack elements to the correct location
3329 while (NumElems > 4) {
3330 if (EltNo < NumElems/2) {
3331 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3332 } else {
3333 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3334 EltNo -= NumElems/2;
3335 }
3336 NumElems >>= 1;
3337 }
Eric Christopherfd179292009-08-27 18:07:15 +00003338
Nate Begeman9008ca62009-04-27 18:41:29 +00003339 // Perform the splat.
3340 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003341 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003342 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3343 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003344}
3345
Evan Chengba05f722006-04-21 23:03:30 +00003346/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003347/// vector of zero or undef vector. This produces a shuffle where the low
3348/// element of V2 is swizzled into the zero/undef vector, landing at element
3349/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003350static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003351 bool isZero, bool HasSSE2,
3352 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003353 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003354 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003355 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3356 unsigned NumElems = VT.getVectorNumElements();
3357 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003358 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003359 // If this is the insertion idx, put the low elt of V2 here.
3360 MaskVec.push_back(i == Idx ? NumElems : i);
3361 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003362}
3363
Evan Chengf26ffe92008-05-29 08:22:04 +00003364/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3365/// a shuffle that is zero.
3366static
Nate Begeman9008ca62009-04-27 18:41:29 +00003367unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3368 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003369 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003370 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003371 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003372 int Idx = SVOp->getMaskElt(Index);
3373 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003374 ++NumZeros;
3375 continue;
3376 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003377 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003378 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003379 ++NumZeros;
3380 else
3381 break;
3382 }
3383 return NumZeros;
3384}
3385
3386/// isVectorShift - Returns true if the shuffle can be implemented as a
3387/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003388/// FIXME: split into pslldqi, psrldqi, palignr variants.
3389static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003390 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003391 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003392
3393 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003394 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003395 if (!NumZeros) {
3396 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003397 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003398 if (!NumZeros)
3399 return false;
3400 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003401 bool SeenV1 = false;
3402 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003403 for (int i = NumZeros; i < NumElems; ++i) {
3404 int Val = isLeft ? (i - NumZeros) : i;
3405 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3406 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003407 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003408 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003409 SeenV1 = true;
3410 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003411 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003412 SeenV2 = true;
3413 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003415 return false;
3416 }
3417 if (SeenV1 && SeenV2)
3418 return false;
3419
Nate Begeman9008ca62009-04-27 18:41:29 +00003420 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003421 ShAmt = NumZeros;
3422 return true;
3423}
3424
3425
Evan Chengc78d3b42006-04-24 18:01:45 +00003426/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3427///
Dan Gohman475871a2008-07-27 21:46:04 +00003428static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003429 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003430 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003431 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003432 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003433
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003434 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003435 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003436 bool First = true;
3437 for (unsigned i = 0; i < 16; ++i) {
3438 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3439 if (ThisIsNonZero && First) {
3440 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003441 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003442 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003443 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003444 First = false;
3445 }
3446
3447 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003448 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003449 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3450 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003451 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003452 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003453 }
3454 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003455 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3456 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3457 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003458 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003459 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003460 } else
3461 ThisElt = LastElt;
3462
Gabor Greifba36cb52008-08-28 21:40:38 +00003463 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003464 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003465 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003466 }
3467 }
3468
Owen Anderson825b72b2009-08-11 20:47:22 +00003469 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003470}
3471
Bill Wendlinga348c562007-03-22 18:42:45 +00003472/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003473///
Dan Gohman475871a2008-07-27 21:46:04 +00003474static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003475 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003476 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003477 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003478 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003479
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003480 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003481 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003482 bool First = true;
3483 for (unsigned i = 0; i < 8; ++i) {
3484 bool isNonZero = (NonZeros & (1 << i)) != 0;
3485 if (isNonZero) {
3486 if (First) {
3487 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003488 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003489 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003490 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003491 First = false;
3492 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003493 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003495 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003496 }
3497 }
3498
3499 return V;
3500}
3501
Evan Chengf26ffe92008-05-29 08:22:04 +00003502/// getVShift - Return a vector logical shift node.
3503///
Owen Andersone50ed302009-08-10 22:56:29 +00003504static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003505 unsigned NumBits, SelectionDAG &DAG,
3506 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003507 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003508 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003509 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003510 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3511 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3512 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003513 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003514}
3515
Dan Gohman475871a2008-07-27 21:46:04 +00003516SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003517X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3518 SelectionDAG &DAG) {
3519
3520 // Check if the scalar load can be widened into a vector load. And if
3521 // the address is "base + cst" see if the cst can be "absorbed" into
3522 // the shuffle mask.
3523 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3524 SDValue Ptr = LD->getBasePtr();
3525 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3526 return SDValue();
3527 EVT PVT = LD->getValueType(0);
3528 if (PVT != MVT::i32 && PVT != MVT::f32)
3529 return SDValue();
3530
3531 int FI = -1;
3532 int64_t Offset = 0;
3533 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3534 FI = FINode->getIndex();
3535 Offset = 0;
3536 } else if (Ptr.getOpcode() == ISD::ADD &&
3537 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3538 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3539 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3540 Offset = Ptr.getConstantOperandVal(1);
3541 Ptr = Ptr.getOperand(0);
3542 } else {
3543 return SDValue();
3544 }
3545
3546 SDValue Chain = LD->getChain();
3547 // Make sure the stack object alignment is at least 16.
3548 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3549 if (DAG.InferPtrAlignment(Ptr) < 16) {
3550 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003551 // Can't change the alignment. FIXME: It's possible to compute
3552 // the exact stack offset and reference FI + adjust offset instead.
3553 // If someone *really* cares about this. That's the way to implement it.
3554 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003555 } else {
3556 MFI->setObjectAlignment(FI, 16);
3557 }
3558 }
3559
3560 // (Offset % 16) must be multiple of 4. Then address is then
3561 // Ptr + (Offset & ~15).
3562 if (Offset < 0)
3563 return SDValue();
3564 if ((Offset % 16) & 3)
3565 return SDValue();
3566 int64_t StartOffset = Offset & ~15;
3567 if (StartOffset)
3568 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3569 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3570
3571 int EltNo = (Offset - StartOffset) >> 2;
3572 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3573 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003574 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3575 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003576 // Canonicalize it to a v4i32 shuffle.
3577 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3578 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3579 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3580 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3581 }
3582
3583 return SDValue();
3584}
3585
3586SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003587X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003588 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003589 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003590 if (ISD::isBuildVectorAllZeros(Op.getNode())
3591 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003592 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3593 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3594 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003595 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003596 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003597
Gabor Greifba36cb52008-08-28 21:40:38 +00003598 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003599 return getOnesVector(Op.getValueType(), DAG, dl);
3600 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003601 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003602
Owen Andersone50ed302009-08-10 22:56:29 +00003603 EVT VT = Op.getValueType();
3604 EVT ExtVT = VT.getVectorElementType();
3605 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003606
3607 unsigned NumElems = Op.getNumOperands();
3608 unsigned NumZero = 0;
3609 unsigned NumNonZero = 0;
3610 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003611 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003612 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003613 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003614 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003615 if (Elt.getOpcode() == ISD::UNDEF)
3616 continue;
3617 Values.insert(Elt);
3618 if (Elt.getOpcode() != ISD::Constant &&
3619 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003620 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003621 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003622 NumZero++;
3623 else {
3624 NonZeros |= (1 << i);
3625 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003626 }
3627 }
3628
Dan Gohman7f321562007-06-25 16:23:39 +00003629 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003630 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003631 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003632 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003633
Chris Lattner67f453a2008-03-09 05:42:06 +00003634 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003635 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003636 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003637 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003638
Chris Lattner62098042008-03-09 01:05:04 +00003639 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3640 // the value are obviously zero, truncate the value to i32 and do the
3641 // insertion that way. Only do this if the value is non-constant or if the
3642 // value is a constant being inserted into element 0. It is cheaper to do
3643 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003644 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003645 (!IsAllConstants || Idx == 0)) {
3646 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3647 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003648 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3649 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003650
Chris Lattner62098042008-03-09 01:05:04 +00003651 // Truncate the value (which may itself be a constant) to i32, and
3652 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003653 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003654 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003655 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3656 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003657
Chris Lattner62098042008-03-09 01:05:04 +00003658 // Now we have our 32-bit value zero extended in the low element of
3659 // a vector. If Idx != 0, swizzle it into place.
3660 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003661 SmallVector<int, 4> Mask;
3662 Mask.push_back(Idx);
3663 for (unsigned i = 1; i != VecElts; ++i)
3664 Mask.push_back(i);
3665 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003666 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003667 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003668 }
Dale Johannesenace16102009-02-03 19:33:06 +00003669 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003670 }
3671 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003672
Chris Lattner19f79692008-03-08 22:59:52 +00003673 // If we have a constant or non-constant insertion into the low element of
3674 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3675 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003676 // depending on what the source datatype is.
3677 if (Idx == 0) {
3678 if (NumZero == 0) {
3679 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003680 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3681 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003682 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3683 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3684 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3685 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003686 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3687 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3688 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003689 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3690 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3691 Subtarget->hasSSE2(), DAG);
3692 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3693 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003694 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003695
3696 // Is it a vector logical left shift?
3697 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003698 X86::isZeroNode(Op.getOperand(0)) &&
3699 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003700 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003701 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003702 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003703 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003704 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003705 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003706
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003707 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003708 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003709
Chris Lattner19f79692008-03-08 22:59:52 +00003710 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3711 // is a non-constant being inserted into an element other than the low one,
3712 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3713 // movd/movss) to move this into the low element, then shuffle it into
3714 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003715 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003716 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003717
Evan Cheng0db9fe62006-04-25 20:13:52 +00003718 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003719 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3720 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003721 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003722 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003723 MaskVec.push_back(i == Idx ? 0 : 1);
3724 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003725 }
3726 }
3727
Chris Lattner67f453a2008-03-09 05:42:06 +00003728 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003729 if (Values.size() == 1) {
3730 if (EVTBits == 32) {
3731 // Instead of a shuffle like this:
3732 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3733 // Check if it's possible to issue this instead.
3734 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3735 unsigned Idx = CountTrailingZeros_32(NonZeros);
3736 SDValue Item = Op.getOperand(Idx);
3737 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3738 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3739 }
Dan Gohman475871a2008-07-27 21:46:04 +00003740 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003741 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003742
Dan Gohmana3941172007-07-24 22:55:08 +00003743 // A vector full of immediates; various special cases are already
3744 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003745 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003746 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003747
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003748 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003749 if (EVTBits == 64) {
3750 if (NumNonZero == 1) {
3751 // One half is zero or undef.
3752 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003753 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003754 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003755 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3756 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003757 }
Dan Gohman475871a2008-07-27 21:46:04 +00003758 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003759 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003760
3761 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003762 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003763 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003764 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003765 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003766 }
3767
Bill Wendling826f36f2007-03-28 00:57:11 +00003768 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003769 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003770 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003771 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003772 }
3773
3774 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003775 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003776 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003777 if (NumElems == 4 && NumZero > 0) {
3778 for (unsigned i = 0; i < 4; ++i) {
3779 bool isZero = !(NonZeros & (1 << i));
3780 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003781 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003782 else
Dale Johannesenace16102009-02-03 19:33:06 +00003783 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003784 }
3785
3786 for (unsigned i = 0; i < 2; ++i) {
3787 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3788 default: break;
3789 case 0:
3790 V[i] = V[i*2]; // Must be a zero vector.
3791 break;
3792 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003793 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003794 break;
3795 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003796 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003797 break;
3798 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003799 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003800 break;
3801 }
3802 }
3803
Nate Begeman9008ca62009-04-27 18:41:29 +00003804 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003805 bool Reverse = (NonZeros & 0x3) == 2;
3806 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003807 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003808 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3809 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003810 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3811 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003812 }
3813
3814 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003815 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3816 // values to be inserted is equal to the number of elements, in which case
3817 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003818 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003819 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003820 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003821 getSubtarget()->hasSSE41()) {
3822 V[0] = DAG.getUNDEF(VT);
3823 for (unsigned i = 0; i < NumElems; ++i)
3824 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3825 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3826 Op.getOperand(i), DAG.getIntPtrConstant(i));
3827 return V[0];
3828 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003829 // Expand into a number of unpckl*.
3830 // e.g. for v4f32
3831 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3832 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3833 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003834 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003835 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003836 NumElems >>= 1;
3837 while (NumElems != 0) {
3838 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003839 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003840 NumElems >>= 1;
3841 }
3842 return V[0];
3843 }
3844
Dan Gohman475871a2008-07-27 21:46:04 +00003845 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003846}
3847
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003848SDValue
3849X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3850 // We support concatenate two MMX registers and place them in a MMX
3851 // register. This is better than doing a stack convert.
3852 DebugLoc dl = Op.getDebugLoc();
3853 EVT ResVT = Op.getValueType();
3854 assert(Op.getNumOperands() == 2);
3855 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3856 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3857 int Mask[2];
3858 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3859 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3860 InVec = Op.getOperand(1);
3861 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3862 unsigned NumElts = ResVT.getVectorNumElements();
3863 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3864 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3865 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3866 } else {
3867 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3868 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3869 Mask[0] = 0; Mask[1] = 2;
3870 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3871 }
3872 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3873}
3874
Nate Begemanb9a47b82009-02-23 08:49:38 +00003875// v8i16 shuffles - Prefer shuffles in the following order:
3876// 1. [all] pshuflw, pshufhw, optional move
3877// 2. [ssse3] 1 x pshufb
3878// 3. [ssse3] 2 x pshufb + 1 x por
3879// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003880static
Nate Begeman9008ca62009-04-27 18:41:29 +00003881SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3882 SelectionDAG &DAG, X86TargetLowering &TLI) {
3883 SDValue V1 = SVOp->getOperand(0);
3884 SDValue V2 = SVOp->getOperand(1);
3885 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003886 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003887
Nate Begemanb9a47b82009-02-23 08:49:38 +00003888 // Determine if more than 1 of the words in each of the low and high quadwords
3889 // of the result come from the same quadword of one of the two inputs. Undef
3890 // mask values count as coming from any quadword, for better codegen.
3891 SmallVector<unsigned, 4> LoQuad(4);
3892 SmallVector<unsigned, 4> HiQuad(4);
3893 BitVector InputQuads(4);
3894 for (unsigned i = 0; i < 8; ++i) {
3895 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003896 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003897 MaskVals.push_back(EltIdx);
3898 if (EltIdx < 0) {
3899 ++Quad[0];
3900 ++Quad[1];
3901 ++Quad[2];
3902 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003903 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003904 }
3905 ++Quad[EltIdx / 4];
3906 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003907 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003908
Nate Begemanb9a47b82009-02-23 08:49:38 +00003909 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003910 unsigned MaxQuad = 1;
3911 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003912 if (LoQuad[i] > MaxQuad) {
3913 BestLoQuad = i;
3914 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003915 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003916 }
3917
Nate Begemanb9a47b82009-02-23 08:49:38 +00003918 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003919 MaxQuad = 1;
3920 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003921 if (HiQuad[i] > MaxQuad) {
3922 BestHiQuad = i;
3923 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003924 }
3925 }
3926
Nate Begemanb9a47b82009-02-23 08:49:38 +00003927 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003928 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003929 // single pshufb instruction is necessary. If There are more than 2 input
3930 // quads, disable the next transformation since it does not help SSSE3.
3931 bool V1Used = InputQuads[0] || InputQuads[1];
3932 bool V2Used = InputQuads[2] || InputQuads[3];
3933 if (TLI.getSubtarget()->hasSSSE3()) {
3934 if (InputQuads.count() == 2 && V1Used && V2Used) {
3935 BestLoQuad = InputQuads.find_first();
3936 BestHiQuad = InputQuads.find_next(BestLoQuad);
3937 }
3938 if (InputQuads.count() > 2) {
3939 BestLoQuad = -1;
3940 BestHiQuad = -1;
3941 }
3942 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003943
Nate Begemanb9a47b82009-02-23 08:49:38 +00003944 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3945 // the shuffle mask. If a quad is scored as -1, that means that it contains
3946 // words from all 4 input quadwords.
3947 SDValue NewV;
3948 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003949 SmallVector<int, 8> MaskV;
3950 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3951 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003952 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003953 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3954 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3955 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003956
Nate Begemanb9a47b82009-02-23 08:49:38 +00003957 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3958 // source words for the shuffle, to aid later transformations.
3959 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003960 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003961 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003962 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003963 if (idx != (int)i)
3964 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003965 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003966 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003967 AllWordsInNewV = false;
3968 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003969 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003970
Nate Begemanb9a47b82009-02-23 08:49:38 +00003971 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3972 if (AllWordsInNewV) {
3973 for (int i = 0; i != 8; ++i) {
3974 int idx = MaskVals[i];
3975 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003976 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003977 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003978 if ((idx != i) && idx < 4)
3979 pshufhw = false;
3980 if ((idx != i) && idx > 3)
3981 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003982 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003983 V1 = NewV;
3984 V2Used = false;
3985 BestLoQuad = 0;
3986 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003987 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003988
Nate Begemanb9a47b82009-02-23 08:49:38 +00003989 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3990 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003991 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003992 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003993 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003994 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003995 }
Eric Christopherfd179292009-08-27 18:07:15 +00003996
Nate Begemanb9a47b82009-02-23 08:49:38 +00003997 // If we have SSSE3, and all words of the result are from 1 input vector,
3998 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3999 // is present, fall back to case 4.
4000 if (TLI.getSubtarget()->hasSSSE3()) {
4001 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004002
Nate Begemanb9a47b82009-02-23 08:49:38 +00004003 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004004 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004005 // mask, and elements that come from V1 in the V2 mask, so that the two
4006 // results can be OR'd together.
4007 bool TwoInputs = V1Used && V2Used;
4008 for (unsigned i = 0; i != 8; ++i) {
4009 int EltIdx = MaskVals[i] * 2;
4010 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004011 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4012 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004013 continue;
4014 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004015 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4016 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004017 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004018 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004019 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004020 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004021 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004022 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004023 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004024
Nate Begemanb9a47b82009-02-23 08:49:38 +00004025 // Calculate the shuffle mask for the second input, shuffle it, and
4026 // OR it with the first shuffled input.
4027 pshufbMask.clear();
4028 for (unsigned i = 0; i != 8; ++i) {
4029 int EltIdx = MaskVals[i] * 2;
4030 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004031 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4032 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004033 continue;
4034 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004035 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4036 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004037 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004038 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004039 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004040 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004041 MVT::v16i8, &pshufbMask[0], 16));
4042 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4043 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004044 }
4045
4046 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4047 // and update MaskVals with new element order.
4048 BitVector InOrder(8);
4049 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004050 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004051 for (int i = 0; i != 4; ++i) {
4052 int idx = MaskVals[i];
4053 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004055 InOrder.set(i);
4056 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004057 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004058 InOrder.set(i);
4059 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004060 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004061 }
4062 }
4063 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004064 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004065 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004066 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004067 }
Eric Christopherfd179292009-08-27 18:07:15 +00004068
Nate Begemanb9a47b82009-02-23 08:49:38 +00004069 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4070 // and update MaskVals with the new element order.
4071 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004072 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004073 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004074 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004075 for (unsigned i = 4; i != 8; ++i) {
4076 int idx = MaskVals[i];
4077 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004078 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004079 InOrder.set(i);
4080 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004081 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004082 InOrder.set(i);
4083 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004084 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004085 }
4086 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004087 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004088 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004089 }
Eric Christopherfd179292009-08-27 18:07:15 +00004090
Nate Begemanb9a47b82009-02-23 08:49:38 +00004091 // In case BestHi & BestLo were both -1, which means each quadword has a word
4092 // from each of the four input quadwords, calculate the InOrder bitvector now
4093 // before falling through to the insert/extract cleanup.
4094 if (BestLoQuad == -1 && BestHiQuad == -1) {
4095 NewV = V1;
4096 for (int i = 0; i != 8; ++i)
4097 if (MaskVals[i] < 0 || MaskVals[i] == i)
4098 InOrder.set(i);
4099 }
Eric Christopherfd179292009-08-27 18:07:15 +00004100
Nate Begemanb9a47b82009-02-23 08:49:38 +00004101 // The other elements are put in the right place using pextrw and pinsrw.
4102 for (unsigned i = 0; i != 8; ++i) {
4103 if (InOrder[i])
4104 continue;
4105 int EltIdx = MaskVals[i];
4106 if (EltIdx < 0)
4107 continue;
4108 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004109 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004110 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004111 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004112 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004113 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004114 DAG.getIntPtrConstant(i));
4115 }
4116 return NewV;
4117}
4118
4119// v16i8 shuffles - Prefer shuffles in the following order:
4120// 1. [ssse3] 1 x pshufb
4121// 2. [ssse3] 2 x pshufb + 1 x por
4122// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4123static
Nate Begeman9008ca62009-04-27 18:41:29 +00004124SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4125 SelectionDAG &DAG, X86TargetLowering &TLI) {
4126 SDValue V1 = SVOp->getOperand(0);
4127 SDValue V2 = SVOp->getOperand(1);
4128 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004129 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004130 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004131
Nate Begemanb9a47b82009-02-23 08:49:38 +00004132 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004133 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004134 // present, fall back to case 3.
4135 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4136 bool V1Only = true;
4137 bool V2Only = true;
4138 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004139 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004140 if (EltIdx < 0)
4141 continue;
4142 if (EltIdx < 16)
4143 V2Only = false;
4144 else
4145 V1Only = false;
4146 }
Eric Christopherfd179292009-08-27 18:07:15 +00004147
Nate Begemanb9a47b82009-02-23 08:49:38 +00004148 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4149 if (TLI.getSubtarget()->hasSSSE3()) {
4150 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004151
Nate Begemanb9a47b82009-02-23 08:49:38 +00004152 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004153 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004154 //
4155 // Otherwise, we have elements from both input vectors, and must zero out
4156 // elements that come from V2 in the first mask, and V1 in the second mask
4157 // so that we can OR them together.
4158 bool TwoInputs = !(V1Only || V2Only);
4159 for (unsigned i = 0; i != 16; ++i) {
4160 int EltIdx = MaskVals[i];
4161 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004162 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004163 continue;
4164 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004165 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004166 }
4167 // If all the elements are from V2, assign it to V1 and return after
4168 // building the first pshufb.
4169 if (V2Only)
4170 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004171 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004172 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004173 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004174 if (!TwoInputs)
4175 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004176
Nate Begemanb9a47b82009-02-23 08:49:38 +00004177 // Calculate the shuffle mask for the second input, shuffle it, and
4178 // OR it with the first shuffled input.
4179 pshufbMask.clear();
4180 for (unsigned i = 0; i != 16; ++i) {
4181 int EltIdx = MaskVals[i];
4182 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004184 continue;
4185 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004186 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004187 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004188 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004189 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004190 MVT::v16i8, &pshufbMask[0], 16));
4191 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004192 }
Eric Christopherfd179292009-08-27 18:07:15 +00004193
Nate Begemanb9a47b82009-02-23 08:49:38 +00004194 // No SSSE3 - Calculate in place words and then fix all out of place words
4195 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4196 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004197 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4198 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004199 SDValue NewV = V2Only ? V2 : V1;
4200 for (int i = 0; i != 8; ++i) {
4201 int Elt0 = MaskVals[i*2];
4202 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004203
Nate Begemanb9a47b82009-02-23 08:49:38 +00004204 // This word of the result is all undef, skip it.
4205 if (Elt0 < 0 && Elt1 < 0)
4206 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004207
Nate Begemanb9a47b82009-02-23 08:49:38 +00004208 // This word of the result is already in the correct place, skip it.
4209 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4210 continue;
4211 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4212 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004213
Nate Begemanb9a47b82009-02-23 08:49:38 +00004214 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4215 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4216 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004217
4218 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4219 // using a single extract together, load it and store it.
4220 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004221 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004222 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004223 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004224 DAG.getIntPtrConstant(i));
4225 continue;
4226 }
4227
Nate Begemanb9a47b82009-02-23 08:49:38 +00004228 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004229 // source byte is not also odd, shift the extracted word left 8 bits
4230 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004231 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004232 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004233 DAG.getIntPtrConstant(Elt1 / 2));
4234 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004235 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004236 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004237 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004238 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4239 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004240 }
4241 // If Elt0 is defined, extract it from the appropriate source. If the
4242 // source byte is not also even, shift the extracted word right 8 bits. If
4243 // Elt1 was also defined, OR the extracted values together before
4244 // inserting them in the result.
4245 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004246 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004247 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4248 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004249 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004250 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004251 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004252 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4253 DAG.getConstant(0x00FF, MVT::i16));
4254 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004255 : InsElt0;
4256 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004257 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004258 DAG.getIntPtrConstant(i));
4259 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004260 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004261}
4262
Evan Cheng7a831ce2007-12-15 03:00:47 +00004263/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4264/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4265/// done when every pair / quad of shuffle mask elements point to elements in
4266/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004267/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4268static
Nate Begeman9008ca62009-04-27 18:41:29 +00004269SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4270 SelectionDAG &DAG,
4271 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004272 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004273 SDValue V1 = SVOp->getOperand(0);
4274 SDValue V2 = SVOp->getOperand(1);
4275 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004276 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004277 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004278 EVT MaskEltVT = MaskVT.getVectorElementType();
4279 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004280 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004281 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004282 case MVT::v4f32: NewVT = MVT::v2f64; break;
4283 case MVT::v4i32: NewVT = MVT::v2i64; break;
4284 case MVT::v8i16: NewVT = MVT::v4i32; break;
4285 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004286 }
4287
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004288 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004289 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004290 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004291 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004292 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004293 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004294 int Scale = NumElems / NewWidth;
4295 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004296 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004297 int StartIdx = -1;
4298 for (int j = 0; j < Scale; ++j) {
4299 int EltIdx = SVOp->getMaskElt(i+j);
4300 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004301 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004302 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004303 StartIdx = EltIdx - (EltIdx % Scale);
4304 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004305 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004306 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004307 if (StartIdx == -1)
4308 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004309 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004310 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004311 }
4312
Dale Johannesenace16102009-02-03 19:33:06 +00004313 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4314 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004315 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004316}
4317
Evan Chengd880b972008-05-09 21:53:03 +00004318/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004319///
Owen Andersone50ed302009-08-10 22:56:29 +00004320static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004321 SDValue SrcOp, SelectionDAG &DAG,
4322 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004323 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004324 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004325 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004326 LD = dyn_cast<LoadSDNode>(SrcOp);
4327 if (!LD) {
4328 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4329 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004330 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4331 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004332 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4333 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004334 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004335 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004336 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004337 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4338 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4339 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4340 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004341 SrcOp.getOperand(0)
4342 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004343 }
4344 }
4345 }
4346
Dale Johannesenace16102009-02-03 19:33:06 +00004347 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4348 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004349 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004350 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004351}
4352
Evan Chengace3c172008-07-22 21:13:36 +00004353/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4354/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004355static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004356LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4357 SDValue V1 = SVOp->getOperand(0);
4358 SDValue V2 = SVOp->getOperand(1);
4359 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004360 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004361
Evan Chengace3c172008-07-22 21:13:36 +00004362 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004363 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004364 SmallVector<int, 8> Mask1(4U, -1);
4365 SmallVector<int, 8> PermMask;
4366 SVOp->getMask(PermMask);
4367
Evan Chengace3c172008-07-22 21:13:36 +00004368 unsigned NumHi = 0;
4369 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004370 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004371 int Idx = PermMask[i];
4372 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004373 Locs[i] = std::make_pair(-1, -1);
4374 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004375 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4376 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004377 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004378 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004379 NumLo++;
4380 } else {
4381 Locs[i] = std::make_pair(1, NumHi);
4382 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004383 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004384 NumHi++;
4385 }
4386 }
4387 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004388
Evan Chengace3c172008-07-22 21:13:36 +00004389 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004390 // If no more than two elements come from either vector. This can be
4391 // implemented with two shuffles. First shuffle gather the elements.
4392 // The second shuffle, which takes the first shuffle as both of its
4393 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004394 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004395
Nate Begeman9008ca62009-04-27 18:41:29 +00004396 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004397
Evan Chengace3c172008-07-22 21:13:36 +00004398 for (unsigned i = 0; i != 4; ++i) {
4399 if (Locs[i].first == -1)
4400 continue;
4401 else {
4402 unsigned Idx = (i < 2) ? 0 : 4;
4403 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004404 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004405 }
4406 }
4407
Nate Begeman9008ca62009-04-27 18:41:29 +00004408 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004409 } else if (NumLo == 3 || NumHi == 3) {
4410 // Otherwise, we must have three elements from one vector, call it X, and
4411 // one element from the other, call it Y. First, use a shufps to build an
4412 // intermediate vector with the one element from Y and the element from X
4413 // that will be in the same half in the final destination (the indexes don't
4414 // matter). Then, use a shufps to build the final vector, taking the half
4415 // containing the element from Y from the intermediate, and the other half
4416 // from X.
4417 if (NumHi == 3) {
4418 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004419 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004420 std::swap(V1, V2);
4421 }
4422
4423 // Find the element from V2.
4424 unsigned HiIndex;
4425 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004426 int Val = PermMask[HiIndex];
4427 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004428 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004429 if (Val >= 4)
4430 break;
4431 }
4432
Nate Begeman9008ca62009-04-27 18:41:29 +00004433 Mask1[0] = PermMask[HiIndex];
4434 Mask1[1] = -1;
4435 Mask1[2] = PermMask[HiIndex^1];
4436 Mask1[3] = -1;
4437 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004438
4439 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004440 Mask1[0] = PermMask[0];
4441 Mask1[1] = PermMask[1];
4442 Mask1[2] = HiIndex & 1 ? 6 : 4;
4443 Mask1[3] = HiIndex & 1 ? 4 : 6;
4444 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004445 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004446 Mask1[0] = HiIndex & 1 ? 2 : 0;
4447 Mask1[1] = HiIndex & 1 ? 0 : 2;
4448 Mask1[2] = PermMask[2];
4449 Mask1[3] = PermMask[3];
4450 if (Mask1[2] >= 0)
4451 Mask1[2] += 4;
4452 if (Mask1[3] >= 0)
4453 Mask1[3] += 4;
4454 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004455 }
Evan Chengace3c172008-07-22 21:13:36 +00004456 }
4457
4458 // Break it into (shuffle shuffle_hi, shuffle_lo).
4459 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004460 SmallVector<int,8> LoMask(4U, -1);
4461 SmallVector<int,8> HiMask(4U, -1);
4462
4463 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004464 unsigned MaskIdx = 0;
4465 unsigned LoIdx = 0;
4466 unsigned HiIdx = 2;
4467 for (unsigned i = 0; i != 4; ++i) {
4468 if (i == 2) {
4469 MaskPtr = &HiMask;
4470 MaskIdx = 1;
4471 LoIdx = 0;
4472 HiIdx = 2;
4473 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004474 int Idx = PermMask[i];
4475 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004476 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004477 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004478 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004479 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004480 LoIdx++;
4481 } else {
4482 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004483 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004484 HiIdx++;
4485 }
4486 }
4487
Nate Begeman9008ca62009-04-27 18:41:29 +00004488 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4489 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4490 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004491 for (unsigned i = 0; i != 4; ++i) {
4492 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004493 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004494 } else {
4495 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004496 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004497 }
4498 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004499 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004500}
4501
Dan Gohman475871a2008-07-27 21:46:04 +00004502SDValue
4503X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004504 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004505 SDValue V1 = Op.getOperand(0);
4506 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004507 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004508 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004509 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004510 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004511 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4512 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004513 bool V1IsSplat = false;
4514 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004515
Nate Begeman9008ca62009-04-27 18:41:29 +00004516 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004517 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004518
Nate Begeman9008ca62009-04-27 18:41:29 +00004519 // Promote splats to v4f32.
4520 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004521 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004522 return Op;
4523 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004524 }
4525
Evan Cheng7a831ce2007-12-15 03:00:47 +00004526 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4527 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004528 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004529 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004530 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004531 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004532 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004533 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004534 // FIXME: Figure out a cleaner way to do this.
4535 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004536 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004537 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004538 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004539 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4540 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4541 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004542 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004543 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004544 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4545 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004546 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004547 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004548 }
4549 }
Eric Christopherfd179292009-08-27 18:07:15 +00004550
Nate Begeman9008ca62009-04-27 18:41:29 +00004551 if (X86::isPSHUFDMask(SVOp))
4552 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004553
Evan Chengf26ffe92008-05-29 08:22:04 +00004554 // Check if this can be converted into a logical shift.
4555 bool isLeft = false;
4556 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004557 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004558 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004559 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004560 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004561 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004562 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004563 EVT EltVT = VT.getVectorElementType();
4564 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004565 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004566 }
Eric Christopherfd179292009-08-27 18:07:15 +00004567
Nate Begeman9008ca62009-04-27 18:41:29 +00004568 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004569 if (V1IsUndef)
4570 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004571 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004572 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004573 if (!isMMX)
4574 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004575 }
Eric Christopherfd179292009-08-27 18:07:15 +00004576
Nate Begeman9008ca62009-04-27 18:41:29 +00004577 // FIXME: fold these into legal mask.
4578 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4579 X86::isMOVSLDUPMask(SVOp) ||
4580 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004581 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004582 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004583 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004584
Nate Begeman9008ca62009-04-27 18:41:29 +00004585 if (ShouldXformToMOVHLPS(SVOp) ||
4586 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4587 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004588
Evan Chengf26ffe92008-05-29 08:22:04 +00004589 if (isShift) {
4590 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004591 EVT EltVT = VT.getVectorElementType();
4592 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004593 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004594 }
Eric Christopherfd179292009-08-27 18:07:15 +00004595
Evan Cheng9eca5e82006-10-25 21:49:50 +00004596 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004597 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4598 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004599 V1IsSplat = isSplatVector(V1.getNode());
4600 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004601
Chris Lattner8a594482007-11-25 00:24:49 +00004602 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004603 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004604 Op = CommuteVectorShuffle(SVOp, DAG);
4605 SVOp = cast<ShuffleVectorSDNode>(Op);
4606 V1 = SVOp->getOperand(0);
4607 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004608 std::swap(V1IsSplat, V2IsSplat);
4609 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004610 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004611 }
4612
Nate Begeman9008ca62009-04-27 18:41:29 +00004613 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4614 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004615 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004616 return V1;
4617 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4618 // the instruction selector will not match, so get a canonical MOVL with
4619 // swapped operands to undo the commute.
4620 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004621 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004622
Nate Begeman9008ca62009-04-27 18:41:29 +00004623 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4624 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4625 X86::isUNPCKLMask(SVOp) ||
4626 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004627 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004628
Evan Cheng9bbbb982006-10-25 20:48:19 +00004629 if (V2IsSplat) {
4630 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004631 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004632 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004633 SDValue NewMask = NormalizeMask(SVOp, DAG);
4634 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4635 if (NSVOp != SVOp) {
4636 if (X86::isUNPCKLMask(NSVOp, true)) {
4637 return NewMask;
4638 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4639 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004640 }
4641 }
4642 }
4643
Evan Cheng9eca5e82006-10-25 21:49:50 +00004644 if (Commuted) {
4645 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004646 // FIXME: this seems wrong.
4647 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4648 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4649 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4650 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4651 X86::isUNPCKLMask(NewSVOp) ||
4652 X86::isUNPCKHMask(NewSVOp))
4653 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004654 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004655
Nate Begemanb9a47b82009-02-23 08:49:38 +00004656 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004657
4658 // Normalize the node to match x86 shuffle ops if needed
4659 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4660 return CommuteVectorShuffle(SVOp, DAG);
4661
4662 // Check for legal shuffle and return?
4663 SmallVector<int, 16> PermMask;
4664 SVOp->getMask(PermMask);
4665 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004666 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004667
Evan Cheng14b32e12007-12-11 01:46:18 +00004668 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004669 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004670 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004671 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004672 return NewOp;
4673 }
4674
Owen Anderson825b72b2009-08-11 20:47:22 +00004675 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004676 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004677 if (NewOp.getNode())
4678 return NewOp;
4679 }
Eric Christopherfd179292009-08-27 18:07:15 +00004680
Evan Chengace3c172008-07-22 21:13:36 +00004681 // Handle all 4 wide cases with a number of shuffles except for MMX.
4682 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004683 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004684
Dan Gohman475871a2008-07-27 21:46:04 +00004685 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004686}
4687
Dan Gohman475871a2008-07-27 21:46:04 +00004688SDValue
4689X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004690 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004691 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004692 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004693 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004694 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004695 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004696 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004697 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004698 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004699 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004700 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4701 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4702 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004703 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4704 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004705 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004706 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004707 Op.getOperand(0)),
4708 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004709 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004710 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004711 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004712 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004713 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004714 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004715 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4716 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004717 // result has a single use which is a store or a bitcast to i32. And in
4718 // the case of a store, it's not worth it if the index is a constant 0,
4719 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004720 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004721 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004722 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004723 if ((User->getOpcode() != ISD::STORE ||
4724 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4725 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004726 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004727 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004728 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004729 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4730 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004731 Op.getOperand(0)),
4732 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004733 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4734 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004735 // ExtractPS works with constant index.
4736 if (isa<ConstantSDNode>(Op.getOperand(1)))
4737 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004738 }
Dan Gohman475871a2008-07-27 21:46:04 +00004739 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004740}
4741
4742
Dan Gohman475871a2008-07-27 21:46:04 +00004743SDValue
4744X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004745 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004746 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004747
Evan Cheng62a3f152008-03-24 21:52:23 +00004748 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004749 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004750 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004751 return Res;
4752 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004753
Owen Andersone50ed302009-08-10 22:56:29 +00004754 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004755 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004756 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004757 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004758 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004759 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004760 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004761 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4762 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004763 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004764 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004765 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004766 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004767 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004768 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004769 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004770 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004771 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004772 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004773 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004774 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004775 if (Idx == 0)
4776 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004777
Evan Cheng0db9fe62006-04-25 20:13:52 +00004778 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004779 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004780 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004781 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004782 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004783 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004784 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004785 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004786 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4787 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4788 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004789 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004790 if (Idx == 0)
4791 return Op;
4792
4793 // UNPCKHPD the element to the lowest double word, then movsd.
4794 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4795 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004796 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004797 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004798 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004799 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004800 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004801 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004802 }
4803
Dan Gohman475871a2008-07-27 21:46:04 +00004804 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004805}
4806
Dan Gohman475871a2008-07-27 21:46:04 +00004807SDValue
4808X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004809 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004810 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004811 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004812
Dan Gohman475871a2008-07-27 21:46:04 +00004813 SDValue N0 = Op.getOperand(0);
4814 SDValue N1 = Op.getOperand(1);
4815 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004816
Dan Gohman8a55ce42009-09-23 21:02:20 +00004817 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004818 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004819 unsigned Opc;
4820 if (VT == MVT::v8i16)
4821 Opc = X86ISD::PINSRW;
4822 else if (VT == MVT::v4i16)
4823 Opc = X86ISD::MMX_PINSRW;
4824 else if (VT == MVT::v16i8)
4825 Opc = X86ISD::PINSRB;
4826 else
4827 Opc = X86ISD::PINSRB;
4828
Nate Begeman14d12ca2008-02-11 04:19:36 +00004829 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4830 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004831 if (N1.getValueType() != MVT::i32)
4832 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4833 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004834 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004835 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004836 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004837 // Bits [7:6] of the constant are the source select. This will always be
4838 // zero here. The DAG Combiner may combine an extract_elt index into these
4839 // bits. For example (insert (extract, 3), 2) could be matched by putting
4840 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004841 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004842 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004843 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004844 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004845 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004846 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004847 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004848 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004849 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004850 // PINSR* works with constant index.
4851 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004852 }
Dan Gohman475871a2008-07-27 21:46:04 +00004853 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004854}
4855
Dan Gohman475871a2008-07-27 21:46:04 +00004856SDValue
4857X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004858 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004859 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004860
4861 if (Subtarget->hasSSE41())
4862 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4863
Dan Gohman8a55ce42009-09-23 21:02:20 +00004864 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004865 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004866
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004867 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004868 SDValue N0 = Op.getOperand(0);
4869 SDValue N1 = Op.getOperand(1);
4870 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004871
Dan Gohman8a55ce42009-09-23 21:02:20 +00004872 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004873 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4874 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004875 if (N1.getValueType() != MVT::i32)
4876 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4877 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004878 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004879 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
4880 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004881 }
Dan Gohman475871a2008-07-27 21:46:04 +00004882 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004883}
4884
Dan Gohman475871a2008-07-27 21:46:04 +00004885SDValue
4886X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004887 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004888 if (Op.getValueType() == MVT::v2f32)
4889 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4890 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4891 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004892 Op.getOperand(0))));
4893
Owen Anderson825b72b2009-08-11 20:47:22 +00004894 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4895 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004896
Owen Anderson825b72b2009-08-11 20:47:22 +00004897 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4898 EVT VT = MVT::v2i32;
4899 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004900 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004901 case MVT::v16i8:
4902 case MVT::v8i16:
4903 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004904 break;
4905 }
Dale Johannesenace16102009-02-03 19:33:06 +00004906 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4907 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004908}
4909
Bill Wendling056292f2008-09-16 21:48:12 +00004910// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4911// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4912// one of the above mentioned nodes. It has to be wrapped because otherwise
4913// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4914// be used to form addressing mode. These wrapped nodes will be selected
4915// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004916SDValue
4917X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004918 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004919
Chris Lattner41621a22009-06-26 19:22:52 +00004920 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4921 // global base reg.
4922 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004923 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004924 CodeModel::Model M = getTargetMachine().getCodeModel();
4925
Chris Lattner4f066492009-07-11 20:29:19 +00004926 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004927 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004928 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004929 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004930 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004931 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004932 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004933
Evan Cheng1606e8e2009-03-13 07:51:59 +00004934 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004935 CP->getAlignment(),
4936 CP->getOffset(), OpFlag);
4937 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004938 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004939 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004940 if (OpFlag) {
4941 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004942 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004943 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004944 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004945 }
4946
4947 return Result;
4948}
4949
Chris Lattner18c59872009-06-27 04:16:01 +00004950SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4951 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004952
Chris Lattner18c59872009-06-27 04:16:01 +00004953 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4954 // global base reg.
4955 unsigned char OpFlag = 0;
4956 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004957 CodeModel::Model M = getTargetMachine().getCodeModel();
4958
Chris Lattner4f066492009-07-11 20:29:19 +00004959 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004960 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004961 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004962 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004963 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004964 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004965 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004966
Chris Lattner18c59872009-06-27 04:16:01 +00004967 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4968 OpFlag);
4969 DebugLoc DL = JT->getDebugLoc();
4970 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004971
Chris Lattner18c59872009-06-27 04:16:01 +00004972 // With PIC, the address is actually $g + Offset.
4973 if (OpFlag) {
4974 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4975 DAG.getNode(X86ISD::GlobalBaseReg,
4976 DebugLoc::getUnknownLoc(), getPointerTy()),
4977 Result);
4978 }
Eric Christopherfd179292009-08-27 18:07:15 +00004979
Chris Lattner18c59872009-06-27 04:16:01 +00004980 return Result;
4981}
4982
4983SDValue
4984X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4985 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004986
Chris Lattner18c59872009-06-27 04:16:01 +00004987 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4988 // global base reg.
4989 unsigned char OpFlag = 0;
4990 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004991 CodeModel::Model M = getTargetMachine().getCodeModel();
4992
Chris Lattner4f066492009-07-11 20:29:19 +00004993 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004994 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004995 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004996 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004997 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004998 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004999 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005000
Chris Lattner18c59872009-06-27 04:16:01 +00005001 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005002
Chris Lattner18c59872009-06-27 04:16:01 +00005003 DebugLoc DL = Op.getDebugLoc();
5004 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005005
5006
Chris Lattner18c59872009-06-27 04:16:01 +00005007 // With PIC, the address is actually $g + Offset.
5008 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005009 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005010 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5011 DAG.getNode(X86ISD::GlobalBaseReg,
5012 DebugLoc::getUnknownLoc(),
5013 getPointerTy()),
5014 Result);
5015 }
Eric Christopherfd179292009-08-27 18:07:15 +00005016
Chris Lattner18c59872009-06-27 04:16:01 +00005017 return Result;
5018}
5019
Dan Gohman475871a2008-07-27 21:46:04 +00005020SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005021X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005022 // Create the TargetBlockAddressAddress node.
5023 unsigned char OpFlags =
5024 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005025 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005026 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5027 DebugLoc dl = Op.getDebugLoc();
5028 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5029 /*isTarget=*/true, OpFlags);
5030
Dan Gohmanf705adb2009-10-30 01:28:02 +00005031 if (Subtarget->isPICStyleRIPRel() &&
5032 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005033 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5034 else
5035 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005036
Dan Gohman29cbade2009-11-20 23:18:13 +00005037 // With PIC, the address is actually $g + Offset.
5038 if (isGlobalRelativeToPICBase(OpFlags)) {
5039 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5040 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5041 Result);
5042 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005043
5044 return Result;
5045}
5046
5047SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005048X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005049 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005050 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005051 // Create the TargetGlobalAddress node, folding in the constant
5052 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005053 unsigned char OpFlags =
5054 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005055 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005056 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005057 if (OpFlags == X86II::MO_NO_FLAG &&
5058 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005059 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005060 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005061 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005062 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005063 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005064 }
Eric Christopherfd179292009-08-27 18:07:15 +00005065
Chris Lattner4f066492009-07-11 20:29:19 +00005066 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005067 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005068 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5069 else
5070 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005071
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005072 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005073 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005074 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5075 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005076 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005077 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005078
Chris Lattner36c25012009-07-10 07:34:39 +00005079 // For globals that require a load from a stub to get the address, emit the
5080 // load.
5081 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005082 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005083 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005084
Dan Gohman6520e202008-10-18 02:06:02 +00005085 // If there was a non-zero offset that we didn't fold, create an explicit
5086 // addition for it.
5087 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005088 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005089 DAG.getConstant(Offset, getPointerTy()));
5090
Evan Cheng0db9fe62006-04-25 20:13:52 +00005091 return Result;
5092}
5093
Evan Chengda43bcf2008-09-24 00:05:32 +00005094SDValue
5095X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5096 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005097 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005098 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005099}
5100
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005101static SDValue
5102GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005103 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005104 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005105 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005106 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005107 DebugLoc dl = GA->getDebugLoc();
5108 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5109 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005110 GA->getOffset(),
5111 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005112 if (InFlag) {
5113 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005114 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005115 } else {
5116 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005117 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005118 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005119
5120 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5121 MFI->setHasCalls(true);
5122
Rafael Espindola15f1b662009-04-24 12:59:40 +00005123 SDValue Flag = Chain.getValue(1);
5124 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005125}
5126
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005127// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005128static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005129LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005130 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005131 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005132 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5133 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005134 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005135 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005136 PtrVT), InFlag);
5137 InFlag = Chain.getValue(1);
5138
Chris Lattnerb903bed2009-06-26 21:20:29 +00005139 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005140}
5141
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005142// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005143static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005144LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005145 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005146 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5147 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005148}
5149
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005150// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5151// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005152static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005153 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005154 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005155 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005156 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005157 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5158 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005159 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005160 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005161
5162 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005163 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005164
Chris Lattnerb903bed2009-06-26 21:20:29 +00005165 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005166 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5167 // initialexec.
5168 unsigned WrapperKind = X86ISD::Wrapper;
5169 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005170 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005171 } else if (is64Bit) {
5172 assert(model == TLSModel::InitialExec);
5173 OperandFlags = X86II::MO_GOTTPOFF;
5174 WrapperKind = X86ISD::WrapperRIP;
5175 } else {
5176 assert(model == TLSModel::InitialExec);
5177 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005178 }
Eric Christopherfd179292009-08-27 18:07:15 +00005179
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005180 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5181 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005182 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005183 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005184 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005185
Rafael Espindola9a580232009-02-27 13:37:18 +00005186 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005187 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005188 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005189
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005190 // The address of the thread local variable is the add of the thread
5191 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005192 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005193}
5194
Dan Gohman475871a2008-07-27 21:46:04 +00005195SDValue
5196X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005197 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005198 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005199 assert(Subtarget->isTargetELF() &&
5200 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005201 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005202 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005203
Chris Lattnerb903bed2009-06-26 21:20:29 +00005204 // If GV is an alias then use the aliasee for determining
5205 // thread-localness.
5206 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5207 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005208
Chris Lattnerb903bed2009-06-26 21:20:29 +00005209 TLSModel::Model model = getTLSModel(GV,
5210 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005211
Chris Lattnerb903bed2009-06-26 21:20:29 +00005212 switch (model) {
5213 case TLSModel::GeneralDynamic:
5214 case TLSModel::LocalDynamic: // not implemented
5215 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005216 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005217 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005218
Chris Lattnerb903bed2009-06-26 21:20:29 +00005219 case TLSModel::InitialExec:
5220 case TLSModel::LocalExec:
5221 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5222 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005223 }
Eric Christopherfd179292009-08-27 18:07:15 +00005224
Torok Edwinc23197a2009-07-14 16:55:14 +00005225 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005226 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005227}
5228
Evan Cheng0db9fe62006-04-25 20:13:52 +00005229
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005230/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005231/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005232SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005233 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005234 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005235 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005236 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005237 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005238 SDValue ShOpLo = Op.getOperand(0);
5239 SDValue ShOpHi = Op.getOperand(1);
5240 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005241 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005242 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005243 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005244
Dan Gohman475871a2008-07-27 21:46:04 +00005245 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005246 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005247 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5248 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005249 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005250 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5251 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005252 }
Evan Chenge3413162006-01-09 18:33:28 +00005253
Owen Anderson825b72b2009-08-11 20:47:22 +00005254 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5255 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005256 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005257 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005258
Dan Gohman475871a2008-07-27 21:46:04 +00005259 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005260 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005261 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5262 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005263
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005264 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005265 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5266 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005267 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005268 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5269 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005270 }
5271
Dan Gohman475871a2008-07-27 21:46:04 +00005272 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005273 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005274}
Evan Chenga3195e82006-01-12 22:54:21 +00005275
Dan Gohman475871a2008-07-27 21:46:04 +00005276SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005277 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005278
5279 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005280 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005281 return Op;
5282 }
5283 return SDValue();
5284 }
5285
Owen Anderson825b72b2009-08-11 20:47:22 +00005286 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005287 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005288
Eli Friedman36df4992009-05-27 00:47:34 +00005289 // These are really Legal; return the operand so the caller accepts it as
5290 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005291 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005292 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005293 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005294 Subtarget->is64Bit()) {
5295 return Op;
5296 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005297
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005298 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005299 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005300 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005301 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005302 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005303 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005304 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005305 PseudoSourceValue::getFixedStack(SSFI), 0,
5306 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005307 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5308}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005309
Owen Andersone50ed302009-08-10 22:56:29 +00005310SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005311 SDValue StackSlot,
5312 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005313 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005314 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005315 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005316 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005317 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005318 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005319 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005320 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005321 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005322 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005323 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005324
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005325 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005326 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005327 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005328
5329 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5330 // shouldn't be necessary except that RFP cannot be live across
5331 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005332 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005333 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005334 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005335 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005336 SDValue Ops[] = {
5337 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5338 };
5339 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005340 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005341 PseudoSourceValue::getFixedStack(SSFI), 0,
5342 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005343 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005344
Evan Cheng0db9fe62006-04-25 20:13:52 +00005345 return Result;
5346}
5347
Bill Wendling8b8a6362009-01-17 03:56:04 +00005348// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5349SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5350 // This algorithm is not obvious. Here it is in C code, more or less:
5351 /*
5352 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5353 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5354 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005355
Bill Wendling8b8a6362009-01-17 03:56:04 +00005356 // Copy ints to xmm registers.
5357 __m128i xh = _mm_cvtsi32_si128( hi );
5358 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005359
Bill Wendling8b8a6362009-01-17 03:56:04 +00005360 // Combine into low half of a single xmm register.
5361 __m128i x = _mm_unpacklo_epi32( xh, xl );
5362 __m128d d;
5363 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005364
Bill Wendling8b8a6362009-01-17 03:56:04 +00005365 // Merge in appropriate exponents to give the integer bits the right
5366 // magnitude.
5367 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005368
Bill Wendling8b8a6362009-01-17 03:56:04 +00005369 // Subtract away the biases to deal with the IEEE-754 double precision
5370 // implicit 1.
5371 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005372
Bill Wendling8b8a6362009-01-17 03:56:04 +00005373 // All conversions up to here are exact. The correctly rounded result is
5374 // calculated using the current rounding mode using the following
5375 // horizontal add.
5376 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5377 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5378 // store doesn't really need to be here (except
5379 // maybe to zero the other double)
5380 return sd;
5381 }
5382 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005383
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005384 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005385 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005386
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005387 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005388 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005389 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5390 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5391 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5392 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005393 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005394 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005395
Bill Wendling8b8a6362009-01-17 03:56:04 +00005396 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005397 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005398 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005399 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005400 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005401 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005402 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005403
Owen Anderson825b72b2009-08-11 20:47:22 +00005404 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5405 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005406 Op.getOperand(0),
5407 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005408 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5409 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005410 Op.getOperand(0),
5411 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005412 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5413 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005414 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005415 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005416 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5417 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5418 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005419 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005420 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005421 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005422
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005423 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005424 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005425 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5426 DAG.getUNDEF(MVT::v2f64), ShufMask);
5427 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5428 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005429 DAG.getIntPtrConstant(0));
5430}
5431
Bill Wendling8b8a6362009-01-17 03:56:04 +00005432// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5433SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005434 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005435 // FP constant to bias correct the final result.
5436 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005437 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005438
5439 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005440 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5441 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005442 Op.getOperand(0),
5443 DAG.getIntPtrConstant(0)));
5444
Owen Anderson825b72b2009-08-11 20:47:22 +00005445 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5446 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005447 DAG.getIntPtrConstant(0));
5448
5449 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005450 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5451 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005452 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005453 MVT::v2f64, Load)),
5454 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005455 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005456 MVT::v2f64, Bias)));
5457 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5458 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005459 DAG.getIntPtrConstant(0));
5460
5461 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005462 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005463
5464 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005465 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005466
Owen Anderson825b72b2009-08-11 20:47:22 +00005467 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005468 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005469 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005470 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005471 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005472 }
5473
5474 // Handle final rounding.
5475 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005476}
5477
5478SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005479 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005480 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005481
Evan Chenga06ec9e2009-01-19 08:08:22 +00005482 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5483 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5484 // the optimization here.
5485 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005486 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005487
Owen Andersone50ed302009-08-10 22:56:29 +00005488 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005489 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005490 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005491 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005492 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005493
Bill Wendling8b8a6362009-01-17 03:56:04 +00005494 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005495 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005496 return LowerUINT_TO_FP_i32(Op, DAG);
5497 }
5498
Owen Anderson825b72b2009-08-11 20:47:22 +00005499 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005500
5501 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005502 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005503 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5504 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5505 getPointerTy(), StackSlot, WordOff);
5506 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005507 StackSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005508 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00005509 OffsetSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005510 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005511}
5512
Dan Gohman475871a2008-07-27 21:46:04 +00005513std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005514FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005515 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005516
Owen Andersone50ed302009-08-10 22:56:29 +00005517 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005518
5519 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005520 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5521 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005522 }
5523
Owen Anderson825b72b2009-08-11 20:47:22 +00005524 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5525 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005526 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005527
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005528 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005529 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005530 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005531 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005532 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005533 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005534 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005535 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005536
Evan Cheng87c89352007-10-15 20:11:21 +00005537 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5538 // stack slot.
5539 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005540 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005541 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005542 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005543
Evan Cheng0db9fe62006-04-25 20:13:52 +00005544 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005545 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005546 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005547 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5548 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5549 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005550 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005551
Dan Gohman475871a2008-07-27 21:46:04 +00005552 SDValue Chain = DAG.getEntryNode();
5553 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005554 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005555 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005556 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005557 PseudoSourceValue::getFixedStack(SSFI), 0,
5558 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005559 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005560 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005561 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5562 };
Dale Johannesenace16102009-02-03 19:33:06 +00005563 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005564 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005565 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005566 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5567 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005568
Evan Cheng0db9fe62006-04-25 20:13:52 +00005569 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005570 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005571 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005572
Chris Lattner27a6c732007-11-24 07:07:01 +00005573 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005574}
5575
Dan Gohman475871a2008-07-27 21:46:04 +00005576SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005577 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005578 if (Op.getValueType() == MVT::v2i32 &&
5579 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005580 return Op;
5581 }
5582 return SDValue();
5583 }
5584
Eli Friedman948e95a2009-05-23 09:59:16 +00005585 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005586 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005587 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5588 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005589
Chris Lattner27a6c732007-11-24 07:07:01 +00005590 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005591 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005592 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005593}
5594
Eli Friedman948e95a2009-05-23 09:59:16 +00005595SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5596 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5597 SDValue FIST = Vals.first, StackSlot = Vals.second;
5598 assert(FIST.getNode() && "Unexpected failure");
5599
5600 // Load the result.
5601 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005602 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005603}
5604
Dan Gohman475871a2008-07-27 21:46:04 +00005605SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005606 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005607 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005608 EVT VT = Op.getValueType();
5609 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005610 if (VT.isVector())
5611 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005612 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005613 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005614 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005615 CV.push_back(C);
5616 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005617 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005618 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005619 CV.push_back(C);
5620 CV.push_back(C);
5621 CV.push_back(C);
5622 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005623 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005624 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005625 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005626 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005627 PseudoSourceValue::getConstantPool(), 0,
5628 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005629 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005630}
5631
Dan Gohman475871a2008-07-27 21:46:04 +00005632SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005633 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005634 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005635 EVT VT = Op.getValueType();
5636 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005637 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005638 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005639 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005640 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005641 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005642 CV.push_back(C);
5643 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005644 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005645 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005646 CV.push_back(C);
5647 CV.push_back(C);
5648 CV.push_back(C);
5649 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005650 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005651 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005652 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005653 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005654 PseudoSourceValue::getConstantPool(), 0,
5655 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005656 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005657 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005658 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5659 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005660 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005662 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005663 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005664 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005665}
5666
Dan Gohman475871a2008-07-27 21:46:04 +00005667SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005668 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005669 SDValue Op0 = Op.getOperand(0);
5670 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005671 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005672 EVT VT = Op.getValueType();
5673 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005674
5675 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005676 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005677 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005678 SrcVT = VT;
5679 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005680 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005681 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005682 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005683 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005684 }
5685
5686 // At this point the operands and the result should have the same
5687 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005688
Evan Cheng68c47cb2007-01-05 07:55:56 +00005689 // First get the sign bit of second operand.
5690 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005691 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005692 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5693 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005694 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005695 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5696 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5697 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5698 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005699 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005700 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005701 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005702 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005703 PseudoSourceValue::getConstantPool(), 0,
5704 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005705 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005706
5707 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005708 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005709 // Op0 is MVT::f32, Op1 is MVT::f64.
5710 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5711 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5712 DAG.getConstant(32, MVT::i32));
5713 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5714 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005715 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005716 }
5717
Evan Cheng73d6cf12007-01-05 21:37:56 +00005718 // Clear first operand sign bit.
5719 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005720 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005721 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5722 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005723 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005724 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5725 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5726 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5727 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005728 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005729 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005730 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005731 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005732 PseudoSourceValue::getConstantPool(), 0,
5733 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005734 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005735
5736 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005737 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005738}
5739
Dan Gohman076aee32009-03-04 19:44:21 +00005740/// Emit nodes that will be selected as "test Op0,Op0", or something
5741/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005742SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5743 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005744 DebugLoc dl = Op.getDebugLoc();
5745
Dan Gohman31125812009-03-07 01:58:32 +00005746 // CF and OF aren't always set the way we want. Determine which
5747 // of these we need.
5748 bool NeedCF = false;
5749 bool NeedOF = false;
5750 switch (X86CC) {
5751 case X86::COND_A: case X86::COND_AE:
5752 case X86::COND_B: case X86::COND_BE:
5753 NeedCF = true;
5754 break;
5755 case X86::COND_G: case X86::COND_GE:
5756 case X86::COND_L: case X86::COND_LE:
5757 case X86::COND_O: case X86::COND_NO:
5758 NeedOF = true;
5759 break;
5760 default: break;
5761 }
5762
Dan Gohman076aee32009-03-04 19:44:21 +00005763 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005764 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5765 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5766 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005767 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005768 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005769 switch (Op.getNode()->getOpcode()) {
5770 case ISD::ADD:
5771 // Due to an isel shortcoming, be conservative if this add is likely to
5772 // be selected as part of a load-modify-store instruction. When the root
5773 // node in a match is a store, isel doesn't know how to remap non-chain
5774 // non-flag uses of other nodes in the match, such as the ADD in this
5775 // case. This leads to the ADD being left around and reselected, with
5776 // the result being two adds in the output.
5777 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5778 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5779 if (UI->getOpcode() == ISD::STORE)
5780 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005781 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005782 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5783 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005784 if (C->getAPIntValue() == 1) {
5785 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005786 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005787 break;
5788 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005789 // An add of negative one (subtract of one) will be selected as a DEC.
5790 if (C->getAPIntValue().isAllOnesValue()) {
5791 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005792 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005793 break;
5794 }
5795 }
Dan Gohman076aee32009-03-04 19:44:21 +00005796 // Otherwise use a regular EFLAGS-setting add.
5797 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005798 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005799 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005800 case ISD::AND: {
5801 // If the primary and result isn't used, don't bother using X86ISD::AND,
5802 // because a TEST instruction will be better.
5803 bool NonFlagUse = false;
5804 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005805 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5806 SDNode *User = *UI;
5807 unsigned UOpNo = UI.getOperandNo();
5808 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5809 // Look pass truncate.
5810 UOpNo = User->use_begin().getOperandNo();
5811 User = *User->use_begin();
5812 }
5813 if (User->getOpcode() != ISD::BRCOND &&
5814 User->getOpcode() != ISD::SETCC &&
5815 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005816 NonFlagUse = true;
5817 break;
5818 }
Evan Cheng17751da2010-01-07 00:54:06 +00005819 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005820 if (!NonFlagUse)
5821 break;
5822 }
5823 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005824 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005825 case ISD::OR:
5826 case ISD::XOR:
5827 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005828 // likely to be selected as part of a load-modify-store instruction.
5829 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5830 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5831 if (UI->getOpcode() == ISD::STORE)
5832 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005833 // Otherwise use a regular EFLAGS-setting instruction.
5834 switch (Op.getNode()->getOpcode()) {
5835 case ISD::SUB: Opcode = X86ISD::SUB; break;
5836 case ISD::OR: Opcode = X86ISD::OR; break;
5837 case ISD::XOR: Opcode = X86ISD::XOR; break;
5838 case ISD::AND: Opcode = X86ISD::AND; break;
5839 default: llvm_unreachable("unexpected operator!");
5840 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005841 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005842 break;
5843 case X86ISD::ADD:
5844 case X86ISD::SUB:
5845 case X86ISD::INC:
5846 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005847 case X86ISD::OR:
5848 case X86ISD::XOR:
5849 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005850 return SDValue(Op.getNode(), 1);
5851 default:
5852 default_case:
5853 break;
5854 }
5855 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005856 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005857 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005858 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005859 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005860 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005861 DAG.ReplaceAllUsesWith(Op, New);
5862 return SDValue(New.getNode(), 1);
5863 }
5864 }
5865
5866 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005867 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005868 DAG.getConstant(0, Op.getValueType()));
5869}
5870
5871/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5872/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005873SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5874 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005875 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5876 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005877 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005878
5879 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005880 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005881}
5882
Evan Chengd40d03e2010-01-06 19:38:29 +00005883/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5884/// if it's possible.
Evan Cheng2c755ba2010-02-27 07:36:59 +00005885static SDValue LowerToBT(SDValue And, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005886 DebugLoc dl, SelectionDAG &DAG) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00005887 SDValue Op0 = And.getOperand(0);
5888 SDValue Op1 = And.getOperand(1);
5889 if (Op0.getOpcode() == ISD::TRUNCATE)
5890 Op0 = Op0.getOperand(0);
5891 if (Op1.getOpcode() == ISD::TRUNCATE)
5892 Op1 = Op1.getOperand(0);
5893
Evan Chengd40d03e2010-01-06 19:38:29 +00005894 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00005895 if (Op1.getOpcode() == ISD::SHL) {
5896 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
5897 if (And10C->getZExtValue() == 1) {
5898 LHS = Op0;
5899 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005900 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00005901 } else if (Op0.getOpcode() == ISD::SHL) {
5902 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
5903 if (And00C->getZExtValue() == 1) {
5904 LHS = Op1;
5905 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00005906 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00005907 } else if (Op1.getOpcode() == ISD::Constant) {
5908 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
5909 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00005910 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5911 LHS = AndLHS.getOperand(0);
5912 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005913 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005914 }
Evan Cheng0488db92007-09-25 01:57:46 +00005915
Evan Chengd40d03e2010-01-06 19:38:29 +00005916 if (LHS.getNode()) {
5917 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5918 // instruction. Since the shift amount is in-range-or-undefined, we know
5919 // that doing a bittest on the i16 value is ok. We extend to i32 because
5920 // the encoding for the i16 version is larger than the i32 version.
5921 if (LHS.getValueType() == MVT::i8)
5922 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005923
Evan Chengd40d03e2010-01-06 19:38:29 +00005924 // If the operand types disagree, extend the shift amount to match. Since
5925 // BT ignores high bits (like shifts) we can use anyextend.
5926 if (LHS.getValueType() != RHS.getValueType())
5927 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005928
Evan Chengd40d03e2010-01-06 19:38:29 +00005929 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5930 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5931 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5932 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005933 }
5934
Evan Cheng54de3ea2010-01-05 06:52:31 +00005935 return SDValue();
5936}
5937
5938SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5939 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5940 SDValue Op0 = Op.getOperand(0);
5941 SDValue Op1 = Op.getOperand(1);
5942 DebugLoc dl = Op.getDebugLoc();
5943 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5944
5945 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00005946 // Lower (X & (1 << N)) == 0 to BT(X, N).
5947 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5948 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5949 if (Op0.getOpcode() == ISD::AND &&
5950 Op0.hasOneUse() &&
5951 Op1.getOpcode() == ISD::Constant &&
5952 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5953 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5954 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5955 if (NewSetCC.getNode())
5956 return NewSetCC;
5957 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00005958
Evan Cheng2c755ba2010-02-27 07:36:59 +00005959 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
5960 if (Op0.getOpcode() == X86ISD::SETCC &&
5961 Op1.getOpcode() == ISD::Constant &&
5962 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
5963 cast<ConstantSDNode>(Op1)->isNullValue()) &&
5964 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5965 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
5966 bool Invert = (CC == ISD::SETNE) ^
5967 cast<ConstantSDNode>(Op1)->isNullValue();
5968 if (Invert)
5969 CCode = X86::GetOppositeBranchCondition(CCode);
5970 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5971 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
5972 }
5973
Chris Lattnere55484e2008-12-25 05:34:37 +00005974 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5975 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005976 if (X86CC == X86::COND_INVALID)
5977 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005978
Dan Gohman31125812009-03-07 01:58:32 +00005979 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005980
5981 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005982 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005983 return DAG.getNode(ISD::AND, dl, MVT::i8,
5984 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5985 DAG.getConstant(X86CC, MVT::i8), Cond),
5986 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00005987
Owen Anderson825b72b2009-08-11 20:47:22 +00005988 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5989 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005990}
5991
Dan Gohman475871a2008-07-27 21:46:04 +00005992SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5993 SDValue Cond;
5994 SDValue Op0 = Op.getOperand(0);
5995 SDValue Op1 = Op.getOperand(1);
5996 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005997 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005998 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5999 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006000 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006001
6002 if (isFP) {
6003 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006004 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006005 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6006 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006007 bool Swap = false;
6008
6009 switch (SetCCOpcode) {
6010 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006011 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006012 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006013 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006014 case ISD::SETGT: Swap = true; // Fallthrough
6015 case ISD::SETLT:
6016 case ISD::SETOLT: SSECC = 1; break;
6017 case ISD::SETOGE:
6018 case ISD::SETGE: Swap = true; // Fallthrough
6019 case ISD::SETLE:
6020 case ISD::SETOLE: SSECC = 2; break;
6021 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006022 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006023 case ISD::SETNE: SSECC = 4; break;
6024 case ISD::SETULE: Swap = true;
6025 case ISD::SETUGE: SSECC = 5; break;
6026 case ISD::SETULT: Swap = true;
6027 case ISD::SETUGT: SSECC = 6; break;
6028 case ISD::SETO: SSECC = 7; break;
6029 }
6030 if (Swap)
6031 std::swap(Op0, Op1);
6032
Nate Begemanfb8ead02008-07-25 19:05:58 +00006033 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006034 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006035 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006036 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006037 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6038 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006039 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006040 }
6041 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006042 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006043 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6044 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006045 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006046 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006047 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006048 }
6049 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006050 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006051 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006052
Nate Begeman30a0de92008-07-17 16:51:19 +00006053 // We are handling one of the integer comparisons here. Since SSE only has
6054 // GT and EQ comparisons for integer, swapping operands and multiple
6055 // operations may be required for some comparisons.
6056 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6057 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006058
Owen Anderson825b72b2009-08-11 20:47:22 +00006059 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006060 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006061 case MVT::v8i8:
6062 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6063 case MVT::v4i16:
6064 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6065 case MVT::v2i32:
6066 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6067 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006068 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006069
Nate Begeman30a0de92008-07-17 16:51:19 +00006070 switch (SetCCOpcode) {
6071 default: break;
6072 case ISD::SETNE: Invert = true;
6073 case ISD::SETEQ: Opc = EQOpc; break;
6074 case ISD::SETLT: Swap = true;
6075 case ISD::SETGT: Opc = GTOpc; break;
6076 case ISD::SETGE: Swap = true;
6077 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6078 case ISD::SETULT: Swap = true;
6079 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6080 case ISD::SETUGE: Swap = true;
6081 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6082 }
6083 if (Swap)
6084 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006085
Nate Begeman30a0de92008-07-17 16:51:19 +00006086 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6087 // bits of the inputs before performing those operations.
6088 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006089 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006090 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6091 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006092 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006093 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6094 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006095 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6096 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006097 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006098
Dale Johannesenace16102009-02-03 19:33:06 +00006099 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006100
6101 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006102 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006103 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006104
Nate Begeman30a0de92008-07-17 16:51:19 +00006105 return Result;
6106}
Evan Cheng0488db92007-09-25 01:57:46 +00006107
Evan Cheng370e5342008-12-03 08:38:43 +00006108// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006109static bool isX86LogicalCmp(SDValue Op) {
6110 unsigned Opc = Op.getNode()->getOpcode();
6111 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6112 return true;
6113 if (Op.getResNo() == 1 &&
6114 (Opc == X86ISD::ADD ||
6115 Opc == X86ISD::SUB ||
6116 Opc == X86ISD::SMUL ||
6117 Opc == X86ISD::UMUL ||
6118 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006119 Opc == X86ISD::DEC ||
6120 Opc == X86ISD::OR ||
6121 Opc == X86ISD::XOR ||
6122 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006123 return true;
6124
6125 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006126}
6127
Dan Gohman475871a2008-07-27 21:46:04 +00006128SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006129 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006130 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006131 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006132 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006133
Dan Gohman1a492952009-10-20 16:22:37 +00006134 if (Cond.getOpcode() == ISD::SETCC) {
6135 SDValue NewCond = LowerSETCC(Cond, DAG);
6136 if (NewCond.getNode())
6137 Cond = NewCond;
6138 }
Evan Cheng734503b2006-09-11 02:19:56 +00006139
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006140 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6141 SDValue Op1 = Op.getOperand(1);
6142 SDValue Op2 = Op.getOperand(2);
6143 if (Cond.getOpcode() == X86ISD::SETCC &&
6144 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6145 SDValue Cmp = Cond.getOperand(1);
6146 if (Cmp.getOpcode() == X86ISD::CMP) {
6147 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6148 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6149 ConstantSDNode *RHSC =
6150 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6151 if (N1C && N1C->isAllOnesValue() &&
6152 N2C && N2C->isNullValue() &&
6153 RHSC && RHSC->isNullValue()) {
6154 SDValue CmpOp0 = Cmp.getOperand(0);
Evan Cheng5fef8bc2010-01-28 01:57:22 +00006155 Cmp = DAG.getNode(X86ISD::CMP, dl, CmpOp0.getValueType(),
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006156 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6157 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6158 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6159 }
6160 }
6161 }
6162
Evan Chengad9c0a32009-12-15 00:53:42 +00006163 // Look pass (and (setcc_carry (cmp ...)), 1).
6164 if (Cond.getOpcode() == ISD::AND &&
6165 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6166 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6167 if (C && C->getAPIntValue() == 1)
6168 Cond = Cond.getOperand(0);
6169 }
6170
Evan Cheng3f41d662007-10-08 22:16:29 +00006171 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6172 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006173 if (Cond.getOpcode() == X86ISD::SETCC ||
6174 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006175 CC = Cond.getOperand(0);
6176
Dan Gohman475871a2008-07-27 21:46:04 +00006177 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006178 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006179 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006180
Evan Cheng3f41d662007-10-08 22:16:29 +00006181 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006182 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006183 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006184 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006185
Chris Lattnerd1980a52009-03-12 06:52:53 +00006186 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6187 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006188 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006189 addTest = false;
6190 }
6191 }
6192
6193 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006194 // Look pass the truncate.
6195 if (Cond.getOpcode() == ISD::TRUNCATE)
6196 Cond = Cond.getOperand(0);
6197
6198 // We know the result of AND is compared against zero. Try to match
6199 // it to BT.
6200 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6201 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6202 if (NewSetCC.getNode()) {
6203 CC = NewSetCC.getOperand(0);
6204 Cond = NewSetCC.getOperand(1);
6205 addTest = false;
6206 }
6207 }
6208 }
6209
6210 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006211 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006212 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006213 }
6214
Evan Cheng0488db92007-09-25 01:57:46 +00006215 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6216 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006217 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6218 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006219 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006220}
6221
Evan Cheng370e5342008-12-03 08:38:43 +00006222// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6223// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6224// from the AND / OR.
6225static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6226 Opc = Op.getOpcode();
6227 if (Opc != ISD::OR && Opc != ISD::AND)
6228 return false;
6229 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6230 Op.getOperand(0).hasOneUse() &&
6231 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6232 Op.getOperand(1).hasOneUse());
6233}
6234
Evan Cheng961d6d42009-02-02 08:19:07 +00006235// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6236// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006237static bool isXor1OfSetCC(SDValue Op) {
6238 if (Op.getOpcode() != ISD::XOR)
6239 return false;
6240 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6241 if (N1C && N1C->getAPIntValue() == 1) {
6242 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6243 Op.getOperand(0).hasOneUse();
6244 }
6245 return false;
6246}
6247
Dan Gohman475871a2008-07-27 21:46:04 +00006248SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006249 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006250 SDValue Chain = Op.getOperand(0);
6251 SDValue Cond = Op.getOperand(1);
6252 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006253 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006254 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006255
Dan Gohman1a492952009-10-20 16:22:37 +00006256 if (Cond.getOpcode() == ISD::SETCC) {
6257 SDValue NewCond = LowerSETCC(Cond, DAG);
6258 if (NewCond.getNode())
6259 Cond = NewCond;
6260 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006261#if 0
6262 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006263 else if (Cond.getOpcode() == X86ISD::ADD ||
6264 Cond.getOpcode() == X86ISD::SUB ||
6265 Cond.getOpcode() == X86ISD::SMUL ||
6266 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006267 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006268#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006269
Evan Chengad9c0a32009-12-15 00:53:42 +00006270 // Look pass (and (setcc_carry (cmp ...)), 1).
6271 if (Cond.getOpcode() == ISD::AND &&
6272 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6273 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6274 if (C && C->getAPIntValue() == 1)
6275 Cond = Cond.getOperand(0);
6276 }
6277
Evan Cheng3f41d662007-10-08 22:16:29 +00006278 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6279 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006280 if (Cond.getOpcode() == X86ISD::SETCC ||
6281 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006282 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006283
Dan Gohman475871a2008-07-27 21:46:04 +00006284 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006285 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006286 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006287 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006288 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006289 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006290 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006291 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006292 default: break;
6293 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006294 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006295 // These can only come from an arithmetic instruction with overflow,
6296 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006297 Cond = Cond.getNode()->getOperand(1);
6298 addTest = false;
6299 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006300 }
Evan Cheng0488db92007-09-25 01:57:46 +00006301 }
Evan Cheng370e5342008-12-03 08:38:43 +00006302 } else {
6303 unsigned CondOpc;
6304 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6305 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006306 if (CondOpc == ISD::OR) {
6307 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6308 // two branches instead of an explicit OR instruction with a
6309 // separate test.
6310 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006311 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006312 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006313 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006314 Chain, Dest, CC, Cmp);
6315 CC = Cond.getOperand(1).getOperand(0);
6316 Cond = Cmp;
6317 addTest = false;
6318 }
6319 } else { // ISD::AND
6320 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6321 // two branches instead of an explicit AND instruction with a
6322 // separate test. However, we only do this if this block doesn't
6323 // have a fall-through edge, because this requires an explicit
6324 // jmp when the condition is false.
6325 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006326 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006327 Op.getNode()->hasOneUse()) {
6328 X86::CondCode CCode =
6329 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6330 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006331 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006332 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6333 // Look for an unconditional branch following this conditional branch.
6334 // We need this because we need to reverse the successors in order
6335 // to implement FCMP_OEQ.
6336 if (User.getOpcode() == ISD::BR) {
6337 SDValue FalseBB = User.getOperand(1);
6338 SDValue NewBR =
6339 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6340 assert(NewBR == User);
6341 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006342
Dale Johannesene4d209d2009-02-03 20:21:25 +00006343 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006344 Chain, Dest, CC, Cmp);
6345 X86::CondCode CCode =
6346 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6347 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006348 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006349 Cond = Cmp;
6350 addTest = false;
6351 }
6352 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006353 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006354 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6355 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6356 // It should be transformed during dag combiner except when the condition
6357 // is set by a arithmetics with overflow node.
6358 X86::CondCode CCode =
6359 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6360 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006361 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006362 Cond = Cond.getOperand(0).getOperand(1);
6363 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006364 }
Evan Cheng0488db92007-09-25 01:57:46 +00006365 }
6366
6367 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006368 // Look pass the truncate.
6369 if (Cond.getOpcode() == ISD::TRUNCATE)
6370 Cond = Cond.getOperand(0);
6371
6372 // We know the result of AND is compared against zero. Try to match
6373 // it to BT.
6374 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6375 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6376 if (NewSetCC.getNode()) {
6377 CC = NewSetCC.getOperand(0);
6378 Cond = NewSetCC.getOperand(1);
6379 addTest = false;
6380 }
6381 }
6382 }
6383
6384 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006385 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006386 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006387 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006388 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006389 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006390}
6391
Anton Korobeynikove060b532007-04-17 19:34:00 +00006392
6393// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6394// Calls to _alloca is needed to probe the stack when allocating more than 4k
6395// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6396// that the guard pages used by the OS virtual memory manager are allocated in
6397// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006398SDValue
6399X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006400 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006401 assert(Subtarget->isTargetCygMing() &&
6402 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006403 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006404
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006405 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006406 SDValue Chain = Op.getOperand(0);
6407 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006408 // FIXME: Ensure alignment here
6409
Dan Gohman475871a2008-07-27 21:46:04 +00006410 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006411
Owen Andersone50ed302009-08-10 22:56:29 +00006412 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006413 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006414
Chris Lattnere563bbc2008-10-11 22:08:30 +00006415 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006416
Dale Johannesendd64c412009-02-04 00:33:20 +00006417 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006418 Flag = Chain.getValue(1);
6419
Owen Anderson825b72b2009-08-11 20:47:22 +00006420 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006421 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006422 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006423 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006424 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006425 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006426 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006427 Flag = Chain.getValue(1);
6428
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006429 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006430 DAG.getIntPtrConstant(0, true),
6431 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006432 Flag);
6433
Dale Johannesendd64c412009-02-04 00:33:20 +00006434 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006435
Dan Gohman475871a2008-07-27 21:46:04 +00006436 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006437 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006438}
6439
Dan Gohman475871a2008-07-27 21:46:04 +00006440SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006441X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006442 SDValue Chain,
6443 SDValue Dst, SDValue Src,
6444 SDValue Size, unsigned Align,
6445 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006446 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006447 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006448
Bill Wendling6f287b22008-09-30 21:22:07 +00006449 // If not DWORD aligned or size is more than the threshold, call the library.
6450 // The libc version is likely to be faster for these cases. It can use the
6451 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006452 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006453 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006454 ConstantSize->getZExtValue() >
6455 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006456 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006457
6458 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006459 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006460
Bill Wendling6158d842008-10-01 00:59:58 +00006461 if (const char *bzeroEntry = V &&
6462 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006463 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006464 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006465 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006466 TargetLowering::ArgListEntry Entry;
6467 Entry.Node = Dst;
6468 Entry.Ty = IntPtrTy;
6469 Args.push_back(Entry);
6470 Entry.Node = Size;
6471 Args.push_back(Entry);
6472 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006473 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6474 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006475 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling46ada192010-03-02 01:55:18 +00006476 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006477 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006478 }
6479
Dan Gohman707e0182008-04-12 04:36:06 +00006480 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006481 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006482 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006483
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006484 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006485 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006486 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006487 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006488 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006489 unsigned BytesLeft = 0;
6490 bool TwoRepStos = false;
6491 if (ValC) {
6492 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006493 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006494
Evan Cheng0db9fe62006-04-25 20:13:52 +00006495 // If the value is a constant, then we can potentially use larger sets.
6496 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006497 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006498 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006499 ValReg = X86::AX;
6500 Val = (Val << 8) | Val;
6501 break;
6502 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006503 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006504 ValReg = X86::EAX;
6505 Val = (Val << 8) | Val;
6506 Val = (Val << 16) | Val;
6507 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006508 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006509 ValReg = X86::RAX;
6510 Val = (Val << 32) | Val;
6511 }
6512 break;
6513 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006514 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006515 ValReg = X86::AL;
6516 Count = DAG.getIntPtrConstant(SizeVal);
6517 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006518 }
6519
Owen Anderson825b72b2009-08-11 20:47:22 +00006520 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006521 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006522 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6523 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006524 }
6525
Dale Johannesen0f502f62009-02-03 22:26:09 +00006526 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006527 InFlag);
6528 InFlag = Chain.getValue(1);
6529 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006530 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006531 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006532 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006533 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006534 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006535
Scott Michelfdc40a02009-02-17 22:15:04 +00006536 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006537 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006538 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006539 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006540 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006541 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006542 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006543 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006544
Owen Anderson825b72b2009-08-11 20:47:22 +00006545 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006546 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6547 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006548
Evan Cheng0db9fe62006-04-25 20:13:52 +00006549 if (TwoRepStos) {
6550 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006551 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006552 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006553 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006554 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6555 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006556 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006557 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006558 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006559 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006560 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6561 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006562 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006563 // Handle the last 1 - 7 bytes.
6564 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006565 EVT AddrVT = Dst.getValueType();
6566 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006567
Dale Johannesen0f502f62009-02-03 22:26:09 +00006568 Chain = DAG.getMemset(Chain, dl,
6569 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006570 DAG.getConstant(Offset, AddrVT)),
6571 Src,
6572 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006573 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006574 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006575
Dan Gohman707e0182008-04-12 04:36:06 +00006576 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006577 return Chain;
6578}
Evan Cheng11e15b32006-04-03 20:53:28 +00006579
Dan Gohman475871a2008-07-27 21:46:04 +00006580SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006581X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006582 SDValue Chain, SDValue Dst, SDValue Src,
6583 SDValue Size, unsigned Align,
6584 bool AlwaysInline,
6585 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006586 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006587 // This requires the copy size to be a constant, preferrably
6588 // within a subtarget-specific limit.
6589 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6590 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006591 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006592 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006593 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006594 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006595
Evan Cheng1887c1c2008-08-21 21:00:15 +00006596 /// If not DWORD aligned, call the library.
6597 if ((Align & 3) != 0)
6598 return SDValue();
6599
6600 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006601 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006602 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006603 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006604
Duncan Sands83ec4b62008-06-06 12:08:01 +00006605 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006606 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006607 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006608 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006609
Dan Gohman475871a2008-07-27 21:46:04 +00006610 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006611 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006612 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006613 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006614 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006615 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006616 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006617 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006618 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006619 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006620 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006621 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006622 InFlag = Chain.getValue(1);
6623
Owen Anderson825b72b2009-08-11 20:47:22 +00006624 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006625 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6626 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6627 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006628
Dan Gohman475871a2008-07-27 21:46:04 +00006629 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006630 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006631 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006632 // Handle the last 1 - 7 bytes.
6633 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006634 EVT DstVT = Dst.getValueType();
6635 EVT SrcVT = Src.getValueType();
6636 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006637 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006638 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006639 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006640 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006641 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006642 DAG.getConstant(BytesLeft, SizeVT),
6643 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006644 DstSV, DstSVOff + Offset,
6645 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006646 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006647
Owen Anderson825b72b2009-08-11 20:47:22 +00006648 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006649 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006650}
6651
Dan Gohman475871a2008-07-27 21:46:04 +00006652SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006653 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006654 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006655
Evan Cheng25ab6902006-09-08 06:48:29 +00006656 if (!Subtarget->is64Bit()) {
6657 // vastart just stores the address of the VarArgsFrameIndex slot into the
6658 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006659 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006660 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6661 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006662 }
6663
6664 // __va_list_tag:
6665 // gp_offset (0 - 6 * 8)
6666 // fp_offset (48 - 48 + 8 * 16)
6667 // overflow_arg_area (point to parameters coming in memory).
6668 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006669 SmallVector<SDValue, 8> MemOps;
6670 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006671 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006672 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
David Greene67c9d422010-02-15 16:53:33 +00006673 DAG.getConstant(VarArgsGPOffset, MVT::i32),
6674 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006675 MemOps.push_back(Store);
6676
6677 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006678 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006679 FIN, DAG.getIntPtrConstant(4));
6680 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006681 DAG.getConstant(VarArgsFPOffset, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006682 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006683 MemOps.push_back(Store);
6684
6685 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006686 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006687 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006688 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006689 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6690 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006691 MemOps.push_back(Store);
6692
6693 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006694 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006695 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006696 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006697 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6698 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006699 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006700 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006701 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006702}
6703
Dan Gohman475871a2008-07-27 21:46:04 +00006704SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006705 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6706 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006707 SDValue Chain = Op.getOperand(0);
6708 SDValue SrcPtr = Op.getOperand(1);
6709 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006710
Torok Edwindac237e2009-07-08 20:53:28 +00006711 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006712 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006713}
6714
Dan Gohman475871a2008-07-27 21:46:04 +00006715SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006716 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006717 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006718 SDValue Chain = Op.getOperand(0);
6719 SDValue DstPtr = Op.getOperand(1);
6720 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006721 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6722 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006723 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006724
Dale Johannesendd64c412009-02-04 00:33:20 +00006725 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006726 DAG.getIntPtrConstant(24), 8, false,
6727 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006728}
6729
Dan Gohman475871a2008-07-27 21:46:04 +00006730SDValue
6731X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006732 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006733 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006734 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006735 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006736 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006737 case Intrinsic::x86_sse_comieq_ss:
6738 case Intrinsic::x86_sse_comilt_ss:
6739 case Intrinsic::x86_sse_comile_ss:
6740 case Intrinsic::x86_sse_comigt_ss:
6741 case Intrinsic::x86_sse_comige_ss:
6742 case Intrinsic::x86_sse_comineq_ss:
6743 case Intrinsic::x86_sse_ucomieq_ss:
6744 case Intrinsic::x86_sse_ucomilt_ss:
6745 case Intrinsic::x86_sse_ucomile_ss:
6746 case Intrinsic::x86_sse_ucomigt_ss:
6747 case Intrinsic::x86_sse_ucomige_ss:
6748 case Intrinsic::x86_sse_ucomineq_ss:
6749 case Intrinsic::x86_sse2_comieq_sd:
6750 case Intrinsic::x86_sse2_comilt_sd:
6751 case Intrinsic::x86_sse2_comile_sd:
6752 case Intrinsic::x86_sse2_comigt_sd:
6753 case Intrinsic::x86_sse2_comige_sd:
6754 case Intrinsic::x86_sse2_comineq_sd:
6755 case Intrinsic::x86_sse2_ucomieq_sd:
6756 case Intrinsic::x86_sse2_ucomilt_sd:
6757 case Intrinsic::x86_sse2_ucomile_sd:
6758 case Intrinsic::x86_sse2_ucomigt_sd:
6759 case Intrinsic::x86_sse2_ucomige_sd:
6760 case Intrinsic::x86_sse2_ucomineq_sd: {
6761 unsigned Opc = 0;
6762 ISD::CondCode CC = ISD::SETCC_INVALID;
6763 switch (IntNo) {
6764 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006765 case Intrinsic::x86_sse_comieq_ss:
6766 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006767 Opc = X86ISD::COMI;
6768 CC = ISD::SETEQ;
6769 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006770 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006771 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006772 Opc = X86ISD::COMI;
6773 CC = ISD::SETLT;
6774 break;
6775 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006776 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006777 Opc = X86ISD::COMI;
6778 CC = ISD::SETLE;
6779 break;
6780 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006781 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006782 Opc = X86ISD::COMI;
6783 CC = ISD::SETGT;
6784 break;
6785 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006786 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006787 Opc = X86ISD::COMI;
6788 CC = ISD::SETGE;
6789 break;
6790 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006791 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006792 Opc = X86ISD::COMI;
6793 CC = ISD::SETNE;
6794 break;
6795 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006796 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006797 Opc = X86ISD::UCOMI;
6798 CC = ISD::SETEQ;
6799 break;
6800 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006801 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006802 Opc = X86ISD::UCOMI;
6803 CC = ISD::SETLT;
6804 break;
6805 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006806 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006807 Opc = X86ISD::UCOMI;
6808 CC = ISD::SETLE;
6809 break;
6810 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006811 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006812 Opc = X86ISD::UCOMI;
6813 CC = ISD::SETGT;
6814 break;
6815 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006816 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006817 Opc = X86ISD::UCOMI;
6818 CC = ISD::SETGE;
6819 break;
6820 case Intrinsic::x86_sse_ucomineq_ss:
6821 case Intrinsic::x86_sse2_ucomineq_sd:
6822 Opc = X86ISD::UCOMI;
6823 CC = ISD::SETNE;
6824 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006825 }
Evan Cheng734503b2006-09-11 02:19:56 +00006826
Dan Gohman475871a2008-07-27 21:46:04 +00006827 SDValue LHS = Op.getOperand(1);
6828 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006829 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006830 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006831 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6832 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6833 DAG.getConstant(X86CC, MVT::i8), Cond);
6834 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006835 }
Eric Christopher71c67532009-07-29 00:28:05 +00006836 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006837 // an integer value, not just an instruction so lower it to the ptest
6838 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006839 case Intrinsic::x86_sse41_ptestz:
6840 case Intrinsic::x86_sse41_ptestc:
6841 case Intrinsic::x86_sse41_ptestnzc:{
6842 unsigned X86CC = 0;
6843 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006844 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006845 case Intrinsic::x86_sse41_ptestz:
6846 // ZF = 1
6847 X86CC = X86::COND_E;
6848 break;
6849 case Intrinsic::x86_sse41_ptestc:
6850 // CF = 1
6851 X86CC = X86::COND_B;
6852 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006853 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006854 // ZF and CF = 0
6855 X86CC = X86::COND_A;
6856 break;
6857 }
Eric Christopherfd179292009-08-27 18:07:15 +00006858
Eric Christopher71c67532009-07-29 00:28:05 +00006859 SDValue LHS = Op.getOperand(1);
6860 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006861 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6862 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6863 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6864 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006865 }
Evan Cheng5759f972008-05-04 09:15:50 +00006866
6867 // Fix vector shift instructions where the last operand is a non-immediate
6868 // i32 value.
6869 case Intrinsic::x86_sse2_pslli_w:
6870 case Intrinsic::x86_sse2_pslli_d:
6871 case Intrinsic::x86_sse2_pslli_q:
6872 case Intrinsic::x86_sse2_psrli_w:
6873 case Intrinsic::x86_sse2_psrli_d:
6874 case Intrinsic::x86_sse2_psrli_q:
6875 case Intrinsic::x86_sse2_psrai_w:
6876 case Intrinsic::x86_sse2_psrai_d:
6877 case Intrinsic::x86_mmx_pslli_w:
6878 case Intrinsic::x86_mmx_pslli_d:
6879 case Intrinsic::x86_mmx_pslli_q:
6880 case Intrinsic::x86_mmx_psrli_w:
6881 case Intrinsic::x86_mmx_psrli_d:
6882 case Intrinsic::x86_mmx_psrli_q:
6883 case Intrinsic::x86_mmx_psrai_w:
6884 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006885 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006886 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006887 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006888
6889 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006890 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006891 switch (IntNo) {
6892 case Intrinsic::x86_sse2_pslli_w:
6893 NewIntNo = Intrinsic::x86_sse2_psll_w;
6894 break;
6895 case Intrinsic::x86_sse2_pslli_d:
6896 NewIntNo = Intrinsic::x86_sse2_psll_d;
6897 break;
6898 case Intrinsic::x86_sse2_pslli_q:
6899 NewIntNo = Intrinsic::x86_sse2_psll_q;
6900 break;
6901 case Intrinsic::x86_sse2_psrli_w:
6902 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6903 break;
6904 case Intrinsic::x86_sse2_psrli_d:
6905 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6906 break;
6907 case Intrinsic::x86_sse2_psrli_q:
6908 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6909 break;
6910 case Intrinsic::x86_sse2_psrai_w:
6911 NewIntNo = Intrinsic::x86_sse2_psra_w;
6912 break;
6913 case Intrinsic::x86_sse2_psrai_d:
6914 NewIntNo = Intrinsic::x86_sse2_psra_d;
6915 break;
6916 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006917 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006918 switch (IntNo) {
6919 case Intrinsic::x86_mmx_pslli_w:
6920 NewIntNo = Intrinsic::x86_mmx_psll_w;
6921 break;
6922 case Intrinsic::x86_mmx_pslli_d:
6923 NewIntNo = Intrinsic::x86_mmx_psll_d;
6924 break;
6925 case Intrinsic::x86_mmx_pslli_q:
6926 NewIntNo = Intrinsic::x86_mmx_psll_q;
6927 break;
6928 case Intrinsic::x86_mmx_psrli_w:
6929 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6930 break;
6931 case Intrinsic::x86_mmx_psrli_d:
6932 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6933 break;
6934 case Intrinsic::x86_mmx_psrli_q:
6935 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6936 break;
6937 case Intrinsic::x86_mmx_psrai_w:
6938 NewIntNo = Intrinsic::x86_mmx_psra_w;
6939 break;
6940 case Intrinsic::x86_mmx_psrai_d:
6941 NewIntNo = Intrinsic::x86_mmx_psra_d;
6942 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006943 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006944 }
6945 break;
6946 }
6947 }
Mon P Wangefa42202009-09-03 19:56:25 +00006948
6949 // The vector shift intrinsics with scalars uses 32b shift amounts but
6950 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6951 // to be zero.
6952 SDValue ShOps[4];
6953 ShOps[0] = ShAmt;
6954 ShOps[1] = DAG.getConstant(0, MVT::i32);
6955 if (ShAmtVT == MVT::v4i32) {
6956 ShOps[2] = DAG.getUNDEF(MVT::i32);
6957 ShOps[3] = DAG.getUNDEF(MVT::i32);
6958 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6959 } else {
6960 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6961 }
6962
Owen Andersone50ed302009-08-10 22:56:29 +00006963 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006964 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006965 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006966 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006967 Op.getOperand(1), ShAmt);
6968 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006969 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006970}
Evan Cheng72261582005-12-20 06:22:03 +00006971
Dan Gohman475871a2008-07-27 21:46:04 +00006972SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006973 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006974 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006975
6976 if (Depth > 0) {
6977 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6978 SDValue Offset =
6979 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006980 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006981 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006982 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006983 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00006984 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00006985 }
6986
6987 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006988 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006989 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00006990 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006991}
6992
Dan Gohman475871a2008-07-27 21:46:04 +00006993SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006994 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6995 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006996 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006997 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006998 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6999 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007000 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007001 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007002 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7003 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007004 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007005}
7006
Dan Gohman475871a2008-07-27 21:46:04 +00007007SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00007008 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007009 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007010}
7011
Dan Gohman475871a2008-07-27 21:46:04 +00007012SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007013{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007014 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007015 SDValue Chain = Op.getOperand(0);
7016 SDValue Offset = Op.getOperand(1);
7017 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007018 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007019
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007020 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7021 getPointerTy());
7022 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007023
Dale Johannesene4d209d2009-02-03 20:21:25 +00007024 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007025 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007026 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007027 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007028 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007029 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007030
Dale Johannesene4d209d2009-02-03 20:21:25 +00007031 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007032 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007033 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007034}
7035
Dan Gohman475871a2008-07-27 21:46:04 +00007036SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00007037 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00007038 SDValue Root = Op.getOperand(0);
7039 SDValue Trmp = Op.getOperand(1); // trampoline
7040 SDValue FPtr = Op.getOperand(2); // nested function
7041 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007042 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007043
Dan Gohman69de1932008-02-06 22:27:42 +00007044 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007045
7046 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007047 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007048
7049 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007050 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7051 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007052
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007053 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7054 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007055
7056 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7057
7058 // Load the pointer to the nested function into R11.
7059 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007060 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007061 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007062 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007063
Owen Anderson825b72b2009-08-11 20:47:22 +00007064 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7065 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007066 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7067 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007068
7069 // Load the 'nest' parameter value into R10.
7070 // R10 is specified in X86CallingConv.td
7071 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007072 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7073 DAG.getConstant(10, MVT::i64));
7074 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007075 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007076
Owen Anderson825b72b2009-08-11 20:47:22 +00007077 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7078 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007079 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7080 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007081
7082 // Jump to the nested function.
7083 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007084 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7085 DAG.getConstant(20, MVT::i64));
7086 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007087 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007088
7089 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007090 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7091 DAG.getConstant(22, MVT::i64));
7092 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007093 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007094
Dan Gohman475871a2008-07-27 21:46:04 +00007095 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007096 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007097 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007098 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007099 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007100 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007101 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007102 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007103
7104 switch (CC) {
7105 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007106 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007107 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007108 case CallingConv::X86_StdCall: {
7109 // Pass 'nest' parameter in ECX.
7110 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007111 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007112
7113 // Check that ECX wasn't needed by an 'inreg' parameter.
7114 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007115 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007116
Chris Lattner58d74912008-03-12 17:45:29 +00007117 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007118 unsigned InRegCount = 0;
7119 unsigned Idx = 1;
7120
7121 for (FunctionType::param_iterator I = FTy->param_begin(),
7122 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007123 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007124 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007125 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007126
7127 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007128 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007129 }
7130 }
7131 break;
7132 }
7133 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007134 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007135 // Pass 'nest' parameter in EAX.
7136 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007137 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007138 break;
7139 }
7140
Dan Gohman475871a2008-07-27 21:46:04 +00007141 SDValue OutChains[4];
7142 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007143
Owen Anderson825b72b2009-08-11 20:47:22 +00007144 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7145 DAG.getConstant(10, MVT::i32));
7146 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007147
Chris Lattnera62fe662010-02-05 19:20:30 +00007148 // This is storing the opcode for MOV32ri.
7149 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007150 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007151 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007152 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007153 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007154
Owen Anderson825b72b2009-08-11 20:47:22 +00007155 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7156 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007157 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7158 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007159
Chris Lattnera62fe662010-02-05 19:20:30 +00007160 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007161 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7162 DAG.getConstant(5, MVT::i32));
7163 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007164 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007165
Owen Anderson825b72b2009-08-11 20:47:22 +00007166 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7167 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007168 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7169 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007170
Dan Gohman475871a2008-07-27 21:46:04 +00007171 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007172 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007173 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007174 }
7175}
7176
Dan Gohman475871a2008-07-27 21:46:04 +00007177SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007178 /*
7179 The rounding mode is in bits 11:10 of FPSR, and has the following
7180 settings:
7181 00 Round to nearest
7182 01 Round to -inf
7183 10 Round to +inf
7184 11 Round to 0
7185
7186 FLT_ROUNDS, on the other hand, expects the following:
7187 -1 Undefined
7188 0 Round to 0
7189 1 Round to nearest
7190 2 Round to +inf
7191 3 Round to -inf
7192
7193 To perform the conversion, we do:
7194 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7195 */
7196
7197 MachineFunction &MF = DAG.getMachineFunction();
7198 const TargetMachine &TM = MF.getTarget();
7199 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7200 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007201 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007202 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007203
7204 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007205 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007206 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007207
Owen Anderson825b72b2009-08-11 20:47:22 +00007208 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007209 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007210
7211 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007212 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7213 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007214
7215 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007216 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007217 DAG.getNode(ISD::SRL, dl, MVT::i16,
7218 DAG.getNode(ISD::AND, dl, MVT::i16,
7219 CWD, DAG.getConstant(0x800, MVT::i16)),
7220 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007221 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007222 DAG.getNode(ISD::SRL, dl, MVT::i16,
7223 DAG.getNode(ISD::AND, dl, MVT::i16,
7224 CWD, DAG.getConstant(0x400, MVT::i16)),
7225 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007226
Dan Gohman475871a2008-07-27 21:46:04 +00007227 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007228 DAG.getNode(ISD::AND, dl, MVT::i16,
7229 DAG.getNode(ISD::ADD, dl, MVT::i16,
7230 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7231 DAG.getConstant(1, MVT::i16)),
7232 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007233
7234
Duncan Sands83ec4b62008-06-06 12:08:01 +00007235 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007236 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007237}
7238
Dan Gohman475871a2008-07-27 21:46:04 +00007239SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007240 EVT VT = Op.getValueType();
7241 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007242 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007243 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007244
7245 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007246 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007247 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007248 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007249 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007250 }
Evan Cheng18efe262007-12-14 02:13:44 +00007251
Evan Cheng152804e2007-12-14 08:30:15 +00007252 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007253 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007254 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007255
7256 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007257 SDValue Ops[] = {
7258 Op,
7259 DAG.getConstant(NumBits+NumBits-1, OpVT),
7260 DAG.getConstant(X86::COND_E, MVT::i8),
7261 Op.getValue(1)
7262 };
7263 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007264
7265 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007266 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007267
Owen Anderson825b72b2009-08-11 20:47:22 +00007268 if (VT == MVT::i8)
7269 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007270 return Op;
7271}
7272
Dan Gohman475871a2008-07-27 21:46:04 +00007273SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007274 EVT VT = Op.getValueType();
7275 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007276 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007277 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007278
7279 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007280 if (VT == MVT::i8) {
7281 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007282 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007283 }
Evan Cheng152804e2007-12-14 08:30:15 +00007284
7285 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007286 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007287 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007288
7289 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007290 SDValue Ops[] = {
7291 Op,
7292 DAG.getConstant(NumBits, OpVT),
7293 DAG.getConstant(X86::COND_E, MVT::i8),
7294 Op.getValue(1)
7295 };
7296 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007297
Owen Anderson825b72b2009-08-11 20:47:22 +00007298 if (VT == MVT::i8)
7299 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007300 return Op;
7301}
7302
Mon P Wangaf9b9522008-12-18 21:42:19 +00007303SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007304 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007305 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007306 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007307
Mon P Wangaf9b9522008-12-18 21:42:19 +00007308 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7309 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7310 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7311 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7312 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7313 //
7314 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7315 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7316 // return AloBlo + AloBhi + AhiBlo;
7317
7318 SDValue A = Op.getOperand(0);
7319 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007320
Dale Johannesene4d209d2009-02-03 20:21:25 +00007321 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007322 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7323 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007324 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007325 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7326 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007327 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007328 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007329 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007330 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007331 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007332 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007333 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007334 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007335 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007336 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007337 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7338 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007339 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007340 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7341 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007342 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7343 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007344 return Res;
7345}
7346
7347
Bill Wendling74c37652008-12-09 22:08:41 +00007348SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7349 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7350 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007351 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7352 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007353 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007354 SDValue LHS = N->getOperand(0);
7355 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007356 unsigned BaseOp = 0;
7357 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007358 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007359
7360 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007361 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007362 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007363 // A subtract of one will be selected as a INC. Note that INC doesn't
7364 // set CF, so we can't do this for UADDO.
7365 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7366 if (C->getAPIntValue() == 1) {
7367 BaseOp = X86ISD::INC;
7368 Cond = X86::COND_O;
7369 break;
7370 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007371 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007372 Cond = X86::COND_O;
7373 break;
7374 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007375 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007376 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007377 break;
7378 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007379 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7380 // set CF, so we can't do this for USUBO.
7381 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7382 if (C->getAPIntValue() == 1) {
7383 BaseOp = X86ISD::DEC;
7384 Cond = X86::COND_O;
7385 break;
7386 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007387 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007388 Cond = X86::COND_O;
7389 break;
7390 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007391 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007392 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007393 break;
7394 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007395 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007396 Cond = X86::COND_O;
7397 break;
7398 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007399 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007400 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007401 break;
7402 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007403
Bill Wendling61edeb52008-12-02 01:06:39 +00007404 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007405 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007406 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007407
Bill Wendling61edeb52008-12-02 01:06:39 +00007408 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007409 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007410 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007411
Bill Wendling61edeb52008-12-02 01:06:39 +00007412 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7413 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007414}
7415
Dan Gohman475871a2008-07-27 21:46:04 +00007416SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007417 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007418 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007419 unsigned Reg = 0;
7420 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007421 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007422 default:
7423 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007424 case MVT::i8: Reg = X86::AL; size = 1; break;
7425 case MVT::i16: Reg = X86::AX; size = 2; break;
7426 case MVT::i32: Reg = X86::EAX; size = 4; break;
7427 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007428 assert(Subtarget->is64Bit() && "Node not type legal!");
7429 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007430 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007431 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007432 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007433 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007434 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007435 Op.getOperand(1),
7436 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007437 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007438 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007439 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007440 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007441 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007442 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007443 return cpOut;
7444}
7445
Duncan Sands1607f052008-12-01 11:39:25 +00007446SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007447 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007448 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007449 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007450 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007451 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007452 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007453 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7454 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007455 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007456 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7457 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007458 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007459 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007460 rdx.getValue(1)
7461 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007462 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007463}
7464
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007465SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7466 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007467 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007468 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007469 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007470 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007471 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007472 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007473 Node->getOperand(0),
7474 Node->getOperand(1), negOp,
7475 cast<AtomicSDNode>(Node)->getSrcValue(),
7476 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007477}
7478
Evan Cheng0db9fe62006-04-25 20:13:52 +00007479/// LowerOperation - Provide custom lowering hooks for some operations.
7480///
Dan Gohman475871a2008-07-27 21:46:04 +00007481SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007482 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007483 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007484 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7485 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007486 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007487 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007488 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7489 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7490 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7491 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7492 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7493 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007494 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007495 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007496 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007497 case ISD::SHL_PARTS:
7498 case ISD::SRA_PARTS:
7499 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7500 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007501 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007502 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007503 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007504 case ISD::FABS: return LowerFABS(Op, DAG);
7505 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007506 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007507 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007508 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007509 case ISD::SELECT: return LowerSELECT(Op, DAG);
7510 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007511 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007512 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007513 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007514 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007515 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007516 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7517 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007518 case ISD::FRAME_TO_ARGS_OFFSET:
7519 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007520 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007521 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007522 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007523 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007524 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7525 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007526 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007527 case ISD::SADDO:
7528 case ISD::UADDO:
7529 case ISD::SSUBO:
7530 case ISD::USUBO:
7531 case ISD::SMULO:
7532 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007533 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007534 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007535}
7536
Duncan Sands1607f052008-12-01 11:39:25 +00007537void X86TargetLowering::
7538ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7539 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007540 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007541 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007542 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007543
7544 SDValue Chain = Node->getOperand(0);
7545 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007546 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007547 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007548 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007549 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007550 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007551 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007552 SDValue Result =
7553 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7554 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007555 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007556 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007557 Results.push_back(Result.getValue(2));
7558}
7559
Duncan Sands126d9072008-07-04 11:47:58 +00007560/// ReplaceNodeResults - Replace a node with an illegal result type
7561/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007562void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7563 SmallVectorImpl<SDValue>&Results,
7564 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007565 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007566 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007567 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007568 assert(false && "Do not know how to custom type legalize this operation!");
7569 return;
7570 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007571 std::pair<SDValue,SDValue> Vals =
7572 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007573 SDValue FIST = Vals.first, StackSlot = Vals.second;
7574 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007575 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007576 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007577 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7578 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007579 }
7580 return;
7581 }
7582 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007583 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007584 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007585 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007586 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007587 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007588 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007589 eax.getValue(2));
7590 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7591 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007592 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007593 Results.push_back(edx.getValue(1));
7594 return;
7595 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007596 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007597 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007598 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007599 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007600 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7601 DAG.getConstant(0, MVT::i32));
7602 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7603 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007604 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7605 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007606 cpInL.getValue(1));
7607 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007608 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7609 DAG.getConstant(0, MVT::i32));
7610 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7611 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007612 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007613 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007614 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007615 swapInL.getValue(1));
7616 SDValue Ops[] = { swapInH.getValue(0),
7617 N->getOperand(1),
7618 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007619 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007620 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007621 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007622 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007623 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007624 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007625 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007626 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007627 Results.push_back(cpOutH.getValue(1));
7628 return;
7629 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007630 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007631 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7632 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007633 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007634 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7635 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007636 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007637 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7638 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007639 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007640 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7641 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007642 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007643 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7644 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007645 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007646 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7647 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007648 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007649 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7650 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007651 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007652}
7653
Evan Cheng72261582005-12-20 06:22:03 +00007654const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7655 switch (Opcode) {
7656 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007657 case X86ISD::BSF: return "X86ISD::BSF";
7658 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007659 case X86ISD::SHLD: return "X86ISD::SHLD";
7660 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007661 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007662 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007663 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007664 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007665 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007666 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007667 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7668 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7669 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007670 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007671 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007672 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007673 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007674 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007675 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007676 case X86ISD::COMI: return "X86ISD::COMI";
7677 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007678 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007679 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007680 case X86ISD::CMOV: return "X86ISD::CMOV";
7681 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007682 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007683 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7684 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007685 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007686 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007687 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007688 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007689 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007690 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7691 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007692 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007693 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007694 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007695 case X86ISD::FMAX: return "X86ISD::FMAX";
7696 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007697 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7698 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007699 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007700 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007701 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007702 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007703 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007704 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7705 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007706 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7707 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7708 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7709 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7710 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7711 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007712 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7713 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007714 case X86ISD::VSHL: return "X86ISD::VSHL";
7715 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007716 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7717 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7718 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7719 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7720 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7721 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7722 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7723 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7724 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7725 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007726 case X86ISD::ADD: return "X86ISD::ADD";
7727 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007728 case X86ISD::SMUL: return "X86ISD::SMUL";
7729 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007730 case X86ISD::INC: return "X86ISD::INC";
7731 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007732 case X86ISD::OR: return "X86ISD::OR";
7733 case X86ISD::XOR: return "X86ISD::XOR";
7734 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007735 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007736 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007737 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007738 }
7739}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007740
Chris Lattnerc9addb72007-03-30 23:15:24 +00007741// isLegalAddressingMode - Return true if the addressing mode represented
7742// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007743bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007744 const Type *Ty) const {
7745 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007746 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007747
Chris Lattnerc9addb72007-03-30 23:15:24 +00007748 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007749 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007750 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007751
Chris Lattnerc9addb72007-03-30 23:15:24 +00007752 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007753 unsigned GVFlags =
7754 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007755
Chris Lattnerdfed4132009-07-10 07:38:24 +00007756 // If a reference to this global requires an extra load, we can't fold it.
7757 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007758 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007759
Chris Lattnerdfed4132009-07-10 07:38:24 +00007760 // If BaseGV requires a register for the PIC base, we cannot also have a
7761 // BaseReg specified.
7762 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007763 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007764
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007765 // If lower 4G is not available, then we must use rip-relative addressing.
7766 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7767 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007768 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007769
Chris Lattnerc9addb72007-03-30 23:15:24 +00007770 switch (AM.Scale) {
7771 case 0:
7772 case 1:
7773 case 2:
7774 case 4:
7775 case 8:
7776 // These scales always work.
7777 break;
7778 case 3:
7779 case 5:
7780 case 9:
7781 // These scales are formed with basereg+scalereg. Only accept if there is
7782 // no basereg yet.
7783 if (AM.HasBaseReg)
7784 return false;
7785 break;
7786 default: // Other stuff never works.
7787 return false;
7788 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007789
Chris Lattnerc9addb72007-03-30 23:15:24 +00007790 return true;
7791}
7792
7793
Evan Cheng2bd122c2007-10-26 01:56:11 +00007794bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007795 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007796 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007797 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7798 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007799 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007800 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007801 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007802}
7803
Owen Andersone50ed302009-08-10 22:56:29 +00007804bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007805 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007806 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007807 unsigned NumBits1 = VT1.getSizeInBits();
7808 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007809 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007810 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007811 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007812}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007813
Dan Gohman97121ba2009-04-08 00:15:30 +00007814bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007815 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007816 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007817}
7818
Owen Andersone50ed302009-08-10 22:56:29 +00007819bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007820 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007821 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007822}
7823
Owen Andersone50ed302009-08-10 22:56:29 +00007824bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007825 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007826 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007827}
7828
Evan Cheng60c07e12006-07-05 22:17:51 +00007829/// isShuffleMaskLegal - Targets can use this to indicate that they only
7830/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7831/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7832/// are assumed to be legal.
7833bool
Eric Christopherfd179292009-08-27 18:07:15 +00007834X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007835 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007836 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007837 if (VT.getSizeInBits() == 64)
7838 return false;
7839
Nate Begemana09008b2009-10-19 02:17:23 +00007840 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007841 return (VT.getVectorNumElements() == 2 ||
7842 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7843 isMOVLMask(M, VT) ||
7844 isSHUFPMask(M, VT) ||
7845 isPSHUFDMask(M, VT) ||
7846 isPSHUFHWMask(M, VT) ||
7847 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007848 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007849 isUNPCKLMask(M, VT) ||
7850 isUNPCKHMask(M, VT) ||
7851 isUNPCKL_v_undef_Mask(M, VT) ||
7852 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007853}
7854
Dan Gohman7d8143f2008-04-09 20:09:42 +00007855bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007856X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007857 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007858 unsigned NumElts = VT.getVectorNumElements();
7859 // FIXME: This collection of masks seems suspect.
7860 if (NumElts == 2)
7861 return true;
7862 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7863 return (isMOVLMask(Mask, VT) ||
7864 isCommutedMOVLMask(Mask, VT, true) ||
7865 isSHUFPMask(Mask, VT) ||
7866 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007867 }
7868 return false;
7869}
7870
7871//===----------------------------------------------------------------------===//
7872// X86 Scheduler Hooks
7873//===----------------------------------------------------------------------===//
7874
Mon P Wang63307c32008-05-05 19:05:59 +00007875// private utility function
7876MachineBasicBlock *
7877X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7878 MachineBasicBlock *MBB,
7879 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007880 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007881 unsigned LoadOpc,
7882 unsigned CXchgOpc,
7883 unsigned copyOpc,
7884 unsigned notOpc,
7885 unsigned EAXreg,
7886 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007887 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007888 // For the atomic bitwise operator, we generate
7889 // thisMBB:
7890 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007891 // ld t1 = [bitinstr.addr]
7892 // op t2 = t1, [bitinstr.val]
7893 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007894 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7895 // bz newMBB
7896 // fallthrough -->nextMBB
7897 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7898 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007899 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007900 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007901
Mon P Wang63307c32008-05-05 19:05:59 +00007902 /// First build the CFG
7903 MachineFunction *F = MBB->getParent();
7904 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007905 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7906 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7907 F->insert(MBBIter, newMBB);
7908 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007909
Mon P Wang63307c32008-05-05 19:05:59 +00007910 // Move all successors to thisMBB to nextMBB
7911 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007912
Mon P Wang63307c32008-05-05 19:05:59 +00007913 // Update thisMBB to fall through to newMBB
7914 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007915
Mon P Wang63307c32008-05-05 19:05:59 +00007916 // newMBB jumps to itself and fall through to nextMBB
7917 newMBB->addSuccessor(nextMBB);
7918 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007919
Mon P Wang63307c32008-05-05 19:05:59 +00007920 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007921 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007922 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007923 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007924 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007925 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007926 int numArgs = bInstr->getNumOperands() - 1;
7927 for (int i=0; i < numArgs; ++i)
7928 argOpers[i] = &bInstr->getOperand(i+1);
7929
7930 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007931 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7932 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007933
Dale Johannesen140be2d2008-08-19 18:47:28 +00007934 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007935 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007936 for (int i=0; i <= lastAddrIndx; ++i)
7937 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007938
Dale Johannesen140be2d2008-08-19 18:47:28 +00007939 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007940 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007941 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007942 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007943 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007944 tt = t1;
7945
Dale Johannesen140be2d2008-08-19 18:47:28 +00007946 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007947 assert((argOpers[valArgIndx]->isReg() ||
7948 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007949 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007950 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007951 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007952 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007953 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007954 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007955 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007956
Dale Johannesene4d209d2009-02-03 20:21:25 +00007957 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007958 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007959
Dale Johannesene4d209d2009-02-03 20:21:25 +00007960 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007961 for (int i=0; i <= lastAddrIndx; ++i)
7962 (*MIB).addOperand(*argOpers[i]);
7963 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007964 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007965 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7966 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007967
Dale Johannesene4d209d2009-02-03 20:21:25 +00007968 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007969 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007970
Mon P Wang63307c32008-05-05 19:05:59 +00007971 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00007972 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007973
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007974 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007975 return nextMBB;
7976}
7977
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007978// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007979MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007980X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7981 MachineBasicBlock *MBB,
7982 unsigned regOpcL,
7983 unsigned regOpcH,
7984 unsigned immOpcL,
7985 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007986 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007987 // For the atomic bitwise operator, we generate
7988 // thisMBB (instructions are in pairs, except cmpxchg8b)
7989 // ld t1,t2 = [bitinstr.addr]
7990 // newMBB:
7991 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7992 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007993 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007994 // mov ECX, EBX <- t5, t6
7995 // mov EAX, EDX <- t1, t2
7996 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7997 // mov t3, t4 <- EAX, EDX
7998 // bz newMBB
7999 // result in out1, out2
8000 // fallthrough -->nextMBB
8001
8002 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8003 const unsigned LoadOpc = X86::MOV32rm;
8004 const unsigned copyOpc = X86::MOV32rr;
8005 const unsigned NotOpc = X86::NOT32r;
8006 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8007 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8008 MachineFunction::iterator MBBIter = MBB;
8009 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008010
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008011 /// First build the CFG
8012 MachineFunction *F = MBB->getParent();
8013 MachineBasicBlock *thisMBB = MBB;
8014 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8015 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8016 F->insert(MBBIter, newMBB);
8017 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008018
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008019 // Move all successors to thisMBB to nextMBB
8020 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008021
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008022 // Update thisMBB to fall through to newMBB
8023 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008024
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008025 // newMBB jumps to itself and fall through to nextMBB
8026 newMBB->addSuccessor(nextMBB);
8027 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008028
Dale Johannesene4d209d2009-02-03 20:21:25 +00008029 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008030 // Insert instructions into newMBB based on incoming instruction
8031 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008032 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008033 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008034 MachineOperand& dest1Oper = bInstr->getOperand(0);
8035 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008036 MachineOperand* argOpers[2 + X86AddrNumOperands];
8037 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008038 argOpers[i] = &bInstr->getOperand(i+2);
8039
Evan Chengad5b52f2010-01-08 19:14:57 +00008040 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008041 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008042
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008043 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008044 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008045 for (int i=0; i <= lastAddrIndx; ++i)
8046 (*MIB).addOperand(*argOpers[i]);
8047 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008048 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008049 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008050 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008051 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008052 MachineOperand newOp3 = *(argOpers[3]);
8053 if (newOp3.isImm())
8054 newOp3.setImm(newOp3.getImm()+4);
8055 else
8056 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008057 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008058 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008059
8060 // t3/4 are defined later, at the bottom of the loop
8061 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8062 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008063 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008064 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008065 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008066 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8067
Evan Cheng306b4ca2010-01-08 23:41:50 +00008068 // The subsequent operations should be using the destination registers of
8069 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008070 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008071 t1 = F->getRegInfo().createVirtualRegister(RC);
8072 t2 = F->getRegInfo().createVirtualRegister(RC);
8073 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8074 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008075 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008076 t1 = dest1Oper.getReg();
8077 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008078 }
8079
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008080 int valArgIndx = lastAddrIndx + 1;
8081 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008082 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008083 "invalid operand");
8084 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8085 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008086 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008087 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008088 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008089 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008090 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008091 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008092 (*MIB).addOperand(*argOpers[valArgIndx]);
8093 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008094 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008095 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008096 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008097 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008098 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008099 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008100 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008101 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008102 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008103 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008104
Dale Johannesene4d209d2009-02-03 20:21:25 +00008105 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008106 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008107 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008108 MIB.addReg(t2);
8109
Dale Johannesene4d209d2009-02-03 20:21:25 +00008110 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008111 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008112 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008113 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008114
Dale Johannesene4d209d2009-02-03 20:21:25 +00008115 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008116 for (int i=0; i <= lastAddrIndx; ++i)
8117 (*MIB).addOperand(*argOpers[i]);
8118
8119 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008120 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8121 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008122
Dale Johannesene4d209d2009-02-03 20:21:25 +00008123 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008124 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008125 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008126 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008127
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008128 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008129 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008130
8131 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8132 return nextMBB;
8133}
8134
8135// private utility function
8136MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008137X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8138 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008139 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008140 // For the atomic min/max operator, we generate
8141 // thisMBB:
8142 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008143 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008144 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008145 // cmp t1, t2
8146 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008147 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008148 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8149 // bz newMBB
8150 // fallthrough -->nextMBB
8151 //
8152 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8153 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008154 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008155 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008156
Mon P Wang63307c32008-05-05 19:05:59 +00008157 /// First build the CFG
8158 MachineFunction *F = MBB->getParent();
8159 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008160 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8161 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8162 F->insert(MBBIter, newMBB);
8163 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008164
Dan Gohmand6708ea2009-08-15 01:38:56 +00008165 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008166 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008167
Mon P Wang63307c32008-05-05 19:05:59 +00008168 // Update thisMBB to fall through to newMBB
8169 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008170
Mon P Wang63307c32008-05-05 19:05:59 +00008171 // newMBB jumps to newMBB and fall through to nextMBB
8172 newMBB->addSuccessor(nextMBB);
8173 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008174
Dale Johannesene4d209d2009-02-03 20:21:25 +00008175 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008176 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008177 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008178 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008179 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008180 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008181 int numArgs = mInstr->getNumOperands() - 1;
8182 for (int i=0; i < numArgs; ++i)
8183 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008184
Mon P Wang63307c32008-05-05 19:05:59 +00008185 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008186 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8187 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008188
Mon P Wangab3e7472008-05-05 22:56:23 +00008189 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008190 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008191 for (int i=0; i <= lastAddrIndx; ++i)
8192 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008193
Mon P Wang63307c32008-05-05 19:05:59 +00008194 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008195 assert((argOpers[valArgIndx]->isReg() ||
8196 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008197 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008198
8199 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008200 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008201 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008202 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008203 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008204 (*MIB).addOperand(*argOpers[valArgIndx]);
8205
Dale Johannesene4d209d2009-02-03 20:21:25 +00008206 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008207 MIB.addReg(t1);
8208
Dale Johannesene4d209d2009-02-03 20:21:25 +00008209 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008210 MIB.addReg(t1);
8211 MIB.addReg(t2);
8212
8213 // Generate movc
8214 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008215 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008216 MIB.addReg(t2);
8217 MIB.addReg(t1);
8218
8219 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008220 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008221 for (int i=0; i <= lastAddrIndx; ++i)
8222 (*MIB).addOperand(*argOpers[i]);
8223 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008224 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008225 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8226 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008227
Dale Johannesene4d209d2009-02-03 20:21:25 +00008228 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008229 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008230
Mon P Wang63307c32008-05-05 19:05:59 +00008231 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008232 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008233
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008234 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008235 return nextMBB;
8236}
8237
Eric Christopherf83a5de2009-08-27 18:08:16 +00008238// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8239// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008240MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008241X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008242 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008243
8244 MachineFunction *F = BB->getParent();
8245 DebugLoc dl = MI->getDebugLoc();
8246 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8247
8248 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008249 if (memArg)
8250 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8251 else
8252 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008253
8254 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8255
8256 for (unsigned i = 0; i < numArgs; ++i) {
8257 MachineOperand &Op = MI->getOperand(i+1);
8258
8259 if (!(Op.isReg() && Op.isImplicit()))
8260 MIB.addOperand(Op);
8261 }
8262
8263 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8264 .addReg(X86::XMM0);
8265
8266 F->DeleteMachineInstr(MI);
8267
8268 return BB;
8269}
8270
8271MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008272X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8273 MachineInstr *MI,
8274 MachineBasicBlock *MBB) const {
8275 // Emit code to save XMM registers to the stack. The ABI says that the
8276 // number of registers to save is given in %al, so it's theoretically
8277 // possible to do an indirect jump trick to avoid saving all of them,
8278 // however this code takes a simpler approach and just executes all
8279 // of the stores if %al is non-zero. It's less code, and it's probably
8280 // easier on the hardware branch predictor, and stores aren't all that
8281 // expensive anyway.
8282
8283 // Create the new basic blocks. One block contains all the XMM stores,
8284 // and one block is the final destination regardless of whether any
8285 // stores were performed.
8286 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8287 MachineFunction *F = MBB->getParent();
8288 MachineFunction::iterator MBBIter = MBB;
8289 ++MBBIter;
8290 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8291 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8292 F->insert(MBBIter, XMMSaveMBB);
8293 F->insert(MBBIter, EndMBB);
8294
8295 // Set up the CFG.
8296 // Move any original successors of MBB to the end block.
8297 EndMBB->transferSuccessors(MBB);
8298 // The original block will now fall through to the XMM save block.
8299 MBB->addSuccessor(XMMSaveMBB);
8300 // The XMMSaveMBB will fall through to the end block.
8301 XMMSaveMBB->addSuccessor(EndMBB);
8302
8303 // Now add the instructions.
8304 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8305 DebugLoc DL = MI->getDebugLoc();
8306
8307 unsigned CountReg = MI->getOperand(0).getReg();
8308 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8309 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8310
8311 if (!Subtarget->isTargetWin64()) {
8312 // If %al is 0, branch around the XMM save block.
8313 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008314 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008315 MBB->addSuccessor(EndMBB);
8316 }
8317
8318 // In the XMM save block, save all the XMM argument registers.
8319 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8320 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008321 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008322 F->getMachineMemOperand(
8323 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8324 MachineMemOperand::MOStore, Offset,
8325 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008326 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8327 .addFrameIndex(RegSaveFrameIndex)
8328 .addImm(/*Scale=*/1)
8329 .addReg(/*IndexReg=*/0)
8330 .addImm(/*Disp=*/Offset)
8331 .addReg(/*Segment=*/0)
8332 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008333 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008334 }
8335
8336 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8337
8338 return EndMBB;
8339}
Mon P Wang63307c32008-05-05 19:05:59 +00008340
Evan Cheng60c07e12006-07-05 22:17:51 +00008341MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008342X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008343 MachineBasicBlock *BB,
8344 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008345 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8346 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008347
Chris Lattner52600972009-09-02 05:57:00 +00008348 // To "insert" a SELECT_CC instruction, we actually have to insert the
8349 // diamond control-flow pattern. The incoming instruction knows the
8350 // destination vreg to set, the condition code register to branch on, the
8351 // true/false values to select between, and a branch opcode to use.
8352 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8353 MachineFunction::iterator It = BB;
8354 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008355
Chris Lattner52600972009-09-02 05:57:00 +00008356 // thisMBB:
8357 // ...
8358 // TrueVal = ...
8359 // cmpTY ccX, r1, r2
8360 // bCC copy1MBB
8361 // fallthrough --> copy0MBB
8362 MachineBasicBlock *thisMBB = BB;
8363 MachineFunction *F = BB->getParent();
8364 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8365 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8366 unsigned Opc =
8367 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8368 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8369 F->insert(It, copy0MBB);
8370 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008371 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008372 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008373 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008374 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008375 E = BB->succ_end(); I != E; ++I) {
8376 EM->insert(std::make_pair(*I, sinkMBB));
8377 sinkMBB->addSuccessor(*I);
8378 }
8379 // Next, remove all successors of the current block, and add the true
8380 // and fallthrough blocks as its successors.
8381 while (!BB->succ_empty())
8382 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008383 // Add the true and fallthrough blocks as its successors.
8384 BB->addSuccessor(copy0MBB);
8385 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008386
Chris Lattner52600972009-09-02 05:57:00 +00008387 // copy0MBB:
8388 // %FalseValue = ...
8389 // # fallthrough to sinkMBB
8390 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008391
Chris Lattner52600972009-09-02 05:57:00 +00008392 // Update machine-CFG edges
8393 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008394
Chris Lattner52600972009-09-02 05:57:00 +00008395 // sinkMBB:
8396 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8397 // ...
8398 BB = sinkMBB;
8399 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8400 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8401 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8402
8403 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8404 return BB;
8405}
8406
8407
8408MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008409X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008410 MachineBasicBlock *BB,
8411 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008412 switch (MI->getOpcode()) {
8413 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008414 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008415 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008416 case X86::CMOV_FR32:
8417 case X86::CMOV_FR64:
8418 case X86::CMOV_V4F32:
8419 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008420 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008421 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008422
Dale Johannesen849f2142007-07-03 00:53:03 +00008423 case X86::FP32_TO_INT16_IN_MEM:
8424 case X86::FP32_TO_INT32_IN_MEM:
8425 case X86::FP32_TO_INT64_IN_MEM:
8426 case X86::FP64_TO_INT16_IN_MEM:
8427 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008428 case X86::FP64_TO_INT64_IN_MEM:
8429 case X86::FP80_TO_INT16_IN_MEM:
8430 case X86::FP80_TO_INT32_IN_MEM:
8431 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008432 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8433 DebugLoc DL = MI->getDebugLoc();
8434
Evan Cheng60c07e12006-07-05 22:17:51 +00008435 // Change the floating point control register to use "round towards zero"
8436 // mode when truncating to an integer value.
8437 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008438 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008439 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008440
8441 // Load the old value of the high byte of the control word...
8442 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008443 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008444 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008445 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008446
8447 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008448 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008449 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008450
8451 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008452 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008453
8454 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008455 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008456 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008457
8458 // Get the X86 opcode to use.
8459 unsigned Opc;
8460 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008461 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008462 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8463 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8464 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8465 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8466 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8467 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008468 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8469 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8470 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008471 }
8472
8473 X86AddressMode AM;
8474 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008475 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008476 AM.BaseType = X86AddressMode::RegBase;
8477 AM.Base.Reg = Op.getReg();
8478 } else {
8479 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008480 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008481 }
8482 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008483 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008484 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008485 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008486 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008487 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008488 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008489 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008490 AM.GV = Op.getGlobal();
8491 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008492 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008493 }
Chris Lattner52600972009-09-02 05:57:00 +00008494 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008495 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008496
8497 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008498 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008499
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008500 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008501 return BB;
8502 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008503 // String/text processing lowering.
8504 case X86::PCMPISTRM128REG:
8505 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8506 case X86::PCMPISTRM128MEM:
8507 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8508 case X86::PCMPESTRM128REG:
8509 return EmitPCMP(MI, BB, 5, false /* in mem */);
8510 case X86::PCMPESTRM128MEM:
8511 return EmitPCMP(MI, BB, 5, true /* in mem */);
8512
8513 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008514 case X86::ATOMAND32:
8515 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008516 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008517 X86::LCMPXCHG32, X86::MOV32rr,
8518 X86::NOT32r, X86::EAX,
8519 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008520 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008521 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8522 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008523 X86::LCMPXCHG32, X86::MOV32rr,
8524 X86::NOT32r, X86::EAX,
8525 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008526 case X86::ATOMXOR32:
8527 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008528 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008529 X86::LCMPXCHG32, X86::MOV32rr,
8530 X86::NOT32r, X86::EAX,
8531 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008532 case X86::ATOMNAND32:
8533 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008534 X86::AND32ri, X86::MOV32rm,
8535 X86::LCMPXCHG32, X86::MOV32rr,
8536 X86::NOT32r, X86::EAX,
8537 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008538 case X86::ATOMMIN32:
8539 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8540 case X86::ATOMMAX32:
8541 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8542 case X86::ATOMUMIN32:
8543 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8544 case X86::ATOMUMAX32:
8545 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008546
8547 case X86::ATOMAND16:
8548 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8549 X86::AND16ri, X86::MOV16rm,
8550 X86::LCMPXCHG16, X86::MOV16rr,
8551 X86::NOT16r, X86::AX,
8552 X86::GR16RegisterClass);
8553 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008554 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008555 X86::OR16ri, X86::MOV16rm,
8556 X86::LCMPXCHG16, X86::MOV16rr,
8557 X86::NOT16r, X86::AX,
8558 X86::GR16RegisterClass);
8559 case X86::ATOMXOR16:
8560 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8561 X86::XOR16ri, X86::MOV16rm,
8562 X86::LCMPXCHG16, X86::MOV16rr,
8563 X86::NOT16r, X86::AX,
8564 X86::GR16RegisterClass);
8565 case X86::ATOMNAND16:
8566 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8567 X86::AND16ri, X86::MOV16rm,
8568 X86::LCMPXCHG16, X86::MOV16rr,
8569 X86::NOT16r, X86::AX,
8570 X86::GR16RegisterClass, true);
8571 case X86::ATOMMIN16:
8572 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8573 case X86::ATOMMAX16:
8574 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8575 case X86::ATOMUMIN16:
8576 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8577 case X86::ATOMUMAX16:
8578 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8579
8580 case X86::ATOMAND8:
8581 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8582 X86::AND8ri, X86::MOV8rm,
8583 X86::LCMPXCHG8, X86::MOV8rr,
8584 X86::NOT8r, X86::AL,
8585 X86::GR8RegisterClass);
8586 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008587 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008588 X86::OR8ri, X86::MOV8rm,
8589 X86::LCMPXCHG8, X86::MOV8rr,
8590 X86::NOT8r, X86::AL,
8591 X86::GR8RegisterClass);
8592 case X86::ATOMXOR8:
8593 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8594 X86::XOR8ri, X86::MOV8rm,
8595 X86::LCMPXCHG8, X86::MOV8rr,
8596 X86::NOT8r, X86::AL,
8597 X86::GR8RegisterClass);
8598 case X86::ATOMNAND8:
8599 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8600 X86::AND8ri, X86::MOV8rm,
8601 X86::LCMPXCHG8, X86::MOV8rr,
8602 X86::NOT8r, X86::AL,
8603 X86::GR8RegisterClass, true);
8604 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008605 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008606 case X86::ATOMAND64:
8607 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008608 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008609 X86::LCMPXCHG64, X86::MOV64rr,
8610 X86::NOT64r, X86::RAX,
8611 X86::GR64RegisterClass);
8612 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008613 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8614 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008615 X86::LCMPXCHG64, X86::MOV64rr,
8616 X86::NOT64r, X86::RAX,
8617 X86::GR64RegisterClass);
8618 case X86::ATOMXOR64:
8619 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008620 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008621 X86::LCMPXCHG64, X86::MOV64rr,
8622 X86::NOT64r, X86::RAX,
8623 X86::GR64RegisterClass);
8624 case X86::ATOMNAND64:
8625 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8626 X86::AND64ri32, X86::MOV64rm,
8627 X86::LCMPXCHG64, X86::MOV64rr,
8628 X86::NOT64r, X86::RAX,
8629 X86::GR64RegisterClass, true);
8630 case X86::ATOMMIN64:
8631 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8632 case X86::ATOMMAX64:
8633 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8634 case X86::ATOMUMIN64:
8635 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8636 case X86::ATOMUMAX64:
8637 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008638
8639 // This group does 64-bit operations on a 32-bit host.
8640 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008641 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008642 X86::AND32rr, X86::AND32rr,
8643 X86::AND32ri, X86::AND32ri,
8644 false);
8645 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008646 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008647 X86::OR32rr, X86::OR32rr,
8648 X86::OR32ri, X86::OR32ri,
8649 false);
8650 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008651 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008652 X86::XOR32rr, X86::XOR32rr,
8653 X86::XOR32ri, X86::XOR32ri,
8654 false);
8655 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008656 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008657 X86::AND32rr, X86::AND32rr,
8658 X86::AND32ri, X86::AND32ri,
8659 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008660 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008661 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008662 X86::ADD32rr, X86::ADC32rr,
8663 X86::ADD32ri, X86::ADC32ri,
8664 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008665 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008666 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008667 X86::SUB32rr, X86::SBB32rr,
8668 X86::SUB32ri, X86::SBB32ri,
8669 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008670 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008671 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008672 X86::MOV32rr, X86::MOV32rr,
8673 X86::MOV32ri, X86::MOV32ri,
8674 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008675 case X86::VASTART_SAVE_XMM_REGS:
8676 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008677 }
8678}
8679
8680//===----------------------------------------------------------------------===//
8681// X86 Optimization Hooks
8682//===----------------------------------------------------------------------===//
8683
Dan Gohman475871a2008-07-27 21:46:04 +00008684void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008685 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008686 APInt &KnownZero,
8687 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008688 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008689 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008690 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008691 assert((Opc >= ISD::BUILTIN_OP_END ||
8692 Opc == ISD::INTRINSIC_WO_CHAIN ||
8693 Opc == ISD::INTRINSIC_W_CHAIN ||
8694 Opc == ISD::INTRINSIC_VOID) &&
8695 "Should use MaskedValueIsZero if you don't know whether Op"
8696 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008697
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008698 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008699 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008700 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008701 case X86ISD::ADD:
8702 case X86ISD::SUB:
8703 case X86ISD::SMUL:
8704 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008705 case X86ISD::INC:
8706 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008707 case X86ISD::OR:
8708 case X86ISD::XOR:
8709 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008710 // These nodes' second result is a boolean.
8711 if (Op.getResNo() == 0)
8712 break;
8713 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008714 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008715 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8716 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008717 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008718 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008719}
Chris Lattner259e97c2006-01-31 19:43:35 +00008720
Evan Cheng206ee9d2006-07-07 08:33:52 +00008721/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008722/// node is a GlobalAddress + offset.
8723bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8724 GlobalValue* &GA, int64_t &Offset) const{
8725 if (N->getOpcode() == X86ISD::Wrapper) {
8726 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008727 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008728 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008729 return true;
8730 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008731 }
Evan Chengad4196b2008-05-12 19:56:52 +00008732 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008733}
8734
Nate Begeman9008ca62009-04-27 18:41:29 +00008735static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008736 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008737 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008738 SelectionDAG &DAG, MachineFrameInfo *MFI,
8739 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008740 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008741 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008742 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008743 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008744 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008745 return false;
8746 continue;
8747 }
8748
Dan Gohman475871a2008-07-27 21:46:04 +00008749 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008750 if (!Elt.getNode() ||
8751 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008752 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008753 if (!LDBase) {
8754 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008755 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008756 LDBase = cast<LoadSDNode>(Elt.getNode());
8757 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008758 continue;
8759 }
8760 if (Elt.getOpcode() == ISD::UNDEF)
8761 continue;
8762
Nate Begemanabc01992009-06-05 21:37:30 +00008763 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008764 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008765 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008766 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008767 }
8768 return true;
8769}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008770
8771/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8772/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8773/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008774/// order. In the case of v2i64, it will see if it can rewrite the
8775/// shuffle to be an appropriate build vector so it can take advantage of
8776// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008777static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008778 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008779 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008780 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008781 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008782 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8783 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008784
Eli Friedman7a5e5552009-06-07 06:52:44 +00008785 if (VT.getSizeInBits() != 128)
8786 return SDValue();
8787
Mon P Wang1e955802009-04-03 02:43:30 +00008788 // Try to combine a vector_shuffle into a 128-bit load.
8789 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008790 LoadSDNode *LD = NULL;
8791 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008792 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008793 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008794 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008795
Eli Friedman7a5e5552009-06-07 06:52:44 +00008796 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008797 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008798 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8799 LD->getSrcValue(), LD->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00008800 LD->isVolatile(), LD->isNonTemporal(), 0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008801 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008802 LD->getSrcValue(), LD->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00008803 LD->isVolatile(), LD->isNonTemporal(),
8804 LD->getAlignment());
Eli Friedman7a5e5552009-06-07 06:52:44 +00008805 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008806 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008807 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8808 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008809 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8810 }
8811 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008812}
Evan Chengd880b972008-05-09 21:53:03 +00008813
Chris Lattner83e6c992006-10-04 06:57:07 +00008814/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008815static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008816 const X86Subtarget *Subtarget) {
8817 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008818 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008819 // Get the LHS/RHS of the select.
8820 SDValue LHS = N->getOperand(1);
8821 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008822
Dan Gohman670e5392009-09-21 18:03:22 +00008823 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00008824 // instructions match the semantics of the common C idiom x<y?x:y but not
8825 // x<=y?x:y, because of how they handle negative zero (which can be
8826 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00008827 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008828 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008829 Cond.getOpcode() == ISD::SETCC) {
8830 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008831
Chris Lattner47b4ce82009-03-11 05:48:52 +00008832 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008833 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00008834 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
8835 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008836 switch (CC) {
8837 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008838 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00008839 // Converting this to a min would handle NaNs incorrectly, and swapping
8840 // the operands would cause it to handle comparisons between positive
8841 // and negative zero incorrectly.
8842 if (!FiniteOnlyFPMath() &&
8843 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8844 if (!UnsafeFPMath &&
8845 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8846 break;
8847 std::swap(LHS, RHS);
8848 }
Dan Gohman670e5392009-09-21 18:03:22 +00008849 Opcode = X86ISD::FMIN;
8850 break;
8851 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00008852 // Converting this to a min would handle comparisons between positive
8853 // and negative zero incorrectly.
8854 if (!UnsafeFPMath &&
8855 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
8856 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008857 Opcode = X86ISD::FMIN;
8858 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008859 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00008860 // Converting this to a min would handle both negative zeros and NaNs
8861 // incorrectly, but we can swap the operands to fix both.
8862 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008863 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008864 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008865 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008866 Opcode = X86ISD::FMIN;
8867 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008868
Dan Gohman670e5392009-09-21 18:03:22 +00008869 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008870 // Converting this to a max would handle comparisons between positive
8871 // and negative zero incorrectly.
8872 if (!UnsafeFPMath &&
8873 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
8874 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008875 Opcode = X86ISD::FMAX;
8876 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008877 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00008878 // Converting this to a max would handle NaNs incorrectly, and swapping
8879 // the operands would cause it to handle comparisons between positive
8880 // and negative zero incorrectly.
8881 if (!FiniteOnlyFPMath() &&
8882 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
8883 if (!UnsafeFPMath &&
8884 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
8885 break;
8886 std::swap(LHS, RHS);
8887 }
Dan Gohman670e5392009-09-21 18:03:22 +00008888 Opcode = X86ISD::FMAX;
8889 break;
8890 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008891 // Converting this to a max would handle both negative zeros and NaNs
8892 // incorrectly, but we can swap the operands to fix both.
8893 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008894 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008895 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008896 case ISD::SETGE:
8897 Opcode = X86ISD::FMAX;
8898 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008899 }
Dan Gohman670e5392009-09-21 18:03:22 +00008900 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00008901 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
8902 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00008903 switch (CC) {
8904 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008905 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008906 // Converting this to a min would handle comparisons between positive
8907 // and negative zero incorrectly, and swapping the operands would
8908 // cause it to handle NaNs incorrectly.
8909 if (!UnsafeFPMath &&
8910 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
8911 if (!FiniteOnlyFPMath() &&
8912 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
8913 break;
8914 std::swap(LHS, RHS);
8915 }
Dan Gohman670e5392009-09-21 18:03:22 +00008916 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008917 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008918 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00008919 // Converting this to a min would handle NaNs incorrectly.
8920 if (!UnsafeFPMath &&
8921 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
8922 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008923 Opcode = X86ISD::FMIN;
8924 break;
8925 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00008926 // Converting this to a min would handle both negative zeros and NaNs
8927 // incorrectly, but we can swap the operands to fix both.
8928 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008929 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008930 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008931 case ISD::SETGE:
8932 Opcode = X86ISD::FMIN;
8933 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008934
Dan Gohman670e5392009-09-21 18:03:22 +00008935 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00008936 // Converting this to a max would handle NaNs incorrectly.
8937 if (!FiniteOnlyFPMath() &&
8938 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
8939 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008940 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008941 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008942 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00008943 // Converting this to a max would handle comparisons between positive
8944 // and negative zero incorrectly, and swapping the operands would
8945 // cause it to handle NaNs incorrectly.
8946 if (!UnsafeFPMath &&
8947 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
8948 if (!FiniteOnlyFPMath() &&
8949 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
8950 break;
8951 std::swap(LHS, RHS);
8952 }
Dan Gohman670e5392009-09-21 18:03:22 +00008953 Opcode = X86ISD::FMAX;
8954 break;
8955 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00008956 // Converting this to a max would handle both negative zeros and NaNs
8957 // incorrectly, but we can swap the operands to fix both.
8958 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00008959 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008960 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008961 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008962 Opcode = X86ISD::FMAX;
8963 break;
8964 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008965 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008966
Chris Lattner47b4ce82009-03-11 05:48:52 +00008967 if (Opcode)
8968 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008969 }
Eric Christopherfd179292009-08-27 18:07:15 +00008970
Chris Lattnerd1980a52009-03-12 06:52:53 +00008971 // If this is a select between two integer constants, try to do some
8972 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008973 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8974 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008975 // Don't do this for crazy integer types.
8976 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8977 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008978 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008979 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008980
Chris Lattnercee56e72009-03-13 05:53:31 +00008981 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008982 // Efficiently invertible.
8983 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8984 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8985 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8986 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008987 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008988 }
Eric Christopherfd179292009-08-27 18:07:15 +00008989
Chris Lattnerd1980a52009-03-12 06:52:53 +00008990 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008991 if (FalseC->getAPIntValue() == 0 &&
8992 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008993 if (NeedsCondInvert) // Invert the condition if needed.
8994 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8995 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008996
Chris Lattnerd1980a52009-03-12 06:52:53 +00008997 // Zero extend the condition if needed.
8998 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008999
Chris Lattnercee56e72009-03-13 05:53:31 +00009000 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009001 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009002 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009003 }
Eric Christopherfd179292009-08-27 18:07:15 +00009004
Chris Lattner97a29a52009-03-13 05:22:11 +00009005 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009006 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009007 if (NeedsCondInvert) // Invert the condition if needed.
9008 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9009 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009010
Chris Lattner97a29a52009-03-13 05:22:11 +00009011 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009012 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9013 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009014 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009015 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009016 }
Eric Christopherfd179292009-08-27 18:07:15 +00009017
Chris Lattnercee56e72009-03-13 05:53:31 +00009018 // Optimize cases that will turn into an LEA instruction. This requires
9019 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009020 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009021 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009022 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009023
Chris Lattnercee56e72009-03-13 05:53:31 +00009024 bool isFastMultiplier = false;
9025 if (Diff < 10) {
9026 switch ((unsigned char)Diff) {
9027 default: break;
9028 case 1: // result = add base, cond
9029 case 2: // result = lea base( , cond*2)
9030 case 3: // result = lea base(cond, cond*2)
9031 case 4: // result = lea base( , cond*4)
9032 case 5: // result = lea base(cond, cond*4)
9033 case 8: // result = lea base( , cond*8)
9034 case 9: // result = lea base(cond, cond*8)
9035 isFastMultiplier = true;
9036 break;
9037 }
9038 }
Eric Christopherfd179292009-08-27 18:07:15 +00009039
Chris Lattnercee56e72009-03-13 05:53:31 +00009040 if (isFastMultiplier) {
9041 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9042 if (NeedsCondInvert) // Invert the condition if needed.
9043 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9044 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009045
Chris Lattnercee56e72009-03-13 05:53:31 +00009046 // Zero extend the condition if needed.
9047 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9048 Cond);
9049 // Scale the condition by the difference.
9050 if (Diff != 1)
9051 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9052 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009053
Chris Lattnercee56e72009-03-13 05:53:31 +00009054 // Add the base if non-zero.
9055 if (FalseC->getAPIntValue() != 0)
9056 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9057 SDValue(FalseC, 0));
9058 return Cond;
9059 }
Eric Christopherfd179292009-08-27 18:07:15 +00009060 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009061 }
9062 }
Eric Christopherfd179292009-08-27 18:07:15 +00009063
Dan Gohman475871a2008-07-27 21:46:04 +00009064 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009065}
9066
Chris Lattnerd1980a52009-03-12 06:52:53 +00009067/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9068static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9069 TargetLowering::DAGCombinerInfo &DCI) {
9070 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009071
Chris Lattnerd1980a52009-03-12 06:52:53 +00009072 // If the flag operand isn't dead, don't touch this CMOV.
9073 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9074 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009075
Chris Lattnerd1980a52009-03-12 06:52:53 +00009076 // If this is a select between two integer constants, try to do some
9077 // optimizations. Note that the operands are ordered the opposite of SELECT
9078 // operands.
9079 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9080 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9081 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9082 // larger than FalseC (the false value).
9083 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009084
Chris Lattnerd1980a52009-03-12 06:52:53 +00009085 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9086 CC = X86::GetOppositeBranchCondition(CC);
9087 std::swap(TrueC, FalseC);
9088 }
Eric Christopherfd179292009-08-27 18:07:15 +00009089
Chris Lattnerd1980a52009-03-12 06:52:53 +00009090 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009091 // This is efficient for any integer data type (including i8/i16) and
9092 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009093 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9094 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009095 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9096 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009097
Chris Lattnerd1980a52009-03-12 06:52:53 +00009098 // Zero extend the condition if needed.
9099 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009100
Chris Lattnerd1980a52009-03-12 06:52:53 +00009101 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9102 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009103 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009104 if (N->getNumValues() == 2) // Dead flag value?
9105 return DCI.CombineTo(N, Cond, SDValue());
9106 return Cond;
9107 }
Eric Christopherfd179292009-08-27 18:07:15 +00009108
Chris Lattnercee56e72009-03-13 05:53:31 +00009109 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9110 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009111 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9112 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009113 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9114 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009115
Chris Lattner97a29a52009-03-13 05:22:11 +00009116 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009117 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9118 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009119 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9120 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009121
Chris Lattner97a29a52009-03-13 05:22:11 +00009122 if (N->getNumValues() == 2) // Dead flag value?
9123 return DCI.CombineTo(N, Cond, SDValue());
9124 return Cond;
9125 }
Eric Christopherfd179292009-08-27 18:07:15 +00009126
Chris Lattnercee56e72009-03-13 05:53:31 +00009127 // Optimize cases that will turn into an LEA instruction. This requires
9128 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009129 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009130 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009131 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009132
Chris Lattnercee56e72009-03-13 05:53:31 +00009133 bool isFastMultiplier = false;
9134 if (Diff < 10) {
9135 switch ((unsigned char)Diff) {
9136 default: break;
9137 case 1: // result = add base, cond
9138 case 2: // result = lea base( , cond*2)
9139 case 3: // result = lea base(cond, cond*2)
9140 case 4: // result = lea base( , cond*4)
9141 case 5: // result = lea base(cond, cond*4)
9142 case 8: // result = lea base( , cond*8)
9143 case 9: // result = lea base(cond, cond*8)
9144 isFastMultiplier = true;
9145 break;
9146 }
9147 }
Eric Christopherfd179292009-08-27 18:07:15 +00009148
Chris Lattnercee56e72009-03-13 05:53:31 +00009149 if (isFastMultiplier) {
9150 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9151 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009152 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9153 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009154 // Zero extend the condition if needed.
9155 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9156 Cond);
9157 // Scale the condition by the difference.
9158 if (Diff != 1)
9159 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9160 DAG.getConstant(Diff, Cond.getValueType()));
9161
9162 // Add the base if non-zero.
9163 if (FalseC->getAPIntValue() != 0)
9164 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9165 SDValue(FalseC, 0));
9166 if (N->getNumValues() == 2) // Dead flag value?
9167 return DCI.CombineTo(N, Cond, SDValue());
9168 return Cond;
9169 }
Eric Christopherfd179292009-08-27 18:07:15 +00009170 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009171 }
9172 }
9173 return SDValue();
9174}
9175
9176
Evan Cheng0b0cd912009-03-28 05:57:29 +00009177/// PerformMulCombine - Optimize a single multiply with constant into two
9178/// in order to implement it with two cheaper instructions, e.g.
9179/// LEA + SHL, LEA + LEA.
9180static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9181 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009182 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9183 return SDValue();
9184
Owen Andersone50ed302009-08-10 22:56:29 +00009185 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009186 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009187 return SDValue();
9188
9189 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9190 if (!C)
9191 return SDValue();
9192 uint64_t MulAmt = C->getZExtValue();
9193 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9194 return SDValue();
9195
9196 uint64_t MulAmt1 = 0;
9197 uint64_t MulAmt2 = 0;
9198 if ((MulAmt % 9) == 0) {
9199 MulAmt1 = 9;
9200 MulAmt2 = MulAmt / 9;
9201 } else if ((MulAmt % 5) == 0) {
9202 MulAmt1 = 5;
9203 MulAmt2 = MulAmt / 5;
9204 } else if ((MulAmt % 3) == 0) {
9205 MulAmt1 = 3;
9206 MulAmt2 = MulAmt / 3;
9207 }
9208 if (MulAmt2 &&
9209 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9210 DebugLoc DL = N->getDebugLoc();
9211
9212 if (isPowerOf2_64(MulAmt2) &&
9213 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9214 // If second multiplifer is pow2, issue it first. We want the multiply by
9215 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9216 // is an add.
9217 std::swap(MulAmt1, MulAmt2);
9218
9219 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009220 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009221 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009222 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009223 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009224 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009225 DAG.getConstant(MulAmt1, VT));
9226
Eric Christopherfd179292009-08-27 18:07:15 +00009227 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009228 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009229 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009230 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009231 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009232 DAG.getConstant(MulAmt2, VT));
9233
9234 // Do not add new nodes to DAG combiner worklist.
9235 DCI.CombineTo(N, NewMul, false);
9236 }
9237 return SDValue();
9238}
9239
Evan Chengad9c0a32009-12-15 00:53:42 +00009240static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9241 SDValue N0 = N->getOperand(0);
9242 SDValue N1 = N->getOperand(1);
9243 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9244 EVT VT = N0.getValueType();
9245
9246 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9247 // since the result of setcc_c is all zero's or all ones.
9248 if (N1C && N0.getOpcode() == ISD::AND &&
9249 N0.getOperand(1).getOpcode() == ISD::Constant) {
9250 SDValue N00 = N0.getOperand(0);
9251 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9252 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9253 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9254 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9255 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9256 APInt ShAmt = N1C->getAPIntValue();
9257 Mask = Mask.shl(ShAmt);
9258 if (Mask != 0)
9259 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9260 N00, DAG.getConstant(Mask, VT));
9261 }
9262 }
9263
9264 return SDValue();
9265}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009266
Nate Begeman740ab032009-01-26 00:52:55 +00009267/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9268/// when possible.
9269static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9270 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009271 EVT VT = N->getValueType(0);
9272 if (!VT.isVector() && VT.isInteger() &&
9273 N->getOpcode() == ISD::SHL)
9274 return PerformSHLCombine(N, DAG);
9275
Nate Begeman740ab032009-01-26 00:52:55 +00009276 // On X86 with SSE2 support, we can transform this to a vector shift if
9277 // all elements are shifted by the same amount. We can't do this in legalize
9278 // because the a constant vector is typically transformed to a constant pool
9279 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009280 if (!Subtarget->hasSSE2())
9281 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009282
Owen Anderson825b72b2009-08-11 20:47:22 +00009283 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009284 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009285
Mon P Wang3becd092009-01-28 08:12:05 +00009286 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009287 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009288 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009289 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009290 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9291 unsigned NumElts = VT.getVectorNumElements();
9292 unsigned i = 0;
9293 for (; i != NumElts; ++i) {
9294 SDValue Arg = ShAmtOp.getOperand(i);
9295 if (Arg.getOpcode() == ISD::UNDEF) continue;
9296 BaseShAmt = Arg;
9297 break;
9298 }
9299 for (; i != NumElts; ++i) {
9300 SDValue Arg = ShAmtOp.getOperand(i);
9301 if (Arg.getOpcode() == ISD::UNDEF) continue;
9302 if (Arg != BaseShAmt) {
9303 return SDValue();
9304 }
9305 }
9306 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009307 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009308 SDValue InVec = ShAmtOp.getOperand(0);
9309 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9310 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9311 unsigned i = 0;
9312 for (; i != NumElts; ++i) {
9313 SDValue Arg = InVec.getOperand(i);
9314 if (Arg.getOpcode() == ISD::UNDEF) continue;
9315 BaseShAmt = Arg;
9316 break;
9317 }
9318 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9319 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009320 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009321 if (C->getZExtValue() == SplatIdx)
9322 BaseShAmt = InVec.getOperand(1);
9323 }
9324 }
9325 if (BaseShAmt.getNode() == 0)
9326 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9327 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009328 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009329 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009330
Mon P Wangefa42202009-09-03 19:56:25 +00009331 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009332 if (EltVT.bitsGT(MVT::i32))
9333 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9334 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009335 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009336
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009337 // The shift amount is identical so we can do a vector shift.
9338 SDValue ValOp = N->getOperand(0);
9339 switch (N->getOpcode()) {
9340 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009341 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009342 break;
9343 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009344 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009345 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009346 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009347 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009348 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009349 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009350 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009351 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009352 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009353 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009354 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009355 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009356 break;
9357 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009358 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009359 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009360 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009361 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009362 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009363 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009364 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009365 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009366 break;
9367 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009368 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009369 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009370 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009371 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009372 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009373 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009374 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009375 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009376 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009377 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009378 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009379 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009380 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009381 }
9382 return SDValue();
9383}
9384
Evan Cheng760d1942010-01-04 21:22:48 +00009385static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9386 const X86Subtarget *Subtarget) {
9387 EVT VT = N->getValueType(0);
9388 if (VT != MVT::i64 || !Subtarget->is64Bit())
9389 return SDValue();
9390
9391 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9392 SDValue N0 = N->getOperand(0);
9393 SDValue N1 = N->getOperand(1);
9394 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9395 std::swap(N0, N1);
9396 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9397 return SDValue();
9398
9399 SDValue ShAmt0 = N0.getOperand(1);
9400 if (ShAmt0.getValueType() != MVT::i8)
9401 return SDValue();
9402 SDValue ShAmt1 = N1.getOperand(1);
9403 if (ShAmt1.getValueType() != MVT::i8)
9404 return SDValue();
9405 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9406 ShAmt0 = ShAmt0.getOperand(0);
9407 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9408 ShAmt1 = ShAmt1.getOperand(0);
9409
9410 DebugLoc DL = N->getDebugLoc();
9411 unsigned Opc = X86ISD::SHLD;
9412 SDValue Op0 = N0.getOperand(0);
9413 SDValue Op1 = N1.getOperand(0);
9414 if (ShAmt0.getOpcode() == ISD::SUB) {
9415 Opc = X86ISD::SHRD;
9416 std::swap(Op0, Op1);
9417 std::swap(ShAmt0, ShAmt1);
9418 }
9419
9420 if (ShAmt1.getOpcode() == ISD::SUB) {
9421 SDValue Sum = ShAmt1.getOperand(0);
9422 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9423 if (SumC->getSExtValue() == 64 &&
9424 ShAmt1.getOperand(1) == ShAmt0)
9425 return DAG.getNode(Opc, DL, VT,
9426 Op0, Op1,
9427 DAG.getNode(ISD::TRUNCATE, DL,
9428 MVT::i8, ShAmt0));
9429 }
9430 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9431 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9432 if (ShAmt0C &&
9433 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9434 return DAG.getNode(Opc, DL, VT,
9435 N0.getOperand(0), N1.getOperand(0),
9436 DAG.getNode(ISD::TRUNCATE, DL,
9437 MVT::i8, ShAmt0));
9438 }
9439
9440 return SDValue();
9441}
9442
Chris Lattner149a4e52008-02-22 02:09:43 +00009443/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009444static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009445 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009446 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9447 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009448 // A preferable solution to the general problem is to figure out the right
9449 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009450
9451 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009452 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009453 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009454 if (VT.getSizeInBits() != 64)
9455 return SDValue();
9456
Devang Patel578efa92009-06-05 21:57:13 +00009457 const Function *F = DAG.getMachineFunction().getFunction();
9458 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009459 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009460 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009461 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009462 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009463 isa<LoadSDNode>(St->getValue()) &&
9464 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9465 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009466 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009467 LoadSDNode *Ld = 0;
9468 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009469 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009470 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009471 // Must be a store of a load. We currently handle two cases: the load
9472 // is a direct child, and it's under an intervening TokenFactor. It is
9473 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009474 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009475 Ld = cast<LoadSDNode>(St->getChain());
9476 else if (St->getValue().hasOneUse() &&
9477 ChainVal->getOpcode() == ISD::TokenFactor) {
9478 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009479 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009480 TokenFactorIndex = i;
9481 Ld = cast<LoadSDNode>(St->getValue());
9482 } else
9483 Ops.push_back(ChainVal->getOperand(i));
9484 }
9485 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009486
Evan Cheng536e6672009-03-12 05:59:15 +00009487 if (!Ld || !ISD::isNormalLoad(Ld))
9488 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009489
Evan Cheng536e6672009-03-12 05:59:15 +00009490 // If this is not the MMX case, i.e. we are just turning i64 load/store
9491 // into f64 load/store, avoid the transformation if there are multiple
9492 // uses of the loaded value.
9493 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9494 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009495
Evan Cheng536e6672009-03-12 05:59:15 +00009496 DebugLoc LdDL = Ld->getDebugLoc();
9497 DebugLoc StDL = N->getDebugLoc();
9498 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9499 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9500 // pair instead.
9501 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009502 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009503 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9504 Ld->getBasePtr(), Ld->getSrcValue(),
9505 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009506 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009507 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009508 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009509 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009510 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009511 Ops.size());
9512 }
Evan Cheng536e6672009-03-12 05:59:15 +00009513 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009514 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009515 St->isVolatile(), St->isNonTemporal(),
9516 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009517 }
Evan Cheng536e6672009-03-12 05:59:15 +00009518
9519 // Otherwise, lower to two pairs of 32-bit loads / stores.
9520 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009521 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9522 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009523
Owen Anderson825b72b2009-08-11 20:47:22 +00009524 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009525 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009526 Ld->isVolatile(), Ld->isNonTemporal(),
9527 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009528 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009529 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009530 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009531 MinAlign(Ld->getAlignment(), 4));
9532
9533 SDValue NewChain = LoLd.getValue(1);
9534 if (TokenFactorIndex != -1) {
9535 Ops.push_back(LoLd);
9536 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009537 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009538 Ops.size());
9539 }
9540
9541 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009542 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9543 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009544
9545 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9546 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009547 St->isVolatile(), St->isNonTemporal(),
9548 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009549 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9550 St->getSrcValue(),
9551 St->getSrcValueOffset() + 4,
9552 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009553 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009554 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009555 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009556 }
Dan Gohman475871a2008-07-27 21:46:04 +00009557 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009558}
9559
Chris Lattner6cf73262008-01-25 06:14:17 +00009560/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9561/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009562static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009563 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9564 // F[X]OR(0.0, x) -> x
9565 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009566 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9567 if (C->getValueAPF().isPosZero())
9568 return N->getOperand(1);
9569 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9570 if (C->getValueAPF().isPosZero())
9571 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009572 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009573}
9574
9575/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009576static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009577 // FAND(0.0, x) -> 0.0
9578 // FAND(x, 0.0) -> 0.0
9579 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9580 if (C->getValueAPF().isPosZero())
9581 return N->getOperand(0);
9582 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9583 if (C->getValueAPF().isPosZero())
9584 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009585 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009586}
9587
Dan Gohmane5af2d32009-01-29 01:59:02 +00009588static SDValue PerformBTCombine(SDNode *N,
9589 SelectionDAG &DAG,
9590 TargetLowering::DAGCombinerInfo &DCI) {
9591 // BT ignores high bits in the bit index operand.
9592 SDValue Op1 = N->getOperand(1);
9593 if (Op1.hasOneUse()) {
9594 unsigned BitWidth = Op1.getValueSizeInBits();
9595 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9596 APInt KnownZero, KnownOne;
9597 TargetLowering::TargetLoweringOpt TLO(DAG);
9598 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9599 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9600 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9601 DCI.CommitTargetLoweringOpt(TLO);
9602 }
9603 return SDValue();
9604}
Chris Lattner83e6c992006-10-04 06:57:07 +00009605
Eli Friedman7a5e5552009-06-07 06:52:44 +00009606static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9607 SDValue Op = N->getOperand(0);
9608 if (Op.getOpcode() == ISD::BIT_CONVERT)
9609 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009610 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009611 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009612 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009613 OpVT.getVectorElementType().getSizeInBits()) {
9614 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9615 }
9616 return SDValue();
9617}
9618
Owen Anderson99177002009-06-29 18:04:45 +00009619// On X86 and X86-64, atomic operations are lowered to locked instructions.
9620// Locked instructions, in turn, have implicit fence semantics (all memory
9621// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009622// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009623// fence-atomic-fence.
9624static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9625 SDValue atomic = N->getOperand(0);
9626 switch (atomic.getOpcode()) {
9627 case ISD::ATOMIC_CMP_SWAP:
9628 case ISD::ATOMIC_SWAP:
9629 case ISD::ATOMIC_LOAD_ADD:
9630 case ISD::ATOMIC_LOAD_SUB:
9631 case ISD::ATOMIC_LOAD_AND:
9632 case ISD::ATOMIC_LOAD_OR:
9633 case ISD::ATOMIC_LOAD_XOR:
9634 case ISD::ATOMIC_LOAD_NAND:
9635 case ISD::ATOMIC_LOAD_MIN:
9636 case ISD::ATOMIC_LOAD_MAX:
9637 case ISD::ATOMIC_LOAD_UMIN:
9638 case ISD::ATOMIC_LOAD_UMAX:
9639 break;
9640 default:
9641 return SDValue();
9642 }
Eric Christopherfd179292009-08-27 18:07:15 +00009643
Owen Anderson99177002009-06-29 18:04:45 +00009644 SDValue fence = atomic.getOperand(0);
9645 if (fence.getOpcode() != ISD::MEMBARRIER)
9646 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009647
Owen Anderson99177002009-06-29 18:04:45 +00009648 switch (atomic.getOpcode()) {
9649 case ISD::ATOMIC_CMP_SWAP:
9650 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9651 atomic.getOperand(1), atomic.getOperand(2),
9652 atomic.getOperand(3));
9653 case ISD::ATOMIC_SWAP:
9654 case ISD::ATOMIC_LOAD_ADD:
9655 case ISD::ATOMIC_LOAD_SUB:
9656 case ISD::ATOMIC_LOAD_AND:
9657 case ISD::ATOMIC_LOAD_OR:
9658 case ISD::ATOMIC_LOAD_XOR:
9659 case ISD::ATOMIC_LOAD_NAND:
9660 case ISD::ATOMIC_LOAD_MIN:
9661 case ISD::ATOMIC_LOAD_MAX:
9662 case ISD::ATOMIC_LOAD_UMIN:
9663 case ISD::ATOMIC_LOAD_UMAX:
9664 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9665 atomic.getOperand(1), atomic.getOperand(2));
9666 default:
9667 return SDValue();
9668 }
9669}
9670
Evan Cheng2e489c42009-12-16 00:53:11 +00009671static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9672 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9673 // (and (i32 x86isd::setcc_carry), 1)
9674 // This eliminates the zext. This transformation is necessary because
9675 // ISD::SETCC is always legalized to i8.
9676 DebugLoc dl = N->getDebugLoc();
9677 SDValue N0 = N->getOperand(0);
9678 EVT VT = N->getValueType(0);
9679 if (N0.getOpcode() == ISD::AND &&
9680 N0.hasOneUse() &&
9681 N0.getOperand(0).hasOneUse()) {
9682 SDValue N00 = N0.getOperand(0);
9683 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9684 return SDValue();
9685 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9686 if (!C || C->getZExtValue() != 1)
9687 return SDValue();
9688 return DAG.getNode(ISD::AND, dl, VT,
9689 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9690 N00.getOperand(0), N00.getOperand(1)),
9691 DAG.getConstant(1, VT));
9692 }
9693
9694 return SDValue();
9695}
9696
Dan Gohman475871a2008-07-27 21:46:04 +00009697SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009698 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009699 SelectionDAG &DAG = DCI.DAG;
9700 switch (N->getOpcode()) {
9701 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009702 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009703 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009704 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009705 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009706 case ISD::SHL:
9707 case ISD::SRA:
9708 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009709 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009710 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009711 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009712 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9713 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009714 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009715 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009716 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009717 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009718 }
9719
Dan Gohman475871a2008-07-27 21:46:04 +00009720 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009721}
9722
Evan Cheng60c07e12006-07-05 22:17:51 +00009723//===----------------------------------------------------------------------===//
9724// X86 Inline Assembly Support
9725//===----------------------------------------------------------------------===//
9726
Chris Lattnerb8105652009-07-20 17:51:36 +00009727static bool LowerToBSwap(CallInst *CI) {
9728 // FIXME: this should verify that we are targetting a 486 or better. If not,
9729 // we will turn this bswap into something that will be lowered to logical ops
9730 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9731 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009732
Chris Lattnerb8105652009-07-20 17:51:36 +00009733 // Verify this is a simple bswap.
9734 if (CI->getNumOperands() != 2 ||
9735 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009736 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +00009737 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009738
Chris Lattnerb8105652009-07-20 17:51:36 +00009739 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9740 if (!Ty || Ty->getBitWidth() % 16 != 0)
9741 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009742
Chris Lattnerb8105652009-07-20 17:51:36 +00009743 // Okay, we can do this xform, do so now.
9744 const Type *Tys[] = { Ty };
9745 Module *M = CI->getParent()->getParent()->getParent();
9746 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009747
Chris Lattnerb8105652009-07-20 17:51:36 +00009748 Value *Op = CI->getOperand(1);
9749 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009750
Chris Lattnerb8105652009-07-20 17:51:36 +00009751 CI->replaceAllUsesWith(Op);
9752 CI->eraseFromParent();
9753 return true;
9754}
9755
9756bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9757 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9758 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9759
9760 std::string AsmStr = IA->getAsmString();
9761
9762 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009763 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009764 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9765
9766 switch (AsmPieces.size()) {
9767 default: return false;
9768 case 1:
9769 AsmStr = AsmPieces[0];
9770 AsmPieces.clear();
9771 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9772
9773 // bswap $0
9774 if (AsmPieces.size() == 2 &&
9775 (AsmPieces[0] == "bswap" ||
9776 AsmPieces[0] == "bswapq" ||
9777 AsmPieces[0] == "bswapl") &&
9778 (AsmPieces[1] == "$0" ||
9779 AsmPieces[1] == "${0:q}")) {
9780 // No need to check constraints, nothing other than the equivalent of
9781 // "=r,0" would be valid here.
9782 return LowerToBSwap(CI);
9783 }
9784 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009785 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009786 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009787 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009788 AsmPieces[1] == "$$8," &&
9789 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +00009790 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
9791 AsmPieces.clear();
9792 SplitString(IA->getConstraintString().substr(5), AsmPieces, ",");
9793 std::sort(AsmPieces.begin(), AsmPieces.end());
9794 if (AsmPieces.size() == 4 &&
9795 AsmPieces[0] == "~{cc}" &&
9796 AsmPieces[1] == "~{dirflag}" &&
9797 AsmPieces[2] == "~{flags}" &&
9798 AsmPieces[3] == "~{fpsr}") {
9799 return LowerToBSwap(CI);
9800 }
Chris Lattnerb8105652009-07-20 17:51:36 +00009801 }
9802 break;
9803 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00009804 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009805 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009806 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9807 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9808 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009809 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009810 SplitString(AsmPieces[0], Words, " \t");
9811 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9812 Words.clear();
9813 SplitString(AsmPieces[1], Words, " \t");
9814 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9815 Words.clear();
9816 SplitString(AsmPieces[2], Words, " \t,");
9817 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9818 Words[2] == "%edx") {
9819 return LowerToBSwap(CI);
9820 }
9821 }
9822 }
9823 }
9824 break;
9825 }
9826 return false;
9827}
9828
9829
9830
Chris Lattnerf4dff842006-07-11 02:54:03 +00009831/// getConstraintType - Given a constraint letter, return the type of
9832/// constraint it is for this target.
9833X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009834X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9835 if (Constraint.size() == 1) {
9836 switch (Constraint[0]) {
9837 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009838 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009839 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009840 case 'r':
9841 case 'R':
9842 case 'l':
9843 case 'q':
9844 case 'Q':
9845 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009846 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009847 case 'Y':
9848 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009849 case 'e':
9850 case 'Z':
9851 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009852 default:
9853 break;
9854 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009855 }
Chris Lattner4234f572007-03-25 02:14:49 +00009856 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009857}
9858
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009859/// LowerXConstraint - try to replace an X constraint, which matches anything,
9860/// with another that has more specific requirements based on the type of the
9861/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009862const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009863LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009864 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9865 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009866 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009867 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009868 return "Y";
9869 if (Subtarget->hasSSE1())
9870 return "x";
9871 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009872
Chris Lattner5e764232008-04-26 23:02:14 +00009873 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009874}
9875
Chris Lattner48884cd2007-08-25 00:47:38 +00009876/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9877/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009878void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009879 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009880 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009881 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009882 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009883 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009884
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009885 switch (Constraint) {
9886 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009887 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009888 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009889 if (C->getZExtValue() <= 31) {
9890 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009891 break;
9892 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009893 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009894 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009895 case 'J':
9896 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009897 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009898 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9899 break;
9900 }
9901 }
9902 return;
9903 case 'K':
9904 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009905 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009906 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9907 break;
9908 }
9909 }
9910 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009911 case 'N':
9912 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009913 if (C->getZExtValue() <= 255) {
9914 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009915 break;
9916 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009917 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009918 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009919 case 'e': {
9920 // 32-bit signed value
9921 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9922 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009923 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9924 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009925 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009926 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009927 break;
9928 }
9929 // FIXME gcc accepts some relocatable values here too, but only in certain
9930 // memory models; it's complicated.
9931 }
9932 return;
9933 }
9934 case 'Z': {
9935 // 32-bit unsigned value
9936 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9937 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009938 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9939 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009940 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9941 break;
9942 }
9943 }
9944 // FIXME gcc accepts some relocatable values here too, but only in certain
9945 // memory models; it's complicated.
9946 return;
9947 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009948 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009949 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009950 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009951 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009952 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009953 break;
9954 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009955
Chris Lattnerdc43a882007-05-03 16:52:29 +00009956 // If we are in non-pic codegen mode, we allow the address of a global (with
9957 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009958 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009959 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009960
Chris Lattner49921962009-05-08 18:23:14 +00009961 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9962 while (1) {
9963 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9964 Offset += GA->getOffset();
9965 break;
9966 } else if (Op.getOpcode() == ISD::ADD) {
9967 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9968 Offset += C->getZExtValue();
9969 Op = Op.getOperand(0);
9970 continue;
9971 }
9972 } else if (Op.getOpcode() == ISD::SUB) {
9973 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9974 Offset += -C->getZExtValue();
9975 Op = Op.getOperand(0);
9976 continue;
9977 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009978 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009979
Chris Lattner49921962009-05-08 18:23:14 +00009980 // Otherwise, this isn't something we can handle, reject it.
9981 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009982 }
Eric Christopherfd179292009-08-27 18:07:15 +00009983
Chris Lattner36c25012009-07-10 07:34:39 +00009984 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009985 // If we require an extra load to get this address, as in PIC mode, we
9986 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009987 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9988 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009989 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009990
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009991 if (hasMemory)
9992 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9993 else
9994 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009995 Result = Op;
9996 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009997 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009998 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009999
Gabor Greifba36cb52008-08-28 21:40:38 +000010000 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010001 Ops.push_back(Result);
10002 return;
10003 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010004 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10005 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010006}
10007
Chris Lattner259e97c2006-01-31 19:43:35 +000010008std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010009getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010010 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010011 if (Constraint.size() == 1) {
10012 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010013 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010014 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010015 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10016 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010017 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010018 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10019 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10020 X86::R10D,X86::R11D,X86::R12D,
10021 X86::R13D,X86::R14D,X86::R15D,
10022 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010023 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010024 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10025 X86::SI, X86::DI, X86::R8W,X86::R9W,
10026 X86::R10W,X86::R11W,X86::R12W,
10027 X86::R13W,X86::R14W,X86::R15W,
10028 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010029 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010030 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10031 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10032 X86::R10B,X86::R11B,X86::R12B,
10033 X86::R13B,X86::R14B,X86::R15B,
10034 X86::BPL, X86::SPL, 0);
10035
Owen Anderson825b72b2009-08-11 20:47:22 +000010036 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010037 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10038 X86::RSI, X86::RDI, X86::R8, X86::R9,
10039 X86::R10, X86::R11, X86::R12,
10040 X86::R13, X86::R14, X86::R15,
10041 X86::RBP, X86::RSP, 0);
10042
10043 break;
10044 }
Eric Christopherfd179292009-08-27 18:07:15 +000010045 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010046 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010047 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010048 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010049 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010050 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010051 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010052 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010053 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010054 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10055 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010056 }
10057 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010058
Chris Lattner1efa40f2006-02-22 00:56:39 +000010059 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010060}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010061
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010062std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010063X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010064 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010065 // First, see if this is a constraint that directly corresponds to an LLVM
10066 // register class.
10067 if (Constraint.size() == 1) {
10068 // GCC Constraint Letters
10069 switch (Constraint[0]) {
10070 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010071 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010072 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010073 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010074 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010075 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010076 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010077 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010078 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010079 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010080 case 'R': // LEGACY_REGS
10081 if (VT == MVT::i8)
10082 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10083 if (VT == MVT::i16)
10084 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10085 if (VT == MVT::i32 || !Subtarget->is64Bit())
10086 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10087 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010088 case 'f': // FP Stack registers.
10089 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10090 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010091 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010092 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010093 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010094 return std::make_pair(0U, X86::RFP64RegisterClass);
10095 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010096 case 'y': // MMX_REGS if MMX allowed.
10097 if (!Subtarget->hasMMX()) break;
10098 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010099 case 'Y': // SSE_REGS if SSE2 allowed
10100 if (!Subtarget->hasSSE2()) break;
10101 // FALL THROUGH.
10102 case 'x': // SSE_REGS if SSE1 allowed
10103 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010104
Owen Anderson825b72b2009-08-11 20:47:22 +000010105 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010106 default: break;
10107 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010108 case MVT::f32:
10109 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010110 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010111 case MVT::f64:
10112 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010113 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010114 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010115 case MVT::v16i8:
10116 case MVT::v8i16:
10117 case MVT::v4i32:
10118 case MVT::v2i64:
10119 case MVT::v4f32:
10120 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010121 return std::make_pair(0U, X86::VR128RegisterClass);
10122 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010123 break;
10124 }
10125 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010126
Chris Lattnerf76d1802006-07-31 23:26:50 +000010127 // Use the default implementation in TargetLowering to convert the register
10128 // constraint into a member of a register class.
10129 std::pair<unsigned, const TargetRegisterClass*> Res;
10130 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010131
10132 // Not found as a standard register?
10133 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010134 // Map st(0) -> st(7) -> ST0
10135 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10136 tolower(Constraint[1]) == 's' &&
10137 tolower(Constraint[2]) == 't' &&
10138 Constraint[3] == '(' &&
10139 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10140 Constraint[5] == ')' &&
10141 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010142
Chris Lattner56d77c72009-09-13 22:41:48 +000010143 Res.first = X86::ST0+Constraint[4]-'0';
10144 Res.second = X86::RFP80RegisterClass;
10145 return Res;
10146 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010147
Chris Lattner56d77c72009-09-13 22:41:48 +000010148 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010149 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010150 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010151 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010152 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010153 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010154
10155 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010156 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010157 Res.first = X86::EFLAGS;
10158 Res.second = X86::CCRRegisterClass;
10159 return Res;
10160 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010161
Dale Johannesen330169f2008-11-13 21:52:36 +000010162 // 'A' means EAX + EDX.
10163 if (Constraint == "A") {
10164 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010165 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010166 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010167 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010168 return Res;
10169 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010170
Chris Lattnerf76d1802006-07-31 23:26:50 +000010171 // Otherwise, check to see if this is a register class of the wrong value
10172 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10173 // turn into {ax},{dx}.
10174 if (Res.second->hasType(VT))
10175 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010176
Chris Lattnerf76d1802006-07-31 23:26:50 +000010177 // All of the single-register GCC register classes map their values onto
10178 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10179 // really want an 8-bit or 32-bit register, map to the appropriate register
10180 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010181 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010182 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010183 unsigned DestReg = 0;
10184 switch (Res.first) {
10185 default: break;
10186 case X86::AX: DestReg = X86::AL; break;
10187 case X86::DX: DestReg = X86::DL; break;
10188 case X86::CX: DestReg = X86::CL; break;
10189 case X86::BX: DestReg = X86::BL; break;
10190 }
10191 if (DestReg) {
10192 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010193 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010194 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010195 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010196 unsigned DestReg = 0;
10197 switch (Res.first) {
10198 default: break;
10199 case X86::AX: DestReg = X86::EAX; break;
10200 case X86::DX: DestReg = X86::EDX; break;
10201 case X86::CX: DestReg = X86::ECX; break;
10202 case X86::BX: DestReg = X86::EBX; break;
10203 case X86::SI: DestReg = X86::ESI; break;
10204 case X86::DI: DestReg = X86::EDI; break;
10205 case X86::BP: DestReg = X86::EBP; break;
10206 case X86::SP: DestReg = X86::ESP; break;
10207 }
10208 if (DestReg) {
10209 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010210 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010211 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010212 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010213 unsigned DestReg = 0;
10214 switch (Res.first) {
10215 default: break;
10216 case X86::AX: DestReg = X86::RAX; break;
10217 case X86::DX: DestReg = X86::RDX; break;
10218 case X86::CX: DestReg = X86::RCX; break;
10219 case X86::BX: DestReg = X86::RBX; break;
10220 case X86::SI: DestReg = X86::RSI; break;
10221 case X86::DI: DestReg = X86::RDI; break;
10222 case X86::BP: DestReg = X86::RBP; break;
10223 case X86::SP: DestReg = X86::RSP; break;
10224 }
10225 if (DestReg) {
10226 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010227 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010228 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010229 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010230 } else if (Res.second == X86::FR32RegisterClass ||
10231 Res.second == X86::FR64RegisterClass ||
10232 Res.second == X86::VR128RegisterClass) {
10233 // Handle references to XMM physical registers that got mapped into the
10234 // wrong class. This can happen with constraints like {xmm0} where the
10235 // target independent register mapper will just pick the first match it can
10236 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010237 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010238 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010239 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010240 Res.second = X86::FR64RegisterClass;
10241 else if (X86::VR128RegisterClass->hasType(VT))
10242 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010243 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010244
Chris Lattnerf76d1802006-07-31 23:26:50 +000010245 return Res;
10246}
Mon P Wang0c397192008-10-30 08:01:45 +000010247
10248//===----------------------------------------------------------------------===//
10249// X86 Widen vector type
10250//===----------------------------------------------------------------------===//
10251
10252/// getWidenVectorType: given a vector type, returns the type to widen
10253/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +000010254/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +000010255/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +000010256/// scalarizing vs using the wider vector type.
10257
Owen Andersone50ed302009-08-10 22:56:29 +000010258EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +000010259 assert(VT.isVector());
10260 if (isTypeLegal(VT))
10261 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010262
Mon P Wang0c397192008-10-30 08:01:45 +000010263 // TODO: In computeRegisterProperty, we can compute the list of legal vector
10264 // type based on element type. This would speed up our search (though
10265 // it may not be worth it since the size of the list is relatively
10266 // small).
Owen Andersone50ed302009-08-10 22:56:29 +000010267 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +000010268 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +000010269
Mon P Wang0c397192008-10-30 08:01:45 +000010270 // On X86, it make sense to widen any vector wider than 1
10271 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +000010272 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +000010273
Owen Anderson825b72b2009-08-11 20:47:22 +000010274 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
10275 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
10276 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010277
10278 if (isTypeLegal(SVT) &&
10279 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +000010280 SVT.getVectorNumElements() > NElts)
10281 return SVT;
10282 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010283 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +000010284}