blob: d10fa4686cd412db0b2507133b57c504c65b6bda [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
44#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000047#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000048#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000049#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Anderson243eb9e2011-12-08 22:15:21 +000050#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000057#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include <algorithm>
59using namespace llvm;
60
Dale Johannesen601d3c02008-09-05 01:48:15 +000061/// LimitFloatPrecision - Generate low-precision inline sequences for
62/// some float libcalls (6, 8 or 12 bits).
63static unsigned LimitFloatPrecision;
64
65static cl::opt<unsigned, true>
66LimitFPPrecision("limit-float-precision",
67 cl::desc("Generate low-precision inline sequences "
68 "for some float libcalls"),
69 cl::location(LimitFloatPrecision),
70 cl::init(0));
71
Andrew Trickde91f3c2010-11-12 17:50:46 +000072// Limit the width of DAG chains. This is important in general to prevent
73// prevent DAG-based analysis from blowing up. For example, alias analysis and
74// load clustering may not complete in reasonable time. It is difficult to
75// recognize and avoid this situation within each individual analysis, and
76// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000077// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000078//
79// MaxParallelChains default is arbitrarily high to avoid affecting
80// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000081// sequence over this should have been converted to llvm.memcpy by the
82// frontend. It easy to induce this behavior with .ll code such as:
83// %buffer = alloca [4096 x i8]
84// %data = load [4096 x i8]* %argPtr
85// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000086static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000087
Chris Lattner3ac18842010-08-24 23:20:40 +000088static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
89 const SDValue *Parts, unsigned NumParts,
90 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092/// getCopyFromParts - Create a value that contains the specified legal parts
93/// combined into the value they represent. If the parts combine to a type
94/// larger then ValueVT then AssertOp can be used to specify whether the extra
95/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
96/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000097static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000098 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000099 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000100 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000101 if (ValueVT.isVector())
102 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000105 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000106 SDValue Val = Parts[0];
107
108 if (NumParts > 1) {
109 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 unsigned PartBits = PartVT.getSizeInBits();
112 unsigned ValueBits = ValueVT.getSizeInBits();
113
114 // Assemble the power of 2 part.
115 unsigned RoundParts = NumParts & (NumParts - 1) ?
116 1 << Log2_32(NumParts) : NumParts;
117 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000118 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 SDValue Lo, Hi;
121
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000125 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000126 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000127 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000128 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000130 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
131 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 if (TLI.isBigEndian())
135 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Chris Lattner3ac18842010-08-24 23:20:40 +0000137 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138
139 if (RoundParts < NumParts) {
140 // Assemble the trailing non-power-of-2 part.
141 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000143 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000144 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145
146 // Combine the round and odd parts.
147 Lo = Val;
148 if (TLI.isBigEndian())
149 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000150 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000151 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
152 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000153 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000154 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
156 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000158 } else if (PartVT.isFloatingPoint()) {
159 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 "Unexpected split");
162 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000163 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
164 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 if (TLI.isBigEndian())
166 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000167 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 } else {
169 // FP split into integer parts (soft fp)
170 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
171 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000172 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000173 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 }
175 }
176
177 // There is now one part, held in Val. Correct it to match ValueVT.
178 PartVT = Val.getValueType();
179
180 if (PartVT == ValueVT)
181 return Val;
182
Chris Lattner3ac18842010-08-24 23:20:40 +0000183 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000184 if (ValueVT.bitsLT(PartVT)) {
185 // For a truncate, see if we have any information to
186 // indicate whether the truncated bits will always be
187 // zero or sign-extension.
188 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000189 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 }
195
196 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 // FP_ROUND's are always exact here.
198 if (ValueVT.bitsLT(Val.getValueType()))
199 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000200 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000201
Chris Lattner3ac18842010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
Bill Wendling4533cac2010-01-28 21:51:40 +0000205 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207
Torok Edwinc23197a2009-07-14 16:55:14 +0000208 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209 return SDValue();
210}
211
Chris Lattner3ac18842010-08-24 23:20:40 +0000212/// getCopyFromParts - Create a value that contains the specified legal parts
213/// combined into the value they represent. If the parts combine to a type
214/// larger then ValueVT then AssertOp can be used to specify whether the extra
215/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
216/// (ISD::AssertSext).
217static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
218 const SDValue *Parts, unsigned NumParts,
219 EVT PartVT, EVT ValueVT) {
220 assert(ValueVT.isVector() && "Not a vector value");
221 assert(NumParts > 0 && "No parts to assemble!");
222 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
223 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000224
Chris Lattner3ac18842010-08-24 23:20:40 +0000225 // Handle a multi-element vector.
226 if (NumParts > 1) {
227 EVT IntermediateVT, RegisterVT;
228 unsigned NumIntermediates;
229 unsigned NumRegs =
230 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
231 NumIntermediates, RegisterVT);
232 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
233 NumParts = NumRegs; // Silence a compiler warning.
234 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
235 assert(RegisterVT == Parts[0].getValueType() &&
236 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000237
Chris Lattner3ac18842010-08-24 23:20:40 +0000238 // Assemble the parts into intermediate operands.
239 SmallVector<SDValue, 8> Ops(NumIntermediates);
240 if (NumIntermediates == NumParts) {
241 // If the register was not expanded, truncate or copy the value,
242 // as appropriate.
243 for (unsigned i = 0; i != NumParts; ++i)
244 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
245 PartVT, IntermediateVT);
246 } else if (NumParts > 0) {
247 // If the intermediate type was expanded, build the intermediate
248 // operands from the parts.
249 assert(NumParts % NumIntermediates == 0 &&
250 "Must expand into a divisible number of parts!");
251 unsigned Factor = NumParts / NumIntermediates;
252 for (unsigned i = 0; i != NumIntermediates; ++i)
253 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
254 PartVT, IntermediateVT);
255 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000256
Chris Lattner3ac18842010-08-24 23:20:40 +0000257 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
258 // intermediate operands.
259 Val = DAG.getNode(IntermediateVT.isVector() ?
260 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
261 ValueVT, &Ops[0], NumIntermediates);
262 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000263
Chris Lattner3ac18842010-08-24 23:20:40 +0000264 // There is now one part, held in Val. Correct it to match ValueVT.
265 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 if (PartVT == ValueVT)
268 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattnere6f7c262010-08-25 22:49:25 +0000270 if (PartVT.isVector()) {
271 // If the element type of the source/dest vectors are the same, but the
272 // parts vector has more elements than the value vector, then we have a
273 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
274 // elements we want.
275 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
276 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
277 "Cannot narrow, it would be a lossy transformation");
278 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
279 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000280 }
281
Chris Lattnere6f7c262010-08-25 22:49:25 +0000282 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000283 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
284 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
285
286 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
287 "Cannot handle this kind of promotion");
288 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000289 bool Smaller = ValueVT.bitsLE(PartVT);
290 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
291 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000292
Chris Lattnere6f7c262010-08-25 22:49:25 +0000293 }
Eric Christopher471e4222011-06-08 23:55:35 +0000294
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000295 // Trivial bitcast if the types are the same size and the destination
296 // vector type is legal.
297 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
298 TLI.isTypeLegal(ValueVT))
299 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000300
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000301 // Handle cases such as i8 -> <1 x i1>
302 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000303 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000304
305 if (ValueVT.getVectorNumElements() == 1 &&
306 ValueVT.getVectorElementType() != PartVT) {
307 bool Smaller = ValueVT.bitsLE(PartVT);
308 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
309 DL, ValueVT.getScalarType(), Val);
310 }
311
Chris Lattner3ac18842010-08-24 23:20:40 +0000312 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
313}
314
315
316
Chris Lattnera13b8602010-08-24 23:10:06 +0000317
318static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
319 SDValue Val, SDValue *Parts, unsigned NumParts,
320 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322/// getCopyToParts - Create a series of nodes that contain the specified value
323/// split into legal parts. If the parts contain more bits than Val, then, for
324/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000325static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000326 SDValue Val, SDValue *Parts, unsigned NumParts,
327 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000328 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000329 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 // Handle the vector case separately.
332 if (ValueVT.isVector())
333 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000334
Chris Lattnera13b8602010-08-24 23:10:06 +0000335 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000336 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000337 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
339
Chris Lattnera13b8602010-08-24 23:10:06 +0000340 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 return;
342
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
344 if (PartVT == ValueVT) {
345 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 Parts[0] = Val;
347 return;
348 }
349
Chris Lattnera13b8602010-08-24 23:10:06 +0000350 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
351 // If the parts cover more bits than the value has, promote the value.
352 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
353 assert(NumParts == 1 && "Do not know what to promote to!");
354 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
355 } else {
356 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000357 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000358 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
359 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
360 }
361 } else if (PartBits == ValueVT.getSizeInBits()) {
362 // Different types of the same size.
363 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000364 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000365 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
366 // If the parts cover less bits than value has, truncate the value.
367 assert(PartVT.isInteger() && ValueVT.isInteger() &&
368 "Unknown mismatch!");
369 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
370 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
371 }
372
373 // The value may have changed - recompute ValueVT.
374 ValueVT = Val.getValueType();
375 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
376 "Failed to tile the value with PartVT!");
377
378 if (NumParts == 1) {
379 assert(PartVT == ValueVT && "Type conversion failed!");
380 Parts[0] = Val;
381 return;
382 }
383
384 // Expand the value into multiple parts.
385 if (NumParts & (NumParts - 1)) {
386 // The number of parts is not a power of 2. Split off and copy the tail.
387 assert(PartVT.isInteger() && ValueVT.isInteger() &&
388 "Do not know what to expand to!");
389 unsigned RoundParts = 1 << Log2_32(NumParts);
390 unsigned RoundBits = RoundParts * PartBits;
391 unsigned OddParts = NumParts - RoundParts;
392 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
393 DAG.getIntPtrConstant(RoundBits));
394 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
395
396 if (TLI.isBigEndian())
397 // The odd parts were reversed by getCopyToParts - unreverse them.
398 std::reverse(Parts + RoundParts, Parts + NumParts);
399
400 NumParts = RoundParts;
401 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
402 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
403 }
404
405 // The number of parts is a power of 2. Repeatedly bisect the value using
406 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000407 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000408 EVT::getIntegerVT(*DAG.getContext(),
409 ValueVT.getSizeInBits()),
410 Val);
411
412 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
413 for (unsigned i = 0; i < NumParts; i += StepSize) {
414 unsigned ThisBits = StepSize * PartBits / 2;
415 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
416 SDValue &Part0 = Parts[i];
417 SDValue &Part1 = Parts[i+StepSize/2];
418
419 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
420 ThisVT, Part0, DAG.getIntPtrConstant(1));
421 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
422 ThisVT, Part0, DAG.getIntPtrConstant(0));
423
424 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000425 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
426 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000427 }
428 }
429 }
430
431 if (TLI.isBigEndian())
432 std::reverse(Parts, Parts + OrigNumParts);
433}
434
435
436/// getCopyToPartsVector - Create a series of nodes that contain the specified
437/// value split into legal parts.
438static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
439 SDValue Val, SDValue *Parts, unsigned NumParts,
440 EVT PartVT) {
441 EVT ValueVT = Val.getValueType();
442 assert(ValueVT.isVector() && "Not a vector");
443 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000444
Chris Lattnera13b8602010-08-24 23:10:06 +0000445 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000446 if (PartVT == ValueVT) {
447 // Nothing to do.
448 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
449 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000450 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000451 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000452 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000453 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
454 EVT ElementVT = PartVT.getVectorElementType();
455 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
456 // undef elements.
457 SmallVector<SDValue, 16> Ops;
458 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
459 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
460 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000461
Chris Lattnere6f7c262010-08-25 22:49:25 +0000462 for (unsigned i = ValueVT.getVectorNumElements(),
463 e = PartVT.getVectorNumElements(); i != e; ++i)
464 Ops.push_back(DAG.getUNDEF(ElementVT));
465
466 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
467
468 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000469
Chris Lattnere6f7c262010-08-25 22:49:25 +0000470 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
471 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000472 } else if (PartVT.isVector() &&
473 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000474 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000475 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
476
477 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000478 bool Smaller = PartVT.bitsLE(ValueVT);
479 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
480 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000481 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000482 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000483 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000484 "Only trivial vector-to-scalar conversions should get here!");
485 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
486 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000487
488 bool Smaller = ValueVT.bitsLE(PartVT);
489 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
490 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000491 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000492
Chris Lattnera13b8602010-08-24 23:10:06 +0000493 Parts[0] = Val;
494 return;
495 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000497 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000498 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000499 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000500 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000501 IntermediateVT,
502 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000505 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
506 NumParts = NumRegs; // Silence a compiler warning.
507 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000508
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000509 // Split the vector into intermediate operands.
510 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000511 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000512 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000513 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000514 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000515 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000516 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000517 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000518 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000519 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000520
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000521 // Split the intermediate operands into legal parts.
522 if (NumParts == NumIntermediates) {
523 // If the register was not expanded, promote or copy the value,
524 // as appropriate.
525 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000526 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000527 } else if (NumParts > 0) {
528 // If the intermediate type was expanded, split each the value into
529 // legal parts.
530 assert(NumParts % NumIntermediates == 0 &&
531 "Must expand into a divisible number of parts!");
532 unsigned Factor = NumParts / NumIntermediates;
533 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000534 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000535 }
536}
537
Chris Lattnera13b8602010-08-24 23:10:06 +0000538
539
540
Dan Gohman462f6b52010-05-29 17:53:24 +0000541namespace {
542 /// RegsForValue - This struct represents the registers (physical or virtual)
543 /// that a particular set of values is assigned, and the type information
544 /// about the value. The most common situation is to represent one value at a
545 /// time, but struct or array values are handled element-wise as multiple
546 /// values. The splitting of aggregates is performed recursively, so that we
547 /// never have aggregate-typed registers. The values at this point do not
548 /// necessarily have legal types, so each value may require one or more
549 /// registers of some legal type.
550 ///
551 struct RegsForValue {
552 /// ValueVTs - The value types of the values, which may not be legal, and
553 /// may need be promoted or synthesized from one or more registers.
554 ///
555 SmallVector<EVT, 4> ValueVTs;
556
557 /// RegVTs - The value types of the registers. This is the same size as
558 /// ValueVTs and it records, for each value, what the type of the assigned
559 /// register or registers are. (Individual values are never synthesized
560 /// from more than one type of register.)
561 ///
562 /// With virtual registers, the contents of RegVTs is redundant with TLI's
563 /// getRegisterType member function, however when with physical registers
564 /// it is necessary to have a separate record of the types.
565 ///
566 SmallVector<EVT, 4> RegVTs;
567
568 /// Regs - This list holds the registers assigned to the values.
569 /// Each legal or promoted value requires one register, and each
570 /// expanded value requires multiple registers.
571 ///
572 SmallVector<unsigned, 4> Regs;
573
574 RegsForValue() {}
575
576 RegsForValue(const SmallVector<unsigned, 4> &regs,
577 EVT regvt, EVT valuevt)
578 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
579
Dan Gohman462f6b52010-05-29 17:53:24 +0000580 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000581 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000582 ComputeValueVTs(tli, Ty, ValueVTs);
583
584 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
585 EVT ValueVT = ValueVTs[Value];
586 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
587 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
588 for (unsigned i = 0; i != NumRegs; ++i)
589 Regs.push_back(Reg + i);
590 RegVTs.push_back(RegisterVT);
591 Reg += NumRegs;
592 }
593 }
594
595 /// areValueTypesLegal - Return true if types of all the values are legal.
596 bool areValueTypesLegal(const TargetLowering &TLI) {
597 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
598 EVT RegisterVT = RegVTs[Value];
599 if (!TLI.isTypeLegal(RegisterVT))
600 return false;
601 }
602 return true;
603 }
604
605 /// append - Add the specified values to this one.
606 void append(const RegsForValue &RHS) {
607 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
608 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
609 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
610 }
611
612 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
613 /// this value and returns the result as a ValueVTs value. This uses
614 /// Chain/Flag as the input and updates them for the output Chain/Flag.
615 /// If the Flag pointer is NULL, no flag is used.
616 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
617 DebugLoc dl,
618 SDValue &Chain, SDValue *Flag) const;
619
620 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
621 /// specified value into the registers specified by this object. This uses
622 /// Chain/Flag as the input and updates them for the output Chain/Flag.
623 /// If the Flag pointer is NULL, no flag is used.
624 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
625 SDValue &Chain, SDValue *Flag) const;
626
627 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
628 /// operand list. This adds the code marker, matching input operand index
629 /// (if applicable), and includes the number of values added into it.
630 void AddInlineAsmOperands(unsigned Kind,
631 bool HasMatching, unsigned MatchingIdx,
632 SelectionDAG &DAG,
633 std::vector<SDValue> &Ops) const;
634 };
635}
636
637/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
638/// this value and returns the result as a ValueVT value. This uses
639/// Chain/Flag as the input and updates them for the output Chain/Flag.
640/// If the Flag pointer is NULL, no flag is used.
641SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
642 FunctionLoweringInfo &FuncInfo,
643 DebugLoc dl,
644 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000645 // A Value with type {} or [0 x %t] needs no registers.
646 if (ValueVTs.empty())
647 return SDValue();
648
Dan Gohman462f6b52010-05-29 17:53:24 +0000649 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
650
651 // Assemble the legal parts into the final values.
652 SmallVector<SDValue, 4> Values(ValueVTs.size());
653 SmallVector<SDValue, 8> Parts;
654 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
655 // Copy the legal parts from the registers.
656 EVT ValueVT = ValueVTs[Value];
657 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
658 EVT RegisterVT = RegVTs[Value];
659
660 Parts.resize(NumRegs);
661 for (unsigned i = 0; i != NumRegs; ++i) {
662 SDValue P;
663 if (Flag == 0) {
664 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
665 } else {
666 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
667 *Flag = P.getValue(2);
668 }
669
670 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000671 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000672
673 // If the source register was virtual and if we know something about it,
674 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000675 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000676 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000677 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000678
679 const FunctionLoweringInfo::LiveOutInfo *LOI =
680 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
681 if (!LOI)
682 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000683
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000684 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000685 unsigned NumSignBits = LOI->NumSignBits;
686 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000687
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000688 // FIXME: We capture more information than the dag can represent. For
689 // now, just use the tightest assertzext/assertsext possible.
690 bool isSExt = true;
691 EVT FromVT(MVT::Other);
692 if (NumSignBits == RegSize)
693 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
694 else if (NumZeroBits >= RegSize-1)
695 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
696 else if (NumSignBits > RegSize-8)
697 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
698 else if (NumZeroBits >= RegSize-8)
699 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
700 else if (NumSignBits > RegSize-16)
701 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
702 else if (NumZeroBits >= RegSize-16)
703 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
704 else if (NumSignBits > RegSize-32)
705 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
706 else if (NumZeroBits >= RegSize-32)
707 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
708 else
709 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000710
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000711 // Add an assertion node.
712 assert(FromVT != MVT::Other);
713 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
714 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000715 }
716
717 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
718 NumRegs, RegisterVT, ValueVT);
719 Part += NumRegs;
720 Parts.clear();
721 }
722
723 return DAG.getNode(ISD::MERGE_VALUES, dl,
724 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
725 &Values[0], ValueVTs.size());
726}
727
728/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
729/// specified value into the registers specified by this object. This uses
730/// Chain/Flag as the input and updates them for the output Chain/Flag.
731/// If the Flag pointer is NULL, no flag is used.
732void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
733 SDValue &Chain, SDValue *Flag) const {
734 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
735
736 // Get the list of the values's legal parts.
737 unsigned NumRegs = Regs.size();
738 SmallVector<SDValue, 8> Parts(NumRegs);
739 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
740 EVT ValueVT = ValueVTs[Value];
741 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
742 EVT RegisterVT = RegVTs[Value];
743
Chris Lattner3ac18842010-08-24 23:20:40 +0000744 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000745 &Parts[Part], NumParts, RegisterVT);
746 Part += NumParts;
747 }
748
749 // Copy the parts into the registers.
750 SmallVector<SDValue, 8> Chains(NumRegs);
751 for (unsigned i = 0; i != NumRegs; ++i) {
752 SDValue Part;
753 if (Flag == 0) {
754 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
755 } else {
756 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
757 *Flag = Part.getValue(1);
758 }
759
760 Chains[i] = Part.getValue(0);
761 }
762
763 if (NumRegs == 1 || Flag)
764 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
765 // flagged to it. That is the CopyToReg nodes and the user are considered
766 // a single scheduling unit. If we create a TokenFactor and return it as
767 // chain, then the TokenFactor is both a predecessor (operand) of the
768 // user as well as a successor (the TF operands are flagged to the user).
769 // c1, f1 = CopyToReg
770 // c2, f2 = CopyToReg
771 // c3 = TokenFactor c1, c2
772 // ...
773 // = op c3, ..., f2
774 Chain = Chains[NumRegs-1];
775 else
776 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
777}
778
779/// AddInlineAsmOperands - Add this value to the specified inlineasm node
780/// operand list. This adds the code marker and includes the number of
781/// values added into it.
782void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
783 unsigned MatchingIdx,
784 SelectionDAG &DAG,
785 std::vector<SDValue> &Ops) const {
786 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
787
788 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
789 if (HasMatching)
790 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000791 else if (!Regs.empty() &&
792 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
793 // Put the register class of the virtual registers in the flag word. That
794 // way, later passes can recompute register class constraints for inline
795 // assembly as well as normal instructions.
796 // Don't do this for tied operands that can use the regclass information
797 // from the def.
798 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
799 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
800 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
801 }
802
Dan Gohman462f6b52010-05-29 17:53:24 +0000803 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
804 Ops.push_back(Res);
805
806 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
807 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
808 EVT RegisterVT = RegVTs[Value];
809 for (unsigned i = 0; i != NumRegs; ++i) {
810 assert(Reg < Regs.size() && "Mismatch in # registers expected");
811 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
812 }
813 }
814}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000815
Owen Anderson243eb9e2011-12-08 22:15:21 +0000816void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
817 const TargetLibraryInfo *li) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000818 AA = &aa;
819 GFI = gfi;
Owen Anderson243eb9e2011-12-08 22:15:21 +0000820 LibInfo = li;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000821 TD = DAG.getTarget().getTargetData();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000822 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000823}
824
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000825/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000826/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000827/// for a new block. This doesn't clear out information about
828/// additional blocks that are needed to complete switch lowering
829/// or PHI node updating; that information is cleared out as it is
830/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000831void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000832 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000833 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000834 PendingLoads.clear();
835 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000836 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000837 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000838}
839
Devang Patel23385752011-05-23 17:44:13 +0000840/// clearDanglingDebugInfo - Clear the dangling debug information
841/// map. This function is seperated from the clear so that debug
842/// information that is dangling in a basic block can be properly
843/// resolved in a different basic block. This allows the
844/// SelectionDAG to resolve dangling debug information attached
845/// to PHI nodes.
846void SelectionDAGBuilder::clearDanglingDebugInfo() {
847 DanglingDebugInfoMap.clear();
848}
849
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000850/// getRoot - Return the current virtual root of the Selection DAG,
851/// flushing any PendingLoad items. This must be done before emitting
852/// a store or any other node that may need to be ordered after any
853/// prior load instructions.
854///
Dan Gohman2048b852009-11-23 18:04:58 +0000855SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000856 if (PendingLoads.empty())
857 return DAG.getRoot();
858
859 if (PendingLoads.size() == 1) {
860 SDValue Root = PendingLoads[0];
861 DAG.setRoot(Root);
862 PendingLoads.clear();
863 return Root;
864 }
865
866 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000868 &PendingLoads[0], PendingLoads.size());
869 PendingLoads.clear();
870 DAG.setRoot(Root);
871 return Root;
872}
873
874/// getControlRoot - Similar to getRoot, but instead of flushing all the
875/// PendingLoad items, flush all the PendingExports items. It is necessary
876/// to do this before emitting a terminator instruction.
877///
Dan Gohman2048b852009-11-23 18:04:58 +0000878SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000879 SDValue Root = DAG.getRoot();
880
881 if (PendingExports.empty())
882 return Root;
883
884 // Turn all of the CopyToReg chains into one factored node.
885 if (Root.getOpcode() != ISD::EntryToken) {
886 unsigned i = 0, e = PendingExports.size();
887 for (; i != e; ++i) {
888 assert(PendingExports[i].getNode()->getNumOperands() > 1);
889 if (PendingExports[i].getNode()->getOperand(0) == Root)
890 break; // Don't add the root if we already indirectly depend on it.
891 }
892
893 if (i == e)
894 PendingExports.push_back(Root);
895 }
896
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000898 &PendingExports[0],
899 PendingExports.size());
900 PendingExports.clear();
901 DAG.setRoot(Root);
902 return Root;
903}
904
Bill Wendling4533cac2010-01-28 21:51:40 +0000905void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
906 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
907 DAG.AssignOrdering(Node, SDNodeOrder);
908
909 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
910 AssignOrderingToNode(Node->getOperand(I).getNode());
911}
912
Dan Gohman46510a72010-04-15 01:51:59 +0000913void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000914 // Set up outgoing PHI node register values before emitting the terminator.
915 if (isa<TerminatorInst>(&I))
916 HandlePHINodesInSuccessorBlocks(I.getParent());
917
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000918 CurDebugLoc = I.getDebugLoc();
919
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000920 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000921
Dan Gohman92884f72010-04-20 15:03:56 +0000922 if (!isa<TerminatorInst>(&I) && !HasTailCall)
923 CopyToExportRegsIfNeeded(&I);
924
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000925 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000926}
927
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000928void SelectionDAGBuilder::visitPHI(const PHINode &) {
929 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
930}
931
Dan Gohman46510a72010-04-15 01:51:59 +0000932void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000933 // Note: this doesn't use InstVisitor, because it has to work with
934 // ConstantExpr's in addition to instructions.
935 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000936 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000937 // Build the switch statement using the Instruction.def file.
938#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000939 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000940#include "llvm/Instruction.def"
941 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000942
943 // Assign the ordering to the freshly created DAG nodes.
944 if (NodeMap.count(&I)) {
945 ++SDNodeOrder;
946 AssignOrderingToNode(getValue(&I).getNode());
947 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000948}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000949
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000950// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
951// generate the debug data structures now that we've seen its definition.
952void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
953 SDValue Val) {
954 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000955 if (DDI.getDI()) {
956 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000957 DebugLoc dl = DDI.getdl();
958 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000959 MDNode *Variable = DI->getVariable();
960 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000961 SDDbgValue *SDV;
962 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000963 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000964 SDV = DAG.getDbgValue(Variable, Val.getNode(),
965 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
966 DAG.AddDbgValue(SDV, Val.getNode(), false);
967 }
Owen Anderson95771af2011-02-25 21:41:48 +0000968 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000969 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000970 DanglingDebugInfoMap[V] = DanglingDebugInfo();
971 }
972}
973
Nick Lewycky8de34002011-09-30 22:19:53 +0000974/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000975SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000976 // If we already have an SDValue for this value, use it. It's important
977 // to do this first, so that we don't create a CopyFromReg if we already
978 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000979 SDValue &N = NodeMap[V];
980 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000981
Dan Gohman28a17352010-07-01 01:59:43 +0000982 // If there's a virtual register allocated and initialized for this
983 // value, use it.
984 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
985 if (It != FuncInfo.ValueMap.end()) {
986 unsigned InReg = It->second;
987 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
988 SDValue Chain = DAG.getEntryNode();
Nick Lewycky8de34002011-09-30 22:19:53 +0000989 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Devang Patel8f314282011-01-25 18:09:58 +0000990 resolveDanglingDebugInfo(V, N);
991 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000992 }
993
994 // Otherwise create a new SDValue and remember it.
995 SDValue Val = getValueImpl(V);
996 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000997 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000998 return Val;
999}
1000
1001/// getNonRegisterValue - Return an SDValue for the given Value, but
1002/// don't look in FuncInfo.ValueMap for a virtual register.
1003SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1004 // If we already have an SDValue for this value, use it.
1005 SDValue &N = NodeMap[V];
1006 if (N.getNode()) return N;
1007
1008 // Otherwise create a new SDValue and remember it.
1009 SDValue Val = getValueImpl(V);
1010 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001011 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001012 return Val;
1013}
1014
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001015/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001016/// Create an SDValue for the given value.
1017SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001018 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001019 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001020
Dan Gohman383b5f62010-04-17 15:32:28 +00001021 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001022 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001023
Dan Gohman383b5f62010-04-17 15:32:28 +00001024 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001025 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001026
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001027 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001028 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001029
Dan Gohman383b5f62010-04-17 15:32:28 +00001030 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001031 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001032
Nate Begeman9008ca62009-04-27 18:41:29 +00001033 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001034 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001035
Dan Gohman383b5f62010-04-17 15:32:28 +00001036 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001037 visit(CE->getOpcode(), *CE);
1038 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001039 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001040 return N1;
1041 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001042
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1044 SmallVector<SDValue, 4> Constants;
1045 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1046 OI != OE; ++OI) {
1047 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001048 // If the operand is an empty aggregate, there are no values.
1049 if (!Val) continue;
1050 // Add each leaf value from the operand to the Constants list
1051 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001052 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1053 Constants.push_back(SDValue(Val, i));
1054 }
Bill Wendling87710f02009-12-21 23:47:40 +00001055
Bill Wendling4533cac2010-01-28 21:51:40 +00001056 return DAG.getMergeValues(&Constants[0], Constants.size(),
1057 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001058 }
1059
Duncan Sands1df98592010-02-16 11:11:14 +00001060 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001061 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1062 "Unknown struct or array constant!");
1063
Owen Andersone50ed302009-08-10 22:56:29 +00001064 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001065 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1066 unsigned NumElts = ValueVTs.size();
1067 if (NumElts == 0)
1068 return SDValue(); // empty struct
1069 SmallVector<SDValue, 4> Constants(NumElts);
1070 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001071 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001072 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001073 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001074 else if (EltVT.isFloatingPoint())
1075 Constants[i] = DAG.getConstantFP(0, EltVT);
1076 else
1077 Constants[i] = DAG.getConstant(0, EltVT);
1078 }
Bill Wendling87710f02009-12-21 23:47:40 +00001079
Bill Wendling4533cac2010-01-28 21:51:40 +00001080 return DAG.getMergeValues(&Constants[0], NumElts,
1081 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001082 }
1083
Dan Gohman383b5f62010-04-17 15:32:28 +00001084 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001085 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001086
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001087 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001088 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001089
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001090 // Now that we know the number and type of the elements, get that number of
1091 // elements into the Ops array based on what kind of constant it is.
1092 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001093 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001094 for (unsigned i = 0; i != NumElements; ++i)
1095 Ops.push_back(getValue(CP->getOperand(i)));
1096 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001097 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001098 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001099
1100 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001101 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001102 Op = DAG.getConstantFP(0, EltVT);
1103 else
1104 Op = DAG.getConstant(0, EltVT);
1105 Ops.assign(NumElements, Op);
1106 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001108 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001109 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1110 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001111 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001112
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001113 // If this is a static alloca, generate it as the frameindex instead of
1114 // computation.
1115 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1116 DenseMap<const AllocaInst*, int>::iterator SI =
1117 FuncInfo.StaticAllocaMap.find(AI);
1118 if (SI != FuncInfo.StaticAllocaMap.end())
1119 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1120 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001121
Dan Gohman28a17352010-07-01 01:59:43 +00001122 // If this is an instruction which fast-isel has deferred, select it now.
1123 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001124 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1125 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1126 SDValue Chain = DAG.getEntryNode();
1127 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001128 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001129
Dan Gohman28a17352010-07-01 01:59:43 +00001130 llvm_unreachable("Can't get register for value!");
1131 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001132}
1133
Dan Gohman46510a72010-04-15 01:51:59 +00001134void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001135 SDValue Chain = getControlRoot();
1136 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001137 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001138
Dan Gohman7451d3e2010-05-29 17:03:36 +00001139 if (!FuncInfo.CanLowerReturn) {
1140 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001141 const Function *F = I.getParent()->getParent();
1142
1143 // Emit a store of the return value through the virtual register.
1144 // Leave Outs empty so that LowerReturn won't try to load return
1145 // registers the usual way.
1146 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001147 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001148 PtrValueVTs);
1149
1150 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1151 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001152
Owen Andersone50ed302009-08-10 22:56:29 +00001153 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001154 SmallVector<uint64_t, 4> Offsets;
1155 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001156 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001157
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001158 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001159 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001160 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1161 RetPtr.getValueType(), RetPtr,
1162 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001163 Chains[i] =
1164 DAG.getStore(Chain, getCurDebugLoc(),
1165 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001166 // FIXME: better loc info would be nice.
1167 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001168 }
1169
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001170 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1171 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001172 } else if (I.getNumOperands() != 0) {
1173 SmallVector<EVT, 4> ValueVTs;
1174 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1175 unsigned NumValues = ValueVTs.size();
1176 if (NumValues) {
1177 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001178 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1179 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001180
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001181 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001182
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001183 const Function *F = I.getParent()->getParent();
1184 if (F->paramHasAttr(0, Attribute::SExt))
1185 ExtendKind = ISD::SIGN_EXTEND;
1186 else if (F->paramHasAttr(0, Attribute::ZExt))
1187 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001188
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001189 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1190 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001191
1192 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1193 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1194 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001195 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001196 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1197 &Parts[0], NumParts, PartVT, ExtendKind);
1198
1199 // 'inreg' on function refers to return value
1200 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1201 if (F->paramHasAttr(0, Attribute::InReg))
1202 Flags.setInReg();
1203
1204 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001205 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001206 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001207 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001208 Flags.setZExt();
1209
Dan Gohmanc9403652010-07-07 15:54:55 +00001210 for (unsigned i = 0; i < NumParts; ++i) {
1211 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1212 /*isfixed=*/true));
1213 OutVals.push_back(Parts[i]);
1214 }
Evan Cheng3927f432009-03-25 20:20:11 +00001215 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001216 }
1217 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001218
1219 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001220 CallingConv::ID CallConv =
1221 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001222 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001223 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001224
1225 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001227 "LowerReturn didn't return a valid chain!");
1228
1229 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001230 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001231}
1232
Dan Gohmanad62f532009-04-23 23:13:24 +00001233/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1234/// created for it, emit nodes to copy the value into the virtual
1235/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001236void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001237 // Skip empty types
1238 if (V->getType()->isEmptyTy())
1239 return;
1240
Dan Gohman33b7a292010-04-16 17:15:02 +00001241 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1242 if (VMI != FuncInfo.ValueMap.end()) {
1243 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1244 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001245 }
1246}
1247
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001248/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1249/// the current basic block, add it to ValueMap now so that we'll get a
1250/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001251void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252 // No need to export constants.
1253 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001254
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001255 // Already exported?
1256 if (FuncInfo.isExportedInst(V)) return;
1257
1258 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1259 CopyValueToVirtualRegister(V, Reg);
1260}
1261
Dan Gohman46510a72010-04-15 01:51:59 +00001262bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001263 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001264 // The operands of the setcc have to be in this block. We don't know
1265 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001266 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001267 // Can export from current BB.
1268 if (VI->getParent() == FromBB)
1269 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001270
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001271 // Is already exported, noop.
1272 return FuncInfo.isExportedInst(V);
1273 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001274
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001275 // If this is an argument, we can export it if the BB is the entry block or
1276 // if it is already exported.
1277 if (isa<Argument>(V)) {
1278 if (FromBB == &FromBB->getParent()->getEntryBlock())
1279 return true;
1280
1281 // Otherwise, can only export this if it is already exported.
1282 return FuncInfo.isExportedInst(V);
1283 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001284
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001285 // Otherwise, constants can always be exported.
1286 return true;
1287}
1288
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001289/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
1290uint32_t SelectionDAGBuilder::getEdgeWeight(MachineBasicBlock *Src,
1291 MachineBasicBlock *Dst) {
1292 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1293 if (!BPI)
1294 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001295 const BasicBlock *SrcBB = Src->getBasicBlock();
1296 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001297 return BPI->getEdgeWeight(SrcBB, DstBB);
1298}
1299
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001300void SelectionDAGBuilder::
1301addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1302 uint32_t Weight /* = 0 */) {
1303 if (!Weight)
1304 Weight = getEdgeWeight(Src, Dst);
1305 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001306}
1307
1308
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001309static bool InBlock(const Value *V, const BasicBlock *BB) {
1310 if (const Instruction *I = dyn_cast<Instruction>(V))
1311 return I->getParent() == BB;
1312 return true;
1313}
1314
Dan Gohmanc2277342008-10-17 21:16:08 +00001315/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1316/// This function emits a branch and is used at the leaves of an OR or an
1317/// AND operator tree.
1318///
1319void
Dan Gohman46510a72010-04-15 01:51:59 +00001320SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001321 MachineBasicBlock *TBB,
1322 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001323 MachineBasicBlock *CurBB,
1324 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001325 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001326
Dan Gohmanc2277342008-10-17 21:16:08 +00001327 // If the leaf of the tree is a comparison, merge the condition into
1328 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001329 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001330 // The operands of the cmp have to be in this block. We don't know
1331 // how to export them from some other block. If this is the first block
1332 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001333 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001334 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1335 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001336 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001337 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001338 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001339 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001340 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001341 if (TM.Options.NoNaNsFPMath)
1342 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001343 } else {
1344 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001345 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001346 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001347
1348 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001349 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1350 SwitchCases.push_back(CB);
1351 return;
1352 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001353 }
1354
1355 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001356 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001357 NULL, TBB, FBB, CurBB);
1358 SwitchCases.push_back(CB);
1359}
1360
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001361/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001362void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001363 MachineBasicBlock *TBB,
1364 MachineBasicBlock *FBB,
1365 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001366 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001367 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001368 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001369 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001370 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001371 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1372 BOp->getParent() != CurBB->getBasicBlock() ||
1373 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1374 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001375 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001376 return;
1377 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001378
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001379 // Create TmpBB after CurBB.
1380 MachineFunction::iterator BBI = CurBB;
1381 MachineFunction &MF = DAG.getMachineFunction();
1382 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1383 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001384
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001385 if (Opc == Instruction::Or) {
1386 // Codegen X | Y as:
1387 // jmp_if_X TBB
1388 // jmp TmpBB
1389 // TmpBB:
1390 // jmp_if_Y TBB
1391 // jmp FBB
1392 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001393
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001394 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001395 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001396
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001397 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001398 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001399 } else {
1400 assert(Opc == Instruction::And && "Unknown merge op!");
1401 // Codegen X & Y as:
1402 // jmp_if_X TmpBB
1403 // jmp FBB
1404 // TmpBB:
1405 // jmp_if_Y TBB
1406 // jmp FBB
1407 //
1408 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001409
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001410 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001411 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001412
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001413 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001414 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001415 }
1416}
1417
1418/// If the set of cases should be emitted as a series of branches, return true.
1419/// If we should emit this as a bunch of and/or'd together conditions, return
1420/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001421bool
Dan Gohman2048b852009-11-23 18:04:58 +00001422SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001423 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001424
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001425 // If this is two comparisons of the same values or'd or and'd together, they
1426 // will get folded into a single comparison, so don't emit two blocks.
1427 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1428 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1429 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1430 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1431 return false;
1432 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001433
Chris Lattner133ce872010-01-02 00:00:03 +00001434 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1435 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1436 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1437 Cases[0].CC == Cases[1].CC &&
1438 isa<Constant>(Cases[0].CmpRHS) &&
1439 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1440 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1441 return false;
1442 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1443 return false;
1444 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001445
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001446 return true;
1447}
1448
Dan Gohman46510a72010-04-15 01:51:59 +00001449void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001450 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001451
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001452 // Update machine-CFG edges.
1453 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1454
1455 // Figure out which block is immediately after the current one.
1456 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001457 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001458 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001459 NextBlock = BBI;
1460
1461 if (I.isUnconditional()) {
1462 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001463 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001464
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001465 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001466 if (Succ0MBB != NextBlock)
1467 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001468 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001469 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001470
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001471 return;
1472 }
1473
1474 // If this condition is one of the special cases we handle, do special stuff
1475 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001476 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001477 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1478
1479 // If this is a series of conditions that are or'd or and'd together, emit
1480 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001481 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001482 // For example, instead of something like:
1483 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001484 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001485 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001486 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487 // or C, F
1488 // jnz foo
1489 // Emit:
1490 // cmp A, B
1491 // je foo
1492 // cmp D, E
1493 // jle foo
1494 //
Dan Gohman46510a72010-04-15 01:51:59 +00001495 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001496 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001497 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001498 (BOp->getOpcode() == Instruction::And ||
1499 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001500 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1501 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001502 // If the compares in later blocks need to use values not currently
1503 // exported from this block, export them now. This block should always
1504 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001505 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001506
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001507 // Allow some cases to be rejected.
1508 if (ShouldEmitAsBranches(SwitchCases)) {
1509 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1510 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1511 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1512 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001513
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001514 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001515 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001516 SwitchCases.erase(SwitchCases.begin());
1517 return;
1518 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001519
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001520 // Okay, we decided not to do this, remove any inserted MBB's and clear
1521 // SwitchCases.
1522 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001523 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001524
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001525 SwitchCases.clear();
1526 }
1527 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001528
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001529 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001530 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001531 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001532
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001533 // Use visitSwitchCase to actually insert the fast branch sequence for this
1534 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001535 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001536}
1537
1538/// visitSwitchCase - Emits the necessary code to represent a single node in
1539/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001540void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1541 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542 SDValue Cond;
1543 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001544 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001545
1546 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001547 if (CB.CmpMHS == NULL) {
1548 // Fold "(X == true)" to X and "(X == false)" to !X to
1549 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001550 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001551 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001552 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001553 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001554 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001555 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001556 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001557 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001558 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001559 } else {
1560 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1561
Anton Korobeynikov23218582008-12-23 22:25:27 +00001562 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1563 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001564
1565 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001566 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001567
1568 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001570 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001572 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001573 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001574 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001575 DAG.getConstant(High-Low, VT), ISD::SETULE);
1576 }
1577 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001578
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001580 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
1581 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001582
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001583 // Set NextBlock to be the MBB immediately after the current one, if any.
1584 // This is used to avoid emitting unnecessary branches to the next block.
1585 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001586 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001587 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001588 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001589
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001590 // If the lhs block is the next block, invert the condition so that we can
1591 // fall through to the lhs instead of the rhs block.
1592 if (CB.TrueBB == NextBlock) {
1593 std::swap(CB.TrueBB, CB.FalseBB);
1594 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001595 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001596 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001597
Dale Johannesenf5d97892009-02-04 01:48:28 +00001598 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001599 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001600 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001601
Evan Cheng266a99d2010-09-23 06:51:55 +00001602 // Insert the false branch. Do this even if it's a fall through branch,
1603 // this makes it easier to do DAG optimizations which require inverting
1604 // the branch condition.
1605 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1606 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001607
1608 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001609}
1610
1611/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001612void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001613 // Emit the code for the jump table
1614 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001615 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001616 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1617 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001618 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001619 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1620 MVT::Other, Index.getValue(1),
1621 Table, Index);
1622 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001623}
1624
1625/// visitJumpTableHeader - This function emits necessary code to produce index
1626/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001627void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001628 JumpTableHeader &JTH,
1629 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001630 // Subtract the lowest switch case value from the value being switched on and
1631 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001632 // difference between smallest and largest cases.
1633 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001634 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001635 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001636 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001637
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001638 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001639 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001640 // can be used as an index into the jump table in a subsequent basic block.
1641 // This value may be smaller or larger than the target's pointer type, and
1642 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001643 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001644
Dan Gohman89496d02010-07-02 00:10:16 +00001645 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001646 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1647 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001648 JT.Reg = JumpTableReg;
1649
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001650 // Emit the range check for the jump table, and branch to the default block
1651 // for the switch statement if the value being switched on exceeds the largest
1652 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001653 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001654 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001655 DAG.getConstant(JTH.Last-JTH.First,VT),
1656 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001657
1658 // Set NextBlock to be the MBB immediately after the current one, if any.
1659 // This is used to avoid emitting unnecessary branches to the next block.
1660 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001661 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001662
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001663 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001664 NextBlock = BBI;
1665
Dale Johannesen66978ee2009-01-31 02:22:37 +00001666 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001668 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001669
Bill Wendling4533cac2010-01-28 21:51:40 +00001670 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001671 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1672 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001673
Bill Wendling87710f02009-12-21 23:47:40 +00001674 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001675}
1676
1677/// visitBitTestHeader - This function emits necessary code to produce value
1678/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001679void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1680 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001681 // Subtract the minimum value
1682 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001683 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001684 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001685 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001686
1687 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001688 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001689 TLI.getSetCCResultType(Sub.getValueType()),
1690 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001691 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001692
Evan Chengd08e5b42011-01-06 01:02:44 +00001693 // Determine the type of the test operands.
1694 bool UsePtrType = false;
1695 if (!TLI.isTypeLegal(VT))
1696 UsePtrType = true;
1697 else {
1698 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001699 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001700 // Switch table case range are encoded into series of masks.
1701 // Just use pointer type, it's guaranteed to fit.
1702 UsePtrType = true;
1703 break;
1704 }
1705 }
1706 if (UsePtrType) {
1707 VT = TLI.getPointerTy();
1708 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1709 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001710
Evan Chengd08e5b42011-01-06 01:02:44 +00001711 B.RegVT = VT;
1712 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001713 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001714 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001715
1716 // Set NextBlock to be the MBB immediately after the current one, if any.
1717 // This is used to avoid emitting unnecessary branches to the next block.
1718 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001719 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001720 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001721 NextBlock = BBI;
1722
1723 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1724
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001725 addSuccessorWithWeight(SwitchBB, B.Default);
1726 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001727
Dale Johannesen66978ee2009-01-31 02:22:37 +00001728 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001729 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001730 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001731
Evan Cheng8c1f4322010-09-23 18:32:19 +00001732 if (MBB != NextBlock)
1733 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1734 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001735
Bill Wendling87710f02009-12-21 23:47:40 +00001736 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001737}
1738
1739/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001740void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1741 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001742 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001743 BitTestCase &B,
1744 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001745 EVT VT = BB.RegVT;
1746 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1747 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001748 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001749 unsigned PopCount = CountPopulation_64(B.Mask);
1750 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001751 // Testing for a single bit; just compare the shift count with what it
1752 // would need to be to shift a 1 bit in that position.
1753 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001754 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001755 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001756 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001757 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001758 } else if (PopCount == BB.Range) {
1759 // There is only one zero bit in the range, test for it directly.
1760 Cmp = DAG.getSetCC(getCurDebugLoc(),
1761 TLI.getSetCCResultType(VT),
1762 ShiftOp,
1763 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1764 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001765 } else {
1766 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001767 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1768 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001769
Dan Gohman8e0163a2010-06-24 02:06:24 +00001770 // Emit bit tests and jumps
1771 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001772 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001773 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001774 TLI.getSetCCResultType(VT),
1775 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001776 ISD::SETNE);
1777 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001778
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001779 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1780 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001781
Dale Johannesen66978ee2009-01-31 02:22:37 +00001782 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001783 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001784 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001785
1786 // Set NextBlock to be the MBB immediately after the current one, if any.
1787 // This is used to avoid emitting unnecessary branches to the next block.
1788 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001789 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001790 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001791 NextBlock = BBI;
1792
Evan Cheng8c1f4322010-09-23 18:32:19 +00001793 if (NextMBB != NextBlock)
1794 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1795 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001796
Bill Wendling87710f02009-12-21 23:47:40 +00001797 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001798}
1799
Dan Gohman46510a72010-04-15 01:51:59 +00001800void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001801 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001802
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001803 // Retrieve successors.
1804 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1805 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1806
Gabor Greifb67e6b32009-01-15 11:10:44 +00001807 const Value *Callee(I.getCalledValue());
1808 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001809 visitInlineAsm(&I);
1810 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001811 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001812
1813 // If the value of the invoke is used outside of its defining block, make it
1814 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001815 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001816
1817 // Update successor info
Chandler Carruthf2645682011-11-22 11:37:46 +00001818 addSuccessorWithWeight(InvokeMBB, Return);
1819 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001820
1821 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001822 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1823 MVT::Other, getControlRoot(),
1824 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001825}
1826
Dan Gohman46510a72010-04-15 01:51:59 +00001827void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001828}
1829
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001830void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1831 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1832}
1833
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001834void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1835 assert(FuncInfo.MBB->isLandingPad() &&
1836 "Call to landingpad not in landing pad!");
1837
1838 MachineBasicBlock *MBB = FuncInfo.MBB;
1839 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1840 AddLandingPadInfo(LP, MMI, MBB);
1841
1842 SmallVector<EVT, 2> ValueVTs;
1843 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1844
1845 // Insert the EXCEPTIONADDR instruction.
1846 assert(FuncInfo.MBB->isLandingPad() &&
1847 "Call to eh.exception not in landing pad!");
1848 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1849 SDValue Ops[2];
1850 Ops[0] = DAG.getRoot();
1851 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1852 SDValue Chain = Op1.getValue(1);
1853
1854 // Insert the EHSELECTION instruction.
1855 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1856 Ops[0] = Op1;
1857 Ops[1] = Chain;
1858 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1859 Chain = Op2.getValue(1);
1860 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1861
1862 Ops[0] = Op1;
1863 Ops[1] = Op2;
1864 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1865 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1866 &Ops[0], 2);
1867
1868 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1869 setValue(&LP, RetPair.first);
1870 DAG.setRoot(RetPair.second);
1871}
1872
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001873/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1874/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001875bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1876 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001877 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001878 MachineBasicBlock *Default,
1879 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001880 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001881
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001882 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001883 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001884 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001885 return false;
1886
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001887 // Get the MachineFunction which holds the current MBB. This is used when
1888 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001889 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001890
1891 // Figure out which block is immediately after the current one.
1892 MachineBasicBlock *NextBlock = 0;
1893 MachineFunction::iterator BBI = CR.CaseBB;
1894
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001895 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001896 NextBlock = BBI;
1897
Benjamin Kramerce750f02010-11-22 09:45:38 +00001898 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001899 // is the same as the other, but has one bit unset that the other has set,
1900 // use bit manipulation to do two compares at once. For example:
1901 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001902 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1903 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1904 if (Size == 2 && CR.CaseBB == SwitchBB) {
1905 Case &Small = *CR.Range.first;
1906 Case &Big = *(CR.Range.second-1);
1907
1908 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1909 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1910 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1911
1912 // Check that there is only one bit different.
1913 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1914 (SmallValue | BigValue) == BigValue) {
1915 // Isolate the common bit.
1916 APInt CommonBit = BigValue & ~SmallValue;
1917 assert((SmallValue | CommonBit) == BigValue &&
1918 CommonBit.countPopulation() == 1 && "Not a common bit?");
1919
1920 SDValue CondLHS = getValue(SV);
1921 EVT VT = CondLHS.getValueType();
1922 DebugLoc DL = getCurDebugLoc();
1923
1924 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1925 DAG.getConstant(CommonBit, VT));
1926 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1927 Or, DAG.getConstant(BigValue, VT),
1928 ISD::SETEQ);
1929
1930 // Update successor info.
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001931 addSuccessorWithWeight(SwitchBB, Small.BB);
1932 addSuccessorWithWeight(SwitchBB, Default);
Benjamin Kramerce750f02010-11-22 09:45:38 +00001933
1934 // Insert the true branch.
1935 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1936 getControlRoot(), Cond,
1937 DAG.getBasicBlock(Small.BB));
1938
1939 // Insert the false branch.
1940 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1941 DAG.getBasicBlock(Default));
1942
1943 DAG.setRoot(BrCond);
1944 return true;
1945 }
1946 }
1947 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001948
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001949 // Rearrange the case blocks so that the last one falls through if possible.
1950 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1951 // The last case block won't fall through into 'NextBlock' if we emit the
1952 // branches in this order. See if rearranging a case value would help.
1953 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1954 if (I->BB == NextBlock) {
1955 std::swap(*I, BackCase);
1956 break;
1957 }
1958 }
1959 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001960
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001961 // Create a CaseBlock record representing a conditional branch to
1962 // the Case's target mbb if the value being switched on SV is equal
1963 // to C.
1964 MachineBasicBlock *CurBlock = CR.CaseBB;
1965 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1966 MachineBasicBlock *FallThrough;
1967 if (I != E-1) {
1968 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1969 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001970
1971 // Put SV in a virtual register to make it available from the new blocks.
1972 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001973 } else {
1974 // If the last case doesn't match, go to the default block.
1975 FallThrough = Default;
1976 }
1977
Dan Gohman46510a72010-04-15 01:51:59 +00001978 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001979 ISD::CondCode CC;
1980 if (I->High == I->Low) {
1981 // This is just small small case range :) containing exactly 1 case
1982 CC = ISD::SETEQ;
1983 LHS = SV; RHS = I->High; MHS = NULL;
1984 } else {
1985 CC = ISD::SETLE;
1986 LHS = I->Low; MHS = SV; RHS = I->High;
1987 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001988
1989 uint32_t ExtraWeight = I->ExtraWeight;
1990 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
1991 /* me */ CurBlock,
1992 /* trueweight */ ExtraWeight / 2, /* falseweight */ ExtraWeight / 2);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001993
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001994 // If emitting the first comparison, just call visitSwitchCase to emit the
1995 // code into the current block. Otherwise, push the CaseBlock onto the
1996 // vector to be later processed by SDISel, and insert the node's MBB
1997 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001998 if (CurBlock == SwitchBB)
1999 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002000 else
2001 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002002
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002003 CurBlock = FallThrough;
2004 }
2005
2006 return true;
2007}
2008
2009static inline bool areJTsAllowed(const TargetLowering &TLI) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002010 return !TLI.getTargetMachine().Options.DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002011 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2012 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002013}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002014
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002015static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002016 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00002017 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002018 return (LastExt - FirstExt + 1ULL);
2019}
2020
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002021/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002022bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2023 CaseRecVector &WorkList,
2024 const Value *SV,
2025 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002026 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002027 Case& FrontCase = *CR.Range.first;
2028 Case& BackCase = *(CR.Range.second-1);
2029
Chris Lattnere880efe2009-11-07 07:50:34 +00002030 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2031 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002032
Chris Lattnere880efe2009-11-07 07:50:34 +00002033 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002034 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002035 TSize += I->size();
2036
Dan Gohmane0567812010-04-08 23:03:40 +00002037 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002038 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002039
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002040 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002041 // The density is TSize / Range. Require at least 40%.
2042 // It should not be possible for IntTSize to saturate for sane code, but make
2043 // sure we handle Range saturation correctly.
2044 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2045 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2046 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002047 return false;
2048
David Greene4b69d992010-01-05 01:24:57 +00002049 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002050 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002051 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002052
2053 // Get the MachineFunction which holds the current MBB. This is used when
2054 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002055 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002056
2057 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002058 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002059 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002060
2061 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2062
2063 // Create a new basic block to hold the code for loading the address
2064 // of the jump table, and jumping to it. Update successor information;
2065 // we will either branch to the default case for the switch, or the jump
2066 // table.
2067 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2068 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002069
2070 addSuccessorWithWeight(CR.CaseBB, Default);
2071 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002072
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002073 // Build a vector of destination BBs, corresponding to each target
2074 // of the jump table. If the value of the jump table slot corresponds to
2075 // a case statement, push the case's BB onto the vector, otherwise, push
2076 // the default BB.
2077 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002078 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002079 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002080 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2081 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002082
2083 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002084 DestBBs.push_back(I->BB);
2085 if (TEI==High)
2086 ++I;
2087 } else {
2088 DestBBs.push_back(Default);
2089 }
2090 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002092 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002093 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2094 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002095 E = DestBBs.end(); I != E; ++I) {
2096 if (!SuccsHandled[(*I)->getNumber()]) {
2097 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002098 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002099 }
2100 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002101
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002102 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002103 unsigned JTEncoding = TLI.getJumpTableEncoding();
2104 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002105 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002106
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002107 // Set the jump table information so that we can codegen it as a second
2108 // MachineBasicBlock
2109 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002110 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2111 if (CR.CaseBB == SwitchBB)
2112 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002113
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002114 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002115 return true;
2116}
2117
2118/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2119/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002120bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2121 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002122 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002123 MachineBasicBlock *Default,
2124 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002125 // Get the MachineFunction which holds the current MBB. This is used when
2126 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002127 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002128
2129 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002130 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002131 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002132
2133 Case& FrontCase = *CR.Range.first;
2134 Case& BackCase = *(CR.Range.second-1);
2135 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2136
2137 // Size is the number of Cases represented by this range.
2138 unsigned Size = CR.Range.second - CR.Range.first;
2139
Chris Lattnere880efe2009-11-07 07:50:34 +00002140 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2141 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002142 double FMetric = 0;
2143 CaseItr Pivot = CR.Range.first + Size/2;
2144
2145 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2146 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002147 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002148 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2149 I!=E; ++I)
2150 TSize += I->size();
2151
Chris Lattnere880efe2009-11-07 07:50:34 +00002152 APInt LSize = FrontCase.size();
2153 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002154 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002155 << "First: " << First << ", Last: " << Last <<'\n'
2156 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002157 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2158 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002159 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2160 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002161 APInt Range = ComputeRange(LEnd, RBegin);
2162 assert((Range - 2ULL).isNonNegative() &&
2163 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002164 // Use volatile double here to avoid excess precision issues on some hosts,
2165 // e.g. that use 80-bit X87 registers.
2166 volatile double LDensity =
2167 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002168 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002169 volatile double RDensity =
2170 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002171 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002172 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002173 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002174 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002175 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2176 << "LDensity: " << LDensity
2177 << ", RDensity: " << RDensity << '\n'
2178 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002179 if (FMetric < Metric) {
2180 Pivot = J;
2181 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002182 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002183 }
2184
2185 LSize += J->size();
2186 RSize -= J->size();
2187 }
2188 if (areJTsAllowed(TLI)) {
2189 // If our case is dense we *really* should handle it earlier!
2190 assert((FMetric > 0) && "Should handle dense range earlier!");
2191 } else {
2192 Pivot = CR.Range.first + Size/2;
2193 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002194
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002195 CaseRange LHSR(CR.Range.first, Pivot);
2196 CaseRange RHSR(Pivot, CR.Range.second);
2197 Constant *C = Pivot->Low;
2198 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002199
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002200 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002201 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002202 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002203 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002204 // Pivot's Value, then we can branch directly to the LHS's Target,
2205 // rather than creating a leaf node for it.
2206 if ((LHSR.second - LHSR.first) == 1 &&
2207 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002208 cast<ConstantInt>(C)->getValue() ==
2209 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002210 TrueBB = LHSR.first->BB;
2211 } else {
2212 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2213 CurMF->insert(BBI, TrueBB);
2214 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002215
2216 // Put SV in a virtual register to make it available from the new blocks.
2217 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002218 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002219
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002220 // Similar to the optimization above, if the Value being switched on is
2221 // known to be less than the Constant CR.LT, and the current Case Value
2222 // is CR.LT - 1, then we can branch directly to the target block for
2223 // the current Case Value, rather than emitting a RHS leaf node for it.
2224 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002225 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2226 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002227 FalseBB = RHSR.first->BB;
2228 } else {
2229 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2230 CurMF->insert(BBI, FalseBB);
2231 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002232
2233 // Put SV in a virtual register to make it available from the new blocks.
2234 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002235 }
2236
2237 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002238 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002239 // Otherwise, branch to LHS.
2240 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2241
Dan Gohman99be8ae2010-04-19 22:41:47 +00002242 if (CR.CaseBB == SwitchBB)
2243 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002244 else
2245 SwitchCases.push_back(CB);
2246
2247 return true;
2248}
2249
2250/// handleBitTestsSwitchCase - if current case range has few destination and
2251/// range span less, than machine word bitwidth, encode case range into series
2252/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002253bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2254 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002255 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002256 MachineBasicBlock* Default,
2257 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002258 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002259 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002260
2261 Case& FrontCase = *CR.Range.first;
2262 Case& BackCase = *(CR.Range.second-1);
2263
2264 // Get the MachineFunction which holds the current MBB. This is used when
2265 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002266 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002267
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002268 // If target does not have legal shift left, do not emit bit tests at all.
2269 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2270 return false;
2271
Anton Korobeynikov23218582008-12-23 22:25:27 +00002272 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002273 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2274 I!=E; ++I) {
2275 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002276 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002277 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002278
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002279 // Count unique destinations
2280 SmallSet<MachineBasicBlock*, 4> Dests;
2281 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2282 Dests.insert(I->BB);
2283 if (Dests.size() > 3)
2284 // Don't bother the code below, if there are too much unique destinations
2285 return false;
2286 }
David Greene4b69d992010-01-05 01:24:57 +00002287 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002288 << Dests.size() << '\n'
2289 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002290
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002291 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002292 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2293 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002294 APInt cmpRange = maxValue - minValue;
2295
David Greene4b69d992010-01-05 01:24:57 +00002296 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002297 << "Low bound: " << minValue << '\n'
2298 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002299
Dan Gohmane0567812010-04-08 23:03:40 +00002300 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002301 (!(Dests.size() == 1 && numCmps >= 3) &&
2302 !(Dests.size() == 2 && numCmps >= 5) &&
2303 !(Dests.size() >= 3 && numCmps >= 6)))
2304 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002305
David Greene4b69d992010-01-05 01:24:57 +00002306 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002307 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2308
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002309 // Optimize the case where all the case values fit in a
2310 // word without having to subtract minValue. In this case,
2311 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002312 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002313 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002314 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002315 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002316 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002317
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002318 CaseBitsVector CasesBits;
2319 unsigned i, count = 0;
2320
2321 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2322 MachineBasicBlock* Dest = I->BB;
2323 for (i = 0; i < count; ++i)
2324 if (Dest == CasesBits[i].BB)
2325 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002326
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002327 if (i == count) {
2328 assert((count < 3) && "Too much destinations to test!");
2329 CasesBits.push_back(CaseBits(0, Dest, 0));
2330 count++;
2331 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002332
2333 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2334 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2335
2336 uint64_t lo = (lowValue - lowBound).getZExtValue();
2337 uint64_t hi = (highValue - lowBound).getZExtValue();
2338
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002339 for (uint64_t j = lo; j <= hi; j++) {
2340 CasesBits[i].Mask |= 1ULL << j;
2341 CasesBits[i].Bits++;
2342 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002343
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002344 }
2345 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002346
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002347 BitTestInfo BTC;
2348
2349 // Figure out which block is immediately after the current one.
2350 MachineFunction::iterator BBI = CR.CaseBB;
2351 ++BBI;
2352
2353 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2354
David Greene4b69d992010-01-05 01:24:57 +00002355 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002356 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002357 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002358 << ", Bits: " << CasesBits[i].Bits
2359 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002360
2361 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2362 CurMF->insert(BBI, CaseBB);
2363 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2364 CaseBB,
2365 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002366
2367 // Put SV in a virtual register to make it available from the new blocks.
2368 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002369 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002370
2371 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002372 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002373 CR.CaseBB, Default, BTC);
2374
Dan Gohman99be8ae2010-04-19 22:41:47 +00002375 if (CR.CaseBB == SwitchBB)
2376 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002377
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002378 BitTestCases.push_back(BTB);
2379
2380 return true;
2381}
2382
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002383/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002384size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2385 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002386 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002387
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002388 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002389 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002390 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002391 BasicBlock *SuccBB = SI.getSuccessor(i);
2392 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2393
2394 uint32_t ExtraWeight = BPI ? BPI->getEdgeWeight(SI.getParent(), SuccBB) : 0;
2395
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002396 Cases.push_back(Case(SI.getSuccessorValue(i),
2397 SI.getSuccessorValue(i),
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002398 SMBB, ExtraWeight));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002399 }
2400 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2401
2402 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002403 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002404 // Must recompute end() each iteration because it may be
2405 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002406 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2407 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002408 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2409 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002410 MachineBasicBlock* nextBB = J->BB;
2411 MachineBasicBlock* currentBB = I->BB;
2412
2413 // If the two neighboring cases go to the same destination, merge them
2414 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002415 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002416 I->High = J->High;
2417 J = Cases.erase(J);
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002418
2419 if (BranchProbabilityInfo *BPI = FuncInfo.BPI) {
2420 uint32_t CurWeight = currentBB->getBasicBlock() ?
2421 BPI->getEdgeWeight(SI.getParent(), currentBB->getBasicBlock()) : 16;
2422 uint32_t NextWeight = nextBB->getBasicBlock() ?
2423 BPI->getEdgeWeight(SI.getParent(), nextBB->getBasicBlock()) : 16;
2424
2425 BPI->setEdgeWeight(SI.getParent(), currentBB->getBasicBlock(),
2426 CurWeight + NextWeight);
2427 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002428 } else {
2429 I = J++;
2430 }
2431 }
2432
2433 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2434 if (I->Low != I->High)
2435 // A range counts double, since it requires two compares.
2436 ++numCmps;
2437 }
2438
2439 return numCmps;
2440}
2441
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002442void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2443 MachineBasicBlock *Last) {
2444 // Update JTCases.
2445 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2446 if (JTCases[i].first.HeaderBB == First)
2447 JTCases[i].first.HeaderBB = Last;
2448
2449 // Update BitTestCases.
2450 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2451 if (BitTestCases[i].Parent == First)
2452 BitTestCases[i].Parent = Last;
2453}
2454
Dan Gohman46510a72010-04-15 01:51:59 +00002455void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002456 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002457
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002458 // Figure out which block is immediately after the current one.
2459 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002460 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2461
2462 // If there is only the default destination, branch to it if it is not the
2463 // next basic block. Otherwise, just fall through.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002464 if (SI.getNumCases() == 1) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002465 // Update machine-CFG edges.
2466
2467 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002468 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002469 if (Default != NextBlock)
2470 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2471 MVT::Other, getControlRoot(),
2472 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002474 return;
2475 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002476
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002477 // If there are any non-default case statements, create a vector of Cases
2478 // representing each one, and sort the vector so that we can efficiently
2479 // create a binary search tree from them.
2480 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002481 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002482 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002483 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002484 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002485
2486 // Get the Value to be switched on and default basic blocks, which will be
2487 // inserted into CaseBlock records, representing basic blocks in the binary
2488 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002489 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002490
2491 // Push the initial CaseRec onto the worklist
2492 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002493 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2494 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002495
2496 while (!WorkList.empty()) {
2497 // Grab a record representing a case range to process off the worklist
2498 CaseRec CR = WorkList.back();
2499 WorkList.pop_back();
2500
Dan Gohman99be8ae2010-04-19 22:41:47 +00002501 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002502 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002503
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002504 // If the range has few cases (two or less) emit a series of specific
2505 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002506 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002507 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002508
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002509 // If the switch has more than 5 blocks, and at least 40% dense, and the
2510 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002511 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002512 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002513 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002514
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002515 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2516 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002517 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002518 }
2519}
2520
Dan Gohman46510a72010-04-15 01:51:59 +00002521void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002522 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002523
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002524 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002525 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002526 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002527 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002528 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002529 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002530 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002531 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2532 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2533 addSuccessorWithWeight(IndirectBrMBB, Succ);
2534 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002535
Bill Wendling4533cac2010-01-28 21:51:40 +00002536 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2537 MVT::Other, getControlRoot(),
2538 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002539}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002540
Dan Gohman46510a72010-04-15 01:51:59 +00002541void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002542 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002543 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002544 if (isa<Constant>(I.getOperand(0)) &&
2545 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2546 SDValue Op2 = getValue(I.getOperand(1));
2547 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2548 Op2.getValueType(), Op2));
2549 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002550 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002551
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002552 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002553}
2554
Dan Gohman46510a72010-04-15 01:51:59 +00002555void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002556 SDValue Op1 = getValue(I.getOperand(0));
2557 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002558 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2559 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002560}
2561
Dan Gohman46510a72010-04-15 01:51:59 +00002562void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002563 SDValue Op1 = getValue(I.getOperand(0));
2564 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002565
2566 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2567
Chris Lattnerd3027732011-02-13 09:02:52 +00002568 // Coerce the shift amount to the right type if we can.
2569 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002570 unsigned ShiftSize = ShiftTy.getSizeInBits();
2571 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002572 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002573
Dan Gohman57fc82d2009-04-09 03:51:29 +00002574 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002575 if (ShiftSize > Op2Size)
2576 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002577
Dan Gohman57fc82d2009-04-09 03:51:29 +00002578 // If the operand is larger than the shift count type but the shift
2579 // count type has enough bits to represent any shift value, truncate
2580 // it now. This is a common case and it exposes the truncate to
2581 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002582 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2583 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2584 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002585 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002586 else
Chris Lattnere0751182011-02-13 19:09:16 +00002587 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002588 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002589
Bill Wendling4533cac2010-01-28 21:51:40 +00002590 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2591 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002592}
2593
Benjamin Kramer9c640302011-07-08 10:31:30 +00002594void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002595 SDValue Op1 = getValue(I.getOperand(0));
2596 SDValue Op2 = getValue(I.getOperand(1));
2597
2598 // Turn exact SDivs into multiplications.
2599 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2600 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002601 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2602 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002603 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2604 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2605 else
2606 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2607 Op1, Op2));
2608}
2609
Dan Gohman46510a72010-04-15 01:51:59 +00002610void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002611 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002612 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002613 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002614 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002615 predicate = ICmpInst::Predicate(IC->getPredicate());
2616 SDValue Op1 = getValue(I.getOperand(0));
2617 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002618 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002619
Owen Andersone50ed302009-08-10 22:56:29 +00002620 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002621 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002622}
2623
Dan Gohman46510a72010-04-15 01:51:59 +00002624void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002625 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002626 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002627 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002628 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002629 predicate = FCmpInst::Predicate(FC->getPredicate());
2630 SDValue Op1 = getValue(I.getOperand(0));
2631 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002632 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002633 if (TM.Options.NoNaNsFPMath)
2634 Condition = getFCmpCodeWithoutNaN(Condition);
Owen Andersone50ed302009-08-10 22:56:29 +00002635 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002636 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002637}
2638
Dan Gohman46510a72010-04-15 01:51:59 +00002639void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002640 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002641 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2642 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002643 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002644
Bill Wendling49fcff82009-12-21 22:30:11 +00002645 SmallVector<SDValue, 4> Values(NumValues);
2646 SDValue Cond = getValue(I.getOperand(0));
2647 SDValue TrueVal = getValue(I.getOperand(1));
2648 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002649 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2650 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002651
Bill Wendling4533cac2010-01-28 21:51:40 +00002652 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002653 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2654 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002655 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002656 SDValue(TrueVal.getNode(),
2657 TrueVal.getResNo() + i),
2658 SDValue(FalseVal.getNode(),
2659 FalseVal.getResNo() + i));
2660
Bill Wendling4533cac2010-01-28 21:51:40 +00002661 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2662 DAG.getVTList(&ValueVTs[0], NumValues),
2663 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002664}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002665
Dan Gohman46510a72010-04-15 01:51:59 +00002666void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002667 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2668 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002669 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002670 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002671}
2672
Dan Gohman46510a72010-04-15 01:51:59 +00002673void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002674 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2675 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2676 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002677 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002678 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002679}
2680
Dan Gohman46510a72010-04-15 01:51:59 +00002681void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002682 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2683 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2684 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002685 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002686 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002687}
2688
Dan Gohman46510a72010-04-15 01:51:59 +00002689void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002690 // FPTrunc is never a no-op cast, no need to check
2691 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002692 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002693 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2694 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002695}
2696
Dan Gohman46510a72010-04-15 01:51:59 +00002697void SelectionDAGBuilder::visitFPExt(const User &I){
Hal Finkel46bb70c2011-10-18 03:51:57 +00002698 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002699 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002700 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002701 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002702}
2703
Dan Gohman46510a72010-04-15 01:51:59 +00002704void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002705 // FPToUI is never a no-op cast, no need to check
2706 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002707 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002708 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002709}
2710
Dan Gohman46510a72010-04-15 01:51:59 +00002711void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002712 // FPToSI is never a no-op cast, no need to check
2713 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002714 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002715 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002716}
2717
Dan Gohman46510a72010-04-15 01:51:59 +00002718void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002719 // UIToFP is never a no-op cast, no need to check
2720 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002721 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002722 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002723}
2724
Dan Gohman46510a72010-04-15 01:51:59 +00002725void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002726 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002727 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002728 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002729 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002730}
2731
Dan Gohman46510a72010-04-15 01:51:59 +00002732void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002733 // What to do depends on the size of the integer and the size of the pointer.
2734 // We can either truncate, zero extend, or no-op, accordingly.
2735 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002736 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002737 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002738}
2739
Dan Gohman46510a72010-04-15 01:51:59 +00002740void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002741 // What to do depends on the size of the integer and the size of the pointer.
2742 // We can either truncate, zero extend, or no-op, accordingly.
2743 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002744 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002745 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002746}
2747
Dan Gohman46510a72010-04-15 01:51:59 +00002748void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002749 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002750 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002751
Bill Wendling49fcff82009-12-21 22:30:11 +00002752 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002753 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002754 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002755 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002756 DestVT, N)); // convert types.
2757 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002758 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002759}
2760
Dan Gohman46510a72010-04-15 01:51:59 +00002761void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002762 SDValue InVec = getValue(I.getOperand(0));
2763 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002764 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002765 TLI.getPointerTy(),
2766 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002767 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2768 TLI.getValueType(I.getType()),
2769 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002770}
2771
Dan Gohman46510a72010-04-15 01:51:59 +00002772void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002773 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002774 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002775 TLI.getPointerTy(),
2776 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002777 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2778 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002779}
2780
Mon P Wangaeb06d22008-11-10 04:46:22 +00002781// Utility for visitShuffleVector - Returns true if the mask is mask starting
2782// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002783static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2784 unsigned MaskNumElts = Mask.size();
2785 for (unsigned i = 0; i != MaskNumElts; ++i)
2786 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002787 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002788 return true;
2789}
2790
Dan Gohman46510a72010-04-15 01:51:59 +00002791void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002792 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002793 SDValue Src1 = getValue(I.getOperand(0));
2794 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002795
Nate Begeman9008ca62009-04-27 18:41:29 +00002796 // Convert the ConstantVector mask operand into an array of ints, with -1
2797 // representing undef values.
2798 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002799 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002800 unsigned MaskNumElts = MaskElts.size();
2801 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002802 if (isa<UndefValue>(MaskElts[i]))
2803 Mask.push_back(-1);
2804 else
2805 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2806 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002807
Owen Andersone50ed302009-08-10 22:56:29 +00002808 EVT VT = TLI.getValueType(I.getType());
2809 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002810 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002811
Mon P Wangc7849c22008-11-16 05:06:27 +00002812 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002813 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2814 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002815 return;
2816 }
2817
2818 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002819 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2820 // Mask is longer than the source vectors and is a multiple of the source
2821 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002822 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002823 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2824 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002825 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2826 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002827 return;
2828 }
2829
Mon P Wangc7849c22008-11-16 05:06:27 +00002830 // Pad both vectors with undefs to make them the same length as the mask.
2831 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002832 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2833 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002834 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002835
Nate Begeman9008ca62009-04-27 18:41:29 +00002836 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2837 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002838 MOps1[0] = Src1;
2839 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002840
2841 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2842 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002843 &MOps1[0], NumConcat);
2844 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002845 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002846 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002847
Mon P Wangaeb06d22008-11-10 04:46:22 +00002848 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002849 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002850 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002851 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002852 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002853 MappedOps.push_back(Idx);
2854 else
2855 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002856 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002857
Bill Wendling4533cac2010-01-28 21:51:40 +00002858 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2859 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002860 return;
2861 }
2862
Mon P Wangc7849c22008-11-16 05:06:27 +00002863 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002864 // Analyze the access pattern of the vector to see if we can extract
2865 // two subvectors and do the shuffle. The analysis is done by calculating
2866 // the range of elements the mask access on both vectors.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00002867 int MinRange[2] = { static_cast<int>(SrcNumElts+1),
2868 static_cast<int>(SrcNumElts+1)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002869 int MaxRange[2] = {-1, -1};
2870
Nate Begeman5a5ca152009-04-29 05:20:52 +00002871 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002872 int Idx = Mask[i];
2873 int Input = 0;
2874 if (Idx < 0)
2875 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002876
Nate Begeman5a5ca152009-04-29 05:20:52 +00002877 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002878 Input = 1;
2879 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002880 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002881 if (Idx > MaxRange[Input])
2882 MaxRange[Input] = Idx;
2883 if (Idx < MinRange[Input])
2884 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002885 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002886
Mon P Wangc7849c22008-11-16 05:06:27 +00002887 // Check if the access is smaller than the vector size and can we find
2888 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002889 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2890 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002891 int StartIdx[2]; // StartIdx to extract from
2892 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002893 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002894 RangeUse[Input] = 0; // Unused
2895 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002896 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002897 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002898 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002899 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002900 RangeUse[Input] = 1; // Extract from beginning of the vector
2901 StartIdx[Input] = 0;
2902 } else {
2903 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002904 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002905 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002906 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002907 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002908 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002909 }
2910
Bill Wendling636e2582009-08-21 18:16:06 +00002911 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002912 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002913 return;
2914 }
2915 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2916 // Extract appropriate subvector and generate a vector shuffle
2917 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002918 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002919 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002920 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002921 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002922 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002923 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002924 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002925
Mon P Wangc7849c22008-11-16 05:06:27 +00002926 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002927 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002928 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002929 int Idx = Mask[i];
2930 if (Idx < 0)
2931 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002932 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002933 MappedOps.push_back(Idx - StartIdx[0]);
2934 else
2935 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002936 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002937
Bill Wendling4533cac2010-01-28 21:51:40 +00002938 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2939 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002940 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002941 }
2942 }
2943
Mon P Wangc7849c22008-11-16 05:06:27 +00002944 // We can't use either concat vectors or extract subvectors so fall back to
2945 // replacing the shuffle with extract and build vector.
2946 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002947 EVT EltVT = VT.getVectorElementType();
2948 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002949 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002950 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002951 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002952 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002953 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002954 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002955 SDValue Res;
2956
Nate Begeman5a5ca152009-04-29 05:20:52 +00002957 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002958 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2959 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002960 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002961 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2962 EltVT, Src2,
2963 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2964
2965 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002966 }
2967 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002968
Bill Wendling4533cac2010-01-28 21:51:40 +00002969 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2970 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002971}
2972
Dan Gohman46510a72010-04-15 01:51:59 +00002973void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002974 const Value *Op0 = I.getOperand(0);
2975 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002976 Type *AggTy = I.getType();
2977 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002978 bool IntoUndef = isa<UndefValue>(Op0);
2979 bool FromUndef = isa<UndefValue>(Op1);
2980
Jay Foadfc6d3a42011-07-13 10:26:04 +00002981 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002982
Owen Andersone50ed302009-08-10 22:56:29 +00002983 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002984 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002985 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002986 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2987
2988 unsigned NumAggValues = AggValueVTs.size();
2989 unsigned NumValValues = ValValueVTs.size();
2990 SmallVector<SDValue, 4> Values(NumAggValues);
2991
2992 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002993 unsigned i = 0;
2994 // Copy the beginning value(s) from the original aggregate.
2995 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002996 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002997 SDValue(Agg.getNode(), Agg.getResNo() + i);
2998 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00002999 if (NumValValues) {
3000 SDValue Val = getValue(Op1);
3001 for (; i != LinearIndex + NumValValues; ++i)
3002 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3003 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3004 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003005 // Copy remaining value(s) from the original aggregate.
3006 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003007 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003008 SDValue(Agg.getNode(), Agg.getResNo() + i);
3009
Bill Wendling4533cac2010-01-28 21:51:40 +00003010 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3011 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3012 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003013}
3014
Dan Gohman46510a72010-04-15 01:51:59 +00003015void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003016 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003017 Type *AggTy = Op0->getType();
3018 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003019 bool OutOfUndef = isa<UndefValue>(Op0);
3020
Jay Foadfc6d3a42011-07-13 10:26:04 +00003021 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003022
Owen Andersone50ed302009-08-10 22:56:29 +00003023 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003024 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3025
3026 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003027
3028 // Ignore a extractvalue that produces an empty object
3029 if (!NumValValues) {
3030 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3031 return;
3032 }
3033
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003034 SmallVector<SDValue, 4> Values(NumValValues);
3035
3036 SDValue Agg = getValue(Op0);
3037 // Copy out the selected value(s).
3038 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3039 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003040 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003041 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003042 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003043
Bill Wendling4533cac2010-01-28 21:51:40 +00003044 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3045 DAG.getVTList(&ValValueVTs[0], NumValValues),
3046 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003047}
3048
Dan Gohman46510a72010-04-15 01:51:59 +00003049void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003050 SDValue N = getValue(I.getOperand(0));
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003051 Type *Ty = I.getOperand(0)->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003052
Dan Gohman46510a72010-04-15 01:51:59 +00003053 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003054 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003055 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003056 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003057 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
3058 if (Field) {
3059 // N = N + Offset
3060 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003061 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003062 DAG.getIntPtrConstant(Offset));
3063 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003064
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003065 Ty = StTy->getElementType(Field);
3066 } else {
3067 Ty = cast<SequentialType>(Ty)->getElementType();
3068
3069 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003070 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003071 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003072 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003073 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003074 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003075 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003076 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003077 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003078 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3079 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003080 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003081 else
Evan Chengb1032a82009-02-09 20:54:38 +00003082 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003083
Dale Johannesen66978ee2009-01-31 02:22:37 +00003084 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003085 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003086 continue;
3087 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003088
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003089 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003090 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3091 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003092 SDValue IdxN = getValue(Idx);
3093
3094 // If the index is smaller or larger than intptr_t, truncate or extend
3095 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003096 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003097
3098 // If this is a multiply by a power of two, turn it into a shl
3099 // immediately. This is a very common case.
3100 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003101 if (ElementSize.isPowerOf2()) {
3102 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003103 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003104 N.getValueType(), IdxN,
Nadav Rotem16087692011-12-05 06:29:09 +00003105 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003106 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003107 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003108 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003109 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003110 }
3111 }
3112
Scott Michelfdc40a02009-02-17 22:15:04 +00003113 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003114 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003115 }
3116 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003117
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003118 setValue(&I, N);
3119}
3120
Dan Gohman46510a72010-04-15 01:51:59 +00003121void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003122 // If this is a fixed sized alloca in the entry block of the function,
3123 // allocate it statically on the stack.
3124 if (FuncInfo.StaticAllocaMap.count(&I))
3125 return; // getValue will auto-populate this.
3126
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003127 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003128 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003129 unsigned Align =
3130 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3131 I.getAlignment());
3132
3133 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003134
Owen Andersone50ed302009-08-10 22:56:29 +00003135 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003136 if (AllocSize.getValueType() != IntPtr)
3137 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3138
3139 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3140 AllocSize,
3141 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003142
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003143 // Handle alignment. If the requested alignment is less than or equal to
3144 // the stack alignment, ignore it. If the size is greater than or equal to
3145 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003146 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003147 if (Align <= StackAlign)
3148 Align = 0;
3149
3150 // Round the size of the allocation up to the stack alignment size
3151 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003152 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003153 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003154 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003155
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003156 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003157 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003158 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003159 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3160
3161 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003162 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003163 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003164 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003165 setValue(&I, DSA);
3166 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003167
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003168 // Inform the Frame Information that we have just allocated a variable-sized
3169 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003170 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003171}
3172
Dan Gohman46510a72010-04-15 01:51:59 +00003173void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003174 if (I.isAtomic())
3175 return visitAtomicLoad(I);
3176
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003177 const Value *SV = I.getOperand(0);
3178 SDValue Ptr = getValue(SV);
3179
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003180 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003181
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003182 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003183 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooperd752e0f2011-11-08 18:42:53 +00003184 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003185 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003186 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003187
Owen Andersone50ed302009-08-10 22:56:29 +00003188 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003189 SmallVector<uint64_t, 4> Offsets;
3190 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3191 unsigned NumValues = ValueVTs.size();
3192 if (NumValues == 0)
3193 return;
3194
3195 SDValue Root;
3196 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003197 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003198 // Serialize volatile loads with other side effects.
3199 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003200 else if (AA->pointsToConstantMemory(
3201 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003202 // Do not serialize (non-volatile) loads of constant memory with anything.
3203 Root = DAG.getEntryNode();
3204 ConstantMemory = true;
3205 } else {
3206 // Do not serialize non-volatile loads against each other.
3207 Root = DAG.getRoot();
3208 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003209
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003210 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003211 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3212 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003213 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003214 unsigned ChainI = 0;
3215 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3216 // Serializing loads here may result in excessive register pressure, and
3217 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3218 // could recover a bit by hoisting nodes upward in the chain by recognizing
3219 // they are side-effect free or do not alias. The optimizer should really
3220 // avoid this case by converting large object/array copies to llvm.memcpy
3221 // (MaxParallelChains should always remain as failsafe).
3222 if (ChainI == MaxParallelChains) {
3223 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3224 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3225 MVT::Other, &Chains[0], ChainI);
3226 Root = Chain;
3227 ChainI = 0;
3228 }
Bill Wendling856ff412009-12-22 00:12:37 +00003229 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3230 PtrVT, Ptr,
3231 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003232 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003233 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003234 isNonTemporal, isInvariant, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003235
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003236 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003237 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003238 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003239
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003240 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003241 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003242 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003243 if (isVolatile)
3244 DAG.setRoot(Chain);
3245 else
3246 PendingLoads.push_back(Chain);
3247 }
3248
Bill Wendling4533cac2010-01-28 21:51:40 +00003249 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3250 DAG.getVTList(&ValueVTs[0], NumValues),
3251 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003252}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003253
Dan Gohman46510a72010-04-15 01:51:59 +00003254void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003255 if (I.isAtomic())
3256 return visitAtomicStore(I);
3257
Dan Gohman46510a72010-04-15 01:51:59 +00003258 const Value *SrcV = I.getOperand(0);
3259 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003260
Owen Andersone50ed302009-08-10 22:56:29 +00003261 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003262 SmallVector<uint64_t, 4> Offsets;
3263 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3264 unsigned NumValues = ValueVTs.size();
3265 if (NumValues == 0)
3266 return;
3267
3268 // Get the lowered operands. Note that we do this after
3269 // checking if NumResults is zero, because with zero results
3270 // the operands won't have values in the map.
3271 SDValue Src = getValue(SrcV);
3272 SDValue Ptr = getValue(PtrV);
3273
3274 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003275 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3276 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003277 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003278 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003279 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003280 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003281 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003282
Andrew Trickde91f3c2010-11-12 17:50:46 +00003283 unsigned ChainI = 0;
3284 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3285 // See visitLoad comments.
3286 if (ChainI == MaxParallelChains) {
3287 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3288 MVT::Other, &Chains[0], ChainI);
3289 Root = Chain;
3290 ChainI = 0;
3291 }
Bill Wendling856ff412009-12-22 00:12:37 +00003292 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3293 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003294 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3295 SDValue(Src.getNode(), Src.getResNo() + i),
3296 Add, MachinePointerInfo(PtrV, Offsets[i]),
3297 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3298 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003299 }
3300
Devang Patel7e13efa2010-10-26 22:14:52 +00003301 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003302 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003303 ++SDNodeOrder;
3304 AssignOrderingToNode(StoreNode.getNode());
3305 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003306}
3307
Eli Friedman26689ac2011-08-03 21:06:02 +00003308static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003309 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003310 bool Before, DebugLoc dl,
3311 SelectionDAG &DAG,
3312 const TargetLowering &TLI) {
3313 // Fence, if necessary
3314 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003315 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003316 Order = Release;
3317 else if (Order == Acquire || Order == Monotonic)
3318 return Chain;
3319 } else {
3320 if (Order == AcquireRelease)
3321 Order = Acquire;
3322 else if (Order == Release || Order == Monotonic)
3323 return Chain;
3324 }
3325 SDValue Ops[3];
3326 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003327 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3328 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003329 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3330}
3331
Eli Friedmanff030482011-07-28 21:48:00 +00003332void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003333 DebugLoc dl = getCurDebugLoc();
3334 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003335 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003336
3337 SDValue InChain = getRoot();
3338
3339 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003340 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3341 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003342
Eli Friedman55ba8162011-07-29 03:05:32 +00003343 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003344 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003345 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003346 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003347 getValue(I.getPointerOperand()),
3348 getValue(I.getCompareOperand()),
3349 getValue(I.getNewValOperand()),
3350 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003351 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3352 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003353
3354 SDValue OutChain = L.getValue(1);
3355
3356 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003357 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3358 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003359
Eli Friedman55ba8162011-07-29 03:05:32 +00003360 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003361 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003362}
3363
3364void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003365 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003366 ISD::NodeType NT;
3367 switch (I.getOperation()) {
3368 default: llvm_unreachable("Unknown atomicrmw operation"); return;
3369 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3370 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3371 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3372 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3373 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3374 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3375 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3376 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3377 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3378 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3379 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3380 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003381 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003382 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003383
3384 SDValue InChain = getRoot();
3385
3386 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003387 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3388 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003389
Eli Friedman55ba8162011-07-29 03:05:32 +00003390 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003391 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003392 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003393 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003394 getValue(I.getPointerOperand()),
3395 getValue(I.getValOperand()),
3396 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003397 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003398 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003399
3400 SDValue OutChain = L.getValue(1);
3401
3402 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003403 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3404 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003405
Eli Friedman55ba8162011-07-29 03:05:32 +00003406 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003407 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003408}
3409
Eli Friedman47f35132011-07-25 23:16:38 +00003410void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003411 DebugLoc dl = getCurDebugLoc();
3412 SDValue Ops[3];
3413 Ops[0] = getRoot();
3414 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3415 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3416 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003417}
3418
Eli Friedman327236c2011-08-24 20:50:09 +00003419void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3420 DebugLoc dl = getCurDebugLoc();
3421 AtomicOrdering Order = I.getOrdering();
3422 SynchronizationScope Scope = I.getSynchScope();
3423
3424 SDValue InChain = getRoot();
3425
Eli Friedman327236c2011-08-24 20:50:09 +00003426 EVT VT = EVT::getEVT(I.getType());
3427
Eli Friedman596f4472011-09-13 22:19:59 +00003428 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003429 report_fatal_error("Cannot generate unaligned atomic load");
3430
Eli Friedman327236c2011-08-24 20:50:09 +00003431 SDValue L =
3432 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3433 getValue(I.getPointerOperand()),
3434 I.getPointerOperand(), I.getAlignment(),
3435 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3436 Scope);
3437
3438 SDValue OutChain = L.getValue(1);
3439
3440 if (TLI.getInsertFencesForAtomic())
3441 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3442 DAG, TLI);
3443
3444 setValue(&I, L);
3445 DAG.setRoot(OutChain);
3446}
3447
3448void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3449 DebugLoc dl = getCurDebugLoc();
3450
3451 AtomicOrdering Order = I.getOrdering();
3452 SynchronizationScope Scope = I.getSynchScope();
3453
3454 SDValue InChain = getRoot();
3455
Eli Friedmanfe731212011-09-13 20:50:54 +00003456 EVT VT = EVT::getEVT(I.getValueOperand()->getType());
3457
Eli Friedman596f4472011-09-13 22:19:59 +00003458 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003459 report_fatal_error("Cannot generate unaligned atomic store");
3460
Eli Friedman327236c2011-08-24 20:50:09 +00003461 if (TLI.getInsertFencesForAtomic())
3462 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3463 DAG, TLI);
3464
3465 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003466 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003467 InChain,
3468 getValue(I.getPointerOperand()),
3469 getValue(I.getValueOperand()),
3470 I.getPointerOperand(), I.getAlignment(),
3471 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3472 Scope);
3473
3474 if (TLI.getInsertFencesForAtomic())
3475 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3476 DAG, TLI);
3477
3478 DAG.setRoot(OutChain);
3479}
3480
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003481/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3482/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003483void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003484 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003485 bool HasChain = !I.doesNotAccessMemory();
3486 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3487
3488 // Build the operand list.
3489 SmallVector<SDValue, 8> Ops;
3490 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3491 if (OnlyLoad) {
3492 // We don't need to serialize loads against other loads.
3493 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003494 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003495 Ops.push_back(getRoot());
3496 }
3497 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003498
3499 // Info is set by getTgtMemInstrinsic
3500 TargetLowering::IntrinsicInfo Info;
3501 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3502
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003503 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003504 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3505 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003506 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003507
3508 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003509 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3510 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003511 assert(TLI.isTypeLegal(Op.getValueType()) &&
3512 "Intrinsic uses a non-legal type?");
3513 Ops.push_back(Op);
3514 }
3515
Owen Andersone50ed302009-08-10 22:56:29 +00003516 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003517 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3518#ifndef NDEBUG
3519 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3520 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3521 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003522 }
Bob Wilson8d919552009-07-31 22:41:21 +00003523#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003524
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003525 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003526 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003527
Bob Wilson8d919552009-07-31 22:41:21 +00003528 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003529
3530 // Create the node.
3531 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003532 if (IsTgtIntrinsic) {
3533 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003534 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003535 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003536 Info.memVT,
3537 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003538 Info.align, Info.vol,
3539 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003540 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003541 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003542 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003543 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003544 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003545 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003546 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003547 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003548 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003549 }
3550
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003551 if (HasChain) {
3552 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3553 if (OnlyLoad)
3554 PendingLoads.push_back(Chain);
3555 else
3556 DAG.setRoot(Chain);
3557 }
Bill Wendling856ff412009-12-22 00:12:37 +00003558
Benjamin Kramerf0127052010-01-05 13:12:22 +00003559 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003560 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003561 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003562 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003563 }
Bill Wendling856ff412009-12-22 00:12:37 +00003564
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003565 setValue(&I, Result);
3566 }
3567}
3568
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003569/// GetSignificand - Get the significand and build it into a floating-point
3570/// number with exponent of 1:
3571///
3572/// Op = (Op & 0x007fffff) | 0x3f800000;
3573///
3574/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003575static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003576GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003577 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3578 DAG.getConstant(0x007fffff, MVT::i32));
3579 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3580 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003581 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003582}
3583
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003584/// GetExponent - Get the exponent:
3585///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003586/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003587///
3588/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003589static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003590GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003591 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003592 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3593 DAG.getConstant(0x7f800000, MVT::i32));
3594 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003595 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003596 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3597 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003598 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003599}
3600
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003601/// getF32Constant - Get 32-bit floating point constant.
3602static SDValue
3603getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003605}
3606
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003607// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003608const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003609SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003610 SDValue Op1 = getValue(I.getArgOperand(0));
3611 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003612
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003614 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003615 return 0;
3616}
Bill Wendling74c37652008-12-09 22:08:41 +00003617
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003618/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3619/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003620void
Dan Gohman46510a72010-04-15 01:51:59 +00003621SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003622 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003623 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003624
Gabor Greif0635f352010-06-25 09:38:13 +00003625 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003626 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003627 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003628
3629 // Put the exponent in the right bit position for later addition to the
3630 // final result:
3631 //
3632 // #define LOG2OFe 1.4426950f
3633 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003634 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003635 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003636 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003637
3638 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003639 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3640 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003641
3642 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003643 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003644 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003645
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003646 if (LimitFloatPrecision <= 6) {
3647 // For floating-point precision of 6:
3648 //
3649 // TwoToFractionalPartOfX =
3650 // 0.997535578f +
3651 // (0.735607626f + 0.252464424f * x) * x;
3652 //
3653 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003654 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003655 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003656 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003657 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003658 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3659 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003660 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003661 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003662
3663 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003665 TwoToFracPartOfX, IntegerPartOfX);
3666
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003667 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003668 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3669 // For floating-point precision of 12:
3670 //
3671 // TwoToFractionalPartOfX =
3672 // 0.999892986f +
3673 // (0.696457318f +
3674 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3675 //
3676 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003677 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003678 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003680 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3682 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003683 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003684 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3685 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003686 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003687 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003688
3689 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003690 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003691 TwoToFracPartOfX, IntegerPartOfX);
3692
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003693 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003694 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3695 // For floating-point precision of 18:
3696 //
3697 // TwoToFractionalPartOfX =
3698 // 0.999999982f +
3699 // (0.693148872f +
3700 // (0.240227044f +
3701 // (0.554906021e-1f +
3702 // (0.961591928e-2f +
3703 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3704 //
3705 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003706 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003707 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003709 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3711 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003712 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3714 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003715 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003716 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3717 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003718 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003719 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3720 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003721 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003722 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3723 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003724 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003725 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003726 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003727
3728 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003729 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003730 TwoToFracPartOfX, IntegerPartOfX);
3731
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003732 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003733 }
3734 } else {
3735 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003736 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003737 getValue(I.getArgOperand(0)).getValueType(),
3738 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003739 }
3740
Dale Johannesen59e577f2008-09-05 18:38:42 +00003741 setValue(&I, result);
3742}
3743
Bill Wendling39150252008-09-09 20:39:27 +00003744/// visitLog - Lower a log intrinsic. Handles the special sequences for
3745/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003746void
Dan Gohman46510a72010-04-15 01:51:59 +00003747SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003748 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003749 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003750
Gabor Greif0635f352010-06-25 09:38:13 +00003751 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003752 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003753 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003754 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003755
3756 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003757 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003758 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003759 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003760
3761 // Get the significand and build it into a floating-point number with
3762 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003763 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003764
3765 if (LimitFloatPrecision <= 6) {
3766 // For floating-point precision of 6:
3767 //
3768 // LogofMantissa =
3769 // -1.1609546f +
3770 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003771 //
Bill Wendling39150252008-09-09 20:39:27 +00003772 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003774 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003775 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003776 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003777 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3778 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003779 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003780
Scott Michelfdc40a02009-02-17 22:15:04 +00003781 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003782 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003783 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3784 // For floating-point precision of 12:
3785 //
3786 // LogOfMantissa =
3787 // -1.7417939f +
3788 // (2.8212026f +
3789 // (-1.4699568f +
3790 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3791 //
3792 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003793 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003794 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003795 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003796 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003797 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3798 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003799 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3801 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003802 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3804 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003805 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003806
Scott Michelfdc40a02009-02-17 22:15:04 +00003807 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003808 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003809 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3810 // For floating-point precision of 18:
3811 //
3812 // LogOfMantissa =
3813 // -2.1072184f +
3814 // (4.2372794f +
3815 // (-3.7029485f +
3816 // (2.2781945f +
3817 // (-0.87823314f +
3818 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3819 //
3820 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003822 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003824 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3826 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003827 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003828 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3829 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003830 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003831 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3832 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003833 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003834 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3835 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003836 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003837 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3838 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003839 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003840
Scott Michelfdc40a02009-02-17 22:15:04 +00003841 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003842 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003843 }
3844 } else {
3845 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003846 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003847 getValue(I.getArgOperand(0)).getValueType(),
3848 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003849 }
3850
Dale Johannesen59e577f2008-09-05 18:38:42 +00003851 setValue(&I, result);
3852}
3853
Bill Wendling3eb59402008-09-09 00:28:24 +00003854/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3855/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003856void
Dan Gohman46510a72010-04-15 01:51:59 +00003857SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003858 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003859 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003860
Gabor Greif0635f352010-06-25 09:38:13 +00003861 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003862 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003863 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003864 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003865
Bill Wendling39150252008-09-09 20:39:27 +00003866 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003867 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003868
Bill Wendling3eb59402008-09-09 00:28:24 +00003869 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003870 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003871 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003872
Bill Wendling3eb59402008-09-09 00:28:24 +00003873 // Different possible minimax approximations of significand in
3874 // floating-point for various degrees of accuracy over [1,2].
3875 if (LimitFloatPrecision <= 6) {
3876 // For floating-point precision of 6:
3877 //
3878 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3879 //
3880 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003881 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003882 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003883 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003884 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003885 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3886 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003887 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003888
Scott Michelfdc40a02009-02-17 22:15:04 +00003889 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003890 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003891 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3892 // For floating-point precision of 12:
3893 //
3894 // Log2ofMantissa =
3895 // -2.51285454f +
3896 // (4.07009056f +
3897 // (-2.12067489f +
3898 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003899 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003900 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003901 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003902 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003903 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003904 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003905 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3906 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003907 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003908 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3909 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003910 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003911 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3912 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003913 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003914
Scott Michelfdc40a02009-02-17 22:15:04 +00003915 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003916 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003917 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3918 // For floating-point precision of 18:
3919 //
3920 // Log2ofMantissa =
3921 // -3.0400495f +
3922 // (6.1129976f +
3923 // (-5.3420409f +
3924 // (3.2865683f +
3925 // (-1.2669343f +
3926 // (0.27515199f -
3927 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3928 //
3929 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003931 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003932 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003933 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3935 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003936 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3938 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003939 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003940 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3941 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003942 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3944 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003945 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003946 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3947 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003948 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003949
Scott Michelfdc40a02009-02-17 22:15:04 +00003950 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003951 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003952 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003953 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003954 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003955 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003956 getValue(I.getArgOperand(0)).getValueType(),
3957 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003958 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003959
Dale Johannesen59e577f2008-09-05 18:38:42 +00003960 setValue(&I, result);
3961}
3962
Bill Wendling3eb59402008-09-09 00:28:24 +00003963/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3964/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003965void
Dan Gohman46510a72010-04-15 01:51:59 +00003966SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003967 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003968 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003969
Gabor Greif0635f352010-06-25 09:38:13 +00003970 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003971 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003972 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003973 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003974
Bill Wendling39150252008-09-09 20:39:27 +00003975 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003976 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003977 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003978 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003979
3980 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003981 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003982 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003983
3984 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003985 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003986 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003987 // Log10ofMantissa =
3988 // -0.50419619f +
3989 // (0.60948995f - 0.10380950f * x) * x;
3990 //
3991 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003992 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003993 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003994 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003995 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003996 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3997 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003998 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003999
Scott Michelfdc40a02009-02-17 22:15:04 +00004000 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004001 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004002 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4003 // For floating-point precision of 12:
4004 //
4005 // Log10ofMantissa =
4006 // -0.64831180f +
4007 // (0.91751397f +
4008 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4009 //
4010 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004011 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004012 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004013 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004014 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004015 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4016 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004017 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004018 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4019 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004020 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00004021
Scott Michelfdc40a02009-02-17 22:15:04 +00004022 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004023 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004024 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004025 // For floating-point precision of 18:
4026 //
4027 // Log10ofMantissa =
4028 // -0.84299375f +
4029 // (1.5327582f +
4030 // (-1.0688956f +
4031 // (0.49102474f +
4032 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4033 //
4034 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004035 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004036 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004037 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004038 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004039 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4040 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004041 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004042 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4043 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004044 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004045 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4046 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004047 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004048 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4049 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004050 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004051
Scott Michelfdc40a02009-02-17 22:15:04 +00004052 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004053 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004054 }
Dale Johannesen852680a2008-09-05 21:27:19 +00004055 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004056 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004057 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004058 getValue(I.getArgOperand(0)).getValueType(),
4059 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00004060 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004061
Dale Johannesen59e577f2008-09-05 18:38:42 +00004062 setValue(&I, result);
4063}
4064
Bill Wendlinge10c8142008-09-09 22:39:21 +00004065/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
4066/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00004067void
Dan Gohman46510a72010-04-15 01:51:59 +00004068SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00004069 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00004070 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00004071
Gabor Greif0635f352010-06-25 09:38:13 +00004072 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004073 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004074 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004075
Owen Anderson825b72b2009-08-11 20:47:22 +00004076 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004077
4078 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004079 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4080 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004081
4082 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004083 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004084 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004085
4086 if (LimitFloatPrecision <= 6) {
4087 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004088 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004089 // TwoToFractionalPartOfX =
4090 // 0.997535578f +
4091 // (0.735607626f + 0.252464424f * x) * x;
4092 //
4093 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004094 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004095 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004096 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004097 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004098 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4099 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004100 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004101 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004102 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004103 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004104
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004105 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004106 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004107 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4108 // For floating-point precision of 12:
4109 //
4110 // TwoToFractionalPartOfX =
4111 // 0.999892986f +
4112 // (0.696457318f +
4113 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4114 //
4115 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004116 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004117 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004118 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004119 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004120 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4121 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004122 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004123 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4124 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004125 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004126 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004127 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004128 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004129
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004130 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004131 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004132 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4133 // For floating-point precision of 18:
4134 //
4135 // TwoToFractionalPartOfX =
4136 // 0.999999982f +
4137 // (0.693148872f +
4138 // (0.240227044f +
4139 // (0.554906021e-1f +
4140 // (0.961591928e-2f +
4141 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4142 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004143 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004144 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004146 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004147 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4148 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004149 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004150 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4151 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004152 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004153 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4154 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004155 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004156 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4157 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004158 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004159 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4160 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004161 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004162 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004163 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004164 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004165
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004166 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004167 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004168 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00004169 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004170 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004171 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004172 getValue(I.getArgOperand(0)).getValueType(),
4173 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004174 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004175
Dale Johannesen601d3c02008-09-05 01:48:15 +00004176 setValue(&I, result);
4177}
4178
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004179/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4180/// limited-precision mode with x == 10.0f.
4181void
Dan Gohman46510a72010-04-15 01:51:59 +00004182SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004183 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00004184 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00004185 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004186 bool IsExp10 = false;
4187
Owen Anderson825b72b2009-08-11 20:47:22 +00004188 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004189 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004190 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4191 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
4192 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
4193 APFloat Ten(10.0f);
4194 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
4195 }
4196 }
4197 }
4198
4199 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004200 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004201
4202 // Put the exponent in the right bit position for later addition to the
4203 // final result:
4204 //
4205 // #define LOG2OF10 3.3219281f
4206 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00004207 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004208 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004210
4211 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004212 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4213 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004214
4215 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004216 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004217 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004218
4219 if (LimitFloatPrecision <= 6) {
4220 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004221 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004222 // twoToFractionalPartOfX =
4223 // 0.997535578f +
4224 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004225 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004226 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004227 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004228 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004230 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004231 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4232 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004233 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004234 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004235 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004236 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004237
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004238 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004239 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004240 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4241 // For floating-point precision of 12:
4242 //
4243 // TwoToFractionalPartOfX =
4244 // 0.999892986f +
4245 // (0.696457318f +
4246 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4247 //
4248 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004249 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004250 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004251 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004252 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004253 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4254 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004255 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004256 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4257 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004258 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004259 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004260 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004261 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004262
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004263 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004264 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004265 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4266 // For floating-point precision of 18:
4267 //
4268 // TwoToFractionalPartOfX =
4269 // 0.999999982f +
4270 // (0.693148872f +
4271 // (0.240227044f +
4272 // (0.554906021e-1f +
4273 // (0.961591928e-2f +
4274 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4275 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004276 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004277 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004278 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004279 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004280 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4281 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004282 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004283 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4284 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004285 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4287 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004288 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004289 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4290 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004291 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004292 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4293 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004294 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004295 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004296 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004297 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004298
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004299 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004300 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004301 }
4302 } else {
4303 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004304 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004305 getValue(I.getArgOperand(0)).getValueType(),
4306 getValue(I.getArgOperand(0)),
4307 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004308 }
4309
4310 setValue(&I, result);
4311}
4312
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004313
4314/// ExpandPowI - Expand a llvm.powi intrinsic.
4315static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4316 SelectionDAG &DAG) {
4317 // If RHS is a constant, we can expand this out to a multiplication tree,
4318 // otherwise we end up lowering to a call to __powidf2 (for example). When
4319 // optimizing for size, we only want to do this if the expansion would produce
4320 // a small number of multiplies, otherwise we do the full expansion.
4321 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4322 // Get the exponent as a positive value.
4323 unsigned Val = RHSC->getSExtValue();
4324 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004325
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004326 // powi(x, 0) -> 1.0
4327 if (Val == 0)
4328 return DAG.getConstantFP(1.0, LHS.getValueType());
4329
Dan Gohmanae541aa2010-04-15 04:33:49 +00004330 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004331 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4332 // If optimizing for size, don't insert too many multiplies. This
4333 // inserts up to 5 multiplies.
4334 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4335 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004336 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004337 // powi(x,15) generates one more multiply than it should), but this has
4338 // the benefit of being both really simple and much better than a libcall.
4339 SDValue Res; // Logically starts equal to 1.0
4340 SDValue CurSquare = LHS;
4341 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004342 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004343 if (Res.getNode())
4344 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4345 else
4346 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004347 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004348
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004349 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4350 CurSquare, CurSquare);
4351 Val >>= 1;
4352 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004353
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004354 // If the original was negative, invert the result, producing 1/(x*x*x).
4355 if (RHSC->getSExtValue() < 0)
4356 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4357 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4358 return Res;
4359 }
4360 }
4361
4362 // Otherwise, expand to a libcall.
4363 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4364}
4365
Devang Patel227dfdb2011-05-16 21:24:05 +00004366// getTruncatedArgReg - Find underlying register used for an truncated
4367// argument.
4368static unsigned getTruncatedArgReg(const SDValue &N) {
4369 if (N.getOpcode() != ISD::TRUNCATE)
4370 return 0;
4371
4372 const SDValue &Ext = N.getOperand(0);
4373 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4374 const SDValue &CFR = Ext.getOperand(0);
4375 if (CFR.getOpcode() == ISD::CopyFromReg)
4376 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
4377 else
4378 if (CFR.getOpcode() == ISD::TRUNCATE)
4379 return getTruncatedArgReg(CFR);
4380 }
4381 return 0;
4382}
4383
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004384/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4385/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4386/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004387bool
Devang Patel78a06e52010-08-25 20:39:26 +00004388SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004389 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004390 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004391 const Argument *Arg = dyn_cast<Argument>(V);
4392 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004393 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004394
Devang Patel719f6a92010-04-29 20:40:36 +00004395 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004396 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4397 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4398
Devang Patela83ce982010-04-29 18:50:36 +00004399 // Ignore inlined function arguments here.
4400 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004401 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004402 return false;
4403
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004404 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004405 // Some arguments' frame index is recorded during argument lowering.
4406 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4407 if (Offset)
4408 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004409
Devang Patel9aee3352011-09-08 22:59:09 +00004410 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004411 if (N.getOpcode() == ISD::CopyFromReg)
4412 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4413 else
4414 Reg = getTruncatedArgReg(N);
4415 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004416 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4417 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4418 if (PR)
4419 Reg = PR;
4420 }
4421 }
4422
Evan Chenga36acad2010-04-29 06:33:38 +00004423 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004424 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004425 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004426 if (VMI != FuncInfo.ValueMap.end())
4427 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004428 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004429
Devang Patel8bc9ef72010-11-02 17:19:03 +00004430 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004431 // Check if frame index is available.
4432 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004433 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004434 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4435 Reg = TRI->getFrameRegister(MF);
4436 Offset = FINode->getIndex();
4437 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004438 }
4439
4440 if (!Reg)
4441 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004442
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004443 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4444 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004445 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004446 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004447 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004448}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004449
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004450// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004451#if defined(_MSC_VER) && defined(setjmp) && \
4452 !defined(setjmp_undefined_for_msvc)
4453# pragma push_macro("setjmp")
4454# undef setjmp
4455# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004456#endif
4457
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004458/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4459/// we want to emit this as a call to a named external function, return the name
4460/// otherwise lower it and return null.
4461const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004462SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004463 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004464 SDValue Res;
4465
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004466 switch (Intrinsic) {
4467 default:
4468 // By default, turn this into a target intrinsic node.
4469 visitTargetIntrinsic(I, Intrinsic);
4470 return 0;
4471 case Intrinsic::vastart: visitVAStart(I); return 0;
4472 case Intrinsic::vaend: visitVAEnd(I); return 0;
4473 case Intrinsic::vacopy: visitVACopy(I); return 0;
4474 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004475 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004476 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004477 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004478 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004479 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004480 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004481 return 0;
4482 case Intrinsic::setjmp:
4483 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004484 case Intrinsic::longjmp:
4485 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004486 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004487 // Assert for address < 256 since we support only user defined address
4488 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004489 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004490 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004491 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004492 < 256 &&
4493 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004494 SDValue Op1 = getValue(I.getArgOperand(0));
4495 SDValue Op2 = getValue(I.getArgOperand(1));
4496 SDValue Op3 = getValue(I.getArgOperand(2));
4497 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4498 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004499 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004500 MachinePointerInfo(I.getArgOperand(0)),
4501 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004502 return 0;
4503 }
Chris Lattner824b9582008-11-21 16:42:48 +00004504 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004505 // Assert for address < 256 since we support only user defined address
4506 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004507 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004508 < 256 &&
4509 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004510 SDValue Op1 = getValue(I.getArgOperand(0));
4511 SDValue Op2 = getValue(I.getArgOperand(1));
4512 SDValue Op3 = getValue(I.getArgOperand(2));
4513 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4514 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004515 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004516 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004517 return 0;
4518 }
Chris Lattner824b9582008-11-21 16:42:48 +00004519 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004520 // Assert for address < 256 since we support only user defined address
4521 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004522 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004523 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004524 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004525 < 256 &&
4526 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004527 SDValue Op1 = getValue(I.getArgOperand(0));
4528 SDValue Op2 = getValue(I.getArgOperand(1));
4529 SDValue Op3 = getValue(I.getArgOperand(2));
4530 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4531 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004532 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004533 MachinePointerInfo(I.getArgOperand(0)),
4534 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004535 return 0;
4536 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004537 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004538 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004539 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004540 const Value *Address = DI.getAddress();
Eric Christopher12eb3ad2011-09-29 00:50:59 +00004541 if (!Address || !DIVariable(Variable).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004542 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004543
4544 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4545 // but do not always have a corresponding SDNode built. The SDNodeOrder
4546 // absolute, but not relative, values are different depending on whether
4547 // debug info exists.
4548 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004549
4550 // Check if address has undef value.
4551 if (isa<UndefValue>(Address) ||
4552 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004553 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004554 return 0;
4555 }
4556
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004557 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004558 if (!N.getNode() && isa<Argument>(Address))
4559 // Check unused arguments map.
4560 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004561 SDDbgValue *SDV;
4562 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004563 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004564 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004565 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4566 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4567 Address = BCI->getOperand(0);
4568 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4569
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004570 if (isParameter && !AI) {
4571 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4572 if (FINode)
4573 // Byval parameter. We have a frame index at this point.
4574 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4575 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004576 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004577 // Address is an argument, so try to emit its dbg value using
4578 // virtual register info from the FuncInfo.ValueMap.
4579 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004580 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004581 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004582 } else if (AI)
4583 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4584 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004585 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004586 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004587 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004588 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004589 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004590 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4591 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004592 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004593 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004594 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004595 // If variable is pinned by a alloca in dominating bb then
4596 // use StaticAllocaMap.
4597 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004598 if (AI->getParent() != DI.getParent()) {
4599 DenseMap<const AllocaInst*, int>::iterator SI =
4600 FuncInfo.StaticAllocaMap.find(AI);
4601 if (SI != FuncInfo.StaticAllocaMap.end()) {
4602 SDV = DAG.getDbgValue(Variable, SI->second,
4603 0, dl, SDNodeOrder);
4604 DAG.AddDbgValue(SDV, 0, false);
4605 return 0;
4606 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004607 }
4608 }
Devang Patelafeaae72010-12-06 22:39:26 +00004609 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004610 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004611 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004612 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004613 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004614 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004615 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004616 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004617 return 0;
4618
4619 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004620 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004621 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004622 if (!V)
4623 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004624
4625 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4626 // but do not always have a corresponding SDNode built. The SDNodeOrder
4627 // absolute, but not relative, values are different depending on whether
4628 // debug info exists.
4629 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004630 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004631 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004632 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4633 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004634 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004635 // Do not use getValue() in here; we don't want to generate code at
4636 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004637 SDValue N = NodeMap[V];
4638 if (!N.getNode() && isa<Argument>(V))
4639 // Check unused arguments map.
4640 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004641 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004642 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004643 SDV = DAG.getDbgValue(Variable, N.getNode(),
4644 N.getResNo(), Offset, dl, SDNodeOrder);
4645 DAG.AddDbgValue(SDV, N.getNode(), false);
4646 }
Devang Patela778f5c2011-02-18 22:43:42 +00004647 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004648 // Do not call getValue(V) yet, as we don't want to generate code.
4649 // Remember it for later.
4650 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4651 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004652 } else {
Devang Patel00190342010-03-15 19:15:44 +00004653 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004654 // data available is an unreferenced parameter.
4655 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004656 }
Devang Patel00190342010-03-15 19:15:44 +00004657 }
4658
4659 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004660 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004661 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004662 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004663 // Don't handle byval struct arguments or VLAs, for example.
4664 if (!AI)
4665 return 0;
4666 DenseMap<const AllocaInst*, int>::iterator SI =
4667 FuncInfo.StaticAllocaMap.find(AI);
4668 if (SI == FuncInfo.StaticAllocaMap.end())
4669 return 0; // VLAs.
4670 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004671
Chris Lattner512063d2010-04-05 06:19:28 +00004672 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4673 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4674 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004675 return 0;
4676 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004677 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004678 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004679 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004680 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004681 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004682 SDValue Ops[1];
4683 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004684 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004685 setValue(&I, Op);
4686 DAG.setRoot(Op.getValue(1));
4687 return 0;
4688 }
4689
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004690 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004691 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004692 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004693 if (CallMBB->isLandingPad())
4694 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004695 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004696#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004697 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004698#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004699 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4700 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004701 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004702 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004703
Chris Lattner3a5815f2009-09-17 23:54:54 +00004704 // Insert the EHSELECTION instruction.
4705 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4706 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004707 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004708 Ops[1] = getRoot();
4709 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004710 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004711 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004712 return 0;
4713 }
4714
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004715 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004716 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004717 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004718 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4719 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004720 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004721 return 0;
4722 }
4723
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004724 case Intrinsic::eh_return_i32:
4725 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004726 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4727 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4728 MVT::Other,
4729 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004730 getValue(I.getArgOperand(0)),
4731 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004732 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004733 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004734 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004735 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004736 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004737 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004738 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004739 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004740 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004741 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004742 TLI.getPointerTy()),
4743 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004744 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004745 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004746 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004747 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4748 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004749 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004750 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004751 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004752 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004753 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004754 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004755 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004756
Chris Lattner512063d2010-04-05 06:19:28 +00004757 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004758 return 0;
4759 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004760 case Intrinsic::eh_sjlj_functioncontext: {
4761 // Get and store the index of the function context.
4762 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004763 AllocaInst *FnCtx =
4764 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004765 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4766 MFI->setFunctionContextIndex(FI);
4767 return 0;
4768 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004769 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004770 SDValue Ops[2];
4771 Ops[0] = getRoot();
4772 Ops[1] = getValue(I.getArgOperand(0));
4773 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, dl,
4774 DAG.getVTList(MVT::i32, MVT::Other),
4775 Ops, 2);
4776 setValue(&I, Op.getValue(0));
4777 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004778 return 0;
4779 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004780 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004781 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004782 getRoot(), getValue(I.getArgOperand(0))));
4783 return 0;
4784 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004785
Dale Johannesen0488fb62010-09-30 23:57:10 +00004786 case Intrinsic::x86_mmx_pslli_w:
4787 case Intrinsic::x86_mmx_pslli_d:
4788 case Intrinsic::x86_mmx_pslli_q:
4789 case Intrinsic::x86_mmx_psrli_w:
4790 case Intrinsic::x86_mmx_psrli_d:
4791 case Intrinsic::x86_mmx_psrli_q:
4792 case Intrinsic::x86_mmx_psrai_w:
4793 case Intrinsic::x86_mmx_psrai_d: {
4794 SDValue ShAmt = getValue(I.getArgOperand(1));
4795 if (isa<ConstantSDNode>(ShAmt)) {
4796 visitTargetIntrinsic(I, Intrinsic);
4797 return 0;
4798 }
4799 unsigned NewIntrinsic = 0;
4800 EVT ShAmtVT = MVT::v2i32;
4801 switch (Intrinsic) {
4802 case Intrinsic::x86_mmx_pslli_w:
4803 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4804 break;
4805 case Intrinsic::x86_mmx_pslli_d:
4806 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4807 break;
4808 case Intrinsic::x86_mmx_pslli_q:
4809 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4810 break;
4811 case Intrinsic::x86_mmx_psrli_w:
4812 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4813 break;
4814 case Intrinsic::x86_mmx_psrli_d:
4815 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4816 break;
4817 case Intrinsic::x86_mmx_psrli_q:
4818 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4819 break;
4820 case Intrinsic::x86_mmx_psrai_w:
4821 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4822 break;
4823 case Intrinsic::x86_mmx_psrai_d:
4824 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4825 break;
4826 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4827 }
4828
4829 // The vector shift intrinsics with scalars uses 32b shift amounts but
4830 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4831 // to be zero.
4832 // We must do this early because v2i32 is not a legal type.
4833 DebugLoc dl = getCurDebugLoc();
4834 SDValue ShOps[2];
4835 ShOps[0] = ShAmt;
4836 ShOps[1] = DAG.getConstant(0, MVT::i32);
4837 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4838 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004839 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004840 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4841 DAG.getConstant(NewIntrinsic, MVT::i32),
4842 getValue(I.getArgOperand(0)), ShAmt);
4843 setValue(&I, Res);
4844 return 0;
4845 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004846 case Intrinsic::convertff:
4847 case Intrinsic::convertfsi:
4848 case Intrinsic::convertfui:
4849 case Intrinsic::convertsif:
4850 case Intrinsic::convertuif:
4851 case Intrinsic::convertss:
4852 case Intrinsic::convertsu:
4853 case Intrinsic::convertus:
4854 case Intrinsic::convertuu: {
4855 ISD::CvtCode Code = ISD::CVT_INVALID;
4856 switch (Intrinsic) {
4857 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4858 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4859 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4860 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4861 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4862 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4863 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4864 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4865 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4866 }
Owen Andersone50ed302009-08-10 22:56:29 +00004867 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004868 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004869 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4870 DAG.getValueType(DestVT),
4871 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004872 getValue(I.getArgOperand(1)),
4873 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004874 Code);
4875 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004876 return 0;
4877 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004878 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004879 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004880 getValue(I.getArgOperand(0)).getValueType(),
4881 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004882 return 0;
4883 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004884 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4885 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004886 return 0;
4887 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004888 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004889 getValue(I.getArgOperand(0)).getValueType(),
4890 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004891 return 0;
4892 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004893 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004894 getValue(I.getArgOperand(0)).getValueType(),
4895 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004896 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004897 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004898 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004899 return 0;
4900 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004901 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004902 return 0;
4903 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004904 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004905 return 0;
4906 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004907 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004908 return 0;
4909 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004910 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004911 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004912 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004913 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004914 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004915 case Intrinsic::fma:
4916 setValue(&I, DAG.getNode(ISD::FMA, dl,
4917 getValue(I.getArgOperand(0)).getValueType(),
4918 getValue(I.getArgOperand(0)),
4919 getValue(I.getArgOperand(1)),
4920 getValue(I.getArgOperand(2))));
4921 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004922 case Intrinsic::convert_to_fp16:
4923 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004924 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004925 return 0;
4926 case Intrinsic::convert_from_fp16:
4927 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004928 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004929 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004930 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004931 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004932 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004933 return 0;
4934 }
4935 case Intrinsic::readcyclecounter: {
4936 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004937 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4938 DAG.getVTList(MVT::i64, MVT::Other),
4939 &Op, 1);
4940 setValue(&I, Res);
4941 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004942 return 0;
4943 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004944 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004945 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004946 getValue(I.getArgOperand(0)).getValueType(),
4947 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004948 return 0;
4949 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004950 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004951 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004952 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004953 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
4954 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004955 return 0;
4956 }
4957 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004958 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004959 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004960 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004961 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
4962 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004963 return 0;
4964 }
4965 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004966 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004967 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004968 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004969 return 0;
4970 }
4971 case Intrinsic::stacksave: {
4972 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004973 Res = DAG.getNode(ISD::STACKSAVE, dl,
4974 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4975 setValue(&I, Res);
4976 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004977 return 0;
4978 }
4979 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004980 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004981 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004982 return 0;
4983 }
Bill Wendling57344502008-11-18 11:01:33 +00004984 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004985 // Emit code into the DAG to store the stack guard onto the stack.
4986 MachineFunction &MF = DAG.getMachineFunction();
4987 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004988 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004989
Gabor Greif0635f352010-06-25 09:38:13 +00004990 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4991 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004992
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004993 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004994 MFI->setStackProtectorIndex(FI);
4995
4996 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4997
4998 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004999 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00005000 MachinePointerInfo::getFixedStack(FI),
5001 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005002 setValue(&I, Res);
5003 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00005004 return 0;
5005 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00005006 case Intrinsic::objectsize: {
5007 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00005008 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005009
5010 assert(CI && "Non-constant type in __builtin_object_size?");
5011
Gabor Greif0635f352010-06-25 09:38:13 +00005012 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005013 EVT Ty = Arg.getValueType();
5014
Dan Gohmane368b462010-06-18 14:22:04 +00005015 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005016 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005017 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005018 Res = DAG.getConstant(0, Ty);
5019
5020 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005021 return 0;
5022 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005023 case Intrinsic::var_annotation:
5024 // Discard annotate attributes
5025 return 0;
5026
5027 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005028 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005029
5030 SDValue Ops[6];
5031 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005032 Ops[1] = getValue(I.getArgOperand(0));
5033 Ops[2] = getValue(I.getArgOperand(1));
5034 Ops[3] = getValue(I.getArgOperand(2));
5035 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005036 Ops[5] = DAG.getSrcValue(F);
5037
Duncan Sands4a544a72011-09-06 13:37:06 +00005038 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005039
Duncan Sands4a544a72011-09-06 13:37:06 +00005040 DAG.setRoot(Res);
5041 return 0;
5042 }
5043 case Intrinsic::adjust_trampoline: {
5044 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5045 TLI.getPointerTy(),
5046 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005047 return 0;
5048 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005049 case Intrinsic::gcroot:
5050 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00005051 const Value *Alloca = I.getArgOperand(0);
5052 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005053
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005054 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5055 GFI->addStackRoot(FI->getIndex(), TypeMap);
5056 }
5057 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005058 case Intrinsic::gcread:
5059 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005060 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005061 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005062 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005063 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005064 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005065
5066 case Intrinsic::expect: {
5067 // Just replace __builtin_expect(exp, c) with EXP.
5068 setValue(&I, getValue(I.getArgOperand(0)));
5069 return 0;
5070 }
5071
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005072 case Intrinsic::trap: {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005073 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005074 if (TrapFuncName.empty()) {
5075 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
5076 return 0;
5077 }
5078 TargetLowering::ArgListTy Args;
5079 std::pair<SDValue, SDValue> Result =
5080 TLI.LowerCallTo(getRoot(), I.getType(),
5081 false, false, false, false, 0, CallingConv::C,
5082 /*isTailCall=*/false, /*isReturnValueUsed=*/true,
5083 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
5084 Args, DAG, getCurDebugLoc());
5085 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005086 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005087 }
Bill Wendlingef375462008-11-21 02:38:44 +00005088 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005089 return implVisitAluOverflow(I, ISD::UADDO);
5090 case Intrinsic::sadd_with_overflow:
5091 return implVisitAluOverflow(I, ISD::SADDO);
5092 case Intrinsic::usub_with_overflow:
5093 return implVisitAluOverflow(I, ISD::USUBO);
5094 case Intrinsic::ssub_with_overflow:
5095 return implVisitAluOverflow(I, ISD::SSUBO);
5096 case Intrinsic::umul_with_overflow:
5097 return implVisitAluOverflow(I, ISD::UMULO);
5098 case Intrinsic::smul_with_overflow:
5099 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005100
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005101 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005102 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005103 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005104 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005105 Ops[1] = getValue(I.getArgOperand(0));
5106 Ops[2] = getValue(I.getArgOperand(1));
5107 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005108 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005109 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5110 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005111 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005112 EVT::getIntegerVT(*Context, 8),
5113 MachinePointerInfo(I.getArgOperand(0)),
5114 0, /* align */
5115 false, /* volatile */
5116 rw==0, /* read */
5117 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005118 return 0;
5119 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005120
5121 case Intrinsic::invariant_start:
5122 case Intrinsic::lifetime_start:
5123 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005124 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005125 return 0;
5126 case Intrinsic::invariant_end:
5127 case Intrinsic::lifetime_end:
5128 // Discard region information.
5129 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005130 }
5131}
5132
Dan Gohman46510a72010-04-15 01:51:59 +00005133void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005134 bool isTailCall,
5135 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005136 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5137 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5138 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005139 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005140 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005141
5142 TargetLowering::ArgListTy Args;
5143 TargetLowering::ArgListEntry Entry;
5144 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005145
5146 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005147 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005148 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00005149 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
5150 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005151
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005152 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Eric Christopher471e4222011-06-08 23:55:35 +00005153 DAG.getMachineFunction(),
5154 FTy->isVarArg(), Outs,
5155 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005156
5157 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005158 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005159
5160 if (!CanLowerReturn) {
5161 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
5162 FTy->getReturnType());
5163 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
5164 FTy->getReturnType());
5165 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005166 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005167 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005168
Chris Lattnerecf42c42010-09-21 16:36:31 +00005169 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005170 Entry.Node = DemoteStackSlot;
5171 Entry.Ty = StackSlotPtrType;
5172 Entry.isSExt = false;
5173 Entry.isZExt = false;
5174 Entry.isInReg = false;
5175 Entry.isSRet = true;
5176 Entry.isNest = false;
5177 Entry.isByVal = false;
5178 Entry.Alignment = Align;
5179 Args.push_back(Entry);
5180 RetTy = Type::getVoidTy(FTy->getContext());
5181 }
5182
Dan Gohman46510a72010-04-15 01:51:59 +00005183 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005184 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005185 const Value *V = *i;
5186
5187 // Skip empty types
5188 if (V->getType()->isEmptyTy())
5189 continue;
5190
5191 SDValue ArgNode = getValue(V);
5192 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005193
5194 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005195 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5196 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5197 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5198 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5199 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5200 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005201 Entry.Alignment = CS.getParamAlignment(attrInd);
5202 Args.push_back(Entry);
5203 }
5204
Chris Lattner512063d2010-04-05 06:19:28 +00005205 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005206 // Insert a label before the invoke call to mark the try range. This can be
5207 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005208 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005209
Jim Grosbachca752c92010-01-28 01:45:32 +00005210 // For SjLj, keep track of which landing pads go with which invokes
5211 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005212 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005213 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005214 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005215 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005216
Jim Grosbachca752c92010-01-28 01:45:32 +00005217 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005218 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005219 }
5220
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005221 // Both PendingLoads and PendingExports must be flushed here;
5222 // this call might not return.
5223 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005224 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005225 }
5226
Dan Gohman98ca4f22009-08-05 01:29:28 +00005227 // Check if target-independent constraints permit a tail call here.
5228 // Target-dependent constraints are checked within TLI.LowerCallTo.
5229 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005230 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005231 isTailCall = false;
5232
Dan Gohmanbadcda42010-08-28 00:51:03 +00005233 // If there's a possibility that fast-isel has already selected some amount
5234 // of the current basic block, don't emit a tail call.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005235 if (isTailCall && TM.Options.EnableFastISel)
Dan Gohmanbadcda42010-08-28 00:51:03 +00005236 isTailCall = false;
5237
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005238 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005239 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00005240 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005241 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005242 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005243 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00005244 isTailCall,
5245 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00005246 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005247 assert((isTailCall || Result.second.getNode()) &&
5248 "Non-null chain expected with non-tail call!");
5249 assert((Result.second.getNode() || !Result.first.getNode()) &&
5250 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005251 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005252 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005253 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005254 // The instruction result is the result of loading from the
5255 // hidden sret parameter.
5256 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005257 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005258
5259 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5260 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5261 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00005262 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005263 SmallVector<SDValue, 4> Values(NumValues);
5264 SmallVector<SDValue, 4> Chains(NumValues);
5265
5266 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005267 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5268 DemoteStackSlot,
5269 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00005270 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005271 Add,
5272 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005273 false, false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005274 Values[i] = L;
5275 Chains[i] = L.getValue(1);
5276 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005277
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005278 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5279 MVT::Other, &Chains[0], NumValues);
5280 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005281
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005282 // Collect the legal value parts into potentially illegal values
5283 // that correspond to the original function's return values.
5284 SmallVector<EVT, 4> RetTys;
5285 RetTy = FTy->getReturnType();
5286 ComputeValueVTs(TLI, RetTy, RetTys);
5287 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5288 SmallVector<SDValue, 4> ReturnValues;
5289 unsigned CurReg = 0;
5290 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5291 EVT VT = RetTys[I];
5292 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
5293 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005294
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005295 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00005296 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005297 RegisterVT, VT, AssertOp);
5298 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005299 CurReg += NumRegs;
5300 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005301
Bill Wendling4533cac2010-01-28 21:51:40 +00005302 setValue(CS.getInstruction(),
5303 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5304 DAG.getVTList(&RetTys[0], RetTys.size()),
5305 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005306 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005307
Evan Chengc249e482011-04-01 19:57:01 +00005308 // Assign order to nodes here. If the call does not produce a result, it won't
5309 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005310 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005311 // As a special case, a null chain means that a tail call has been emitted and
5312 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005313 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005314 ++SDNodeOrder;
5315 AssignOrderingToNode(DAG.getRoot().getNode());
5316 } else {
5317 DAG.setRoot(Result.second);
5318 ++SDNodeOrder;
5319 AssignOrderingToNode(Result.second.getNode());
5320 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005321
Chris Lattner512063d2010-04-05 06:19:28 +00005322 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005323 // Insert a label at the end of the invoke call to mark the try range. This
5324 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005325 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005326 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005327
5328 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005329 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005330 }
5331}
5332
Chris Lattner8047d9a2009-12-24 00:37:38 +00005333/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5334/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005335static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5336 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005337 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005338 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005339 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005340 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005341 if (C->isNullValue())
5342 continue;
5343 // Unknown instruction.
5344 return false;
5345 }
5346 return true;
5347}
5348
Dan Gohman46510a72010-04-15 01:51:59 +00005349static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005350 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005351 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005352
Chris Lattner8047d9a2009-12-24 00:37:38 +00005353 // Check to see if this load can be trivially constant folded, e.g. if the
5354 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005355 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005356 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005357 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005358 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005359
Dan Gohman46510a72010-04-15 01:51:59 +00005360 if (const Constant *LoadCst =
5361 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5362 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005363 return Builder.getValue(LoadCst);
5364 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005365
Chris Lattner8047d9a2009-12-24 00:37:38 +00005366 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5367 // still constant memory, the input chain can be the entry node.
5368 SDValue Root;
5369 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005370
Chris Lattner8047d9a2009-12-24 00:37:38 +00005371 // Do not serialize (non-volatile) loads of constant memory with anything.
5372 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5373 Root = Builder.DAG.getEntryNode();
5374 ConstantMemory = true;
5375 } else {
5376 // Do not serialize non-volatile loads against each other.
5377 Root = Builder.DAG.getRoot();
5378 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005379
Chris Lattner8047d9a2009-12-24 00:37:38 +00005380 SDValue Ptr = Builder.getValue(PtrVal);
5381 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005382 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005383 false /*volatile*/,
Pete Cooperd752e0f2011-11-08 18:42:53 +00005384 false /*nontemporal*/,
5385 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005386
Chris Lattner8047d9a2009-12-24 00:37:38 +00005387 if (!ConstantMemory)
5388 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5389 return LoadVal;
5390}
5391
5392
5393/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5394/// If so, return true and lower it, otherwise return false and it will be
5395/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005396bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005397 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005398 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005399 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005400
Gabor Greif0635f352010-06-25 09:38:13 +00005401 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005402 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005403 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005404 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005405 return false;
5406
Gabor Greif0635f352010-06-25 09:38:13 +00005407 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005408
Chris Lattner8047d9a2009-12-24 00:37:38 +00005409 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5410 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005411 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5412 bool ActuallyDoIt = true;
5413 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005414 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005415 switch (Size->getZExtValue()) {
5416 default:
5417 LoadVT = MVT::Other;
5418 LoadTy = 0;
5419 ActuallyDoIt = false;
5420 break;
5421 case 2:
5422 LoadVT = MVT::i16;
5423 LoadTy = Type::getInt16Ty(Size->getContext());
5424 break;
5425 case 4:
5426 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005427 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005428 break;
5429 case 8:
5430 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005431 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005432 break;
5433 /*
5434 case 16:
5435 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005436 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005437 LoadTy = VectorType::get(LoadTy, 4);
5438 break;
5439 */
5440 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005441
Chris Lattner04b091a2009-12-24 01:07:17 +00005442 // This turns into unaligned loads. We only do this if the target natively
5443 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5444 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005445
Chris Lattner04b091a2009-12-24 01:07:17 +00005446 // Require that we can find a legal MVT, and only do this if the target
5447 // supports unaligned loads of that type. Expanding into byte loads would
5448 // bloat the code.
5449 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5450 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5451 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5452 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5453 ActuallyDoIt = false;
5454 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005455
Chris Lattner04b091a2009-12-24 01:07:17 +00005456 if (ActuallyDoIt) {
5457 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5458 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005459
Chris Lattner04b091a2009-12-24 01:07:17 +00005460 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5461 ISD::SETNE);
5462 EVT CallVT = TLI.getValueType(I.getType(), true);
5463 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5464 return true;
5465 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005466 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005467
5468
Chris Lattner8047d9a2009-12-24 00:37:38 +00005469 return false;
5470}
5471
5472
Dan Gohman46510a72010-04-15 01:51:59 +00005473void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005474 // Handle inline assembly differently.
5475 if (isa<InlineAsm>(I.getCalledValue())) {
5476 visitInlineAsm(&I);
5477 return;
5478 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005479
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005480 // See if any floating point values are being passed to this function. This is
5481 // used to emit an undefined reference to fltused on Windows.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005482 FunctionType *FT =
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005483 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5484 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5485 if (FT->isVarArg() &&
5486 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5487 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005488 Type* T = I.getArgOperand(i)->getType();
5489 for (po_iterator<Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005490 i != e; ++i) {
5491 if (!i->isFloatingPointTy()) continue;
5492 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5493 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005494 }
5495 }
5496 }
5497
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005498 const char *RenameFn = 0;
5499 if (Function *F = I.getCalledFunction()) {
5500 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005501 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005502 if (unsigned IID = II->getIntrinsicID(F)) {
5503 RenameFn = visitIntrinsicCall(I, IID);
5504 if (!RenameFn)
5505 return;
5506 }
5507 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005508 if (unsigned IID = F->getIntrinsicID()) {
5509 RenameFn = visitIntrinsicCall(I, IID);
5510 if (!RenameFn)
5511 return;
5512 }
5513 }
5514
5515 // Check for well-known libc/libm calls. If the function is internal, it
5516 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005517 if (!F->hasLocalLinkage() && F->hasName()) {
5518 StringRef Name = F->getName();
Owen Anderson243eb9e2011-12-08 22:15:21 +00005519 if ((LibInfo->has(LibFunc::copysign) && Name == "copysign") ||
5520 (LibInfo->has(LibFunc::copysignf) && Name == "copysignf") ||
5521 (LibInfo->has(LibFunc::copysignl) && Name == "copysignl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005522 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005523 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5524 I.getType() == I.getArgOperand(0)->getType() &&
5525 I.getType() == I.getArgOperand(1)->getType()) {
5526 SDValue LHS = getValue(I.getArgOperand(0));
5527 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005528 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5529 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005530 return;
5531 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005532 } else if ((LibInfo->has(LibFunc::fabs) && Name == "fabs") ||
5533 (LibInfo->has(LibFunc::fabsf) && Name == "fabsf") ||
5534 (LibInfo->has(LibFunc::fabsl) && Name == "fabsl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005535 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005536 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5537 I.getType() == I.getArgOperand(0)->getType()) {
5538 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005539 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5540 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005541 return;
5542 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005543 } else if ((LibInfo->has(LibFunc::sin) && Name == "sin") ||
5544 (LibInfo->has(LibFunc::sinf) && Name == "sinf") ||
5545 (LibInfo->has(LibFunc::sinl) && Name == "sinl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005546 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005547 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5548 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005549 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005550 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005551 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5552 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005553 return;
5554 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005555 } else if ((LibInfo->has(LibFunc::cos) && Name == "cos") ||
5556 (LibInfo->has(LibFunc::cosf) && Name == "cosf") ||
5557 (LibInfo->has(LibFunc::cosl) && Name == "cosl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005558 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005559 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5560 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005561 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005562 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005563 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5564 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005565 return;
5566 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005567 } else if ((LibInfo->has(LibFunc::sqrt) && Name == "sqrt") ||
5568 (LibInfo->has(LibFunc::sqrtf) && Name == "sqrtf") ||
5569 (LibInfo->has(LibFunc::sqrtl) && Name == "sqrtl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005570 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005571 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5572 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005573 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005574 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005575 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5576 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005577 return;
5578 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005579 } else if ((LibInfo->has(LibFunc::floor) && Name == "floor") ||
5580 (LibInfo->has(LibFunc::floorf) && Name == "floorf") ||
5581 (LibInfo->has(LibFunc::floorl) && Name == "floorl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005582 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5583 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5584 I.getType() == I.getArgOperand(0)->getType()) {
5585 SDValue Tmp = getValue(I.getArgOperand(0));
5586 setValue(&I, DAG.getNode(ISD::FFLOOR, getCurDebugLoc(),
5587 Tmp.getValueType(), Tmp));
5588 return;
5589 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005590 } else if ((LibInfo->has(LibFunc::nearbyint) && Name == "nearbyint") ||
5591 (LibInfo->has(LibFunc::nearbyintf) && Name == "nearbyintf") ||
5592 (LibInfo->has(LibFunc::nearbyintl) && Name == "nearbyintl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005593 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5594 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5595 I.getType() == I.getArgOperand(0)->getType()) {
5596 SDValue Tmp = getValue(I.getArgOperand(0));
5597 setValue(&I, DAG.getNode(ISD::FNEARBYINT, getCurDebugLoc(),
5598 Tmp.getValueType(), Tmp));
5599 return;
5600 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005601 } else if ((LibInfo->has(LibFunc::ceil) && Name == "ceil") ||
5602 (LibInfo->has(LibFunc::ceilf) && Name == "ceilf") ||
5603 (LibInfo->has(LibFunc::ceill) && Name == "ceill")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005604 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5605 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5606 I.getType() == I.getArgOperand(0)->getType()) {
5607 SDValue Tmp = getValue(I.getArgOperand(0));
5608 setValue(&I, DAG.getNode(ISD::FCEIL, getCurDebugLoc(),
5609 Tmp.getValueType(), Tmp));
5610 return;
5611 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005612 } else if ((LibInfo->has(LibFunc::rint) && Name == "rint") ||
5613 (LibInfo->has(LibFunc::rintf) && Name == "rintf") ||
5614 (LibInfo->has(LibFunc::rintl) && Name == "rintl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005615 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5616 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5617 I.getType() == I.getArgOperand(0)->getType()) {
5618 SDValue Tmp = getValue(I.getArgOperand(0));
5619 setValue(&I, DAG.getNode(ISD::FRINT, getCurDebugLoc(),
5620 Tmp.getValueType(), Tmp));
5621 return;
5622 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005623 } else if ((LibInfo->has(LibFunc::trunc) && Name == "trunc") ||
5624 (LibInfo->has(LibFunc::truncf) && Name == "truncf") ||
5625 (LibInfo->has(LibFunc::truncl) && Name == "truncl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005626 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5627 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5628 I.getType() == I.getArgOperand(0)->getType()) {
5629 SDValue Tmp = getValue(I.getArgOperand(0));
5630 setValue(&I, DAG.getNode(ISD::FTRUNC, getCurDebugLoc(),
5631 Tmp.getValueType(), Tmp));
5632 return;
5633 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005634 } else if (Name == "memcmp") {
5635 if (visitMemCmpCall(I))
5636 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005637 }
5638 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005639 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005640
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005641 SDValue Callee;
5642 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005643 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005644 else
Bill Wendling056292f2008-09-16 21:48:12 +00005645 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005646
Bill Wendling0d580132009-12-23 01:28:19 +00005647 // Check if we can potentially perform a tail call. More detailed checking is
5648 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005649 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005650}
5651
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005652namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005653
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005654/// AsmOperandInfo - This contains information for each constraint that we are
5655/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005656class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005657public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005658 /// CallOperand - If this is the result output operand or a clobber
5659 /// this is null, otherwise it is the incoming operand to the CallInst.
5660 /// This gets modified as the asm is processed.
5661 SDValue CallOperand;
5662
5663 /// AssignedRegs - If this is a register or register class operand, this
5664 /// contains the set of register corresponding to the operand.
5665 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005666
John Thompsoneac6e1d2010-09-13 18:15:37 +00005667 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005668 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5669 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005670
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005671 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5672 /// busy in OutputRegs/InputRegs.
5673 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005674 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005675 std::set<unsigned> &InputRegs,
5676 const TargetRegisterInfo &TRI) const {
5677 if (isOutReg) {
5678 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5679 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5680 }
5681 if (isInReg) {
5682 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5683 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5684 }
5685 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005686
Owen Andersone50ed302009-08-10 22:56:29 +00005687 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005688 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005689 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005690 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005691 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005692 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005693 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005694
Chris Lattner81249c92008-10-17 17:05:25 +00005695 if (isa<BasicBlock>(CallOperandVal))
5696 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005697
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005698 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005699
Eric Christophercef81b72011-05-09 20:04:43 +00005700 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005701 // If this is an indirect operand, the operand is a pointer to the
5702 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005703 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005704 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005705 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005706 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005707 OpTy = PtrTy->getElementType();
5708 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005709
Eric Christophercef81b72011-05-09 20:04:43 +00005710 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005711 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005712 if (STy->getNumElements() == 1)
5713 OpTy = STy->getElementType(0);
5714
Chris Lattner81249c92008-10-17 17:05:25 +00005715 // If OpTy is not a single value, it may be a struct/union that we
5716 // can tile with integers.
5717 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5718 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5719 switch (BitSize) {
5720 default: break;
5721 case 1:
5722 case 8:
5723 case 16:
5724 case 32:
5725 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005726 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005727 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005728 break;
5729 }
5730 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005731
Chris Lattner81249c92008-10-17 17:05:25 +00005732 return TLI.getValueType(OpTy, true);
5733 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005734
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005735private:
5736 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5737 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005738 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005739 const TargetRegisterInfo &TRI) {
5740 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5741 Regs.insert(Reg);
5742 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5743 for (; *Aliases; ++Aliases)
5744 Regs.insert(*Aliases);
5745 }
5746};
Dan Gohman462f6b52010-05-29 17:53:24 +00005747
John Thompson44ab89e2010-10-29 17:29:13 +00005748typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5749
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005750} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005751
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005752/// GetRegistersForValue - Assign registers (virtual or physical) for the
5753/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005754/// register allocator to handle the assignment process. However, if the asm
5755/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005756/// allocation. This produces generally horrible, but correct, code.
5757///
5758/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005759/// Input and OutputRegs are the set of already allocated physical registers.
5760///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005761static void GetRegistersForValue(SelectionDAG &DAG,
5762 const TargetLowering &TLI,
5763 DebugLoc DL,
5764 SDISelAsmOperandInfo &OpInfo,
5765 std::set<unsigned> &OutputRegs,
5766 std::set<unsigned> &InputRegs) {
5767 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005768
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005769 // Compute whether this value requires an input register, an output register,
5770 // or both.
5771 bool isOutReg = false;
5772 bool isInReg = false;
5773 switch (OpInfo.Type) {
5774 case InlineAsm::isOutput:
5775 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005776
5777 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005778 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005779 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005780 break;
5781 case InlineAsm::isInput:
5782 isInReg = true;
5783 isOutReg = false;
5784 break;
5785 case InlineAsm::isClobber:
5786 isOutReg = true;
5787 isInReg = true;
5788 break;
5789 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005790
5791
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005792 MachineFunction &MF = DAG.getMachineFunction();
5793 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005794
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005795 // If this is a constraint for a single physreg, or a constraint for a
5796 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005797 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005798 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5799 OpInfo.ConstraintVT);
5800
5801 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005802 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005803 // If this is a FP input in an integer register (or visa versa) insert a bit
5804 // cast of the input value. More generally, handle any case where the input
5805 // value disagrees with the register class we plan to stick this in.
5806 if (OpInfo.Type == InlineAsm::isInput &&
5807 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005808 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005809 // types are identical size, use a bitcast to convert (e.g. two differing
5810 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005811 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005812 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005813 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005814 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005815 OpInfo.ConstraintVT = RegVT;
5816 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5817 // If the input is a FP value and we want it in FP registers, do a
5818 // bitcast to the corresponding integer type. This turns an f64 value
5819 // into i64, which can be passed with two i32 values on a 32-bit
5820 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005821 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005822 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005823 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005824 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005825 OpInfo.ConstraintVT = RegVT;
5826 }
5827 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005828
Owen Anderson23b9b192009-08-12 00:36:31 +00005829 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005830 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005831
Owen Andersone50ed302009-08-10 22:56:29 +00005832 EVT RegVT;
5833 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005834
5835 // If this is a constraint for a specific physical register, like {r17},
5836 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005837 if (unsigned AssignedReg = PhysReg.first) {
5838 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005839 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005840 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005841
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005842 // Get the actual register value type. This is important, because the user
5843 // may have asked for (e.g.) the AX register in i32 type. We need to
5844 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005845 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005846
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005847 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005848 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005849
5850 // If this is an expanded reference, add the rest of the regs to Regs.
5851 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005852 TargetRegisterClass::iterator I = RC->begin();
5853 for (; *I != AssignedReg; ++I)
5854 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005855
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005856 // Already added the first reg.
5857 --NumRegs; ++I;
5858 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005859 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005860 Regs.push_back(*I);
5861 }
5862 }
Bill Wendling651ad132009-12-22 01:25:10 +00005863
Dan Gohman7451d3e2010-05-29 17:03:36 +00005864 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005865 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5866 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5867 return;
5868 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005869
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005870 // Otherwise, if this was a reference to an LLVM register class, create vregs
5871 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005872 if (const TargetRegisterClass *RC = PhysReg.second) {
5873 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005874 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005875 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005876
Evan Chengfb112882009-03-23 08:01:15 +00005877 // Create the appropriate number of virtual registers.
5878 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5879 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005880 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005881
Dan Gohman7451d3e2010-05-29 17:03:36 +00005882 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005883 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005884 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005885
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005886 // Otherwise, we couldn't allocate enough registers for this.
5887}
5888
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005889/// visitInlineAsm - Handle a call to an InlineAsm object.
5890///
Dan Gohman46510a72010-04-15 01:51:59 +00005891void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5892 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005893
5894 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005895 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005896
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005897 std::set<unsigned> OutputRegs, InputRegs;
5898
Evan Chengce1cdac2011-05-06 20:52:23 +00005899 TargetLowering::AsmOperandInfoVector
5900 TargetConstraints = TLI.ParseConstraints(CS);
5901
John Thompsoneac6e1d2010-09-13 18:15:37 +00005902 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005903
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005904 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5905 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005906 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5907 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005908 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005909
Owen Anderson825b72b2009-08-11 20:47:22 +00005910 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005911
5912 // Compute the value type for each operand.
5913 switch (OpInfo.Type) {
5914 case InlineAsm::isOutput:
5915 // Indirect outputs just consume an argument.
5916 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005917 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005918 break;
5919 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005920
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005921 // The return value of the call is this value. As such, there is no
5922 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005923 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005924 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005925 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5926 } else {
5927 assert(ResNo == 0 && "Asm only has one result!");
5928 OpVT = TLI.getValueType(CS.getType());
5929 }
5930 ++ResNo;
5931 break;
5932 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005933 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005934 break;
5935 case InlineAsm::isClobber:
5936 // Nothing to do.
5937 break;
5938 }
5939
5940 // If this is an input or an indirect output, process the call argument.
5941 // BasicBlocks are labels, currently appearing only in asm's.
5942 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005943 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005944 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005945 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005946 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005947 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005948
Owen Anderson1d0be152009-08-13 21:58:54 +00005949 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005950 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005951
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005952 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005953
John Thompsoneac6e1d2010-09-13 18:15:37 +00005954 // Indirect operand accesses access memory.
5955 if (OpInfo.isIndirect)
5956 hasMemory = true;
5957 else {
5958 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005959 TargetLowering::ConstraintType
5960 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005961 if (CType == TargetLowering::C_Memory) {
5962 hasMemory = true;
5963 break;
5964 }
5965 }
5966 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005967 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005968
John Thompsoneac6e1d2010-09-13 18:15:37 +00005969 SDValue Chain, Flag;
5970
5971 // We won't need to flush pending loads if this asm doesn't touch
5972 // memory and is nonvolatile.
5973 if (hasMemory || IA->hasSideEffects())
5974 Chain = getRoot();
5975 else
5976 Chain = DAG.getRoot();
5977
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005978 // Second pass over the constraints: compute which constraint option to use
5979 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005980 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005981 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005982
John Thompson54584742010-09-24 22:24:05 +00005983 // If this is an output operand with a matching input operand, look up the
5984 // matching input. If their types mismatch, e.g. one is an integer, the
5985 // other is floating point, or their sizes are different, flag it as an
5986 // error.
5987 if (OpInfo.hasMatchingInput()) {
5988 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005989
John Thompson54584742010-09-24 22:24:05 +00005990 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher5427ede2011-07-14 20:13:52 +00005991 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005992 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5993 OpInfo.ConstraintVT);
Eric Christopher5427ede2011-07-14 20:13:52 +00005994 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005995 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
5996 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005997 if ((OpInfo.ConstraintVT.isInteger() !=
5998 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005999 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00006000 report_fatal_error("Unsupported asm: input constraint"
6001 " with a matching output constraint of"
6002 " incompatible type!");
6003 }
6004 Input.ConstraintVT = OpInfo.ConstraintVT;
6005 }
6006 }
6007
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006008 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00006009 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006010
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006011 // If this is a memory input, and if the operand is not indirect, do what we
6012 // need to to provide an address for the memory input.
6013 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6014 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00006015 assert((OpInfo.isMultipleAlternative ||
6016 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006017 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006018
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006019 // Memory operands really want the address of the value. If we don't have
6020 // an indirect input, put it in the constpool if we can, otherwise spill
6021 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00006022 // TODO: This isn't quite right. We need to handle these according to
6023 // the addressing mode that the constraint wants. Also, this may take
6024 // an additional register for the computation and we don't want that
6025 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00006026
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006027 // If the operand is a float, integer, or vector constant, spill to a
6028 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00006029 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006030 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
6031 isa<ConstantVector>(OpVal)) {
6032 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
6033 TLI.getPointerTy());
6034 } else {
6035 // Otherwise, create a stack slot and emit a store to it before the
6036 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006037 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00006038 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006039 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
6040 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006041 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006042 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00006043 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00006044 OpInfo.CallOperand, StackSlot,
6045 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00006046 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006047 OpInfo.CallOperand = StackSlot;
6048 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006049
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006050 // There is no longer a Value* corresponding to this operand.
6051 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00006052
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006053 // It is now an indirect operand.
6054 OpInfo.isIndirect = true;
6055 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006056
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006057 // If this constraint is for a specific register, allocate it before
6058 // anything else.
6059 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006060 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
6061 InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006062 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006063
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006064 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00006065 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006066 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6067 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006068
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006069 // C_Register operands have already been allocated, Other/Memory don't need
6070 // to be.
6071 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00006072 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
6073 InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006074 }
6075
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006076 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6077 std::vector<SDValue> AsmNodeOperands;
6078 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6079 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006080 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6081 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006082
Chris Lattnerdecc2672010-04-07 05:20:54 +00006083 // If we have a !srcloc metadata node associated with it, we want to attach
6084 // this to the ultimately generated inline asm machineinstr. To do this, we
6085 // pass in the third operand as this (potentially null) inline asm MDNode.
6086 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6087 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006088
Evan Chengc36b7062011-01-07 23:50:32 +00006089 // Remember the HasSideEffect and AlignStack bits as operand 3.
6090 unsigned ExtraInfo = 0;
6091 if (IA->hasSideEffects())
6092 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6093 if (IA->isAlignStack())
6094 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
6095 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6096 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006097
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006098 // Loop over all of the inputs, copying the operand values into the
6099 // appropriate registers and processing the output regs.
6100 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006102 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6103 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006105 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6106 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6107
6108 switch (OpInfo.Type) {
6109 case InlineAsm::isOutput: {
6110 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6111 OpInfo.ConstraintType != TargetLowering::C_Register) {
6112 // Memory output, or 'other' output (e.g. 'X' constraint).
6113 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6114
6115 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006116 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6117 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006118 TLI.getPointerTy()));
6119 AsmNodeOperands.push_back(OpInfo.CallOperand);
6120 break;
6121 }
6122
6123 // Otherwise, this is a register or register class output.
6124
6125 // Copy the output from the appropriate register. Find a register that
6126 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006127 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006128 report_fatal_error("Couldn't allocate output reg for constraint '" +
6129 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006130
6131 // If this is an indirect operand, store through the pointer after the
6132 // asm.
6133 if (OpInfo.isIndirect) {
6134 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6135 OpInfo.CallOperandVal));
6136 } else {
6137 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006138 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006139 // Concatenate this output onto the outputs list.
6140 RetValRegs.append(OpInfo.AssignedRegs);
6141 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006142
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006143 // Add information to the INLINEASM node to know that this register is
6144 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006145 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006146 InlineAsm::Kind_RegDefEarlyClobber :
6147 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006148 false,
6149 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006150 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006151 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006152 break;
6153 }
6154 case InlineAsm::isInput: {
6155 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006156
Chris Lattner6bdcda32008-10-17 16:47:46 +00006157 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006158 // If this is required to match an output register we have already set,
6159 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006160 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006161
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006162 // Scan until we find the definition we already emitted of this operand.
6163 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006164 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006165 for (; OperandNo; --OperandNo) {
6166 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006167 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006168 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006169 assert((InlineAsm::isRegDefKind(OpFlag) ||
6170 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6171 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006172 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006173 }
6174
Evan Cheng697cbbf2009-03-20 18:03:34 +00006175 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006176 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006177 if (InlineAsm::isRegDefKind(OpFlag) ||
6178 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006179 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006180 if (OpInfo.isIndirect) {
6181 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006182 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006183 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6184 " don't know how to handle tied "
6185 "indirect register inputs");
6186 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006187
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006188 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006189 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00006190 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006191 MatchedRegs.RegVTs.push_back(RegVT);
6192 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006193 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006194 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006195 MatchedRegs.Regs.push_back
6196 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006197
6198 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006199 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006200 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00006201 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006202 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006203 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006204 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006205 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006206
Chris Lattnerdecc2672010-04-07 05:20:54 +00006207 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6208 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6209 "Unexpected number of operands");
6210 // Add information to the INLINEASM node to know about this input.
6211 // See InlineAsm.h isUseOperandTiedToDef.
6212 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6213 OpInfo.getMatchedOperand());
6214 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6215 TLI.getPointerTy()));
6216 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6217 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006218 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006219
Dale Johannesenb5611a62010-07-13 20:17:05 +00006220 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006221 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6222 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006223 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006224
Dale Johannesenb5611a62010-07-13 20:17:05 +00006225 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006226 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006227 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006228 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00006229 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006230 report_fatal_error("Invalid operand for inline asm constraint '" +
6231 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006233 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006234 unsigned ResOpType =
6235 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006236 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006237 TLI.getPointerTy()));
6238 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6239 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006240 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006241
Chris Lattnerdecc2672010-04-07 05:20:54 +00006242 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006243 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6244 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6245 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006246
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006247 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006248 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006249 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006250 TLI.getPointerTy()));
6251 AsmNodeOperands.push_back(InOperandVal);
6252 break;
6253 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006254
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006255 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6256 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6257 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006258 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006259 "Don't know how to handle indirect register inputs yet!");
6260
6261 // Copy the input into the appropriate registers.
Eric Christopher5427ede2011-07-14 20:13:52 +00006262 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006263 report_fatal_error("Couldn't allocate input reg for constraint '" +
6264 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006265
Dale Johannesen66978ee2009-01-31 02:22:37 +00006266 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006267 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006268
Chris Lattnerdecc2672010-04-07 05:20:54 +00006269 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006270 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006271 break;
6272 }
6273 case InlineAsm::isClobber: {
6274 // Add the clobbered value to the operand list, so that the register
6275 // allocator is aware that the physreg got clobbered.
6276 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006277 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006278 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006279 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006280 break;
6281 }
6282 }
6283 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006284
Chris Lattnerdecc2672010-04-07 05:20:54 +00006285 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006286 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006287 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006288
Dale Johannesen66978ee2009-01-31 02:22:37 +00006289 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006290 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006291 &AsmNodeOperands[0], AsmNodeOperands.size());
6292 Flag = Chain.getValue(1);
6293
6294 // If this asm returns a register value, copy the result from that register
6295 // and set it as the value of the call.
6296 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006297 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006298 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006299
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006300 // FIXME: Why don't we do this for inline asms with MRVs?
6301 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006302 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006303
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006304 // If any of the results of the inline asm is a vector, it may have the
6305 // wrong width/num elts. This can happen for register classes that can
6306 // contain multiple different value types. The preg or vreg allocated may
6307 // not have the same VT as was expected. Convert it to the right type
6308 // with bit_convert.
6309 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006310 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006311 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006312
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006313 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006314 ResultType.isInteger() && Val.getValueType().isInteger()) {
6315 // If a result value was tied to an input value, the computed result may
6316 // have a wider width than the expected result. Extract the relevant
6317 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006318 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006319 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006320
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006321 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006322 }
Dan Gohman95915732008-10-18 01:03:45 +00006323
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006324 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006325 // Don't need to use this as a chain in this case.
6326 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6327 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006328 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006329
Dan Gohman46510a72010-04-15 01:51:59 +00006330 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006331
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006332 // Process indirect outputs, first output all of the flagged copies out of
6333 // physregs.
6334 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6335 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006336 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006337 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006338 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006339 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6340 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006341
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006342 // Emit the non-flagged stores from the physregs.
6343 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006344 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6345 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6346 StoresToEmit[i].first,
6347 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006348 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006349 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006350 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006351 }
6352
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006353 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006354 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006355 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006356
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006357 DAG.setRoot(Chain);
6358}
6359
Dan Gohman46510a72010-04-15 01:51:59 +00006360void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006361 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6362 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006363 getValue(I.getArgOperand(0)),
6364 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006365}
6366
Dan Gohman46510a72010-04-15 01:51:59 +00006367void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006368 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006369 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6370 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006371 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006372 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006373 setValue(&I, V);
6374 DAG.setRoot(V.getValue(1));
6375}
6376
Dan Gohman46510a72010-04-15 01:51:59 +00006377void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006378 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6379 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006380 getValue(I.getArgOperand(0)),
6381 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006382}
6383
Dan Gohman46510a72010-04-15 01:51:59 +00006384void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006385 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6386 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006387 getValue(I.getArgOperand(0)),
6388 getValue(I.getArgOperand(1)),
6389 DAG.getSrcValue(I.getArgOperand(0)),
6390 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006391}
6392
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006393/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006394/// implementation, which just calls LowerCall.
6395/// FIXME: When all targets are
6396/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006397std::pair<SDValue, SDValue>
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006398TargetLowering::LowerCallTo(SDValue Chain, Type *RetTy,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006399 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006400 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006401 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006402 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006403 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006404 ArgListTy &Args, SelectionDAG &DAG,
6405 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006406 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006407 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006408 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006409 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006410 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006411 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6412 for (unsigned Value = 0, NumValues = ValueVTs.size();
6413 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006414 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006415 Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006416 SDValue Op = SDValue(Args[i].Node.getNode(),
6417 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006418 ISD::ArgFlagsTy Flags;
6419 unsigned OriginalAlignment =
6420 getTargetData()->getABITypeAlignment(ArgTy);
6421
6422 if (Args[i].isZExt)
6423 Flags.setZExt();
6424 if (Args[i].isSExt)
6425 Flags.setSExt();
6426 if (Args[i].isInReg)
6427 Flags.setInReg();
6428 if (Args[i].isSRet)
6429 Flags.setSRet();
6430 if (Args[i].isByVal) {
6431 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006432 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6433 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006434 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006435 // For ByVal, alignment should come from FE. BE will guess if this
6436 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006437 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006438 if (Args[i].Alignment)
6439 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006440 else
6441 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006442 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006443 }
6444 if (Args[i].isNest)
6445 Flags.setNest();
6446 Flags.setOrigAlign(OriginalAlignment);
6447
Owen Anderson23b9b192009-08-12 00:36:31 +00006448 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6449 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006450 SmallVector<SDValue, 4> Parts(NumParts);
6451 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6452
6453 if (Args[i].isSExt)
6454 ExtendKind = ISD::SIGN_EXTEND;
6455 else if (Args[i].isZExt)
6456 ExtendKind = ISD::ZERO_EXTEND;
6457
Bill Wendling46ada192010-03-02 01:55:18 +00006458 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006459 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006460
Dan Gohman98ca4f22009-08-05 01:29:28 +00006461 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006462 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006463 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6464 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006465 if (NumParts > 1 && j == 0)
6466 MyFlags.Flags.setSplit();
6467 else if (j != 0)
6468 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006469
Dan Gohman98ca4f22009-08-05 01:29:28 +00006470 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006471 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006472 }
6473 }
6474 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006475
Dan Gohman98ca4f22009-08-05 01:29:28 +00006476 // Handle the incoming return values from the call.
6477 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006478 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006479 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006480 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006481 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006482 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6483 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006484 for (unsigned i = 0; i != NumRegs; ++i) {
6485 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006486 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006487 MyFlags.Used = isReturnValueUsed;
6488 if (RetSExt)
6489 MyFlags.Flags.setSExt();
6490 if (RetZExt)
6491 MyFlags.Flags.setZExt();
6492 if (isInreg)
6493 MyFlags.Flags.setInReg();
6494 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006495 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006496 }
6497
Dan Gohman98ca4f22009-08-05 01:29:28 +00006498 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006499 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006500 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006501
6502 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006503 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006504 "LowerCall didn't return a valid chain!");
6505 assert((!isTailCall || InVals.empty()) &&
6506 "LowerCall emitted a return value for a tail call!");
6507 assert((isTailCall || InVals.size() == Ins.size()) &&
6508 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006509
6510 // For a tail call, the return value is merely live-out and there aren't
6511 // any nodes in the DAG representing it. Return a special value to
6512 // indicate that a tail call has been emitted and no more Instructions
6513 // should be processed in the current block.
6514 if (isTailCall) {
6515 DAG.setRoot(Chain);
6516 return std::make_pair(SDValue(), SDValue());
6517 }
6518
Evan Chengaf1871f2010-03-11 19:38:18 +00006519 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6520 assert(InVals[i].getNode() &&
6521 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006522 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006523 "LowerCall emitted a value with the wrong type!");
6524 });
6525
Dan Gohman98ca4f22009-08-05 01:29:28 +00006526 // Collect the legal value parts into potentially illegal values
6527 // that correspond to the original function's return values.
6528 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6529 if (RetSExt)
6530 AssertOp = ISD::AssertSext;
6531 else if (RetZExt)
6532 AssertOp = ISD::AssertZext;
6533 SmallVector<SDValue, 4> ReturnValues;
6534 unsigned CurReg = 0;
6535 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006536 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006537 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6538 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006539
Bill Wendling46ada192010-03-02 01:55:18 +00006540 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006541 NumRegs, RegisterVT, VT,
6542 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006543 CurReg += NumRegs;
6544 }
6545
6546 // For a function returning void, there is no return value. We can't create
6547 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006548 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006549 if (ReturnValues.empty())
6550 return std::make_pair(SDValue(), Chain);
6551
6552 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6553 DAG.getVTList(&RetTys[0], RetTys.size()),
6554 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006555 return std::make_pair(Res, Chain);
6556}
6557
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006558void TargetLowering::LowerOperationWrapper(SDNode *N,
6559 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006560 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006561 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006562 if (Res.getNode())
6563 Results.push_back(Res);
6564}
6565
Dan Gohmand858e902010-04-17 15:26:15 +00006566SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006567 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006568 return SDValue();
6569}
6570
Dan Gohman46510a72010-04-15 01:51:59 +00006571void
6572SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006573 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006574 assert((Op.getOpcode() != ISD::CopyFromReg ||
6575 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6576 "Copy from a reg to the same reg!");
6577 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6578
Owen Anderson23b9b192009-08-12 00:36:31 +00006579 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006580 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006581 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006582 PendingExports.push_back(Chain);
6583}
6584
6585#include "llvm/CodeGen/SelectionDAGISel.h"
6586
Eli Friedman23d32432011-05-05 16:53:34 +00006587/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6588/// entry block, return true. This includes arguments used by switches, since
6589/// the switch may expand into multiple basic blocks.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006590static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman23d32432011-05-05 16:53:34 +00006591 // With FastISel active, we may be splitting blocks, so force creation
6592 // of virtual registers for all non-dead arguments.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006593 if (FastISel)
Eli Friedman23d32432011-05-05 16:53:34 +00006594 return A->use_empty();
6595
6596 const BasicBlock *Entry = A->getParent()->begin();
6597 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6598 UI != E; ++UI) {
6599 const User *U = *UI;
6600 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6601 return false; // Use not in entry block.
6602 }
6603 return true;
6604}
6605
Dan Gohman46510a72010-04-15 01:51:59 +00006606void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006607 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006608 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006609 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006610 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006611 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006612 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006613
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006614 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006615 SmallVector<ISD::OutputArg, 4> Outs;
6616 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6617 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006618
Dan Gohman7451d3e2010-05-29 17:03:36 +00006619 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006620 // Put in an sret pointer parameter before all the other parameters.
6621 SmallVector<EVT, 1> ValueVTs;
6622 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6623
6624 // NOTE: Assuming that a pointer will never break down to more than one VT
6625 // or one register.
6626 ISD::ArgFlagsTy Flags;
6627 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006628 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006629 ISD::InputArg RetArg(Flags, RegisterVT, true);
6630 Ins.push_back(RetArg);
6631 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006632
Dan Gohman98ca4f22009-08-05 01:29:28 +00006633 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006634 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006635 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006636 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006637 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006638 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6639 bool isArgValueUsed = !I->use_empty();
6640 for (unsigned Value = 0, NumValues = ValueVTs.size();
6641 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006642 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006643 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006644 ISD::ArgFlagsTy Flags;
6645 unsigned OriginalAlignment =
6646 TD->getABITypeAlignment(ArgTy);
6647
6648 if (F.paramHasAttr(Idx, Attribute::ZExt))
6649 Flags.setZExt();
6650 if (F.paramHasAttr(Idx, Attribute::SExt))
6651 Flags.setSExt();
6652 if (F.paramHasAttr(Idx, Attribute::InReg))
6653 Flags.setInReg();
6654 if (F.paramHasAttr(Idx, Attribute::StructRet))
6655 Flags.setSRet();
6656 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6657 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006658 PointerType *Ty = cast<PointerType>(I->getType());
6659 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006660 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006661 // For ByVal, alignment should be passed from FE. BE will guess if
6662 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006663 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006664 if (F.getParamAlignment(Idx))
6665 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006666 else
6667 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006668 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006669 }
6670 if (F.paramHasAttr(Idx, Attribute::Nest))
6671 Flags.setNest();
6672 Flags.setOrigAlign(OriginalAlignment);
6673
Owen Anderson23b9b192009-08-12 00:36:31 +00006674 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6675 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006676 for (unsigned i = 0; i != NumRegs; ++i) {
6677 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6678 if (NumRegs > 1 && i == 0)
6679 MyFlags.Flags.setSplit();
6680 // if it isn't first piece, alignment must be 1
6681 else if (i > 0)
6682 MyFlags.Flags.setOrigAlign(1);
6683 Ins.push_back(MyFlags);
6684 }
6685 }
6686 }
6687
6688 // Call the target to set up the argument values.
6689 SmallVector<SDValue, 8> InVals;
6690 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6691 F.isVarArg(), Ins,
6692 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006693
6694 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006695 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006696 "LowerFormalArguments didn't return a valid chain!");
6697 assert(InVals.size() == Ins.size() &&
6698 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006699 DEBUG({
6700 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6701 assert(InVals[i].getNode() &&
6702 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006703 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006704 "LowerFormalArguments emitted a value with the wrong type!");
6705 }
6706 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006707
Dan Gohman5e866062009-08-06 15:37:27 +00006708 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006709 DAG.setRoot(NewRoot);
6710
6711 // Set up the argument values.
6712 unsigned i = 0;
6713 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006714 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006715 // Create a virtual register for the sret pointer, and put in a copy
6716 // from the sret argument into it.
6717 SmallVector<EVT, 1> ValueVTs;
6718 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6719 EVT VT = ValueVTs[0];
6720 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6721 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006722 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006723 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006724
Dan Gohman2048b852009-11-23 18:04:58 +00006725 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006726 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6727 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006728 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006729 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6730 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006731 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006732
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006733 // i indexes lowered arguments. Bump it past the hidden sret argument.
6734 // Idx indexes LLVM arguments. Don't touch it.
6735 ++i;
6736 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006737
Dan Gohman46510a72010-04-15 01:51:59 +00006738 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006739 ++I, ++Idx) {
6740 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006741 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006742 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006743 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006744
6745 // If this argument is unused then remember its value. It is used to generate
6746 // debugging information.
6747 if (I->use_empty() && NumValues)
6748 SDB->setUnusedArgValue(I, InVals[i]);
6749
Eli Friedman23d32432011-05-05 16:53:34 +00006750 for (unsigned Val = 0; Val != NumValues; ++Val) {
6751 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006752 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6753 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006754
6755 if (!I->use_empty()) {
6756 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6757 if (F.paramHasAttr(Idx, Attribute::SExt))
6758 AssertOp = ISD::AssertSext;
6759 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6760 AssertOp = ISD::AssertZext;
6761
Bill Wendling46ada192010-03-02 01:55:18 +00006762 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006763 NumParts, PartVT, VT,
6764 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006765 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006766
Dan Gohman98ca4f22009-08-05 01:29:28 +00006767 i += NumParts;
6768 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006769
Eli Friedman23d32432011-05-05 16:53:34 +00006770 // We don't need to do anything else for unused arguments.
6771 if (ArgValues.empty())
6772 continue;
6773
Devang Patel9aee3352011-09-08 22:59:09 +00006774 // Note down frame index.
6775 if (FrameIndexSDNode *FI =
6776 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6777 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006778
Eli Friedman23d32432011-05-05 16:53:34 +00006779 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6780 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006781
Eli Friedman23d32432011-05-05 16:53:34 +00006782 SDB->setValue(I, Res);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006783 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Devang Patel9aee3352011-09-08 22:59:09 +00006784 if (LoadSDNode *LNode =
6785 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6786 if (FrameIndexSDNode *FI =
6787 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6788 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6789 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006790
Eli Friedman23d32432011-05-05 16:53:34 +00006791 // If this argument is live outside of the entry block, insert a copy from
6792 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006793 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006794 // If we can, though, try to skip creating an unnecessary vreg.
6795 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006796 // general. It's also subtly incompatible with the hacks FastISel
6797 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006798 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6799 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6800 FuncInfo->ValueMap[I] = Reg;
6801 continue;
6802 }
6803 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006804 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman23d32432011-05-05 16:53:34 +00006805 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006806 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006807 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006808 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006809
Dan Gohman98ca4f22009-08-05 01:29:28 +00006810 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006811
6812 // Finally, if the target has anything special to do, allow it to do so.
6813 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006814 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006815}
6816
6817/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6818/// ensure constants are generated when needed. Remember the virtual registers
6819/// that need to be added to the Machine PHI nodes as input. We cannot just
6820/// directly add them, because expansion might result in multiple MBB's for one
6821/// BB. As such, the start of the BB might correspond to a different MBB than
6822/// the end.
6823///
6824void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006825SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006826 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006827
6828 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6829
6830 // Check successor nodes' PHI nodes that expect a constant to be available
6831 // from this block.
6832 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006833 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006834 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006835 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006836
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006837 // If this terminator has multiple identical successors (common for
6838 // switches), only handle each succ once.
6839 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006840
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006841 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006842
6843 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6844 // nodes and Machine PHI nodes, but the incoming operands have not been
6845 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006846 for (BasicBlock::const_iterator I = SuccBB->begin();
6847 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006848 // Ignore dead phi's.
6849 if (PN->use_empty()) continue;
6850
Rafael Espindola3fa82832011-05-13 15:18:06 +00006851 // Skip empty types
6852 if (PN->getType()->isEmptyTy())
6853 continue;
6854
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006855 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006856 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006857
Dan Gohman46510a72010-04-15 01:51:59 +00006858 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006859 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006860 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006861 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006862 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006863 }
6864 Reg = RegOut;
6865 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006866 DenseMap<const Value *, unsigned>::iterator I =
6867 FuncInfo.ValueMap.find(PHIOp);
6868 if (I != FuncInfo.ValueMap.end())
6869 Reg = I->second;
6870 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006871 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006872 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006873 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006874 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006875 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006876 }
6877 }
6878
6879 // Remember that this register needs to added to the machine PHI node as
6880 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006881 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006882 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6883 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006884 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006885 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006886 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006887 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006888 Reg += NumRegisters;
6889 }
6890 }
6891 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006892 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006893}