blob: 49cc254a11bf766e467622abae9dcb036646a906 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000042def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
43def nImmSplatI64 : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmSplatI64AsmOperand;
46}
Jim Grosbach0e387b22011-10-17 22:26:03 +000047
Jim Grosbach460a9052011-10-07 23:56:00 +000048def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
49def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
50def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
51def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
52 return ((uint64_t)Imm) < 8;
53}]> {
54 let ParserMatchClass = VectorIndex8Operand;
55 let PrintMethod = "printVectorIndex";
56 let MIOperandInfo = (ops i32imm);
57}
58def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
59 return ((uint64_t)Imm) < 4;
60}]> {
61 let ParserMatchClass = VectorIndex16Operand;
62 let PrintMethod = "printVectorIndex";
63 let MIOperandInfo = (ops i32imm);
64}
65def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
66 return ((uint64_t)Imm) < 2;
67}]> {
68 let ParserMatchClass = VectorIndex32Operand;
69 let PrintMethod = "printVectorIndex";
70 let MIOperandInfo = (ops i32imm);
71}
72
Jim Grosbach862019c2011-10-18 23:02:30 +000073def VecListOneDAsmOperand : AsmOperandClass {
74 let Name = "VecListOneD";
75 let ParserMethod = "parseVectorList";
76}
77def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
78 let ParserMatchClass = VecListOneDAsmOperand;
79}
Jim Grosbach280dfad2011-10-21 18:54:25 +000080// Register list of two sequential D registers.
81def VecListTwoDAsmOperand : AsmOperandClass {
82 let Name = "VecListTwoD";
83 let ParserMethod = "parseVectorList";
84}
85def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
86 let ParserMatchClass = VecListTwoDAsmOperand;
87}
Jim Grosbachcdcfa282011-10-21 20:02:19 +000088// Register list of three sequential D registers.
89def VecListThreeDAsmOperand : AsmOperandClass {
90 let Name = "VecListThreeD";
91 let ParserMethod = "parseVectorList";
92}
93def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
94 let ParserMatchClass = VecListThreeDAsmOperand;
95}
Jim Grosbachb6310312011-10-21 20:35:01 +000096// Register list of four sequential D registers.
97def VecListFourDAsmOperand : AsmOperandClass {
98 let Name = "VecListFourD";
99 let ParserMethod = "parseVectorList";
100}
101def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
102 let ParserMatchClass = VecListFourDAsmOperand;
103}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000104// Register list of two D registers spaced by 2 (two sequential Q registers).
105def VecListTwoQAsmOperand : AsmOperandClass {
106 let Name = "VecListTwoQ";
107 let ParserMethod = "parseVectorList";
108}
109def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwo"> {
110 let ParserMatchClass = VecListTwoQAsmOperand;
111}
Jim Grosbach862019c2011-10-18 23:02:30 +0000112
Bob Wilson5bafff32009-06-22 23:27:02 +0000113//===----------------------------------------------------------------------===//
114// NEON-specific DAG Nodes.
115//===----------------------------------------------------------------------===//
116
117def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000118def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000119
120def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000121def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000122def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000123def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
124def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000125def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
126def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000127def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
128def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000129def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
130def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
131
132// Types for vector shift by immediates. The "SHX" version is for long and
133// narrow operations where the source and destination vectors have different
134// types. The "SHINS" version is for shift and insert operations.
135def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
136 SDTCisVT<2, i32>]>;
137def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
138 SDTCisVT<2, i32>]>;
139def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
140 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
141
142def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
143def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
144def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
145def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
146def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
147def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
148def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
149
150def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
151def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
152def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
153
154def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
155def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
156def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
157def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
158def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
159def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
160
161def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
162def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
163def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
164
165def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
166def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
167
168def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
169 SDTCisVT<2, i32>]>;
170def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
171def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
172
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000173def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
174def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
175def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
176
Owen Andersond9668172010-11-03 22:44:51 +0000177def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
178 SDTCisVT<2, i32>]>;
179def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000180def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000181
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000182def NEONvbsl : SDNode<"ARMISD::VBSL",
183 SDTypeProfile<1, 3, [SDTCisVec<0>,
184 SDTCisSameAs<0, 1>,
185 SDTCisSameAs<0, 2>,
186 SDTCisSameAs<0, 3>]>>;
187
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000188def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
189
Bob Wilson0ce37102009-08-14 05:08:32 +0000190// VDUPLANE can produce a quad-register result from a double-register source,
191// so the result is not constrained to match the source.
192def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
193 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
194 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000195
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000196def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
197 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
198def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
199
Bob Wilsond8e17572009-08-12 22:31:50 +0000200def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
201def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
202def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
203def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
204
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000205def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000206 SDTCisSameAs<0, 2>,
207 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000208def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
209def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
210def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000211
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000212def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
213 SDTCisSameAs<1, 2>]>;
214def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
215def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
216
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000217def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
218 SDTCisSameAs<0, 2>]>;
219def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
220def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
221
Bob Wilsoncba270d2010-07-13 21:16:48 +0000222def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
223 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000224 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000225 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
226 return (EltBits == 32 && EltVal == 0);
227}]>;
228
229def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
230 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000231 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000232 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
233 return (EltBits == 8 && EltVal == 0xff);
234}]>;
235
Bob Wilson5bafff32009-06-22 23:27:02 +0000236//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000237// NEON load / store instructions
238//===----------------------------------------------------------------------===//
239
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000240// Use VLDM to load a Q register as a D register pair.
241// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000242def VLDMQIA
243 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
244 IIC_fpLoad_m, "",
245 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000246
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000247// Use VSTM to store a Q register as a D register pair.
248// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000249def VSTMQIA
250 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
251 IIC_fpStore_m, "",
252 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000253
Bob Wilsonffde0802010-09-02 16:00:54 +0000254// Classes for VLD* pseudo-instructions with multi-register operands.
255// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000256class VLDQPseudo<InstrItinClass itin>
257 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
258class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000259 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000260 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000261 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000262class VLDQWBfixedPseudo<InstrItinClass itin>
263 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
264 (ins addrmode6:$addr), itin,
265 "$addr.addr = $wb">;
266class VLDQWBregisterPseudo<InstrItinClass itin>
267 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
268 (ins addrmode6:$addr, rGPR:$offset), itin,
269 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000270class VLDQQPseudo<InstrItinClass itin>
271 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
272class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000273 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000274 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000275 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000276class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000277 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
278 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000279class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000280 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000281 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000282 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000283
Bob Wilson2a0e9742010-11-27 06:35:16 +0000284let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
285
Bob Wilson205a5ca2009-07-08 18:11:30 +0000286// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000287class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000288 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000289 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000290 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000291 let Rm = 0b1111;
292 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000293 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000294}
Bob Wilson621f1952010-03-23 05:25:43 +0000295class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000296 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000297 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000298 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000299 let Rm = 0b1111;
300 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000301 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000302}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000303
Owen Andersond9aa7d32010-11-02 00:05:05 +0000304def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
305def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
306def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
307def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000308
Owen Andersond9aa7d32010-11-02 00:05:05 +0000309def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
310def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
311def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
312def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000313
Evan Chengd2ca8132010-10-09 01:03:04 +0000314def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
315def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
316def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
317def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000318
Bob Wilson99493b22010-03-20 17:59:03 +0000319// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000320multiclass VLD1DWB<bits<4> op7_4, string Dt> {
321 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
322 (ins addrmode6:$Rn), IIC_VLD1u,
323 "vld1", Dt, "$Vd, $Rn!",
324 "$Rn.addr = $wb", []> {
325 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
326 let Inst{4} = Rn{4};
327 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000328 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000329 }
330 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
331 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
332 "vld1", Dt, "$Vd, $Rn, $Rm",
333 "$Rn.addr = $wb", []> {
334 let Inst{4} = Rn{4};
335 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000336 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000337 }
Owen Andersone85bd772010-11-02 00:24:52 +0000338}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000339multiclass VLD1QWB<bits<4> op7_4, string Dt> {
340 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
341 (ins addrmode6:$Rn), IIC_VLD1x2u,
342 "vld1", Dt, "$Vd, $Rn!",
343 "$Rn.addr = $wb", []> {
344 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
345 let Inst{5-4} = Rn{5-4};
346 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000347 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000348 }
349 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
350 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
351 "vld1", Dt, "$Vd, $Rn, $Rm",
352 "$Rn.addr = $wb", []> {
353 let Inst{5-4} = Rn{5-4};
354 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000355 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000356 }
Owen Andersone85bd772010-11-02 00:24:52 +0000357}
Bob Wilson99493b22010-03-20 17:59:03 +0000358
Jim Grosbach10b90a92011-10-24 21:45:13 +0000359defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
360defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
361defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
362defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
363defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
364defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
365defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
366defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000367
Jim Grosbach10b90a92011-10-24 21:45:13 +0000368def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
369def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
370def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
371def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
372def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
373def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
374def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
375def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000376
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000377// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000378class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000379 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000380 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000381 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000382 let Rm = 0b1111;
383 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000384 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000385}
Jim Grosbach59216752011-10-24 23:26:05 +0000386multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
387 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
388 (ins addrmode6:$Rn), IIC_VLD1x2u,
389 "vld1", Dt, "$Vd, $Rn!",
390 "$Rn.addr = $wb", []> {
391 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000392 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000393 let DecoderMethod = "DecodeVLDInstruction";
394 let AsmMatchConverter = "cvtVLDwbFixed";
395 }
396 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
397 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
398 "vld1", Dt, "$Vd, $Rn, $Rm",
399 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000400 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000401 let DecoderMethod = "DecodeVLDInstruction";
402 let AsmMatchConverter = "cvtVLDwbRegister";
403 }
Owen Andersone85bd772010-11-02 00:24:52 +0000404}
Bob Wilson052ba452010-03-22 18:22:06 +0000405
Owen Andersone85bd772010-11-02 00:24:52 +0000406def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
407def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
408def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
409def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000410
Jim Grosbach59216752011-10-24 23:26:05 +0000411defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
412defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
413defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
414defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000415
Jim Grosbach59216752011-10-24 23:26:05 +0000416def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000417
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000418// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000419class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000420 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000421 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000422 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000423 let Rm = 0b1111;
424 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000425 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000426}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000427multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
428 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
429 (ins addrmode6:$Rn), IIC_VLD1x2u,
430 "vld1", Dt, "$Vd, $Rn!",
431 "$Rn.addr = $wb", []> {
432 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
433 let Inst{5-4} = Rn{5-4};
434 let DecoderMethod = "DecodeVLDInstruction";
435 let AsmMatchConverter = "cvtVLDwbFixed";
436 }
437 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
438 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
439 "vld1", Dt, "$Vd, $Rn, $Rm",
440 "$Rn.addr = $wb", []> {
441 let Inst{5-4} = Rn{5-4};
442 let DecoderMethod = "DecodeVLDInstruction";
443 let AsmMatchConverter = "cvtVLDwbRegister";
444 }
Owen Andersone85bd772010-11-02 00:24:52 +0000445}
Johnny Chend7283d92010-02-23 20:51:23 +0000446
Owen Andersone85bd772010-11-02 00:24:52 +0000447def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
448def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
449def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
450def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000451
Jim Grosbach399cdca2011-10-25 00:14:01 +0000452defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
453defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
454defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
455defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000456
Jim Grosbach399cdca2011-10-25 00:14:01 +0000457def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000458
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000459// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000460class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
461 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000462 (ins addrmode6:$Rn), IIC_VLD2,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000463 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000464 let Rm = 0b1111;
465 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000466 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000467}
Jim Grosbach224180e2011-10-21 23:58:57 +0000468class VLD2Q<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000469 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000470 (outs VdTy:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000471 (ins addrmode6:$Rn), IIC_VLD2x2,
Jim Grosbach224180e2011-10-21 23:58:57 +0000472 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000473 let Rm = 0b1111;
474 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000475 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000476}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000477
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000478def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8", VecListTwoD>;
479def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16", VecListTwoD>;
480def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000481
Jim Grosbach224180e2011-10-21 23:58:57 +0000482def VLD2q8 : VLD2Q<{0,0,?,?}, "8", VecListFourD>;
483def VLD2q16 : VLD2Q<{0,1,?,?}, "16", VecListFourD>;
484def VLD2q32 : VLD2Q<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000485
Bob Wilson9d84fb32010-09-14 20:59:49 +0000486def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
487def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
488def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000489
Evan Chengd2ca8132010-10-09 01:03:04 +0000490def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
491def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
492def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000493
Bob Wilson92cb9322010-03-20 20:10:51 +0000494// ...with address register writeback:
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000495class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy>
496 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000497 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000498 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000499 "$Rn.addr = $wb", []> {
500 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000501 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000502}
Jim Grosbach224180e2011-10-21 23:58:57 +0000503class VLD2QWB<bits<4> op7_4, string Dt, RegisterOperand VdTy>
Bob Wilson92cb9322010-03-20 20:10:51 +0000504 : NLdSt<0, 0b10, 0b0011, op7_4,
Jim Grosbach224180e2011-10-21 23:58:57 +0000505 (outs VdTy:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000506 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
Jim Grosbach224180e2011-10-21 23:58:57 +0000507 "vld2", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000508 "$Rn.addr = $wb", []> {
509 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000510 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000511}
Bob Wilson92cb9322010-03-20 20:10:51 +0000512
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000513def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
514def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
515def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000516
Jim Grosbach224180e2011-10-21 23:58:57 +0000517def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8", VecListFourD>;
518def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16", VecListFourD>;
519def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32", VecListFourD>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000520
Evan Chengd2ca8132010-10-09 01:03:04 +0000521def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
522def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
523def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000524
Evan Chengd2ca8132010-10-09 01:03:04 +0000525def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
526def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
527def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000528
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000529// ...with double-spaced registers
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000530def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
531def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
532def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
533def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
534def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
535def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chend7283d92010-02-23 20:51:23 +0000536
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000537// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000538class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000539 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000540 (ins addrmode6:$Rn), IIC_VLD3,
541 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
542 let Rm = 0b1111;
543 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000544 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000545}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000546
Owen Andersoncf667be2010-11-02 01:24:55 +0000547def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
548def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
549def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000550
Bob Wilson9d84fb32010-09-14 20:59:49 +0000551def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
552def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
553def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000554
Bob Wilson92cb9322010-03-20 20:10:51 +0000555// ...with address register writeback:
556class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
557 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000558 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000559 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
560 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
561 "$Rn.addr = $wb", []> {
562 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000563 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000564}
Bob Wilson92cb9322010-03-20 20:10:51 +0000565
Owen Andersoncf667be2010-11-02 01:24:55 +0000566def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
567def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
568def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000569
Evan Cheng84f69e82010-10-09 01:45:34 +0000570def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
571def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
572def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000573
Bob Wilson7de68142011-02-07 17:43:15 +0000574// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000575def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
576def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
577def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
578def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
579def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
580def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000581
Evan Cheng84f69e82010-10-09 01:45:34 +0000582def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
583def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
584def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000585
Bob Wilson92cb9322010-03-20 20:10:51 +0000586// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000587def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
588def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
589def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
590
Evan Cheng84f69e82010-10-09 01:45:34 +0000591def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
592def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
593def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000594
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000595// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000596class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
597 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000598 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000599 (ins addrmode6:$Rn), IIC_VLD4,
600 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
601 let Rm = 0b1111;
602 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000603 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000604}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000605
Owen Andersoncf667be2010-11-02 01:24:55 +0000606def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
607def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
608def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000609
Bob Wilson9d84fb32010-09-14 20:59:49 +0000610def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
611def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
612def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000613
Bob Wilson92cb9322010-03-20 20:10:51 +0000614// ...with address register writeback:
615class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
616 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000617 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000618 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000619 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
620 "$Rn.addr = $wb", []> {
621 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000622 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000623}
Bob Wilson92cb9322010-03-20 20:10:51 +0000624
Owen Andersoncf667be2010-11-02 01:24:55 +0000625def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
626def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
627def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000628
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000629def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
630def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
631def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000632
Bob Wilson7de68142011-02-07 17:43:15 +0000633// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000634def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
635def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
636def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
637def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
638def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
639def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000640
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000641def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
642def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
643def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000644
Bob Wilson92cb9322010-03-20 20:10:51 +0000645// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000646def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
647def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
648def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
649
650def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
651def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
652def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000653
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000654} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
655
Bob Wilson8466fa12010-09-13 23:01:35 +0000656// Classes for VLD*LN pseudo-instructions with multi-register operands.
657// These are expanded to real instructions after register allocation.
658class VLDQLNPseudo<InstrItinClass itin>
659 : PseudoNLdSt<(outs QPR:$dst),
660 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
661 itin, "$src = $dst">;
662class VLDQLNWBPseudo<InstrItinClass itin>
663 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
664 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
665 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
666class VLDQQLNPseudo<InstrItinClass itin>
667 : PseudoNLdSt<(outs QQPR:$dst),
668 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
669 itin, "$src = $dst">;
670class VLDQQLNWBPseudo<InstrItinClass itin>
671 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
672 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
673 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
674class VLDQQQQLNPseudo<InstrItinClass itin>
675 : PseudoNLdSt<(outs QQQQPR:$dst),
676 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
677 itin, "$src = $dst">;
678class VLDQQQQLNWBPseudo<InstrItinClass itin>
679 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
680 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
681 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
682
Bob Wilsonb07c1712009-10-07 21:53:04 +0000683// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000684class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
685 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000686 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000687 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
688 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000689 "$src = $Vd",
690 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000691 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000692 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000693 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000694 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000695}
Mon P Wang183c6272011-05-09 17:47:27 +0000696class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
697 PatFrag LoadOp>
698 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
699 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
700 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
701 "$src = $Vd",
702 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
703 (i32 (LoadOp addrmode6oneL32:$Rn)),
704 imm:$lane))]> {
705 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000706 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000707}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000708class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
709 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
710 (i32 (LoadOp addrmode6:$addr)),
711 imm:$lane))];
712}
713
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000714def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
715 let Inst{7-5} = lane{2-0};
716}
717def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
718 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000719 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000720}
Mon P Wang183c6272011-05-09 17:47:27 +0000721def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000722 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000723 let Inst{5} = Rn{4};
724 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000725}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000726
727def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
728def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
729def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
730
Bob Wilson746fa172010-12-10 22:13:32 +0000731def : Pat<(vector_insert (v2f32 DPR:$src),
732 (f32 (load addrmode6:$addr)), imm:$lane),
733 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
734def : Pat<(vector_insert (v4f32 QPR:$src),
735 (f32 (load addrmode6:$addr)), imm:$lane),
736 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
737
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000738let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
739
740// ...with address register writeback:
741class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000742 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000743 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000744 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000745 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000746 "$src = $Vd, $Rn.addr = $wb", []> {
747 let DecoderMethod = "DecodeVLD1LN";
748}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000749
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000750def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
751 let Inst{7-5} = lane{2-0};
752}
753def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
754 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000755 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000756}
757def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
758 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000759 let Inst{5} = Rn{4};
760 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000761}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000762
763def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
764def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
765def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000766
Bob Wilson243fcc52009-09-01 04:26:28 +0000767// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000768class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000769 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000770 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
771 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000772 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000773 let Rm = 0b1111;
774 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000775 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000776}
Bob Wilson243fcc52009-09-01 04:26:28 +0000777
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000778def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
779 let Inst{7-5} = lane{2-0};
780}
781def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
782 let Inst{7-6} = lane{1-0};
783}
784def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
785 let Inst{7} = lane{0};
786}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000787
Evan Chengd2ca8132010-10-09 01:03:04 +0000788def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
789def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
790def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000791
Bob Wilson41315282010-03-20 20:39:53 +0000792// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000793def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
794 let Inst{7-6} = lane{1-0};
795}
796def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
797 let Inst{7} = lane{0};
798}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000799
Evan Chengd2ca8132010-10-09 01:03:04 +0000800def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
801def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000802
Bob Wilsona1023642010-03-20 20:47:18 +0000803// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000804class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000805 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000806 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000807 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000808 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
809 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
810 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000811 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000812}
Bob Wilsona1023642010-03-20 20:47:18 +0000813
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000814def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
815 let Inst{7-5} = lane{2-0};
816}
817def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
818 let Inst{7-6} = lane{1-0};
819}
820def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
821 let Inst{7} = lane{0};
822}
Bob Wilsona1023642010-03-20 20:47:18 +0000823
Evan Chengd2ca8132010-10-09 01:03:04 +0000824def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
825def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
826def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000827
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000828def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
829 let Inst{7-6} = lane{1-0};
830}
831def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
832 let Inst{7} = lane{0};
833}
Bob Wilsona1023642010-03-20 20:47:18 +0000834
Evan Chengd2ca8132010-10-09 01:03:04 +0000835def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
836def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000837
Bob Wilson243fcc52009-09-01 04:26:28 +0000838// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000839class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000840 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000841 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000842 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000843 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000844 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000845 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000846 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000847}
Bob Wilson243fcc52009-09-01 04:26:28 +0000848
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000849def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
850 let Inst{7-5} = lane{2-0};
851}
852def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
853 let Inst{7-6} = lane{1-0};
854}
855def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
856 let Inst{7} = lane{0};
857}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000858
Evan Cheng84f69e82010-10-09 01:45:34 +0000859def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
860def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
861def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000862
Bob Wilson41315282010-03-20 20:39:53 +0000863// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000864def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
865 let Inst{7-6} = lane{1-0};
866}
867def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
868 let Inst{7} = lane{0};
869}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000870
Evan Cheng84f69e82010-10-09 01:45:34 +0000871def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
872def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000873
Bob Wilsona1023642010-03-20 20:47:18 +0000874// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000875class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000876 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000877 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000878 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000879 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000880 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000881 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
882 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000883 []> {
884 let DecoderMethod = "DecodeVLD3LN";
885}
Bob Wilsona1023642010-03-20 20:47:18 +0000886
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000887def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
888 let Inst{7-5} = lane{2-0};
889}
890def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
891 let Inst{7-6} = lane{1-0};
892}
893def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
894 let Inst{7} = lane{0};
895}
Bob Wilsona1023642010-03-20 20:47:18 +0000896
Evan Cheng84f69e82010-10-09 01:45:34 +0000897def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
898def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
899def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000900
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000901def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
902 let Inst{7-6} = lane{1-0};
903}
904def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
905 let Inst{7} = lane{0};
906}
Bob Wilsona1023642010-03-20 20:47:18 +0000907
Evan Cheng84f69e82010-10-09 01:45:34 +0000908def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
909def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000910
Bob Wilson243fcc52009-09-01 04:26:28 +0000911// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000912class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000913 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000914 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000915 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000916 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000917 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000918 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000919 let Rm = 0b1111;
920 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000921 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000922}
Bob Wilson243fcc52009-09-01 04:26:28 +0000923
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000924def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
925 let Inst{7-5} = lane{2-0};
926}
927def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
928 let Inst{7-6} = lane{1-0};
929}
930def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
931 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000932 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000933}
Bob Wilson62e053e2009-10-08 22:53:57 +0000934
Evan Cheng10dc63f2010-10-09 04:07:58 +0000935def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
936def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
937def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000938
Bob Wilson41315282010-03-20 20:39:53 +0000939// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000940def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
941 let Inst{7-6} = lane{1-0};
942}
943def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
944 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000945 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000946}
Bob Wilson62e053e2009-10-08 22:53:57 +0000947
Evan Cheng10dc63f2010-10-09 04:07:58 +0000948def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
949def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000950
Bob Wilsona1023642010-03-20 20:47:18 +0000951// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000952class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000953 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000954 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000955 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000956 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000957 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000958"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
959"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000960 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000961 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000962 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000963}
Bob Wilsona1023642010-03-20 20:47:18 +0000964
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000965def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
966 let Inst{7-5} = lane{2-0};
967}
968def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
969 let Inst{7-6} = lane{1-0};
970}
971def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
972 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000973 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000974}
Bob Wilsona1023642010-03-20 20:47:18 +0000975
Evan Cheng10dc63f2010-10-09 04:07:58 +0000976def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
977def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
978def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000979
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000980def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
981 let Inst{7-6} = lane{1-0};
982}
983def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
984 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000985 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000986}
Bob Wilsona1023642010-03-20 20:47:18 +0000987
Evan Cheng10dc63f2010-10-09 04:07:58 +0000988def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
989def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000990
Bob Wilson2a0e9742010-11-27 06:35:16 +0000991} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
992
Bob Wilsonb07c1712009-10-07 21:53:04 +0000993// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000994class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000995 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000996 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000997 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000998 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000999 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001000 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001001}
1002class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1003 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001004 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001005}
1006
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001007def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1008def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1009def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001010
1011def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1012def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1013def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1014
Bob Wilson746fa172010-12-10 22:13:32 +00001015def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1016 (VLD1DUPd32 addrmode6:$addr)>;
1017def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1018 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1019
Bob Wilson2a0e9742010-11-27 06:35:16 +00001020let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1021
Bob Wilson20d55152010-12-10 22:13:24 +00001022class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001023 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001024 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +00001025 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1026 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001027 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001028 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001029}
1030
Bob Wilson20d55152010-12-10 22:13:24 +00001031def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1032def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1033def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001034
1035// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001036class VLD1DUPWB<bits<4> op7_4, string Dt>
1037 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001038 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +00001039 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1040 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001041 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +00001042}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001043class VLD1QDUPWB<bits<4> op7_4, string Dt>
1044 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001045 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +00001046 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1047 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001048 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +00001049}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001050
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001051def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
1052def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
1053def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001054
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001055def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
1056def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
1057def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001058
1059def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1060def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1061def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
1062
Bob Wilsonb07c1712009-10-07 21:53:04 +00001063// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001064class VLD2DUP<bits<4> op7_4, string Dt>
1065 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001066 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001067 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1068 let Rm = 0b1111;
1069 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001070 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001071}
1072
1073def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1074def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1075def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1076
1077def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1078def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1079def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1080
1081// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001082def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1083def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1084def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001085
1086// ...with address register writeback:
1087class VLD2DUPWB<bits<4> op7_4, string Dt>
1088 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001089 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001090 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1091 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001092 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001093}
1094
1095def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1096def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1097def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1098
Bob Wilson173fb142010-11-30 00:00:38 +00001099def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1100def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1101def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001102
1103def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1104def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1105def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1106
Bob Wilsonb07c1712009-10-07 21:53:04 +00001107// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001108class VLD3DUP<bits<4> op7_4, string Dt>
1109 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001110 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001111 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1112 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001113 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001114 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001115}
1116
1117def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1118def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1119def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1120
1121def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1122def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1123def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1124
1125// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001126def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1127def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1128def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001129
1130// ...with address register writeback:
1131class VLD3DUPWB<bits<4> op7_4, string Dt>
1132 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001133 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001134 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1135 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001136 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001137 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001138}
1139
1140def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1141def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1142def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1143
Bob Wilson173fb142010-11-30 00:00:38 +00001144def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1145def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1146def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001147
1148def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1149def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1150def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1151
Bob Wilsonb07c1712009-10-07 21:53:04 +00001152// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001153class VLD4DUP<bits<4> op7_4, string Dt>
1154 : NLdSt<1, 0b10, 0b1111, op7_4,
1155 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001156 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001157 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1158 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001159 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001160 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001161}
1162
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001163def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1164def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1165def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001166
1167def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1168def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1169def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1170
1171// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001172def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1173def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1174def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001175
1176// ...with address register writeback:
1177class VLD4DUPWB<bits<4> op7_4, string Dt>
1178 : NLdSt<1, 0b10, 0b1111, op7_4,
1179 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001180 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001181 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001182 "$Rn.addr = $wb", []> {
1183 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001184 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001185}
1186
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001187def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1188def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1189def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1190
1191def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1192def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1193def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001194
1195def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1196def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1197def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1198
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001199} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001200
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001201let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001202
Bob Wilson709d5922010-08-25 23:27:42 +00001203// Classes for VST* pseudo-instructions with multi-register operands.
1204// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001205class VSTQPseudo<InstrItinClass itin>
1206 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1207class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001208 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001209 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001210 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001211class VSTQWBfixedPseudo<InstrItinClass itin>
1212 : PseudoNLdSt<(outs GPR:$wb),
1213 (ins addrmode6:$addr, QPR:$src), itin,
1214 "$addr.addr = $wb">;
1215class VSTQWBregisterPseudo<InstrItinClass itin>
1216 : PseudoNLdSt<(outs GPR:$wb),
1217 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1218 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001219class VSTQQPseudo<InstrItinClass itin>
1220 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1221class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001222 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001223 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001224 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001225class VSTQQQQPseudo<InstrItinClass itin>
1226 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001227class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001228 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001229 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001230 "$addr.addr = $wb">;
1231
Bob Wilson11d98992010-03-23 06:20:33 +00001232// VST1 : Vector Store (multiple single elements)
1233class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001234 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1235 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001236 let Rm = 0b1111;
1237 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001238 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001239}
Bob Wilson11d98992010-03-23 06:20:33 +00001240class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001241 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd),
1242 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001243 let Rm = 0b1111;
1244 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001245 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001246}
Bob Wilson11d98992010-03-23 06:20:33 +00001247
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001248def VST1d8 : VST1D<{0,0,0,?}, "8">;
1249def VST1d16 : VST1D<{0,1,0,?}, "16">;
1250def VST1d32 : VST1D<{1,0,0,?}, "32">;
1251def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001252
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001253def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1254def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1255def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1256def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001257
Evan Cheng60ff8792010-10-11 22:03:18 +00001258def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1259def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1260def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1261def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001262
Bob Wilson25eb5012010-03-20 20:54:36 +00001263// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001264multiclass VST1DWB<bits<4> op7_4, string Dt> {
1265 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1266 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1267 "vst1", Dt, "$Vd, $Rn!",
1268 "$Rn.addr = $wb", []> {
1269 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1270 let Inst{4} = Rn{4};
1271 let DecoderMethod = "DecodeVSTInstruction";
1272 let AsmMatchConverter = "cvtVSTwbFixed";
1273 }
1274 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1275 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1276 IIC_VLD1u,
1277 "vst1", Dt, "$Vd, $Rn, $Rm",
1278 "$Rn.addr = $wb", []> {
1279 let Inst{4} = Rn{4};
1280 let DecoderMethod = "DecodeVSTInstruction";
1281 let AsmMatchConverter = "cvtVSTwbRegister";
1282 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001283}
Jim Grosbach4334e032011-10-31 21:50:31 +00001284multiclass VST1QWB<bits<4> op7_4, string Dt> {
1285 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1286 (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u,
1287 "vst1", Dt, "$Vd, $Rn!",
1288 "$Rn.addr = $wb", []> {
1289 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1290 let Inst{5-4} = Rn{5-4};
1291 let DecoderMethod = "DecodeVSTInstruction";
1292 let AsmMatchConverter = "cvtVSTwbFixed";
1293 }
1294 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1295 (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd),
1296 IIC_VLD1x2u,
1297 "vst1", Dt, "$Vd, $Rn, $Rm",
1298 "$Rn.addr = $wb", []> {
1299 let Inst{5-4} = Rn{5-4};
1300 let DecoderMethod = "DecodeVSTInstruction";
1301 let AsmMatchConverter = "cvtVSTwbRegister";
1302 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001303}
Bob Wilson25eb5012010-03-20 20:54:36 +00001304
Jim Grosbach4334e032011-10-31 21:50:31 +00001305defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1306defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1307defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1308defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001309
Jim Grosbach4334e032011-10-31 21:50:31 +00001310defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1311defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1312defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1313defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001314
Jim Grosbach4334e032011-10-31 21:50:31 +00001315def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1316def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1317def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1318def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1319def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1320def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1321def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1322def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001323
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001324// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001325class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001326 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001327 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1328 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1329 let Rm = 0b1111;
1330 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001331 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001332}
Bob Wilson25eb5012010-03-20 20:54:36 +00001333class VST1D3WB<bits<4> op7_4, string Dt>
1334 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001335 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001336 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001337 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1338 "$Rn.addr = $wb", []> {
1339 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001340 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001341}
Bob Wilson052ba452010-03-22 18:22:06 +00001342
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001343def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1344def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1345def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1346def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001347
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001348def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1349def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1350def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1351def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001352
Evan Cheng60ff8792010-10-11 22:03:18 +00001353def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1354def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001355
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001356// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001357class VST1D4<bits<4> op7_4, string Dt>
1358 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001359 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1360 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001361 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001362 let Rm = 0b1111;
1363 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001364 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001365}
Bob Wilson25eb5012010-03-20 20:54:36 +00001366class VST1D4WB<bits<4> op7_4, string Dt>
1367 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001368 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001369 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001370 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1371 "$Rn.addr = $wb", []> {
1372 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001373 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001374}
Bob Wilson25eb5012010-03-20 20:54:36 +00001375
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001376def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1377def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1378def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1379def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001380
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001381def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1382def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1383def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1384def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001385
Evan Cheng60ff8792010-10-11 22:03:18 +00001386def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1387def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001388
Bob Wilsonb36ec862009-08-06 18:47:44 +00001389// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001390class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1391 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001392 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1393 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1394 let Rm = 0b1111;
1395 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001396 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001397}
Bob Wilson95808322010-03-18 20:18:39 +00001398class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001399 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001400 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1401 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001402 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001403 let Rm = 0b1111;
1404 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001405 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001406}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001407
Owen Andersond2f37942010-11-02 21:16:58 +00001408def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1409def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1410def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001411
Owen Andersond2f37942010-11-02 21:16:58 +00001412def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1413def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1414def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001415
Evan Cheng60ff8792010-10-11 22:03:18 +00001416def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1417def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1418def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001419
Evan Cheng60ff8792010-10-11 22:03:18 +00001420def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1421def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1422def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001423
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001424// ...with address register writeback:
1425class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1426 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001427 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1428 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1429 "$Rn.addr = $wb", []> {
1430 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001431 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001432}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001433class VST2QWB<bits<4> op7_4, string Dt>
1434 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001435 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001436 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001437 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1438 "$Rn.addr = $wb", []> {
1439 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001440 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001441}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001442
Owen Andersond2f37942010-11-02 21:16:58 +00001443def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1444def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1445def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001446
Owen Andersond2f37942010-11-02 21:16:58 +00001447def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1448def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1449def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001450
Evan Cheng60ff8792010-10-11 22:03:18 +00001451def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1452def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1453def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001454
Evan Cheng60ff8792010-10-11 22:03:18 +00001455def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1456def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1457def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001458
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001459// ...with double-spaced registers
Owen Andersond2f37942010-11-02 21:16:58 +00001460def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1461def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1462def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1463def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1464def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1465def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001466
Bob Wilsonb36ec862009-08-06 18:47:44 +00001467// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001468class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1469 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001470 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1471 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1472 let Rm = 0b1111;
1473 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001474 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001475}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001476
Owen Andersona1a45fd2010-11-02 21:47:03 +00001477def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1478def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1479def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001480
Evan Cheng60ff8792010-10-11 22:03:18 +00001481def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1482def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1483def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001484
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001485// ...with address register writeback:
1486class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1487 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001488 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001489 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001490 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1491 "$Rn.addr = $wb", []> {
1492 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001493 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001494}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001495
Owen Andersona1a45fd2010-11-02 21:47:03 +00001496def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1497def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1498def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001499
Evan Cheng60ff8792010-10-11 22:03:18 +00001500def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1501def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1502def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001503
Bob Wilson7de68142011-02-07 17:43:15 +00001504// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001505def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1506def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1507def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1508def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1509def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1510def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001511
Evan Cheng60ff8792010-10-11 22:03:18 +00001512def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1513def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1514def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001515
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001516// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001517def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1518def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1519def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1520
Evan Cheng60ff8792010-10-11 22:03:18 +00001521def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1522def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1523def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001524
Bob Wilsonb36ec862009-08-06 18:47:44 +00001525// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001526class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1527 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001528 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1529 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001530 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001531 let Rm = 0b1111;
1532 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001533 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001534}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001535
Owen Andersona1a45fd2010-11-02 21:47:03 +00001536def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1537def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1538def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001539
Evan Cheng60ff8792010-10-11 22:03:18 +00001540def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1541def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1542def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001543
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001544// ...with address register writeback:
1545class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1546 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001547 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001548 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001549 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1550 "$Rn.addr = $wb", []> {
1551 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001552 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001553}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001554
Owen Andersona1a45fd2010-11-02 21:47:03 +00001555def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1556def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1557def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001558
Evan Cheng60ff8792010-10-11 22:03:18 +00001559def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1560def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1561def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001562
Bob Wilson7de68142011-02-07 17:43:15 +00001563// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001564def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1565def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1566def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1567def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1568def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1569def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001570
Evan Cheng60ff8792010-10-11 22:03:18 +00001571def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1572def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1573def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001574
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001575// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001576def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1577def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1578def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1579
Evan Cheng60ff8792010-10-11 22:03:18 +00001580def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1581def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1582def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001583
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001584} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1585
Bob Wilson8466fa12010-09-13 23:01:35 +00001586// Classes for VST*LN pseudo-instructions with multi-register operands.
1587// These are expanded to real instructions after register allocation.
1588class VSTQLNPseudo<InstrItinClass itin>
1589 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1590 itin, "">;
1591class VSTQLNWBPseudo<InstrItinClass itin>
1592 : PseudoNLdSt<(outs GPR:$wb),
1593 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1594 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1595class VSTQQLNPseudo<InstrItinClass itin>
1596 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1597 itin, "">;
1598class VSTQQLNWBPseudo<InstrItinClass itin>
1599 : PseudoNLdSt<(outs GPR:$wb),
1600 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1601 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1602class VSTQQQQLNPseudo<InstrItinClass itin>
1603 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1604 itin, "">;
1605class VSTQQQQLNWBPseudo<InstrItinClass itin>
1606 : PseudoNLdSt<(outs GPR:$wb),
1607 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1608 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1609
Bob Wilsonb07c1712009-10-07 21:53:04 +00001610// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001611class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1612 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001613 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001614 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001615 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1616 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001617 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001618 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001619}
Mon P Wang183c6272011-05-09 17:47:27 +00001620class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1621 PatFrag StoreOp, SDNode ExtractOp>
1622 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1623 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1624 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001625 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001626 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001627 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001628}
Bob Wilsond168cef2010-11-03 16:24:53 +00001629class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1630 : VSTQLNPseudo<IIC_VST1ln> {
1631 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1632 addrmode6:$addr)];
1633}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001634
Bob Wilsond168cef2010-11-03 16:24:53 +00001635def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1636 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001637 let Inst{7-5} = lane{2-0};
1638}
Bob Wilsond168cef2010-11-03 16:24:53 +00001639def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1640 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001641 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001642 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001643}
Mon P Wang183c6272011-05-09 17:47:27 +00001644
1645def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001646 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001647 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001648}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001649
Bob Wilsond168cef2010-11-03 16:24:53 +00001650def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1651def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1652def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001653
Bob Wilson746fa172010-12-10 22:13:32 +00001654def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1655 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1656def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1657 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1658
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001659// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001660class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1661 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001662 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001663 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001664 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001665 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001666 "$Rn.addr = $wb",
1667 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001668 addrmode6:$Rn, am6offset:$Rm))]> {
1669 let DecoderMethod = "DecodeVST1LN";
1670}
Bob Wilsonda525062011-02-25 06:42:42 +00001671class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1672 : VSTQLNWBPseudo<IIC_VST1lnu> {
1673 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1674 addrmode6:$addr, am6offset:$offset))];
1675}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001676
Bob Wilsonda525062011-02-25 06:42:42 +00001677def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1678 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001679 let Inst{7-5} = lane{2-0};
1680}
Bob Wilsonda525062011-02-25 06:42:42 +00001681def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1682 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001683 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001684 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001685}
Bob Wilsonda525062011-02-25 06:42:42 +00001686def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1687 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001688 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001689 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001690}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001691
Bob Wilsonda525062011-02-25 06:42:42 +00001692def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1693def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1694def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1695
1696let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001697
Bob Wilson8a3198b2009-09-01 18:51:56 +00001698// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001699class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001700 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001701 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1702 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001703 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001704 let Rm = 0b1111;
1705 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001706 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001707}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001708
Owen Andersonb20594f2010-11-02 22:18:18 +00001709def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1710 let Inst{7-5} = lane{2-0};
1711}
1712def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1713 let Inst{7-6} = lane{1-0};
1714}
1715def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1716 let Inst{7} = lane{0};
1717}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001718
Evan Cheng60ff8792010-10-11 22:03:18 +00001719def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1720def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1721def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001722
Bob Wilson41315282010-03-20 20:39:53 +00001723// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001724def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1725 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001726 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001727}
1728def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1729 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001730 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001731}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001732
Evan Cheng60ff8792010-10-11 22:03:18 +00001733def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1734def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001735
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001736// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001737class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001738 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001739 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001740 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001741 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001742 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001743 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001744 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001745}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001746
Owen Andersonb20594f2010-11-02 22:18:18 +00001747def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1748 let Inst{7-5} = lane{2-0};
1749}
1750def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1751 let Inst{7-6} = lane{1-0};
1752}
1753def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1754 let Inst{7} = lane{0};
1755}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001756
Evan Cheng60ff8792010-10-11 22:03:18 +00001757def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1758def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1759def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001760
Owen Andersonb20594f2010-11-02 22:18:18 +00001761def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1762 let Inst{7-6} = lane{1-0};
1763}
1764def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1765 let Inst{7} = lane{0};
1766}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001767
Evan Cheng60ff8792010-10-11 22:03:18 +00001768def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1769def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001770
Bob Wilson8a3198b2009-09-01 18:51:56 +00001771// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001772class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001773 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001774 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001775 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001776 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1777 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001778 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001779}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001780
Owen Andersonb20594f2010-11-02 22:18:18 +00001781def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1782 let Inst{7-5} = lane{2-0};
1783}
1784def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1785 let Inst{7-6} = lane{1-0};
1786}
1787def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1788 let Inst{7} = lane{0};
1789}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001790
Evan Cheng60ff8792010-10-11 22:03:18 +00001791def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1792def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1793def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001794
Bob Wilson41315282010-03-20 20:39:53 +00001795// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001796def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1797 let Inst{7-6} = lane{1-0};
1798}
1799def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1800 let Inst{7} = lane{0};
1801}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001802
Evan Cheng60ff8792010-10-11 22:03:18 +00001803def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1804def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001805
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001806// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001807class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001808 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001809 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001810 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001811 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001812 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001813 "$Rn.addr = $wb", []> {
1814 let DecoderMethod = "DecodeVST3LN";
1815}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001816
Owen Andersonb20594f2010-11-02 22:18:18 +00001817def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1818 let Inst{7-5} = lane{2-0};
1819}
1820def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1821 let Inst{7-6} = lane{1-0};
1822}
1823def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1824 let Inst{7} = lane{0};
1825}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001826
Evan Cheng60ff8792010-10-11 22:03:18 +00001827def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1828def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1829def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001830
Owen Andersonb20594f2010-11-02 22:18:18 +00001831def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1832 let Inst{7-6} = lane{1-0};
1833}
1834def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1835 let Inst{7} = lane{0};
1836}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001837
Evan Cheng60ff8792010-10-11 22:03:18 +00001838def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1839def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001840
Bob Wilson8a3198b2009-09-01 18:51:56 +00001841// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001842class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001843 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001844 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001845 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001846 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001847 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001848 let Rm = 0b1111;
1849 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001850 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001851}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001852
Owen Andersonb20594f2010-11-02 22:18:18 +00001853def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1854 let Inst{7-5} = lane{2-0};
1855}
1856def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1857 let Inst{7-6} = lane{1-0};
1858}
1859def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1860 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001861 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001862}
Bob Wilson56311392009-10-09 00:01:36 +00001863
Evan Cheng60ff8792010-10-11 22:03:18 +00001864def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1865def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1866def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001867
Bob Wilson41315282010-03-20 20:39:53 +00001868// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001869def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1870 let Inst{7-6} = lane{1-0};
1871}
1872def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1873 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001874 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001875}
Bob Wilson56311392009-10-09 00:01:36 +00001876
Evan Cheng60ff8792010-10-11 22:03:18 +00001877def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1878def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001879
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001880// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001881class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001882 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001883 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001884 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001885 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001886 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1887 "$Rn.addr = $wb", []> {
1888 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001889 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001890}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001891
Owen Andersonb20594f2010-11-02 22:18:18 +00001892def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1893 let Inst{7-5} = lane{2-0};
1894}
1895def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1896 let Inst{7-6} = lane{1-0};
1897}
1898def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1899 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001900 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001901}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001902
Evan Cheng60ff8792010-10-11 22:03:18 +00001903def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1904def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1905def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001906
Owen Andersonb20594f2010-11-02 22:18:18 +00001907def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1908 let Inst{7-6} = lane{1-0};
1909}
1910def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1911 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001912 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001913}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001914
Evan Cheng60ff8792010-10-11 22:03:18 +00001915def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1916def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001917
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001918} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001919
Bob Wilson205a5ca2009-07-08 18:11:30 +00001920
Bob Wilson5bafff32009-06-22 23:27:02 +00001921//===----------------------------------------------------------------------===//
1922// NEON pattern fragments
1923//===----------------------------------------------------------------------===//
1924
1925// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001926def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001927 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1928 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001929}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001930def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001931 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1932 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001933}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001934def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001935 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1936 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001937}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001938def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001939 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1940 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001941}]>;
1942
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001943// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001944def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001945 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1946 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001947}]>;
1948
Bob Wilson5bafff32009-06-22 23:27:02 +00001949// Translate lane numbers from Q registers to D subregs.
1950def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001951 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001952}]>;
1953def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001954 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001955}]>;
1956def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001957 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001958}]>;
1959
1960//===----------------------------------------------------------------------===//
1961// Instruction Classes
1962//===----------------------------------------------------------------------===//
1963
Bob Wilson4711d5c2010-12-13 23:02:37 +00001964// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001965class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001966 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1967 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001968 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1969 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1970 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001971class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001972 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1973 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001974 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1975 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1976 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001977
Bob Wilson69bfbd62010-02-17 22:42:54 +00001978// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001979class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001980 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001981 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001982 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001983 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1984 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1985 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001986class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001987 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001988 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001989 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001990 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1991 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1992 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001993
Bob Wilson973a0742010-08-30 20:02:30 +00001994// Narrow 2-register operations.
1995class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1996 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1997 InstrItinClass itin, string OpcodeStr, string Dt,
1998 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001999 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2000 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2001 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002002
Bob Wilson5bafff32009-06-22 23:27:02 +00002003// Narrow 2-register intrinsics.
2004class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2005 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002006 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002007 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002008 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2009 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2010 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002011
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002012// Long 2-register operations (currently only used for VMOVL).
2013class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2014 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2015 InstrItinClass itin, string OpcodeStr, string Dt,
2016 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002017 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2018 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2019 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002020
Bob Wilson04063562010-12-15 22:14:12 +00002021// Long 2-register intrinsics.
2022class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2023 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2024 InstrItinClass itin, string OpcodeStr, string Dt,
2025 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2026 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2027 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2028 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2029
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002030// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002031class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002032 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002033 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002034 OpcodeStr, Dt, "$Vd, $Vm",
2035 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002036class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002037 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002038 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2039 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2040 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002041
Bob Wilson4711d5c2010-12-13 23:02:37 +00002042// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002043class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002044 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002045 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002046 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002047 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2048 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2049 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002050 let isCommutable = Commutable;
2051}
2052// Same as N3VD but no data type.
2053class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2054 InstrItinClass itin, string OpcodeStr,
2055 ValueType ResTy, ValueType OpTy,
2056 SDNode OpNode, bit Commutable>
2057 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002058 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2059 OpcodeStr, "$Vd, $Vn, $Vm", "",
2060 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002061 let isCommutable = Commutable;
2062}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002063
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002064class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002065 InstrItinClass itin, string OpcodeStr, string Dt,
2066 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002067 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002068 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2069 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002070 [(set (Ty DPR:$Vd),
2071 (Ty (ShOp (Ty DPR:$Vn),
2072 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002073 let isCommutable = 0;
2074}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002075class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002076 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002077 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002078 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2079 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002080 [(set (Ty DPR:$Vd),
2081 (Ty (ShOp (Ty DPR:$Vn),
2082 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002083 let isCommutable = 0;
2084}
2085
Bob Wilson5bafff32009-06-22 23:27:02 +00002086class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002087 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002088 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002089 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002090 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2091 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2092 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002093 let isCommutable = Commutable;
2094}
2095class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2096 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002097 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002098 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002099 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2100 OpcodeStr, "$Vd, $Vn, $Vm", "",
2101 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002102 let isCommutable = Commutable;
2103}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002104class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002105 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002106 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002107 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002108 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2109 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002110 [(set (ResTy QPR:$Vd),
2111 (ResTy (ShOp (ResTy QPR:$Vn),
2112 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002113 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002114 let isCommutable = 0;
2115}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002116class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002117 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002118 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002119 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2120 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002121 [(set (ResTy QPR:$Vd),
2122 (ResTy (ShOp (ResTy QPR:$Vn),
2123 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002124 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002125 let isCommutable = 0;
2126}
Bob Wilson5bafff32009-06-22 23:27:02 +00002127
2128// Basic 3-register intrinsics, both double- and quad-register.
2129class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002130 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002131 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002132 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002133 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2134 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2135 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002136 let isCommutable = Commutable;
2137}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002138class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002139 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002140 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002141 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2142 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002143 [(set (Ty DPR:$Vd),
2144 (Ty (IntOp (Ty DPR:$Vn),
2145 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002146 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002147 let isCommutable = 0;
2148}
David Goodwin658ea602009-09-25 18:38:29 +00002149class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002150 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002151 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002152 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2153 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002154 [(set (Ty DPR:$Vd),
2155 (Ty (IntOp (Ty DPR:$Vn),
2156 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002157 let isCommutable = 0;
2158}
Owen Anderson3557d002010-10-26 20:56:57 +00002159class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2160 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002161 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002162 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2163 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2164 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2165 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002166 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002167}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002168
Bob Wilson5bafff32009-06-22 23:27:02 +00002169class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002170 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002171 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002172 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002173 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2174 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2175 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002176 let isCommutable = Commutable;
2177}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002178class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002179 string OpcodeStr, string Dt,
2180 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002181 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002182 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2183 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002184 [(set (ResTy QPR:$Vd),
2185 (ResTy (IntOp (ResTy QPR:$Vn),
2186 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002187 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002188 let isCommutable = 0;
2189}
David Goodwin658ea602009-09-25 18:38:29 +00002190class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002191 string OpcodeStr, string Dt,
2192 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002193 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002194 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2195 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002196 [(set (ResTy QPR:$Vd),
2197 (ResTy (IntOp (ResTy QPR:$Vn),
2198 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002199 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002200 let isCommutable = 0;
2201}
Owen Anderson3557d002010-10-26 20:56:57 +00002202class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2203 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002204 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002205 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2206 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2207 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2208 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002209 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002210}
Bob Wilson5bafff32009-06-22 23:27:02 +00002211
Bob Wilson4711d5c2010-12-13 23:02:37 +00002212// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002213class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002214 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002215 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002216 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002217 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2218 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2219 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2220 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2221
David Goodwin658ea602009-09-25 18:38:29 +00002222class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002223 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002224 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002225 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002226 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002227 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002228 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002229 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002230 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002231 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002232 (Ty (MulOp DPR:$Vn,
2233 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002234 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002235class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002236 string OpcodeStr, string Dt,
2237 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002238 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002239 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002240 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002241 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002242 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002243 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002244 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002245 (Ty (MulOp DPR:$Vn,
2246 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002247 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002248
Bob Wilson5bafff32009-06-22 23:27:02 +00002249class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002250 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002251 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002252 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002253 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2254 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2255 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2256 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002257class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002258 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002259 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002260 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002261 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002262 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002263 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002264 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002265 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002266 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002267 (ResTy (MulOp QPR:$Vn,
2268 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002269 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002270class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002271 string OpcodeStr, string Dt,
2272 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002273 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002274 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002275 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002276 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002277 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002278 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002279 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002280 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002281 (ResTy (MulOp QPR:$Vn,
2282 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002283 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002284
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002285// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2286class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2287 InstrItinClass itin, string OpcodeStr, string Dt,
2288 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2289 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002290 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2291 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2292 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2293 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002294class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2295 InstrItinClass itin, string OpcodeStr, string Dt,
2296 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2297 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002298 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2299 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2300 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2301 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002302
Bob Wilson5bafff32009-06-22 23:27:02 +00002303// Neon 3-argument intrinsics, both double- and quad-register.
2304// The destination register is also used as the first source operand register.
2305class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002306 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002307 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002308 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002309 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2310 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2311 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2312 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002313class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002314 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002315 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002316 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002317 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2318 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2319 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2320 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002321
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002322// Long Multiply-Add/Sub operations.
2323class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2324 InstrItinClass itin, string OpcodeStr, string Dt,
2325 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2326 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002327 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2328 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2329 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2330 (TyQ (MulOp (TyD DPR:$Vn),
2331 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002332class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2333 InstrItinClass itin, string OpcodeStr, string Dt,
2334 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002335 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002336 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002337 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002338 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002339 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002340 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002341 (TyQ (MulOp (TyD DPR:$Vn),
2342 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002343 imm:$lane))))))]>;
2344class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2345 InstrItinClass itin, string OpcodeStr, string Dt,
2346 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002347 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002348 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002349 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002350 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002351 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002352 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002353 (TyQ (MulOp (TyD DPR:$Vn),
2354 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002355 imm:$lane))))))]>;
2356
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002357// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2358class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2359 InstrItinClass itin, string OpcodeStr, string Dt,
2360 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2361 SDNode OpNode>
2362 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002363 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2364 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2365 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2366 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2367 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002368
Bob Wilson5bafff32009-06-22 23:27:02 +00002369// Neon Long 3-argument intrinsic. The destination register is
2370// a quad-register and is also used as the first source operand register.
2371class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002372 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002373 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002374 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002375 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2376 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2377 [(set QPR:$Vd,
2378 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002379class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002380 string OpcodeStr, string Dt,
2381 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002382 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002383 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002384 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002385 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002386 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002387 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002388 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002389 (OpTy DPR:$Vn),
2390 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002391 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002392class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2393 InstrItinClass itin, string OpcodeStr, string Dt,
2394 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002395 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002396 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002397 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002398 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002399 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002400 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002401 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002402 (OpTy DPR:$Vn),
2403 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002404 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002405
Bob Wilson5bafff32009-06-22 23:27:02 +00002406// Narrowing 3-register intrinsics.
2407class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002408 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002409 Intrinsic IntOp, bit Commutable>
2410 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002411 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2412 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2413 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002414 let isCommutable = Commutable;
2415}
2416
Bob Wilson04d6c282010-08-29 05:57:34 +00002417// Long 3-register operations.
2418class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2419 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002420 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2421 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002422 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2423 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2424 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002425 let isCommutable = Commutable;
2426}
2427class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2428 InstrItinClass itin, string OpcodeStr, string Dt,
2429 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002430 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002431 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2432 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002433 [(set QPR:$Vd,
2434 (TyQ (OpNode (TyD DPR:$Vn),
2435 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002436class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2437 InstrItinClass itin, string OpcodeStr, string Dt,
2438 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002439 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002440 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2441 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002442 [(set QPR:$Vd,
2443 (TyQ (OpNode (TyD DPR:$Vn),
2444 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002445
2446// Long 3-register operations with explicitly extended operands.
2447class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2448 InstrItinClass itin, string OpcodeStr, string Dt,
2449 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2450 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002451 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002452 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2453 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2454 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2455 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002456 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002457}
2458
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002459// Long 3-register intrinsics with explicit extend (VABDL).
2460class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2461 InstrItinClass itin, string OpcodeStr, string Dt,
2462 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2463 bit Commutable>
2464 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002465 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2466 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2467 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2468 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002469 let isCommutable = Commutable;
2470}
2471
Bob Wilson5bafff32009-06-22 23:27:02 +00002472// Long 3-register intrinsics.
2473class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002474 InstrItinClass itin, string OpcodeStr, string Dt,
2475 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002476 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002477 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2478 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2479 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002480 let isCommutable = Commutable;
2481}
David Goodwin658ea602009-09-25 18:38:29 +00002482class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002483 string OpcodeStr, string Dt,
2484 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002485 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002486 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2487 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002488 [(set (ResTy QPR:$Vd),
2489 (ResTy (IntOp (OpTy DPR:$Vn),
2490 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002491 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002492class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2493 InstrItinClass itin, string OpcodeStr, string Dt,
2494 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002495 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002496 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2497 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002498 [(set (ResTy QPR:$Vd),
2499 (ResTy (IntOp (OpTy DPR:$Vn),
2500 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002501 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002502
Bob Wilson04d6c282010-08-29 05:57:34 +00002503// Wide 3-register operations.
2504class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2505 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2506 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002507 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002508 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2509 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2510 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2511 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002512 let isCommutable = Commutable;
2513}
2514
2515// Pairwise long 2-register intrinsics, both double- and quad-register.
2516class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002517 bits<2> op17_16, bits<5> op11_7, bit op4,
2518 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002519 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002520 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2521 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2522 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002523class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002524 bits<2> op17_16, bits<5> op11_7, bit op4,
2525 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002526 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002527 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2528 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2529 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002530
2531// Pairwise long 2-register accumulate intrinsics,
2532// both double- and quad-register.
2533// The destination register is also used as the first source operand register.
2534class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002535 bits<2> op17_16, bits<5> op11_7, bit op4,
2536 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002537 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2538 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002539 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2540 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2541 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002542class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002543 bits<2> op17_16, bits<5> op11_7, bit op4,
2544 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002545 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2546 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002547 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2548 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2549 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002550
2551// Shift by immediate,
2552// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002553class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002554 Format f, InstrItinClass itin, Operand ImmTy,
2555 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002556 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002557 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002558 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2559 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002560class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002561 Format f, InstrItinClass itin, Operand ImmTy,
2562 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002563 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002564 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002565 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2566 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002567
Johnny Chen6c8648b2010-03-17 23:26:50 +00002568// Long shift by immediate.
2569class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2570 string OpcodeStr, string Dt,
2571 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2572 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002573 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2574 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2575 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002576 (i32 imm:$SIMM))))]>;
2577
Bob Wilson5bafff32009-06-22 23:27:02 +00002578// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002579class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002580 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002581 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002582 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002583 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002584 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2585 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002586 (i32 imm:$SIMM))))]>;
2587
2588// Shift right by immediate and accumulate,
2589// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002590class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002591 Operand ImmTy, string OpcodeStr, string Dt,
2592 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002593 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002594 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002595 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2596 [(set DPR:$Vd, (Ty (add DPR:$src1,
2597 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002598class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002599 Operand ImmTy, string OpcodeStr, string Dt,
2600 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002601 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002602 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002603 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2604 [(set QPR:$Vd, (Ty (add QPR:$src1,
2605 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002606
2607// Shift by immediate and insert,
2608// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002609class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002610 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2611 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002612 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002613 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002614 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2615 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002616class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002617 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2618 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002619 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002620 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002621 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2622 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002623
2624// Convert, with fractional bits immediate,
2625// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002626class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002627 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002628 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002629 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002630 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2631 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2632 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002633class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002634 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002635 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002636 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002637 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2638 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2639 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002640
2641//===----------------------------------------------------------------------===//
2642// Multiclasses
2643//===----------------------------------------------------------------------===//
2644
Bob Wilson916ac5b2009-10-03 04:44:16 +00002645// Abbreviations used in multiclass suffixes:
2646// Q = quarter int (8 bit) elements
2647// H = half int (16 bit) elements
2648// S = single int (32 bit) elements
2649// D = double int (64 bit) elements
2650
Bob Wilson094dd802010-12-18 00:42:58 +00002651// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002652
Bob Wilson094dd802010-12-18 00:42:58 +00002653// Neon 2-register comparisons.
2654// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002655multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2656 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002657 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002658 // 64-bit vector types.
2659 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002660 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002661 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002662 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002663 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002664 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002665 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002666 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002667 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002668 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002669 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002670 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002671 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002672 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002673 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002674 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002675 let Inst{10} = 1; // overwrite F = 1
2676 }
2677
2678 // 128-bit vector types.
2679 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002680 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002681 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002682 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002683 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002684 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002685 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002686 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002687 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002688 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002689 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002690 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002691 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002692 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002693 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002694 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002695 let Inst{10} = 1; // overwrite F = 1
2696 }
2697}
2698
Bob Wilson094dd802010-12-18 00:42:58 +00002699
2700// Neon 2-register vector intrinsics,
2701// element sizes of 8, 16 and 32 bits:
2702multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2703 bits<5> op11_7, bit op4,
2704 InstrItinClass itinD, InstrItinClass itinQ,
2705 string OpcodeStr, string Dt, Intrinsic IntOp> {
2706 // 64-bit vector types.
2707 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2708 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2709 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2710 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2711 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2712 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2713
2714 // 128-bit vector types.
2715 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2716 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2717 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2718 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2719 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2720 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2721}
2722
2723
2724// Neon Narrowing 2-register vector operations,
2725// source operand element sizes of 16, 32 and 64 bits:
2726multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2727 bits<5> op11_7, bit op6, bit op4,
2728 InstrItinClass itin, string OpcodeStr, string Dt,
2729 SDNode OpNode> {
2730 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2731 itin, OpcodeStr, !strconcat(Dt, "16"),
2732 v8i8, v8i16, OpNode>;
2733 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2734 itin, OpcodeStr, !strconcat(Dt, "32"),
2735 v4i16, v4i32, OpNode>;
2736 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2737 itin, OpcodeStr, !strconcat(Dt, "64"),
2738 v2i32, v2i64, OpNode>;
2739}
2740
2741// Neon Narrowing 2-register vector intrinsics,
2742// source operand element sizes of 16, 32 and 64 bits:
2743multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2744 bits<5> op11_7, bit op6, bit op4,
2745 InstrItinClass itin, string OpcodeStr, string Dt,
2746 Intrinsic IntOp> {
2747 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2748 itin, OpcodeStr, !strconcat(Dt, "16"),
2749 v8i8, v8i16, IntOp>;
2750 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2751 itin, OpcodeStr, !strconcat(Dt, "32"),
2752 v4i16, v4i32, IntOp>;
2753 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2754 itin, OpcodeStr, !strconcat(Dt, "64"),
2755 v2i32, v2i64, IntOp>;
2756}
2757
2758
2759// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2760// source operand element sizes of 16, 32 and 64 bits:
2761multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2762 string OpcodeStr, string Dt, SDNode OpNode> {
2763 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2764 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2765 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2766 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2767 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2768 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2769}
2770
2771
Bob Wilson5bafff32009-06-22 23:27:02 +00002772// Neon 3-register vector operations.
2773
2774// First with only element sizes of 8, 16 and 32 bits:
2775multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002776 InstrItinClass itinD16, InstrItinClass itinD32,
2777 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002778 string OpcodeStr, string Dt,
2779 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002780 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002781 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002782 OpcodeStr, !strconcat(Dt, "8"),
2783 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002784 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002785 OpcodeStr, !strconcat(Dt, "16"),
2786 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002787 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002788 OpcodeStr, !strconcat(Dt, "32"),
2789 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002790
2791 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002792 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002793 OpcodeStr, !strconcat(Dt, "8"),
2794 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002795 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002796 OpcodeStr, !strconcat(Dt, "16"),
2797 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002798 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002799 OpcodeStr, !strconcat(Dt, "32"),
2800 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002801}
2802
Evan Chengf81bf152009-11-23 21:57:23 +00002803multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2804 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2805 v4i16, ShOp>;
2806 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002807 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002808 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002809 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002810 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002811 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002812}
2813
Bob Wilson5bafff32009-06-22 23:27:02 +00002814// ....then also with element size 64 bits:
2815multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002816 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002817 string OpcodeStr, string Dt,
2818 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002819 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002820 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002821 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002822 OpcodeStr, !strconcat(Dt, "64"),
2823 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002824 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002825 OpcodeStr, !strconcat(Dt, "64"),
2826 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002827}
2828
2829
Bob Wilson5bafff32009-06-22 23:27:02 +00002830// Neon 3-register vector intrinsics.
2831
2832// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002833multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002834 InstrItinClass itinD16, InstrItinClass itinD32,
2835 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002836 string OpcodeStr, string Dt,
2837 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002838 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002839 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002840 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002841 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002842 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002843 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002844 v2i32, v2i32, IntOp, Commutable>;
2845
2846 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002847 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002848 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002849 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002850 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002851 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002852 v4i32, v4i32, IntOp, Commutable>;
2853}
Owen Anderson3557d002010-10-26 20:56:57 +00002854multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2855 InstrItinClass itinD16, InstrItinClass itinD32,
2856 InstrItinClass itinQ16, InstrItinClass itinQ32,
2857 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002858 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002859 // 64-bit vector types.
2860 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2861 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002862 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002863 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2864 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002865 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002866
2867 // 128-bit vector types.
2868 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2869 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002870 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002871 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2872 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002873 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002874}
Bob Wilson5bafff32009-06-22 23:27:02 +00002875
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002876multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002877 InstrItinClass itinD16, InstrItinClass itinD32,
2878 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002879 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002880 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002881 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002882 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002883 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002884 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002885 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002886 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002887 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002888}
2889
Bob Wilson5bafff32009-06-22 23:27:02 +00002890// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002891multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002892 InstrItinClass itinD16, InstrItinClass itinD32,
2893 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002894 string OpcodeStr, string Dt,
2895 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002896 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002897 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002898 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002899 OpcodeStr, !strconcat(Dt, "8"),
2900 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002901 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002902 OpcodeStr, !strconcat(Dt, "8"),
2903 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002904}
Owen Anderson3557d002010-10-26 20:56:57 +00002905multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2906 InstrItinClass itinD16, InstrItinClass itinD32,
2907 InstrItinClass itinQ16, InstrItinClass itinQ32,
2908 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002909 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002910 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002911 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002912 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2913 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002914 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002915 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2916 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002917 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002918}
2919
Bob Wilson5bafff32009-06-22 23:27:02 +00002920
2921// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002922multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002923 InstrItinClass itinD16, InstrItinClass itinD32,
2924 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002925 string OpcodeStr, string Dt,
2926 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002927 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002928 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002929 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002930 OpcodeStr, !strconcat(Dt, "64"),
2931 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002932 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002933 OpcodeStr, !strconcat(Dt, "64"),
2934 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002935}
Owen Anderson3557d002010-10-26 20:56:57 +00002936multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2937 InstrItinClass itinD16, InstrItinClass itinD32,
2938 InstrItinClass itinQ16, InstrItinClass itinQ32,
2939 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002940 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002941 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002942 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002943 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2944 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002945 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002946 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2947 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002948 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002949}
Bob Wilson5bafff32009-06-22 23:27:02 +00002950
Bob Wilson5bafff32009-06-22 23:27:02 +00002951// Neon Narrowing 3-register vector intrinsics,
2952// source operand element sizes of 16, 32 and 64 bits:
2953multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002954 string OpcodeStr, string Dt,
2955 Intrinsic IntOp, bit Commutable = 0> {
2956 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2957 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002958 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002959 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2960 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002961 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002962 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2963 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002964 v2i32, v2i64, IntOp, Commutable>;
2965}
2966
2967
Bob Wilson04d6c282010-08-29 05:57:34 +00002968// Neon Long 3-register vector operations.
2969
2970multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2971 InstrItinClass itin16, InstrItinClass itin32,
2972 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002973 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002974 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2975 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002976 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002977 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002978 OpcodeStr, !strconcat(Dt, "16"),
2979 v4i32, v4i16, OpNode, Commutable>;
2980 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2981 OpcodeStr, !strconcat(Dt, "32"),
2982 v2i64, v2i32, OpNode, Commutable>;
2983}
2984
2985multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2986 InstrItinClass itin, string OpcodeStr, string Dt,
2987 SDNode OpNode> {
2988 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2989 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2990 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2991 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2992}
2993
2994multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2995 InstrItinClass itin16, InstrItinClass itin32,
2996 string OpcodeStr, string Dt,
2997 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2998 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2999 OpcodeStr, !strconcat(Dt, "8"),
3000 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003001 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003002 OpcodeStr, !strconcat(Dt, "16"),
3003 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3004 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3005 OpcodeStr, !strconcat(Dt, "32"),
3006 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003007}
3008
Bob Wilson5bafff32009-06-22 23:27:02 +00003009// Neon Long 3-register vector intrinsics.
3010
3011// First with only element sizes of 16 and 32 bits:
3012multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003013 InstrItinClass itin16, InstrItinClass itin32,
3014 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003015 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003016 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003017 OpcodeStr, !strconcat(Dt, "16"),
3018 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003019 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003020 OpcodeStr, !strconcat(Dt, "32"),
3021 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003022}
3023
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003024multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003025 InstrItinClass itin, string OpcodeStr, string Dt,
3026 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003027 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003028 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003029 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003030 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003031}
3032
Bob Wilson5bafff32009-06-22 23:27:02 +00003033// ....then also with element size of 8 bits:
3034multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003035 InstrItinClass itin16, InstrItinClass itin32,
3036 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003037 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003038 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003039 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003040 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003041 OpcodeStr, !strconcat(Dt, "8"),
3042 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003043}
3044
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003045// ....with explicit extend (VABDL).
3046multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3047 InstrItinClass itin, string OpcodeStr, string Dt,
3048 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3049 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3050 OpcodeStr, !strconcat(Dt, "8"),
3051 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003052 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003053 OpcodeStr, !strconcat(Dt, "16"),
3054 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3055 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3056 OpcodeStr, !strconcat(Dt, "32"),
3057 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3058}
3059
Bob Wilson5bafff32009-06-22 23:27:02 +00003060
3061// Neon Wide 3-register vector intrinsics,
3062// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003063multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3064 string OpcodeStr, string Dt,
3065 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3066 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3067 OpcodeStr, !strconcat(Dt, "8"),
3068 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3069 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3070 OpcodeStr, !strconcat(Dt, "16"),
3071 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3072 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3073 OpcodeStr, !strconcat(Dt, "32"),
3074 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003075}
3076
3077
3078// Neon Multiply-Op vector operations,
3079// element sizes of 8, 16 and 32 bits:
3080multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003081 InstrItinClass itinD16, InstrItinClass itinD32,
3082 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003083 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003084 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003085 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003086 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003087 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003088 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003089 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003090 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003091
3092 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003093 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003094 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003095 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003096 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003097 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003098 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003099}
3100
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003101multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003102 InstrItinClass itinD16, InstrItinClass itinD32,
3103 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003104 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003105 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003106 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003107 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003108 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003109 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003110 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3111 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003112 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003113 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3114 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003115}
Bob Wilson5bafff32009-06-22 23:27:02 +00003116
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003117// Neon Intrinsic-Op vector operations,
3118// element sizes of 8, 16 and 32 bits:
3119multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3120 InstrItinClass itinD, InstrItinClass itinQ,
3121 string OpcodeStr, string Dt, Intrinsic IntOp,
3122 SDNode OpNode> {
3123 // 64-bit vector types.
3124 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3125 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3126 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3127 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3128 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3129 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3130
3131 // 128-bit vector types.
3132 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3133 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3134 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3135 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3136 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3137 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3138}
3139
Bob Wilson5bafff32009-06-22 23:27:02 +00003140// Neon 3-argument intrinsics,
3141// element sizes of 8, 16 and 32 bits:
3142multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003143 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003144 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003145 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003146 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003147 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003148 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003149 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003150 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003151 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003152
3153 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003154 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003155 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003156 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003157 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003158 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003159 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003160}
3161
3162
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003163// Neon Long Multiply-Op vector operations,
3164// element sizes of 8, 16 and 32 bits:
3165multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3166 InstrItinClass itin16, InstrItinClass itin32,
3167 string OpcodeStr, string Dt, SDNode MulOp,
3168 SDNode OpNode> {
3169 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3170 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3171 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3172 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3173 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3174 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3175}
3176
3177multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3178 string Dt, SDNode MulOp, SDNode OpNode> {
3179 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3180 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3181 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3182 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3183}
3184
3185
Bob Wilson5bafff32009-06-22 23:27:02 +00003186// Neon Long 3-argument intrinsics.
3187
3188// First with only element sizes of 16 and 32 bits:
3189multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003190 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003191 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003192 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003193 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003194 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003195 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003196}
3197
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003198multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003199 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003200 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003201 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003202 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003203 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003204}
3205
Bob Wilson5bafff32009-06-22 23:27:02 +00003206// ....then also with element size of 8 bits:
3207multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003208 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003209 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003210 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3211 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003212 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003213}
3214
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003215// ....with explicit extend (VABAL).
3216multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3217 InstrItinClass itin, string OpcodeStr, string Dt,
3218 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3219 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3220 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3221 IntOp, ExtOp, OpNode>;
3222 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3223 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3224 IntOp, ExtOp, OpNode>;
3225 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3226 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3227 IntOp, ExtOp, OpNode>;
3228}
3229
Bob Wilson5bafff32009-06-22 23:27:02 +00003230
Bob Wilson5bafff32009-06-22 23:27:02 +00003231// Neon Pairwise long 2-register intrinsics,
3232// element sizes of 8, 16 and 32 bits:
3233multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3234 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003235 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003236 // 64-bit vector types.
3237 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003238 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003239 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003240 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003241 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003242 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003243
3244 // 128-bit vector types.
3245 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003246 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003247 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003248 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003249 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003250 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003251}
3252
3253
3254// Neon Pairwise long 2-register accumulate intrinsics,
3255// element sizes of 8, 16 and 32 bits:
3256multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3257 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003258 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003259 // 64-bit vector types.
3260 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003261 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003262 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003263 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003264 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003265 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003266
3267 // 128-bit vector types.
3268 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003269 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003270 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003271 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003272 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003273 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003274}
3275
3276
3277// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003278// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003279// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003280multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3281 InstrItinClass itin, string OpcodeStr, string Dt,
3282 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003283 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003284 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003285 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003286 let Inst{21-19} = 0b001; // imm6 = 001xxx
3287 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003288 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003289 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003290 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3291 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003292 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003293 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003294 let Inst{21} = 0b1; // imm6 = 1xxxxx
3295 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003296 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003297 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003298 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003299
3300 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003301 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003302 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003303 let Inst{21-19} = 0b001; // imm6 = 001xxx
3304 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003305 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003306 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003307 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3308 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003309 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003310 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003311 let Inst{21} = 0b1; // imm6 = 1xxxxx
3312 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003313 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3314 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3315 // imm6 = xxxxxx
3316}
3317multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3318 InstrItinClass itin, string OpcodeStr, string Dt,
3319 SDNode OpNode> {
3320 // 64-bit vector types.
3321 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3322 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3323 let Inst{21-19} = 0b001; // imm6 = 001xxx
3324 }
3325 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3326 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3327 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3328 }
3329 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3330 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3331 let Inst{21} = 0b1; // imm6 = 1xxxxx
3332 }
3333 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3334 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3335 // imm6 = xxxxxx
3336
3337 // 128-bit vector types.
3338 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3339 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3340 let Inst{21-19} = 0b001; // imm6 = 001xxx
3341 }
3342 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3343 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3344 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3345 }
3346 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3347 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3348 let Inst{21} = 0b1; // imm6 = 1xxxxx
3349 }
3350 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003351 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003352 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003353}
3354
Bob Wilson5bafff32009-06-22 23:27:02 +00003355// Neon Shift-Accumulate vector operations,
3356// element sizes of 8, 16, 32 and 64 bits:
3357multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003358 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003359 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003360 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003361 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003362 let Inst{21-19} = 0b001; // imm6 = 001xxx
3363 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003364 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003365 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003366 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3367 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003368 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003369 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003370 let Inst{21} = 0b1; // imm6 = 1xxxxx
3371 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003372 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003373 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003374 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003375
3376 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003377 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003378 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003379 let Inst{21-19} = 0b001; // imm6 = 001xxx
3380 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003381 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003382 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003383 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3384 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003385 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003386 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003387 let Inst{21} = 0b1; // imm6 = 1xxxxx
3388 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003389 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003390 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003391 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003392}
3393
Bob Wilson5bafff32009-06-22 23:27:02 +00003394// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003395// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003396// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003397multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3398 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003399 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003400 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3401 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003402 let Inst{21-19} = 0b001; // imm6 = 001xxx
3403 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003404 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3405 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003406 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3407 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003408 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3409 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003410 let Inst{21} = 0b1; // imm6 = 1xxxxx
3411 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003412 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3413 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003414 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003415
3416 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003417 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3418 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003419 let Inst{21-19} = 0b001; // imm6 = 001xxx
3420 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003421 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3422 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003423 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3424 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003425 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3426 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003427 let Inst{21} = 0b1; // imm6 = 1xxxxx
3428 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003429 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3430 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3431 // imm6 = xxxxxx
3432}
3433multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3434 string OpcodeStr> {
3435 // 64-bit vector types.
3436 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3437 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3438 let Inst{21-19} = 0b001; // imm6 = 001xxx
3439 }
3440 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3441 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3442 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3443 }
3444 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3445 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3446 let Inst{21} = 0b1; // imm6 = 1xxxxx
3447 }
3448 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3449 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3450 // imm6 = xxxxxx
3451
3452 // 128-bit vector types.
3453 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3454 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3455 let Inst{21-19} = 0b001; // imm6 = 001xxx
3456 }
3457 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3458 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3459 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3460 }
3461 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3462 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3463 let Inst{21} = 0b1; // imm6 = 1xxxxx
3464 }
3465 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3466 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003467 // imm6 = xxxxxx
3468}
3469
3470// Neon Shift Long operations,
3471// element sizes of 8, 16, 32 bits:
3472multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003473 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003474 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003475 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003476 let Inst{21-19} = 0b001; // imm6 = 001xxx
3477 }
3478 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003479 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003480 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3481 }
3482 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003483 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003484 let Inst{21} = 0b1; // imm6 = 1xxxxx
3485 }
3486}
3487
3488// Neon Shift Narrow operations,
3489// element sizes of 16, 32, 64 bits:
3490multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003491 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003492 SDNode OpNode> {
3493 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003494 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003495 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003496 let Inst{21-19} = 0b001; // imm6 = 001xxx
3497 }
3498 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003499 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003500 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003501 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3502 }
3503 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003504 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003505 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003506 let Inst{21} = 0b1; // imm6 = 1xxxxx
3507 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003508}
3509
3510//===----------------------------------------------------------------------===//
3511// Instruction Definitions.
3512//===----------------------------------------------------------------------===//
3513
3514// Vector Add Operations.
3515
3516// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003517defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003518 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003519def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003520 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003521def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003522 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003523// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003524defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3525 "vaddl", "s", add, sext, 1>;
3526defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3527 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003528// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003529defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3530defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003531// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003532defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3533 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3534 "vhadd", "s", int_arm_neon_vhadds, 1>;
3535defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3536 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3537 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003538// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003539defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3540 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3541 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3542defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3543 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3544 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003545// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003546defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3547 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3548 "vqadd", "s", int_arm_neon_vqadds, 1>;
3549defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3550 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3551 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003552// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003553defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3554 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003555// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003556defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3557 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003558
3559// Vector Multiply Operations.
3560
3561// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003562defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003563 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003564def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3565 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3566def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3567 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003568def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003569 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003570def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003571 v4f32, v4f32, fmul, 1>;
3572defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3573def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3574def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3575 v2f32, fmul>;
3576
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003577def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3578 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3579 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3580 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003581 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003582 (SubReg_i16_lane imm:$lane)))>;
3583def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3584 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3585 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3586 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003587 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003588 (SubReg_i32_lane imm:$lane)))>;
3589def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3590 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3591 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3592 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003593 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003594 (SubReg_i32_lane imm:$lane)))>;
3595
Bob Wilson5bafff32009-06-22 23:27:02 +00003596// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003597defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003598 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003599 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003600defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3601 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003602 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003603def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003604 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3605 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003606 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3607 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003608 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003609 (SubReg_i16_lane imm:$lane)))>;
3610def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003611 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3612 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003613 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3614 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003615 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003616 (SubReg_i32_lane imm:$lane)))>;
3617
Bob Wilson5bafff32009-06-22 23:27:02 +00003618// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003619defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3620 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003621 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003622defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3623 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003624 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003625def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003626 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3627 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003628 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3629 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003630 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003631 (SubReg_i16_lane imm:$lane)))>;
3632def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003633 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3634 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003635 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3636 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003637 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003638 (SubReg_i32_lane imm:$lane)))>;
3639
Bob Wilson5bafff32009-06-22 23:27:02 +00003640// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003641defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3642 "vmull", "s", NEONvmulls, 1>;
3643defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3644 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003645def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003646 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003647defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3648defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003649
Bob Wilson5bafff32009-06-22 23:27:02 +00003650// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003651defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3652 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3653defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3654 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003655
3656// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3657
3658// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003659defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003660 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3661def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003662 v2f32, fmul_su, fadd_mlx>,
3663 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003664def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003665 v4f32, fmul_su, fadd_mlx>,
3666 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003667defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003668 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3669def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003670 v2f32, fmul_su, fadd_mlx>,
3671 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003672def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003673 v4f32, v2f32, fmul_su, fadd_mlx>,
3674 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003675
3676def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003677 (mul (v8i16 QPR:$src2),
3678 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3679 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003680 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003681 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003682 (SubReg_i16_lane imm:$lane)))>;
3683
3684def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003685 (mul (v4i32 QPR:$src2),
3686 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3687 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003688 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003689 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003690 (SubReg_i32_lane imm:$lane)))>;
3691
Evan Cheng48575f62010-12-05 22:04:16 +00003692def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3693 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003694 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003695 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3696 (v4f32 QPR:$src2),
3697 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003698 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003699 (SubReg_i32_lane imm:$lane)))>,
3700 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003701
Bob Wilson5bafff32009-06-22 23:27:02 +00003702// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003703defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3704 "vmlal", "s", NEONvmulls, add>;
3705defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3706 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003707
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003708defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3709defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003710
Bob Wilson5bafff32009-06-22 23:27:02 +00003711// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003712defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003713 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003714defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003715
Bob Wilson5bafff32009-06-22 23:27:02 +00003716// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003717defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003718 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3719def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003720 v2f32, fmul_su, fsub_mlx>,
3721 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003722def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003723 v4f32, fmul_su, fsub_mlx>,
3724 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003725defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003726 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3727def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003728 v2f32, fmul_su, fsub_mlx>,
3729 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003730def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003731 v4f32, v2f32, fmul_su, fsub_mlx>,
3732 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003733
3734def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003735 (mul (v8i16 QPR:$src2),
3736 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3737 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003738 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003739 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003740 (SubReg_i16_lane imm:$lane)))>;
3741
3742def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003743 (mul (v4i32 QPR:$src2),
3744 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3745 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003746 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003747 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003748 (SubReg_i32_lane imm:$lane)))>;
3749
Evan Cheng48575f62010-12-05 22:04:16 +00003750def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3751 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003752 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3753 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003754 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003755 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003756 (SubReg_i32_lane imm:$lane)))>,
3757 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003758
Bob Wilson5bafff32009-06-22 23:27:02 +00003759// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003760defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3761 "vmlsl", "s", NEONvmulls, sub>;
3762defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3763 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003764
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003765defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3766defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003767
Bob Wilson5bafff32009-06-22 23:27:02 +00003768// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003769defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003770 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003771defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003772
3773// Vector Subtract Operations.
3774
3775// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003776defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003777 "vsub", "i", sub, 0>;
3778def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003779 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003780def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003781 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003782// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003783defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3784 "vsubl", "s", sub, sext, 0>;
3785defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3786 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003787// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003788defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3789defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003790// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003791defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003792 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003793 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003794defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003795 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003796 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003797// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003798defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003799 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003800 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003801defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003802 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003803 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003804// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003805defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3806 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003807// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003808defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3809 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003810
3811// Vector Comparisons.
3812
3813// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003814defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3815 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003816def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003817 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003818def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003819 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003820
Johnny Chen363ac582010-02-23 01:42:58 +00003821defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003822 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003823
Bob Wilson5bafff32009-06-22 23:27:02 +00003824// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003825defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3826 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003827defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003828 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003829def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3830 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003831def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003832 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003833
Johnny Chen363ac582010-02-23 01:42:58 +00003834defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003835 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003836defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003837 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003838
Bob Wilson5bafff32009-06-22 23:27:02 +00003839// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003840defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3841 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3842defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3843 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003844def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003845 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003846def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003847 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003848
Johnny Chen363ac582010-02-23 01:42:58 +00003849defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003850 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003851defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003852 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003853
Bob Wilson5bafff32009-06-22 23:27:02 +00003854// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003855def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3856 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3857def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3858 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003859// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003860def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3861 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3862def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3863 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003864// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003865defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003866 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003867
3868// Vector Bitwise Operations.
3869
Bob Wilsoncba270d2010-07-13 21:16:48 +00003870def vnotd : PatFrag<(ops node:$in),
3871 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3872def vnotq : PatFrag<(ops node:$in),
3873 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003874
3875
Bob Wilson5bafff32009-06-22 23:27:02 +00003876// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003877def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3878 v2i32, v2i32, and, 1>;
3879def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3880 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003881
3882// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003883def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3884 v2i32, v2i32, xor, 1>;
3885def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3886 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003887
3888// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003889def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3890 v2i32, v2i32, or, 1>;
3891def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3892 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003893
Owen Andersond9668172010-11-03 22:44:51 +00003894def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003895 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003896 IIC_VMOVImm,
3897 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3898 [(set DPR:$Vd,
3899 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3900 let Inst{9} = SIMM{9};
3901}
3902
Owen Anderson080c0922010-11-05 19:27:46 +00003903def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003904 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003905 IIC_VMOVImm,
3906 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3907 [(set DPR:$Vd,
3908 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003909 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003910}
3911
3912def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003913 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003914 IIC_VMOVImm,
3915 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3916 [(set QPR:$Vd,
3917 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3918 let Inst{9} = SIMM{9};
3919}
3920
Owen Anderson080c0922010-11-05 19:27:46 +00003921def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003922 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003923 IIC_VMOVImm,
3924 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3925 [(set QPR:$Vd,
3926 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003927 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003928}
3929
3930
Bob Wilson5bafff32009-06-22 23:27:02 +00003931// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003932def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3933 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3934 "vbic", "$Vd, $Vn, $Vm", "",
3935 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3936 (vnotd DPR:$Vm))))]>;
3937def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3938 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3939 "vbic", "$Vd, $Vn, $Vm", "",
3940 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3941 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003942
Owen Anderson080c0922010-11-05 19:27:46 +00003943def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003944 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003945 IIC_VMOVImm,
3946 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3947 [(set DPR:$Vd,
3948 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3949 let Inst{9} = SIMM{9};
3950}
3951
3952def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003953 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003954 IIC_VMOVImm,
3955 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3956 [(set DPR:$Vd,
3957 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3958 let Inst{10-9} = SIMM{10-9};
3959}
3960
3961def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003962 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003963 IIC_VMOVImm,
3964 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3965 [(set QPR:$Vd,
3966 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3967 let Inst{9} = SIMM{9};
3968}
3969
3970def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003971 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003972 IIC_VMOVImm,
3973 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3974 [(set QPR:$Vd,
3975 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3976 let Inst{10-9} = SIMM{10-9};
3977}
3978
Bob Wilson5bafff32009-06-22 23:27:02 +00003979// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003980def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3981 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3982 "vorn", "$Vd, $Vn, $Vm", "",
3983 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3984 (vnotd DPR:$Vm))))]>;
3985def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3986 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3987 "vorn", "$Vd, $Vn, $Vm", "",
3988 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3989 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003990
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003991// VMVN : Vector Bitwise NOT (Immediate)
3992
3993let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003994
Owen Andersonca6945e2010-12-01 00:28:25 +00003995def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003996 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003997 "vmvn", "i16", "$Vd, $SIMM", "",
3998 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003999 let Inst{9} = SIMM{9};
4000}
4001
Owen Andersonca6945e2010-12-01 00:28:25 +00004002def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004003 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004004 "vmvn", "i16", "$Vd, $SIMM", "",
4005 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004006 let Inst{9} = SIMM{9};
4007}
4008
Owen Andersonca6945e2010-12-01 00:28:25 +00004009def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004010 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004011 "vmvn", "i32", "$Vd, $SIMM", "",
4012 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004013 let Inst{11-8} = SIMM{11-8};
4014}
4015
Owen Andersonca6945e2010-12-01 00:28:25 +00004016def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004017 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004018 "vmvn", "i32", "$Vd, $SIMM", "",
4019 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004020 let Inst{11-8} = SIMM{11-8};
4021}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004022}
4023
Bob Wilson5bafff32009-06-22 23:27:02 +00004024// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004025def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004026 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4027 "vmvn", "$Vd, $Vm", "",
4028 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004029def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004030 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4031 "vmvn", "$Vd, $Vm", "",
4032 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004033def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4034def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004035
4036// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004037def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4038 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004039 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004040 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004041 [(set DPR:$Vd,
4042 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004043
4044def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4045 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4046 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4047
Owen Anderson4110b432010-10-25 20:13:13 +00004048def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4049 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004050 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004051 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004052 [(set QPR:$Vd,
4053 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004054
4055def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4056 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4057 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004058
4059// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004060// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004061// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004062def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004063 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004064 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004065 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004066 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004067def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004068 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004069 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004070 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004071 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004072
Bob Wilson5bafff32009-06-22 23:27:02 +00004073// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004074// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004075// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004076def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004077 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004078 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004079 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004080 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004081def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004082 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004083 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004084 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004085 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004086
4087// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004088// for equivalent operations with different register constraints; it just
4089// inserts copies.
4090
4091// Vector Absolute Differences.
4092
4093// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004094defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004095 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004096 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004097defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004098 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004099 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004100def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004101 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004102def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004103 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004104
4105// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004106defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4107 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4108defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4109 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004110
4111// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004112defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4113 "vaba", "s", int_arm_neon_vabds, add>;
4114defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4115 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004116
4117// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004118defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4119 "vabal", "s", int_arm_neon_vabds, zext, add>;
4120defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4121 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004122
4123// Vector Maximum and Minimum.
4124
4125// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004126defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004127 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004128 "vmax", "s", int_arm_neon_vmaxs, 1>;
4129defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004130 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004131 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004132def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4133 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004134 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004135def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4136 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004137 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4138
4139// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004140defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4141 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4142 "vmin", "s", int_arm_neon_vmins, 1>;
4143defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4144 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4145 "vmin", "u", int_arm_neon_vminu, 1>;
4146def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4147 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004148 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004149def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4150 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004151 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004152
4153// Vector Pairwise Operations.
4154
4155// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004156def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4157 "vpadd", "i8",
4158 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4159def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4160 "vpadd", "i16",
4161 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4162def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4163 "vpadd", "i32",
4164 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004165def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004166 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004167 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004168
4169// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004170defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004171 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004172defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004173 int_arm_neon_vpaddlu>;
4174
4175// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004176defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004177 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004178defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004179 int_arm_neon_vpadalu>;
4180
4181// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004182def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004183 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004184def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004185 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004186def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004187 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004188def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004189 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004190def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004191 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004192def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004193 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004194def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004195 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004196
4197// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004198def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004199 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004200def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004201 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004202def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004203 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004204def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004205 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004206def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004207 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004208def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004209 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004210def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004211 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004212
4213// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4214
4215// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004216def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004217 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004218 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004219def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004220 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004221 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004222def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004223 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004224 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004225def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004226 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004227 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004228
4229// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004230def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004231 IIC_VRECSD, "vrecps", "f32",
4232 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004233def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004234 IIC_VRECSQ, "vrecps", "f32",
4235 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004236
4237// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004238def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004239 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004240 v2i32, v2i32, int_arm_neon_vrsqrte>;
4241def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004242 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004243 v4i32, v4i32, int_arm_neon_vrsqrte>;
4244def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004245 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004246 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004247def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004248 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004249 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004250
4251// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004252def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004253 IIC_VRECSD, "vrsqrts", "f32",
4254 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004255def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004256 IIC_VRECSQ, "vrsqrts", "f32",
4257 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004258
4259// Vector Shifts.
4260
4261// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004262defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004263 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004264 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004265defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004266 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004267 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004268
Bob Wilson5bafff32009-06-22 23:27:02 +00004269// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004270defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4271
Bob Wilson5bafff32009-06-22 23:27:02 +00004272// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004273defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4274defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004275
4276// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004277defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4278defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004279
4280// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004281class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004282 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004283 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004284 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4285 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004286 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004287 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004288}
Evan Chengf81bf152009-11-23 21:57:23 +00004289def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004290 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004291def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004292 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004293def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004294 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004295
4296// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004297defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004298 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004299
4300// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004301defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004302 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004303 "vrshl", "s", int_arm_neon_vrshifts>;
4304defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004305 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004306 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004307// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004308defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4309defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004310
4311// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004312defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004313 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004314
4315// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004316defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004317 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004318 "vqshl", "s", int_arm_neon_vqshifts>;
4319defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004320 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004321 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004322// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004323defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4324defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4325
Bob Wilson5bafff32009-06-22 23:27:02 +00004326// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004327defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004328
4329// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004330defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004331 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004332defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004333 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004334
4335// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004336defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004337 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004338
4339// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004340defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004341 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004342 "vqrshl", "s", int_arm_neon_vqrshifts>;
4343defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004344 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004345 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004346
4347// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004348defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004349 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004350defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004351 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004352
4353// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004354defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004355 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004356
4357// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004358defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4359defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004360// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004361defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4362defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004363
4364// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004365defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4366
Bob Wilson5bafff32009-06-22 23:27:02 +00004367// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004368defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004369
4370// Vector Absolute and Saturating Absolute.
4371
4372// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004373defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004374 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004375 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004376def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004377 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004378 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004379def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004380 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004381 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004382
4383// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004384defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004385 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004386 int_arm_neon_vqabs>;
4387
4388// Vector Negate.
4389
Bob Wilsoncba270d2010-07-13 21:16:48 +00004390def vnegd : PatFrag<(ops node:$in),
4391 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4392def vnegq : PatFrag<(ops node:$in),
4393 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004394
Evan Chengf81bf152009-11-23 21:57:23 +00004395class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004396 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4397 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4398 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004399class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004400 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4401 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4402 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004403
Chris Lattner0a00ed92010-03-28 08:39:10 +00004404// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004405def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4406def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4407def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4408def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4409def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4410def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004411
4412// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004413def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004414 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4415 "vneg", "f32", "$Vd, $Vm", "",
4416 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004417def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004418 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4419 "vneg", "f32", "$Vd, $Vm", "",
4420 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004421
Bob Wilsoncba270d2010-07-13 21:16:48 +00004422def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4423def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4424def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4425def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4426def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4427def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004428
4429// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004430defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004431 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004432 int_arm_neon_vqneg>;
4433
4434// Vector Bit Counting Operations.
4435
4436// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004437defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004438 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004439 int_arm_neon_vcls>;
4440// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004441defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004442 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004443 int_arm_neon_vclz>;
4444// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004445def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004446 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004447 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004448def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004449 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004450 v16i8, v16i8, int_arm_neon_vcnt>;
4451
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004452// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004453def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004454 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4455 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004456def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004457 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4458 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004459
Bob Wilson5bafff32009-06-22 23:27:02 +00004460// Vector Move Operations.
4461
4462// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004463def : InstAlias<"vmov${p} $Vd, $Vm",
4464 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4465def : InstAlias<"vmov${p} $Vd, $Vm",
4466 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004467
Bob Wilson5bafff32009-06-22 23:27:02 +00004468// VMOV : Vector Move (Immediate)
4469
Evan Cheng47006be2010-05-17 21:54:50 +00004470let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004471def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004472 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004473 "vmov", "i8", "$Vd, $SIMM", "",
4474 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4475def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004476 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004477 "vmov", "i8", "$Vd, $SIMM", "",
4478 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004479
Owen Andersonca6945e2010-12-01 00:28:25 +00004480def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004481 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004482 "vmov", "i16", "$Vd, $SIMM", "",
4483 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004484 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004485}
4486
Owen Andersonca6945e2010-12-01 00:28:25 +00004487def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004488 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004489 "vmov", "i16", "$Vd, $SIMM", "",
4490 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004491 let Inst{9} = SIMM{9};
4492}
Bob Wilson5bafff32009-06-22 23:27:02 +00004493
Owen Andersonca6945e2010-12-01 00:28:25 +00004494def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004495 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004496 "vmov", "i32", "$Vd, $SIMM", "",
4497 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004498 let Inst{11-8} = SIMM{11-8};
4499}
4500
Owen Andersonca6945e2010-12-01 00:28:25 +00004501def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004502 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004503 "vmov", "i32", "$Vd, $SIMM", "",
4504 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004505 let Inst{11-8} = SIMM{11-8};
4506}
Bob Wilson5bafff32009-06-22 23:27:02 +00004507
Owen Andersonca6945e2010-12-01 00:28:25 +00004508def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004509 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004510 "vmov", "i64", "$Vd, $SIMM", "",
4511 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4512def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004513 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004514 "vmov", "i64", "$Vd, $SIMM", "",
4515 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004516} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004517
4518// VMOV : Vector Get Lane (move scalar to ARM core register)
4519
Johnny Chen131c4a52009-11-23 17:48:17 +00004520def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004521 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4522 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004523 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4524 imm:$lane))]> {
4525 let Inst{21} = lane{2};
4526 let Inst{6-5} = lane{1-0};
4527}
Johnny Chen131c4a52009-11-23 17:48:17 +00004528def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004529 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4530 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004531 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4532 imm:$lane))]> {
4533 let Inst{21} = lane{1};
4534 let Inst{6} = lane{0};
4535}
Johnny Chen131c4a52009-11-23 17:48:17 +00004536def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004537 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4538 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004539 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4540 imm:$lane))]> {
4541 let Inst{21} = lane{2};
4542 let Inst{6-5} = lane{1-0};
4543}
Johnny Chen131c4a52009-11-23 17:48:17 +00004544def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004545 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4546 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004547 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4548 imm:$lane))]> {
4549 let Inst{21} = lane{1};
4550 let Inst{6} = lane{0};
4551}
Johnny Chen131c4a52009-11-23 17:48:17 +00004552def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004553 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4554 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004555 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4556 imm:$lane))]> {
4557 let Inst{21} = lane{0};
4558}
Bob Wilson5bafff32009-06-22 23:27:02 +00004559// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4560def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4561 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004562 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004563 (SubReg_i8_lane imm:$lane))>;
4564def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4565 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004566 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004567 (SubReg_i16_lane imm:$lane))>;
4568def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4569 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004570 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004571 (SubReg_i8_lane imm:$lane))>;
4572def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4573 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004574 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004575 (SubReg_i16_lane imm:$lane))>;
4576def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4577 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004578 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004579 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004580def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004581 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004582 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004583def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004584 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004585 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004586//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004587// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004588def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004589 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004590
4591
4592// VMOV : Vector Set Lane (move ARM core register to scalar)
4593
Owen Andersond2fbdb72010-10-27 21:28:09 +00004594let Constraints = "$src1 = $V" in {
4595def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004596 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4597 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004598 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4599 GPR:$R, imm:$lane))]> {
4600 let Inst{21} = lane{2};
4601 let Inst{6-5} = lane{1-0};
4602}
4603def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004604 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4605 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004606 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4607 GPR:$R, imm:$lane))]> {
4608 let Inst{21} = lane{1};
4609 let Inst{6} = lane{0};
4610}
4611def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004612 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4613 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004614 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4615 GPR:$R, imm:$lane))]> {
4616 let Inst{21} = lane{0};
4617}
Bob Wilson5bafff32009-06-22 23:27:02 +00004618}
4619def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004620 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004621 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004622 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004623 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004624 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004625def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004626 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004627 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004628 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004629 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004630 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004631def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004632 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004633 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004634 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004635 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004636 (DSubReg_i32_reg imm:$lane)))>;
4637
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004638def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004639 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4640 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004641def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004642 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4643 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004644
4645//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004646// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004647def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004648 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004649
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004650def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004651 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004652def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004653 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004654def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004655 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004656
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004657def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4658 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4659def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4660 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4661def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4662 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4663
4664def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4665 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4666 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004667 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004668def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4669 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4670 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004671 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004672def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4673 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4674 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004675 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004676
Bob Wilson5bafff32009-06-22 23:27:02 +00004677// VDUP : Vector Duplicate (from ARM core register to all elements)
4678
Evan Chengf81bf152009-11-23 21:57:23 +00004679class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004680 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4681 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4682 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004683class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004684 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4685 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4686 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004687
Evan Chengf81bf152009-11-23 21:57:23 +00004688def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4689def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4690def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4691def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4692def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4693def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004694
Jim Grosbach958108a2011-03-11 20:44:08 +00004695def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4696def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004697
4698// VDUP : Vector Duplicate Lane (from scalar to all elements)
4699
Johnny Chene4614f72010-03-25 17:01:27 +00004700class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004701 ValueType Ty, Operand IdxTy>
4702 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4703 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004704 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004705
Johnny Chene4614f72010-03-25 17:01:27 +00004706class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004707 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4708 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4709 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004710 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004711 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004712
Bob Wilson507df402009-10-21 02:15:46 +00004713// Inst{19-16} is partially specified depending on the element size.
4714
Jim Grosbach460a9052011-10-07 23:56:00 +00004715def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4716 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004717 let Inst{19-17} = lane{2-0};
4718}
Jim Grosbach460a9052011-10-07 23:56:00 +00004719def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4720 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004721 let Inst{19-18} = lane{1-0};
4722}
Jim Grosbach460a9052011-10-07 23:56:00 +00004723def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4724 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004725 let Inst{19} = lane{0};
4726}
Jim Grosbach460a9052011-10-07 23:56:00 +00004727def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4728 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004729 let Inst{19-17} = lane{2-0};
4730}
Jim Grosbach460a9052011-10-07 23:56:00 +00004731def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4732 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004733 let Inst{19-18} = lane{1-0};
4734}
Jim Grosbach460a9052011-10-07 23:56:00 +00004735def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4736 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004737 let Inst{19} = lane{0};
4738}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004739
4740def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4741 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4742
4743def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4744 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004745
Bob Wilson0ce37102009-08-14 05:08:32 +00004746def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4747 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4748 (DSubReg_i8_reg imm:$lane))),
4749 (SubReg_i8_lane imm:$lane)))>;
4750def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4751 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4752 (DSubReg_i16_reg imm:$lane))),
4753 (SubReg_i16_lane imm:$lane)))>;
4754def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4755 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4756 (DSubReg_i32_reg imm:$lane))),
4757 (SubReg_i32_lane imm:$lane)))>;
4758def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004759 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004760 (DSubReg_i32_reg imm:$lane))),
4761 (SubReg_i32_lane imm:$lane)))>;
4762
Jim Grosbach65dc3032010-10-06 21:16:16 +00004763def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004764 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004765def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004766 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004767
Bob Wilson5bafff32009-06-22 23:27:02 +00004768// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004769defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004770 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004771// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004772defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4773 "vqmovn", "s", int_arm_neon_vqmovns>;
4774defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4775 "vqmovn", "u", int_arm_neon_vqmovnu>;
4776defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4777 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004778// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004779defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4780defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004781
4782// Vector Conversions.
4783
Johnny Chen9e088762010-03-17 17:52:21 +00004784// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004785def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4786 v2i32, v2f32, fp_to_sint>;
4787def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4788 v2i32, v2f32, fp_to_uint>;
4789def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4790 v2f32, v2i32, sint_to_fp>;
4791def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4792 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004793
Johnny Chen6c8648b2010-03-17 23:26:50 +00004794def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4795 v4i32, v4f32, fp_to_sint>;
4796def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4797 v4i32, v4f32, fp_to_uint>;
4798def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4799 v4f32, v4i32, sint_to_fp>;
4800def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4801 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004802
4803// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004804def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004805 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004806def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004807 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004808def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004809 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004810def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004811 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4812
Evan Chengf81bf152009-11-23 21:57:23 +00004813def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004814 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004815def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004816 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004817def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004818 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004819def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004820 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4821
Bob Wilson04063562010-12-15 22:14:12 +00004822// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4823def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4824 IIC_VUNAQ, "vcvt", "f16.f32",
4825 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4826 Requires<[HasNEON, HasFP16]>;
4827def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4828 IIC_VUNAQ, "vcvt", "f32.f16",
4829 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4830 Requires<[HasNEON, HasFP16]>;
4831
Bob Wilsond8e17572009-08-12 22:31:50 +00004832// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004833
4834// VREV64 : Vector Reverse elements within 64-bit doublewords
4835
Evan Chengf81bf152009-11-23 21:57:23 +00004836class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004837 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4838 (ins DPR:$Vm), IIC_VMOVD,
4839 OpcodeStr, Dt, "$Vd, $Vm", "",
4840 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004841class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004842 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4843 (ins QPR:$Vm), IIC_VMOVQ,
4844 OpcodeStr, Dt, "$Vd, $Vm", "",
4845 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004846
Evan Chengf81bf152009-11-23 21:57:23 +00004847def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4848def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4849def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004850def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004851
Evan Chengf81bf152009-11-23 21:57:23 +00004852def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4853def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4854def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004855def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004856
4857// VREV32 : Vector Reverse elements within 32-bit words
4858
Evan Chengf81bf152009-11-23 21:57:23 +00004859class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004860 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4861 (ins DPR:$Vm), IIC_VMOVD,
4862 OpcodeStr, Dt, "$Vd, $Vm", "",
4863 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004864class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004865 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4866 (ins QPR:$Vm), IIC_VMOVQ,
4867 OpcodeStr, Dt, "$Vd, $Vm", "",
4868 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004869
Evan Chengf81bf152009-11-23 21:57:23 +00004870def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4871def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004872
Evan Chengf81bf152009-11-23 21:57:23 +00004873def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4874def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004875
4876// VREV16 : Vector Reverse elements within 16-bit halfwords
4877
Evan Chengf81bf152009-11-23 21:57:23 +00004878class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004879 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4880 (ins DPR:$Vm), IIC_VMOVD,
4881 OpcodeStr, Dt, "$Vd, $Vm", "",
4882 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004883class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004884 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4885 (ins QPR:$Vm), IIC_VMOVQ,
4886 OpcodeStr, Dt, "$Vd, $Vm", "",
4887 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004888
Evan Chengf81bf152009-11-23 21:57:23 +00004889def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4890def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004891
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004892// Other Vector Shuffles.
4893
Bob Wilson5e8b8332011-01-07 04:59:04 +00004894// Aligned extractions: really just dropping registers
4895
4896class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4897 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4898 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4899
4900def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4901
4902def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4903
4904def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4905
4906def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4907
4908def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4909
4910
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004911// VEXT : Vector Extract
4912
Evan Chengf81bf152009-11-23 21:57:23 +00004913class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004914 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4915 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4916 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4917 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4918 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004919 bits<4> index;
4920 let Inst{11-8} = index{3-0};
4921}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004922
Evan Chengf81bf152009-11-23 21:57:23 +00004923class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004924 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4925 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4926 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4927 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4928 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004929 bits<4> index;
4930 let Inst{11-8} = index{3-0};
4931}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004932
Owen Anderson7a258252010-11-03 18:16:27 +00004933def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4934 let Inst{11-8} = index{3-0};
4935}
4936def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4937 let Inst{11-9} = index{2-0};
4938 let Inst{8} = 0b0;
4939}
4940def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4941 let Inst{11-10} = index{1-0};
4942 let Inst{9-8} = 0b00;
4943}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004944def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4945 (v2f32 DPR:$Vm),
4946 (i32 imm:$index))),
4947 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004948
Owen Anderson7a258252010-11-03 18:16:27 +00004949def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4950 let Inst{11-8} = index{3-0};
4951}
4952def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4953 let Inst{11-9} = index{2-0};
4954 let Inst{8} = 0b0;
4955}
4956def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4957 let Inst{11-10} = index{1-0};
4958 let Inst{9-8} = 0b00;
4959}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004960def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
4961 (v4f32 QPR:$Vm),
4962 (i32 imm:$index))),
4963 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004964
Bob Wilson64efd902009-08-08 05:53:00 +00004965// VTRN : Vector Transpose
4966
Evan Chengf81bf152009-11-23 21:57:23 +00004967def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4968def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4969def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004970
Evan Chengf81bf152009-11-23 21:57:23 +00004971def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4972def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4973def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004974
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004975// VUZP : Vector Unzip (Deinterleave)
4976
Evan Chengf81bf152009-11-23 21:57:23 +00004977def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4978def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4979def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004980
Evan Chengf81bf152009-11-23 21:57:23 +00004981def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4982def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4983def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004984
4985// VZIP : Vector Zip (Interleave)
4986
Evan Chengf81bf152009-11-23 21:57:23 +00004987def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4988def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4989def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004990
Evan Chengf81bf152009-11-23 21:57:23 +00004991def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4992def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4993def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004994
Bob Wilson114a2662009-08-12 20:51:55 +00004995// Vector Table Lookup and Table Extension.
4996
4997// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004998let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00004999def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005000 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005001 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5002 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5003 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005004let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005005def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005006 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
5007 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
5008 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005009def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005010 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
5011 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5012 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005013def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005014 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
5015 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005016 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005017 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005018} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005019
Bob Wilsonbd916c52010-09-13 23:55:10 +00005020def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005021 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005022def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005023 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005024def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005025 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005026
Bob Wilson114a2662009-08-12 20:51:55 +00005027// VTBX : Vector Table Extension
5028def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005029 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005030 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5031 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005032 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005033 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005034let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005035def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005036 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
5037 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5038 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005039def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005040 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
5041 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005042 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005043 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
5044 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005045def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005046 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
5047 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5048 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
5049 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005050} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005051
Bob Wilsonbd916c52010-09-13 23:55:10 +00005052def VTBX2Pseudo
5053 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005054 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005055def VTBX3Pseudo
5056 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005057 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005058def VTBX4Pseudo
5059 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005060 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005061} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005062
Bob Wilson5bafff32009-06-22 23:27:02 +00005063//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005064// NEON instructions for single-precision FP math
5065//===----------------------------------------------------------------------===//
5066
Bob Wilson0e6d5402010-12-13 23:02:31 +00005067class N2VSPat<SDNode OpNode, NeonI Inst>
5068 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005069 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005070 (v2f32 (COPY_TO_REGCLASS (Inst
5071 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005072 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5073 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005074
5075class N3VSPat<SDNode OpNode, NeonI Inst>
5076 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005077 (EXTRACT_SUBREG
5078 (v2f32 (COPY_TO_REGCLASS (Inst
5079 (INSERT_SUBREG
5080 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5081 SPR:$a, ssub_0),
5082 (INSERT_SUBREG
5083 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5084 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005085
5086class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5087 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005088 (EXTRACT_SUBREG
5089 (v2f32 (COPY_TO_REGCLASS (Inst
5090 (INSERT_SUBREG
5091 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5092 SPR:$acc, ssub_0),
5093 (INSERT_SUBREG
5094 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5095 SPR:$a, ssub_0),
5096 (INSERT_SUBREG
5097 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5098 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005099
Bob Wilson4711d5c2010-12-13 23:02:37 +00005100def : N3VSPat<fadd, VADDfd>;
5101def : N3VSPat<fsub, VSUBfd>;
5102def : N3VSPat<fmul, VMULfd>;
5103def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005104 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005105def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005106 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005107def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005108def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005109def : N3VSPat<NEONfmax, VMAXfd>;
5110def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005111def : N2VSPat<arm_ftosi, VCVTf2sd>;
5112def : N2VSPat<arm_ftoui, VCVTf2ud>;
5113def : N2VSPat<arm_sitof, VCVTs2fd>;
5114def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005115
Evan Cheng1d2426c2009-08-07 19:30:41 +00005116//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005117// Non-Instruction Patterns
5118//===----------------------------------------------------------------------===//
5119
5120// bit_convert
5121def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5122def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5123def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5124def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5125def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5126def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5127def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5128def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5129def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5130def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5131def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5132def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5133def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5134def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5135def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5136def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5137def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5138def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5139def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5140def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5141def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5142def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5143def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5144def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5145def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5146def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5147def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5148def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5149def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5150def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5151
5152def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5153def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5154def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5155def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5156def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5157def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5158def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5159def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5160def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5161def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5162def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5163def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5164def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5165def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5166def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5167def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5168def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5169def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5170def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5171def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5172def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5173def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5174def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5175def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5176def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5177def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5178def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5179def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5180def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5181def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005182
5183
5184//===----------------------------------------------------------------------===//
5185// Assembler aliases
5186//
5187
Jim Grosbach04db7f72011-11-14 23:21:09 +00005188// VAND/VEOR/VORR accept but do not require a type suffix.
Jim Grosbachef448762011-11-14 23:11:19 +00005189defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5190 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5191defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5192 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5193defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5194 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5195defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5196 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5197defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5198 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5199defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5200 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005201
5202// VLD1 requires a size suffix, but also accepts type specific variants.
5203// Load one D register.
5204defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5205 (VLD1d8 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
5206defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5207 (VLD1d16 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
5208defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5209 (VLD1d32 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
5210defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5211 (VLD1d64 VecListOneD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005212// with writeback, fixed stride
5213defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5214 (VLD1d8wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5215defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5216 (VLD1d16wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5217defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5218 (VLD1d32wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5219defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5220 (VLD1d64wb_fixed VecListOneD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005221
5222// Load two D registers.
5223defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5224 (VLD1q8 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
5225defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5226 (VLD1q16 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
5227defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5228 (VLD1q32 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
5229defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5230 (VLD1q64 VecListTwoD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005231// with writeback, fixed stride
5232defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5233 (VLD1q8wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5234defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5235 (VLD1q16wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5236defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5237 (VLD1q32wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
5238defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5239 (VLD1q64wb_fixed VecListTwoD:$Vd, zero_reg, addrmode6:$Rn, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005240
5241// Load three D registers.
5242defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5243 (VLD1d8T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
5244defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5245 (VLD1d16T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
5246defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5247 (VLD1d32T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
5248defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5249 (VLD1d64T VecListThreeD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005250// with writeback, fixed stride
5251defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5252 (VLD1d8Twb_fixed VecListThreeD:$Vd, zero_reg,
5253 addrmode6:$Rn, pred:$p)>;
5254defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5255 (VLD1d16Twb_fixed VecListThreeD:$Vd, zero_reg,
5256 addrmode6:$Rn, pred:$p)>;
5257defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5258 (VLD1d32Twb_fixed VecListThreeD:$Vd, zero_reg,
5259 addrmode6:$Rn, pred:$p)>;
5260defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5261 (VLD1d64Twb_fixed VecListThreeD:$Vd, zero_reg,
5262 addrmode6:$Rn, pred:$p)>;
5263
Jim Grosbache052b9a2011-11-14 23:32:59 +00005264
5265// Load four D registers.
5266defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5267 (VLD1d8Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
5268defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5269 (VLD1d16Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
5270defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5271 (VLD1d32Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
5272defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn",
5273 (VLD1d64Q VecListFourD:$Vd, addrmode6:$Rn, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005274// with writeback, fixed stride
5275defm : VFPDT8ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5276 (VLD1d8Qwb_fixed VecListFourD:$Vd, zero_reg,
5277 addrmode6:$Rn, pred:$p)>;
5278defm : VFPDT16ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5279 (VLD1d16Qwb_fixed VecListFourD:$Vd, zero_reg,
5280 addrmode6:$Rn, pred:$p)>;
5281defm : VFPDT32ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5282 (VLD1d32Qwb_fixed VecListFourD:$Vd, zero_reg,
5283 addrmode6:$Rn, pred:$p)>;
5284defm : VFPDT64ReqInstAlias<"vld1${p}", "$Vd, $Rn!",
5285 (VLD1d64Qwb_fixed VecListFourD:$Vd, zero_reg,
5286 addrmode6:$Rn, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005287
5288// VST1 requires a size suffix, but also accepts type specific variants.
Jim Grosbachbfc94292011-11-15 01:46:57 +00005289// Store one D register.
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005290defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5291 (VST1d8 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5292defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5293 (VST1d16 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5294defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5295 (VST1d32 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5296defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5297 (VST1d64 addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005298// with writeback, fixed stride
5299defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5300 (VST1d8wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5301defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5302 (VST1d16wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5303defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5304 (VST1d32wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
5305defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5306 (VST1d64wb_fixed zero_reg, addrmode6:$Rn, VecListOneD:$Vd, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005307
Jim Grosbachbfc94292011-11-15 01:46:57 +00005308// Store two D registers.
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005309defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5310 (VST1q8 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5311defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5312 (VST1q16 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5313defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5314 (VST1q32 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5315defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5316 (VST1q64 addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
Jim Grosbachbfc94292011-11-15 01:46:57 +00005317// with writeback, fixed stride
5318defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5319 (VST1q8wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5320defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5321 (VST1q16wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5322defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5323 (VST1q32wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
5324defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn!",
5325 (VST1q64wb_fixed zero_reg, addrmode6:$Rn, VecListTwoD:$Vd, pred:$p)>;
Jim Grosbachdd47e0b2011-11-14 23:43:46 +00005326
5327// FIXME: The three and four register VST1 instructions haven't been moved
5328// to the VecList* encoding yet, so we can't do assembly parsing support
5329// for them. Uncomment these when that happens.
5330// Load three D registers.
5331//defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5332// (VST1d8T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5333//defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5334// (VST1d16T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5335//defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5336// (VST1d32T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5337//defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5338// (VST1d64T addrmode6:$Rn, VecListThreeD:$Vd, pred:$p)>;
5339
5340// Load four D registers.
5341//defm : VFPDT8ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5342// (VST1d8Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5343//defm : VFPDT16ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5344// (VST1d16Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5345//defm : VFPDT32ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5346// (VST1d32Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;
5347//defm : VFPDT64ReqInstAlias<"vst1${p}", "$Vd, $Rn",
5348// (VST1d64Q addrmode6:$Rn, VecListFourD:$Vd, pred:$p)>;