blob: 937fe547e6a99d30d34e43cdd8be5229b388a79f [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
44#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000047#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000048#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000049#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Anderson243eb9e2011-12-08 22:15:21 +000050#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Stepan Dyatkovskiya62e2352012-05-15 05:09:41 +000054#include "llvm/Support/CRSBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Andrew Trickde91f3c2010-11-12 17:50:46 +000073// Limit the width of DAG chains. This is important in general to prevent
74// prevent DAG-based analysis from blowing up. For example, alias analysis and
75// load clustering may not complete in reasonable time. It is difficult to
76// recognize and avoid this situation within each individual analysis, and
77// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000078// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000079//
80// MaxParallelChains default is arbitrarily high to avoid affecting
81// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000082// sequence over this should have been converted to llvm.memcpy by the
83// frontend. It easy to induce this behavior with .ll code such as:
84// %buffer = alloca [4096 x i8]
85// %data = load [4096 x i8]* %argPtr
86// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000087static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000088
Chris Lattner3ac18842010-08-24 23:20:40 +000089static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
90 const SDValue *Parts, unsigned NumParts,
91 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000093/// getCopyFromParts - Create a value that contains the specified legal parts
94/// combined into the value they represent. If the parts combine to a type
95/// larger then ValueVT then AssertOp can be used to specify whether the extra
96/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
97/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000098static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000099 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000100 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000101 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000102 if (ValueVT.isVector())
103 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000105 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000106 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000107 SDValue Val = Parts[0];
108
109 if (NumParts > 1) {
110 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000111 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000112 unsigned PartBits = PartVT.getSizeInBits();
113 unsigned ValueBits = ValueVT.getSizeInBits();
114
115 // Assemble the power of 2 part.
116 unsigned RoundParts = NumParts & (NumParts - 1) ?
117 1 << Log2_32(NumParts) : NumParts;
118 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000119 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000120 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000121 SDValue Lo, Hi;
122
Owen Anderson23b9b192009-08-12 00:36:31 +0000123 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000124
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000125 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000126 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000127 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000128 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000129 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000131 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
132 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000134
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000135 if (TLI.isBigEndian())
136 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000137
Chris Lattner3ac18842010-08-24 23:20:40 +0000138 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000139
140 if (RoundParts < NumParts) {
141 // Assemble the trailing non-power-of-2 part.
142 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000143 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000144 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000145 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000146
147 // Combine the round and odd parts.
148 Lo = Val;
149 if (TLI.isBigEndian())
150 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000151 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000152 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
153 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000154 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000155 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000156 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
157 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000158 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000159 } else if (PartVT.isFloatingPoint()) {
160 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000162 "Unexpected split");
163 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000164 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
165 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000166 if (TLI.isBigEndian())
167 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000168 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000169 } else {
170 // FP split into integer parts (soft fp)
171 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
172 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000173 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000174 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000175 }
176 }
177
178 // There is now one part, held in Val. Correct it to match ValueVT.
179 PartVT = Val.getValueType();
180
181 if (PartVT == ValueVT)
182 return Val;
183
Chris Lattner3ac18842010-08-24 23:20:40 +0000184 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000185 if (ValueVT.bitsLT(PartVT)) {
186 // For a truncate, see if we have any information to
187 // indicate whether the truncated bits will always be
188 // zero or sign-extension.
189 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000190 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000192 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000193 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000194 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000195 }
196
197 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000198 // FP_ROUND's are always exact here.
199 if (ValueVT.bitsLT(Val.getValueType()))
200 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Cooperf57e1c22012-01-17 01:54:07 +0000201 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000202
Chris Lattner3ac18842010-08-24 23:20:40 +0000203 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000204 }
205
Bill Wendling4533cac2010-01-28 21:51:40 +0000206 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000207 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000208
Torok Edwinc23197a2009-07-14 16:55:14 +0000209 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210}
211
Chris Lattner3ac18842010-08-24 23:20:40 +0000212/// getCopyFromParts - Create a value that contains the specified legal parts
213/// combined into the value they represent. If the parts combine to a type
214/// larger then ValueVT then AssertOp can be used to specify whether the extra
215/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
216/// (ISD::AssertSext).
217static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
218 const SDValue *Parts, unsigned NumParts,
219 EVT PartVT, EVT ValueVT) {
220 assert(ValueVT.isVector() && "Not a vector value");
221 assert(NumParts > 0 && "No parts to assemble!");
222 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
223 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000224
Chris Lattner3ac18842010-08-24 23:20:40 +0000225 // Handle a multi-element vector.
226 if (NumParts > 1) {
227 EVT IntermediateVT, RegisterVT;
228 unsigned NumIntermediates;
229 unsigned NumRegs =
230 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
231 NumIntermediates, RegisterVT);
232 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
233 NumParts = NumRegs; // Silence a compiler warning.
234 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
235 assert(RegisterVT == Parts[0].getValueType() &&
236 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000237
Chris Lattner3ac18842010-08-24 23:20:40 +0000238 // Assemble the parts into intermediate operands.
239 SmallVector<SDValue, 8> Ops(NumIntermediates);
240 if (NumIntermediates == NumParts) {
241 // If the register was not expanded, truncate or copy the value,
242 // as appropriate.
243 for (unsigned i = 0; i != NumParts; ++i)
244 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
245 PartVT, IntermediateVT);
246 } else if (NumParts > 0) {
247 // If the intermediate type was expanded, build the intermediate
248 // operands from the parts.
249 assert(NumParts % NumIntermediates == 0 &&
250 "Must expand into a divisible number of parts!");
251 unsigned Factor = NumParts / NumIntermediates;
252 for (unsigned i = 0; i != NumIntermediates; ++i)
253 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
254 PartVT, IntermediateVT);
255 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000256
Chris Lattner3ac18842010-08-24 23:20:40 +0000257 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
258 // intermediate operands.
259 Val = DAG.getNode(IntermediateVT.isVector() ?
260 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
261 ValueVT, &Ops[0], NumIntermediates);
262 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000263
Chris Lattner3ac18842010-08-24 23:20:40 +0000264 // There is now one part, held in Val. Correct it to match ValueVT.
265 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 if (PartVT == ValueVT)
268 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattnere6f7c262010-08-25 22:49:25 +0000270 if (PartVT.isVector()) {
271 // If the element type of the source/dest vectors are the same, but the
272 // parts vector has more elements than the value vector, then we have a
273 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
274 // elements we want.
275 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
276 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
277 "Cannot narrow, it would be a lossy transformation");
278 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
279 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000280 }
281
Chris Lattnere6f7c262010-08-25 22:49:25 +0000282 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000283 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
284 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
285
286 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
287 "Cannot handle this kind of promotion");
288 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000289 bool Smaller = ValueVT.bitsLE(PartVT);
290 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
291 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000292
Chris Lattnere6f7c262010-08-25 22:49:25 +0000293 }
Eric Christopher471e4222011-06-08 23:55:35 +0000294
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000295 // Trivial bitcast if the types are the same size and the destination
296 // vector type is legal.
297 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
298 TLI.isTypeLegal(ValueVT))
299 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000300
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000301 // Handle cases such as i8 -> <1 x i1>
302 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000303 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000304
305 if (ValueVT.getVectorNumElements() == 1 &&
306 ValueVT.getVectorElementType() != PartVT) {
307 bool Smaller = ValueVT.bitsLE(PartVT);
308 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
309 DL, ValueVT.getScalarType(), Val);
310 }
311
Chris Lattner3ac18842010-08-24 23:20:40 +0000312 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
313}
314
315
316
Chris Lattnera13b8602010-08-24 23:10:06 +0000317
318static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
319 SDValue Val, SDValue *Parts, unsigned NumParts,
320 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322/// getCopyToParts - Create a series of nodes that contain the specified value
323/// split into legal parts. If the parts contain more bits than Val, then, for
324/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000325static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000326 SDValue Val, SDValue *Parts, unsigned NumParts,
327 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000328 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000329 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 // Handle the vector case separately.
332 if (ValueVT.isVector())
333 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000334
Chris Lattnera13b8602010-08-24 23:10:06 +0000335 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000336 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000337 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
339
Chris Lattnera13b8602010-08-24 23:10:06 +0000340 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 return;
342
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
344 if (PartVT == ValueVT) {
345 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 Parts[0] = Val;
347 return;
348 }
349
Chris Lattnera13b8602010-08-24 23:10:06 +0000350 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
351 // If the parts cover more bits than the value has, promote the value.
352 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
353 assert(NumParts == 1 && "Do not know what to promote to!");
354 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
355 } else {
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000356 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
357 ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000358 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000359 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
360 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000361 if (PartVT == MVT::x86mmx)
362 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000363 }
364 } else if (PartBits == ValueVT.getSizeInBits()) {
365 // Different types of the same size.
366 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000367 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000368 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
369 // If the parts cover less bits than value has, truncate the value.
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000370 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
371 ValueVT.isInteger() &&
Chris Lattnera13b8602010-08-24 23:10:06 +0000372 "Unknown mismatch!");
373 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
374 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000375 if (PartVT == MVT::x86mmx)
376 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000377 }
378
379 // The value may have changed - recompute ValueVT.
380 ValueVT = Val.getValueType();
381 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
382 "Failed to tile the value with PartVT!");
383
384 if (NumParts == 1) {
385 assert(PartVT == ValueVT && "Type conversion failed!");
386 Parts[0] = Val;
387 return;
388 }
389
390 // Expand the value into multiple parts.
391 if (NumParts & (NumParts - 1)) {
392 // The number of parts is not a power of 2. Split off and copy the tail.
393 assert(PartVT.isInteger() && ValueVT.isInteger() &&
394 "Do not know what to expand to!");
395 unsigned RoundParts = 1 << Log2_32(NumParts);
396 unsigned RoundBits = RoundParts * PartBits;
397 unsigned OddParts = NumParts - RoundParts;
398 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
399 DAG.getIntPtrConstant(RoundBits));
400 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
401
402 if (TLI.isBigEndian())
403 // The odd parts were reversed by getCopyToParts - unreverse them.
404 std::reverse(Parts + RoundParts, Parts + NumParts);
405
406 NumParts = RoundParts;
407 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
408 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
409 }
410
411 // The number of parts is a power of 2. Repeatedly bisect the value using
412 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000413 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000414 EVT::getIntegerVT(*DAG.getContext(),
415 ValueVT.getSizeInBits()),
416 Val);
417
418 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
419 for (unsigned i = 0; i < NumParts; i += StepSize) {
420 unsigned ThisBits = StepSize * PartBits / 2;
421 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
422 SDValue &Part0 = Parts[i];
423 SDValue &Part1 = Parts[i+StepSize/2];
424
425 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
426 ThisVT, Part0, DAG.getIntPtrConstant(1));
427 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
428 ThisVT, Part0, DAG.getIntPtrConstant(0));
429
430 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000431 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
432 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000433 }
434 }
435 }
436
437 if (TLI.isBigEndian())
438 std::reverse(Parts, Parts + OrigNumParts);
439}
440
441
442/// getCopyToPartsVector - Create a series of nodes that contain the specified
443/// value split into legal parts.
444static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
445 SDValue Val, SDValue *Parts, unsigned NumParts,
446 EVT PartVT) {
447 EVT ValueVT = Val.getValueType();
448 assert(ValueVT.isVector() && "Not a vector");
449 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000450
Chris Lattnera13b8602010-08-24 23:10:06 +0000451 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000452 if (PartVT == ValueVT) {
453 // Nothing to do.
454 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
455 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000456 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000457 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000458 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000459 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
460 EVT ElementVT = PartVT.getVectorElementType();
461 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
462 // undef elements.
463 SmallVector<SDValue, 16> Ops;
464 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
465 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
466 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000467
Chris Lattnere6f7c262010-08-25 22:49:25 +0000468 for (unsigned i = ValueVT.getVectorNumElements(),
469 e = PartVT.getVectorNumElements(); i != e; ++i)
470 Ops.push_back(DAG.getUNDEF(ElementVT));
471
472 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
473
474 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000475
Chris Lattnere6f7c262010-08-25 22:49:25 +0000476 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
477 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000478 } else if (PartVT.isVector() &&
479 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000480 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000481 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
482
483 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000484 bool Smaller = PartVT.bitsLE(ValueVT);
485 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
486 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000487 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000488 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000489 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000490 "Only trivial vector-to-scalar conversions should get here!");
491 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
492 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000493
494 bool Smaller = ValueVT.bitsLE(PartVT);
495 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
496 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000497 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000498
Chris Lattnera13b8602010-08-24 23:10:06 +0000499 Parts[0] = Val;
500 return;
501 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000502
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000504 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000505 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000506 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000507 IntermediateVT,
508 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000509 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000510
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000511 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
512 NumParts = NumRegs; // Silence a compiler warning.
513 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000514
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000515 // Split the vector into intermediate operands.
516 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000517 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000518 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000519 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000520 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000521 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000522 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000523 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000524 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000525 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000526
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000527 // Split the intermediate operands into legal parts.
528 if (NumParts == NumIntermediates) {
529 // If the register was not expanded, promote or copy the value,
530 // as appropriate.
531 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000532 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000533 } else if (NumParts > 0) {
534 // If the intermediate type was expanded, split each the value into
535 // legal parts.
536 assert(NumParts % NumIntermediates == 0 &&
537 "Must expand into a divisible number of parts!");
538 unsigned Factor = NumParts / NumIntermediates;
539 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000540 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000541 }
542}
543
Chris Lattnera13b8602010-08-24 23:10:06 +0000544
545
546
Dan Gohman462f6b52010-05-29 17:53:24 +0000547namespace {
548 /// RegsForValue - This struct represents the registers (physical or virtual)
549 /// that a particular set of values is assigned, and the type information
550 /// about the value. The most common situation is to represent one value at a
551 /// time, but struct or array values are handled element-wise as multiple
552 /// values. The splitting of aggregates is performed recursively, so that we
553 /// never have aggregate-typed registers. The values at this point do not
554 /// necessarily have legal types, so each value may require one or more
555 /// registers of some legal type.
556 ///
557 struct RegsForValue {
558 /// ValueVTs - The value types of the values, which may not be legal, and
559 /// may need be promoted or synthesized from one or more registers.
560 ///
561 SmallVector<EVT, 4> ValueVTs;
562
563 /// RegVTs - The value types of the registers. This is the same size as
564 /// ValueVTs and it records, for each value, what the type of the assigned
565 /// register or registers are. (Individual values are never synthesized
566 /// from more than one type of register.)
567 ///
568 /// With virtual registers, the contents of RegVTs is redundant with TLI's
569 /// getRegisterType member function, however when with physical registers
570 /// it is necessary to have a separate record of the types.
571 ///
572 SmallVector<EVT, 4> RegVTs;
573
574 /// Regs - This list holds the registers assigned to the values.
575 /// Each legal or promoted value requires one register, and each
576 /// expanded value requires multiple registers.
577 ///
578 SmallVector<unsigned, 4> Regs;
579
580 RegsForValue() {}
581
582 RegsForValue(const SmallVector<unsigned, 4> &regs,
583 EVT regvt, EVT valuevt)
584 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
585
Dan Gohman462f6b52010-05-29 17:53:24 +0000586 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000587 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000588 ComputeValueVTs(tli, Ty, ValueVTs);
589
590 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
591 EVT ValueVT = ValueVTs[Value];
592 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
593 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
594 for (unsigned i = 0; i != NumRegs; ++i)
595 Regs.push_back(Reg + i);
596 RegVTs.push_back(RegisterVT);
597 Reg += NumRegs;
598 }
599 }
600
601 /// areValueTypesLegal - Return true if types of all the values are legal.
602 bool areValueTypesLegal(const TargetLowering &TLI) {
603 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
604 EVT RegisterVT = RegVTs[Value];
605 if (!TLI.isTypeLegal(RegisterVT))
606 return false;
607 }
608 return true;
609 }
610
611 /// append - Add the specified values to this one.
612 void append(const RegsForValue &RHS) {
613 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
614 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
615 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
616 }
617
618 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
619 /// this value and returns the result as a ValueVTs value. This uses
620 /// Chain/Flag as the input and updates them for the output Chain/Flag.
621 /// If the Flag pointer is NULL, no flag is used.
622 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
623 DebugLoc dl,
624 SDValue &Chain, SDValue *Flag) const;
625
626 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
627 /// specified value into the registers specified by this object. This uses
628 /// Chain/Flag as the input and updates them for the output Chain/Flag.
629 /// If the Flag pointer is NULL, no flag is used.
630 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
631 SDValue &Chain, SDValue *Flag) const;
632
633 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
634 /// operand list. This adds the code marker, matching input operand index
635 /// (if applicable), and includes the number of values added into it.
636 void AddInlineAsmOperands(unsigned Kind,
637 bool HasMatching, unsigned MatchingIdx,
638 SelectionDAG &DAG,
639 std::vector<SDValue> &Ops) const;
640 };
641}
642
643/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
644/// this value and returns the result as a ValueVT value. This uses
645/// Chain/Flag as the input and updates them for the output Chain/Flag.
646/// If the Flag pointer is NULL, no flag is used.
647SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
648 FunctionLoweringInfo &FuncInfo,
649 DebugLoc dl,
650 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000651 // A Value with type {} or [0 x %t] needs no registers.
652 if (ValueVTs.empty())
653 return SDValue();
654
Dan Gohman462f6b52010-05-29 17:53:24 +0000655 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
656
657 // Assemble the legal parts into the final values.
658 SmallVector<SDValue, 4> Values(ValueVTs.size());
659 SmallVector<SDValue, 8> Parts;
660 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
661 // Copy the legal parts from the registers.
662 EVT ValueVT = ValueVTs[Value];
663 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
664 EVT RegisterVT = RegVTs[Value];
665
666 Parts.resize(NumRegs);
667 for (unsigned i = 0; i != NumRegs; ++i) {
668 SDValue P;
669 if (Flag == 0) {
670 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
671 } else {
672 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
673 *Flag = P.getValue(2);
674 }
675
676 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000677 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000678
679 // If the source register was virtual and if we know something about it,
680 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000681 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000682 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000683 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000684
685 const FunctionLoweringInfo::LiveOutInfo *LOI =
686 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
687 if (!LOI)
688 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000689
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000690 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000691 unsigned NumSignBits = LOI->NumSignBits;
692 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000693
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000694 // FIXME: We capture more information than the dag can represent. For
695 // now, just use the tightest assertzext/assertsext possible.
696 bool isSExt = true;
697 EVT FromVT(MVT::Other);
698 if (NumSignBits == RegSize)
699 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
700 else if (NumZeroBits >= RegSize-1)
701 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
702 else if (NumSignBits > RegSize-8)
703 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
704 else if (NumZeroBits >= RegSize-8)
705 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
706 else if (NumSignBits > RegSize-16)
707 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
708 else if (NumZeroBits >= RegSize-16)
709 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
710 else if (NumSignBits > RegSize-32)
711 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
712 else if (NumZeroBits >= RegSize-32)
713 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
714 else
715 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000716
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000717 // Add an assertion node.
718 assert(FromVT != MVT::Other);
719 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
720 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000721 }
722
723 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
724 NumRegs, RegisterVT, ValueVT);
725 Part += NumRegs;
726 Parts.clear();
727 }
728
729 return DAG.getNode(ISD::MERGE_VALUES, dl,
730 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
731 &Values[0], ValueVTs.size());
732}
733
734/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
735/// specified value into the registers specified by this object. This uses
736/// Chain/Flag as the input and updates them for the output Chain/Flag.
737/// If the Flag pointer is NULL, no flag is used.
738void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
739 SDValue &Chain, SDValue *Flag) const {
740 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
741
742 // Get the list of the values's legal parts.
743 unsigned NumRegs = Regs.size();
744 SmallVector<SDValue, 8> Parts(NumRegs);
745 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
746 EVT ValueVT = ValueVTs[Value];
747 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
748 EVT RegisterVT = RegVTs[Value];
749
Chris Lattner3ac18842010-08-24 23:20:40 +0000750 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000751 &Parts[Part], NumParts, RegisterVT);
752 Part += NumParts;
753 }
754
755 // Copy the parts into the registers.
756 SmallVector<SDValue, 8> Chains(NumRegs);
757 for (unsigned i = 0; i != NumRegs; ++i) {
758 SDValue Part;
759 if (Flag == 0) {
760 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
761 } else {
762 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
763 *Flag = Part.getValue(1);
764 }
765
766 Chains[i] = Part.getValue(0);
767 }
768
769 if (NumRegs == 1 || Flag)
770 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
771 // flagged to it. That is the CopyToReg nodes and the user are considered
772 // a single scheduling unit. If we create a TokenFactor and return it as
773 // chain, then the TokenFactor is both a predecessor (operand) of the
774 // user as well as a successor (the TF operands are flagged to the user).
775 // c1, f1 = CopyToReg
776 // c2, f2 = CopyToReg
777 // c3 = TokenFactor c1, c2
778 // ...
779 // = op c3, ..., f2
780 Chain = Chains[NumRegs-1];
781 else
782 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
783}
784
785/// AddInlineAsmOperands - Add this value to the specified inlineasm node
786/// operand list. This adds the code marker and includes the number of
787/// values added into it.
788void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
789 unsigned MatchingIdx,
790 SelectionDAG &DAG,
791 std::vector<SDValue> &Ops) const {
792 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
793
794 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
795 if (HasMatching)
796 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000797 else if (!Regs.empty() &&
798 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
799 // Put the register class of the virtual registers in the flag word. That
800 // way, later passes can recompute register class constraints for inline
801 // assembly as well as normal instructions.
802 // Don't do this for tied operands that can use the regclass information
803 // from the def.
804 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
805 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
806 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
807 }
808
Dan Gohman462f6b52010-05-29 17:53:24 +0000809 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
810 Ops.push_back(Res);
811
812 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
813 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
814 EVT RegisterVT = RegVTs[Value];
815 for (unsigned i = 0; i != NumRegs; ++i) {
816 assert(Reg < Regs.size() && "Mismatch in # registers expected");
817 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
818 }
819 }
820}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000821
Owen Anderson243eb9e2011-12-08 22:15:21 +0000822void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
823 const TargetLibraryInfo *li) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000824 AA = &aa;
825 GFI = gfi;
Owen Anderson243eb9e2011-12-08 22:15:21 +0000826 LibInfo = li;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000827 TD = DAG.getTarget().getTargetData();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000828 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000829}
830
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000831/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000832/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000833/// for a new block. This doesn't clear out information about
834/// additional blocks that are needed to complete switch lowering
835/// or PHI node updating; that information is cleared out as it is
836/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000837void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000838 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000839 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000840 PendingLoads.clear();
841 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000842 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000843 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000844}
845
Devang Patel23385752011-05-23 17:44:13 +0000846/// clearDanglingDebugInfo - Clear the dangling debug information
847/// map. This function is seperated from the clear so that debug
848/// information that is dangling in a basic block can be properly
849/// resolved in a different basic block. This allows the
850/// SelectionDAG to resolve dangling debug information attached
851/// to PHI nodes.
852void SelectionDAGBuilder::clearDanglingDebugInfo() {
853 DanglingDebugInfoMap.clear();
854}
855
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000856/// getRoot - Return the current virtual root of the Selection DAG,
857/// flushing any PendingLoad items. This must be done before emitting
858/// a store or any other node that may need to be ordered after any
859/// prior load instructions.
860///
Dan Gohman2048b852009-11-23 18:04:58 +0000861SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000862 if (PendingLoads.empty())
863 return DAG.getRoot();
864
865 if (PendingLoads.size() == 1) {
866 SDValue Root = PendingLoads[0];
867 DAG.setRoot(Root);
868 PendingLoads.clear();
869 return Root;
870 }
871
872 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000874 &PendingLoads[0], PendingLoads.size());
875 PendingLoads.clear();
876 DAG.setRoot(Root);
877 return Root;
878}
879
880/// getControlRoot - Similar to getRoot, but instead of flushing all the
881/// PendingLoad items, flush all the PendingExports items. It is necessary
882/// to do this before emitting a terminator instruction.
883///
Dan Gohman2048b852009-11-23 18:04:58 +0000884SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000885 SDValue Root = DAG.getRoot();
886
887 if (PendingExports.empty())
888 return Root;
889
890 // Turn all of the CopyToReg chains into one factored node.
891 if (Root.getOpcode() != ISD::EntryToken) {
892 unsigned i = 0, e = PendingExports.size();
893 for (; i != e; ++i) {
894 assert(PendingExports[i].getNode()->getNumOperands() > 1);
895 if (PendingExports[i].getNode()->getOperand(0) == Root)
896 break; // Don't add the root if we already indirectly depend on it.
897 }
898
899 if (i == e)
900 PendingExports.push_back(Root);
901 }
902
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000904 &PendingExports[0],
905 PendingExports.size());
906 PendingExports.clear();
907 DAG.setRoot(Root);
908 return Root;
909}
910
Bill Wendling4533cac2010-01-28 21:51:40 +0000911void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
912 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
913 DAG.AssignOrdering(Node, SDNodeOrder);
914
915 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
916 AssignOrderingToNode(Node->getOperand(I).getNode());
917}
918
Dan Gohman46510a72010-04-15 01:51:59 +0000919void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000920 // Set up outgoing PHI node register values before emitting the terminator.
921 if (isa<TerminatorInst>(&I))
922 HandlePHINodesInSuccessorBlocks(I.getParent());
923
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000924 CurDebugLoc = I.getDebugLoc();
925
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000926 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000927
Dan Gohman92884f72010-04-20 15:03:56 +0000928 if (!isa<TerminatorInst>(&I) && !HasTailCall)
929 CopyToExportRegsIfNeeded(&I);
930
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000931 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000932}
933
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000934void SelectionDAGBuilder::visitPHI(const PHINode &) {
935 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
936}
937
Dan Gohman46510a72010-04-15 01:51:59 +0000938void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000939 // Note: this doesn't use InstVisitor, because it has to work with
940 // ConstantExpr's in addition to instructions.
941 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000942 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000943 // Build the switch statement using the Instruction.def file.
944#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000945 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000946#include "llvm/Instruction.def"
947 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000948
949 // Assign the ordering to the freshly created DAG nodes.
950 if (NodeMap.count(&I)) {
951 ++SDNodeOrder;
952 AssignOrderingToNode(getValue(&I).getNode());
953 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000954}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000955
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000956// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
957// generate the debug data structures now that we've seen its definition.
958void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
959 SDValue Val) {
960 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000961 if (DDI.getDI()) {
962 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000963 DebugLoc dl = DDI.getdl();
964 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000965 MDNode *Variable = DI->getVariable();
966 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000967 SDDbgValue *SDV;
968 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000969 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000970 SDV = DAG.getDbgValue(Variable, Val.getNode(),
971 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
972 DAG.AddDbgValue(SDV, Val.getNode(), false);
973 }
Owen Anderson95771af2011-02-25 21:41:48 +0000974 } else
Eric Christopher0822e012012-02-23 03:39:43 +0000975 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000976 DanglingDebugInfoMap[V] = DanglingDebugInfo();
977 }
978}
979
Nick Lewycky8de34002011-09-30 22:19:53 +0000980/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000981SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000982 // If we already have an SDValue for this value, use it. It's important
983 // to do this first, so that we don't create a CopyFromReg if we already
984 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000985 SDValue &N = NodeMap[V];
986 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000987
Dan Gohman28a17352010-07-01 01:59:43 +0000988 // If there's a virtual register allocated and initialized for this
989 // value, use it.
990 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
991 if (It != FuncInfo.ValueMap.end()) {
992 unsigned InReg = It->second;
993 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
994 SDValue Chain = DAG.getEntryNode();
Nick Lewycky8de34002011-09-30 22:19:53 +0000995 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Devang Patel8f314282011-01-25 18:09:58 +0000996 resolveDanglingDebugInfo(V, N);
997 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000998 }
999
1000 // Otherwise create a new SDValue and remember it.
1001 SDValue Val = getValueImpl(V);
1002 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001003 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001004 return Val;
1005}
1006
1007/// getNonRegisterValue - Return an SDValue for the given Value, but
1008/// don't look in FuncInfo.ValueMap for a virtual register.
1009SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1010 // If we already have an SDValue for this value, use it.
1011 SDValue &N = NodeMap[V];
1012 if (N.getNode()) return N;
1013
1014 // Otherwise create a new SDValue and remember it.
1015 SDValue Val = getValueImpl(V);
1016 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001017 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001018 return Val;
1019}
1020
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001021/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001022/// Create an SDValue for the given value.
1023SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001024 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001025 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001026
Dan Gohman383b5f62010-04-17 15:32:28 +00001027 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001028 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001029
Dan Gohman383b5f62010-04-17 15:32:28 +00001030 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001031 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001032
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001033 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001034 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001035
Dan Gohman383b5f62010-04-17 15:32:28 +00001036 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001037 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001038
Nate Begeman9008ca62009-04-27 18:41:29 +00001039 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001040 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001041
Dan Gohman383b5f62010-04-17 15:32:28 +00001042 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043 visit(CE->getOpcode(), *CE);
1044 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001045 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001046 return N1;
1047 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001048
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001049 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1050 SmallVector<SDValue, 4> Constants;
1051 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1052 OI != OE; ++OI) {
1053 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001054 // If the operand is an empty aggregate, there are no values.
1055 if (!Val) continue;
1056 // Add each leaf value from the operand to the Constants list
1057 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001058 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1059 Constants.push_back(SDValue(Val, i));
1060 }
Bill Wendling87710f02009-12-21 23:47:40 +00001061
Bill Wendling4533cac2010-01-28 21:51:40 +00001062 return DAG.getMergeValues(&Constants[0], Constants.size(),
1063 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001064 }
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001065
1066 if (const ConstantDataSequential *CDS =
1067 dyn_cast<ConstantDataSequential>(C)) {
1068 SmallVector<SDValue, 4> Ops;
Chris Lattner0f193b82012-01-25 01:27:20 +00001069 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001070 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1071 // Add each leaf value from the operand to the Constants list
1072 // to form a flattened list of all the values.
1073 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1074 Ops.push_back(SDValue(Val, i));
1075 }
1076
1077 if (isa<ArrayType>(CDS->getType()))
1078 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurDebugLoc());
1079 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1080 VT, &Ops[0], Ops.size());
1081 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001082
Duncan Sands1df98592010-02-16 11:11:14 +00001083 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001084 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1085 "Unknown struct or array constant!");
1086
Owen Andersone50ed302009-08-10 22:56:29 +00001087 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001088 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1089 unsigned NumElts = ValueVTs.size();
1090 if (NumElts == 0)
1091 return SDValue(); // empty struct
1092 SmallVector<SDValue, 4> Constants(NumElts);
1093 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001094 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001095 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001096 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001097 else if (EltVT.isFloatingPoint())
1098 Constants[i] = DAG.getConstantFP(0, EltVT);
1099 else
1100 Constants[i] = DAG.getConstant(0, EltVT);
1101 }
Bill Wendling87710f02009-12-21 23:47:40 +00001102
Bill Wendling4533cac2010-01-28 21:51:40 +00001103 return DAG.getMergeValues(&Constants[0], NumElts,
1104 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001105 }
1106
Dan Gohman383b5f62010-04-17 15:32:28 +00001107 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001108 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001109
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001110 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001111 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001112
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001113 // Now that we know the number and type of the elements, get that number of
1114 // elements into the Ops array based on what kind of constant it is.
1115 SmallVector<SDValue, 16> Ops;
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001116 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001117 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001118 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001119 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001120 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001121 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001122
1123 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001124 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001125 Op = DAG.getConstantFP(0, EltVT);
1126 else
1127 Op = DAG.getConstant(0, EltVT);
1128 Ops.assign(NumElements, Op);
1129 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001130
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001131 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001132 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1133 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001134 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001135
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001136 // If this is a static alloca, generate it as the frameindex instead of
1137 // computation.
1138 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1139 DenseMap<const AllocaInst*, int>::iterator SI =
1140 FuncInfo.StaticAllocaMap.find(AI);
1141 if (SI != FuncInfo.StaticAllocaMap.end())
1142 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1143 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001144
Dan Gohman28a17352010-07-01 01:59:43 +00001145 // If this is an instruction which fast-isel has deferred, select it now.
1146 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001147 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1148 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1149 SDValue Chain = DAG.getEntryNode();
1150 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001151 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001152
Dan Gohman28a17352010-07-01 01:59:43 +00001153 llvm_unreachable("Can't get register for value!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001154}
1155
Dan Gohman46510a72010-04-15 01:51:59 +00001156void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001157 SDValue Chain = getControlRoot();
1158 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001159 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001160
Dan Gohman7451d3e2010-05-29 17:03:36 +00001161 if (!FuncInfo.CanLowerReturn) {
1162 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001163 const Function *F = I.getParent()->getParent();
1164
1165 // Emit a store of the return value through the virtual register.
1166 // Leave Outs empty so that LowerReturn won't try to load return
1167 // registers the usual way.
1168 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001169 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001170 PtrValueVTs);
1171
1172 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1173 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001174
Owen Andersone50ed302009-08-10 22:56:29 +00001175 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001176 SmallVector<uint64_t, 4> Offsets;
1177 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001178 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001179
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001180 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001181 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001182 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1183 RetPtr.getValueType(), RetPtr,
1184 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001185 Chains[i] =
1186 DAG.getStore(Chain, getCurDebugLoc(),
1187 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001188 // FIXME: better loc info would be nice.
1189 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001190 }
1191
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001192 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1193 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001194 } else if (I.getNumOperands() != 0) {
1195 SmallVector<EVT, 4> ValueVTs;
1196 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1197 unsigned NumValues = ValueVTs.size();
1198 if (NumValues) {
1199 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001200 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1201 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001202
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001203 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001204
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001205 const Function *F = I.getParent()->getParent();
1206 if (F->paramHasAttr(0, Attribute::SExt))
1207 ExtendKind = ISD::SIGN_EXTEND;
1208 else if (F->paramHasAttr(0, Attribute::ZExt))
1209 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001210
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001211 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1212 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001213
1214 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1215 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1216 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001217 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001218 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1219 &Parts[0], NumParts, PartVT, ExtendKind);
1220
1221 // 'inreg' on function refers to return value
1222 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1223 if (F->paramHasAttr(0, Attribute::InReg))
1224 Flags.setInReg();
1225
1226 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001227 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001228 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001229 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001230 Flags.setZExt();
1231
Dan Gohmanc9403652010-07-07 15:54:55 +00001232 for (unsigned i = 0; i < NumParts; ++i) {
1233 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1234 /*isfixed=*/true));
1235 OutVals.push_back(Parts[i]);
1236 }
Evan Cheng3927f432009-03-25 20:20:11 +00001237 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001238 }
1239 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001240
1241 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001242 CallingConv::ID CallConv =
1243 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001244 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001245 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001246
1247 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001248 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001249 "LowerReturn didn't return a valid chain!");
1250
1251 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001252 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001253}
1254
Dan Gohmanad62f532009-04-23 23:13:24 +00001255/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1256/// created for it, emit nodes to copy the value into the virtual
1257/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001258void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001259 // Skip empty types
1260 if (V->getType()->isEmptyTy())
1261 return;
1262
Dan Gohman33b7a292010-04-16 17:15:02 +00001263 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1264 if (VMI != FuncInfo.ValueMap.end()) {
1265 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1266 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001267 }
1268}
1269
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001270/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1271/// the current basic block, add it to ValueMap now so that we'll get a
1272/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001273void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001274 // No need to export constants.
1275 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001276
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001277 // Already exported?
1278 if (FuncInfo.isExportedInst(V)) return;
1279
1280 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1281 CopyValueToVirtualRegister(V, Reg);
1282}
1283
Dan Gohman46510a72010-04-15 01:51:59 +00001284bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001285 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001286 // The operands of the setcc have to be in this block. We don't know
1287 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001288 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001289 // Can export from current BB.
1290 if (VI->getParent() == FromBB)
1291 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001292
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001293 // Is already exported, noop.
1294 return FuncInfo.isExportedInst(V);
1295 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001296
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001297 // If this is an argument, we can export it if the BB is the entry block or
1298 // if it is already exported.
1299 if (isa<Argument>(V)) {
1300 if (FromBB == &FromBB->getParent()->getEntryBlock())
1301 return true;
1302
1303 // Otherwise, can only export this if it is already exported.
1304 return FuncInfo.isExportedInst(V);
1305 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001307 // Otherwise, constants can always be exported.
1308 return true;
1309}
1310
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001311/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak25101bb2011-12-20 20:03:10 +00001312uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1313 const MachineBasicBlock *Dst) const {
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001314 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1315 if (!BPI)
1316 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001317 const BasicBlock *SrcBB = Src->getBasicBlock();
1318 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001319 return BPI->getEdgeWeight(SrcBB, DstBB);
1320}
1321
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001322void SelectionDAGBuilder::
1323addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1324 uint32_t Weight /* = 0 */) {
1325 if (!Weight)
1326 Weight = getEdgeWeight(Src, Dst);
1327 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001328}
1329
1330
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001331static bool InBlock(const Value *V, const BasicBlock *BB) {
1332 if (const Instruction *I = dyn_cast<Instruction>(V))
1333 return I->getParent() == BB;
1334 return true;
1335}
1336
Dan Gohmanc2277342008-10-17 21:16:08 +00001337/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1338/// This function emits a branch and is used at the leaves of an OR or an
1339/// AND operator tree.
1340///
1341void
Dan Gohman46510a72010-04-15 01:51:59 +00001342SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001343 MachineBasicBlock *TBB,
1344 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001345 MachineBasicBlock *CurBB,
1346 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001347 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001348
Dan Gohmanc2277342008-10-17 21:16:08 +00001349 // If the leaf of the tree is a comparison, merge the condition into
1350 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001351 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001352 // The operands of the cmp have to be in this block. We don't know
1353 // how to export them from some other block. If this is the first block
1354 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001355 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001356 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1357 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001358 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001359 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001360 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001361 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001362 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001363 if (TM.Options.NoNaNsFPMath)
1364 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001365 } else {
1366 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001367 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001368 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001369
1370 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001371 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1372 SwitchCases.push_back(CB);
1373 return;
1374 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001375 }
1376
1377 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001378 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001379 NULL, TBB, FBB, CurBB);
1380 SwitchCases.push_back(CB);
1381}
1382
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001383/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001384void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001385 MachineBasicBlock *TBB,
1386 MachineBasicBlock *FBB,
1387 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001388 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001389 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001390 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001391 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001392 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001393 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1394 BOp->getParent() != CurBB->getBasicBlock() ||
1395 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1396 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001397 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001398 return;
1399 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001400
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001401 // Create TmpBB after CurBB.
1402 MachineFunction::iterator BBI = CurBB;
1403 MachineFunction &MF = DAG.getMachineFunction();
1404 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1405 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001406
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001407 if (Opc == Instruction::Or) {
1408 // Codegen X | Y as:
1409 // jmp_if_X TBB
1410 // jmp TmpBB
1411 // TmpBB:
1412 // jmp_if_Y TBB
1413 // jmp FBB
1414 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001415
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001416 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001417 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001418
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001419 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001420 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001421 } else {
1422 assert(Opc == Instruction::And && "Unknown merge op!");
1423 // Codegen X & Y as:
1424 // jmp_if_X TmpBB
1425 // jmp FBB
1426 // TmpBB:
1427 // jmp_if_Y TBB
1428 // jmp FBB
1429 //
1430 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001431
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001432 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001433 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001434
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001435 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001436 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001437 }
1438}
1439
1440/// If the set of cases should be emitted as a series of branches, return true.
1441/// If we should emit this as a bunch of and/or'd together conditions, return
1442/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001443bool
Dan Gohman2048b852009-11-23 18:04:58 +00001444SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001445 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001447 // If this is two comparisons of the same values or'd or and'd together, they
1448 // will get folded into a single comparison, so don't emit two blocks.
1449 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1450 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1451 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1452 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1453 return false;
1454 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001455
Chris Lattner133ce872010-01-02 00:00:03 +00001456 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1457 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1458 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1459 Cases[0].CC == Cases[1].CC &&
1460 isa<Constant>(Cases[0].CmpRHS) &&
1461 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1462 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1463 return false;
1464 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1465 return false;
1466 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001467
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001468 return true;
1469}
1470
Dan Gohman46510a72010-04-15 01:51:59 +00001471void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001472 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001474 // Update machine-CFG edges.
1475 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1476
1477 // Figure out which block is immediately after the current one.
1478 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001479 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001480 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001481 NextBlock = BBI;
1482
1483 if (I.isUnconditional()) {
1484 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001485 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001488 if (Succ0MBB != NextBlock)
1489 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001490 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001491 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001492
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001493 return;
1494 }
1495
1496 // If this condition is one of the special cases we handle, do special stuff
1497 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001498 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001499 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1500
1501 // If this is a series of conditions that are or'd or and'd together, emit
1502 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001503 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001504 // For example, instead of something like:
1505 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001506 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001507 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001508 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001509 // or C, F
1510 // jnz foo
1511 // Emit:
1512 // cmp A, B
1513 // je foo
1514 // cmp D, E
1515 // jle foo
1516 //
Dan Gohman46510a72010-04-15 01:51:59 +00001517 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001518 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001519 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001520 (BOp->getOpcode() == Instruction::And ||
1521 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001522 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1523 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001524 // If the compares in later blocks need to use values not currently
1525 // exported from this block, export them now. This block should always
1526 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001527 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001528
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001529 // Allow some cases to be rejected.
1530 if (ShouldEmitAsBranches(SwitchCases)) {
1531 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1532 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1533 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1534 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001535
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001536 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001537 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001538 SwitchCases.erase(SwitchCases.begin());
1539 return;
1540 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001541
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542 // Okay, we decided not to do this, remove any inserted MBB's and clear
1543 // SwitchCases.
1544 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001545 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001546
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001547 SwitchCases.clear();
1548 }
1549 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001550
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001551 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001552 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001553 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001554
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001555 // Use visitSwitchCase to actually insert the fast branch sequence for this
1556 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001557 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001558}
1559
1560/// visitSwitchCase - Emits the necessary code to represent a single node in
1561/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001562void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1563 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001564 SDValue Cond;
1565 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001566 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001567
1568 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001569 if (CB.CmpMHS == NULL) {
1570 // Fold "(X == true)" to X and "(X == false)" to !X to
1571 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001572 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001573 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001574 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001575 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001576 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001577 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001578 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001581 } else {
1582 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1583
Anton Korobeynikov23218582008-12-23 22:25:27 +00001584 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1585 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001586
1587 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001588 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001589
1590 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001591 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001592 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001593 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001594 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001595 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001597 DAG.getConstant(High-Low, VT), ISD::SETULE);
1598 }
1599 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001600
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001601 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001602 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
1603 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001604
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001605 // Set NextBlock to be the MBB immediately after the current one, if any.
1606 // This is used to avoid emitting unnecessary branches to the next block.
1607 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001608 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001609 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001610 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001611
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001612 // If the lhs block is the next block, invert the condition so that we can
1613 // fall through to the lhs instead of the rhs block.
1614 if (CB.TrueBB == NextBlock) {
1615 std::swap(CB.TrueBB, CB.FalseBB);
1616 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001617 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001618 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001619
Dale Johannesenf5d97892009-02-04 01:48:28 +00001620 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001621 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001622 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001623
Evan Cheng266a99d2010-09-23 06:51:55 +00001624 // Insert the false branch. Do this even if it's a fall through branch,
1625 // this makes it easier to do DAG optimizations which require inverting
1626 // the branch condition.
1627 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1628 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001629
1630 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001631}
1632
1633/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001634void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001635 // Emit the code for the jump table
1636 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001637 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001638 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1639 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001640 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001641 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1642 MVT::Other, Index.getValue(1),
1643 Table, Index);
1644 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001645}
1646
1647/// visitJumpTableHeader - This function emits necessary code to produce index
1648/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001649void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001650 JumpTableHeader &JTH,
1651 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001652 // Subtract the lowest switch case value from the value being switched on and
1653 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001654 // difference between smallest and largest cases.
1655 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001656 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001657 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001658 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001659
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001660 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001661 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001662 // can be used as an index into the jump table in a subsequent basic block.
1663 // This value may be smaller or larger than the target's pointer type, and
1664 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001665 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001666
Dan Gohman89496d02010-07-02 00:10:16 +00001667 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001668 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1669 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001670 JT.Reg = JumpTableReg;
1671
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001672 // Emit the range check for the jump table, and branch to the default block
1673 // for the switch statement if the value being switched on exceeds the largest
1674 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001675 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001676 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001677 DAG.getConstant(JTH.Last-JTH.First,VT),
1678 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001679
1680 // Set NextBlock to be the MBB immediately after the current one, if any.
1681 // This is used to avoid emitting unnecessary branches to the next block.
1682 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001683 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001684
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001685 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001686 NextBlock = BBI;
1687
Dale Johannesen66978ee2009-01-31 02:22:37 +00001688 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001689 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001690 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001691
Bill Wendling4533cac2010-01-28 21:51:40 +00001692 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001693 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1694 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001695
Bill Wendling87710f02009-12-21 23:47:40 +00001696 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001697}
1698
1699/// visitBitTestHeader - This function emits necessary code to produce value
1700/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001701void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1702 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001703 // Subtract the minimum value
1704 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001705 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001706 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001707 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001708
1709 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001710 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001711 TLI.getSetCCResultType(Sub.getValueType()),
1712 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001713 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001714
Evan Chengd08e5b42011-01-06 01:02:44 +00001715 // Determine the type of the test operands.
1716 bool UsePtrType = false;
1717 if (!TLI.isTypeLegal(VT))
1718 UsePtrType = true;
1719 else {
1720 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001721 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001722 // Switch table case range are encoded into series of masks.
1723 // Just use pointer type, it's guaranteed to fit.
1724 UsePtrType = true;
1725 break;
1726 }
1727 }
1728 if (UsePtrType) {
1729 VT = TLI.getPointerTy();
1730 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1731 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001732
Evan Chengd08e5b42011-01-06 01:02:44 +00001733 B.RegVT = VT;
1734 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001735 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001736 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001737
1738 // Set NextBlock to be the MBB immediately after the current one, if any.
1739 // This is used to avoid emitting unnecessary branches to the next block.
1740 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001741 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001742 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001743 NextBlock = BBI;
1744
1745 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1746
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001747 addSuccessorWithWeight(SwitchBB, B.Default);
1748 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001749
Dale Johannesen66978ee2009-01-31 02:22:37 +00001750 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001751 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001752 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001753
Evan Cheng8c1f4322010-09-23 18:32:19 +00001754 if (MBB != NextBlock)
1755 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1756 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001757
Bill Wendling87710f02009-12-21 23:47:40 +00001758 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001759}
1760
1761/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001762void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1763 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001764 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001765 BitTestCase &B,
1766 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001767 EVT VT = BB.RegVT;
1768 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1769 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001770 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001771 unsigned PopCount = CountPopulation_64(B.Mask);
1772 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001773 // Testing for a single bit; just compare the shift count with what it
1774 // would need to be to shift a 1 bit in that position.
1775 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001776 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001777 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001778 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001779 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001780 } else if (PopCount == BB.Range) {
1781 // There is only one zero bit in the range, test for it directly.
1782 Cmp = DAG.getSetCC(getCurDebugLoc(),
1783 TLI.getSetCCResultType(VT),
1784 ShiftOp,
1785 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1786 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001787 } else {
1788 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001789 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1790 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001791
Dan Gohman8e0163a2010-06-24 02:06:24 +00001792 // Emit bit tests and jumps
1793 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001794 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001795 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001796 TLI.getSetCCResultType(VT),
1797 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001798 ISD::SETNE);
1799 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001800
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001801 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1802 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001803
Dale Johannesen66978ee2009-01-31 02:22:37 +00001804 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001805 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001806 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001807
1808 // Set NextBlock to be the MBB immediately after the current one, if any.
1809 // This is used to avoid emitting unnecessary branches to the next block.
1810 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001811 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001812 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001813 NextBlock = BBI;
1814
Evan Cheng8c1f4322010-09-23 18:32:19 +00001815 if (NextMBB != NextBlock)
1816 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1817 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001818
Bill Wendling87710f02009-12-21 23:47:40 +00001819 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001820}
1821
Dan Gohman46510a72010-04-15 01:51:59 +00001822void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001823 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001824
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001825 // Retrieve successors.
1826 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1827 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1828
Gabor Greifb67e6b32009-01-15 11:10:44 +00001829 const Value *Callee(I.getCalledValue());
1830 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001831 visitInlineAsm(&I);
1832 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001833 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001834
1835 // If the value of the invoke is used outside of its defining block, make it
1836 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001837 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001838
1839 // Update successor info
Chandler Carruthf2645682011-11-22 11:37:46 +00001840 addSuccessorWithWeight(InvokeMBB, Return);
1841 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001842
1843 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001844 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1845 MVT::Other, getControlRoot(),
1846 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001847}
1848
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001849void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1850 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1851}
1852
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001853void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1854 assert(FuncInfo.MBB->isLandingPad() &&
1855 "Call to landingpad not in landing pad!");
1856
1857 MachineBasicBlock *MBB = FuncInfo.MBB;
1858 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1859 AddLandingPadInfo(LP, MMI, MBB);
1860
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001861 // If there aren't registers to copy the values into (e.g., during SjLj
1862 // exceptions), then don't bother to create these DAG nodes.
Lang Hames07961342012-02-14 04:45:49 +00001863 if (TLI.getExceptionPointerRegister() == 0 &&
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001864 TLI.getExceptionSelectorRegister() == 0)
1865 return;
1866
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001867 SmallVector<EVT, 2> ValueVTs;
1868 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1869
1870 // Insert the EXCEPTIONADDR instruction.
1871 assert(FuncInfo.MBB->isLandingPad() &&
1872 "Call to eh.exception not in landing pad!");
1873 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1874 SDValue Ops[2];
1875 Ops[0] = DAG.getRoot();
1876 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1877 SDValue Chain = Op1.getValue(1);
1878
1879 // Insert the EHSELECTION instruction.
1880 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1881 Ops[0] = Op1;
1882 Ops[1] = Chain;
1883 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1884 Chain = Op2.getValue(1);
1885 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1886
1887 Ops[0] = Op1;
1888 Ops[1] = Op2;
1889 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1890 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1891 &Ops[0], 2);
1892
1893 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1894 setValue(&LP, RetPair.first);
1895 DAG.setRoot(RetPair.second);
1896}
1897
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001898/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1899/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001900bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1901 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001902 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001903 MachineBasicBlock *Default,
1904 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001905 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001906
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001907 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001908 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001909 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001910 return false;
1911
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001912 // Get the MachineFunction which holds the current MBB. This is used when
1913 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001914 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001915
1916 // Figure out which block is immediately after the current one.
1917 MachineBasicBlock *NextBlock = 0;
1918 MachineFunction::iterator BBI = CR.CaseBB;
1919
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001920 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001921 NextBlock = BBI;
1922
Benjamin Kramerce750f02010-11-22 09:45:38 +00001923 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001924 // is the same as the other, but has one bit unset that the other has set,
1925 // use bit manipulation to do two compares at once. For example:
1926 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001927 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1928 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1929 if (Size == 2 && CR.CaseBB == SwitchBB) {
1930 Case &Small = *CR.Range.first;
1931 Case &Big = *(CR.Range.second-1);
1932
1933 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1934 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1935 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1936
1937 // Check that there is only one bit different.
1938 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1939 (SmallValue | BigValue) == BigValue) {
1940 // Isolate the common bit.
1941 APInt CommonBit = BigValue & ~SmallValue;
1942 assert((SmallValue | CommonBit) == BigValue &&
1943 CommonBit.countPopulation() == 1 && "Not a common bit?");
1944
1945 SDValue CondLHS = getValue(SV);
1946 EVT VT = CondLHS.getValueType();
1947 DebugLoc DL = getCurDebugLoc();
1948
1949 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1950 DAG.getConstant(CommonBit, VT));
1951 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1952 Or, DAG.getConstant(BigValue, VT),
1953 ISD::SETEQ);
1954
1955 // Update successor info.
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001956 addSuccessorWithWeight(SwitchBB, Small.BB);
1957 addSuccessorWithWeight(SwitchBB, Default);
Benjamin Kramerce750f02010-11-22 09:45:38 +00001958
1959 // Insert the true branch.
1960 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1961 getControlRoot(), Cond,
1962 DAG.getBasicBlock(Small.BB));
1963
1964 // Insert the false branch.
1965 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1966 DAG.getBasicBlock(Default));
1967
1968 DAG.setRoot(BrCond);
1969 return true;
1970 }
1971 }
1972 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001973
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001974 // Rearrange the case blocks so that the last one falls through if possible.
1975 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1976 // The last case block won't fall through into 'NextBlock' if we emit the
1977 // branches in this order. See if rearranging a case value would help.
1978 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1979 if (I->BB == NextBlock) {
1980 std::swap(*I, BackCase);
1981 break;
1982 }
1983 }
1984 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001985
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001986 // Create a CaseBlock record representing a conditional branch to
1987 // the Case's target mbb if the value being switched on SV is equal
1988 // to C.
1989 MachineBasicBlock *CurBlock = CR.CaseBB;
1990 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1991 MachineBasicBlock *FallThrough;
1992 if (I != E-1) {
1993 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1994 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001995
1996 // Put SV in a virtual register to make it available from the new blocks.
1997 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001998 } else {
1999 // If the last case doesn't match, go to the default block.
2000 FallThrough = Default;
2001 }
2002
Dan Gohman46510a72010-04-15 01:51:59 +00002003 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002004 ISD::CondCode CC;
2005 if (I->High == I->Low) {
2006 // This is just small small case range :) containing exactly 1 case
2007 CC = ISD::SETEQ;
2008 LHS = SV; RHS = I->High; MHS = NULL;
2009 } else {
2010 CC = ISD::SETLE;
2011 LHS = I->Low; MHS = SV; RHS = I->High;
2012 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002013
2014 uint32_t ExtraWeight = I->ExtraWeight;
2015 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2016 /* me */ CurBlock,
2017 /* trueweight */ ExtraWeight / 2, /* falseweight */ ExtraWeight / 2);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002018
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002019 // If emitting the first comparison, just call visitSwitchCase to emit the
2020 // code into the current block. Otherwise, push the CaseBlock onto the
2021 // vector to be later processed by SDISel, and insert the node's MBB
2022 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002023 if (CurBlock == SwitchBB)
2024 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002025 else
2026 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002028 CurBlock = FallThrough;
2029 }
2030
2031 return true;
2032}
2033
2034static inline bool areJTsAllowed(const TargetLowering &TLI) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002035 return !TLI.getTargetMachine().Options.DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002036 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2037 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002038}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002039
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002040static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002041 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Stepan Dyatkovskiya62e2352012-05-15 05:09:41 +00002042 APInt LastExt = Last.zext(BitWidth), FirstExt = First.zext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002043 return (LastExt - FirstExt + 1ULL);
2044}
2045
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002046/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002047bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2048 CaseRecVector &WorkList,
2049 const Value *SV,
2050 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002051 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002052 Case& FrontCase = *CR.Range.first;
2053 Case& BackCase = *(CR.Range.second-1);
2054
Chris Lattnere880efe2009-11-07 07:50:34 +00002055 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2056 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002057
Chris Lattnere880efe2009-11-07 07:50:34 +00002058 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002059 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002060 TSize += I->size();
2061
Dan Gohmane0567812010-04-08 23:03:40 +00002062 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002063 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002064
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002065 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002066 // The density is TSize / Range. Require at least 40%.
2067 // It should not be possible for IntTSize to saturate for sane code, but make
2068 // sure we handle Range saturation correctly.
2069 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2070 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2071 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002072 return false;
2073
David Greene4b69d992010-01-05 01:24:57 +00002074 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002075 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002076 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002077
2078 // Get the MachineFunction which holds the current MBB. This is used when
2079 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002080 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002081
2082 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002083 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002084 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002085
2086 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2087
2088 // Create a new basic block to hold the code for loading the address
2089 // of the jump table, and jumping to it. Update successor information;
2090 // we will either branch to the default case for the switch, or the jump
2091 // table.
2092 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2093 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002094
2095 addSuccessorWithWeight(CR.CaseBB, Default);
2096 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002097
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002098 // Build a vector of destination BBs, corresponding to each target
2099 // of the jump table. If the value of the jump table slot corresponds to
2100 // a case statement, push the case's BB onto the vector, otherwise, push
2101 // the default BB.
2102 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002103 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002104 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002105 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2106 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002107
Stepan Dyatkovskiya62e2352012-05-15 05:09:41 +00002108 if (Low.ule(TEI) && TEI.ule(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002109 DestBBs.push_back(I->BB);
2110 if (TEI==High)
2111 ++I;
2112 } else {
2113 DestBBs.push_back(Default);
2114 }
2115 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002116
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002117 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002118 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2119 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002120 E = DestBBs.end(); I != E; ++I) {
2121 if (!SuccsHandled[(*I)->getNumber()]) {
2122 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002123 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002124 }
2125 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002126
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002127 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002128 unsigned JTEncoding = TLI.getJumpTableEncoding();
2129 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002130 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002131
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002132 // Set the jump table information so that we can codegen it as a second
2133 // MachineBasicBlock
2134 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002135 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2136 if (CR.CaseBB == SwitchBB)
2137 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002138
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002139 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002140 return true;
2141}
2142
2143/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2144/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002145bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2146 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002147 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002148 MachineBasicBlock *Default,
2149 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002150 // Get the MachineFunction which holds the current MBB. This is used when
2151 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002152 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002153
2154 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002155 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002156 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002157
2158 Case& FrontCase = *CR.Range.first;
2159 Case& BackCase = *(CR.Range.second-1);
2160 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2161
2162 // Size is the number of Cases represented by this range.
2163 unsigned Size = CR.Range.second - CR.Range.first;
2164
Chris Lattnere880efe2009-11-07 07:50:34 +00002165 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2166 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002167 double FMetric = 0;
2168 CaseItr Pivot = CR.Range.first + Size/2;
2169
2170 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2171 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002172 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002173 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2174 I!=E; ++I)
2175 TSize += I->size();
2176
Chris Lattnere880efe2009-11-07 07:50:34 +00002177 APInt LSize = FrontCase.size();
2178 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002179 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002180 << "First: " << First << ", Last: " << Last <<'\n'
2181 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002182 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2183 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002184 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2185 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002186 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiya62e2352012-05-15 05:09:41 +00002187 // Old: assert((Range - 2ULL).isNonNegative() && "Invalid case distance");
2188 // Why APInt::sge wasn't used?
2189 assert(Range.uge(APInt(Range.getBitWidth(), 2)) && "Invalid case distance");
2190
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002191 // Use volatile double here to avoid excess precision issues on some hosts,
2192 // e.g. that use 80-bit X87 registers.
2193 volatile double LDensity =
2194 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002195 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002196 volatile double RDensity =
2197 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002198 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002199 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002200 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002201 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002202 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2203 << "LDensity: " << LDensity
2204 << ", RDensity: " << RDensity << '\n'
2205 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002206 if (FMetric < Metric) {
2207 Pivot = J;
2208 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002209 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002210 }
2211
2212 LSize += J->size();
2213 RSize -= J->size();
2214 }
2215 if (areJTsAllowed(TLI)) {
2216 // If our case is dense we *really* should handle it earlier!
2217 assert((FMetric > 0) && "Should handle dense range earlier!");
2218 } else {
2219 Pivot = CR.Range.first + Size/2;
2220 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002221
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002222 CaseRange LHSR(CR.Range.first, Pivot);
2223 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002224 const Constant *C = Pivot->Low;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002225 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002226
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002227 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002228 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002229 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002230 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002231 // Pivot's Value, then we can branch directly to the LHS's Target,
2232 // rather than creating a leaf node for it.
2233 if ((LHSR.second - LHSR.first) == 1 &&
2234 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002235 cast<ConstantInt>(C)->getValue() ==
2236 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002237 TrueBB = LHSR.first->BB;
2238 } else {
2239 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2240 CurMF->insert(BBI, TrueBB);
2241 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002242
2243 // Put SV in a virtual register to make it available from the new blocks.
2244 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002245 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002246
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002247 // Similar to the optimization above, if the Value being switched on is
2248 // known to be less than the Constant CR.LT, and the current Case Value
2249 // is CR.LT - 1, then we can branch directly to the target block for
2250 // the current Case Value, rather than emitting a RHS leaf node for it.
2251 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002252 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2253 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002254 FalseBB = RHSR.first->BB;
2255 } else {
2256 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2257 CurMF->insert(BBI, FalseBB);
2258 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002259
2260 // Put SV in a virtual register to make it available from the new blocks.
2261 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002262 }
2263
2264 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002265 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002266 // Otherwise, branch to LHS.
2267 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2268
Dan Gohman99be8ae2010-04-19 22:41:47 +00002269 if (CR.CaseBB == SwitchBB)
2270 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002271 else
2272 SwitchCases.push_back(CB);
2273
2274 return true;
2275}
2276
2277/// handleBitTestsSwitchCase - if current case range has few destination and
2278/// range span less, than machine word bitwidth, encode case range into series
2279/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002280bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2281 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002282 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002283 MachineBasicBlock* Default,
2284 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002285 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002286 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002287
2288 Case& FrontCase = *CR.Range.first;
2289 Case& BackCase = *(CR.Range.second-1);
2290
2291 // Get the MachineFunction which holds the current MBB. This is used when
2292 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002293 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002294
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002295 // If target does not have legal shift left, do not emit bit tests at all.
2296 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2297 return false;
2298
Anton Korobeynikov23218582008-12-23 22:25:27 +00002299 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002300 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2301 I!=E; ++I) {
2302 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002303 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002304 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002306 // Count unique destinations
2307 SmallSet<MachineBasicBlock*, 4> Dests;
2308 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2309 Dests.insert(I->BB);
2310 if (Dests.size() > 3)
2311 // Don't bother the code below, if there are too much unique destinations
2312 return false;
2313 }
David Greene4b69d992010-01-05 01:24:57 +00002314 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002315 << Dests.size() << '\n'
2316 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002317
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002318 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002319 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2320 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002321 APInt cmpRange = maxValue - minValue;
2322
David Greene4b69d992010-01-05 01:24:57 +00002323 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002324 << "Low bound: " << minValue << '\n'
2325 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002326
Dan Gohmane0567812010-04-08 23:03:40 +00002327 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002328 (!(Dests.size() == 1 && numCmps >= 3) &&
2329 !(Dests.size() == 2 && numCmps >= 5) &&
2330 !(Dests.size() >= 3 && numCmps >= 6)))
2331 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002332
David Greene4b69d992010-01-05 01:24:57 +00002333 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002334 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2335
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002336 // Optimize the case where all the case values fit in a
2337 // word without having to subtract minValue. In this case,
2338 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002339 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002340 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002341 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002342 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002343 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002344
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002345 CaseBitsVector CasesBits;
2346 unsigned i, count = 0;
2347
2348 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2349 MachineBasicBlock* Dest = I->BB;
2350 for (i = 0; i < count; ++i)
2351 if (Dest == CasesBits[i].BB)
2352 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002353
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002354 if (i == count) {
2355 assert((count < 3) && "Too much destinations to test!");
2356 CasesBits.push_back(CaseBits(0, Dest, 0));
2357 count++;
2358 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002359
2360 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2361 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2362
2363 uint64_t lo = (lowValue - lowBound).getZExtValue();
2364 uint64_t hi = (highValue - lowBound).getZExtValue();
2365
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002366 for (uint64_t j = lo; j <= hi; j++) {
2367 CasesBits[i].Mask |= 1ULL << j;
2368 CasesBits[i].Bits++;
2369 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002370
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002371 }
2372 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002373
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002374 BitTestInfo BTC;
2375
2376 // Figure out which block is immediately after the current one.
2377 MachineFunction::iterator BBI = CR.CaseBB;
2378 ++BBI;
2379
2380 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2381
David Greene4b69d992010-01-05 01:24:57 +00002382 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002383 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002384 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002385 << ", Bits: " << CasesBits[i].Bits
2386 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002387
2388 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2389 CurMF->insert(BBI, CaseBB);
2390 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2391 CaseBB,
2392 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002393
2394 // Put SV in a virtual register to make it available from the new blocks.
2395 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002396 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002397
2398 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002399 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002400 CR.CaseBB, Default, BTC);
2401
Dan Gohman99be8ae2010-04-19 22:41:47 +00002402 if (CR.CaseBB == SwitchBB)
2403 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002404
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002405 BitTestCases.push_back(BTB);
2406
2407 return true;
2408}
2409
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002410/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002411size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2412 const SwitchInst& SI) {
Stepan Dyatkovskiya62e2352012-05-15 05:09:41 +00002413
2414 /// Use a shorter form of declaration, and also
2415 /// show the we want to use CRSBuilder as Clusterifier.
2416 typedef CRSBuilderBase<MachineBasicBlock, true> Clusterifier;
2417
2418 Clusterifier TheClusterifier;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002419
2420 // Start with "simple" cases
Stepan Dyatkovskiy3d3abe02012-03-11 06:09:17 +00002421 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiyc10fa6c2012-03-08 07:06:20 +00002422 i != e; ++i) {
2423 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002424 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2425
Stepan Dyatkovskiya62e2352012-05-15 05:09:41 +00002426 TheClusterifier.add(i.getCaseValueEx(), SMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002427 }
Stepan Dyatkovskiya62e2352012-05-15 05:09:41 +00002428
2429 TheClusterifier.optimize();
2430
2431 BranchProbabilityInfo *BPI = FuncInfo.BPI;
2432 size_t numCmps = 0;
2433 for (Clusterifier::RangeIterator i = TheClusterifier.begin(),
2434 e = TheClusterifier.end(); i != e; ++i, ++numCmps) {
2435 Clusterifier::Cluster &C = *i;
2436 unsigned W = 0;
2437 if (BPI) {
2438 W = BPI->getEdgeWeight(SI.getParent(), C.second->getBasicBlock());
2439 if (!W)
2440 W = 16;
2441 W *= C.first.Weight;
2442 BPI->setEdgeWeight(SI.getParent(), C.second->getBasicBlock(), W);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002443 }
2444
Stepan Dyatkovskiya62e2352012-05-15 05:09:41 +00002445 Cases.push_back(Case(C.first.Low, C.first.High, C.second, W));
2446
2447 if (C.first.Low != C.first.High)
2448 // A range counts double, since it requires two compares.
2449 ++numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002450 }
2451
2452 return numCmps;
2453}
2454
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002455void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2456 MachineBasicBlock *Last) {
2457 // Update JTCases.
2458 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2459 if (JTCases[i].first.HeaderBB == First)
2460 JTCases[i].first.HeaderBB = Last;
2461
2462 // Update BitTestCases.
2463 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2464 if (BitTestCases[i].Parent == First)
2465 BitTestCases[i].Parent = Last;
2466}
2467
Dan Gohman46510a72010-04-15 01:51:59 +00002468void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002469 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002470
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002471 // Figure out which block is immediately after the current one.
2472 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002473 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2474
2475 // If there is only the default destination, branch to it if it is not the
2476 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002477 if (!SI.getNumCases()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002478 // Update machine-CFG edges.
2479
2480 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002481 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002482 if (Default != NextBlock)
2483 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2484 MVT::Other, getControlRoot(),
2485 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002487 return;
2488 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002489
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002490 // If there are any non-default case statements, create a vector of Cases
2491 // representing each one, and sort the vector so that we can efficiently
2492 // create a binary search tree from them.
2493 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002494 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002495 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002496 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002497 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002498
2499 // Get the Value to be switched on and default basic blocks, which will be
2500 // inserted into CaseBlock records, representing basic blocks in the binary
2501 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002502 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002503
2504 // Push the initial CaseRec onto the worklist
2505 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002506 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2507 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002508
2509 while (!WorkList.empty()) {
2510 // Grab a record representing a case range to process off the worklist
2511 CaseRec CR = WorkList.back();
2512 WorkList.pop_back();
2513
Dan Gohman99be8ae2010-04-19 22:41:47 +00002514 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002515 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002516
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002517 // If the range has few cases (two or less) emit a series of specific
2518 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002519 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002520 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002521
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002522 // If the switch has more than 5 blocks, and at least 40% dense, and the
2523 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002524 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002525 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002526 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002527
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002528 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2529 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002530 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002531 }
2532}
2533
Dan Gohman46510a72010-04-15 01:51:59 +00002534void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002535 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002536
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002537 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002538 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002539 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002540 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002541 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002542 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002543 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002544 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2545 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2546 addSuccessorWithWeight(IndirectBrMBB, Succ);
2547 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002548
Bill Wendling4533cac2010-01-28 21:51:40 +00002549 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2550 MVT::Other, getControlRoot(),
2551 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002552}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002553
Dan Gohman46510a72010-04-15 01:51:59 +00002554void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002555 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002556 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002557 if (isa<Constant>(I.getOperand(0)) &&
2558 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2559 SDValue Op2 = getValue(I.getOperand(1));
2560 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2561 Op2.getValueType(), Op2));
2562 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002563 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002564
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002565 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002566}
2567
Dan Gohman46510a72010-04-15 01:51:59 +00002568void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002569 SDValue Op1 = getValue(I.getOperand(0));
2570 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002571 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2572 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002573}
2574
Dan Gohman46510a72010-04-15 01:51:59 +00002575void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002576 SDValue Op1 = getValue(I.getOperand(0));
2577 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002578
2579 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2580
Chris Lattnerd3027732011-02-13 09:02:52 +00002581 // Coerce the shift amount to the right type if we can.
2582 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002583 unsigned ShiftSize = ShiftTy.getSizeInBits();
2584 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002585 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002586
Dan Gohman57fc82d2009-04-09 03:51:29 +00002587 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002588 if (ShiftSize > Op2Size)
2589 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002590
Dan Gohman57fc82d2009-04-09 03:51:29 +00002591 // If the operand is larger than the shift count type but the shift
2592 // count type has enough bits to represent any shift value, truncate
2593 // it now. This is a common case and it exposes the truncate to
2594 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002595 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2596 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2597 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002598 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002599 else
Chris Lattnere0751182011-02-13 19:09:16 +00002600 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002601 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002602
Bill Wendling4533cac2010-01-28 21:51:40 +00002603 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2604 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002605}
2606
Benjamin Kramer9c640302011-07-08 10:31:30 +00002607void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002608 SDValue Op1 = getValue(I.getOperand(0));
2609 SDValue Op2 = getValue(I.getOperand(1));
2610
2611 // Turn exact SDivs into multiplications.
2612 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2613 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002614 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2615 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002616 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2617 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2618 else
2619 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2620 Op1, Op2));
2621}
2622
Dan Gohman46510a72010-04-15 01:51:59 +00002623void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002624 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002625 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002626 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002627 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002628 predicate = ICmpInst::Predicate(IC->getPredicate());
2629 SDValue Op1 = getValue(I.getOperand(0));
2630 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002631 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002632
Owen Andersone50ed302009-08-10 22:56:29 +00002633 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002634 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002635}
2636
Dan Gohman46510a72010-04-15 01:51:59 +00002637void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002638 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002639 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002640 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002641 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002642 predicate = FCmpInst::Predicate(FC->getPredicate());
2643 SDValue Op1 = getValue(I.getOperand(0));
2644 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002645 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002646 if (TM.Options.NoNaNsFPMath)
2647 Condition = getFCmpCodeWithoutNaN(Condition);
Owen Andersone50ed302009-08-10 22:56:29 +00002648 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002649 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002650}
2651
Dan Gohman46510a72010-04-15 01:51:59 +00002652void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002653 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002654 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2655 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002656 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002657
Bill Wendling49fcff82009-12-21 22:30:11 +00002658 SmallVector<SDValue, 4> Values(NumValues);
2659 SDValue Cond = getValue(I.getOperand(0));
2660 SDValue TrueVal = getValue(I.getOperand(1));
2661 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002662 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2663 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002664
Bill Wendling4533cac2010-01-28 21:51:40 +00002665 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002666 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2667 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002668 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002669 SDValue(TrueVal.getNode(),
2670 TrueVal.getResNo() + i),
2671 SDValue(FalseVal.getNode(),
2672 FalseVal.getResNo() + i));
2673
Bill Wendling4533cac2010-01-28 21:51:40 +00002674 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2675 DAG.getVTList(&ValueVTs[0], NumValues),
2676 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002677}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002678
Dan Gohman46510a72010-04-15 01:51:59 +00002679void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002680 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2681 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002682 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002683 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002684}
2685
Dan Gohman46510a72010-04-15 01:51:59 +00002686void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002687 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2688 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2689 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002690 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002691 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002692}
2693
Dan Gohman46510a72010-04-15 01:51:59 +00002694void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002695 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2696 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2697 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002698 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002699 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002700}
2701
Dan Gohman46510a72010-04-15 01:51:59 +00002702void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002703 // FPTrunc is never a no-op cast, no need to check
2704 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002705 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002706 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
Pete Cooperf57e1c22012-01-17 01:54:07 +00002707 DestVT, N,
2708 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002709}
2710
Dan Gohman46510a72010-04-15 01:51:59 +00002711void SelectionDAGBuilder::visitFPExt(const User &I){
Hal Finkel46bb70c2011-10-18 03:51:57 +00002712 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002713 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002714 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002715 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002716}
2717
Dan Gohman46510a72010-04-15 01:51:59 +00002718void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002719 // FPToUI is never a no-op cast, no need to check
2720 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002721 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002722 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002723}
2724
Dan Gohman46510a72010-04-15 01:51:59 +00002725void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002726 // FPToSI is never a no-op cast, no need to check
2727 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002728 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002729 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002730}
2731
Dan Gohman46510a72010-04-15 01:51:59 +00002732void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002733 // UIToFP is never a no-op cast, no need to check
2734 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002735 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002736 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002737}
2738
Dan Gohman46510a72010-04-15 01:51:59 +00002739void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002740 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002741 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002742 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002743 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002744}
2745
Dan Gohman46510a72010-04-15 01:51:59 +00002746void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002747 // What to do depends on the size of the integer and the size of the pointer.
2748 // We can either truncate, zero extend, or no-op, accordingly.
2749 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002750 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002751 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002752}
2753
Dan Gohman46510a72010-04-15 01:51:59 +00002754void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002755 // What to do depends on the size of the integer and the size of the pointer.
2756 // We can either truncate, zero extend, or no-op, accordingly.
2757 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002758 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002759 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002760}
2761
Dan Gohman46510a72010-04-15 01:51:59 +00002762void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002763 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002764 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002765
Bill Wendling49fcff82009-12-21 22:30:11 +00002766 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002767 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002768 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002769 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002770 DestVT, N)); // convert types.
2771 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002772 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002773}
2774
Dan Gohman46510a72010-04-15 01:51:59 +00002775void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002776 SDValue InVec = getValue(I.getOperand(0));
2777 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002778 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002779 TLI.getPointerTy(),
2780 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002781 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2782 TLI.getValueType(I.getType()),
2783 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002784}
2785
Dan Gohman46510a72010-04-15 01:51:59 +00002786void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002787 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002788 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002789 TLI.getPointerTy(),
2790 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002791 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2792 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002793}
2794
Craig Topper51578342012-01-04 09:23:09 +00002795// Utility for visitShuffleVector - Return true if every element in Mask,
Craig Topper23de31b2012-04-11 03:06:35 +00002796// begining from position Pos and ending in Pos+Size, falls within the
Craig Topper51578342012-01-04 09:23:09 +00002797// specified sequential range [L, L+Pos). or is undef.
2798static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper23de31b2012-04-11 03:06:35 +00002799 unsigned Pos, unsigned Size, int Low) {
2800 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topper51578342012-01-04 09:23:09 +00002801 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman9008ca62009-04-27 18:41:29 +00002802 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002803 return true;
2804}
2805
Dan Gohman46510a72010-04-15 01:51:59 +00002806void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002807 SDValue Src1 = getValue(I.getOperand(0));
2808 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002809
Chris Lattner56243b82012-01-26 02:51:13 +00002810 SmallVector<int, 8> Mask;
2811 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2812 unsigned MaskNumElts = Mask.size();
2813
Owen Andersone50ed302009-08-10 22:56:29 +00002814 EVT VT = TLI.getValueType(I.getType());
2815 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002816 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002817
Mon P Wangc7849c22008-11-16 05:06:27 +00002818 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002819 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2820 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002821 return;
2822 }
2823
2824 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002825 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2826 // Mask is longer than the source vectors and is a multiple of the source
2827 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002828 // lengths match.
Craig Topper51578342012-01-04 09:23:09 +00002829 if (SrcNumElts*2 == MaskNumElts) {
2830 // First check for Src1 in low and Src2 in high
2831 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2832 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2833 // The shuffle is concatenating two vectors together.
2834 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2835 VT, Src1, Src2));
2836 return;
2837 }
2838 // Then check for Src2 in low and Src1 in high
2839 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2840 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2841 // The shuffle is concatenating two vectors together.
2842 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2843 VT, Src2, Src1));
2844 return;
2845 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002846 }
2847
Mon P Wangc7849c22008-11-16 05:06:27 +00002848 // Pad both vectors with undefs to make them the same length as the mask.
2849 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002850 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2851 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002852 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002853
Nate Begeman9008ca62009-04-27 18:41:29 +00002854 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2855 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002856 MOps1[0] = Src1;
2857 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002858
2859 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2860 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002861 &MOps1[0], NumConcat);
2862 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002863 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002864 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002865
Mon P Wangaeb06d22008-11-10 04:46:22 +00002866 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002867 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002868 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002869 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00002870 if (Idx >= (int)SrcNumElts)
2871 Idx -= SrcNumElts - MaskNumElts;
2872 MappedOps.push_back(Idx);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002873 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002874
Bill Wendling4533cac2010-01-28 21:51:40 +00002875 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2876 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002877 return;
2878 }
2879
Mon P Wangc7849c22008-11-16 05:06:27 +00002880 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002881 // Analyze the access pattern of the vector to see if we can extract
2882 // two subvectors and do the shuffle. The analysis is done by calculating
2883 // the range of elements the mask access on both vectors.
Craig Topper10612dc2012-04-08 23:15:04 +00002884 int MinRange[2] = { static_cast<int>(SrcNumElts),
2885 static_cast<int>(SrcNumElts)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002886 int MaxRange[2] = {-1, -1};
2887
Nate Begeman5a5ca152009-04-29 05:20:52 +00002888 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002889 int Idx = Mask[i];
Craig Topper10612dc2012-04-08 23:15:04 +00002890 unsigned Input = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002891 if (Idx < 0)
2892 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002893
Nate Begeman5a5ca152009-04-29 05:20:52 +00002894 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002895 Input = 1;
2896 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002897 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002898 if (Idx > MaxRange[Input])
2899 MaxRange[Input] = Idx;
2900 if (Idx < MinRange[Input])
2901 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002902 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002903
Mon P Wangc7849c22008-11-16 05:06:27 +00002904 // Check if the access is smaller than the vector size and can we find
2905 // a reasonable extract index.
Craig Topper10612dc2012-04-08 23:15:04 +00002906 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
2907 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002908 int StartIdx[2]; // StartIdx to extract from
Craig Topper10612dc2012-04-08 23:15:04 +00002909 for (unsigned Input = 0; Input < 2; ++Input) {
2910 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002911 RangeUse[Input] = 0; // Unused
2912 StartIdx[Input] = 0;
Craig Topperf873dde2012-04-08 17:53:33 +00002913 continue;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002914 }
Craig Topperf873dde2012-04-08 17:53:33 +00002915
2916 // Find a good start index that is a multiple of the mask length. Then
2917 // see if the rest of the elements are in range.
2918 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
2919 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
2920 StartIdx[Input] + MaskNumElts <= SrcNumElts)
2921 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002922 }
2923
Bill Wendling636e2582009-08-21 18:16:06 +00002924 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002925 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002926 return;
2927 }
Craig Topper10612dc2012-04-08 23:15:04 +00002928 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002929 // Extract appropriate subvector and generate a vector shuffle
Craig Topper10612dc2012-04-08 23:15:04 +00002930 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002931 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002932 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002933 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002934 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002935 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002936 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002937 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002938
Mon P Wangc7849c22008-11-16 05:06:27 +00002939 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002940 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002941 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002942 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00002943 if (Idx >= 0) {
2944 if (Idx < (int)SrcNumElts)
2945 Idx -= StartIdx[0];
2946 else
2947 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
2948 }
2949 MappedOps.push_back(Idx);
Mon P Wangc7849c22008-11-16 05:06:27 +00002950 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002951
Bill Wendling4533cac2010-01-28 21:51:40 +00002952 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2953 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002954 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002955 }
2956 }
2957
Mon P Wangc7849c22008-11-16 05:06:27 +00002958 // We can't use either concat vectors or extract subvectors so fall back to
2959 // replacing the shuffle with extract and build vector.
2960 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002961 EVT EltVT = VT.getVectorElementType();
2962 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002963 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002964 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper23de31b2012-04-11 03:06:35 +00002965 int Idx = Mask[i];
2966 SDValue Res;
2967
2968 if (Idx < 0) {
2969 Res = DAG.getUNDEF(EltVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002970 } else {
Craig Topper23de31b2012-04-11 03:06:35 +00002971 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
2972 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002973
Craig Topper23de31b2012-04-11 03:06:35 +00002974 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2975 EltVT, Src, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002976 }
Craig Topper23de31b2012-04-11 03:06:35 +00002977
2978 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002979 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002980
Bill Wendling4533cac2010-01-28 21:51:40 +00002981 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2982 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002983}
2984
Dan Gohman46510a72010-04-15 01:51:59 +00002985void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002986 const Value *Op0 = I.getOperand(0);
2987 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002988 Type *AggTy = I.getType();
2989 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002990 bool IntoUndef = isa<UndefValue>(Op0);
2991 bool FromUndef = isa<UndefValue>(Op1);
2992
Jay Foadfc6d3a42011-07-13 10:26:04 +00002993 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002994
Owen Andersone50ed302009-08-10 22:56:29 +00002995 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002996 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002997 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002998 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2999
3000 unsigned NumAggValues = AggValueVTs.size();
3001 unsigned NumValValues = ValValueVTs.size();
3002 SmallVector<SDValue, 4> Values(NumAggValues);
3003
3004 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003005 unsigned i = 0;
3006 // Copy the beginning value(s) from the original aggregate.
3007 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003008 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003009 SDValue(Agg.getNode(), Agg.getResNo() + i);
3010 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00003011 if (NumValValues) {
3012 SDValue Val = getValue(Op1);
3013 for (; i != LinearIndex + NumValValues; ++i)
3014 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3015 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3016 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003017 // Copy remaining value(s) from the original aggregate.
3018 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003019 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003020 SDValue(Agg.getNode(), Agg.getResNo() + i);
3021
Bill Wendling4533cac2010-01-28 21:51:40 +00003022 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3023 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3024 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003025}
3026
Dan Gohman46510a72010-04-15 01:51:59 +00003027void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003028 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003029 Type *AggTy = Op0->getType();
3030 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003031 bool OutOfUndef = isa<UndefValue>(Op0);
3032
Jay Foadfc6d3a42011-07-13 10:26:04 +00003033 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003034
Owen Andersone50ed302009-08-10 22:56:29 +00003035 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003036 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3037
3038 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003039
3040 // Ignore a extractvalue that produces an empty object
3041 if (!NumValValues) {
3042 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3043 return;
3044 }
3045
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003046 SmallVector<SDValue, 4> Values(NumValValues);
3047
3048 SDValue Agg = getValue(Op0);
3049 // Copy out the selected value(s).
3050 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3051 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003052 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003053 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003054 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003055
Bill Wendling4533cac2010-01-28 21:51:40 +00003056 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3057 DAG.getVTList(&ValValueVTs[0], NumValValues),
3058 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003059}
3060
Dan Gohman46510a72010-04-15 01:51:59 +00003061void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003062 SDValue N = getValue(I.getOperand(0));
Nadav Rotem1c239202012-02-28 14:13:19 +00003063 // Note that the pointer operand may be a vector of pointers. Take the scalar
3064 // element which holds a pointer.
3065 Type *Ty = I.getOperand(0)->getType()->getScalarType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003066
Dan Gohman46510a72010-04-15 01:51:59 +00003067 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003068 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003069 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003070 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003071 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
3072 if (Field) {
3073 // N = N + Offset
3074 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003075 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003076 DAG.getIntPtrConstant(Offset));
3077 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003078
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003079 Ty = StTy->getElementType(Field);
3080 } else {
3081 Ty = cast<SequentialType>(Ty)->getElementType();
3082
3083 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003084 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003085 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003086 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003087 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003088 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003089 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003090 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003091 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003092 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3093 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003094 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003095 else
Evan Chengb1032a82009-02-09 20:54:38 +00003096 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003097
Dale Johannesen66978ee2009-01-31 02:22:37 +00003098 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003099 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003100 continue;
3101 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003102
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003103 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003104 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3105 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003106 SDValue IdxN = getValue(Idx);
3107
3108 // If the index is smaller or larger than intptr_t, truncate or extend
3109 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003110 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003111
3112 // If this is a multiply by a power of two, turn it into a shl
3113 // immediately. This is a very common case.
3114 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003115 if (ElementSize.isPowerOf2()) {
3116 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003117 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003118 N.getValueType(), IdxN,
Nadav Rotem16087692011-12-05 06:29:09 +00003119 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003120 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003121 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003122 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003123 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003124 }
3125 }
3126
Scott Michelfdc40a02009-02-17 22:15:04 +00003127 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003128 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003129 }
3130 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003131
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003132 setValue(&I, N);
3133}
3134
Dan Gohman46510a72010-04-15 01:51:59 +00003135void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003136 // If this is a fixed sized alloca in the entry block of the function,
3137 // allocate it statically on the stack.
3138 if (FuncInfo.StaticAllocaMap.count(&I))
3139 return; // getValue will auto-populate this.
3140
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003141 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003142 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003143 unsigned Align =
3144 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3145 I.getAlignment());
3146
3147 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003148
Owen Andersone50ed302009-08-10 22:56:29 +00003149 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003150 if (AllocSize.getValueType() != IntPtr)
3151 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3152
3153 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3154 AllocSize,
3155 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003156
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003157 // Handle alignment. If the requested alignment is less than or equal to
3158 // the stack alignment, ignore it. If the size is greater than or equal to
3159 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003160 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003161 if (Align <= StackAlign)
3162 Align = 0;
3163
3164 // Round the size of the allocation up to the stack alignment size
3165 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003166 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003167 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003168 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003169
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003170 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003171 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003172 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003173 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3174
3175 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003176 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003177 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003178 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003179 setValue(&I, DSA);
3180 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003181
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003182 // Inform the Frame Information that we have just allocated a variable-sized
3183 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003184 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003185}
3186
Dan Gohman46510a72010-04-15 01:51:59 +00003187void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003188 if (I.isAtomic())
3189 return visitAtomicLoad(I);
3190
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003191 const Value *SV = I.getOperand(0);
3192 SDValue Ptr = getValue(SV);
3193
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003194 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003195
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003196 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003197 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooperd752e0f2011-11-08 18:42:53 +00003198 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003199 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003200 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Rafael Espindola95d594c2012-03-31 18:14:00 +00003201 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003202
Owen Andersone50ed302009-08-10 22:56:29 +00003203 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003204 SmallVector<uint64_t, 4> Offsets;
3205 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3206 unsigned NumValues = ValueVTs.size();
3207 if (NumValues == 0)
3208 return;
3209
3210 SDValue Root;
3211 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003212 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003213 // Serialize volatile loads with other side effects.
3214 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003215 else if (AA->pointsToConstantMemory(
3216 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003217 // Do not serialize (non-volatile) loads of constant memory with anything.
3218 Root = DAG.getEntryNode();
3219 ConstantMemory = true;
3220 } else {
3221 // Do not serialize non-volatile loads against each other.
3222 Root = DAG.getRoot();
3223 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003224
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003225 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003226 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3227 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003228 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003229 unsigned ChainI = 0;
3230 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3231 // Serializing loads here may result in excessive register pressure, and
3232 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3233 // could recover a bit by hoisting nodes upward in the chain by recognizing
3234 // they are side-effect free or do not alias. The optimizer should really
3235 // avoid this case by converting large object/array copies to llvm.memcpy
3236 // (MaxParallelChains should always remain as failsafe).
3237 if (ChainI == MaxParallelChains) {
3238 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3239 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3240 MVT::Other, &Chains[0], ChainI);
3241 Root = Chain;
3242 ChainI = 0;
3243 }
Bill Wendling856ff412009-12-22 00:12:37 +00003244 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3245 PtrVT, Ptr,
3246 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003247 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003248 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Rafael Espindola95d594c2012-03-31 18:14:00 +00003249 isNonTemporal, isInvariant, Alignment, TBAAInfo,
3250 Ranges);
Bill Wendling856ff412009-12-22 00:12:37 +00003251
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003252 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003253 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003254 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003255
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003256 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003257 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003258 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003259 if (isVolatile)
3260 DAG.setRoot(Chain);
3261 else
3262 PendingLoads.push_back(Chain);
3263 }
3264
Bill Wendling4533cac2010-01-28 21:51:40 +00003265 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3266 DAG.getVTList(&ValueVTs[0], NumValues),
3267 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003268}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003269
Dan Gohman46510a72010-04-15 01:51:59 +00003270void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003271 if (I.isAtomic())
3272 return visitAtomicStore(I);
3273
Dan Gohman46510a72010-04-15 01:51:59 +00003274 const Value *SrcV = I.getOperand(0);
3275 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003276
Owen Andersone50ed302009-08-10 22:56:29 +00003277 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003278 SmallVector<uint64_t, 4> Offsets;
3279 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3280 unsigned NumValues = ValueVTs.size();
3281 if (NumValues == 0)
3282 return;
3283
3284 // Get the lowered operands. Note that we do this after
3285 // checking if NumResults is zero, because with zero results
3286 // the operands won't have values in the map.
3287 SDValue Src = getValue(SrcV);
3288 SDValue Ptr = getValue(PtrV);
3289
3290 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003291 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3292 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003293 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003294 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003295 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003296 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003297 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003298
Andrew Trickde91f3c2010-11-12 17:50:46 +00003299 unsigned ChainI = 0;
3300 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3301 // See visitLoad comments.
3302 if (ChainI == MaxParallelChains) {
3303 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3304 MVT::Other, &Chains[0], ChainI);
3305 Root = Chain;
3306 ChainI = 0;
3307 }
Bill Wendling856ff412009-12-22 00:12:37 +00003308 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3309 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003310 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3311 SDValue(Src.getNode(), Src.getResNo() + i),
3312 Add, MachinePointerInfo(PtrV, Offsets[i]),
3313 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3314 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003315 }
3316
Devang Patel7e13efa2010-10-26 22:14:52 +00003317 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003318 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003319 ++SDNodeOrder;
3320 AssignOrderingToNode(StoreNode.getNode());
3321 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003322}
3323
Eli Friedman26689ac2011-08-03 21:06:02 +00003324static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003325 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003326 bool Before, DebugLoc dl,
3327 SelectionDAG &DAG,
3328 const TargetLowering &TLI) {
3329 // Fence, if necessary
3330 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003331 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003332 Order = Release;
3333 else if (Order == Acquire || Order == Monotonic)
3334 return Chain;
3335 } else {
3336 if (Order == AcquireRelease)
3337 Order = Acquire;
3338 else if (Order == Release || Order == Monotonic)
3339 return Chain;
3340 }
3341 SDValue Ops[3];
3342 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003343 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3344 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003345 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3346}
3347
Eli Friedmanff030482011-07-28 21:48:00 +00003348void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003349 DebugLoc dl = getCurDebugLoc();
3350 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003351 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003352
3353 SDValue InChain = getRoot();
3354
3355 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003356 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3357 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003358
Eli Friedman55ba8162011-07-29 03:05:32 +00003359 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003360 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003361 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003362 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003363 getValue(I.getPointerOperand()),
3364 getValue(I.getCompareOperand()),
3365 getValue(I.getNewValOperand()),
3366 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003367 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3368 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003369
3370 SDValue OutChain = L.getValue(1);
3371
3372 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003373 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3374 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003375
Eli Friedman55ba8162011-07-29 03:05:32 +00003376 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003377 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003378}
3379
3380void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003381 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003382 ISD::NodeType NT;
3383 switch (I.getOperation()) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003384 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedman55ba8162011-07-29 03:05:32 +00003385 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3386 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3387 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3388 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3389 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3390 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3391 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3392 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3393 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3394 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3395 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3396 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003397 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003398 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003399
3400 SDValue InChain = getRoot();
3401
3402 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003403 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3404 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003405
Eli Friedman55ba8162011-07-29 03:05:32 +00003406 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003407 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003408 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003409 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003410 getValue(I.getPointerOperand()),
3411 getValue(I.getValOperand()),
3412 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003413 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003414 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003415
3416 SDValue OutChain = L.getValue(1);
3417
3418 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003419 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3420 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003421
Eli Friedman55ba8162011-07-29 03:05:32 +00003422 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003423 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003424}
3425
Eli Friedman47f35132011-07-25 23:16:38 +00003426void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003427 DebugLoc dl = getCurDebugLoc();
3428 SDValue Ops[3];
3429 Ops[0] = getRoot();
3430 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3431 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3432 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003433}
3434
Eli Friedman327236c2011-08-24 20:50:09 +00003435void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3436 DebugLoc dl = getCurDebugLoc();
3437 AtomicOrdering Order = I.getOrdering();
3438 SynchronizationScope Scope = I.getSynchScope();
3439
3440 SDValue InChain = getRoot();
3441
Eli Friedman327236c2011-08-24 20:50:09 +00003442 EVT VT = EVT::getEVT(I.getType());
3443
Eli Friedman596f4472011-09-13 22:19:59 +00003444 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003445 report_fatal_error("Cannot generate unaligned atomic load");
3446
Eli Friedman327236c2011-08-24 20:50:09 +00003447 SDValue L =
3448 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3449 getValue(I.getPointerOperand()),
3450 I.getPointerOperand(), I.getAlignment(),
3451 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3452 Scope);
3453
3454 SDValue OutChain = L.getValue(1);
3455
3456 if (TLI.getInsertFencesForAtomic())
3457 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3458 DAG, TLI);
3459
3460 setValue(&I, L);
3461 DAG.setRoot(OutChain);
3462}
3463
3464void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3465 DebugLoc dl = getCurDebugLoc();
3466
3467 AtomicOrdering Order = I.getOrdering();
3468 SynchronizationScope Scope = I.getSynchScope();
3469
3470 SDValue InChain = getRoot();
3471
Eli Friedmanfe731212011-09-13 20:50:54 +00003472 EVT VT = EVT::getEVT(I.getValueOperand()->getType());
3473
Eli Friedman596f4472011-09-13 22:19:59 +00003474 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003475 report_fatal_error("Cannot generate unaligned atomic store");
3476
Eli Friedman327236c2011-08-24 20:50:09 +00003477 if (TLI.getInsertFencesForAtomic())
3478 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3479 DAG, TLI);
3480
3481 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003482 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003483 InChain,
3484 getValue(I.getPointerOperand()),
3485 getValue(I.getValueOperand()),
3486 I.getPointerOperand(), I.getAlignment(),
3487 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3488 Scope);
3489
3490 if (TLI.getInsertFencesForAtomic())
3491 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3492 DAG, TLI);
3493
3494 DAG.setRoot(OutChain);
3495}
3496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003497/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3498/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003499void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003500 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003501 bool HasChain = !I.doesNotAccessMemory();
3502 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3503
3504 // Build the operand list.
3505 SmallVector<SDValue, 8> Ops;
3506 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3507 if (OnlyLoad) {
3508 // We don't need to serialize loads against other loads.
3509 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003510 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003511 Ops.push_back(getRoot());
3512 }
3513 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003514
3515 // Info is set by getTgtMemInstrinsic
3516 TargetLowering::IntrinsicInfo Info;
3517 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3518
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003519 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003520 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3521 Info.opc == ISD::INTRINSIC_W_CHAIN)
Pete Cooperbf421392012-01-16 04:08:12 +00003522 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003523
3524 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003525 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3526 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003527 Ops.push_back(Op);
3528 }
3529
Owen Andersone50ed302009-08-10 22:56:29 +00003530 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003531 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendling856ff412009-12-22 00:12:37 +00003532
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003533 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003534 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003535
Bob Wilson8d919552009-07-31 22:41:21 +00003536 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003537
3538 // Create the node.
3539 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003540 if (IsTgtIntrinsic) {
3541 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003542 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003543 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003544 Info.memVT,
3545 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003546 Info.align, Info.vol,
3547 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003548 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003549 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003550 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003551 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003552 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003553 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003554 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003555 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003556 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003557 }
3558
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003559 if (HasChain) {
3560 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3561 if (OnlyLoad)
3562 PendingLoads.push_back(Chain);
3563 else
3564 DAG.setRoot(Chain);
3565 }
Bill Wendling856ff412009-12-22 00:12:37 +00003566
Benjamin Kramerf0127052010-01-05 13:12:22 +00003567 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003568 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003569 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003570 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003571 }
Bill Wendling856ff412009-12-22 00:12:37 +00003572
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003573 setValue(&I, Result);
Evan Cheng5aef7952012-03-22 19:29:09 +00003574 } else {
3575 // Assign order to result here. If the intrinsic does not produce a result,
3576 // it won't be mapped to a SDNode and visit() will not assign it an order
3577 // number.
3578 ++SDNodeOrder;
3579 AssignOrderingToNode(Result.getNode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003580 }
3581}
3582
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003583/// GetSignificand - Get the significand and build it into a floating-point
3584/// number with exponent of 1:
3585///
3586/// Op = (Op & 0x007fffff) | 0x3f800000;
3587///
3588/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003589static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003590GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003591 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3592 DAG.getConstant(0x007fffff, MVT::i32));
3593 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3594 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003595 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003596}
3597
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003598/// GetExponent - Get the exponent:
3599///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003600/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003601///
3602/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003603static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003604GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003605 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003606 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3607 DAG.getConstant(0x7f800000, MVT::i32));
3608 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003609 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3611 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003612 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003613}
3614
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003615/// getF32Constant - Get 32-bit floating point constant.
3616static SDValue
3617getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003618 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003619}
3620
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003621/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3622/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003623void
Dan Gohman46510a72010-04-15 01:51:59 +00003624SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003625 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003626 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003627
Gabor Greif0635f352010-06-25 09:38:13 +00003628 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003629 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003630 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003631
3632 // Put the exponent in the right bit position for later addition to the
3633 // final result:
3634 //
3635 // #define LOG2OFe 1.4426950f
3636 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003637 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003638 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003639 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003640
3641 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003642 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3643 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003644
3645 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003646 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003647 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003648
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003649 if (LimitFloatPrecision <= 6) {
3650 // For floating-point precision of 6:
3651 //
3652 // TwoToFractionalPartOfX =
3653 // 0.997535578f +
3654 // (0.735607626f + 0.252464424f * x) * x;
3655 //
3656 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003657 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003658 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003659 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003660 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3662 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003663 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003664 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003665
3666 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003667 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003668 TwoToFracPartOfX, IntegerPartOfX);
3669
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003670 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003671 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3672 // For floating-point precision of 12:
3673 //
3674 // TwoToFractionalPartOfX =
3675 // 0.999892986f +
3676 // (0.696457318f +
3677 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3678 //
3679 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003680 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003681 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003682 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003683 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003684 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3685 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003686 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003687 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3688 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003689 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003690 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003691
3692 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003693 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003694 TwoToFracPartOfX, IntegerPartOfX);
3695
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003696 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003697 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3698 // For floating-point precision of 18:
3699 //
3700 // TwoToFractionalPartOfX =
3701 // 0.999999982f +
3702 // (0.693148872f +
3703 // (0.240227044f +
3704 // (0.554906021e-1f +
3705 // (0.961591928e-2f +
3706 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3707 //
3708 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003710 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003711 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003712 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3714 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003715 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003716 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3717 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003718 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003719 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3720 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003721 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003722 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3723 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003724 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003725 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3726 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003727 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003728 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003729 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003730
3731 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003732 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003733 TwoToFracPartOfX, IntegerPartOfX);
3734
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003735 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003736 }
3737 } else {
3738 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003739 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003740 getValue(I.getArgOperand(0)).getValueType(),
3741 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003742 }
3743
Dale Johannesen59e577f2008-09-05 18:38:42 +00003744 setValue(&I, result);
3745}
3746
Bill Wendling39150252008-09-09 20:39:27 +00003747/// visitLog - Lower a log intrinsic. Handles the special sequences for
3748/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003749void
Dan Gohman46510a72010-04-15 01:51:59 +00003750SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003751 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003752 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003753
Gabor Greif0635f352010-06-25 09:38:13 +00003754 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003755 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003756 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003757 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003758
3759 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003760 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003761 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003762 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003763
3764 // Get the significand and build it into a floating-point number with
3765 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003766 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003767
3768 if (LimitFloatPrecision <= 6) {
3769 // For floating-point precision of 6:
3770 //
3771 // LogofMantissa =
3772 // -1.1609546f +
3773 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003774 //
Bill Wendling39150252008-09-09 20:39:27 +00003775 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003777 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003779 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003780 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3781 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003782 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003783
Scott Michelfdc40a02009-02-17 22:15:04 +00003784 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003785 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003786 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3787 // For floating-point precision of 12:
3788 //
3789 // LogOfMantissa =
3790 // -1.7417939f +
3791 // (2.8212026f +
3792 // (-1.4699568f +
3793 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3794 //
3795 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003796 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003797 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003798 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003799 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3801 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003802 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3804 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003805 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003806 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3807 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003808 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003809
Scott Michelfdc40a02009-02-17 22:15:04 +00003810 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003811 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003812 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3813 // For floating-point precision of 18:
3814 //
3815 // LogOfMantissa =
3816 // -2.1072184f +
3817 // (4.2372794f +
3818 // (-3.7029485f +
3819 // (2.2781945f +
3820 // (-0.87823314f +
3821 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3822 //
3823 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003824 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003825 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003826 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003827 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003828 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3829 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003830 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003831 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3832 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003833 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003834 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3835 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003836 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003837 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3838 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003839 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003840 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3841 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003842 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003843
Scott Michelfdc40a02009-02-17 22:15:04 +00003844 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003845 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003846 }
3847 } else {
3848 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003849 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003850 getValue(I.getArgOperand(0)).getValueType(),
3851 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003852 }
3853
Dale Johannesen59e577f2008-09-05 18:38:42 +00003854 setValue(&I, result);
3855}
3856
Bill Wendling3eb59402008-09-09 00:28:24 +00003857/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3858/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003859void
Dan Gohman46510a72010-04-15 01:51:59 +00003860SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003861 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003862 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003863
Gabor Greif0635f352010-06-25 09:38:13 +00003864 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003865 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003866 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003867 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003868
Bill Wendling39150252008-09-09 20:39:27 +00003869 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003870 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003871
Bill Wendling3eb59402008-09-09 00:28:24 +00003872 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003873 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003874 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003875
Bill Wendling3eb59402008-09-09 00:28:24 +00003876 // Different possible minimax approximations of significand in
3877 // floating-point for various degrees of accuracy over [1,2].
3878 if (LimitFloatPrecision <= 6) {
3879 // For floating-point precision of 6:
3880 //
3881 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3882 //
3883 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003884 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003885 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003886 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003887 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003888 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3889 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003890 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003891
Scott Michelfdc40a02009-02-17 22:15:04 +00003892 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003893 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003894 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3895 // For floating-point precision of 12:
3896 //
3897 // Log2ofMantissa =
3898 // -2.51285454f +
3899 // (4.07009056f +
3900 // (-2.12067489f +
3901 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003902 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003903 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003904 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003905 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003907 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003908 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3909 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003910 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003911 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3912 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003913 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003914 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3915 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003916 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003917
Scott Michelfdc40a02009-02-17 22:15:04 +00003918 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003919 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003920 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3921 // For floating-point precision of 18:
3922 //
3923 // Log2ofMantissa =
3924 // -3.0400495f +
3925 // (6.1129976f +
3926 // (-5.3420409f +
3927 // (3.2865683f +
3928 // (-1.2669343f +
3929 // (0.27515199f -
3930 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3931 //
3932 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003934 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003935 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003936 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3938 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003939 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003940 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3941 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003942 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3944 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003945 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003946 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3947 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003948 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003949 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3950 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003951 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003952
Scott Michelfdc40a02009-02-17 22:15:04 +00003953 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003954 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003955 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003956 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003957 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003958 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003959 getValue(I.getArgOperand(0)).getValueType(),
3960 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003961 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003962
Dale Johannesen59e577f2008-09-05 18:38:42 +00003963 setValue(&I, result);
3964}
3965
Bill Wendling3eb59402008-09-09 00:28:24 +00003966/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3967/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003968void
Dan Gohman46510a72010-04-15 01:51:59 +00003969SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003970 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003971 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003972
Gabor Greif0635f352010-06-25 09:38:13 +00003973 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003974 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003975 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003976 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003977
Bill Wendling39150252008-09-09 20:39:27 +00003978 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003979 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003980 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003981 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003982
3983 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003984 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003985 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003986
3987 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003988 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003989 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003990 // Log10ofMantissa =
3991 // -0.50419619f +
3992 // (0.60948995f - 0.10380950f * x) * x;
3993 //
3994 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003995 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003996 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003997 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003998 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003999 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4000 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004001 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004002
Scott Michelfdc40a02009-02-17 22:15:04 +00004003 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004004 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004005 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4006 // For floating-point precision of 12:
4007 //
4008 // Log10ofMantissa =
4009 // -0.64831180f +
4010 // (0.91751397f +
4011 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4012 //
4013 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004014 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004015 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004016 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004017 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004018 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4019 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004020 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004021 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4022 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004023 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00004024
Scott Michelfdc40a02009-02-17 22:15:04 +00004025 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004026 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004027 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004028 // For floating-point precision of 18:
4029 //
4030 // Log10ofMantissa =
4031 // -0.84299375f +
4032 // (1.5327582f +
4033 // (-1.0688956f +
4034 // (0.49102474f +
4035 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4036 //
4037 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004038 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004039 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004040 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004041 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004042 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4043 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004044 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004045 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4046 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004047 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004048 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4049 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004050 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004051 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4052 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004053 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004054
Scott Michelfdc40a02009-02-17 22:15:04 +00004055 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004056 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004057 }
Dale Johannesen852680a2008-09-05 21:27:19 +00004058 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004059 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004060 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004061 getValue(I.getArgOperand(0)).getValueType(),
4062 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00004063 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004064
Dale Johannesen59e577f2008-09-05 18:38:42 +00004065 setValue(&I, result);
4066}
4067
Bill Wendlinge10c8142008-09-09 22:39:21 +00004068/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
4069/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00004070void
Dan Gohman46510a72010-04-15 01:51:59 +00004071SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00004072 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00004073 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00004074
Gabor Greif0635f352010-06-25 09:38:13 +00004075 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004076 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004077 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004078
Owen Anderson825b72b2009-08-11 20:47:22 +00004079 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004080
4081 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004082 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4083 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004084
4085 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004086 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004087 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004088
4089 if (LimitFloatPrecision <= 6) {
4090 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004091 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004092 // TwoToFractionalPartOfX =
4093 // 0.997535578f +
4094 // (0.735607626f + 0.252464424f * x) * x;
4095 //
4096 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004097 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004098 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004099 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004100 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004101 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4102 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004103 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004104 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004105 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004106 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004107
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004108 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004109 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004110 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4111 // For floating-point precision of 12:
4112 //
4113 // TwoToFractionalPartOfX =
4114 // 0.999892986f +
4115 // (0.696457318f +
4116 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4117 //
4118 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004119 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004120 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004121 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004122 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004123 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4124 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004125 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004126 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4127 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004128 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004129 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004130 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004131 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004132
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004133 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004134 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004135 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4136 // For floating-point precision of 18:
4137 //
4138 // TwoToFractionalPartOfX =
4139 // 0.999999982f +
4140 // (0.693148872f +
4141 // (0.240227044f +
4142 // (0.554906021e-1f +
4143 // (0.961591928e-2f +
4144 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4145 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004146 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004147 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004148 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004149 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004150 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4151 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004152 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004153 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4154 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004155 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004156 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4157 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004158 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004159 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4160 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004161 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004162 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4163 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004164 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004165 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004166 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004167 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004168
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004169 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004170 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004171 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00004172 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004173 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004174 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004175 getValue(I.getArgOperand(0)).getValueType(),
4176 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004177 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004178
Dale Johannesen601d3c02008-09-05 01:48:15 +00004179 setValue(&I, result);
4180}
4181
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004182/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4183/// limited-precision mode with x == 10.0f.
4184void
Dan Gohman46510a72010-04-15 01:51:59 +00004185SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004186 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00004187 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00004188 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004189 bool IsExp10 = false;
4190
Owen Anderson825b72b2009-08-11 20:47:22 +00004191 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004192 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004193 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4194 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
4195 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
4196 APFloat Ten(10.0f);
4197 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
4198 }
4199 }
4200 }
4201
4202 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004203 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004204
4205 // Put the exponent in the right bit position for later addition to the
4206 // final result:
4207 //
4208 // #define LOG2OF10 3.3219281f
4209 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00004210 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004211 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004212 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004213
4214 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004215 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4216 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004217
4218 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004219 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004220 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004221
4222 if (LimitFloatPrecision <= 6) {
4223 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004224 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004225 // twoToFractionalPartOfX =
4226 // 0.997535578f +
4227 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004228 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004229 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004230 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004231 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004232 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004233 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004234 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4235 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004236 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004237 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004238 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004239 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004240
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004241 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004242 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004243 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4244 // For floating-point precision of 12:
4245 //
4246 // TwoToFractionalPartOfX =
4247 // 0.999892986f +
4248 // (0.696457318f +
4249 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4250 //
4251 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004252 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004253 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004254 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004255 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004256 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4257 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004258 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004259 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4260 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004261 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004262 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004263 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004264 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004265
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004266 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004267 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004268 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4269 // For floating-point precision of 18:
4270 //
4271 // TwoToFractionalPartOfX =
4272 // 0.999999982f +
4273 // (0.693148872f +
4274 // (0.240227044f +
4275 // (0.554906021e-1f +
4276 // (0.961591928e-2f +
4277 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4278 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004279 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004280 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004281 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004282 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004283 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4284 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004285 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4287 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004288 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004289 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4290 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004291 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004292 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4293 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004294 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004295 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4296 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004297 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004298 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004299 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004300 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004301
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004302 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004303 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004304 }
4305 } else {
4306 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004307 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004308 getValue(I.getArgOperand(0)).getValueType(),
4309 getValue(I.getArgOperand(0)),
4310 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004311 }
4312
4313 setValue(&I, result);
4314}
4315
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004316
4317/// ExpandPowI - Expand a llvm.powi intrinsic.
4318static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4319 SelectionDAG &DAG) {
4320 // If RHS is a constant, we can expand this out to a multiplication tree,
4321 // otherwise we end up lowering to a call to __powidf2 (for example). When
4322 // optimizing for size, we only want to do this if the expansion would produce
4323 // a small number of multiplies, otherwise we do the full expansion.
4324 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4325 // Get the exponent as a positive value.
4326 unsigned Val = RHSC->getSExtValue();
4327 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004328
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004329 // powi(x, 0) -> 1.0
4330 if (Val == 0)
4331 return DAG.getConstantFP(1.0, LHS.getValueType());
4332
Dan Gohmanae541aa2010-04-15 04:33:49 +00004333 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004334 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4335 // If optimizing for size, don't insert too many multiplies. This
4336 // inserts up to 5 multiplies.
4337 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4338 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004339 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004340 // powi(x,15) generates one more multiply than it should), but this has
4341 // the benefit of being both really simple and much better than a libcall.
4342 SDValue Res; // Logically starts equal to 1.0
4343 SDValue CurSquare = LHS;
4344 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004345 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004346 if (Res.getNode())
4347 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4348 else
4349 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004350 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004351
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004352 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4353 CurSquare, CurSquare);
4354 Val >>= 1;
4355 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004356
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004357 // If the original was negative, invert the result, producing 1/(x*x*x).
4358 if (RHSC->getSExtValue() < 0)
4359 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4360 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4361 return Res;
4362 }
4363 }
4364
4365 // Otherwise, expand to a libcall.
4366 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4367}
4368
Devang Patel227dfdb2011-05-16 21:24:05 +00004369// getTruncatedArgReg - Find underlying register used for an truncated
4370// argument.
4371static unsigned getTruncatedArgReg(const SDValue &N) {
4372 if (N.getOpcode() != ISD::TRUNCATE)
4373 return 0;
4374
4375 const SDValue &Ext = N.getOperand(0);
4376 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4377 const SDValue &CFR = Ext.getOperand(0);
4378 if (CFR.getOpcode() == ISD::CopyFromReg)
4379 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper7eb46d82012-04-11 04:55:51 +00004380 if (CFR.getOpcode() == ISD::TRUNCATE)
4381 return getTruncatedArgReg(CFR);
Devang Patel227dfdb2011-05-16 21:24:05 +00004382 }
4383 return 0;
4384}
4385
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004386/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4387/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4388/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004389bool
Devang Patel78a06e52010-08-25 20:39:26 +00004390SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004391 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004392 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004393 const Argument *Arg = dyn_cast<Argument>(V);
4394 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004395 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004396
Devang Patel719f6a92010-04-29 20:40:36 +00004397 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004398 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4399 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4400
Devang Patela83ce982010-04-29 18:50:36 +00004401 // Ignore inlined function arguments here.
4402 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004403 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004404 return false;
4405
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004406 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004407 // Some arguments' frame index is recorded during argument lowering.
4408 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4409 if (Offset)
Craig Topper7eb46d82012-04-11 04:55:51 +00004410 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004411
Devang Patel9aee3352011-09-08 22:59:09 +00004412 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004413 if (N.getOpcode() == ISD::CopyFromReg)
4414 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4415 else
4416 Reg = getTruncatedArgReg(N);
4417 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004418 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4419 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4420 if (PR)
4421 Reg = PR;
4422 }
4423 }
4424
Evan Chenga36acad2010-04-29 06:33:38 +00004425 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004426 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004427 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004428 if (VMI != FuncInfo.ValueMap.end())
4429 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004430 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004431
Devang Patel8bc9ef72010-11-02 17:19:03 +00004432 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004433 // Check if frame index is available.
4434 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004435 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004436 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4437 Reg = TRI->getFrameRegister(MF);
4438 Offset = FINode->getIndex();
4439 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004440 }
4441
4442 if (!Reg)
4443 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004444
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004445 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4446 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004447 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004448 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004449 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004450}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004451
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004452// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004453#if defined(_MSC_VER) && defined(setjmp) && \
4454 !defined(setjmp_undefined_for_msvc)
4455# pragma push_macro("setjmp")
4456# undef setjmp
4457# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004458#endif
4459
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004460/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4461/// we want to emit this as a call to a named external function, return the name
4462/// otherwise lower it and return null.
4463const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004464SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004465 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004466 SDValue Res;
4467
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004468 switch (Intrinsic) {
4469 default:
4470 // By default, turn this into a target intrinsic node.
4471 visitTargetIntrinsic(I, Intrinsic);
4472 return 0;
4473 case Intrinsic::vastart: visitVAStart(I); return 0;
4474 case Intrinsic::vaend: visitVAEnd(I); return 0;
4475 case Intrinsic::vacopy: visitVACopy(I); return 0;
4476 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004477 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004478 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004479 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004480 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004481 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004482 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004483 return 0;
4484 case Intrinsic::setjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004485 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004486 case Intrinsic::longjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004487 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattner824b9582008-11-21 16:42:48 +00004488 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004489 // Assert for address < 256 since we support only user defined address
4490 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004491 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004492 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004493 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004494 < 256 &&
4495 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004496 SDValue Op1 = getValue(I.getArgOperand(0));
4497 SDValue Op2 = getValue(I.getArgOperand(1));
4498 SDValue Op3 = getValue(I.getArgOperand(2));
4499 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4500 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004501 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004502 MachinePointerInfo(I.getArgOperand(0)),
4503 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004504 return 0;
4505 }
Chris Lattner824b9582008-11-21 16:42:48 +00004506 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004507 // Assert for address < 256 since we support only user defined address
4508 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004509 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004510 < 256 &&
4511 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004512 SDValue Op1 = getValue(I.getArgOperand(0));
4513 SDValue Op2 = getValue(I.getArgOperand(1));
4514 SDValue Op3 = getValue(I.getArgOperand(2));
4515 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4516 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004517 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004518 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004519 return 0;
4520 }
Chris Lattner824b9582008-11-21 16:42:48 +00004521 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004522 // Assert for address < 256 since we support only user defined address
4523 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004524 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004525 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004526 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004527 < 256 &&
4528 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004529 SDValue Op1 = getValue(I.getArgOperand(0));
4530 SDValue Op2 = getValue(I.getArgOperand(1));
4531 SDValue Op3 = getValue(I.getArgOperand(2));
4532 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4533 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004534 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004535 MachinePointerInfo(I.getArgOperand(0)),
4536 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004537 return 0;
4538 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004539 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004540 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004541 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004542 const Value *Address = DI.getAddress();
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004543 if (!Address || !DIVariable(Variable).Verify()) {
4544 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004545 return 0;
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004546 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004547
4548 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4549 // but do not always have a corresponding SDNode built. The SDNodeOrder
4550 // absolute, but not relative, values are different depending on whether
4551 // debug info exists.
4552 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004553
4554 // Check if address has undef value.
4555 if (isa<UndefValue>(Address) ||
4556 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher24413672012-02-23 03:39:39 +00004557 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel3f74a112010-09-02 21:29:42 +00004558 return 0;
4559 }
4560
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004561 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004562 if (!N.getNode() && isa<Argument>(Address))
4563 // Check unused arguments map.
4564 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004565 SDDbgValue *SDV;
4566 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004567 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4568 Address = BCI->getOperand(0);
Eric Christopher178606d2012-02-24 01:59:08 +00004569 // Parameters are handled specially.
4570 bool isParameter =
4571 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4572 isa<Argument>(Address));
4573
Devang Patel8e741ed2010-09-02 21:02:27 +00004574 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4575
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004576 if (isParameter && !AI) {
4577 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4578 if (FINode)
4579 // Byval parameter. We have a frame index at this point.
4580 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4581 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004582 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004583 // Address is an argument, so try to emit its dbg value using
4584 // virtual register info from the FuncInfo.ValueMap.
4585 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004586 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004587 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004588 } else if (AI)
4589 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4590 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004591 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004592 // Can't do anything with other non-AI cases yet.
Eric Christopher24413672012-02-23 03:39:39 +00004593 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopher178606d2012-02-24 01:59:08 +00004594 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4595 DEBUG(Address->dump());
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004596 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004597 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004598 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4599 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004600 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004601 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004602 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004603 // If variable is pinned by a alloca in dominating bb then
4604 // use StaticAllocaMap.
4605 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004606 if (AI->getParent() != DI.getParent()) {
4607 DenseMap<const AllocaInst*, int>::iterator SI =
4608 FuncInfo.StaticAllocaMap.find(AI);
4609 if (SI != FuncInfo.StaticAllocaMap.end()) {
4610 SDV = DAG.getDbgValue(Variable, SI->second,
4611 0, dl, SDNodeOrder);
4612 DAG.AddDbgValue(SDV, 0, false);
4613 return 0;
4614 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004615 }
4616 }
Eric Christopher0822e012012-02-23 03:39:43 +00004617 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel6cd467b2010-08-26 22:53:27 +00004618 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004619 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004620 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004621 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004622 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004623 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004624 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004625 return 0;
4626
4627 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004628 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004629 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004630 if (!V)
4631 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004632
4633 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4634 // but do not always have a corresponding SDNode built. The SDNodeOrder
4635 // absolute, but not relative, values are different depending on whether
4636 // debug info exists.
4637 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004638 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004639 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004640 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4641 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004642 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004643 // Do not use getValue() in here; we don't want to generate code at
4644 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004645 SDValue N = NodeMap[V];
4646 if (!N.getNode() && isa<Argument>(V))
4647 // Check unused arguments map.
4648 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004649 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004650 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004651 SDV = DAG.getDbgValue(Variable, N.getNode(),
4652 N.getResNo(), Offset, dl, SDNodeOrder);
4653 DAG.AddDbgValue(SDV, N.getNode(), false);
4654 }
Devang Patela778f5c2011-02-18 22:43:42 +00004655 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004656 // Do not call getValue(V) yet, as we don't want to generate code.
4657 // Remember it for later.
4658 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4659 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004660 } else {
Devang Patel00190342010-03-15 19:15:44 +00004661 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004662 // data available is an unreferenced parameter.
Eric Christopher0822e012012-02-23 03:39:43 +00004663 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004664 }
Devang Patel00190342010-03-15 19:15:44 +00004665 }
4666
4667 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004668 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004669 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004670 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004671 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004672 if (!AI) {
Eric Christopher9fc5c832012-03-28 07:34:36 +00004673 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4674 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004675 return 0;
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004676 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004677 DenseMap<const AllocaInst*, int>::iterator SI =
4678 FuncInfo.StaticAllocaMap.find(AI);
4679 if (SI == FuncInfo.StaticAllocaMap.end())
4680 return 0; // VLAs.
4681 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004682
Chris Lattner512063d2010-04-05 06:19:28 +00004683 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4684 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4685 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004686 return 0;
4687 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004688
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004689 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004690 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004691 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004692 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4693 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004694 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004695 return 0;
4696 }
4697
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004698 case Intrinsic::eh_return_i32:
4699 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004700 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4701 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4702 MVT::Other,
4703 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004704 getValue(I.getArgOperand(0)),
4705 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004706 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004707 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004708 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004709 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004710 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004711 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004712 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004713 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004714 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004715 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004716 TLI.getPointerTy()),
4717 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004718 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004719 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004720 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004721 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4722 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004723 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004724 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004725 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004726 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004727 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004728 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004729 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004730
Chris Lattner512063d2010-04-05 06:19:28 +00004731 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004732 return 0;
4733 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004734 case Intrinsic::eh_sjlj_functioncontext: {
4735 // Get and store the index of the function context.
4736 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004737 AllocaInst *FnCtx =
4738 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004739 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4740 MFI->setFunctionContextIndex(FI);
4741 return 0;
4742 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004743 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004744 SDValue Ops[2];
4745 Ops[0] = getRoot();
4746 Ops[1] = getValue(I.getArgOperand(0));
4747 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, dl,
4748 DAG.getVTList(MVT::i32, MVT::Other),
4749 Ops, 2);
4750 setValue(&I, Op.getValue(0));
4751 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004752 return 0;
4753 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004754 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004755 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004756 getRoot(), getValue(I.getArgOperand(0))));
4757 return 0;
4758 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004759
Dale Johannesen0488fb62010-09-30 23:57:10 +00004760 case Intrinsic::x86_mmx_pslli_w:
4761 case Intrinsic::x86_mmx_pslli_d:
4762 case Intrinsic::x86_mmx_pslli_q:
4763 case Intrinsic::x86_mmx_psrli_w:
4764 case Intrinsic::x86_mmx_psrli_d:
4765 case Intrinsic::x86_mmx_psrli_q:
4766 case Intrinsic::x86_mmx_psrai_w:
4767 case Intrinsic::x86_mmx_psrai_d: {
4768 SDValue ShAmt = getValue(I.getArgOperand(1));
4769 if (isa<ConstantSDNode>(ShAmt)) {
4770 visitTargetIntrinsic(I, Intrinsic);
4771 return 0;
4772 }
4773 unsigned NewIntrinsic = 0;
4774 EVT ShAmtVT = MVT::v2i32;
4775 switch (Intrinsic) {
4776 case Intrinsic::x86_mmx_pslli_w:
4777 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4778 break;
4779 case Intrinsic::x86_mmx_pslli_d:
4780 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4781 break;
4782 case Intrinsic::x86_mmx_pslli_q:
4783 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4784 break;
4785 case Intrinsic::x86_mmx_psrli_w:
4786 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4787 break;
4788 case Intrinsic::x86_mmx_psrli_d:
4789 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4790 break;
4791 case Intrinsic::x86_mmx_psrli_q:
4792 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4793 break;
4794 case Intrinsic::x86_mmx_psrai_w:
4795 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4796 break;
4797 case Intrinsic::x86_mmx_psrai_d:
4798 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4799 break;
4800 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4801 }
4802
4803 // The vector shift intrinsics with scalars uses 32b shift amounts but
4804 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4805 // to be zero.
4806 // We must do this early because v2i32 is not a legal type.
4807 DebugLoc dl = getCurDebugLoc();
4808 SDValue ShOps[2];
4809 ShOps[0] = ShAmt;
4810 ShOps[1] = DAG.getConstant(0, MVT::i32);
4811 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4812 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004813 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004814 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4815 DAG.getConstant(NewIntrinsic, MVT::i32),
4816 getValue(I.getArgOperand(0)), ShAmt);
4817 setValue(&I, Res);
4818 return 0;
4819 }
Pete Cooperd18134f2012-02-24 03:51:49 +00004820 case Intrinsic::x86_avx_vinsertf128_pd_256:
4821 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperb45c9692012-04-07 22:32:29 +00004822 case Intrinsic::x86_avx_vinsertf128_si_256:
4823 case Intrinsic::x86_avx2_vinserti128: {
Pete Cooperd18134f2012-02-24 03:51:49 +00004824 DebugLoc dl = getCurDebugLoc();
4825 EVT DestVT = TLI.getValueType(I.getType());
4826 EVT ElVT = TLI.getValueType(I.getArgOperand(1)->getType());
4827 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4828 ElVT.getVectorNumElements();
4829 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, DestVT,
4830 getValue(I.getArgOperand(0)),
4831 getValue(I.getArgOperand(1)),
4832 DAG.getConstant(Idx, MVT::i32));
4833 setValue(&I, Res);
4834 return 0;
4835 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004836 case Intrinsic::convertff:
4837 case Intrinsic::convertfsi:
4838 case Intrinsic::convertfui:
4839 case Intrinsic::convertsif:
4840 case Intrinsic::convertuif:
4841 case Intrinsic::convertss:
4842 case Intrinsic::convertsu:
4843 case Intrinsic::convertus:
4844 case Intrinsic::convertuu: {
4845 ISD::CvtCode Code = ISD::CVT_INVALID;
4846 switch (Intrinsic) {
Craig Topperc42e6402012-04-11 04:34:11 +00004847 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang77cdf302008-11-10 20:54:11 +00004848 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4849 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4850 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4851 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4852 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4853 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4854 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4855 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4856 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4857 }
Owen Andersone50ed302009-08-10 22:56:29 +00004858 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004859 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004860 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4861 DAG.getValueType(DestVT),
4862 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004863 getValue(I.getArgOperand(1)),
4864 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004865 Code);
4866 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004867 return 0;
4868 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004869 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004870 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004871 getValue(I.getArgOperand(0)).getValueType(),
4872 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004873 return 0;
4874 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004875 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4876 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004877 return 0;
4878 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004879 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004880 getValue(I.getArgOperand(0)).getValueType(),
4881 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004882 return 0;
4883 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004884 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004885 getValue(I.getArgOperand(0)).getValueType(),
4886 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004887 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004888 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004889 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004890 return 0;
4891 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004892 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004893 return 0;
4894 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004895 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004896 return 0;
4897 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004898 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004899 return 0;
4900 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004901 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004902 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004903 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004904 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004905 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004906 case Intrinsic::fma:
4907 setValue(&I, DAG.getNode(ISD::FMA, dl,
4908 getValue(I.getArgOperand(0)).getValueType(),
4909 getValue(I.getArgOperand(0)),
4910 getValue(I.getArgOperand(1)),
4911 getValue(I.getArgOperand(2))));
4912 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004913 case Intrinsic::convert_to_fp16:
4914 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004915 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004916 return 0;
4917 case Intrinsic::convert_from_fp16:
4918 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004919 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004920 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004921 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004922 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004923 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004924 return 0;
4925 }
4926 case Intrinsic::readcyclecounter: {
4927 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004928 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4929 DAG.getVTList(MVT::i64, MVT::Other),
4930 &Op, 1);
4931 setValue(&I, Res);
4932 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004933 return 0;
4934 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004935 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004936 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004937 getValue(I.getArgOperand(0)).getValueType(),
4938 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004939 return 0;
4940 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004941 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004942 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004943 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004944 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
4945 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004946 return 0;
4947 }
4948 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004949 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004950 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004951 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004952 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
4953 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004954 return 0;
4955 }
4956 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004957 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004958 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004959 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004960 return 0;
4961 }
4962 case Intrinsic::stacksave: {
4963 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004964 Res = DAG.getNode(ISD::STACKSAVE, dl,
4965 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4966 setValue(&I, Res);
4967 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004968 return 0;
4969 }
4970 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004971 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004972 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004973 return 0;
4974 }
Bill Wendling57344502008-11-18 11:01:33 +00004975 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004976 // Emit code into the DAG to store the stack guard onto the stack.
4977 MachineFunction &MF = DAG.getMachineFunction();
4978 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004979 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004980
Gabor Greif0635f352010-06-25 09:38:13 +00004981 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4982 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004983
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004984 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004985 MFI->setStackProtectorIndex(FI);
4986
4987 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4988
4989 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004990 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004991 MachinePointerInfo::getFixedStack(FI),
4992 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004993 setValue(&I, Res);
4994 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004995 return 0;
4996 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004997 case Intrinsic::objectsize: {
4998 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004999 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005000
5001 assert(CI && "Non-constant type in __builtin_object_size?");
5002
Gabor Greif0635f352010-06-25 09:38:13 +00005003 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005004 EVT Ty = Arg.getValueType();
5005
Dan Gohmane368b462010-06-18 14:22:04 +00005006 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005007 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005008 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005009 Res = DAG.getConstant(0, Ty);
5010
5011 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005012 return 0;
5013 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005014 case Intrinsic::var_annotation:
5015 // Discard annotate attributes
5016 return 0;
5017
5018 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005019 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005020
5021 SDValue Ops[6];
5022 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005023 Ops[1] = getValue(I.getArgOperand(0));
5024 Ops[2] = getValue(I.getArgOperand(1));
5025 Ops[3] = getValue(I.getArgOperand(2));
5026 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005027 Ops[5] = DAG.getSrcValue(F);
5028
Duncan Sands4a544a72011-09-06 13:37:06 +00005029 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005030
Duncan Sands4a544a72011-09-06 13:37:06 +00005031 DAG.setRoot(Res);
5032 return 0;
5033 }
5034 case Intrinsic::adjust_trampoline: {
5035 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5036 TLI.getPointerTy(),
5037 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005038 return 0;
5039 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005040 case Intrinsic::gcroot:
5041 if (GFI) {
Bill Wendling95dd4422012-05-01 22:50:45 +00005042 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greif0635f352010-06-25 09:38:13 +00005043 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005044
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005045 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5046 GFI->addStackRoot(FI->getIndex(), TypeMap);
5047 }
5048 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005049 case Intrinsic::gcread:
5050 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005051 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005052 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005053 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005054 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005055
5056 case Intrinsic::expect: {
5057 // Just replace __builtin_expect(exp, c) with EXP.
5058 setValue(&I, getValue(I.getArgOperand(0)));
5059 return 0;
5060 }
5061
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005062 case Intrinsic::trap: {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005063 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005064 if (TrapFuncName.empty()) {
5065 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
5066 return 0;
5067 }
5068 TargetLowering::ArgListTy Args;
5069 std::pair<SDValue, SDValue> Result =
5070 TLI.LowerCallTo(getRoot(), I.getType(),
5071 false, false, false, false, 0, CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00005072 /*isTailCall=*/false,
5073 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005074 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
5075 Args, DAG, getCurDebugLoc());
5076 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005077 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005078 }
Dan Gohmana6063c62012-05-14 18:58:10 +00005079 case Intrinsic::debugtrap: {
5080 DAG.setRoot(DAG.getNode(ISD::DEBUGTRAP, dl,MVT::Other, getRoot()));
Dan Gohmand4347e12012-05-11 00:19:32 +00005081 return 0;
5082 }
Bill Wendlingef375462008-11-21 02:38:44 +00005083 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005084 case Intrinsic::sadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005085 case Intrinsic::usub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005086 case Intrinsic::ssub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005087 case Intrinsic::umul_with_overflow:
Craig Topperc42e6402012-04-11 04:34:11 +00005088 case Intrinsic::smul_with_overflow: {
5089 ISD::NodeType Op;
5090 switch (Intrinsic) {
5091 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5092 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5093 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5094 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5095 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5096 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5097 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5098 }
5099 SDValue Op1 = getValue(I.getArgOperand(0));
5100 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005101
Craig Topperc42e6402012-04-11 04:34:11 +00005102 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
5103 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
5104 return 0;
5105 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005106 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005107 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005108 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005109 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005110 Ops[1] = getValue(I.getArgOperand(0));
5111 Ops[2] = getValue(I.getArgOperand(1));
5112 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005113 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005114 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5115 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005116 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005117 EVT::getIntegerVT(*Context, 8),
5118 MachinePointerInfo(I.getArgOperand(0)),
5119 0, /* align */
5120 false, /* volatile */
5121 rw==0, /* read */
5122 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005123 return 0;
5124 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005125
5126 case Intrinsic::invariant_start:
5127 case Intrinsic::lifetime_start:
5128 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005129 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005130 return 0;
5131 case Intrinsic::invariant_end:
5132 case Intrinsic::lifetime_end:
5133 // Discard region information.
5134 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005135 }
5136}
5137
Dan Gohman46510a72010-04-15 01:51:59 +00005138void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005139 bool isTailCall,
5140 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005141 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5142 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5143 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005144 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005145 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005146
5147 TargetLowering::ArgListTy Args;
5148 TargetLowering::ArgListEntry Entry;
5149 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005150
5151 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005152 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005153 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00005154 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
5155 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005156
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005157 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Eric Christopher471e4222011-06-08 23:55:35 +00005158 DAG.getMachineFunction(),
5159 FTy->isVarArg(), Outs,
5160 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005161
5162 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005163 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005164
5165 if (!CanLowerReturn) {
5166 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
5167 FTy->getReturnType());
5168 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
5169 FTy->getReturnType());
5170 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005171 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005172 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005173
Chris Lattnerecf42c42010-09-21 16:36:31 +00005174 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005175 Entry.Node = DemoteStackSlot;
5176 Entry.Ty = StackSlotPtrType;
5177 Entry.isSExt = false;
5178 Entry.isZExt = false;
5179 Entry.isInReg = false;
5180 Entry.isSRet = true;
5181 Entry.isNest = false;
5182 Entry.isByVal = false;
5183 Entry.Alignment = Align;
5184 Args.push_back(Entry);
5185 RetTy = Type::getVoidTy(FTy->getContext());
5186 }
5187
Dan Gohman46510a72010-04-15 01:51:59 +00005188 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005189 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005190 const Value *V = *i;
5191
5192 // Skip empty types
5193 if (V->getType()->isEmptyTy())
5194 continue;
5195
5196 SDValue ArgNode = getValue(V);
5197 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005198
5199 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005200 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5201 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5202 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5203 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5204 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5205 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005206 Entry.Alignment = CS.getParamAlignment(attrInd);
5207 Args.push_back(Entry);
5208 }
5209
Chris Lattner512063d2010-04-05 06:19:28 +00005210 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005211 // Insert a label before the invoke call to mark the try range. This can be
5212 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005213 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005214
Jim Grosbachca752c92010-01-28 01:45:32 +00005215 // For SjLj, keep track of which landing pads go with which invokes
5216 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005217 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005218 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005219 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005220 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005221
Jim Grosbachca752c92010-01-28 01:45:32 +00005222 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005223 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005224 }
5225
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005226 // Both PendingLoads and PendingExports must be flushed here;
5227 // this call might not return.
5228 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005229 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005230 }
5231
Dan Gohman98ca4f22009-08-05 01:29:28 +00005232 // Check if target-independent constraints permit a tail call here.
5233 // Target-dependent constraints are checked within TLI.LowerCallTo.
5234 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005235 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005236 isTailCall = false;
5237
Dan Gohmanbadcda42010-08-28 00:51:03 +00005238 // If there's a possibility that fast-isel has already selected some amount
5239 // of the current basic block, don't emit a tail call.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005240 if (isTailCall && TM.Options.EnableFastISel)
Dan Gohmanbadcda42010-08-28 00:51:03 +00005241 isTailCall = false;
5242
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005243 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005244 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00005245 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005246 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005247 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005248 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00005249 isTailCall,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00005250 CS.doesNotReturn(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00005251 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00005252 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005253 assert((isTailCall || Result.second.getNode()) &&
5254 "Non-null chain expected with non-tail call!");
5255 assert((Result.second.getNode() || !Result.first.getNode()) &&
5256 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005257 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005258 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005259 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005260 // The instruction result is the result of loading from the
5261 // hidden sret parameter.
5262 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005263 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005264
5265 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5266 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5267 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00005268 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005269 SmallVector<SDValue, 4> Values(NumValues);
5270 SmallVector<SDValue, 4> Chains(NumValues);
5271
5272 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005273 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5274 DemoteStackSlot,
5275 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00005276 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005277 Add,
5278 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005279 false, false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005280 Values[i] = L;
5281 Chains[i] = L.getValue(1);
5282 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005283
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005284 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5285 MVT::Other, &Chains[0], NumValues);
5286 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005287
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005288 // Collect the legal value parts into potentially illegal values
5289 // that correspond to the original function's return values.
5290 SmallVector<EVT, 4> RetTys;
5291 RetTy = FTy->getReturnType();
5292 ComputeValueVTs(TLI, RetTy, RetTys);
5293 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5294 SmallVector<SDValue, 4> ReturnValues;
5295 unsigned CurReg = 0;
5296 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5297 EVT VT = RetTys[I];
5298 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
5299 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005300
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005301 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00005302 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005303 RegisterVT, VT, AssertOp);
5304 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005305 CurReg += NumRegs;
5306 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005307
Bill Wendling4533cac2010-01-28 21:51:40 +00005308 setValue(CS.getInstruction(),
5309 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5310 DAG.getVTList(&RetTys[0], RetTys.size()),
5311 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005312 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005313
Evan Chengc249e482011-04-01 19:57:01 +00005314 // Assign order to nodes here. If the call does not produce a result, it won't
5315 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005316 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005317 // As a special case, a null chain means that a tail call has been emitted and
5318 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005319 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005320 ++SDNodeOrder;
5321 AssignOrderingToNode(DAG.getRoot().getNode());
5322 } else {
5323 DAG.setRoot(Result.second);
5324 ++SDNodeOrder;
5325 AssignOrderingToNode(Result.second.getNode());
5326 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005327
Chris Lattner512063d2010-04-05 06:19:28 +00005328 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005329 // Insert a label at the end of the invoke call to mark the try range. This
5330 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005331 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005332 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005333
5334 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005335 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005336 }
5337}
5338
Chris Lattner8047d9a2009-12-24 00:37:38 +00005339/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5340/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005341static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5342 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005343 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005344 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005345 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005346 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005347 if (C->isNullValue())
5348 continue;
5349 // Unknown instruction.
5350 return false;
5351 }
5352 return true;
5353}
5354
Dan Gohman46510a72010-04-15 01:51:59 +00005355static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005356 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005357 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005358
Chris Lattner8047d9a2009-12-24 00:37:38 +00005359 // Check to see if this load can be trivially constant folded, e.g. if the
5360 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005361 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005362 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005363 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005364 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005365
Dan Gohman46510a72010-04-15 01:51:59 +00005366 if (const Constant *LoadCst =
5367 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5368 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005369 return Builder.getValue(LoadCst);
5370 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005371
Chris Lattner8047d9a2009-12-24 00:37:38 +00005372 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5373 // still constant memory, the input chain can be the entry node.
5374 SDValue Root;
5375 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005376
Chris Lattner8047d9a2009-12-24 00:37:38 +00005377 // Do not serialize (non-volatile) loads of constant memory with anything.
5378 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5379 Root = Builder.DAG.getEntryNode();
5380 ConstantMemory = true;
5381 } else {
5382 // Do not serialize non-volatile loads against each other.
5383 Root = Builder.DAG.getRoot();
5384 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005385
Chris Lattner8047d9a2009-12-24 00:37:38 +00005386 SDValue Ptr = Builder.getValue(PtrVal);
5387 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005388 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005389 false /*volatile*/,
Pete Cooperd752e0f2011-11-08 18:42:53 +00005390 false /*nontemporal*/,
5391 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005392
Chris Lattner8047d9a2009-12-24 00:37:38 +00005393 if (!ConstantMemory)
5394 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5395 return LoadVal;
5396}
5397
5398
5399/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5400/// If so, return true and lower it, otherwise return false and it will be
5401/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005402bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005403 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005404 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005405 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005406
Gabor Greif0635f352010-06-25 09:38:13 +00005407 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005408 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005409 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005410 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005411 return false;
5412
Gabor Greif0635f352010-06-25 09:38:13 +00005413 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005414
Chris Lattner8047d9a2009-12-24 00:37:38 +00005415 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5416 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005417 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5418 bool ActuallyDoIt = true;
5419 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005420 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005421 switch (Size->getZExtValue()) {
5422 default:
5423 LoadVT = MVT::Other;
5424 LoadTy = 0;
5425 ActuallyDoIt = false;
5426 break;
5427 case 2:
5428 LoadVT = MVT::i16;
5429 LoadTy = Type::getInt16Ty(Size->getContext());
5430 break;
5431 case 4:
5432 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005433 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005434 break;
5435 case 8:
5436 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005437 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005438 break;
5439 /*
5440 case 16:
5441 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005442 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005443 LoadTy = VectorType::get(LoadTy, 4);
5444 break;
5445 */
5446 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005447
Chris Lattner04b091a2009-12-24 01:07:17 +00005448 // This turns into unaligned loads. We only do this if the target natively
5449 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5450 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005451
Chris Lattner04b091a2009-12-24 01:07:17 +00005452 // Require that we can find a legal MVT, and only do this if the target
5453 // supports unaligned loads of that type. Expanding into byte loads would
5454 // bloat the code.
5455 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5456 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5457 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5458 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5459 ActuallyDoIt = false;
5460 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005461
Chris Lattner04b091a2009-12-24 01:07:17 +00005462 if (ActuallyDoIt) {
5463 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5464 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005465
Chris Lattner04b091a2009-12-24 01:07:17 +00005466 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5467 ISD::SETNE);
5468 EVT CallVT = TLI.getValueType(I.getType(), true);
5469 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5470 return true;
5471 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005472 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005473
5474
Chris Lattner8047d9a2009-12-24 00:37:38 +00005475 return false;
5476}
5477
5478
Dan Gohman46510a72010-04-15 01:51:59 +00005479void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005480 // Handle inline assembly differently.
5481 if (isa<InlineAsm>(I.getCalledValue())) {
5482 visitInlineAsm(&I);
5483 return;
5484 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005485
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005486 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencerc9c137b2012-02-22 19:06:13 +00005487 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005488
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005489 const char *RenameFn = 0;
5490 if (Function *F = I.getCalledFunction()) {
5491 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005492 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005493 if (unsigned IID = II->getIntrinsicID(F)) {
5494 RenameFn = visitIntrinsicCall(I, IID);
5495 if (!RenameFn)
5496 return;
5497 }
5498 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005499 if (unsigned IID = F->getIntrinsicID()) {
5500 RenameFn = visitIntrinsicCall(I, IID);
5501 if (!RenameFn)
5502 return;
5503 }
5504 }
5505
5506 // Check for well-known libc/libm calls. If the function is internal, it
5507 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005508 if (!F->hasLocalLinkage() && F->hasName()) {
5509 StringRef Name = F->getName();
Owen Anderson243eb9e2011-12-08 22:15:21 +00005510 if ((LibInfo->has(LibFunc::copysign) && Name == "copysign") ||
5511 (LibInfo->has(LibFunc::copysignf) && Name == "copysignf") ||
5512 (LibInfo->has(LibFunc::copysignl) && Name == "copysignl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005513 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005514 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5515 I.getType() == I.getArgOperand(0)->getType() &&
5516 I.getType() == I.getArgOperand(1)->getType()) {
5517 SDValue LHS = getValue(I.getArgOperand(0));
5518 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005519 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5520 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005521 return;
5522 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005523 } else if ((LibInfo->has(LibFunc::fabs) && Name == "fabs") ||
5524 (LibInfo->has(LibFunc::fabsf) && Name == "fabsf") ||
5525 (LibInfo->has(LibFunc::fabsl) && Name == "fabsl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005526 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005527 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5528 I.getType() == I.getArgOperand(0)->getType()) {
5529 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005530 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5531 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005532 return;
5533 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005534 } else if ((LibInfo->has(LibFunc::sin) && Name == "sin") ||
5535 (LibInfo->has(LibFunc::sinf) && Name == "sinf") ||
5536 (LibInfo->has(LibFunc::sinl) && Name == "sinl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005537 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005538 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5539 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005540 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005541 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005542 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5543 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005544 return;
5545 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005546 } else if ((LibInfo->has(LibFunc::cos) && Name == "cos") ||
5547 (LibInfo->has(LibFunc::cosf) && Name == "cosf") ||
5548 (LibInfo->has(LibFunc::cosl) && Name == "cosl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005549 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005550 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5551 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005552 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005553 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005554 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5555 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005556 return;
5557 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005558 } else if ((LibInfo->has(LibFunc::sqrt) && Name == "sqrt") ||
5559 (LibInfo->has(LibFunc::sqrtf) && Name == "sqrtf") ||
5560 (LibInfo->has(LibFunc::sqrtl) && Name == "sqrtl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005561 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005562 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5563 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005564 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005565 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005566 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5567 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005568 return;
5569 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005570 } else if ((LibInfo->has(LibFunc::floor) && Name == "floor") ||
5571 (LibInfo->has(LibFunc::floorf) && Name == "floorf") ||
5572 (LibInfo->has(LibFunc::floorl) && Name == "floorl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005573 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5574 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5575 I.getType() == I.getArgOperand(0)->getType()) {
5576 SDValue Tmp = getValue(I.getArgOperand(0));
5577 setValue(&I, DAG.getNode(ISD::FFLOOR, getCurDebugLoc(),
5578 Tmp.getValueType(), Tmp));
5579 return;
5580 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005581 } else if ((LibInfo->has(LibFunc::nearbyint) && Name == "nearbyint") ||
5582 (LibInfo->has(LibFunc::nearbyintf) && Name == "nearbyintf") ||
5583 (LibInfo->has(LibFunc::nearbyintl) && Name == "nearbyintl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005584 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5585 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5586 I.getType() == I.getArgOperand(0)->getType()) {
5587 SDValue Tmp = getValue(I.getArgOperand(0));
5588 setValue(&I, DAG.getNode(ISD::FNEARBYINT, getCurDebugLoc(),
5589 Tmp.getValueType(), Tmp));
5590 return;
5591 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005592 } else if ((LibInfo->has(LibFunc::ceil) && Name == "ceil") ||
5593 (LibInfo->has(LibFunc::ceilf) && Name == "ceilf") ||
5594 (LibInfo->has(LibFunc::ceill) && Name == "ceill")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005595 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5596 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5597 I.getType() == I.getArgOperand(0)->getType()) {
5598 SDValue Tmp = getValue(I.getArgOperand(0));
5599 setValue(&I, DAG.getNode(ISD::FCEIL, getCurDebugLoc(),
5600 Tmp.getValueType(), Tmp));
5601 return;
5602 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005603 } else if ((LibInfo->has(LibFunc::rint) && Name == "rint") ||
5604 (LibInfo->has(LibFunc::rintf) && Name == "rintf") ||
5605 (LibInfo->has(LibFunc::rintl) && Name == "rintl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005606 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5607 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5608 I.getType() == I.getArgOperand(0)->getType()) {
5609 SDValue Tmp = getValue(I.getArgOperand(0));
5610 setValue(&I, DAG.getNode(ISD::FRINT, getCurDebugLoc(),
5611 Tmp.getValueType(), Tmp));
5612 return;
5613 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005614 } else if ((LibInfo->has(LibFunc::trunc) && Name == "trunc") ||
5615 (LibInfo->has(LibFunc::truncf) && Name == "truncf") ||
5616 (LibInfo->has(LibFunc::truncl) && Name == "truncl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005617 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5618 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5619 I.getType() == I.getArgOperand(0)->getType()) {
5620 SDValue Tmp = getValue(I.getArgOperand(0));
5621 setValue(&I, DAG.getNode(ISD::FTRUNC, getCurDebugLoc(),
5622 Tmp.getValueType(), Tmp));
5623 return;
5624 }
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005625 } else if ((LibInfo->has(LibFunc::log2) && Name == "log2") ||
5626 (LibInfo->has(LibFunc::log2f) && Name == "log2f") ||
5627 (LibInfo->has(LibFunc::log2l) && Name == "log2l")) {
5628 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5629 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
James Molloy39101602012-03-01 14:32:18 +00005630 I.getType() == I.getArgOperand(0)->getType() &&
5631 I.onlyReadsMemory()) {
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005632 SDValue Tmp = getValue(I.getArgOperand(0));
5633 setValue(&I, DAG.getNode(ISD::FLOG2, getCurDebugLoc(),
5634 Tmp.getValueType(), Tmp));
5635 return;
5636 }
5637 } else if ((LibInfo->has(LibFunc::exp2) && Name == "exp2") ||
5638 (LibInfo->has(LibFunc::exp2f) && Name == "exp2f") ||
5639 (LibInfo->has(LibFunc::exp2l) && Name == "exp2l")) {
5640 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5641 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
James Molloy39101602012-03-01 14:32:18 +00005642 I.getType() == I.getArgOperand(0)->getType() &&
5643 I.onlyReadsMemory()) {
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005644 SDValue Tmp = getValue(I.getArgOperand(0));
5645 setValue(&I, DAG.getNode(ISD::FEXP2, getCurDebugLoc(),
5646 Tmp.getValueType(), Tmp));
5647 return;
5648 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005649 } else if (Name == "memcmp") {
5650 if (visitMemCmpCall(I))
5651 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005652 }
5653 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005654 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005655
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005656 SDValue Callee;
5657 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005658 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005659 else
Bill Wendling056292f2008-09-16 21:48:12 +00005660 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005661
Bill Wendling0d580132009-12-23 01:28:19 +00005662 // Check if we can potentially perform a tail call. More detailed checking is
5663 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005664 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005665}
5666
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005667namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005668
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005669/// AsmOperandInfo - This contains information for each constraint that we are
5670/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005671class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005672public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005673 /// CallOperand - If this is the result output operand or a clobber
5674 /// this is null, otherwise it is the incoming operand to the CallInst.
5675 /// This gets modified as the asm is processed.
5676 SDValue CallOperand;
5677
5678 /// AssignedRegs - If this is a register or register class operand, this
5679 /// contains the set of register corresponding to the operand.
5680 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005681
John Thompsoneac6e1d2010-09-13 18:15:37 +00005682 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005683 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5684 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005685
Owen Andersone50ed302009-08-10 22:56:29 +00005686 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005687 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005688 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005689 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005690 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005691 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005692 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005693
Chris Lattner81249c92008-10-17 17:05:25 +00005694 if (isa<BasicBlock>(CallOperandVal))
5695 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005696
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005697 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005698
Eric Christophercef81b72011-05-09 20:04:43 +00005699 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005700 // If this is an indirect operand, the operand is a pointer to the
5701 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005702 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005703 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005704 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005705 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005706 OpTy = PtrTy->getElementType();
5707 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005708
Eric Christophercef81b72011-05-09 20:04:43 +00005709 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005710 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005711 if (STy->getNumElements() == 1)
5712 OpTy = STy->getElementType(0);
5713
Chris Lattner81249c92008-10-17 17:05:25 +00005714 // If OpTy is not a single value, it may be a struct/union that we
5715 // can tile with integers.
5716 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5717 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5718 switch (BitSize) {
5719 default: break;
5720 case 1:
5721 case 8:
5722 case 16:
5723 case 32:
5724 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005725 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005726 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005727 break;
5728 }
5729 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005730
Chris Lattner81249c92008-10-17 17:05:25 +00005731 return TLI.getValueType(OpTy, true);
5732 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005733};
Dan Gohman462f6b52010-05-29 17:53:24 +00005734
John Thompson44ab89e2010-10-29 17:29:13 +00005735typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5736
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005737} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005738
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005739/// GetRegistersForValue - Assign registers (virtual or physical) for the
5740/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005741/// register allocator to handle the assignment process. However, if the asm
5742/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005743/// allocation. This produces generally horrible, but correct, code.
5744///
5745/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005746///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005747static void GetRegistersForValue(SelectionDAG &DAG,
5748 const TargetLowering &TLI,
5749 DebugLoc DL,
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00005750 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005751 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005752
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005753 MachineFunction &MF = DAG.getMachineFunction();
5754 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005755
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005756 // If this is a constraint for a single physreg, or a constraint for a
5757 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005758 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005759 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5760 OpInfo.ConstraintVT);
5761
5762 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005763 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005764 // If this is a FP input in an integer register (or visa versa) insert a bit
5765 // cast of the input value. More generally, handle any case where the input
5766 // value disagrees with the register class we plan to stick this in.
5767 if (OpInfo.Type == InlineAsm::isInput &&
5768 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005769 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005770 // types are identical size, use a bitcast to convert (e.g. two differing
5771 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005772 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005773 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005774 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005775 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005776 OpInfo.ConstraintVT = RegVT;
5777 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5778 // If the input is a FP value and we want it in FP registers, do a
5779 // bitcast to the corresponding integer type. This turns an f64 value
5780 // into i64, which can be passed with two i32 values on a 32-bit
5781 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005782 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005783 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005784 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005785 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005786 OpInfo.ConstraintVT = RegVT;
5787 }
5788 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005789
Owen Anderson23b9b192009-08-12 00:36:31 +00005790 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005791 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005792
Owen Andersone50ed302009-08-10 22:56:29 +00005793 EVT RegVT;
5794 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005795
5796 // If this is a constraint for a specific physical register, like {r17},
5797 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005798 if (unsigned AssignedReg = PhysReg.first) {
5799 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005800 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005801 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005802
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005803 // Get the actual register value type. This is important, because the user
5804 // may have asked for (e.g.) the AX register in i32 type. We need to
5805 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005806 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005807
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005808 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005809 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005810
5811 // If this is an expanded reference, add the rest of the regs to Regs.
5812 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005813 TargetRegisterClass::iterator I = RC->begin();
5814 for (; *I != AssignedReg; ++I)
5815 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005816
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005817 // Already added the first reg.
5818 --NumRegs; ++I;
5819 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005820 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005821 Regs.push_back(*I);
5822 }
5823 }
Bill Wendling651ad132009-12-22 01:25:10 +00005824
Dan Gohman7451d3e2010-05-29 17:03:36 +00005825 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005826 return;
5827 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005828
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005829 // Otherwise, if this was a reference to an LLVM register class, create vregs
5830 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005831 if (const TargetRegisterClass *RC = PhysReg.second) {
5832 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005833 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005834 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005835
Evan Chengfb112882009-03-23 08:01:15 +00005836 // Create the appropriate number of virtual registers.
5837 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5838 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005839 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005840
Dan Gohman7451d3e2010-05-29 17:03:36 +00005841 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005842 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005843 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005844
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005845 // Otherwise, we couldn't allocate enough registers for this.
5846}
5847
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005848/// visitInlineAsm - Handle a call to an InlineAsm object.
5849///
Dan Gohman46510a72010-04-15 01:51:59 +00005850void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5851 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005852
5853 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005854 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005855
Evan Chengce1cdac2011-05-06 20:52:23 +00005856 TargetLowering::AsmOperandInfoVector
5857 TargetConstraints = TLI.ParseConstraints(CS);
5858
John Thompsoneac6e1d2010-09-13 18:15:37 +00005859 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005860
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005861 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5862 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005863 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5864 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005865 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005866
Owen Anderson825b72b2009-08-11 20:47:22 +00005867 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005868
5869 // Compute the value type for each operand.
5870 switch (OpInfo.Type) {
5871 case InlineAsm::isOutput:
5872 // Indirect outputs just consume an argument.
5873 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005874 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005875 break;
5876 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005877
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005878 // The return value of the call is this value. As such, there is no
5879 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005880 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005881 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005882 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5883 } else {
5884 assert(ResNo == 0 && "Asm only has one result!");
5885 OpVT = TLI.getValueType(CS.getType());
5886 }
5887 ++ResNo;
5888 break;
5889 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005890 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005891 break;
5892 case InlineAsm::isClobber:
5893 // Nothing to do.
5894 break;
5895 }
5896
5897 // If this is an input or an indirect output, process the call argument.
5898 // BasicBlocks are labels, currently appearing only in asm's.
5899 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005900 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005901 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005902 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005903 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005904 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005905
Owen Anderson1d0be152009-08-13 21:58:54 +00005906 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005907 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005908
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005909 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005910
John Thompsoneac6e1d2010-09-13 18:15:37 +00005911 // Indirect operand accesses access memory.
5912 if (OpInfo.isIndirect)
5913 hasMemory = true;
5914 else {
5915 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005916 TargetLowering::ConstraintType
5917 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005918 if (CType == TargetLowering::C_Memory) {
5919 hasMemory = true;
5920 break;
5921 }
5922 }
5923 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005924 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005925
John Thompsoneac6e1d2010-09-13 18:15:37 +00005926 SDValue Chain, Flag;
5927
5928 // We won't need to flush pending loads if this asm doesn't touch
5929 // memory and is nonvolatile.
5930 if (hasMemory || IA->hasSideEffects())
5931 Chain = getRoot();
5932 else
5933 Chain = DAG.getRoot();
5934
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005935 // Second pass over the constraints: compute which constraint option to use
5936 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005937 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005938 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005939
John Thompson54584742010-09-24 22:24:05 +00005940 // If this is an output operand with a matching input operand, look up the
5941 // matching input. If their types mismatch, e.g. one is an integer, the
5942 // other is floating point, or their sizes are different, flag it as an
5943 // error.
5944 if (OpInfo.hasMatchingInput()) {
5945 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005946
John Thompson54584742010-09-24 22:24:05 +00005947 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher5427ede2011-07-14 20:13:52 +00005948 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005949 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5950 OpInfo.ConstraintVT);
Eric Christopher5427ede2011-07-14 20:13:52 +00005951 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005952 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
5953 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005954 if ((OpInfo.ConstraintVT.isInteger() !=
5955 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005956 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005957 report_fatal_error("Unsupported asm: input constraint"
5958 " with a matching output constraint of"
5959 " incompatible type!");
5960 }
5961 Input.ConstraintVT = OpInfo.ConstraintVT;
5962 }
5963 }
5964
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005965 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005966 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005967
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005968 // If this is a memory input, and if the operand is not indirect, do what we
5969 // need to to provide an address for the memory input.
5970 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5971 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005972 assert((OpInfo.isMultipleAlternative ||
5973 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005974 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005975
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005976 // Memory operands really want the address of the value. If we don't have
5977 // an indirect input, put it in the constpool if we can, otherwise spill
5978 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005979 // TODO: This isn't quite right. We need to handle these according to
5980 // the addressing mode that the constraint wants. Also, this may take
5981 // an additional register for the computation and we don't want that
5982 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005983
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005984 // If the operand is a float, integer, or vector constant, spill to a
5985 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005986 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005987 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattnera78fa8c2012-01-27 03:08:05 +00005988 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005989 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5990 TLI.getPointerTy());
5991 } else {
5992 // Otherwise, create a stack slot and emit a store to it before the
5993 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005994 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005995 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005996 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5997 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005998 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005999 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00006000 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00006001 OpInfo.CallOperand, StackSlot,
6002 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00006003 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006004 OpInfo.CallOperand = StackSlot;
6005 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006006
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006007 // There is no longer a Value* corresponding to this operand.
6008 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00006009
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006010 // It is now an indirect operand.
6011 OpInfo.isIndirect = true;
6012 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006013
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006014 // If this constraint is for a specific register, allocate it before
6015 // anything else.
6016 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006017 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006018 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006019
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006020 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00006021 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006022 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6023 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006024
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006025 // C_Register operands have already been allocated, Other/Memory don't need
6026 // to be.
6027 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006028 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006029 }
6030
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006031 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6032 std::vector<SDValue> AsmNodeOperands;
6033 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6034 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006035 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6036 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006037
Chris Lattnerdecc2672010-04-07 05:20:54 +00006038 // If we have a !srcloc metadata node associated with it, we want to attach
6039 // this to the ultimately generated inline asm machineinstr. To do this, we
6040 // pass in the third operand as this (potentially null) inline asm MDNode.
6041 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6042 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006043
Evan Chengc36b7062011-01-07 23:50:32 +00006044 // Remember the HasSideEffect and AlignStack bits as operand 3.
6045 unsigned ExtraInfo = 0;
6046 if (IA->hasSideEffects())
6047 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6048 if (IA->isAlignStack())
6049 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
6050 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6051 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006052
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006053 // Loop over all of the inputs, copying the operand values into the
6054 // appropriate registers and processing the output regs.
6055 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006056
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006057 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6058 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006059
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006060 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6061 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6062
6063 switch (OpInfo.Type) {
6064 case InlineAsm::isOutput: {
6065 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6066 OpInfo.ConstraintType != TargetLowering::C_Register) {
6067 // Memory output, or 'other' output (e.g. 'X' constraint).
6068 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6069
6070 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006071 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6072 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006073 TLI.getPointerTy()));
6074 AsmNodeOperands.push_back(OpInfo.CallOperand);
6075 break;
6076 }
6077
6078 // Otherwise, this is a register or register class output.
6079
6080 // Copy the output from the appropriate register. Find a register that
6081 // we can use.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006082 if (OpInfo.AssignedRegs.Regs.empty()) {
6083 LLVMContext &Ctx = *DAG.getContext();
6084 Ctx.emitError(CS.getInstruction(),
6085 "couldn't allocate output register for constraint '" +
6086 Twine(OpInfo.ConstraintCode) + "'");
6087 break;
6088 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006089
6090 // If this is an indirect operand, store through the pointer after the
6091 // asm.
6092 if (OpInfo.isIndirect) {
6093 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6094 OpInfo.CallOperandVal));
6095 } else {
6096 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006097 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006098 // Concatenate this output onto the outputs list.
6099 RetValRegs.append(OpInfo.AssignedRegs);
6100 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006102 // Add information to the INLINEASM node to know that this register is
6103 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006104 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006105 InlineAsm::Kind_RegDefEarlyClobber :
6106 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006107 false,
6108 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006109 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006110 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006111 break;
6112 }
6113 case InlineAsm::isInput: {
6114 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006115
Chris Lattner6bdcda32008-10-17 16:47:46 +00006116 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006117 // If this is required to match an output register we have already set,
6118 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006119 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006120
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006121 // Scan until we find the definition we already emitted of this operand.
6122 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006123 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006124 for (; OperandNo; --OperandNo) {
6125 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006126 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006127 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006128 assert((InlineAsm::isRegDefKind(OpFlag) ||
6129 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6130 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006131 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006132 }
6133
Evan Cheng697cbbf2009-03-20 18:03:34 +00006134 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006135 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006136 if (InlineAsm::isRegDefKind(OpFlag) ||
6137 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006138 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006139 if (OpInfo.isIndirect) {
6140 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006141 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006142 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6143 " don't know how to handle tied "
6144 "indirect register inputs");
6145 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006146
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006147 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006148 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00006149 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006150 MatchedRegs.RegVTs.push_back(RegVT);
6151 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006152 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006153 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006154 MatchedRegs.Regs.push_back
6155 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006156
6157 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006158 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006159 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00006160 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006161 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006162 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006163 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006164 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006165
Chris Lattnerdecc2672010-04-07 05:20:54 +00006166 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6167 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6168 "Unexpected number of operands");
6169 // Add information to the INLINEASM node to know about this input.
6170 // See InlineAsm.h isUseOperandTiedToDef.
6171 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6172 OpInfo.getMatchedOperand());
6173 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6174 TLI.getPointerTy()));
6175 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6176 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006177 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006178
Dale Johannesenb5611a62010-07-13 20:17:05 +00006179 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006180 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6181 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006182 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006183
Dale Johannesenb5611a62010-07-13 20:17:05 +00006184 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006185 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006186 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006187 Ops, DAG);
Chris Lattnerfcd70902012-01-03 23:51:01 +00006188 if (Ops.empty()) {
6189 LLVMContext &Ctx = *DAG.getContext();
6190 Ctx.emitError(CS.getInstruction(),
6191 "invalid operand for inline asm constraint '" +
6192 Twine(OpInfo.ConstraintCode) + "'");
6193 break;
6194 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006195
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006196 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006197 unsigned ResOpType =
6198 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006199 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006200 TLI.getPointerTy()));
6201 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6202 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006203 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006204
Chris Lattnerdecc2672010-04-07 05:20:54 +00006205 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006206 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6207 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6208 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006209
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006210 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006211 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006212 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006213 TLI.getPointerTy()));
6214 AsmNodeOperands.push_back(InOperandVal);
6215 break;
6216 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006217
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006218 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6219 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6220 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006221 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006222 "Don't know how to handle indirect register inputs yet!");
6223
6224 // Copy the input into the appropriate registers.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006225 if (OpInfo.AssignedRegs.Regs.empty()) {
6226 LLVMContext &Ctx = *DAG.getContext();
6227 Ctx.emitError(CS.getInstruction(),
6228 "couldn't allocate input reg for constraint '" +
6229 Twine(OpInfo.ConstraintCode) + "'");
6230 break;
6231 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006232
Dale Johannesen66978ee2009-01-31 02:22:37 +00006233 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006234 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006235
Chris Lattnerdecc2672010-04-07 05:20:54 +00006236 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006237 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006238 break;
6239 }
6240 case InlineAsm::isClobber: {
6241 // Add the clobbered value to the operand list, so that the register
6242 // allocator is aware that the physreg got clobbered.
6243 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006244 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006245 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006246 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006247 break;
6248 }
6249 }
6250 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006251
Chris Lattnerdecc2672010-04-07 05:20:54 +00006252 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006253 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006254 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006255
Dale Johannesen66978ee2009-01-31 02:22:37 +00006256 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006257 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006258 &AsmNodeOperands[0], AsmNodeOperands.size());
6259 Flag = Chain.getValue(1);
6260
6261 // If this asm returns a register value, copy the result from that register
6262 // and set it as the value of the call.
6263 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006264 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006265 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006266
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006267 // FIXME: Why don't we do this for inline asms with MRVs?
6268 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006269 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006270
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006271 // If any of the results of the inline asm is a vector, it may have the
6272 // wrong width/num elts. This can happen for register classes that can
6273 // contain multiple different value types. The preg or vreg allocated may
6274 // not have the same VT as was expected. Convert it to the right type
6275 // with bit_convert.
6276 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006277 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006278 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006279
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006280 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006281 ResultType.isInteger() && Val.getValueType().isInteger()) {
6282 // If a result value was tied to an input value, the computed result may
6283 // have a wider width than the expected result. Extract the relevant
6284 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006285 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006286 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006287
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006288 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006289 }
Dan Gohman95915732008-10-18 01:03:45 +00006290
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006291 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006292 // Don't need to use this as a chain in this case.
6293 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6294 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006295 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006296
Dan Gohman46510a72010-04-15 01:51:59 +00006297 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006298
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006299 // Process indirect outputs, first output all of the flagged copies out of
6300 // physregs.
6301 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6302 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006303 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006304 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006305 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006306 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6307 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006308
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006309 // Emit the non-flagged stores from the physregs.
6310 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006311 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6312 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6313 StoresToEmit[i].first,
6314 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006315 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006316 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006317 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006318 }
6319
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006320 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006321 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006322 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006323
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006324 DAG.setRoot(Chain);
6325}
6326
Dan Gohman46510a72010-04-15 01:51:59 +00006327void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006328 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6329 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006330 getValue(I.getArgOperand(0)),
6331 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006332}
6333
Dan Gohman46510a72010-04-15 01:51:59 +00006334void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006335 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006336 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6337 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006338 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006339 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006340 setValue(&I, V);
6341 DAG.setRoot(V.getValue(1));
6342}
6343
Dan Gohman46510a72010-04-15 01:51:59 +00006344void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006345 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6346 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006347 getValue(I.getArgOperand(0)),
6348 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006349}
6350
Dan Gohman46510a72010-04-15 01:51:59 +00006351void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006352 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6353 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006354 getValue(I.getArgOperand(0)),
6355 getValue(I.getArgOperand(1)),
6356 DAG.getSrcValue(I.getArgOperand(0)),
6357 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006358}
6359
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006360/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006361/// implementation, which just calls LowerCall.
6362/// FIXME: When all targets are
6363/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006364std::pair<SDValue, SDValue>
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006365TargetLowering::LowerCallTo(SDValue Chain, Type *RetTy,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006366 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006367 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006368 CallingConv::ID CallConv, bool isTailCall,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00006369 bool doesNotRet, bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006370 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006371 ArgListTy &Args, SelectionDAG &DAG,
6372 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006373 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006374 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006375 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006376 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006377 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006378 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6379 for (unsigned Value = 0, NumValues = ValueVTs.size();
6380 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006381 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006382 Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006383 SDValue Op = SDValue(Args[i].Node.getNode(),
6384 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006385 ISD::ArgFlagsTy Flags;
6386 unsigned OriginalAlignment =
6387 getTargetData()->getABITypeAlignment(ArgTy);
6388
6389 if (Args[i].isZExt)
6390 Flags.setZExt();
6391 if (Args[i].isSExt)
6392 Flags.setSExt();
6393 if (Args[i].isInReg)
6394 Flags.setInReg();
6395 if (Args[i].isSRet)
6396 Flags.setSRet();
6397 if (Args[i].isByVal) {
6398 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006399 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6400 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006401 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006402 // For ByVal, alignment should come from FE. BE will guess if this
6403 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006404 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006405 if (Args[i].Alignment)
6406 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006407 else
6408 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006409 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006410 }
6411 if (Args[i].isNest)
6412 Flags.setNest();
6413 Flags.setOrigAlign(OriginalAlignment);
6414
Owen Anderson23b9b192009-08-12 00:36:31 +00006415 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6416 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006417 SmallVector<SDValue, 4> Parts(NumParts);
6418 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6419
6420 if (Args[i].isSExt)
6421 ExtendKind = ISD::SIGN_EXTEND;
6422 else if (Args[i].isZExt)
6423 ExtendKind = ISD::ZERO_EXTEND;
6424
Bill Wendling46ada192010-03-02 01:55:18 +00006425 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006426 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006427
Dan Gohman98ca4f22009-08-05 01:29:28 +00006428 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006429 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006430 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6431 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006432 if (NumParts > 1 && j == 0)
6433 MyFlags.Flags.setSplit();
6434 else if (j != 0)
6435 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006436
Dan Gohman98ca4f22009-08-05 01:29:28 +00006437 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006438 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006439 }
6440 }
6441 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006442
Dan Gohman98ca4f22009-08-05 01:29:28 +00006443 // Handle the incoming return values from the call.
6444 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006445 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006446 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006447 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006448 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006449 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6450 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006451 for (unsigned i = 0; i != NumRegs; ++i) {
6452 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006453 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006454 MyFlags.Used = isReturnValueUsed;
6455 if (RetSExt)
6456 MyFlags.Flags.setSExt();
6457 if (RetZExt)
6458 MyFlags.Flags.setZExt();
6459 if (isInreg)
6460 MyFlags.Flags.setInReg();
6461 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006462 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006463 }
6464
Dan Gohman98ca4f22009-08-05 01:29:28 +00006465 SmallVector<SDValue, 4> InVals;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00006466 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, doesNotRet, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006467 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006468
6469 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006470 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006471 "LowerCall didn't return a valid chain!");
6472 assert((!isTailCall || InVals.empty()) &&
6473 "LowerCall emitted a return value for a tail call!");
6474 assert((isTailCall || InVals.size() == Ins.size()) &&
6475 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006476
6477 // For a tail call, the return value is merely live-out and there aren't
6478 // any nodes in the DAG representing it. Return a special value to
6479 // indicate that a tail call has been emitted and no more Instructions
6480 // should be processed in the current block.
6481 if (isTailCall) {
6482 DAG.setRoot(Chain);
6483 return std::make_pair(SDValue(), SDValue());
6484 }
6485
Evan Chengaf1871f2010-03-11 19:38:18 +00006486 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6487 assert(InVals[i].getNode() &&
6488 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006489 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006490 "LowerCall emitted a value with the wrong type!");
6491 });
6492
Dan Gohman98ca4f22009-08-05 01:29:28 +00006493 // Collect the legal value parts into potentially illegal values
6494 // that correspond to the original function's return values.
6495 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6496 if (RetSExt)
6497 AssertOp = ISD::AssertSext;
6498 else if (RetZExt)
6499 AssertOp = ISD::AssertZext;
6500 SmallVector<SDValue, 4> ReturnValues;
6501 unsigned CurReg = 0;
6502 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006503 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006504 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6505 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006506
Bill Wendling46ada192010-03-02 01:55:18 +00006507 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006508 NumRegs, RegisterVT, VT,
6509 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006510 CurReg += NumRegs;
6511 }
6512
6513 // For a function returning void, there is no return value. We can't create
6514 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006515 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006516 if (ReturnValues.empty())
6517 return std::make_pair(SDValue(), Chain);
6518
6519 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6520 DAG.getVTList(&RetTys[0], RetTys.size()),
6521 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006522 return std::make_pair(Res, Chain);
6523}
6524
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006525void TargetLowering::LowerOperationWrapper(SDNode *N,
6526 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006527 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006528 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006529 if (Res.getNode())
6530 Results.push_back(Res);
6531}
6532
Dan Gohmand858e902010-04-17 15:26:15 +00006533SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006534 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006535}
6536
Dan Gohman46510a72010-04-15 01:51:59 +00006537void
6538SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006539 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006540 assert((Op.getOpcode() != ISD::CopyFromReg ||
6541 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6542 "Copy from a reg to the same reg!");
6543 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6544
Owen Anderson23b9b192009-08-12 00:36:31 +00006545 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006546 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006547 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006548 PendingExports.push_back(Chain);
6549}
6550
6551#include "llvm/CodeGen/SelectionDAGISel.h"
6552
Eli Friedman23d32432011-05-05 16:53:34 +00006553/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6554/// entry block, return true. This includes arguments used by switches, since
6555/// the switch may expand into multiple basic blocks.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006556static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman23d32432011-05-05 16:53:34 +00006557 // With FastISel active, we may be splitting blocks, so force creation
6558 // of virtual registers for all non-dead arguments.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006559 if (FastISel)
Eli Friedman23d32432011-05-05 16:53:34 +00006560 return A->use_empty();
6561
6562 const BasicBlock *Entry = A->getParent()->begin();
6563 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6564 UI != E; ++UI) {
6565 const User *U = *UI;
6566 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6567 return false; // Use not in entry block.
6568 }
6569 return true;
6570}
6571
Dan Gohman46510a72010-04-15 01:51:59 +00006572void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006573 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006574 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006575 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006576 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006577 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006578 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006579
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006580 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006581 SmallVector<ISD::OutputArg, 4> Outs;
6582 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6583 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006584
Dan Gohman7451d3e2010-05-29 17:03:36 +00006585 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006586 // Put in an sret pointer parameter before all the other parameters.
6587 SmallVector<EVT, 1> ValueVTs;
6588 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6589
6590 // NOTE: Assuming that a pointer will never break down to more than one VT
6591 // or one register.
6592 ISD::ArgFlagsTy Flags;
6593 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006594 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006595 ISD::InputArg RetArg(Flags, RegisterVT, true);
6596 Ins.push_back(RetArg);
6597 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006598
Dan Gohman98ca4f22009-08-05 01:29:28 +00006599 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006600 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006601 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006602 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006603 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006604 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6605 bool isArgValueUsed = !I->use_empty();
6606 for (unsigned Value = 0, NumValues = ValueVTs.size();
6607 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006608 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006609 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006610 ISD::ArgFlagsTy Flags;
6611 unsigned OriginalAlignment =
6612 TD->getABITypeAlignment(ArgTy);
6613
6614 if (F.paramHasAttr(Idx, Attribute::ZExt))
6615 Flags.setZExt();
6616 if (F.paramHasAttr(Idx, Attribute::SExt))
6617 Flags.setSExt();
6618 if (F.paramHasAttr(Idx, Attribute::InReg))
6619 Flags.setInReg();
6620 if (F.paramHasAttr(Idx, Attribute::StructRet))
6621 Flags.setSRet();
6622 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6623 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006624 PointerType *Ty = cast<PointerType>(I->getType());
6625 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006626 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006627 // For ByVal, alignment should be passed from FE. BE will guess if
6628 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006629 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006630 if (F.getParamAlignment(Idx))
6631 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006632 else
6633 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006634 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006635 }
6636 if (F.paramHasAttr(Idx, Attribute::Nest))
6637 Flags.setNest();
6638 Flags.setOrigAlign(OriginalAlignment);
6639
Owen Anderson23b9b192009-08-12 00:36:31 +00006640 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6641 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006642 for (unsigned i = 0; i != NumRegs; ++i) {
6643 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6644 if (NumRegs > 1 && i == 0)
6645 MyFlags.Flags.setSplit();
6646 // if it isn't first piece, alignment must be 1
6647 else if (i > 0)
6648 MyFlags.Flags.setOrigAlign(1);
6649 Ins.push_back(MyFlags);
6650 }
6651 }
6652 }
6653
6654 // Call the target to set up the argument values.
6655 SmallVector<SDValue, 8> InVals;
6656 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6657 F.isVarArg(), Ins,
6658 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006659
6660 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006661 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006662 "LowerFormalArguments didn't return a valid chain!");
6663 assert(InVals.size() == Ins.size() &&
6664 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006665 DEBUG({
6666 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6667 assert(InVals[i].getNode() &&
6668 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006669 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006670 "LowerFormalArguments emitted a value with the wrong type!");
6671 }
6672 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006673
Dan Gohman5e866062009-08-06 15:37:27 +00006674 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006675 DAG.setRoot(NewRoot);
6676
6677 // Set up the argument values.
6678 unsigned i = 0;
6679 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006680 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006681 // Create a virtual register for the sret pointer, and put in a copy
6682 // from the sret argument into it.
6683 SmallVector<EVT, 1> ValueVTs;
6684 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6685 EVT VT = ValueVTs[0];
6686 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6687 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006688 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006689 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006690
Dan Gohman2048b852009-11-23 18:04:58 +00006691 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006692 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6693 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006694 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006695 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6696 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006697 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006698
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006699 // i indexes lowered arguments. Bump it past the hidden sret argument.
6700 // Idx indexes LLVM arguments. Don't touch it.
6701 ++i;
6702 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006703
Dan Gohman46510a72010-04-15 01:51:59 +00006704 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006705 ++I, ++Idx) {
6706 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006707 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006708 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006709 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006710
6711 // If this argument is unused then remember its value. It is used to generate
6712 // debugging information.
6713 if (I->use_empty() && NumValues)
6714 SDB->setUnusedArgValue(I, InVals[i]);
6715
Eli Friedman23d32432011-05-05 16:53:34 +00006716 for (unsigned Val = 0; Val != NumValues; ++Val) {
6717 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006718 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6719 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006720
6721 if (!I->use_empty()) {
6722 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6723 if (F.paramHasAttr(Idx, Attribute::SExt))
6724 AssertOp = ISD::AssertSext;
6725 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6726 AssertOp = ISD::AssertZext;
6727
Bill Wendling46ada192010-03-02 01:55:18 +00006728 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006729 NumParts, PartVT, VT,
6730 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006731 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006732
Dan Gohman98ca4f22009-08-05 01:29:28 +00006733 i += NumParts;
6734 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006735
Eli Friedman23d32432011-05-05 16:53:34 +00006736 // We don't need to do anything else for unused arguments.
6737 if (ArgValues.empty())
6738 continue;
6739
Devang Patel9aee3352011-09-08 22:59:09 +00006740 // Note down frame index.
6741 if (FrameIndexSDNode *FI =
6742 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6743 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006744
Eli Friedman23d32432011-05-05 16:53:34 +00006745 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6746 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006747
Eli Friedman23d32432011-05-05 16:53:34 +00006748 SDB->setValue(I, Res);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006749 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Devang Patel9aee3352011-09-08 22:59:09 +00006750 if (LoadSDNode *LNode =
6751 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6752 if (FrameIndexSDNode *FI =
6753 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6754 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6755 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006756
Eli Friedman23d32432011-05-05 16:53:34 +00006757 // If this argument is live outside of the entry block, insert a copy from
6758 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006759 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006760 // If we can, though, try to skip creating an unnecessary vreg.
6761 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006762 // general. It's also subtly incompatible with the hacks FastISel
6763 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006764 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6765 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6766 FuncInfo->ValueMap[I] = Reg;
6767 continue;
6768 }
6769 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006770 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman23d32432011-05-05 16:53:34 +00006771 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006772 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006773 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006774 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006775
Dan Gohman98ca4f22009-08-05 01:29:28 +00006776 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006777
6778 // Finally, if the target has anything special to do, allow it to do so.
6779 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006780 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006781}
6782
6783/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6784/// ensure constants are generated when needed. Remember the virtual registers
6785/// that need to be added to the Machine PHI nodes as input. We cannot just
6786/// directly add them, because expansion might result in multiple MBB's for one
6787/// BB. As such, the start of the BB might correspond to a different MBB than
6788/// the end.
6789///
6790void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006791SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006792 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006793
6794 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6795
6796 // Check successor nodes' PHI nodes that expect a constant to be available
6797 // from this block.
6798 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006799 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006800 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006801 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006802
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006803 // If this terminator has multiple identical successors (common for
6804 // switches), only handle each succ once.
6805 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006806
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006807 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006808
6809 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6810 // nodes and Machine PHI nodes, but the incoming operands have not been
6811 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006812 for (BasicBlock::const_iterator I = SuccBB->begin();
6813 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006814 // Ignore dead phi's.
6815 if (PN->use_empty()) continue;
6816
Rafael Espindola3fa82832011-05-13 15:18:06 +00006817 // Skip empty types
6818 if (PN->getType()->isEmptyTy())
6819 continue;
6820
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006821 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006822 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006823
Dan Gohman46510a72010-04-15 01:51:59 +00006824 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006825 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006826 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006827 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006828 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006829 }
6830 Reg = RegOut;
6831 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006832 DenseMap<const Value *, unsigned>::iterator I =
6833 FuncInfo.ValueMap.find(PHIOp);
6834 if (I != FuncInfo.ValueMap.end())
6835 Reg = I->second;
6836 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006837 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006838 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006839 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006840 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006841 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006842 }
6843 }
6844
6845 // Remember that this register needs to added to the machine PHI node as
6846 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006847 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006848 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6849 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006850 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006851 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006852 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006853 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006854 Reg += NumRegisters;
6855 }
6856 }
6857 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006858 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006859}