blob: 4c03af8bf0a29e6818815345ac6f7b5b7bec5bf4 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisInt<2>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000049
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000050def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
51def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
52def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
53def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000054
Evan Chenga8e29892007-01-19 07:51:42 +000055// Node definitions.
56def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000057def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
58
Bill Wendlingc69107c2007-11-13 09:19:02 +000059def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000060 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000061def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000062 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000063
64def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000065 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
66 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000067def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000068 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
69 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000070def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000071 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
72 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000073
Chris Lattner48be23c2008-01-15 22:02:54 +000074def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000075 [SDNPHasChain, SDNPOptInFlag]>;
76
77def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
78 [SDNPInFlag]>;
79def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
80 [SDNPInFlag]>;
81
82def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
83 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
84
85def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
86 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000087def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
88 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
90def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
91 [SDNPOutFlag]>;
92
David Goodwinc0309b42009-06-29 15:33:01 +000093def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
94 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000095
Evan Chenga8e29892007-01-19 07:51:42 +000096def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
97
98def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
99def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
100def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000101
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000102def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +0000103def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000104
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000105def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000106 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000107def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
108 [SDNPHasChain]>;
109def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
110 [SDNPHasChain]>;
111def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000112 [SDNPHasChain]>;
113
Evan Chengf609bb82010-01-19 00:44:15 +0000114def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
115
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000116//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000117// ARM Instruction Predicate Definitions.
118//
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000119def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
120def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000121def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
122def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
123def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000124def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000125def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000126def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
Bob Wilsonec80e262010-04-09 20:41:18 +0000127def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000128def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
129def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
130def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000131def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
132def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000133def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000134def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000135def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000136def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000137def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
138def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000139
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000140// FIXME: Eventually this will be just "hasV6T2Ops".
141def UseMovt : Predicate<"Subtarget->useMovt()">;
142def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
143
Jim Grosbach26767372010-03-24 22:31:46 +0000144def UseVMLx : Predicate<"Subtarget->useVMLx()">;
145
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000146//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000147// ARM Flag Definitions.
148
149class RegConstraint<string C> {
150 string Constraints = C;
151}
152
153//===----------------------------------------------------------------------===//
154// ARM specific transformation functions and pattern fragments.
155//
156
Evan Chenga8e29892007-01-19 07:51:42 +0000157// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
158// so_imm_neg def below.
159def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000161}]>;
162
163// so_imm_not_XFORM - Return a so_imm value packed into the format described for
164// so_imm_not def below.
165def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000167}]>;
168
169// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
170def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000171 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000172 return v == 8 || v == 16 || v == 24;
173}]>;
174
175/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
176def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000177 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000178}]>;
179
180/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
181def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000182 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000183}]>;
184
Jim Grosbach64171712010-02-16 21:07:46 +0000185def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000186 PatLeaf<(imm), [{
187 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
188 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000189
Evan Chenga2515702007-03-19 07:09:02 +0000190def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000191 PatLeaf<(imm), [{
192 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
193 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
195// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
196def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000197 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000198}]>;
199
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000200/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
201/// e.g., 0xf000ffff
202def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000203 PatLeaf<(imm), [{
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000204 uint32_t v = (uint32_t)N->getZExtValue();
205 if (v == 0xffffffff)
206 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000207 // there can be 1's on either or both "outsides", all the "inside"
208 // bits must be 0's
209 unsigned int lsb = 0, msb = 31;
210 while (v & (1 << msb)) --msb;
211 while (v & (1 << lsb)) ++lsb;
212 for (unsigned int i = lsb; i <= msb; ++i) {
213 if (v & (1 << i))
214 return 0;
215 }
216 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000217}] > {
218 let PrintMethod = "printBitfieldInvMaskImmOperand";
219}
220
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000221/// Split a 32-bit immediate into two 16 bit parts.
222def lo16 : SDNodeXForm<imm, [{
223 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
224 MVT::i32);
225}]>;
226
227def hi16 : SDNodeXForm<imm, [{
228 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
229}]>;
230
231def lo16AllZero : PatLeaf<(i32 imm), [{
232 // Returns true if all low 16-bits are 0.
233 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000234}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000235
Jim Grosbach64171712010-02-16 21:07:46 +0000236/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000237/// [0.65535].
238def imm0_65535 : PatLeaf<(i32 imm), [{
239 return (uint32_t)N->getZExtValue() < 65536;
240}]>;
241
Evan Cheng37f25d92008-08-28 23:39:26 +0000242class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
243class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000244
Jim Grosbach0a145f32010-02-16 20:17:57 +0000245/// adde and sube predicates - True based on whether the carry flag output
246/// will be needed or not.
247def adde_dead_carry :
248 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
249 [{return !N->hasAnyUseOfValue(1);}]>;
250def sube_dead_carry :
251 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
252 [{return !N->hasAnyUseOfValue(1);}]>;
253def adde_live_carry :
254 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
255 [{return N->hasAnyUseOfValue(1);}]>;
256def sube_live_carry :
257 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
258 [{return N->hasAnyUseOfValue(1);}]>;
259
Evan Chenga8e29892007-01-19 07:51:42 +0000260//===----------------------------------------------------------------------===//
261// Operand Definitions.
262//
263
264// Branch target.
265def brtarget : Operand<OtherVT>;
266
Evan Chenga8e29892007-01-19 07:51:42 +0000267// A list of registers separated by comma. Used by load/store multiple.
268def reglist : Operand<i32> {
269 let PrintMethod = "printRegisterList";
270}
271
272// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
273def cpinst_operand : Operand<i32> {
274 let PrintMethod = "printCPInstOperand";
275}
276
277def jtblock_operand : Operand<i32> {
278 let PrintMethod = "printJTBlockOperand";
279}
Evan Cheng66ac5312009-07-25 00:33:29 +0000280def jt2block_operand : Operand<i32> {
281 let PrintMethod = "printJT2BlockOperand";
282}
Evan Chenga8e29892007-01-19 07:51:42 +0000283
284// Local PC labels.
285def pclabel : Operand<i32> {
286 let PrintMethod = "printPCLabel";
287}
288
289// shifter_operand operands: so_reg and so_imm.
290def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000291 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000292 [shl,srl,sra,rotr]> {
293 let PrintMethod = "printSORegOperand";
294 let MIOperandInfo = (ops GPR, GPR, i32imm);
295}
296
297// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
298// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
299// represented in the imm field in the same 12-bit form that they are encoded
300// into so_imm instructions: the 8-bit immediate is the least significant bits
301// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
302def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000303 PatLeaf<(imm), [{
304 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
305 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000306 let PrintMethod = "printSOImmOperand";
307}
308
Evan Chengc70d1842007-03-20 08:11:30 +0000309// Break so_imm's up into two pieces. This handles immediates with up to 16
310// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
311// get the first/second pieces.
312def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000313 PatLeaf<(imm), [{
314 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
315 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000316 let PrintMethod = "printSOImm2PartOperand";
317}
318
319def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000320 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000322}]>;
323
324def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000325 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000327}]>;
328
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000329def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
330 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
331 }]> {
332 let PrintMethod = "printSOImm2PartOperand";
333}
334
335def so_neg_imm2part_1 : SDNodeXForm<imm, [{
336 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
337 return CurDAG->getTargetConstant(V, MVT::i32);
338}]>;
339
340def so_neg_imm2part_2 : SDNodeXForm<imm, [{
341 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
342 return CurDAG->getTargetConstant(V, MVT::i32);
343}]>;
344
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000345/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
346def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
347 return (int32_t)N->getZExtValue() < 32;
348}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000349
350// Define ARM specific addressing modes.
351
352// addrmode2 := reg +/- reg shop imm
353// addrmode2 := reg +/- imm12
354//
355def addrmode2 : Operand<i32>,
356 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
357 let PrintMethod = "printAddrMode2Operand";
358 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
359}
360
361def am2offset : Operand<i32>,
362 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
363 let PrintMethod = "printAddrMode2OffsetOperand";
364 let MIOperandInfo = (ops GPR, i32imm);
365}
366
367// addrmode3 := reg +/- reg
368// addrmode3 := reg +/- imm8
369//
370def addrmode3 : Operand<i32>,
371 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
372 let PrintMethod = "printAddrMode3Operand";
373 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
374}
375
376def am3offset : Operand<i32>,
377 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
378 let PrintMethod = "printAddrMode3OffsetOperand";
379 let MIOperandInfo = (ops GPR, i32imm);
380}
381
382// addrmode4 := reg, <mode|W>
383//
384def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000385 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000386 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000387 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000388}
389
390// addrmode5 := reg +/- imm8*4
391//
392def addrmode5 : Operand<i32>,
393 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
394 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000395 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000396}
397
Bob Wilson8b024a52009-07-01 23:16:05 +0000398// addrmode6 := reg with optional writeback
399//
400def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000401 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000402 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000403 let MIOperandInfo = (ops GPR:$addr, i32imm);
404}
405
406def am6offset : Operand<i32> {
407 let PrintMethod = "printAddrMode6OffsetOperand";
408 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000409}
410
Evan Chenga8e29892007-01-19 07:51:42 +0000411// addrmodepc := pc + reg
412//
413def addrmodepc : Operand<i32>,
414 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
415 let PrintMethod = "printAddrModePCOperand";
416 let MIOperandInfo = (ops GPR, i32imm);
417}
418
Bob Wilson4f38b382009-08-21 21:58:55 +0000419def nohash_imm : Operand<i32> {
420 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000421}
422
Evan Chenga8e29892007-01-19 07:51:42 +0000423//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000424
Evan Cheng37f25d92008-08-28 23:39:26 +0000425include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000426
427//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000428// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000429//
430
Evan Cheng3924f782008-08-29 07:36:24 +0000431/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000432/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000433multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
434 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000435 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000436 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000437 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
438 let Inst{25} = 1;
439 }
Evan Chengedda31c2008-11-05 18:35:52 +0000440 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000441 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000442 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000443 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000444 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000445 let isCommutable = Commutable;
446 }
Evan Chengedda31c2008-11-05 18:35:52 +0000447 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000448 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000449 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
450 let Inst{25} = 0;
451 }
Evan Chenga8e29892007-01-19 07:51:42 +0000452}
453
Evan Cheng1e249e32009-06-25 20:59:23 +0000454/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000455/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000456let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000457multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
458 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000459 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000460 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000461 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000462 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000463 let Inst{25} = 1;
464 }
Evan Chengedda31c2008-11-05 18:35:52 +0000465 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000466 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000467 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
468 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000469 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000470 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000471 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000472 }
Evan Chengedda31c2008-11-05 18:35:52 +0000473 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000474 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000475 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000476 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000477 let Inst{25} = 0;
478 }
Evan Cheng071a2792007-09-11 19:55:27 +0000479}
Evan Chengc85e8322007-07-05 07:13:32 +0000480}
481
482/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000483/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000484/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000485let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000486multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
487 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000488 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000489 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000490 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000491 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000492 let Inst{25} = 1;
493 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000494 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000495 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000496 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000497 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000498 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000499 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000500 let isCommutable = Commutable;
501 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000502 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000503 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000504 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000505 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000506 let Inst{25} = 0;
507 }
Evan Cheng071a2792007-09-11 19:55:27 +0000508}
Evan Chenga8e29892007-01-19 07:51:42 +0000509}
510
Evan Chenga8e29892007-01-19 07:51:42 +0000511/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
512/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000513/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
514multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000515 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000516 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000517 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000518 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000519 let Inst{11-10} = 0b00;
520 let Inst{19-16} = 0b1111;
521 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000522 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000523 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000524 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000525 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000526 let Inst{19-16} = 0b1111;
527 }
Evan Chenga8e29892007-01-19 07:51:42 +0000528}
529
Johnny Chen2ec5e492010-02-22 21:50:40 +0000530multiclass AI_unary_rrot_np<bits<8> opcod, string opc> {
531 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
532 IIC_iUNAr, opc, "\t$dst, $src",
533 [/* For disassembly only; pattern left blank */]>,
534 Requires<[IsARM, HasV6]> {
535 let Inst{11-10} = 0b00;
536 let Inst{19-16} = 0b1111;
537 }
538 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
539 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
540 [/* For disassembly only; pattern left blank */]>,
541 Requires<[IsARM, HasV6]> {
542 let Inst{19-16} = 0b1111;
543 }
544}
545
Evan Chenga8e29892007-01-19 07:51:42 +0000546/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
547/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000548multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
549 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000550 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000551 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000552 Requires<[IsARM, HasV6]> {
553 let Inst{11-10} = 0b00;
554 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000555 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
556 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000557 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000558 [(set GPR:$dst, (opnode GPR:$LHS,
559 (rotr GPR:$RHS, rot_imm:$rot)))]>,
560 Requires<[IsARM, HasV6]>;
561}
562
Johnny Chen2ec5e492010-02-22 21:50:40 +0000563// For disassembly only.
564multiclass AI_bin_rrot_np<bits<8> opcod, string opc> {
565 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
566 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
567 [/* For disassembly only; pattern left blank */]>,
568 Requires<[IsARM, HasV6]> {
569 let Inst{11-10} = 0b00;
570 }
571 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
572 i32imm:$rot),
573 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
574 [/* For disassembly only; pattern left blank */]>,
575 Requires<[IsARM, HasV6]>;
576}
577
Evan Cheng62674222009-06-25 23:34:10 +0000578/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
579let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000580multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
581 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000582 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000583 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000584 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000585 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000586 let Inst{25} = 1;
587 }
Evan Cheng62674222009-06-25 23:34:10 +0000588 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000589 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000590 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000591 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000592 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000593 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000594 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000595 }
Evan Cheng62674222009-06-25 23:34:10 +0000596 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000597 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000598 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000599 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000600 let Inst{25} = 0;
601 }
Jim Grosbache5165492009-11-09 00:11:35 +0000602}
603// Carry setting variants
604let Defs = [CPSR] in {
605multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
606 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000607 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000608 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000609 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000610 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000611 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000612 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000613 }
Evan Cheng62674222009-06-25 23:34:10 +0000614 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000615 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000616 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000617 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000618 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000619 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000620 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000621 }
Evan Cheng62674222009-06-25 23:34:10 +0000622 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000623 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000624 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000625 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000626 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000627 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000628 }
Evan Cheng071a2792007-09-11 19:55:27 +0000629}
Evan Chengc85e8322007-07-05 07:13:32 +0000630}
Jim Grosbache5165492009-11-09 00:11:35 +0000631}
Evan Chengc85e8322007-07-05 07:13:32 +0000632
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000633//===----------------------------------------------------------------------===//
634// Instructions
635//===----------------------------------------------------------------------===//
636
Evan Chenga8e29892007-01-19 07:51:42 +0000637//===----------------------------------------------------------------------===//
638// Miscellaneous Instructions.
639//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000640
Evan Chenga8e29892007-01-19 07:51:42 +0000641/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
642/// the function. The first operand is the ID# for this instruction, the second
643/// is the index into the MachineConstantPool that this is, the third is the
644/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000645let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000646def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000647PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000648 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000649 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000650
Jim Grosbach4642ad32010-02-22 23:10:38 +0000651// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
652// from removing one half of the matched pairs. That breaks PEI, which assumes
653// these will always be in pairs, and asserts if it finds otherwise. Better way?
654let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000655def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000656PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000657 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000658 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000659
Jim Grosbach64171712010-02-16 21:07:46 +0000660def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000661PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000662 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000663 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000664}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000665
Johnny Chenf4d81052010-02-12 22:53:19 +0000666def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000667 [/* For disassembly only; pattern left blank */]>,
668 Requires<[IsARM, HasV6T2]> {
669 let Inst{27-16} = 0b001100100000;
670 let Inst{7-0} = 0b00000000;
671}
672
Johnny Chenf4d81052010-02-12 22:53:19 +0000673def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
674 [/* For disassembly only; pattern left blank */]>,
675 Requires<[IsARM, HasV6T2]> {
676 let Inst{27-16} = 0b001100100000;
677 let Inst{7-0} = 0b00000001;
678}
679
680def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
681 [/* For disassembly only; pattern left blank */]>,
682 Requires<[IsARM, HasV6T2]> {
683 let Inst{27-16} = 0b001100100000;
684 let Inst{7-0} = 0b00000010;
685}
686
687def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
688 [/* For disassembly only; pattern left blank */]>,
689 Requires<[IsARM, HasV6T2]> {
690 let Inst{27-16} = 0b001100100000;
691 let Inst{7-0} = 0b00000011;
692}
693
Johnny Chen2ec5e492010-02-22 21:50:40 +0000694def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
695 "\t$dst, $a, $b",
696 [/* For disassembly only; pattern left blank */]>,
697 Requires<[IsARM, HasV6]> {
698 let Inst{27-20} = 0b01101000;
699 let Inst{7-4} = 0b1011;
700}
701
Johnny Chenf4d81052010-02-12 22:53:19 +0000702def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
703 [/* For disassembly only; pattern left blank */]>,
704 Requires<[IsARM, HasV6T2]> {
705 let Inst{27-16} = 0b001100100000;
706 let Inst{7-0} = 0b00000100;
707}
708
Johnny Chenc6f7b272010-02-11 18:12:29 +0000709// The i32imm operand $val can be used by a debugger to store more information
710// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000711def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000712 [/* For disassembly only; pattern left blank */]>,
713 Requires<[IsARM]> {
714 let Inst{27-20} = 0b00010010;
715 let Inst{7-4} = 0b0111;
716}
717
Johnny Chenb98e1602010-02-12 18:55:33 +0000718// Change Processor State is a system instruction -- for disassembly only.
719// The singleton $opt operand contains the following information:
720// opt{4-0} = mode from Inst{4-0}
721// opt{5} = changemode from Inst{17}
722// opt{8-6} = AIF from Inst{8-6}
723// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000724def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000725 [/* For disassembly only; pattern left blank */]>,
726 Requires<[IsARM]> {
727 let Inst{31-28} = 0b1111;
728 let Inst{27-20} = 0b00010000;
729 let Inst{16} = 0;
730 let Inst{5} = 0;
731}
732
Johnny Chenb92a23f2010-02-21 04:42:01 +0000733// Preload signals the memory system of possible future data/instruction access.
734// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000735//
736// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
737// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000738multiclass APreLoad<bit data, bit read, string opc> {
739
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000740 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000741 !strconcat(opc, "\t[$base, $imm]"), []> {
742 let Inst{31-26} = 0b111101;
743 let Inst{25} = 0; // 0 for immediate form
744 let Inst{24} = data;
745 let Inst{22} = read;
746 let Inst{21-20} = 0b01;
747 }
748
749 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
750 !strconcat(opc, "\t$addr"), []> {
751 let Inst{31-26} = 0b111101;
752 let Inst{25} = 1; // 1 for register form
753 let Inst{24} = data;
754 let Inst{22} = read;
755 let Inst{21-20} = 0b01;
756 let Inst{4} = 0;
757 }
758}
759
760defm PLD : APreLoad<1, 1, "pld">;
761defm PLDW : APreLoad<1, 0, "pldw">;
762defm PLI : APreLoad<0, 1, "pli">;
763
Johnny Chena1e76212010-02-13 02:51:09 +0000764def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
765 [/* For disassembly only; pattern left blank */]>,
766 Requires<[IsARM]> {
767 let Inst{31-28} = 0b1111;
768 let Inst{27-20} = 0b00010000;
769 let Inst{16} = 1;
770 let Inst{9} = 1;
771 let Inst{7-4} = 0b0000;
772}
773
774def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
775 [/* For disassembly only; pattern left blank */]>,
776 Requires<[IsARM]> {
777 let Inst{31-28} = 0b1111;
778 let Inst{27-20} = 0b00010000;
779 let Inst{16} = 1;
780 let Inst{9} = 0;
781 let Inst{7-4} = 0b0000;
782}
783
Johnny Chenf4d81052010-02-12 22:53:19 +0000784def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000785 [/* For disassembly only; pattern left blank */]>,
786 Requires<[IsARM, HasV7]> {
787 let Inst{27-16} = 0b001100100000;
788 let Inst{7-4} = 0b1111;
789}
790
Johnny Chenba6e0332010-02-11 17:14:31 +0000791// A5.4 Permanently UNDEFINED instructions.
Johnny Chenf4d81052010-02-12 22:53:19 +0000792def TRAP : AI<(outs), (ins), MiscFrm, NoItinerary, "trap", "",
Johnny Chenba6e0332010-02-11 17:14:31 +0000793 [/* For disassembly only; pattern left blank */]>,
794 Requires<[IsARM]> {
795 let Inst{27-25} = 0b011;
796 let Inst{24-20} = 0b11111;
797 let Inst{7-5} = 0b111;
798 let Inst{4} = 0b1;
799}
800
Evan Cheng12c3a532008-11-06 17:48:05 +0000801// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000802let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000803def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000804 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000805 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000806
Evan Cheng325474e2008-01-07 23:56:57 +0000807let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000808def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000809 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000810 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000811
Evan Chengd87293c2008-11-06 08:47:38 +0000812def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000813 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000814 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
815
Evan Chengd87293c2008-11-06 08:47:38 +0000816def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000817 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000818 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
819
Evan Chengd87293c2008-11-06 08:47:38 +0000820def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000821 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000822 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
823
Evan Chengd87293c2008-11-06 08:47:38 +0000824def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000825 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000826 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
827}
Chris Lattner13c63102008-01-06 05:55:01 +0000828let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000829def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000830 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000831 [(store GPR:$src, addrmodepc:$addr)]>;
832
Evan Chengd87293c2008-11-06 08:47:38 +0000833def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000834 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000835 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
836
Evan Chengd87293c2008-11-06 08:47:38 +0000837def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000838 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000839 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
840}
Evan Cheng12c3a532008-11-06 17:48:05 +0000841} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000842
Evan Chenge07715c2009-06-23 05:25:29 +0000843
844// LEApcrel - Load a pc-relative address into a register without offending the
845// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000846def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000847 Pseudo, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +0000848 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
849 "${:private}PCRELL${:uid}+8))\n"),
850 !strconcat("${:private}PCRELL${:uid}:\n\t",
851 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000852 []>;
853
Evan Cheng023dd3f2009-06-24 23:14:45 +0000854def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000855 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000856 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000857 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000858 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000859 "${:private}PCRELL${:uid}+8))\n"),
860 !strconcat("${:private}PCRELL${:uid}:\n\t",
Jim Grosbach80dc1162010-02-16 21:23:02 +0000861 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000862 []> {
863 let Inst{25} = 1;
864}
Evan Chenge07715c2009-06-23 05:25:29 +0000865
Evan Chenga8e29892007-01-19 07:51:42 +0000866//===----------------------------------------------------------------------===//
867// Control Flow Instructions.
868//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000869
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000870let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
871 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000872 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000873 "bx", "\tlr", [(ARMretflag)]>,
874 Requires<[IsARM, HasV4T]> {
875 let Inst{3-0} = 0b1110;
876 let Inst{7-4} = 0b0001;
877 let Inst{19-8} = 0b111111111111;
878 let Inst{27-20} = 0b00010010;
879 }
880
881 // ARMV4 only
882 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
883 "mov", "\tpc, lr", [(ARMretflag)]>,
884 Requires<[IsARM, NoV4T]> {
885 let Inst{11-0} = 0b000000001110;
886 let Inst{15-12} = 0b1111;
887 let Inst{19-16} = 0b0000;
888 let Inst{27-20} = 0b00011010;
889 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000890}
Rafael Espindola27185192006-09-29 21:20:16 +0000891
Bob Wilson04ea6e52009-10-28 00:37:03 +0000892// Indirect branches
893let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000894 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000895 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000896 [(brind GPR:$dst)]>,
897 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000898 let Inst{7-4} = 0b0001;
899 let Inst{19-8} = 0b111111111111;
900 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000901 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000902 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000903
904 // ARMV4 only
905 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
906 [(brind GPR:$dst)]>,
907 Requires<[IsARM, NoV4T]> {
908 let Inst{11-4} = 0b00000000;
909 let Inst{15-12} = 0b1111;
910 let Inst{19-16} = 0b0000;
911 let Inst{27-20} = 0b00011010;
912 let Inst{31-28} = 0b1110;
913 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000914}
915
Evan Chenga8e29892007-01-19 07:51:42 +0000916// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000917// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000918let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
919 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000920 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
921 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000922 IndexModeUpd, LdStMulFrm, IIC_Br,
Bob Wilsonab346052010-03-16 17:46:45 +0000923 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000924 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000925
Bob Wilson54fc1242009-06-22 21:01:46 +0000926// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000927let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000928 Defs = [R0, R1, R2, R3, R12, LR,
929 D0, D1, D2, D3, D4, D5, D6, D7,
930 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000931 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000932 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000933 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000934 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000935 Requires<[IsARM, IsNotDarwin]> {
936 let Inst{31-28} = 0b1110;
937 }
Evan Cheng277f0742007-06-19 21:05:09 +0000938
Evan Cheng12c3a532008-11-06 17:48:05 +0000939 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000940 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000941 [(ARMcall_pred tglobaladdr:$func)]>,
942 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000943
Evan Chenga8e29892007-01-19 07:51:42 +0000944 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000945 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000946 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000947 [(ARMcall GPR:$func)]>,
948 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000949 let Inst{7-4} = 0b0011;
950 let Inst{19-8} = 0b111111111111;
951 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000952 }
953
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000954 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000955 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
956 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000957 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000958 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000959 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000960 let Inst{7-4} = 0b0001;
961 let Inst{19-8} = 0b111111111111;
962 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000963 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000964
965 // ARMv4
966 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
967 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
968 [(ARMcall_nolink tGPR:$func)]>,
969 Requires<[IsARM, NoV4T, IsNotDarwin]> {
970 let Inst{11-4} = 0b00000000;
971 let Inst{15-12} = 0b1111;
972 let Inst{19-16} = 0b0000;
973 let Inst{27-20} = 0b00011010;
974 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000975}
976
977// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000978let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000979 Defs = [R0, R1, R2, R3, R9, R12, LR,
980 D0, D1, D2, D3, D4, D5, D6, D7,
981 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000982 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000983 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000984 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000985 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
986 let Inst{31-28} = 0b1110;
987 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000988
989 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000990 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000991 [(ARMcall_pred tglobaladdr:$func)]>,
992 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000993
994 // ARMv5T and above
995 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000996 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000997 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
998 let Inst{7-4} = 0b0011;
999 let Inst{19-8} = 0b111111111111;
1000 let Inst{27-20} = 0b00010010;
1001 }
1002
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001003 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001004 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1005 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001006 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001007 [(ARMcall_nolink tGPR:$func)]>,
1008 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001009 let Inst{7-4} = 0b0001;
1010 let Inst{19-8} = 0b111111111111;
1011 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001012 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001013
1014 // ARMv4
1015 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1016 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1017 [(ARMcall_nolink tGPR:$func)]>,
1018 Requires<[IsARM, NoV4T, IsDarwin]> {
1019 let Inst{11-4} = 0b00000000;
1020 let Inst{15-12} = 0b1111;
1021 let Inst{19-16} = 0b0000;
1022 let Inst{27-20} = 0b00011010;
1023 }
Rafael Espindola35574632006-07-18 17:00:30 +00001024}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001025
David Goodwin1a8f36e2009-08-12 18:31:53 +00001026let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001027 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001028 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001029 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001030 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001031 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001032
Owen Anderson20ab2902007-11-12 07:39:39 +00001033 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001034 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001035 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001036 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001037 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001038 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001039 let Inst{20} = 0; // S Bit
1040 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001041 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001042 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001043 def BR_JTm : JTI<(outs),
1044 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001045 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001046 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1047 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001048 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001049 let Inst{20} = 1; // L bit
1050 let Inst{21} = 0; // W bit
1051 let Inst{22} = 0; // B bit
1052 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001053 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001054 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001055 def BR_JTadd : JTI<(outs),
1056 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001057 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001058 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1059 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001060 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001061 let Inst{20} = 0; // S bit
1062 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001063 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001064 }
1065 } // isNotDuplicable = 1, isIndirectBranch = 1
1066 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001067
Evan Chengc85e8322007-07-05 07:13:32 +00001068 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001069 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001070 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001071 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001072 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001073}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001074
Johnny Chena1e76212010-02-13 02:51:09 +00001075// Branch and Exchange Jazelle -- for disassembly only
1076def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1077 [/* For disassembly only; pattern left blank */]> {
1078 let Inst{23-20} = 0b0010;
1079 //let Inst{19-8} = 0xfff;
1080 let Inst{7-4} = 0b0010;
1081}
1082
Johnny Chen0296f3e2010-02-16 21:59:54 +00001083// Secure Monitor Call is a system instruction -- for disassembly only
1084def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1085 [/* For disassembly only; pattern left blank */]> {
1086 let Inst{23-20} = 0b0110;
1087 let Inst{7-4} = 0b0111;
1088}
1089
Johnny Chen64dfb782010-02-16 20:04:27 +00001090// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001091let isCall = 1 in {
1092def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1093 [/* For disassembly only; pattern left blank */]>;
1094}
1095
Johnny Chenfb566792010-02-17 21:39:10 +00001096// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001097def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1098 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001099 [/* For disassembly only; pattern left blank */]> {
1100 let Inst{31-28} = 0b1111;
1101 let Inst{22-20} = 0b110; // W = 1
1102}
1103
1104def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1105 NoItinerary, "srs${addr:submode}\tsp, $mode",
1106 [/* For disassembly only; pattern left blank */]> {
1107 let Inst{31-28} = 0b1111;
1108 let Inst{22-20} = 0b100; // W = 0
1109}
1110
Johnny Chenfb566792010-02-17 21:39:10 +00001111// Return From Exception is a system instruction -- for disassembly only
1112def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1113 NoItinerary, "rfe${addr:submode}\t$base!",
1114 [/* For disassembly only; pattern left blank */]> {
1115 let Inst{31-28} = 0b1111;
1116 let Inst{22-20} = 0b011; // W = 1
1117}
1118
1119def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1120 NoItinerary, "rfe${addr:submode}\t$base",
1121 [/* For disassembly only; pattern left blank */]> {
1122 let Inst{31-28} = 0b1111;
1123 let Inst{22-20} = 0b001; // W = 0
1124}
1125
Evan Chenga8e29892007-01-19 07:51:42 +00001126//===----------------------------------------------------------------------===//
1127// Load / store Instructions.
1128//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001129
Evan Chenga8e29892007-01-19 07:51:42 +00001130// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001131let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001132def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001133 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001134 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001135
Evan Chengfa775d02007-03-19 07:20:03 +00001136// Special LDR for loads from non-pc-relative constpools.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001137let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001138def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001139 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001140
Evan Chenga8e29892007-01-19 07:51:42 +00001141// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001142def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001143 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001144 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001145
Jim Grosbach64171712010-02-16 21:07:46 +00001146def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001147 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001148 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001149
Evan Chenga8e29892007-01-19 07:51:42 +00001150// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001151def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001152 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001153 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001154
David Goodwin5d598aa2009-08-19 18:00:44 +00001155def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001156 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001157 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001158
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001159let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001160// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001161def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001162 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001163 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001164
Evan Chenga8e29892007-01-19 07:51:42 +00001165// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001166def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001167 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001168 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001169
Evan Chengd87293c2008-11-06 08:47:38 +00001170def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001171 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001172 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001173
Evan Chengd87293c2008-11-06 08:47:38 +00001174def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001175 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001176 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001177
Evan Chengd87293c2008-11-06 08:47:38 +00001178def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001179 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001180 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001181
Evan Chengd87293c2008-11-06 08:47:38 +00001182def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001183 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001184 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001185
Evan Chengd87293c2008-11-06 08:47:38 +00001186def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001187 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001188 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001189
Evan Chengd87293c2008-11-06 08:47:38 +00001190def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001191 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001192 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001193
Evan Chengd87293c2008-11-06 08:47:38 +00001194def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001195 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001196 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001197
Evan Chengd87293c2008-11-06 08:47:38 +00001198def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001199 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001200 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001201
Evan Chengd87293c2008-11-06 08:47:38 +00001202def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001203 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001204 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001205
1206// For disassembly only
1207def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1208 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1209 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1210 Requires<[IsARM, HasV5TE]>;
1211
1212// For disassembly only
1213def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1214 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1215 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1216 Requires<[IsARM, HasV5TE]>;
1217
Chris Lattner9b37aaf2008-01-10 05:12:37 +00001218}
Evan Chenga8e29892007-01-19 07:51:42 +00001219
Johnny Chenadb561d2010-02-18 03:27:42 +00001220// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001221
1222def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1223 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1224 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1225 let Inst{21} = 1; // overwrite
1226}
1227
1228def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001229 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1230 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1231 let Inst{21} = 1; // overwrite
1232}
1233
1234def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
1235 (ins GPR:$base,am2offset:$offset), LdMiscFrm, IIC_iLoadru,
1236 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1237 let Inst{21} = 1; // overwrite
1238}
1239
1240def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1241 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1242 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1243 let Inst{21} = 1; // overwrite
1244}
1245
1246def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1247 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1248 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001249 let Inst{21} = 1; // overwrite
1250}
1251
Evan Chenga8e29892007-01-19 07:51:42 +00001252// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001253def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001254 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001255 [(store GPR:$src, addrmode2:$addr)]>;
1256
1257// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001258def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1259 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001260 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1261
David Goodwin5d598aa2009-08-19 18:00:44 +00001262def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001263 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001264 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1265
1266// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001267let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001268def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001269 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001270 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001271
1272// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001273def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001274 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001275 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001276 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001277 [(set GPR:$base_wb,
1278 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1279
Evan Chengd87293c2008-11-06 08:47:38 +00001280def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001281 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001282 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001283 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001284 [(set GPR:$base_wb,
1285 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1286
Evan Chengd87293c2008-11-06 08:47:38 +00001287def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001288 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001289 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001290 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001291 [(set GPR:$base_wb,
1292 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1293
Evan Chengd87293c2008-11-06 08:47:38 +00001294def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001295 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001296 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001297 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001298 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1299 GPR:$base, am3offset:$offset))]>;
1300
Evan Chengd87293c2008-11-06 08:47:38 +00001301def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001302 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001303 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001304 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001305 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1306 GPR:$base, am2offset:$offset))]>;
1307
Evan Chengd87293c2008-11-06 08:47:38 +00001308def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001309 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001310 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001311 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001312 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1313 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001314
Johnny Chen39a4bb32010-02-18 22:31:18 +00001315// For disassembly only
1316def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1317 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1318 StMiscFrm, IIC_iStoreru,
1319 "strd", "\t$src1, $src2, [$base, $offset]!",
1320 "$base = $base_wb", []>;
1321
1322// For disassembly only
1323def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1324 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1325 StMiscFrm, IIC_iStoreru,
1326 "strd", "\t$src1, $src2, [$base], $offset",
1327 "$base = $base_wb", []>;
1328
Johnny Chenad4df4c2010-03-01 19:22:00 +00001329// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001330
1331def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001332 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001333 StFrm, IIC_iStoreru,
1334 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1335 [/* For disassembly only; pattern left blank */]> {
1336 let Inst{21} = 1; // overwrite
1337}
1338
1339def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001340 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001341 StFrm, IIC_iStoreru,
1342 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1343 [/* For disassembly only; pattern left blank */]> {
1344 let Inst{21} = 1; // overwrite
1345}
1346
Johnny Chenad4df4c2010-03-01 19:22:00 +00001347def STRHT: AI3sthpo<(outs GPR:$base_wb),
1348 (ins GPR:$src, GPR:$base,am3offset:$offset),
1349 StMiscFrm, IIC_iStoreru,
1350 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1351 [/* For disassembly only; pattern left blank */]> {
1352 let Inst{21} = 1; // overwrite
1353}
1354
Evan Chenga8e29892007-01-19 07:51:42 +00001355//===----------------------------------------------------------------------===//
1356// Load / store multiple Instructions.
1357//
1358
Bob Wilson815baeb2010-03-13 01:08:20 +00001359let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
1360def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001361 reglist:$dsts, variable_ops),
1362 IndexModeNone, LdStMulFrm, IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +00001363 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001364
Bob Wilson815baeb2010-03-13 01:08:20 +00001365def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1366 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001367 IndexModeUpd, LdStMulFrm, IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001368 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001369 "$addr.addr = $wb", []>;
Bob Wilson815baeb2010-03-13 01:08:20 +00001370} // mayLoad, hasExtraDefRegAllocReq
1371
1372let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
1373def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001374 reglist:$srcs, variable_ops),
1375 IndexModeNone, LdStMulFrm, IIC_iStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +00001376 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1377
1378def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1379 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001380 IndexModeUpd, LdStMulFrm, IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001381 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001382 "$addr.addr = $wb", []>;
Bob Wilson815baeb2010-03-13 01:08:20 +00001383} // mayStore, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001384
1385//===----------------------------------------------------------------------===//
1386// Move Instructions.
1387//
1388
Evan Chengcd799b92009-06-12 20:46:18 +00001389let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001390def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001391 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001392 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001393 let Inst{25} = 0;
1394}
1395
Jim Grosbach64171712010-02-16 21:07:46 +00001396def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001397 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001398 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001399 let Inst{25} = 0;
1400}
Evan Chenga2515702007-03-19 07:09:02 +00001401
Evan Chengb3379fb2009-02-05 08:42:55 +00001402let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001403def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001404 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001405 let Inst{25} = 1;
1406}
1407
1408let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001409def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001410 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001411 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001412 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001413 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001414 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001415 let Inst{25} = 1;
1416}
1417
Evan Cheng5adb66a2009-09-28 09:14:39 +00001418let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001419def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1420 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001421 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001422 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001423 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001424 lo16AllZero:$imm))]>, UnaryDP,
1425 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001426 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001427 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001428}
Evan Cheng13ab0202007-07-10 18:08:01 +00001429
Evan Cheng20956592009-10-21 08:15:52 +00001430def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1431 Requires<[IsARM, HasV6T2]>;
1432
David Goodwinca01a8d2009-09-01 18:32:09 +00001433let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001434def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001435 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001436 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001437
1438// These aren't really mov instructions, but we have to define them this way
1439// due to flag operands.
1440
Evan Cheng071a2792007-09-11 19:55:27 +00001441let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001442def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001443 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001444 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001445def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001446 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001447 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001448}
Evan Chenga8e29892007-01-19 07:51:42 +00001449
Evan Chenga8e29892007-01-19 07:51:42 +00001450//===----------------------------------------------------------------------===//
1451// Extend Instructions.
1452//
1453
1454// Sign extenders
1455
Evan Cheng97f48c32008-11-06 22:15:19 +00001456defm SXTB : AI_unary_rrot<0b01101010,
1457 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1458defm SXTH : AI_unary_rrot<0b01101011,
1459 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001460
Evan Cheng97f48c32008-11-06 22:15:19 +00001461defm SXTAB : AI_bin_rrot<0b01101010,
1462 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1463defm SXTAH : AI_bin_rrot<0b01101011,
1464 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001465
Johnny Chen2ec5e492010-02-22 21:50:40 +00001466// For disassembly only
1467defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">;
1468
1469// For disassembly only
1470defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001471
1472// Zero extenders
1473
1474let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001475defm UXTB : AI_unary_rrot<0b01101110,
1476 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1477defm UXTH : AI_unary_rrot<0b01101111,
1478 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1479defm UXTB16 : AI_unary_rrot<0b01101100,
1480 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001481
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001482def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001483 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001484def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001485 (UXTB16r_rot GPR:$Src, 8)>;
1486
Evan Cheng97f48c32008-11-06 22:15:19 +00001487defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001488 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001489defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001490 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001491}
1492
Evan Chenga8e29892007-01-19 07:51:42 +00001493// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001494// For disassembly only
1495defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001496
Evan Chenga8e29892007-01-19 07:51:42 +00001497
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001498def SBFX : I<(outs GPR:$dst),
1499 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1500 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001501 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001502 Requires<[IsARM, HasV6T2]> {
1503 let Inst{27-21} = 0b0111101;
1504 let Inst{6-4} = 0b101;
1505}
1506
1507def UBFX : I<(outs GPR:$dst),
1508 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1509 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001510 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001511 Requires<[IsARM, HasV6T2]> {
1512 let Inst{27-21} = 0b0111111;
1513 let Inst{6-4} = 0b101;
1514}
1515
Evan Chenga8e29892007-01-19 07:51:42 +00001516//===----------------------------------------------------------------------===//
1517// Arithmetic Instructions.
1518//
1519
Jim Grosbach26421962008-10-14 20:36:24 +00001520defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001521 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001522defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001523 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001524
Evan Chengc85e8322007-07-05 07:13:32 +00001525// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001526defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1527 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1528defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001529 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001530
Evan Cheng62674222009-06-25 23:34:10 +00001531defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001532 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001533defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001534 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001535defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001536 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001537defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001538 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001539
Evan Chengc85e8322007-07-05 07:13:32 +00001540// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001541def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001542 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001543 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1544 let Inst{25} = 1;
1545}
Evan Cheng13ab0202007-07-10 18:08:01 +00001546
Evan Chengedda31c2008-11-05 18:35:52 +00001547def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001548 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001549 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001550 let Inst{25} = 0;
1551}
Evan Chengc85e8322007-07-05 07:13:32 +00001552
1553// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001554let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001555def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001556 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001557 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001558 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001559 let Inst{25} = 1;
1560}
Evan Chengedda31c2008-11-05 18:35:52 +00001561def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001562 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001563 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001564 let Inst{20} = 1;
1565 let Inst{25} = 0;
1566}
Evan Cheng071a2792007-09-11 19:55:27 +00001567}
Evan Chengc85e8322007-07-05 07:13:32 +00001568
Evan Cheng62674222009-06-25 23:34:10 +00001569let Uses = [CPSR] in {
1570def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001571 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001572 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1573 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001574 let Inst{25} = 1;
1575}
Evan Cheng62674222009-06-25 23:34:10 +00001576def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001577 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001578 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1579 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001580 let Inst{25} = 0;
1581}
Evan Cheng62674222009-06-25 23:34:10 +00001582}
1583
1584// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001585let Defs = [CPSR], Uses = [CPSR] in {
1586def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001587 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001588 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1589 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001590 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001591 let Inst{25} = 1;
1592}
Evan Cheng1e249e32009-06-25 20:59:23 +00001593def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001594 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001595 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1596 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001597 let Inst{20} = 1;
1598 let Inst{25} = 0;
1599}
Evan Cheng071a2792007-09-11 19:55:27 +00001600}
Evan Cheng2c614c52007-06-06 10:17:05 +00001601
Evan Chenga8e29892007-01-19 07:51:42 +00001602// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1603def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1604 (SUBri GPR:$src, so_imm_neg:$imm)>;
1605
1606//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1607// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1608//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1609// (SBCri GPR:$src, so_imm_neg:$imm)>;
1610
1611// Note: These are implemented in C++ code, because they have to generate
1612// ADD/SUBrs instructions, which use a complex pattern that a xform function
1613// cannot produce.
1614// (mul X, 2^n+1) -> (add (X << n), X)
1615// (mul X, 2^n-1) -> (rsb X, (X << n))
1616
Johnny Chen667d1272010-02-22 18:50:54 +00001617// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001618// GPR:$dst = GPR:$a op GPR:$b
Johnny Chen667d1272010-02-22 18:50:54 +00001619class AAI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001620 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001621 opc, "\t$dst, $a, $b",
1622 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001623 let Inst{27-20} = op27_20;
1624 let Inst{7-4} = op7_4;
1625}
1626
Johnny Chen667d1272010-02-22 18:50:54 +00001627// Saturating add/subtract -- for disassembly only
1628
1629def QADD : AAI<0b00010000, 0b0101, "qadd">;
1630def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1631def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1632def QASX : AAI<0b01100010, 0b0011, "qasx">;
1633def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1634def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1635def QSAX : AAI<0b01100010, 0b0101, "qsax">;
1636def QSUB : AAI<0b00010010, 0b0101, "qsub">;
1637def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1638def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1639def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1640def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1641def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1642def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1643def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1644def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1645
1646// Signed/Unsigned add/subtract -- for disassembly only
1647
1648def SASX : AAI<0b01100001, 0b0011, "sasx">;
1649def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1650def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1651def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1652def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1653def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1654def UASX : AAI<0b01100101, 0b0011, "uasx">;
1655def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1656def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1657def USAX : AAI<0b01100101, 0b0101, "usax">;
1658def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1659def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1660
1661// Signed/Unsigned halving add/subtract -- for disassembly only
1662
1663def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1664def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1665def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1666def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1667def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1668def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1669def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1670def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1671def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1672def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1673def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1674def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1675
Johnny Chenadc77332010-02-26 22:04:29 +00001676// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001677
Johnny Chenadc77332010-02-26 22:04:29 +00001678def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001679 MulFrm /* for convenience */, NoItinerary, "usad8",
1680 "\t$dst, $a, $b", []>,
1681 Requires<[IsARM, HasV6]> {
1682 let Inst{27-20} = 0b01111000;
1683 let Inst{15-12} = 0b1111;
1684 let Inst{7-4} = 0b0001;
1685}
1686def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1687 MulFrm /* for convenience */, NoItinerary, "usada8",
1688 "\t$dst, $a, $b, $acc", []>,
1689 Requires<[IsARM, HasV6]> {
1690 let Inst{27-20} = 0b01111000;
1691 let Inst{7-4} = 0b0001;
1692}
1693
1694// Signed/Unsigned saturate -- for disassembly only
1695
1696def SSATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001697 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001698 [/* For disassembly only; pattern left blank */]> {
1699 let Inst{27-21} = 0b0110101;
1700 let Inst{6-4} = 0b001;
1701}
1702
1703def SSATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001704 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001705 [/* For disassembly only; pattern left blank */]> {
1706 let Inst{27-21} = 0b0110101;
1707 let Inst{6-4} = 0b101;
1708}
1709
1710def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1711 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1712 [/* For disassembly only; pattern left blank */]> {
1713 let Inst{27-20} = 0b01101010;
1714 let Inst{7-4} = 0b0011;
1715}
1716
1717def USATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001718 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001719 [/* For disassembly only; pattern left blank */]> {
1720 let Inst{27-21} = 0b0110111;
1721 let Inst{6-4} = 0b001;
1722}
1723
1724def USATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001725 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001726 [/* For disassembly only; pattern left blank */]> {
1727 let Inst{27-21} = 0b0110111;
1728 let Inst{6-4} = 0b101;
1729}
1730
1731def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1732 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1733 [/* For disassembly only; pattern left blank */]> {
1734 let Inst{27-20} = 0b01101110;
1735 let Inst{7-4} = 0b0011;
1736}
Evan Chenga8e29892007-01-19 07:51:42 +00001737
1738//===----------------------------------------------------------------------===//
1739// Bitwise Instructions.
1740//
1741
Jim Grosbach26421962008-10-14 20:36:24 +00001742defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001743 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001744defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001745 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001746defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001747 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001748defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001749 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001750
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001751def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001752 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001753 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001754 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1755 Requires<[IsARM, HasV6T2]> {
1756 let Inst{27-21} = 0b0111110;
1757 let Inst{6-0} = 0b0011111;
1758}
1759
Johnny Chenb2503c02010-02-17 06:31:48 +00001760// A8.6.18 BFI - Bitfield insert (Encoding A1)
1761// Added for disassembler with the pattern field purposely left blank.
1762def BFI : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1763 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
1764 "bfi", "\t$dst, $src, $imm", "",
1765 [/* For disassembly only; pattern left blank */]>,
1766 Requires<[IsARM, HasV6T2]> {
1767 let Inst{27-21} = 0b0111110;
1768 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1769}
1770
David Goodwin5d598aa2009-08-19 18:00:44 +00001771def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001772 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001773 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001774 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001775 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001776}
Evan Chengedda31c2008-11-05 18:35:52 +00001777def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001778 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001779 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1780 let Inst{25} = 0;
1781}
Evan Chengb3379fb2009-02-05 08:42:55 +00001782let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001783def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001784 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001785 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1786 let Inst{25} = 1;
1787}
Evan Chenga8e29892007-01-19 07:51:42 +00001788
1789def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1790 (BICri GPR:$src, so_imm_not:$imm)>;
1791
1792//===----------------------------------------------------------------------===//
1793// Multiply Instructions.
1794//
1795
Evan Cheng8de898a2009-06-26 00:19:44 +00001796let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001797def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001798 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001799 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001800
Evan Chengfbc9d412008-11-06 01:21:28 +00001801def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001802 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001803 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001804
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001805def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001806 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001807 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1808 Requires<[IsARM, HasV6T2]>;
1809
Evan Chenga8e29892007-01-19 07:51:42 +00001810// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001811let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001812let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001813def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001814 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001815 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001816
Evan Chengfbc9d412008-11-06 01:21:28 +00001817def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001818 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001819 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001820}
Evan Chenga8e29892007-01-19 07:51:42 +00001821
1822// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001823def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001824 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001825 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001826
Evan Chengfbc9d412008-11-06 01:21:28 +00001827def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001828 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001829 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001830
Evan Chengfbc9d412008-11-06 01:21:28 +00001831def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001832 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001833 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001834 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001835} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001836
1837// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001838def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001839 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001840 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001841 Requires<[IsARM, HasV6]> {
1842 let Inst{7-4} = 0b0001;
1843 let Inst{15-12} = 0b1111;
1844}
Evan Cheng13ab0202007-07-10 18:08:01 +00001845
Johnny Chen2ec5e492010-02-22 21:50:40 +00001846def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1847 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1848 [/* For disassembly only; pattern left blank */]>,
1849 Requires<[IsARM, HasV6]> {
1850 let Inst{7-4} = 0b0011; // R = 1
1851 let Inst{15-12} = 0b1111;
1852}
1853
Evan Chengfbc9d412008-11-06 01:21:28 +00001854def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001855 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001856 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001857 Requires<[IsARM, HasV6]> {
1858 let Inst{7-4} = 0b0001;
1859}
Evan Chenga8e29892007-01-19 07:51:42 +00001860
Johnny Chen2ec5e492010-02-22 21:50:40 +00001861def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1862 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1863 [/* For disassembly only; pattern left blank */]>,
1864 Requires<[IsARM, HasV6]> {
1865 let Inst{7-4} = 0b0011; // R = 1
1866}
Evan Chenga8e29892007-01-19 07:51:42 +00001867
Evan Chengfbc9d412008-11-06 01:21:28 +00001868def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001869 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001870 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001871 Requires<[IsARM, HasV6]> {
1872 let Inst{7-4} = 0b1101;
1873}
Evan Chenga8e29892007-01-19 07:51:42 +00001874
Johnny Chen2ec5e492010-02-22 21:50:40 +00001875def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1876 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
1877 [/* For disassembly only; pattern left blank */]>,
1878 Requires<[IsARM, HasV6]> {
1879 let Inst{7-4} = 0b1111; // R = 1
1880}
1881
Raul Herbster37fb5b12007-08-30 23:25:47 +00001882multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001883 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001884 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001885 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1886 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001887 Requires<[IsARM, HasV5TE]> {
1888 let Inst{5} = 0;
1889 let Inst{6} = 0;
1890 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001891
Evan Chengeb4f52e2008-11-06 03:35:07 +00001892 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001893 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001894 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001895 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001896 Requires<[IsARM, HasV5TE]> {
1897 let Inst{5} = 0;
1898 let Inst{6} = 1;
1899 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001900
Evan Chengeb4f52e2008-11-06 03:35:07 +00001901 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001902 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001903 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001904 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001905 Requires<[IsARM, HasV5TE]> {
1906 let Inst{5} = 1;
1907 let Inst{6} = 0;
1908 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001909
Evan Chengeb4f52e2008-11-06 03:35:07 +00001910 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001911 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001912 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1913 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001914 Requires<[IsARM, HasV5TE]> {
1915 let Inst{5} = 1;
1916 let Inst{6} = 1;
1917 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001918
Evan Chengeb4f52e2008-11-06 03:35:07 +00001919 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001920 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001921 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001922 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001923 Requires<[IsARM, HasV5TE]> {
1924 let Inst{5} = 1;
1925 let Inst{6} = 0;
1926 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001927
Evan Chengeb4f52e2008-11-06 03:35:07 +00001928 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001929 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001930 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001931 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001932 Requires<[IsARM, HasV5TE]> {
1933 let Inst{5} = 1;
1934 let Inst{6} = 1;
1935 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001936}
1937
Raul Herbster37fb5b12007-08-30 23:25:47 +00001938
1939multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001940 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001941 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001942 [(set GPR:$dst, (add GPR:$acc,
1943 (opnode (sext_inreg GPR:$a, i16),
1944 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001945 Requires<[IsARM, HasV5TE]> {
1946 let Inst{5} = 0;
1947 let Inst{6} = 0;
1948 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001949
Evan Chengeb4f52e2008-11-06 03:35:07 +00001950 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001951 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001952 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001953 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001954 Requires<[IsARM, HasV5TE]> {
1955 let Inst{5} = 0;
1956 let Inst{6} = 1;
1957 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001958
Evan Chengeb4f52e2008-11-06 03:35:07 +00001959 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001960 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001961 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001962 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001963 Requires<[IsARM, HasV5TE]> {
1964 let Inst{5} = 1;
1965 let Inst{6} = 0;
1966 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001967
Evan Chengeb4f52e2008-11-06 03:35:07 +00001968 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001969 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1970 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1971 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001972 Requires<[IsARM, HasV5TE]> {
1973 let Inst{5} = 1;
1974 let Inst{6} = 1;
1975 }
Evan Chenga8e29892007-01-19 07:51:42 +00001976
Evan Chengeb4f52e2008-11-06 03:35:07 +00001977 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001978 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001979 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001980 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001981 Requires<[IsARM, HasV5TE]> {
1982 let Inst{5} = 0;
1983 let Inst{6} = 0;
1984 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001985
Evan Chengeb4f52e2008-11-06 03:35:07 +00001986 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001987 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001988 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001989 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001990 Requires<[IsARM, HasV5TE]> {
1991 let Inst{5} = 0;
1992 let Inst{6} = 1;
1993 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001994}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001995
Raul Herbster37fb5b12007-08-30 23:25:47 +00001996defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1997defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001998
Johnny Chen83498e52010-02-12 21:59:23 +00001999// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2000def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2001 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2002 [/* For disassembly only; pattern left blank */]>,
2003 Requires<[IsARM, HasV5TE]> {
2004 let Inst{5} = 0;
2005 let Inst{6} = 0;
2006}
2007
2008def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2009 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2010 [/* For disassembly only; pattern left blank */]>,
2011 Requires<[IsARM, HasV5TE]> {
2012 let Inst{5} = 0;
2013 let Inst{6} = 1;
2014}
2015
2016def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2017 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2018 [/* For disassembly only; pattern left blank */]>,
2019 Requires<[IsARM, HasV5TE]> {
2020 let Inst{5} = 1;
2021 let Inst{6} = 0;
2022}
2023
2024def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2025 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2026 [/* For disassembly only; pattern left blank */]>,
2027 Requires<[IsARM, HasV5TE]> {
2028 let Inst{5} = 1;
2029 let Inst{6} = 1;
2030}
2031
Johnny Chen667d1272010-02-22 18:50:54 +00002032// Helper class for AI_smld -- for disassembly only
2033class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2034 InstrItinClass itin, string opc, string asm>
2035 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2036 let Inst{4} = 1;
2037 let Inst{5} = swap;
2038 let Inst{6} = sub;
2039 let Inst{7} = 0;
2040 let Inst{21-20} = 0b00;
2041 let Inst{22} = long;
2042 let Inst{27-23} = 0b01110;
2043}
2044
2045multiclass AI_smld<bit sub, string opc> {
2046
2047 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2048 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2049
2050 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2051 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2052
2053 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2054 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2055
2056 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2057 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2058
2059}
2060
2061defm SMLA : AI_smld<0, "smla">;
2062defm SMLS : AI_smld<1, "smls">;
2063
Johnny Chen2ec5e492010-02-22 21:50:40 +00002064multiclass AI_sdml<bit sub, string opc> {
2065
2066 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2067 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2068 let Inst{15-12} = 0b1111;
2069 }
2070
2071 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2072 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2073 let Inst{15-12} = 0b1111;
2074 }
2075
2076}
2077
2078defm SMUA : AI_sdml<0, "smua">;
2079defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002080
Evan Chenga8e29892007-01-19 07:51:42 +00002081//===----------------------------------------------------------------------===//
2082// Misc. Arithmetic Instructions.
2083//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002084
David Goodwin5d598aa2009-08-19 18:00:44 +00002085def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002086 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002087 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2088 let Inst{7-4} = 0b0001;
2089 let Inst{11-8} = 0b1111;
2090 let Inst{19-16} = 0b1111;
2091}
Rafael Espindola199dd672006-10-17 13:13:23 +00002092
Jim Grosbach3482c802010-01-18 19:58:49 +00002093def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002094 "rbit", "\t$dst, $src",
2095 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2096 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002097 let Inst{7-4} = 0b0011;
2098 let Inst{11-8} = 0b1111;
2099 let Inst{19-16} = 0b1111;
2100}
2101
David Goodwin5d598aa2009-08-19 18:00:44 +00002102def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002103 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002104 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2105 let Inst{7-4} = 0b0011;
2106 let Inst{11-8} = 0b1111;
2107 let Inst{19-16} = 0b1111;
2108}
Rafael Espindola199dd672006-10-17 13:13:23 +00002109
David Goodwin5d598aa2009-08-19 18:00:44 +00002110def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002111 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002112 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002113 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2114 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2115 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2116 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002117 Requires<[IsARM, HasV6]> {
2118 let Inst{7-4} = 0b1011;
2119 let Inst{11-8} = 0b1111;
2120 let Inst{19-16} = 0b1111;
2121}
Rafael Espindola27185192006-09-29 21:20:16 +00002122
David Goodwin5d598aa2009-08-19 18:00:44 +00002123def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002124 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002125 [(set GPR:$dst,
2126 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002127 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2128 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002129 Requires<[IsARM, HasV6]> {
2130 let Inst{7-4} = 0b1011;
2131 let Inst{11-8} = 0b1111;
2132 let Inst{19-16} = 0b1111;
2133}
Rafael Espindola27185192006-09-29 21:20:16 +00002134
Evan Cheng8b59db32008-11-07 01:41:35 +00002135def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
2136 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002137 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, lsl $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002138 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
2139 (and (shl GPR:$src2, (i32 imm:$shamt)),
2140 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002141 Requires<[IsARM, HasV6]> {
2142 let Inst{6-4} = 0b001;
2143}
Rafael Espindola27185192006-09-29 21:20:16 +00002144
Evan Chenga8e29892007-01-19 07:51:42 +00002145// Alternate cases for PKHBT where identities eliminate some nodes.
2146def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2147 (PKHBT GPR:$src1, GPR:$src2, 0)>;
2148def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
2149 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002150
Rafael Espindolaa2845842006-10-05 16:48:49 +00002151
Evan Cheng8b59db32008-11-07 01:41:35 +00002152def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
2153 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002154 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, asr $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002155 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2156 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00002157 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
2158 let Inst{6-4} = 0b101;
2159}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002160
Evan Chenga8e29892007-01-19 07:51:42 +00002161// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2162// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002163def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00002164 (PKHTB GPR:$src1, GPR:$src2, 16)>;
2165def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
2166 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
2167 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002168
Evan Chenga8e29892007-01-19 07:51:42 +00002169//===----------------------------------------------------------------------===//
2170// Comparison Instructions...
2171//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002172
Jim Grosbach26421962008-10-14 20:36:24 +00002173defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002174 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002175//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2176// Compare-to-zero still works out, just not the relationals
2177//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2178// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002179
Evan Chenga8e29892007-01-19 07:51:42 +00002180// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002181defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002182 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002183defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002184 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002185
David Goodwinc0309b42009-06-29 15:33:01 +00002186defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2187 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2188defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2189 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002190
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002191//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2192// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002193
David Goodwinc0309b42009-06-29 15:33:01 +00002194def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002195 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002196
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002197
Evan Chenga8e29892007-01-19 07:51:42 +00002198// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002199// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002200// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00002201def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002202 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002203 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002204 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002205 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002206 let Inst{25} = 0;
2207}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002208
Evan Chengd87293c2008-11-06 08:47:38 +00002209def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002210 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002211 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002212 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002213 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002214 let Inst{25} = 0;
2215}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002216
Evan Chengd87293c2008-11-06 08:47:38 +00002217def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002218 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002219 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002220 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002221 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002222 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002223}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002224
Jim Grosbach3728e962009-12-10 00:11:09 +00002225//===----------------------------------------------------------------------===//
2226// Atomic operations intrinsics
2227//
2228
2229// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002230let hasSideEffects = 1 in {
2231def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002232 Pseudo, NoItinerary,
2233 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002234 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002235 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002236 let Inst{31-4} = 0xf57ff05;
2237 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002238 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002239 let Inst{3-0} = 0b1111;
2240}
Jim Grosbach3728e962009-12-10 00:11:09 +00002241
Jim Grosbachf6b28622009-12-14 18:31:20 +00002242def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002243 Pseudo, NoItinerary,
2244 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002245 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002246 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002247 let Inst{31-4} = 0xf57ff04;
2248 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002249 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002250 let Inst{3-0} = 0b1111;
2251}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002252
2253def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2254 Pseudo, NoItinerary,
2255 "mcr", "\tp15, 0, $zero, c7, c10, 5",
2256 [(ARMMemBarrierV6 GPR:$zero)]>,
2257 Requires<[IsARM, HasV6]> {
2258 // FIXME: add support for options other than a full system DMB
2259 // FIXME: add encoding
2260}
2261
2262def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2263 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002264 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002265 [(ARMSyncBarrierV6 GPR:$zero)]>,
2266 Requires<[IsARM, HasV6]> {
2267 // FIXME: add support for options other than a full system DSB
2268 // FIXME: add encoding
2269}
Jim Grosbach3728e962009-12-10 00:11:09 +00002270}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002271
Johnny Chenfd6037d2010-02-18 00:19:08 +00002272// Helper class for multiclass MemB -- for disassembly only
2273class AMBI<string opc, string asm>
2274 : AInoP<(outs), (ins), MiscFrm, NoItinerary, opc, asm,
2275 [/* For disassembly only; pattern left blank */]>,
2276 Requires<[IsARM, HasV7]> {
2277 let Inst{31-20} = 0xf57;
2278}
2279
2280multiclass MemB<bits<4> op7_4, string opc> {
2281
2282 def st : AMBI<opc, "\tst"> {
2283 let Inst{7-4} = op7_4;
2284 let Inst{3-0} = 0b1110;
2285 }
2286
2287 def ish : AMBI<opc, "\tish"> {
2288 let Inst{7-4} = op7_4;
2289 let Inst{3-0} = 0b1011;
2290 }
2291
2292 def ishst : AMBI<opc, "\tishst"> {
2293 let Inst{7-4} = op7_4;
2294 let Inst{3-0} = 0b1010;
2295 }
2296
2297 def nsh : AMBI<opc, "\tnsh"> {
2298 let Inst{7-4} = op7_4;
2299 let Inst{3-0} = 0b0111;
2300 }
2301
2302 def nshst : AMBI<opc, "\tnshst"> {
2303 let Inst{7-4} = op7_4;
2304 let Inst{3-0} = 0b0110;
2305 }
2306
2307 def osh : AMBI<opc, "\tosh"> {
2308 let Inst{7-4} = op7_4;
2309 let Inst{3-0} = 0b0011;
2310 }
2311
2312 def oshst : AMBI<opc, "\toshst"> {
2313 let Inst{7-4} = op7_4;
2314 let Inst{3-0} = 0b0010;
2315 }
2316}
2317
2318// These DMB variants are for disassembly only.
2319defm DMB : MemB<0b0101, "dmb">;
2320
2321// These DSB variants are for disassembly only.
2322defm DSB : MemB<0b0100, "dsb">;
2323
2324// ISB has only full system option -- for disassembly only
2325def ISBsy : AMBI<"isb", ""> {
2326 let Inst{7-4} = 0b0110;
2327 let Inst{3-0} = 0b1111;
2328}
2329
Jim Grosbach66869102009-12-11 18:52:41 +00002330let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002331 let Uses = [CPSR] in {
2332 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2333 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2334 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2335 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2336 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2337 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2338 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2339 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2340 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2341 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2342 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2343 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2344 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2345 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2346 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2347 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2348 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2349 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2350 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2351 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2352 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2353 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2354 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2355 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2356 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2357 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2358 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2359 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2360 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2361 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2362 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2363 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2364 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2365 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2366 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2367 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2368 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2369 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2370 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2371 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2372 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2373 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2374 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2375 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2376 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2377 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2378 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2379 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2380 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2381 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2382 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2383 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2384 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2385 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2386 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2387 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2388 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2389 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2390 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2391 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2392 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2393 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2394 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2395 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2396 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2397 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2398 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2399 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2400 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2401 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2402 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2403 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2404
2405 def ATOMIC_SWAP_I8 : PseudoInst<
2406 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2407 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2408 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2409 def ATOMIC_SWAP_I16 : PseudoInst<
2410 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2411 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2412 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2413 def ATOMIC_SWAP_I32 : PseudoInst<
2414 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2415 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2416 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2417
Jim Grosbache801dc42009-12-12 01:40:06 +00002418 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2419 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2420 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2421 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2422 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2423 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2424 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2425 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2426 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2427 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2428 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2429 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2430}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002431}
2432
2433let mayLoad = 1 in {
2434def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2435 "ldrexb", "\t$dest, [$ptr]",
2436 []>;
2437def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2438 "ldrexh", "\t$dest, [$ptr]",
2439 []>;
2440def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2441 "ldrex", "\t$dest, [$ptr]",
2442 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002443def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002444 NoItinerary,
2445 "ldrexd", "\t$dest, $dest2, [$ptr]",
2446 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002447}
2448
Jim Grosbach587b0722009-12-16 19:44:06 +00002449let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002450def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002451 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002452 "strexb", "\t$success, $src, [$ptr]",
2453 []>;
2454def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2455 NoItinerary,
2456 "strexh", "\t$success, $src, [$ptr]",
2457 []>;
2458def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002459 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002460 "strex", "\t$success, $src, [$ptr]",
2461 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002462def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002463 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2464 NoItinerary,
2465 "strexd", "\t$success, $src, $src2, [$ptr]",
2466 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002467}
2468
Johnny Chenb9436272010-02-17 22:37:58 +00002469// Clear-Exclusive is for disassembly only.
2470def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2471 [/* For disassembly only; pattern left blank */]>,
2472 Requires<[IsARM, HasV7]> {
2473 let Inst{31-20} = 0xf57;
2474 let Inst{7-4} = 0b0001;
2475}
2476
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002477// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2478let mayLoad = 1 in {
2479def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2480 "swp", "\t$dst, $src, [$ptr]",
2481 [/* For disassembly only; pattern left blank */]> {
2482 let Inst{27-23} = 0b00010;
2483 let Inst{22} = 0; // B = 0
2484 let Inst{21-20} = 0b00;
2485 let Inst{7-4} = 0b1001;
2486}
2487
2488def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2489 "swpb", "\t$dst, $src, [$ptr]",
2490 [/* For disassembly only; pattern left blank */]> {
2491 let Inst{27-23} = 0b00010;
2492 let Inst{22} = 1; // B = 1
2493 let Inst{21-20} = 0b00;
2494 let Inst{7-4} = 0b1001;
2495}
2496}
2497
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002498//===----------------------------------------------------------------------===//
2499// TLS Instructions
2500//
2501
2502// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002503let isCall = 1,
2504 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002505 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002506 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002507 [(set R0, ARMthread_pointer)]>;
2508}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002509
Evan Chenga8e29892007-01-19 07:51:42 +00002510//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002511// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002512// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002513// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002514// Since by its nature we may be coming from some other function to get
2515// here, and we're using the stack frame for the containing function to
2516// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002517// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002518// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002519// except for our own input by listing the relevant registers in Defs. By
2520// doing so, we also cause the prologue/epilogue code to actively preserve
2521// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002522// A constant value is passed in $val, and we use the location as a scratch.
2523let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002524 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2525 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002526 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00002527 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002528 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002529 AddrModeNone, SizeSpecial, IndexModeNone,
2530 Pseudo, NoItinerary,
Evan Cheng162e3092009-10-26 23:45:59 +00002531 "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002532 "add\t$val, pc, #8\n\t"
2533 "str\t$val, [$src, #+4]\n\t"
Evan Cheng162e3092009-10-26 23:45:59 +00002534 "mov\tr0, #0\n\t"
2535 "add\tpc, pc, #0\n\t"
2536 "mov\tr0, #1 @ eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002537 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2538 Requires<[IsARM, HasVFP2]>;
2539}
2540
2541let Defs =
2542 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ] in {
2543 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2544 AddrModeNone, SizeSpecial, IndexModeNone,
2545 Pseudo, NoItinerary,
2546 "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t"
2547 "add\t$val, pc, #8\n\t"
2548 "str\t$val, [$src, #+4]\n\t"
2549 "mov\tr0, #0\n\t"
2550 "add\tpc, pc, #0\n\t"
2551 "mov\tr0, #1 @ eh_setjmp end", "",
2552 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2553 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002554}
2555
2556//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002557// Non-Instruction Patterns
2558//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002559
Evan Chenga8e29892007-01-19 07:51:42 +00002560// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002561
Evan Chenga8e29892007-01-19 07:51:42 +00002562// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002563let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002564def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002565 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002566 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002567 [(set GPR:$dst, so_imm2part:$src)]>,
2568 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002569
Evan Chenga8e29892007-01-19 07:51:42 +00002570def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002571 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2572 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002573def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002574 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2575 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002576def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2577 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2578 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002579def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2580 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2581 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002582
Evan Cheng5adb66a2009-09-28 09:14:39 +00002583// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002584// This is a single pseudo instruction, the benefit is that it can be remat'd
2585// as a single unit instead of having to handle reg inputs.
2586// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002587let isReMaterializable = 1 in
2588def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002589 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002590 [(set GPR:$dst, (i32 imm:$src))]>,
2591 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002592
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002593// ConstantPool, GlobalAddress, and JumpTable
2594def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2595 Requires<[IsARM, DontUseMovt]>;
2596def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2597def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2598 Requires<[IsARM, UseMovt]>;
2599def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2600 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2601
Evan Chenga8e29892007-01-19 07:51:42 +00002602// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002603
Rafael Espindola24357862006-10-19 17:05:03 +00002604
Evan Chenga8e29892007-01-19 07:51:42 +00002605// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002606def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002607 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002608def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002609 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002610
Evan Chenga8e29892007-01-19 07:51:42 +00002611// zextload i1 -> zextload i8
2612def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002613
Evan Chenga8e29892007-01-19 07:51:42 +00002614// extload -> zextload
2615def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2616def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2617def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002618
Evan Cheng83b5cf02008-11-05 23:22:34 +00002619def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2620def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2621
Evan Cheng34b12d22007-01-19 20:27:35 +00002622// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002623def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2624 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002625 (SMULBB GPR:$a, GPR:$b)>;
2626def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2627 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002628def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2629 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002630 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002631def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002632 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002633def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2634 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002635 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002636def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002637 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002638def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2639 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002640 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002641def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002642 (SMULWB GPR:$a, GPR:$b)>;
2643
2644def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002645 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2646 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002647 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2648def : ARMV5TEPat<(add GPR:$acc,
2649 (mul sext_16_node:$a, sext_16_node:$b)),
2650 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2651def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002652 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2653 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002654 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2655def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002656 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002657 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2658def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002659 (mul (sra GPR:$a, (i32 16)),
2660 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002661 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2662def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002663 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002664 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2665def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002666 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2667 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002668 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2669def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002670 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002671 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2672
Evan Chenga8e29892007-01-19 07:51:42 +00002673//===----------------------------------------------------------------------===//
2674// Thumb Support
2675//
2676
2677include "ARMInstrThumb.td"
2678
2679//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002680// Thumb2 Support
2681//
2682
2683include "ARMInstrThumb2.td"
2684
2685//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002686// Floating Point Support
2687//
2688
2689include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002690
2691//===----------------------------------------------------------------------===//
2692// Advanced SIMD (NEON) Support
2693//
2694
2695include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002696
2697//===----------------------------------------------------------------------===//
2698// Coprocessor Instructions. For disassembly only.
2699//
2700
2701def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2702 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2703 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2704 [/* For disassembly only; pattern left blank */]> {
2705 let Inst{4} = 0;
2706}
2707
2708def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2709 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2710 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2711 [/* For disassembly only; pattern left blank */]> {
2712 let Inst{31-28} = 0b1111;
2713 let Inst{4} = 0;
2714}
2715
Johnny Chen64dfb782010-02-16 20:04:27 +00002716class ACI<dag oops, dag iops, string opc, string asm>
2717 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2718 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2719 let Inst{27-25} = 0b110;
2720}
2721
2722multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2723
2724 def _OFFSET : ACI<(outs),
2725 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2726 opc, "\tp$cop, cr$CRd, $addr"> {
2727 let Inst{31-28} = op31_28;
2728 let Inst{24} = 1; // P = 1
2729 let Inst{21} = 0; // W = 0
2730 let Inst{22} = 0; // D = 0
2731 let Inst{20} = load;
2732 }
2733
2734 def _PRE : ACI<(outs),
2735 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2736 opc, "\tp$cop, cr$CRd, $addr!"> {
2737 let Inst{31-28} = op31_28;
2738 let Inst{24} = 1; // P = 1
2739 let Inst{21} = 1; // W = 1
2740 let Inst{22} = 0; // D = 0
2741 let Inst{20} = load;
2742 }
2743
2744 def _POST : ACI<(outs),
2745 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2746 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2747 let Inst{31-28} = op31_28;
2748 let Inst{24} = 0; // P = 0
2749 let Inst{21} = 1; // W = 1
2750 let Inst{22} = 0; // D = 0
2751 let Inst{20} = load;
2752 }
2753
2754 def _OPTION : ACI<(outs),
2755 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2756 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2757 let Inst{31-28} = op31_28;
2758 let Inst{24} = 0; // P = 0
2759 let Inst{23} = 1; // U = 1
2760 let Inst{21} = 0; // W = 0
2761 let Inst{22} = 0; // D = 0
2762 let Inst{20} = load;
2763 }
2764
2765 def L_OFFSET : ACI<(outs),
2766 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2767 opc, "l\tp$cop, cr$CRd, $addr"> {
2768 let Inst{31-28} = op31_28;
2769 let Inst{24} = 1; // P = 1
2770 let Inst{21} = 0; // W = 0
2771 let Inst{22} = 1; // D = 1
2772 let Inst{20} = load;
2773 }
2774
2775 def L_PRE : ACI<(outs),
2776 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2777 opc, "l\tp$cop, cr$CRd, $addr!"> {
2778 let Inst{31-28} = op31_28;
2779 let Inst{24} = 1; // P = 1
2780 let Inst{21} = 1; // W = 1
2781 let Inst{22} = 1; // D = 1
2782 let Inst{20} = load;
2783 }
2784
2785 def L_POST : ACI<(outs),
2786 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2787 opc, "l\tp$cop, cr$CRd, [$base], $offset"> {
2788 let Inst{31-28} = op31_28;
2789 let Inst{24} = 0; // P = 0
2790 let Inst{21} = 1; // W = 1
2791 let Inst{22} = 1; // D = 1
2792 let Inst{20} = load;
2793 }
2794
2795 def L_OPTION : ACI<(outs),
2796 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
2797 opc, "l\tp$cop, cr$CRd, [$base], $option"> {
2798 let Inst{31-28} = op31_28;
2799 let Inst{24} = 0; // P = 0
2800 let Inst{23} = 1; // U = 1
2801 let Inst{21} = 0; // W = 0
2802 let Inst{22} = 1; // D = 1
2803 let Inst{20} = load;
2804 }
2805}
2806
2807defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2808defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2809defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2810defm STC2 : LdStCop<0b1111, 0, "stc2">;
2811
Johnny Chen906d57f2010-02-12 01:44:23 +00002812def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2813 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2814 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2815 [/* For disassembly only; pattern left blank */]> {
2816 let Inst{20} = 0;
2817 let Inst{4} = 1;
2818}
2819
2820def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2821 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2822 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2823 [/* For disassembly only; pattern left blank */]> {
2824 let Inst{31-28} = 0b1111;
2825 let Inst{20} = 0;
2826 let Inst{4} = 1;
2827}
2828
2829def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2830 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2831 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2832 [/* For disassembly only; pattern left blank */]> {
2833 let Inst{20} = 1;
2834 let Inst{4} = 1;
2835}
2836
2837def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2838 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2839 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2840 [/* For disassembly only; pattern left blank */]> {
2841 let Inst{31-28} = 0b1111;
2842 let Inst{20} = 1;
2843 let Inst{4} = 1;
2844}
2845
2846def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2847 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2848 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2849 [/* For disassembly only; pattern left blank */]> {
2850 let Inst{23-20} = 0b0100;
2851}
2852
2853def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2854 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2855 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2856 [/* For disassembly only; pattern left blank */]> {
2857 let Inst{31-28} = 0b1111;
2858 let Inst{23-20} = 0b0100;
2859}
2860
2861def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2862 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2863 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2864 [/* For disassembly only; pattern left blank */]> {
2865 let Inst{23-20} = 0b0101;
2866}
2867
2868def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2869 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2870 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2871 [/* For disassembly only; pattern left blank */]> {
2872 let Inst{31-28} = 0b1111;
2873 let Inst{23-20} = 0b0101;
2874}
2875
Johnny Chenb98e1602010-02-12 18:55:33 +00002876//===----------------------------------------------------------------------===//
2877// Move between special register and ARM core register -- for disassembly only
2878//
2879
2880def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
2881 [/* For disassembly only; pattern left blank */]> {
2882 let Inst{23-20} = 0b0000;
2883 let Inst{7-4} = 0b0000;
2884}
2885
2886def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
2887 [/* For disassembly only; pattern left blank */]> {
2888 let Inst{23-20} = 0b0100;
2889 let Inst{7-4} = 0b0000;
2890}
2891
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002892def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
2893 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00002894 [/* For disassembly only; pattern left blank */]> {
2895 let Inst{23-20} = 0b0010;
2896 let Inst{7-4} = 0b0000;
2897}
2898
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002899def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
2900 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00002901 [/* For disassembly only; pattern left blank */]> {
2902 let Inst{23-20} = 0b0010;
2903 let Inst{7-4} = 0b0000;
2904}
2905
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002906def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
2907 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00002908 [/* For disassembly only; pattern left blank */]> {
2909 let Inst{23-20} = 0b0110;
2910 let Inst{7-4} = 0b0000;
2911}
2912
Johnny Chendd0f3cf2010-03-10 18:59:38 +00002913def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
2914 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00002915 [/* For disassembly only; pattern left blank */]> {
2916 let Inst{23-20} = 0b0110;
2917 let Inst{7-4} = 0b0000;
2918}