blob: 4562c5406ef83dac1789a01e3101570a8c017f30 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Zhenyu Wang036a4a72009-06-08 14:40:19 +080039/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010040static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050041ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080042{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000043 if ((dev_priv->irq_mask & mask) != 0) {
44 dev_priv->irq_mask &= ~mask;
45 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000046 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080047 }
48}
49
50static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050051ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080052{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000053 if ((dev_priv->irq_mask & mask) != mask) {
54 dev_priv->irq_mask |= mask;
55 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000056 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080057 }
58}
59
Keith Packard7c463582008-11-04 02:03:27 -080060void
61i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
62{
63 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080065
66 dev_priv->pipestat[pipe] |= mask;
67 /* Enable the interrupt, clear any pending status */
68 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000069 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080070 }
71}
72
73void
74i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
75{
76 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080078
79 dev_priv->pipestat[pipe] &= ~mask;
80 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +000081 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080082 }
83}
84
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100085/**
Zhao Yakui01c66882009-10-28 05:10:00 +000086 * intel_enable_asle - enable ASLE interrupt for OpRegion
87 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000088void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000089{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000090 drm_i915_private_t *dev_priv = dev->dev_private;
91 unsigned long irqflags;
92
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070093 /* FIXME: opregion/asle for VLV */
94 if (IS_VALLEYVIEW(dev))
95 return;
96
Chris Wilson1ec14ad2010-12-04 11:30:53 +000097 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +000098
Eric Anholtc619eed2010-01-28 16:45:52 -080099 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500100 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800101 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000102 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700103 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100104 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800105 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700106 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800107 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000108
109 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000110}
111
112/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700113 * i915_pipe_enabled - check if a pipe is enabled
114 * @dev: DRM device
115 * @pipe: pipe to check
116 *
117 * Reading certain registers when the pipe is disabled can hang the chip.
118 * Use this routine to make sure the PLL is running and the pipe is active
119 * before reading such registers if unsure.
120 */
121static int
122i915_pipe_enabled(struct drm_device *dev, int pipe)
123{
124 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200125 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
126 pipe);
127
128 return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700129}
130
Keith Packard42f52ef2008-10-18 19:39:29 -0700131/* Called from drm generic code, passed a 'crtc', which
132 * we use as a pipe index
133 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700134static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700135{
136 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
137 unsigned long high_frame;
138 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100139 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700140
141 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800142 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800143 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700144 return 0;
145 }
146
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800147 high_frame = PIPEFRAME(pipe);
148 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100149
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150 /*
151 * High & low register fields aren't synchronized, so make sure
152 * we get a low value that's stable across two reads of the high
153 * register.
154 */
155 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100156 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
157 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
158 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700159 } while (high1 != high2);
160
Chris Wilson5eddb702010-09-11 13:48:45 +0100161 high1 >>= PIPE_FRAME_HIGH_SHIFT;
162 low >>= PIPE_FRAME_LOW_SHIFT;
163 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700164}
165
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700166static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800169 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800170
171 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800172 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800173 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800174 return 0;
175 }
176
177 return I915_READ(reg);
178}
179
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700180static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100181 int *vpos, int *hpos)
182{
183 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
184 u32 vbl = 0, position = 0;
185 int vbl_start, vbl_end, htotal, vtotal;
186 bool in_vbl = true;
187 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200188 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
189 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100190
191 if (!i915_pipe_enabled(dev, pipe)) {
192 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800193 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100194 return 0;
195 }
196
197 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200198 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100199
200 if (INTEL_INFO(dev)->gen >= 4) {
201 /* No obvious pixelcount register. Only query vertical
202 * scanout position from Display scan line register.
203 */
204 position = I915_READ(PIPEDSL(pipe));
205
206 /* Decode into vertical scanout position. Don't have
207 * horizontal scanout position.
208 */
209 *vpos = position & 0x1fff;
210 *hpos = 0;
211 } else {
212 /* Have access to pixelcount since start of frame.
213 * We can split this into vertical and horizontal
214 * scanout position.
215 */
216 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
217
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200218 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100219 *vpos = position / htotal;
220 *hpos = position - (*vpos * htotal);
221 }
222
223 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200224 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100225
226 /* Test position against vblank region. */
227 vbl_start = vbl & 0x1fff;
228 vbl_end = (vbl >> 16) & 0x1fff;
229
230 if ((*vpos < vbl_start) || (*vpos > vbl_end))
231 in_vbl = false;
232
233 /* Inside "upper part" of vblank area? Apply corrective offset: */
234 if (in_vbl && (*vpos >= vbl_start))
235 *vpos = *vpos - vtotal;
236
237 /* Readouts valid? */
238 if (vbl > 0)
239 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
240
241 /* In vblank? */
242 if (in_vbl)
243 ret |= DRM_SCANOUTPOS_INVBL;
244
245 return ret;
246}
247
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700248static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100249 int *max_error,
250 struct timeval *vblank_time,
251 unsigned flags)
252{
Chris Wilson4041b852011-01-22 10:07:56 +0000253 struct drm_i915_private *dev_priv = dev->dev_private;
254 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100255
Chris Wilson4041b852011-01-22 10:07:56 +0000256 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
257 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100258 return -EINVAL;
259 }
260
261 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000262 crtc = intel_get_crtc_for_pipe(dev, pipe);
263 if (crtc == NULL) {
264 DRM_ERROR("Invalid crtc %d\n", pipe);
265 return -EINVAL;
266 }
267
268 if (!crtc->enabled) {
269 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
270 return -EBUSY;
271 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100272
273 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000274 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
275 vblank_time, flags,
276 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100277}
278
Jesse Barnes5ca58282009-03-31 14:11:15 -0700279/*
280 * Handle hotplug events outside the interrupt handler proper.
281 */
282static void i915_hotplug_work_func(struct work_struct *work)
283{
284 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
285 hotplug_work);
286 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700287 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100288 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700289
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100290 /* HPD irq before everything is fully set up. */
291 if (!dev_priv->enable_hotplug_processing)
292 return;
293
Keith Packarda65e34c2011-07-25 10:04:56 -0700294 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800295 DRM_DEBUG_KMS("running encoder hotplug functions\n");
296
Chris Wilson4ef69c72010-09-09 15:14:28 +0100297 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
298 if (encoder->hot_plug)
299 encoder->hot_plug(encoder);
300
Keith Packard40ee3382011-07-28 15:31:19 -0700301 mutex_unlock(&mode_config->mutex);
302
Jesse Barnes5ca58282009-03-31 14:11:15 -0700303 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000304 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700305}
306
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200307static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800308{
309 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000310 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200311 u8 new_delay;
312 unsigned long flags;
313
314 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800315
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200316 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
317
Daniel Vetter20e4d402012-08-08 23:35:39 +0200318 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200319
Jesse Barnes7648fa92010-05-20 14:28:11 -0700320 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000321 busy_up = I915_READ(RCPREVBSYTUPAVG);
322 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800323 max_avg = I915_READ(RCBMAXAVG);
324 min_avg = I915_READ(RCBMINAVG);
325
326 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000327 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200328 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
329 new_delay = dev_priv->ips.cur_delay - 1;
330 if (new_delay < dev_priv->ips.max_delay)
331 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000332 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200333 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
334 new_delay = dev_priv->ips.cur_delay + 1;
335 if (new_delay > dev_priv->ips.min_delay)
336 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800337 }
338
Jesse Barnes7648fa92010-05-20 14:28:11 -0700339 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200340 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800341
Daniel Vetter92703882012-08-09 16:46:01 +0200342 spin_unlock_irqrestore(&mchdev_lock, flags);
343
Jesse Barnesf97108d2010-01-29 11:27:07 -0800344 return;
345}
346
Chris Wilson549f7362010-10-19 11:19:32 +0100347static void notify_ring(struct drm_device *dev,
348 struct intel_ring_buffer *ring)
349{
350 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000351
Chris Wilson475553d2011-01-20 09:52:56 +0000352 if (ring->obj == NULL)
353 return;
354
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100355 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000356
Chris Wilson549f7362010-10-19 11:19:32 +0100357 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700358 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +0100359 dev_priv->gpu_error.hangcheck_count = 0;
360 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100361 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700362 }
Chris Wilson549f7362010-10-19 11:19:32 +0100363}
364
Ben Widawsky4912d042011-04-25 11:25:20 -0700365static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800366{
Ben Widawsky4912d042011-04-25 11:25:20 -0700367 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200368 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700369 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100370 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800371
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200372 spin_lock_irq(&dev_priv->rps.lock);
373 pm_iir = dev_priv->rps.pm_iir;
374 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700375 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200376 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200377 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700378
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100379 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800380 return;
381
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700382 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100383
384 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200385 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100386 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200387 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800388
Ben Widawsky79249632012-09-07 19:43:42 -0700389 /* sysfs frequency interfaces may have snuck in while servicing the
390 * interrupt
391 */
392 if (!(new_delay > dev_priv->rps.max_delay ||
393 new_delay < dev_priv->rps.min_delay)) {
394 gen6_set_rps(dev_priv->dev, new_delay);
395 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800396
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700397 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800398}
399
Ben Widawskye3689192012-05-25 16:56:22 -0700400
401/**
402 * ivybridge_parity_work - Workqueue called when a parity error interrupt
403 * occurred.
404 * @work: workqueue struct
405 *
406 * Doesn't actually do anything except notify userspace. As a consequence of
407 * this event, userspace should try to remap the bad rows since statistically
408 * it is likely the same row is more likely to go bad again.
409 */
410static void ivybridge_parity_work(struct work_struct *work)
411{
412 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100413 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700414 u32 error_status, row, bank, subbank;
415 char *parity_event[5];
416 uint32_t misccpctl;
417 unsigned long flags;
418
419 /* We must turn off DOP level clock gating to access the L3 registers.
420 * In order to prevent a get/put style interface, acquire struct mutex
421 * any time we access those registers.
422 */
423 mutex_lock(&dev_priv->dev->struct_mutex);
424
425 misccpctl = I915_READ(GEN7_MISCCPCTL);
426 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
427 POSTING_READ(GEN7_MISCCPCTL);
428
429 error_status = I915_READ(GEN7_L3CDERRST1);
430 row = GEN7_PARITY_ERROR_ROW(error_status);
431 bank = GEN7_PARITY_ERROR_BANK(error_status);
432 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
433
434 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
435 GEN7_L3CDERRST1_ENABLE);
436 POSTING_READ(GEN7_L3CDERRST1);
437
438 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
439
440 spin_lock_irqsave(&dev_priv->irq_lock, flags);
441 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
442 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
443 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
444
445 mutex_unlock(&dev_priv->dev->struct_mutex);
446
447 parity_event[0] = "L3_PARITY_ERROR=1";
448 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
449 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
450 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
451 parity_event[4] = NULL;
452
453 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
454 KOBJ_CHANGE, parity_event);
455
456 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
457 row, bank, subbank);
458
459 kfree(parity_event[3]);
460 kfree(parity_event[2]);
461 kfree(parity_event[1]);
462}
463
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200464static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700465{
466 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
467 unsigned long flags;
468
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700469 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700470 return;
471
472 spin_lock_irqsave(&dev_priv->irq_lock, flags);
473 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
474 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
475 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
476
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100477 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700478}
479
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200480static void snb_gt_irq_handler(struct drm_device *dev,
481 struct drm_i915_private *dev_priv,
482 u32 gt_iir)
483{
484
485 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
486 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
487 notify_ring(dev, &dev_priv->ring[RCS]);
488 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
489 notify_ring(dev, &dev_priv->ring[VCS]);
490 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
491 notify_ring(dev, &dev_priv->ring[BCS]);
492
493 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
494 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
495 GT_RENDER_CS_ERROR_INTERRUPT)) {
496 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
497 i915_handle_error(dev, false);
498 }
Ben Widawskye3689192012-05-25 16:56:22 -0700499
500 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
501 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200502}
503
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100504static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
505 u32 pm_iir)
506{
507 unsigned long flags;
508
509 /*
510 * IIR bits should never already be set because IMR should
511 * prevent an interrupt from being shown in IIR. The warning
512 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200513 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100514 * type is not a problem, it displays a problem in the logic.
515 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200516 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100517 */
518
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200519 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200520 dev_priv->rps.pm_iir |= pm_iir;
521 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100522 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200523 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100524
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200525 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100526}
527
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100528static void gmbus_irq_handler(struct drm_device *dev)
529{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100530 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
531
Daniel Vetter28c70f12012-12-01 13:53:45 +0100532 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100533}
534
Daniel Vetterce99c252012-12-01 13:53:47 +0100535static void dp_aux_irq_handler(struct drm_device *dev)
536{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100537 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
538
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100539 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +0100540}
541
Daniel Vetterff1f5252012-10-02 15:10:55 +0200542static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700543{
544 struct drm_device *dev = (struct drm_device *) arg;
545 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
546 u32 iir, gt_iir, pm_iir;
547 irqreturn_t ret = IRQ_NONE;
548 unsigned long irqflags;
549 int pipe;
550 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700551
552 atomic_inc(&dev_priv->irq_received);
553
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700554 while (true) {
555 iir = I915_READ(VLV_IIR);
556 gt_iir = I915_READ(GTIIR);
557 pm_iir = I915_READ(GEN6_PMIIR);
558
559 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
560 goto out;
561
562 ret = IRQ_HANDLED;
563
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200564 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700565
566 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
567 for_each_pipe(pipe) {
568 int reg = PIPESTAT(pipe);
569 pipe_stats[pipe] = I915_READ(reg);
570
571 /*
572 * Clear the PIPE*STAT regs before the IIR
573 */
574 if (pipe_stats[pipe] & 0x8000ffff) {
575 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
576 DRM_DEBUG_DRIVER("pipe %c underrun\n",
577 pipe_name(pipe));
578 I915_WRITE(reg, pipe_stats[pipe]);
579 }
580 }
581 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
582
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700583 for_each_pipe(pipe) {
584 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
585 drm_handle_vblank(dev, pipe);
586
587 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
588 intel_prepare_page_flip(dev, pipe);
589 intel_finish_page_flip(dev, pipe);
590 }
591 }
592
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700593 /* Consume port. Then clear IIR or we'll miss events */
594 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
595 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
596
597 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
598 hotplug_status);
599 if (hotplug_status & dev_priv->hotplug_supported_mask)
600 queue_work(dev_priv->wq,
601 &dev_priv->hotplug_work);
602
603 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
604 I915_READ(PORT_HOTPLUG_STAT);
605 }
606
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100607 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
608 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700609
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100610 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
611 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700612
613 I915_WRITE(GTIIR, gt_iir);
614 I915_WRITE(GEN6_PMIIR, pm_iir);
615 I915_WRITE(VLV_IIR, iir);
616 }
617
618out:
619 return ret;
620}
621
Adam Jackson23e81d62012-06-06 15:45:44 -0400622static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800623{
624 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800625 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800626
Daniel Vetter76e43832012-10-12 20:14:05 +0200627 if (pch_iir & SDE_HOTPLUG_MASK)
628 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
629
Jesse Barnes776ad802011-01-04 15:09:39 -0800630 if (pch_iir & SDE_AUDIO_POWER_MASK)
631 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
632 (pch_iir & SDE_AUDIO_POWER_MASK) >>
633 SDE_AUDIO_POWER_SHIFT);
634
Daniel Vetterce99c252012-12-01 13:53:47 +0100635 if (pch_iir & SDE_AUX_MASK)
636 dp_aux_irq_handler(dev);
637
Jesse Barnes776ad802011-01-04 15:09:39 -0800638 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100639 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -0800640
641 if (pch_iir & SDE_AUDIO_HDCP_MASK)
642 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
643
644 if (pch_iir & SDE_AUDIO_TRANS_MASK)
645 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
646
647 if (pch_iir & SDE_POISON)
648 DRM_ERROR("PCH poison interrupt\n");
649
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800650 if (pch_iir & SDE_FDI_MASK)
651 for_each_pipe(pipe)
652 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
653 pipe_name(pipe),
654 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800655
656 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
657 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
658
659 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
660 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
661
662 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
663 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
664 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
665 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
666}
667
Adam Jackson23e81d62012-06-06 15:45:44 -0400668static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
669{
670 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
671 int pipe;
672
Daniel Vetter76e43832012-10-12 20:14:05 +0200673 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
674 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
675
Adam Jackson23e81d62012-06-06 15:45:44 -0400676 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
677 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
678 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
679 SDE_AUDIO_POWER_SHIFT_CPT);
680
681 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +0100682 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400683
684 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100685 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -0400686
687 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
688 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
689
690 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
691 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
692
693 if (pch_iir & SDE_FDI_MASK_CPT)
694 for_each_pipe(pipe)
695 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
696 pipe_name(pipe),
697 I915_READ(FDI_RX_IIR(pipe)));
698}
699
Daniel Vetterff1f5252012-10-02 15:10:55 +0200700static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700701{
702 struct drm_device *dev = (struct drm_device *) arg;
703 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson0e434062012-05-09 21:45:44 +0100704 u32 de_iir, gt_iir, de_ier, pm_iir;
705 irqreturn_t ret = IRQ_NONE;
706 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700707
708 atomic_inc(&dev_priv->irq_received);
709
710 /* disable master interrupt before clearing iir */
711 de_ier = I915_READ(DEIER);
712 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100713
714 gt_iir = I915_READ(GTIIR);
715 if (gt_iir) {
716 snb_gt_irq_handler(dev, dev_priv, gt_iir);
717 I915_WRITE(GTIIR, gt_iir);
718 ret = IRQ_HANDLED;
719 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700720
721 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100722 if (de_iir) {
Daniel Vetterce99c252012-12-01 13:53:47 +0100723 if (de_iir & DE_AUX_CHANNEL_A_IVB)
724 dp_aux_irq_handler(dev);
725
Chris Wilson0e434062012-05-09 21:45:44 +0100726 if (de_iir & DE_GSE_IVB)
727 intel_opregion_gse_intr(dev);
728
729 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +0200730 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
731 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +0100732 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
733 intel_prepare_page_flip(dev, i);
734 intel_finish_page_flip_plane(dev, i);
735 }
Chris Wilson0e434062012-05-09 21:45:44 +0100736 }
737
738 /* check event from PCH */
739 if (de_iir & DE_PCH_EVENT_IVB) {
740 u32 pch_iir = I915_READ(SDEIIR);
741
Adam Jackson23e81d62012-06-06 15:45:44 -0400742 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100743
744 /* clear PCH hotplug event before clear CPU irq */
745 I915_WRITE(SDEIIR, pch_iir);
746 }
747
748 I915_WRITE(DEIIR, de_iir);
749 ret = IRQ_HANDLED;
750 }
751
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700752 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100753 if (pm_iir) {
754 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
755 gen6_queue_rps_work(dev_priv, pm_iir);
756 I915_WRITE(GEN6_PMIIR, pm_iir);
757 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700758 }
759
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700760 I915_WRITE(DEIER, de_ier);
761 POSTING_READ(DEIER);
762
763 return ret;
764}
765
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200766static void ilk_gt_irq_handler(struct drm_device *dev,
767 struct drm_i915_private *dev_priv,
768 u32 gt_iir)
769{
770 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
771 notify_ring(dev, &dev_priv->ring[RCS]);
772 if (gt_iir & GT_BSD_USER_INTERRUPT)
773 notify_ring(dev, &dev_priv->ring[VCS]);
774}
775
Daniel Vetterff1f5252012-10-02 15:10:55 +0200776static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800777{
Jesse Barnes46979952011-04-07 13:53:55 -0700778 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800779 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
780 int ret = IRQ_NONE;
Daniel Vetteracd15b62012-11-30 11:24:50 +0100781 u32 de_iir, gt_iir, de_ier, pm_iir;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100782
Jesse Barnes46979952011-04-07 13:53:55 -0700783 atomic_inc(&dev_priv->irq_received);
784
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000785 /* disable master interrupt before clearing iir */
786 de_ier = I915_READ(DEIER);
787 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000788 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000789
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800790 de_iir = I915_READ(DEIIR);
791 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800792 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800793
Daniel Vetteracd15b62012-11-30 11:24:50 +0100794 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800795 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800796
Zou Nan haic7c85102010-01-15 10:29:06 +0800797 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800798
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200799 if (IS_GEN5(dev))
800 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
801 else
802 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800803
Daniel Vetterce99c252012-12-01 13:53:47 +0100804 if (de_iir & DE_AUX_CHANNEL_A)
805 dp_aux_irq_handler(dev);
806
Zou Nan haic7c85102010-01-15 10:29:06 +0800807 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100808 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800809
Daniel Vetter74d44442012-10-02 17:54:35 +0200810 if (de_iir & DE_PIPEA_VBLANK)
811 drm_handle_vblank(dev, 0);
812
813 if (de_iir & DE_PIPEB_VBLANK)
814 drm_handle_vblank(dev, 1);
815
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800816 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800817 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100818 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800819 }
820
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800821 if (de_iir & DE_PLANEB_FLIP_DONE) {
822 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100823 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800824 }
Li Pengc062df62010-01-23 00:12:58 +0800825
Zou Nan haic7c85102010-01-15 10:29:06 +0800826 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800827 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +0100828 u32 pch_iir = I915_READ(SDEIIR);
829
Adam Jackson23e81d62012-06-06 15:45:44 -0400830 if (HAS_PCH_CPT(dev))
831 cpt_irq_handler(dev, pch_iir);
832 else
833 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +0100834
835 /* should clear PCH hotplug event before clear CPU irq */
836 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800837 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800838
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200839 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
840 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800841
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100842 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
843 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800844
Zou Nan haic7c85102010-01-15 10:29:06 +0800845 I915_WRITE(GTIIR, gt_iir);
846 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700847 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800848
849done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000850 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000851 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000852
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800853 return ret;
854}
855
Jesse Barnes8a905232009-07-11 16:48:03 -0400856/**
857 * i915_error_work_func - do process context error handling work
858 * @work: work struct
859 *
860 * Fire an error uevent so userspace can see that a hang or error
861 * was detected.
862 */
863static void i915_error_work_func(struct work_struct *work)
864{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100865 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
866 work);
867 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
868 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -0400869 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400870 char *error_event[] = { "ERROR=1", NULL };
871 char *reset_event[] = { "RESET=1", NULL };
872 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400873
Ben Gamarif316a422009-09-14 17:48:46 -0400874 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400875
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100876 if (i915_reset_in_progress(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100877 DRM_DEBUG_DRIVER("resetting chip\n");
878 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100879
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200880 if (!i915_reset(dev)) {
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100881 atomic_set(&error->reset_counter, 0);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100882 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100883 } else {
884 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -0400885 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100886
887 wake_up_all(&dev_priv->gpu_error.reset_queue);
Ben Gamarif316a422009-09-14 17:48:46 -0400888 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400889}
890
Daniel Vetter85f9e502012-08-31 21:42:26 +0200891/* NB: please notice the memset */
892static void i915_get_extra_instdone(struct drm_device *dev,
893 uint32_t *instdone)
894{
895 struct drm_i915_private *dev_priv = dev->dev_private;
896 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
897
898 switch(INTEL_INFO(dev)->gen) {
899 case 2:
900 case 3:
901 instdone[0] = I915_READ(INSTDONE);
902 break;
903 case 4:
904 case 5:
905 case 6:
906 instdone[0] = I915_READ(INSTDONE_I965);
907 instdone[1] = I915_READ(INSTDONE1);
908 break;
909 default:
910 WARN_ONCE(1, "Unsupported platform\n");
911 case 7:
912 instdone[0] = I915_READ(GEN7_INSTDONE_1);
913 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
914 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
915 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
916 break;
917 }
918}
919
Chris Wilson3bd3c932010-08-19 08:19:30 +0100920#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000921static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000922i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000923 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000924{
925 struct drm_i915_error_object *dst;
Chris Wilson9da3da62012-06-01 15:20:22 +0100926 int i, count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100927 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000928
Chris Wilson05394f32010-11-08 19:18:58 +0000929 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000930 return NULL;
931
Chris Wilson9da3da62012-06-01 15:20:22 +0100932 count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000933
Chris Wilson9da3da62012-06-01 15:20:22 +0100934 dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000935 if (dst == NULL)
936 return NULL;
937
Chris Wilson05394f32010-11-08 19:18:58 +0000938 reloc_offset = src->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +0100939 for (i = 0; i < count; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700940 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100941 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700942
Chris Wilsone56660d2010-08-07 11:01:26 +0100943 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000944 if (d == NULL)
945 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100946
Andrew Morton788885a2010-05-11 14:07:05 -0700947 local_irq_save(flags);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800948 if (reloc_offset < dev_priv->gtt.mappable_end &&
Daniel Vetter74898d72012-02-15 23:50:22 +0100949 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100950 void __iomem *s;
951
952 /* Simply ignore tiling or any overlapping fence.
953 * It's part of the error state, and this hopefully
954 * captures what the GPU read.
955 */
956
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800957 s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Chris Wilson172975aa2011-12-14 13:57:25 +0100958 reloc_offset);
959 memcpy_fromio(d, s, PAGE_SIZE);
960 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +0000961 } else if (src->stolen) {
962 unsigned long offset;
963
964 offset = dev_priv->mm.stolen_base;
965 offset += src->stolen->start;
966 offset += i << PAGE_SHIFT;
967
Daniel Vetter1a240d42012-11-29 22:18:51 +0100968 memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +0100969 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +0100970 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +0100971 void *s;
972
Chris Wilson9da3da62012-06-01 15:20:22 +0100973 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +0100974
Chris Wilson9da3da62012-06-01 15:20:22 +0100975 drm_clflush_pages(&page, 1);
976
977 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +0100978 memcpy(d, s, PAGE_SIZE);
979 kunmap_atomic(s);
980
Chris Wilson9da3da62012-06-01 15:20:22 +0100981 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +0100982 }
Andrew Morton788885a2010-05-11 14:07:05 -0700983 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100984
Chris Wilson9da3da62012-06-01 15:20:22 +0100985 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100986
987 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000988 }
Chris Wilson9da3da62012-06-01 15:20:22 +0100989 dst->page_count = count;
Chris Wilson05394f32010-11-08 19:18:58 +0000990 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000991
992 return dst;
993
994unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +0100995 while (i--)
996 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +0000997 kfree(dst);
998 return NULL;
999}
1000
1001static void
1002i915_error_object_free(struct drm_i915_error_object *obj)
1003{
1004 int page;
1005
1006 if (obj == NULL)
1007 return;
1008
1009 for (page = 0; page < obj->page_count; page++)
1010 kfree(obj->pages[page]);
1011
1012 kfree(obj);
1013}
1014
Daniel Vetter742cbee2012-04-27 15:17:39 +02001015void
1016i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +00001017{
Daniel Vetter742cbee2012-04-27 15:17:39 +02001018 struct drm_i915_error_state *error = container_of(error_ref,
1019 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +00001020 int i;
1021
Chris Wilson52d39a22012-02-15 11:25:37 +00001022 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
1023 i915_error_object_free(error->ring[i].batchbuffer);
1024 i915_error_object_free(error->ring[i].ringbuffer);
1025 kfree(error->ring[i].requests);
1026 }
Chris Wilsone2f973d2011-01-27 19:15:11 +00001027
Chris Wilson9df30792010-02-18 10:24:56 +00001028 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001029 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +00001030 kfree(error);
1031}
Chris Wilson1b502472012-04-24 15:47:30 +01001032static void capture_bo(struct drm_i915_error_buffer *err,
1033 struct drm_i915_gem_object *obj)
1034{
1035 err->size = obj->base.size;
1036 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001037 err->rseqno = obj->last_read_seqno;
1038 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001039 err->gtt_offset = obj->gtt_offset;
1040 err->read_domains = obj->base.read_domains;
1041 err->write_domain = obj->base.write_domain;
1042 err->fence_reg = obj->fence_reg;
1043 err->pinned = 0;
1044 if (obj->pin_count > 0)
1045 err->pinned = 1;
1046 if (obj->user_pin_count > 0)
1047 err->pinned = -1;
1048 err->tiling = obj->tiling_mode;
1049 err->dirty = obj->dirty;
1050 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1051 err->ring = obj->ring ? obj->ring->id : -1;
1052 err->cache_level = obj->cache_level;
1053}
Chris Wilson9df30792010-02-18 10:24:56 +00001054
Chris Wilson1b502472012-04-24 15:47:30 +01001055static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1056 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001057{
1058 struct drm_i915_gem_object *obj;
1059 int i = 0;
1060
1061 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001062 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001063 if (++i == count)
1064 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001065 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001066
Chris Wilson1b502472012-04-24 15:47:30 +01001067 return i;
1068}
1069
1070static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1071 int count, struct list_head *head)
1072{
1073 struct drm_i915_gem_object *obj;
1074 int i = 0;
1075
1076 list_for_each_entry(obj, head, gtt_list) {
1077 if (obj->pin_count == 0)
1078 continue;
1079
1080 capture_bo(err++, obj);
1081 if (++i == count)
1082 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001083 }
1084
1085 return i;
1086}
1087
Chris Wilson748ebc62010-10-24 10:28:47 +01001088static void i915_gem_record_fences(struct drm_device *dev,
1089 struct drm_i915_error_state *error)
1090{
1091 struct drm_i915_private *dev_priv = dev->dev_private;
1092 int i;
1093
1094 /* Fences */
1095 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001096 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001097 case 6:
1098 for (i = 0; i < 16; i++)
1099 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1100 break;
1101 case 5:
1102 case 4:
1103 for (i = 0; i < 16; i++)
1104 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1105 break;
1106 case 3:
1107 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1108 for (i = 0; i < 8; i++)
1109 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1110 case 2:
1111 for (i = 0; i < 8; i++)
1112 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1113 break;
1114
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08001115 default:
1116 BUG();
Chris Wilson748ebc62010-10-24 10:28:47 +01001117 }
1118}
1119
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001120static struct drm_i915_error_object *
1121i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1122 struct intel_ring_buffer *ring)
1123{
1124 struct drm_i915_gem_object *obj;
1125 u32 seqno;
1126
1127 if (!ring->get_seqno)
1128 return NULL;
1129
Daniel Vetterb45305f2012-12-17 16:21:27 +01001130 if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1131 u32 acthd = I915_READ(ACTHD);
1132
1133 if (WARN_ON(ring->id != RCS))
1134 return NULL;
1135
1136 obj = ring->private;
1137 if (acthd >= obj->gtt_offset &&
1138 acthd < obj->gtt_offset + obj->base.size)
1139 return i915_error_object_create(dev_priv, obj);
1140 }
1141
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001142 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001143 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1144 if (obj->ring != ring)
1145 continue;
1146
Chris Wilson0201f1e2012-07-20 12:41:01 +01001147 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001148 continue;
1149
1150 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1151 continue;
1152
1153 /* We need to copy these to an anonymous buffer as the simplest
1154 * method to avoid being overwritten by userspace.
1155 */
1156 return i915_error_object_create(dev_priv, obj);
1157 }
1158
1159 return NULL;
1160}
1161
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001162static void i915_record_ring_state(struct drm_device *dev,
1163 struct drm_i915_error_state *error,
1164 struct intel_ring_buffer *ring)
1165{
1166 struct drm_i915_private *dev_priv = dev->dev_private;
1167
Daniel Vetter33f3f512011-12-14 13:57:39 +01001168 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001169 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001170 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001171 error->semaphore_mboxes[ring->id][0]
1172 = I915_READ(RING_SYNC_0(ring->mmio_base));
1173 error->semaphore_mboxes[ring->id][1]
1174 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001175 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1176 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001177 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001178
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001179 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001180 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001181 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1182 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1183 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001184 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001185 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001186 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001187 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001188 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001189 error->ipeir[ring->id] = I915_READ(IPEIR);
1190 error->ipehr[ring->id] = I915_READ(IPEHR);
1191 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001192 }
1193
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001194 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001195 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001196 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001197 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001198 error->head[ring->id] = I915_READ_HEAD(ring);
1199 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001200
1201 error->cpu_ring_head[ring->id] = ring->head;
1202 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001203}
1204
Chris Wilson52d39a22012-02-15 11:25:37 +00001205static void i915_gem_record_rings(struct drm_device *dev,
1206 struct drm_i915_error_state *error)
1207{
1208 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001209 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001210 struct drm_i915_gem_request *request;
1211 int i, count;
1212
Chris Wilsonb4519512012-05-11 14:29:30 +01001213 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001214 i915_record_ring_state(dev, error, ring);
1215
1216 error->ring[i].batchbuffer =
1217 i915_error_first_batchbuffer(dev_priv, ring);
1218
1219 error->ring[i].ringbuffer =
1220 i915_error_object_create(dev_priv, ring->obj);
1221
1222 count = 0;
1223 list_for_each_entry(request, &ring->request_list, list)
1224 count++;
1225
1226 error->ring[i].num_requests = count;
1227 error->ring[i].requests =
1228 kmalloc(count*sizeof(struct drm_i915_error_request),
1229 GFP_ATOMIC);
1230 if (error->ring[i].requests == NULL) {
1231 error->ring[i].num_requests = 0;
1232 continue;
1233 }
1234
1235 count = 0;
1236 list_for_each_entry(request, &ring->request_list, list) {
1237 struct drm_i915_error_request *erq;
1238
1239 erq = &error->ring[i].requests[count++];
1240 erq->seqno = request->seqno;
1241 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001242 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001243 }
1244 }
1245}
1246
Jesse Barnes8a905232009-07-11 16:48:03 -04001247/**
1248 * i915_capture_error_state - capture an error record for later analysis
1249 * @dev: drm device
1250 *
1251 * Should be called when an error is detected (either a hang or an error
1252 * interrupt) to capture error state from the time of the error. Fills
1253 * out a structure which becomes available in debugfs for user level tools
1254 * to pick up.
1255 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001256static void i915_capture_error_state(struct drm_device *dev)
1257{
1258 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001259 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001260 struct drm_i915_error_state *error;
1261 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001262 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001263
Daniel Vetter99584db2012-11-14 17:14:04 +01001264 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1265 error = dev_priv->gpu_error.first_error;
1266 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001267 if (error)
1268 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001269
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001270 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001271 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001272 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001273 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1274 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001275 }
1276
Chris Wilsonb6f78332011-02-01 14:15:55 +00001277 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1278 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001279
Daniel Vetter742cbee2012-04-27 15:17:39 +02001280 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001281 error->eir = I915_READ(EIR);
1282 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawskyb9a39062012-06-04 14:42:52 -07001283 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001284
1285 if (HAS_PCH_SPLIT(dev))
1286 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1287 else if (IS_VALLEYVIEW(dev))
1288 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1289 else if (IS_GEN2(dev))
1290 error->ier = I915_READ16(IER);
1291 else
1292 error->ier = I915_READ(IER);
1293
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001294 for_each_pipe(pipe)
1295 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001296
Daniel Vetter33f3f512011-12-14 13:57:39 +01001297 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001298 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001299 error->done_reg = I915_READ(DONE_REG);
1300 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001301
Ben Widawsky71e172e2012-08-20 16:15:13 -07001302 if (INTEL_INFO(dev)->gen == 7)
1303 error->err_int = I915_READ(GEN7_ERR_INT);
1304
Ben Widawsky050ee912012-08-22 11:32:15 -07001305 i915_get_extra_instdone(dev, error->extra_instdone);
1306
Chris Wilson748ebc62010-10-24 10:28:47 +01001307 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001308 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001309
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001310 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001311 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001312 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001313
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001314 i = 0;
1315 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1316 i++;
1317 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001318 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001319 if (obj->pin_count)
1320 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001321 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001322
Chris Wilson8e934db2011-01-24 12:34:00 +00001323 error->active_bo = NULL;
1324 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001325 if (i) {
1326 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001327 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001328 if (error->active_bo)
1329 error->pinned_bo =
1330 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001331 }
1332
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001333 if (error->active_bo)
1334 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001335 capture_active_bo(error->active_bo,
1336 error->active_bo_count,
1337 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001338
1339 if (error->pinned_bo)
1340 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001341 capture_pinned_bo(error->pinned_bo,
1342 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001343 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001344
Jesse Barnes8a905232009-07-11 16:48:03 -04001345 do_gettimeofday(&error->time);
1346
Chris Wilson6ef3d422010-08-04 20:26:07 +01001347 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001348 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001349
Daniel Vetter99584db2012-11-14 17:14:04 +01001350 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1351 if (dev_priv->gpu_error.first_error == NULL) {
1352 dev_priv->gpu_error.first_error = error;
Chris Wilson9df30792010-02-18 10:24:56 +00001353 error = NULL;
1354 }
Daniel Vetter99584db2012-11-14 17:14:04 +01001355 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001356
1357 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001358 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001359}
1360
1361void i915_destroy_error_state(struct drm_device *dev)
1362{
1363 struct drm_i915_private *dev_priv = dev->dev_private;
1364 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001365 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001366
Daniel Vetter99584db2012-11-14 17:14:04 +01001367 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1368 error = dev_priv->gpu_error.first_error;
1369 dev_priv->gpu_error.first_error = NULL;
1370 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001371
1372 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001373 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001374}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001375#else
1376#define i915_capture_error_state(x)
1377#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001378
Chris Wilson35aed2e2010-05-27 13:18:12 +01001379static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001380{
1381 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001382 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001383 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001384 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001385
Chris Wilson35aed2e2010-05-27 13:18:12 +01001386 if (!eir)
1387 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001388
Joe Perchesa70491c2012-03-18 13:00:11 -07001389 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001390
Ben Widawskybd9854f2012-08-23 15:18:09 -07001391 i915_get_extra_instdone(dev, instdone);
1392
Jesse Barnes8a905232009-07-11 16:48:03 -04001393 if (IS_G4X(dev)) {
1394 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1395 u32 ipeir = I915_READ(IPEIR_I965);
1396
Joe Perchesa70491c2012-03-18 13:00:11 -07001397 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1398 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001399 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1400 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001401 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001402 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001403 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001404 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001405 }
1406 if (eir & GM45_ERROR_PAGE_TABLE) {
1407 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001408 pr_err("page table error\n");
1409 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001410 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001411 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001412 }
1413 }
1414
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001415 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001416 if (eir & I915_ERROR_PAGE_TABLE) {
1417 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001418 pr_err("page table error\n");
1419 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001420 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001421 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001422 }
1423 }
1424
1425 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001426 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001427 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001428 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001429 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001430 /* pipestat has already been acked */
1431 }
1432 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001433 pr_err("instruction error\n");
1434 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001435 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1436 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001437 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001438 u32 ipeir = I915_READ(IPEIR);
1439
Joe Perchesa70491c2012-03-18 13:00:11 -07001440 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1441 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001442 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001443 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001444 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001445 } else {
1446 u32 ipeir = I915_READ(IPEIR_I965);
1447
Joe Perchesa70491c2012-03-18 13:00:11 -07001448 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1449 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001450 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001451 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001452 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001453 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001454 }
1455 }
1456
1457 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001458 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001459 eir = I915_READ(EIR);
1460 if (eir) {
1461 /*
1462 * some errors might have become stuck,
1463 * mask them.
1464 */
1465 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1466 I915_WRITE(EMR, I915_READ(EMR) | eir);
1467 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1468 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001469}
1470
1471/**
1472 * i915_handle_error - handle an error interrupt
1473 * @dev: drm device
1474 *
1475 * Do some basic checking of regsiter state at error interrupt time and
1476 * dump it to the syslog. Also call i915_capture_error_state() to make
1477 * sure we get a record and make it available in debugfs. Fire a uevent
1478 * so userspace knows something bad happened (should trigger collection
1479 * of a ring dump etc.).
1480 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001481void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001482{
1483 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001484 struct intel_ring_buffer *ring;
1485 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001486
1487 i915_capture_error_state(dev);
1488 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001489
Ben Gamariba1234d2009-09-14 17:48:47 -04001490 if (wedged) {
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001491 atomic_set(&dev_priv->gpu_error.reset_counter,
1492 I915_RESET_IN_PROGRESS_FLAG);
Ben Gamariba1234d2009-09-14 17:48:47 -04001493
Ben Gamari11ed50e2009-09-14 17:48:45 -04001494 /*
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001495 * Wakeup waiting processes so that the reset work item
1496 * doesn't deadlock trying to grab various locks.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001497 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001498 for_each_ring(ring, dev_priv, i)
1499 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001500 }
1501
Daniel Vetter99584db2012-11-14 17:14:04 +01001502 queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001503}
1504
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001505static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1506{
1507 drm_i915_private_t *dev_priv = dev->dev_private;
1508 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1509 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001510 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001511 struct intel_unpin_work *work;
1512 unsigned long flags;
1513 bool stall_detected;
1514
1515 /* Ignore early vblank irqs */
1516 if (intel_crtc == NULL)
1517 return;
1518
1519 spin_lock_irqsave(&dev->event_lock, flags);
1520 work = intel_crtc->unpin_work;
1521
Chris Wilsone7d841c2012-12-03 11:36:30 +00001522 if (work == NULL ||
1523 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1524 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001525 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1526 spin_unlock_irqrestore(&dev->event_lock, flags);
1527 return;
1528 }
1529
1530 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001531 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001532 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001533 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001534 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1535 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001536 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001537 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001538 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001539 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001540 crtc->x * crtc->fb->bits_per_pixel/8);
1541 }
1542
1543 spin_unlock_irqrestore(&dev->event_lock, flags);
1544
1545 if (stall_detected) {
1546 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1547 intel_prepare_page_flip(dev, intel_crtc->plane);
1548 }
1549}
1550
Keith Packard42f52ef2008-10-18 19:39:29 -07001551/* Called from drm generic code, passed 'crtc' which
1552 * we use as a pipe index
1553 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001554static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001555{
1556 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001557 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001558
Chris Wilson5eddb702010-09-11 13:48:45 +01001559 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001560 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001561
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001562 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001563 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001564 i915_enable_pipestat(dev_priv, pipe,
1565 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001566 else
Keith Packard7c463582008-11-04 02:03:27 -08001567 i915_enable_pipestat(dev_priv, pipe,
1568 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001569
1570 /* maintain vblank delivery even in deep C-states */
1571 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001572 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001573 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001574
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001575 return 0;
1576}
1577
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001578static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001579{
1580 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1581 unsigned long irqflags;
1582
1583 if (!i915_pipe_enabled(dev, pipe))
1584 return -EINVAL;
1585
1586 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1587 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001588 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001589 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1590
1591 return 0;
1592}
1593
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001594static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001595{
1596 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1597 unsigned long irqflags;
1598
1599 if (!i915_pipe_enabled(dev, pipe))
1600 return -EINVAL;
1601
1602 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001603 ironlake_enable_display_irq(dev_priv,
1604 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001605 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1606
1607 return 0;
1608}
1609
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001610static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1611{
1612 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1613 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001614 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001615
1616 if (!i915_pipe_enabled(dev, pipe))
1617 return -EINVAL;
1618
1619 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001620 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001621 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001622 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001623 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001624 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001625 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001626 i915_enable_pipestat(dev_priv, pipe,
1627 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001628 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1629
1630 return 0;
1631}
1632
Keith Packard42f52ef2008-10-18 19:39:29 -07001633/* Called from drm generic code, passed 'crtc' which
1634 * we use as a pipe index
1635 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001636static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001637{
1638 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001639 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001640
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001641 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001642 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001643 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001644
Jesse Barnesf796cf82011-04-07 13:58:17 -07001645 i915_disable_pipestat(dev_priv, pipe,
1646 PIPE_VBLANK_INTERRUPT_ENABLE |
1647 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1648 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1649}
1650
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001651static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001652{
1653 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1654 unsigned long irqflags;
1655
1656 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1657 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001658 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001659 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001660}
1661
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001662static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001663{
1664 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1665 unsigned long irqflags;
1666
1667 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001668 ironlake_disable_display_irq(dev_priv,
1669 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001670 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1671}
1672
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001673static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1674{
1675 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1676 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001677 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001678
1679 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001680 i915_disable_pipestat(dev_priv, pipe,
1681 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001682 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001683 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001684 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001685 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001686 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001687 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001688 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1689}
1690
Chris Wilson893eead2010-10-27 14:44:35 +01001691static u32
1692ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001693{
Chris Wilson893eead2010-10-27 14:44:35 +01001694 return list_entry(ring->request_list.prev,
1695 struct drm_i915_gem_request, list)->seqno;
1696}
1697
1698static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1699{
1700 if (list_empty(&ring->request_list) ||
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001701 i915_seqno_passed(ring->get_seqno(ring, false),
1702 ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01001703 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001704 if (waitqueue_active(&ring->irq_queue)) {
1705 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1706 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001707 wake_up_all(&ring->irq_queue);
1708 *err = true;
1709 }
1710 return true;
1711 }
1712 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001713}
1714
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001715static bool kick_ring(struct intel_ring_buffer *ring)
1716{
1717 struct drm_device *dev = ring->dev;
1718 struct drm_i915_private *dev_priv = dev->dev_private;
1719 u32 tmp = I915_READ_CTL(ring);
1720 if (tmp & RING_WAIT) {
1721 DRM_ERROR("Kicking stuck wait on %s\n",
1722 ring->name);
1723 I915_WRITE_CTL(ring, tmp);
1724 return true;
1725 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001726 return false;
1727}
1728
Chris Wilsond1e61e72012-04-10 17:00:41 +01001729static bool i915_hangcheck_hung(struct drm_device *dev)
1730{
1731 drm_i915_private_t *dev_priv = dev->dev_private;
1732
Daniel Vetter99584db2012-11-14 17:14:04 +01001733 if (dev_priv->gpu_error.hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001734 bool hung = true;
1735
Chris Wilsond1e61e72012-04-10 17:00:41 +01001736 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1737 i915_handle_error(dev, true);
1738
1739 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001740 struct intel_ring_buffer *ring;
1741 int i;
1742
Chris Wilsond1e61e72012-04-10 17:00:41 +01001743 /* Is the chip hanging on a WAIT_FOR_EVENT?
1744 * If so we can simply poke the RB_WAIT bit
1745 * and break the hang. This should work on
1746 * all but the second generation chipsets.
1747 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001748 for_each_ring(ring, dev_priv, i)
1749 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001750 }
1751
Chris Wilsonb4519512012-05-11 14:29:30 +01001752 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001753 }
1754
1755 return false;
1756}
1757
Ben Gamarif65d9422009-09-14 17:48:44 -04001758/**
1759 * This is called when the chip hasn't reported back with completed
1760 * batchbuffers in a long time. The first time this is called we simply record
1761 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1762 * again, we assume the chip is wedged and try to fix it.
1763 */
1764void i915_hangcheck_elapsed(unsigned long data)
1765{
1766 struct drm_device *dev = (struct drm_device *)data;
1767 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001768 uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
Chris Wilsonb4519512012-05-11 14:29:30 +01001769 struct intel_ring_buffer *ring;
1770 bool err = false, idle;
1771 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001772
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001773 if (!i915_enable_hangcheck)
1774 return;
1775
Chris Wilsonb4519512012-05-11 14:29:30 +01001776 memset(acthd, 0, sizeof(acthd));
1777 idle = true;
1778 for_each_ring(ring, dev_priv, i) {
1779 idle &= i915_hangcheck_ring_idle(ring, &err);
1780 acthd[i] = intel_ring_get_active_head(ring);
1781 }
1782
Chris Wilson893eead2010-10-27 14:44:35 +01001783 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001784 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001785 if (err) {
1786 if (i915_hangcheck_hung(dev))
1787 return;
1788
Chris Wilson893eead2010-10-27 14:44:35 +01001789 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001790 }
1791
Daniel Vetter99584db2012-11-14 17:14:04 +01001792 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001793 return;
1794 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001795
Ben Widawskybd9854f2012-08-23 15:18:09 -07001796 i915_get_extra_instdone(dev, instdone);
Daniel Vetter99584db2012-11-14 17:14:04 +01001797 if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
1798 sizeof(acthd)) == 0 &&
1799 memcmp(dev_priv->gpu_error.prev_instdone, instdone,
1800 sizeof(instdone)) == 0) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001801 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001802 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001803 } else {
Daniel Vetter99584db2012-11-14 17:14:04 +01001804 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001805
Daniel Vetter99584db2012-11-14 17:14:04 +01001806 memcpy(dev_priv->gpu_error.last_acthd, acthd,
1807 sizeof(acthd));
1808 memcpy(dev_priv->gpu_error.prev_instdone, instdone,
1809 sizeof(instdone));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001810 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001811
Chris Wilson893eead2010-10-27 14:44:35 +01001812repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001813 /* Reset timer case chip hangs without another request being added */
Daniel Vetter99584db2012-11-14 17:14:04 +01001814 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01001815 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04001816}
1817
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818/* drm_dma.h hooks
1819*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001820static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001821{
1822 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1823
Jesse Barnes46979952011-04-07 13:53:55 -07001824 atomic_set(&dev_priv->irq_received, 0);
1825
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001826 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001827
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001828 /* XXX hotplug from PCH */
1829
1830 I915_WRITE(DEIMR, 0xffffffff);
1831 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001832 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001833
1834 /* and GT */
1835 I915_WRITE(GTIMR, 0xffffffff);
1836 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001837 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001838
1839 /* south display irq */
1840 I915_WRITE(SDEIMR, 0xffffffff);
1841 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001842 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001843}
1844
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001845static void valleyview_irq_preinstall(struct drm_device *dev)
1846{
1847 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1848 int pipe;
1849
1850 atomic_set(&dev_priv->irq_received, 0);
1851
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001852 /* VLV magic */
1853 I915_WRITE(VLV_IMR, 0);
1854 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1855 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1856 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1857
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001858 /* and GT */
1859 I915_WRITE(GTIIR, I915_READ(GTIIR));
1860 I915_WRITE(GTIIR, I915_READ(GTIIR));
1861 I915_WRITE(GTIMR, 0xffffffff);
1862 I915_WRITE(GTIER, 0x0);
1863 POSTING_READ(GTIER);
1864
1865 I915_WRITE(DPINVGTT, 0xff);
1866
1867 I915_WRITE(PORT_HOTPLUG_EN, 0);
1868 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1869 for_each_pipe(pipe)
1870 I915_WRITE(PIPESTAT(pipe), 0xffff);
1871 I915_WRITE(VLV_IIR, 0xffffffff);
1872 I915_WRITE(VLV_IMR, 0xffffffff);
1873 I915_WRITE(VLV_IER, 0x0);
1874 POSTING_READ(VLV_IER);
1875}
1876
Keith Packard7fe0b972011-09-19 13:31:02 -07001877/*
1878 * Enable digital hotplug on the PCH, and configure the DP short pulse
1879 * duration to 2ms (which is the minimum in the Display Port spec)
1880 *
1881 * This register is the same on all known PCH chips.
1882 */
1883
1884static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1885{
1886 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1887 u32 hotplug;
1888
1889 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1890 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1891 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1892 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1893 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1894 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1895}
1896
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001897static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001898{
1899 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1900 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001901 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Daniel Vetterce99c252012-12-01 13:53:47 +01001902 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
1903 DE_AUX_CHANNEL_A;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001904 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001905 u32 hotplug_mask;
Egbert Eichaf5163a2013-01-10 10:02:39 -05001906 u32 pch_irq_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001907
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001908 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001909
1910 /* should always can generate irq */
1911 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001912 I915_WRITE(DEIMR, dev_priv->irq_mask);
1913 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001914 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001915
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001916 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001917
1918 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001919 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001920
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001921 if (IS_GEN6(dev))
1922 render_irqs =
1923 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001924 GEN6_BSD_USER_INTERRUPT |
1925 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001926 else
1927 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001928 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001929 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001930 GT_BSD_USER_INTERRUPT;
1931 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001932 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001933
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001934 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001935 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1936 SDE_PORTB_HOTPLUG_CPT |
1937 SDE_PORTC_HOTPLUG_CPT |
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001938 SDE_PORTD_HOTPLUG_CPT |
Daniel Vetterce99c252012-12-01 13:53:47 +01001939 SDE_GMBUS_CPT |
1940 SDE_AUX_MASK_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001941 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001942 hotplug_mask = (SDE_CRT_HOTPLUG |
1943 SDE_PORTB_HOTPLUG |
1944 SDE_PORTC_HOTPLUG |
1945 SDE_PORTD_HOTPLUG |
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001946 SDE_GMBUS |
Chris Wilson9035a972011-02-16 09:36:05 +00001947 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001948 }
1949
Egbert Eichaf5163a2013-01-10 10:02:39 -05001950 pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001951
1952 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Egbert Eichaf5163a2013-01-10 10:02:39 -05001953 I915_WRITE(SDEIMR, pch_irq_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001954 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001955 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001956
Keith Packard7fe0b972011-09-19 13:31:02 -07001957 ironlake_enable_pch_hotplug(dev);
1958
Jesse Barnesf97108d2010-01-29 11:27:07 -08001959 if (IS_IRONLAKE_M(dev)) {
1960 /* Clear & enable PCU event interrupts */
1961 I915_WRITE(DEIIR, DE_PCU_EVENT);
1962 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1963 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1964 }
1965
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001966 return 0;
1967}
1968
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001969static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001970{
1971 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1972 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01001973 u32 display_mask =
1974 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
1975 DE_PLANEC_FLIP_DONE_IVB |
1976 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetterce99c252012-12-01 13:53:47 +01001977 DE_PLANEA_FLIP_DONE_IVB |
1978 DE_AUX_CHANNEL_A_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001979 u32 render_irqs;
1980 u32 hotplug_mask;
Egbert Eichaf5163a2013-01-10 10:02:39 -05001981 u32 pch_irq_mask;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001982
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001983 dev_priv->irq_mask = ~display_mask;
1984
1985 /* should always can generate irq */
1986 I915_WRITE(DEIIR, I915_READ(DEIIR));
1987 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01001988 I915_WRITE(DEIER,
1989 display_mask |
1990 DE_PIPEC_VBLANK_IVB |
1991 DE_PIPEB_VBLANK_IVB |
1992 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001993 POSTING_READ(DEIER);
1994
Ben Widawsky15b9f802012-05-25 16:56:23 -07001995 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001996
1997 I915_WRITE(GTIIR, I915_READ(GTIIR));
1998 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1999
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002000 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07002001 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002002 I915_WRITE(GTIER, render_irqs);
2003 POSTING_READ(GTIER);
2004
2005 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
2006 SDE_PORTB_HOTPLUG_CPT |
2007 SDE_PORTC_HOTPLUG_CPT |
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002008 SDE_PORTD_HOTPLUG_CPT |
Daniel Vetterce99c252012-12-01 13:53:47 +01002009 SDE_GMBUS_CPT |
2010 SDE_AUX_MASK_CPT);
Egbert Eichaf5163a2013-01-10 10:02:39 -05002011 pch_irq_mask = ~hotplug_mask;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002012
2013 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Egbert Eichaf5163a2013-01-10 10:02:39 -05002014 I915_WRITE(SDEIMR, pch_irq_mask);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002015 I915_WRITE(SDEIER, hotplug_mask);
2016 POSTING_READ(SDEIER);
2017
Keith Packard7fe0b972011-09-19 13:31:02 -07002018 ironlake_enable_pch_hotplug(dev);
2019
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002020 return 0;
2021}
2022
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002023static int valleyview_irq_postinstall(struct drm_device *dev)
2024{
2025 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002026 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002027 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002028 u32 render_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002029 u16 msid;
2030
2031 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002032 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2033 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2034 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002035 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2036
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002037 /*
2038 *Leave vblank interrupts masked initially. enable/disable will
2039 * toggle them based on usage.
2040 */
2041 dev_priv->irq_mask = (~enable_mask) |
2042 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2043 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002044
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002045 dev_priv->pipestat[0] = 0;
2046 dev_priv->pipestat[1] = 0;
2047
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002048 /* Hack for broken MSIs on VLV */
2049 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
2050 pci_read_config_word(dev->pdev, 0x98, &msid);
2051 msid &= 0xff; /* mask out delivery bits */
2052 msid |= (1<<14);
2053 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
2054
Daniel Vetter20afbda2012-12-11 14:05:07 +01002055 I915_WRITE(PORT_HOTPLUG_EN, 0);
2056 POSTING_READ(PORT_HOTPLUG_EN);
2057
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002058 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2059 I915_WRITE(VLV_IER, enable_mask);
2060 I915_WRITE(VLV_IIR, 0xffffffff);
2061 I915_WRITE(PIPESTAT(0), 0xffff);
2062 I915_WRITE(PIPESTAT(1), 0xffff);
2063 POSTING_READ(VLV_IER);
2064
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002065 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002066 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002067 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2068
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002069 I915_WRITE(VLV_IIR, 0xffffffff);
2070 I915_WRITE(VLV_IIR, 0xffffffff);
2071
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002072 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002073 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002074
2075 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2076 GEN6_BLITTER_USER_INTERRUPT;
2077 I915_WRITE(GTIER, render_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002078 POSTING_READ(GTIER);
2079
2080 /* ack & enable invalid PTE error interrupts */
2081#if 0 /* FIXME: add support to irq handler for checking these bits */
2082 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2083 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2084#endif
2085
2086 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002087
2088 return 0;
2089}
2090
2091static void valleyview_hpd_irq_setup(struct drm_device *dev)
2092{
2093 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2094 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2095
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002096 /* Note HDMI and DP share bits */
2097 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2098 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2099 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2100 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2101 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2102 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302103 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002104 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302105 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002106 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2107 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2108 hotplug_en |= CRT_HOTPLUG_INT_EN;
2109 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2110 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002111
2112 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002113}
2114
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002115static void valleyview_irq_uninstall(struct drm_device *dev)
2116{
2117 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2118 int pipe;
2119
2120 if (!dev_priv)
2121 return;
2122
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002123 for_each_pipe(pipe)
2124 I915_WRITE(PIPESTAT(pipe), 0xffff);
2125
2126 I915_WRITE(HWSTAM, 0xffffffff);
2127 I915_WRITE(PORT_HOTPLUG_EN, 0);
2128 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2129 for_each_pipe(pipe)
2130 I915_WRITE(PIPESTAT(pipe), 0xffff);
2131 I915_WRITE(VLV_IIR, 0xffffffff);
2132 I915_WRITE(VLV_IMR, 0xffffffff);
2133 I915_WRITE(VLV_IER, 0x0);
2134 POSTING_READ(VLV_IER);
2135}
2136
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002137static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002138{
2139 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002140
2141 if (!dev_priv)
2142 return;
2143
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002144 I915_WRITE(HWSTAM, 0xffffffff);
2145
2146 I915_WRITE(DEIMR, 0xffffffff);
2147 I915_WRITE(DEIER, 0x0);
2148 I915_WRITE(DEIIR, I915_READ(DEIIR));
2149
2150 I915_WRITE(GTIMR, 0xffffffff);
2151 I915_WRITE(GTIER, 0x0);
2152 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002153
2154 I915_WRITE(SDEIMR, 0xffffffff);
2155 I915_WRITE(SDEIER, 0x0);
2156 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002157}
2158
Chris Wilsonc2798b12012-04-22 21:13:57 +01002159static void i8xx_irq_preinstall(struct drm_device * dev)
2160{
2161 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2162 int pipe;
2163
2164 atomic_set(&dev_priv->irq_received, 0);
2165
2166 for_each_pipe(pipe)
2167 I915_WRITE(PIPESTAT(pipe), 0);
2168 I915_WRITE16(IMR, 0xffff);
2169 I915_WRITE16(IER, 0x0);
2170 POSTING_READ16(IER);
2171}
2172
2173static int i8xx_irq_postinstall(struct drm_device *dev)
2174{
2175 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2176
Chris Wilsonc2798b12012-04-22 21:13:57 +01002177 dev_priv->pipestat[0] = 0;
2178 dev_priv->pipestat[1] = 0;
2179
2180 I915_WRITE16(EMR,
2181 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2182
2183 /* Unmask the interrupts that we always want on. */
2184 dev_priv->irq_mask =
2185 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2186 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2187 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2188 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2189 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2190 I915_WRITE16(IMR, dev_priv->irq_mask);
2191
2192 I915_WRITE16(IER,
2193 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2194 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2195 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2196 I915_USER_INTERRUPT);
2197 POSTING_READ16(IER);
2198
2199 return 0;
2200}
2201
Daniel Vetterff1f5252012-10-02 15:10:55 +02002202static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002203{
2204 struct drm_device *dev = (struct drm_device *) arg;
2205 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002206 u16 iir, new_iir;
2207 u32 pipe_stats[2];
2208 unsigned long irqflags;
2209 int irq_received;
2210 int pipe;
2211 u16 flip_mask =
2212 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2213 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2214
2215 atomic_inc(&dev_priv->irq_received);
2216
2217 iir = I915_READ16(IIR);
2218 if (iir == 0)
2219 return IRQ_NONE;
2220
2221 while (iir & ~flip_mask) {
2222 /* Can't rely on pipestat interrupt bit in iir as it might
2223 * have been cleared after the pipestat interrupt was received.
2224 * It doesn't set the bit in iir again, but it still produces
2225 * interrupts (for non-MSI).
2226 */
2227 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2228 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2229 i915_handle_error(dev, false);
2230
2231 for_each_pipe(pipe) {
2232 int reg = PIPESTAT(pipe);
2233 pipe_stats[pipe] = I915_READ(reg);
2234
2235 /*
2236 * Clear the PIPE*STAT regs before the IIR
2237 */
2238 if (pipe_stats[pipe] & 0x8000ffff) {
2239 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2240 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2241 pipe_name(pipe));
2242 I915_WRITE(reg, pipe_stats[pipe]);
2243 irq_received = 1;
2244 }
2245 }
2246 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2247
2248 I915_WRITE16(IIR, iir & ~flip_mask);
2249 new_iir = I915_READ16(IIR); /* Flush posted writes */
2250
Daniel Vetterd05c6172012-04-26 23:28:09 +02002251 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002252
2253 if (iir & I915_USER_INTERRUPT)
2254 notify_ring(dev, &dev_priv->ring[RCS]);
2255
2256 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2257 drm_handle_vblank(dev, 0)) {
2258 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2259 intel_prepare_page_flip(dev, 0);
2260 intel_finish_page_flip(dev, 0);
2261 flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2262 }
2263 }
2264
2265 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2266 drm_handle_vblank(dev, 1)) {
2267 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2268 intel_prepare_page_flip(dev, 1);
2269 intel_finish_page_flip(dev, 1);
2270 flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2271 }
2272 }
2273
2274 iir = new_iir;
2275 }
2276
2277 return IRQ_HANDLED;
2278}
2279
2280static void i8xx_irq_uninstall(struct drm_device * dev)
2281{
2282 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2283 int pipe;
2284
Chris Wilsonc2798b12012-04-22 21:13:57 +01002285 for_each_pipe(pipe) {
2286 /* Clear enable bits; then clear status bits */
2287 I915_WRITE(PIPESTAT(pipe), 0);
2288 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2289 }
2290 I915_WRITE16(IMR, 0xffff);
2291 I915_WRITE16(IER, 0x0);
2292 I915_WRITE16(IIR, I915_READ16(IIR));
2293}
2294
Chris Wilsona266c7d2012-04-24 22:59:44 +01002295static void i915_irq_preinstall(struct drm_device * dev)
2296{
2297 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2298 int pipe;
2299
2300 atomic_set(&dev_priv->irq_received, 0);
2301
2302 if (I915_HAS_HOTPLUG(dev)) {
2303 I915_WRITE(PORT_HOTPLUG_EN, 0);
2304 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2305 }
2306
Chris Wilson00d98eb2012-04-24 22:59:48 +01002307 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002308 for_each_pipe(pipe)
2309 I915_WRITE(PIPESTAT(pipe), 0);
2310 I915_WRITE(IMR, 0xffffffff);
2311 I915_WRITE(IER, 0x0);
2312 POSTING_READ(IER);
2313}
2314
2315static int i915_irq_postinstall(struct drm_device *dev)
2316{
2317 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002318 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002319
Chris Wilsona266c7d2012-04-24 22:59:44 +01002320 dev_priv->pipestat[0] = 0;
2321 dev_priv->pipestat[1] = 0;
2322
Chris Wilson38bde182012-04-24 22:59:50 +01002323 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2324
2325 /* Unmask the interrupts that we always want on. */
2326 dev_priv->irq_mask =
2327 ~(I915_ASLE_INTERRUPT |
2328 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2329 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2330 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2331 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2332 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2333
2334 enable_mask =
2335 I915_ASLE_INTERRUPT |
2336 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2337 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2338 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2339 I915_USER_INTERRUPT;
2340
Chris Wilsona266c7d2012-04-24 22:59:44 +01002341 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002342 I915_WRITE(PORT_HOTPLUG_EN, 0);
2343 POSTING_READ(PORT_HOTPLUG_EN);
2344
Chris Wilsona266c7d2012-04-24 22:59:44 +01002345 /* Enable in IER... */
2346 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2347 /* and unmask in IMR */
2348 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2349 }
2350
Chris Wilsona266c7d2012-04-24 22:59:44 +01002351 I915_WRITE(IMR, dev_priv->irq_mask);
2352 I915_WRITE(IER, enable_mask);
2353 POSTING_READ(IER);
2354
Daniel Vetter20afbda2012-12-11 14:05:07 +01002355 intel_opregion_enable_asle(dev);
2356
2357 return 0;
2358}
2359
2360static void i915_hpd_irq_setup(struct drm_device *dev)
2361{
2362 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2363 u32 hotplug_en;
2364
Chris Wilsona266c7d2012-04-24 22:59:44 +01002365 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002366 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002367
Chris Wilsona266c7d2012-04-24 22:59:44 +01002368 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2369 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2370 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2371 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2372 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2373 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002374 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002375 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002376 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002377 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2378 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2379 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002380 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2381 }
2382
2383 /* Ignore TV since it's buggy */
2384
2385 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2386 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002387}
2388
Daniel Vetterff1f5252012-10-02 15:10:55 +02002389static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002390{
2391 struct drm_device *dev = (struct drm_device *) arg;
2392 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002393 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002394 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002395 u32 flip_mask =
2396 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2397 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2398 u32 flip[2] = {
2399 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
2400 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
2401 };
2402 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002403
2404 atomic_inc(&dev_priv->irq_received);
2405
2406 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002407 do {
2408 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002409 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002410
2411 /* Can't rely on pipestat interrupt bit in iir as it might
2412 * have been cleared after the pipestat interrupt was received.
2413 * It doesn't set the bit in iir again, but it still produces
2414 * interrupts (for non-MSI).
2415 */
2416 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2417 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2418 i915_handle_error(dev, false);
2419
2420 for_each_pipe(pipe) {
2421 int reg = PIPESTAT(pipe);
2422 pipe_stats[pipe] = I915_READ(reg);
2423
Chris Wilson38bde182012-04-24 22:59:50 +01002424 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002425 if (pipe_stats[pipe] & 0x8000ffff) {
2426 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2427 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2428 pipe_name(pipe));
2429 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002430 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002431 }
2432 }
2433 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2434
2435 if (!irq_received)
2436 break;
2437
Chris Wilsona266c7d2012-04-24 22:59:44 +01002438 /* Consume port. Then clear IIR or we'll miss events */
2439 if ((I915_HAS_HOTPLUG(dev)) &&
2440 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2441 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2442
2443 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2444 hotplug_status);
2445 if (hotplug_status & dev_priv->hotplug_supported_mask)
2446 queue_work(dev_priv->wq,
2447 &dev_priv->hotplug_work);
2448
2449 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002450 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002451 }
2452
Chris Wilson38bde182012-04-24 22:59:50 +01002453 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002454 new_iir = I915_READ(IIR); /* Flush posted writes */
2455
Chris Wilsona266c7d2012-04-24 22:59:44 +01002456 if (iir & I915_USER_INTERRUPT)
2457 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002458
Chris Wilsona266c7d2012-04-24 22:59:44 +01002459 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002460 int plane = pipe;
2461 if (IS_MOBILE(dev))
2462 plane = !plane;
Chris Wilson8291ee92012-04-24 22:59:47 +01002463 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002464 drm_handle_vblank(dev, pipe)) {
Chris Wilson38bde182012-04-24 22:59:50 +01002465 if (iir & flip[plane]) {
2466 intel_prepare_page_flip(dev, plane);
2467 intel_finish_page_flip(dev, pipe);
2468 flip_mask &= ~flip[plane];
2469 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002470 }
2471
2472 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2473 blc_event = true;
2474 }
2475
Chris Wilsona266c7d2012-04-24 22:59:44 +01002476 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2477 intel_opregion_asle_intr(dev);
2478
2479 /* With MSI, interrupts are only generated when iir
2480 * transitions from zero to nonzero. If another bit got
2481 * set while we were handling the existing iir bits, then
2482 * we would never get another interrupt.
2483 *
2484 * This is fine on non-MSI as well, as if we hit this path
2485 * we avoid exiting the interrupt handler only to generate
2486 * another one.
2487 *
2488 * Note that for MSI this could cause a stray interrupt report
2489 * if an interrupt landed in the time between writing IIR and
2490 * the posting read. This should be rare enough to never
2491 * trigger the 99% of 100,000 interrupts test for disabling
2492 * stray interrupts.
2493 */
Chris Wilson38bde182012-04-24 22:59:50 +01002494 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002495 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002496 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002497
Daniel Vetterd05c6172012-04-26 23:28:09 +02002498 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002499
Chris Wilsona266c7d2012-04-24 22:59:44 +01002500 return ret;
2501}
2502
2503static void i915_irq_uninstall(struct drm_device * dev)
2504{
2505 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2506 int pipe;
2507
Chris Wilsona266c7d2012-04-24 22:59:44 +01002508 if (I915_HAS_HOTPLUG(dev)) {
2509 I915_WRITE(PORT_HOTPLUG_EN, 0);
2510 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2511 }
2512
Chris Wilson00d98eb2012-04-24 22:59:48 +01002513 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002514 for_each_pipe(pipe) {
2515 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002516 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002517 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2518 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002519 I915_WRITE(IMR, 0xffffffff);
2520 I915_WRITE(IER, 0x0);
2521
Chris Wilsona266c7d2012-04-24 22:59:44 +01002522 I915_WRITE(IIR, I915_READ(IIR));
2523}
2524
2525static void i965_irq_preinstall(struct drm_device * dev)
2526{
2527 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2528 int pipe;
2529
2530 atomic_set(&dev_priv->irq_received, 0);
2531
Chris Wilsonadca4732012-05-11 18:01:31 +01002532 I915_WRITE(PORT_HOTPLUG_EN, 0);
2533 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002534
2535 I915_WRITE(HWSTAM, 0xeffe);
2536 for_each_pipe(pipe)
2537 I915_WRITE(PIPESTAT(pipe), 0);
2538 I915_WRITE(IMR, 0xffffffff);
2539 I915_WRITE(IER, 0x0);
2540 POSTING_READ(IER);
2541}
2542
2543static int i965_irq_postinstall(struct drm_device *dev)
2544{
2545 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002546 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002547 u32 error_mask;
2548
Chris Wilsona266c7d2012-04-24 22:59:44 +01002549 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002550 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002551 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002552 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2553 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2554 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2555 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2556 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2557
2558 enable_mask = ~dev_priv->irq_mask;
2559 enable_mask |= I915_USER_INTERRUPT;
2560
2561 if (IS_G4X(dev))
2562 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002563
2564 dev_priv->pipestat[0] = 0;
2565 dev_priv->pipestat[1] = 0;
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002566 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002567
Chris Wilsona266c7d2012-04-24 22:59:44 +01002568 /*
2569 * Enable some error detection, note the instruction error mask
2570 * bit is reserved, so we leave it masked.
2571 */
2572 if (IS_G4X(dev)) {
2573 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2574 GM45_ERROR_MEM_PRIV |
2575 GM45_ERROR_CP_PRIV |
2576 I915_ERROR_MEMORY_REFRESH);
2577 } else {
2578 error_mask = ~(I915_ERROR_PAGE_TABLE |
2579 I915_ERROR_MEMORY_REFRESH);
2580 }
2581 I915_WRITE(EMR, error_mask);
2582
2583 I915_WRITE(IMR, dev_priv->irq_mask);
2584 I915_WRITE(IER, enable_mask);
2585 POSTING_READ(IER);
2586
Daniel Vetter20afbda2012-12-11 14:05:07 +01002587 I915_WRITE(PORT_HOTPLUG_EN, 0);
2588 POSTING_READ(PORT_HOTPLUG_EN);
2589
2590 intel_opregion_enable_asle(dev);
2591
2592 return 0;
2593}
2594
2595static void i965_hpd_irq_setup(struct drm_device *dev)
2596{
2597 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2598 u32 hotplug_en;
2599
Chris Wilsonadca4732012-05-11 18:01:31 +01002600 /* Note HDMI and DP share hotplug bits */
2601 hotplug_en = 0;
2602 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2603 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2604 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2605 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2606 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2607 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002608 if (IS_G4X(dev)) {
2609 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2610 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2611 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2612 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2613 } else {
2614 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2615 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2616 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2617 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2618 }
Chris Wilsonadca4732012-05-11 18:01:31 +01002619 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2620 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002621
Chris Wilsonadca4732012-05-11 18:01:31 +01002622 /* Programming the CRT detection parameters tends
2623 to generate a spurious hotplug event about three
2624 seconds later. So just do it once.
2625 */
2626 if (IS_G4X(dev))
2627 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2628 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002629 }
2630
Chris Wilsonadca4732012-05-11 18:01:31 +01002631 /* Ignore TV since it's buggy */
2632
2633 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002634}
2635
Daniel Vetterff1f5252012-10-02 15:10:55 +02002636static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002637{
2638 struct drm_device *dev = (struct drm_device *) arg;
2639 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002640 u32 iir, new_iir;
2641 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002642 unsigned long irqflags;
2643 int irq_received;
2644 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002645
2646 atomic_inc(&dev_priv->irq_received);
2647
2648 iir = I915_READ(IIR);
2649
Chris Wilsona266c7d2012-04-24 22:59:44 +01002650 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002651 bool blc_event = false;
2652
Chris Wilsona266c7d2012-04-24 22:59:44 +01002653 irq_received = iir != 0;
2654
2655 /* Can't rely on pipestat interrupt bit in iir as it might
2656 * have been cleared after the pipestat interrupt was received.
2657 * It doesn't set the bit in iir again, but it still produces
2658 * interrupts (for non-MSI).
2659 */
2660 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2661 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2662 i915_handle_error(dev, false);
2663
2664 for_each_pipe(pipe) {
2665 int reg = PIPESTAT(pipe);
2666 pipe_stats[pipe] = I915_READ(reg);
2667
2668 /*
2669 * Clear the PIPE*STAT regs before the IIR
2670 */
2671 if (pipe_stats[pipe] & 0x8000ffff) {
2672 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2673 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2674 pipe_name(pipe));
2675 I915_WRITE(reg, pipe_stats[pipe]);
2676 irq_received = 1;
2677 }
2678 }
2679 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2680
2681 if (!irq_received)
2682 break;
2683
2684 ret = IRQ_HANDLED;
2685
2686 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002687 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002688 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2689
2690 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2691 hotplug_status);
2692 if (hotplug_status & dev_priv->hotplug_supported_mask)
2693 queue_work(dev_priv->wq,
2694 &dev_priv->hotplug_work);
2695
2696 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2697 I915_READ(PORT_HOTPLUG_STAT);
2698 }
2699
2700 I915_WRITE(IIR, iir);
2701 new_iir = I915_READ(IIR); /* Flush posted writes */
2702
Chris Wilsona266c7d2012-04-24 22:59:44 +01002703 if (iir & I915_USER_INTERRUPT)
2704 notify_ring(dev, &dev_priv->ring[RCS]);
2705 if (iir & I915_BSD_USER_INTERRUPT)
2706 notify_ring(dev, &dev_priv->ring[VCS]);
2707
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002708 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002709 intel_prepare_page_flip(dev, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002710
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002711 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002712 intel_prepare_page_flip(dev, 1);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002713
2714 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002715 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002716 drm_handle_vblank(dev, pipe)) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002717 i915_pageflip_stall_check(dev, pipe);
2718 intel_finish_page_flip(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002719 }
2720
2721 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2722 blc_event = true;
2723 }
2724
2725
2726 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2727 intel_opregion_asle_intr(dev);
2728
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002729 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2730 gmbus_irq_handler(dev);
2731
Chris Wilsona266c7d2012-04-24 22:59:44 +01002732 /* With MSI, interrupts are only generated when iir
2733 * transitions from zero to nonzero. If another bit got
2734 * set while we were handling the existing iir bits, then
2735 * we would never get another interrupt.
2736 *
2737 * This is fine on non-MSI as well, as if we hit this path
2738 * we avoid exiting the interrupt handler only to generate
2739 * another one.
2740 *
2741 * Note that for MSI this could cause a stray interrupt report
2742 * if an interrupt landed in the time between writing IIR and
2743 * the posting read. This should be rare enough to never
2744 * trigger the 99% of 100,000 interrupts test for disabling
2745 * stray interrupts.
2746 */
2747 iir = new_iir;
2748 }
2749
Daniel Vetterd05c6172012-04-26 23:28:09 +02002750 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002751
Chris Wilsona266c7d2012-04-24 22:59:44 +01002752 return ret;
2753}
2754
2755static void i965_irq_uninstall(struct drm_device * dev)
2756{
2757 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2758 int pipe;
2759
2760 if (!dev_priv)
2761 return;
2762
Chris Wilsonadca4732012-05-11 18:01:31 +01002763 I915_WRITE(PORT_HOTPLUG_EN, 0);
2764 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002765
2766 I915_WRITE(HWSTAM, 0xffffffff);
2767 for_each_pipe(pipe)
2768 I915_WRITE(PIPESTAT(pipe), 0);
2769 I915_WRITE(IMR, 0xffffffff);
2770 I915_WRITE(IER, 0x0);
2771
2772 for_each_pipe(pipe)
2773 I915_WRITE(PIPESTAT(pipe),
2774 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2775 I915_WRITE(IIR, I915_READ(IIR));
2776}
2777
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002778void intel_irq_init(struct drm_device *dev)
2779{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002780 struct drm_i915_private *dev_priv = dev->dev_private;
2781
2782 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01002783 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002784 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002785 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002786
Daniel Vetter99584db2012-11-14 17:14:04 +01002787 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
2788 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01002789 (unsigned long) dev);
2790
Tomas Janousek97a19a22012-12-08 13:48:13 +01002791 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002792
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002793 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2794 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002795 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002796 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2797 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2798 }
2799
Keith Packardc3613de2011-08-12 17:05:54 -07002800 if (drm_core_check_feature(dev, DRIVER_MODESET))
2801 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2802 else
2803 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002804 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2805
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002806 if (IS_VALLEYVIEW(dev)) {
2807 dev->driver->irq_handler = valleyview_irq_handler;
2808 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2809 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2810 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2811 dev->driver->enable_vblank = valleyview_enable_vblank;
2812 dev->driver->disable_vblank = valleyview_disable_vblank;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002813 dev_priv->display.hpd_irq_setup = valleyview_hpd_irq_setup;
Daniel Vetter4a06e202012-12-01 13:53:40 +01002814 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002815 /* Share pre & uninstall handlers with ILK/SNB */
2816 dev->driver->irq_handler = ivybridge_irq_handler;
2817 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2818 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2819 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2820 dev->driver->enable_vblank = ivybridge_enable_vblank;
2821 dev->driver->disable_vblank = ivybridge_disable_vblank;
2822 } else if (HAS_PCH_SPLIT(dev)) {
2823 dev->driver->irq_handler = ironlake_irq_handler;
2824 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2825 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2826 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2827 dev->driver->enable_vblank = ironlake_enable_vblank;
2828 dev->driver->disable_vblank = ironlake_disable_vblank;
2829 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002830 if (INTEL_INFO(dev)->gen == 2) {
2831 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2832 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2833 dev->driver->irq_handler = i8xx_irq_handler;
2834 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002835 } else if (INTEL_INFO(dev)->gen == 3) {
2836 dev->driver->irq_preinstall = i915_irq_preinstall;
2837 dev->driver->irq_postinstall = i915_irq_postinstall;
2838 dev->driver->irq_uninstall = i915_irq_uninstall;
2839 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002840 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002841 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002842 dev->driver->irq_preinstall = i965_irq_preinstall;
2843 dev->driver->irq_postinstall = i965_irq_postinstall;
2844 dev->driver->irq_uninstall = i965_irq_uninstall;
2845 dev->driver->irq_handler = i965_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01002846 dev_priv->display.hpd_irq_setup = i965_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002847 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002848 dev->driver->enable_vblank = i915_enable_vblank;
2849 dev->driver->disable_vblank = i915_disable_vblank;
2850 }
2851}
Daniel Vetter20afbda2012-12-11 14:05:07 +01002852
2853void intel_hpd_init(struct drm_device *dev)
2854{
2855 struct drm_i915_private *dev_priv = dev->dev_private;
2856
2857 if (dev_priv->display.hpd_irq_setup)
2858 dev_priv->display.hpd_irq_setup(dev);
2859}