blob: 0fc8d616cefb948a8deb656f229326a2d93c1759 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080059 PIPE_C,
60 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070061};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070063
Paulo Zanonia5c961d2012-10-24 15:59:34 -020064enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
Jesse Barnes80824002009-09-10 15:28:06 -070072enum plane {
73 PLANE_A = 0,
74 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080075 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070076};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080078
Ville Syrjälä06da8da2013-04-17 17:48:51 +030079#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
Eugeni Dodonov2b139522012-03-29 12:32:22 -030081enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
Paulo Zanonib97186f2013-05-03 12:15:36 -030091enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
102};
103
104#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
105#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
106 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
107#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
108
Egbert Eich1d843f92013-02-25 12:06:49 -0500109enum hpd_pin {
110 HPD_NONE = 0,
111 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
112 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
113 HPD_CRT,
114 HPD_SDVO_B,
115 HPD_SDVO_C,
116 HPD_PORT_B,
117 HPD_PORT_C,
118 HPD_PORT_D,
119 HPD_NUM_PINS
120};
121
Chris Wilson2a2d5482012-12-03 11:49:06 +0000122#define I915_GEM_GPU_DOMAINS \
123 (I915_GEM_DOMAIN_RENDER | \
124 I915_GEM_DOMAIN_SAMPLER | \
125 I915_GEM_DOMAIN_COMMAND | \
126 I915_GEM_DOMAIN_INSTRUCTION | \
127 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700128
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700129#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800130
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200131#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
132 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
133 if ((intel_encoder)->base.crtc == (__crtc))
134
Daniel Vettere2b78262013-06-07 23:10:03 +0200135enum intel_dpll_id {
136 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
137 /* real shared dpll ids must be >= 0 */
138 DPLL_ID_PCH_PLL_A,
139 DPLL_ID_PCH_PLL_B,
140};
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100141#define I915_NUM_PLLS 2
142
Daniel Vetter46edb022013-06-05 13:34:12 +0200143struct intel_shared_dpll {
144 int refcount; /* count of number of CRTCs sharing this PLL */
145 int active; /* count of number of active CRTCs (i.e. DPMS on) */
146 bool on; /* is the PLL actually active? Disabled during modeset */
147 const char *name;
148 /* should match the index in the dev_priv->shared_dplls array */
149 enum intel_dpll_id id;
150 int pll_reg;
151 int fp0_reg;
152 int fp1_reg;
153};
154
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100155/* Used by dp and fdi links */
156struct intel_link_m_n {
157 uint32_t tu;
158 uint32_t gmch_m;
159 uint32_t gmch_n;
160 uint32_t link_m;
161 uint32_t link_n;
162};
163
164void intel_link_compute_m_n(int bpp, int nlanes,
165 int pixel_clock, int link_clock,
166 struct intel_link_m_n *m_n);
167
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300168struct intel_ddi_plls {
169 int spll_refcount;
170 int wrpll1_refcount;
171 int wrpll2_refcount;
172};
173
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174/* Interface history:
175 *
176 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100177 * 1.2: Add Power Management
178 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100179 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000180 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000181 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
182 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 */
184#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000185#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186#define DRIVER_PATCHLEVEL 0
187
Eric Anholt673a3942008-07-30 12:06:12 -0700188#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +0100189#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100190#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700191
Dave Airlie71acb5e2008-12-30 20:31:46 +1000192#define I915_GEM_PHYS_CURSOR_0 1
193#define I915_GEM_PHYS_CURSOR_1 2
194#define I915_GEM_PHYS_OVERLAY_REGS 3
195#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
196
197struct drm_i915_gem_phys_object {
198 int id;
199 struct page **page_list;
200 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000201 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000202};
203
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700204struct opregion_header;
205struct opregion_acpi;
206struct opregion_swsci;
207struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800208struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700209
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100210struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700211 struct opregion_header __iomem *header;
212 struct opregion_acpi __iomem *acpi;
213 struct opregion_swsci __iomem *swsci;
214 struct opregion_asle __iomem *asle;
215 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000216 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100217};
Chris Wilson44834a62010-08-19 16:09:23 +0100218#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100219
Chris Wilson6ef3d422010-08-04 20:26:07 +0100220struct intel_overlay;
221struct intel_overlay_error_state;
222
Dave Airlie7c1c2872008-11-28 14:22:24 +1000223struct drm_i915_master_private {
224 drm_local_map_t *sarea;
225 struct _drm_i915_sarea *sarea_priv;
226};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800227#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300228#define I915_MAX_NUM_FENCES 32
229/* 32 fences + sign bit for FENCE_REG_NONE */
230#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800231
232struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200233 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000234 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100235 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800236};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000237
yakui_zhao9b9d1722009-05-31 17:17:17 +0800238struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100239 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800240 u8 dvo_port;
241 u8 slave_addr;
242 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100243 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400244 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800245};
246
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000247struct intel_display_error_state;
248
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700249struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200250 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700251 u32 eir;
252 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700253 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700254 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000255 u32 derrmr;
256 u32 forcewake;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700257 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800258 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100259 u32 tail[I915_NUM_RINGS];
260 u32 head[I915_NUM_RINGS];
Chris Wilson0f3b6842013-01-15 12:05:55 +0000261 u32 ctl[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100262 u32 ipeir[I915_NUM_RINGS];
263 u32 ipehr[I915_NUM_RINGS];
264 u32 instdone[I915_NUM_RINGS];
265 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100266 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000267 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100268 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100269 /* our own tracking of ring head and tail */
270 u32 cpu_ring_head[I915_NUM_RINGS];
271 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100272 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700273 u32 err_int; /* gen7 */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100274 u32 instpm[I915_NUM_RINGS];
275 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700276 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100277 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000278 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100279 u32 fault_reg[I915_NUM_RINGS];
280 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100281 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200282 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700283 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000284 struct drm_i915_error_ring {
285 struct drm_i915_error_object {
286 int page_count;
287 u32 gtt_offset;
288 u32 *pages[0];
Ben Widawsky8c123e52013-03-04 17:00:29 -0800289 } *ringbuffer, *batchbuffer, *ctx;
Chris Wilson52d39a22012-02-15 11:25:37 +0000290 struct drm_i915_error_request {
291 long jiffies;
292 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000293 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000294 } *requests;
295 int num_requests;
296 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000297 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000298 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000299 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100300 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000301 u32 gtt_offset;
302 u32 read_domains;
303 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200304 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000305 s32 pinned:2;
306 u32 tiling:2;
307 u32 dirty:1;
308 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100309 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700310 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000311 } *active_bo, *pinned_bo;
312 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100313 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000314 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700315};
316
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100317struct intel_crtc_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100318struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200319struct intel_limit;
320struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100321
Jesse Barnese70236a2009-09-21 10:42:27 -0700322struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400323 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700324 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
325 void (*disable_fbc)(struct drm_device *dev);
326 int (*get_display_clock_speed)(struct drm_device *dev);
327 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200328 /**
329 * find_dpll() - Find the best values for the PLL
330 * @limit: limits for the PLL
331 * @crtc: current CRTC
332 * @target: target frequency in kHz
333 * @refclk: reference clock frequency in kHz
334 * @match_clock: if provided, @best_clock P divider must
335 * match the P divider from @match_clock
336 * used for LVDS downclocking
337 * @best_clock: best PLL values found
338 *
339 * Returns true on success, false on failure.
340 */
341 bool (*find_dpll)(const struct intel_limit *limit,
342 struct drm_crtc *crtc,
343 int target, int refclk,
344 struct dpll *match_clock,
345 struct dpll *best_clock);
Chris Wilsond2102462011-01-24 17:43:27 +0000346 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800347 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
Paulo Zanoni4c4ff432013-05-24 11:59:17 -0300348 uint32_t sprite_width, int pixel_size,
349 bool enable);
Daniel Vetter47fab732012-10-26 10:58:18 +0200350 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100351 /* Returns the active state of the crtc, and if the crtc is active,
352 * fills out the pipe-config with the hw state. */
353 bool (*get_pipe_config)(struct intel_crtc *,
354 struct intel_crtc_config *);
Eric Anholtf564048e2011-03-30 13:01:02 -0700355 int (*crtc_mode_set)(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -0700356 int x, int y,
357 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200358 void (*crtc_enable)(struct drm_crtc *crtc);
359 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100360 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800361 void (*write_eld)(struct drm_connector *connector,
362 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700363 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700364 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700365 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
366 struct drm_framebuffer *fb,
367 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700368 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
369 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100370 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700371 /* clock updates for mode set */
372 /* cursor updates */
373 /* render clock increase/decrease */
374 /* display clock increase/decrease */
375 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700376};
377
Chris Wilson990bbda2012-07-02 11:51:02 -0300378struct drm_i915_gt_funcs {
379 void (*force_wake_get)(struct drm_i915_private *dev_priv);
380 void (*force_wake_put)(struct drm_i915_private *dev_priv);
381};
382
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100383#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
384 func(is_mobile) sep \
385 func(is_i85x) sep \
386 func(is_i915g) sep \
387 func(is_i945gm) sep \
388 func(is_g33) sep \
389 func(need_gfx_hws) sep \
390 func(is_g4x) sep \
391 func(is_pineview) sep \
392 func(is_broadwater) sep \
393 func(is_crestline) sep \
394 func(is_ivybridge) sep \
395 func(is_valleyview) sep \
396 func(is_haswell) sep \
397 func(has_force_wake) sep \
398 func(has_fbc) sep \
399 func(has_pipe_cxsr) sep \
400 func(has_hotplug) sep \
401 func(cursor_needs_physical) sep \
402 func(has_overlay) sep \
403 func(overlay_needs_physical) sep \
404 func(supports_tv) sep \
405 func(has_bsd_ring) sep \
406 func(has_blt_ring) sep \
Xiang, Haihaof72a1182013-05-28 19:22:22 -0700407 func(has_vebox_ring) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100408 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100409 func(has_ddi) sep \
410 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200411
Damien Lespiaua587f772013-04-22 18:40:38 +0100412#define DEFINE_FLAG(name) u8 name:1
413#define SEP_SEMICOLON ;
414
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500415struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200416 u32 display_mmio_offset;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700417 u8 num_pipes:3;
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100418 u8 gen;
Damien Lespiaua587f772013-04-22 18:40:38 +0100419 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500420};
421
Damien Lespiaua587f772013-04-22 18:40:38 +0100422#undef DEFINE_FLAG
423#undef SEP_SEMICOLON
424
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800425enum i915_cache_level {
426 I915_CACHE_NONE = 0,
427 I915_CACHE_LLC,
428 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
429};
430
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700431typedef uint32_t gen6_gtt_pte_t;
432
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800433/* The Graphics Translation Table is the way in which GEN hardware translates a
434 * Graphics Virtual Address into a Physical Address. In addition to the normal
435 * collateral associated with any va->pa translations GEN hardware also has a
436 * portion of the GTT which can be mapped by the CPU and remain both coherent
437 * and correct (in cases like swizzling). That region is referred to as GMADR in
438 * the spec.
439 */
440struct i915_gtt {
441 unsigned long start; /* Start offset of used GTT */
442 size_t total; /* Total size GTT can map */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800443 size_t stolen_size; /* Total size of stolen memory */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800444
445 unsigned long mappable_end; /* End offset that we can CPU map */
446 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
447 phys_addr_t mappable_base; /* PA of our GMADR */
448
449 /** "Graphics Stolen Memory" holds the global PTEs */
450 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800451
452 bool do_idle_maps;
Ben Widawsky9c61a322013-01-18 12:30:32 -0800453 dma_addr_t scratch_page_dma;
454 struct page *scratch_page;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800455
456 /* global gtt ops */
Ben Widawskybaa09f52013-01-24 13:49:57 -0800457 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -0800458 size_t *stolen, phys_addr_t *mappable_base,
459 unsigned long *mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -0800460 void (*gtt_remove)(struct drm_device *dev);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800461 void (*gtt_clear_range)(struct drm_device *dev,
462 unsigned int first_entry,
463 unsigned int num_entries);
464 void (*gtt_insert_entries)(struct drm_device *dev,
465 struct sg_table *st,
466 unsigned int pg_start,
467 enum i915_cache_level cache_level);
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700468 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
469 dma_addr_t addr,
470 enum i915_cache_level level);
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800471};
Ben Widawskya54c0c22013-01-24 14:45:00 -0800472#define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800473
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100474#define I915_PPGTT_PD_ENTRIES 512
475#define I915_PPGTT_PT_ENTRIES 1024
476struct i915_hw_ppgtt {
Ben Widawsky8f2c59f2012-09-24 08:55:51 -0700477 struct drm_device *dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100478 unsigned num_pd_entries;
479 struct page **pt_pages;
480 uint32_t pd_offset;
481 dma_addr_t *pt_dma_addr;
482 dma_addr_t scratch_page_dma_addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -0800483
484 /* pte functions, mirroring the interface of the global gtt. */
485 void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
486 unsigned int first_entry,
487 unsigned int num_entries);
488 void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
489 struct sg_table *st,
490 unsigned int pg_start,
491 enum i915_cache_level cache_level);
Kenneth Graunke2d04bef2013-04-22 00:53:49 -0700492 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
493 dma_addr_t addr,
494 enum i915_cache_level level);
Ben Widawskyb7c36d22013-04-08 18:43:56 -0700495 int (*enable)(struct drm_device *dev);
Daniel Vetter3440d262013-01-24 13:49:56 -0800496 void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100497};
498
Ben Widawsky40521052012-06-04 14:42:43 -0700499
500/* This must match up with the value previously used for execbuf2.rsvd1. */
501#define DEFAULT_CONTEXT_ID 0
502struct i915_hw_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300503 struct kref ref;
Ben Widawsky40521052012-06-04 14:42:43 -0700504 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700505 bool is_initialized;
Ben Widawsky40521052012-06-04 14:42:43 -0700506 struct drm_i915_file_private *file_priv;
507 struct intel_ring_buffer *ring;
508 struct drm_i915_gem_object *obj;
509};
510
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800511enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100512 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800513 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
514 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
515 FBC_MODE_TOO_LARGE, /* mode too large for compression */
516 FBC_BAD_PLANE, /* fbc not supported on plane */
517 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700518 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700519 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800520};
521
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800522enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300523 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800524 PCH_IBX, /* Ibexpeak PCH */
525 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300526 PCH_LPT, /* Lynxpoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700527 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800528};
529
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200530enum intel_sbi_destination {
531 SBI_ICLK,
532 SBI_MPHY,
533};
534
Jesse Barnesb690e962010-07-19 13:53:12 -0700535#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700536#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100537#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700538
Dave Airlie8be48d92010-03-30 05:34:14 +0000539struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100540struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000541
Daniel Vetterc2b91522012-02-14 22:37:19 +0100542struct intel_gmbus {
543 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000544 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100545 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100546 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100547 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100548 struct drm_i915_private *dev_priv;
549};
550
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100551struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000552 u8 saveLBB;
553 u32 saveDSPACNTR;
554 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000555 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000556 u32 savePIPEACONF;
557 u32 savePIPEBCONF;
558 u32 savePIPEASRC;
559 u32 savePIPEBSRC;
560 u32 saveFPA0;
561 u32 saveFPA1;
562 u32 saveDPLL_A;
563 u32 saveDPLL_A_MD;
564 u32 saveHTOTAL_A;
565 u32 saveHBLANK_A;
566 u32 saveHSYNC_A;
567 u32 saveVTOTAL_A;
568 u32 saveVBLANK_A;
569 u32 saveVSYNC_A;
570 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000571 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800572 u32 saveTRANS_HTOTAL_A;
573 u32 saveTRANS_HBLANK_A;
574 u32 saveTRANS_HSYNC_A;
575 u32 saveTRANS_VTOTAL_A;
576 u32 saveTRANS_VBLANK_A;
577 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000578 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000579 u32 saveDSPASTRIDE;
580 u32 saveDSPASIZE;
581 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700582 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000583 u32 saveDSPASURF;
584 u32 saveDSPATILEOFF;
585 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700586 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000587 u32 saveBLC_PWM_CTL;
588 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800589 u32 saveBLC_CPU_PWM_CTL;
590 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000591 u32 saveFPB0;
592 u32 saveFPB1;
593 u32 saveDPLL_B;
594 u32 saveDPLL_B_MD;
595 u32 saveHTOTAL_B;
596 u32 saveHBLANK_B;
597 u32 saveHSYNC_B;
598 u32 saveVTOTAL_B;
599 u32 saveVBLANK_B;
600 u32 saveVSYNC_B;
601 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000602 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800603 u32 saveTRANS_HTOTAL_B;
604 u32 saveTRANS_HBLANK_B;
605 u32 saveTRANS_HSYNC_B;
606 u32 saveTRANS_VTOTAL_B;
607 u32 saveTRANS_VBLANK_B;
608 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000609 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000610 u32 saveDSPBSTRIDE;
611 u32 saveDSPBSIZE;
612 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700613 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000614 u32 saveDSPBSURF;
615 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700616 u32 saveVGA0;
617 u32 saveVGA1;
618 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000619 u32 saveVGACNTRL;
620 u32 saveADPA;
621 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700622 u32 savePP_ON_DELAYS;
623 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000624 u32 saveDVOA;
625 u32 saveDVOB;
626 u32 saveDVOC;
627 u32 savePP_ON;
628 u32 savePP_OFF;
629 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700630 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000631 u32 savePFIT_CONTROL;
632 u32 save_palette_a[256];
633 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700634 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000635 u32 saveFBC_CFB_BASE;
636 u32 saveFBC_LL_BASE;
637 u32 saveFBC_CONTROL;
638 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000639 u32 saveIER;
640 u32 saveIIR;
641 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800642 u32 saveDEIER;
643 u32 saveDEIMR;
644 u32 saveGTIER;
645 u32 saveGTIMR;
646 u32 saveFDI_RXA_IMR;
647 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800648 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800649 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000650 u32 saveSWF0[16];
651 u32 saveSWF1[16];
652 u32 saveSWF2[3];
653 u8 saveMSR;
654 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800655 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000656 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000657 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000658 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000659 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200660 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000661 u32 saveCURACNTR;
662 u32 saveCURAPOS;
663 u32 saveCURABASE;
664 u32 saveCURBCNTR;
665 u32 saveCURBPOS;
666 u32 saveCURBBASE;
667 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700668 u32 saveDP_B;
669 u32 saveDP_C;
670 u32 saveDP_D;
671 u32 savePIPEA_GMCH_DATA_M;
672 u32 savePIPEB_GMCH_DATA_M;
673 u32 savePIPEA_GMCH_DATA_N;
674 u32 savePIPEB_GMCH_DATA_N;
675 u32 savePIPEA_DP_LINK_M;
676 u32 savePIPEB_DP_LINK_M;
677 u32 savePIPEA_DP_LINK_N;
678 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800679 u32 saveFDI_RXA_CTL;
680 u32 saveFDI_TXA_CTL;
681 u32 saveFDI_RXB_CTL;
682 u32 saveFDI_TXB_CTL;
683 u32 savePFA_CTL_1;
684 u32 savePFB_CTL_1;
685 u32 savePFA_WIN_SZ;
686 u32 savePFB_WIN_SZ;
687 u32 savePFA_WIN_POS;
688 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000689 u32 savePCH_DREF_CONTROL;
690 u32 saveDISP_ARB_CTL;
691 u32 savePIPEA_DATA_M1;
692 u32 savePIPEA_DATA_N1;
693 u32 savePIPEA_LINK_M1;
694 u32 savePIPEA_LINK_N1;
695 u32 savePIPEB_DATA_M1;
696 u32 savePIPEB_DATA_N1;
697 u32 savePIPEB_LINK_M1;
698 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000699 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400700 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100701};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100702
703struct intel_gen6_power_mgmt {
704 struct work_struct work;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700705 struct delayed_work vlv_work;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100706 u32 pm_iir;
707 /* lock - irqsave spinlock that protectects the work_struct and
708 * pm_iir. */
709 spinlock_t lock;
710
711 /* The below variables an all the rps hw state are protected by
712 * dev->struct mutext. */
713 u8 cur_delay;
714 u8 min_delay;
715 u8 max_delay;
Jesse Barnes52ceb902013-04-23 10:09:26 -0700716 u8 rpe_delay;
Ben Widawsky31c77382013-04-05 14:29:22 -0700717 u8 hw_max;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700718
719 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700720
721 /*
722 * Protects RPS/RC6 register access and PCU communication.
723 * Must be taken after struct_mutex if nested.
724 */
725 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100726};
727
Daniel Vetter1a240d42012-11-29 22:18:51 +0100728/* defined intel_pm.c */
729extern spinlock_t mchdev_lock;
730
Daniel Vetterc85aa882012-11-02 19:55:03 +0100731struct intel_ilk_power_mgmt {
732 u8 cur_delay;
733 u8 min_delay;
734 u8 max_delay;
735 u8 fmax;
736 u8 fstart;
737
738 u64 last_count1;
739 unsigned long last_time1;
740 unsigned long chipset_power;
741 u64 last_count2;
742 struct timespec last_time2;
743 unsigned long gfx_power;
744 u8 corr;
745
746 int c_m;
747 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100748
749 struct drm_i915_gem_object *pwrctx;
750 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100751};
752
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800753/* Power well structure for haswell */
754struct i915_power_well {
755 struct drm_device *device;
756 spinlock_t lock;
757 /* power well enable/disable usage count */
758 int count;
759 int i915_request;
760};
761
Daniel Vetter231f42a2012-11-02 19:55:05 +0100762struct i915_dri1_state {
763 unsigned allow_batchbuffer : 1;
764 u32 __iomem *gfx_hws_cpu_addr;
765
766 unsigned int cpp;
767 int back_offset;
768 int front_offset;
769 int current_page;
770 int page_flipping;
771
772 uint32_t counter;
773};
774
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100775struct intel_l3_parity {
776 u32 *remap_info;
777 struct work_struct error_work;
778};
779
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100780struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100781 /** Memory allocator for GTT stolen memory */
782 struct drm_mm stolen;
783 /** Memory allocator for GTT */
784 struct drm_mm gtt_space;
785 /** List of all objects in gtt_space. Used to restore gtt
786 * mappings on resume */
787 struct list_head bound_list;
788 /**
789 * List of objects which are not bound to the GTT (thus
790 * are idle and not used by the GPU) but still have
791 * (presumably uncached) pages still attached.
792 */
793 struct list_head unbound_list;
794
795 /** Usable portion of the GTT for GEM */
796 unsigned long stolen_base; /* limited to low memory (32-bit) */
797
798 int gtt_mtrr;
799
800 /** PPGTT used for aliasing the PPGTT with the GTT */
801 struct i915_hw_ppgtt *aliasing_ppgtt;
802
803 struct shrinker inactive_shrinker;
804 bool shrinker_no_lock_stealing;
805
806 /**
807 * List of objects currently involved in rendering.
808 *
809 * Includes buffers having the contents of their GPU caches
810 * flushed, not necessarily primitives. last_rendering_seqno
811 * represents when the rendering involved will be completed.
812 *
813 * A reference is held on the buffer while on this list.
814 */
815 struct list_head active_list;
816
817 /**
818 * LRU list of objects which are not in the ringbuffer and
819 * are ready to unbind, but are still in the GTT.
820 *
821 * last_rendering_seqno is 0 while an object is in this list.
822 *
823 * A reference is not held on the buffer while on this list,
824 * as merely being GTT-bound shouldn't prevent its being
825 * freed, and we'll pull it off the list in the free path.
826 */
827 struct list_head inactive_list;
828
829 /** LRU list of objects with fence regs on them. */
830 struct list_head fence_list;
831
832 /**
833 * We leave the user IRQ off as much as possible,
834 * but this means that requests will finish and never
835 * be retired once the system goes idle. Set a timer to
836 * fire periodically while the ring is running. When it
837 * fires, go retire requests.
838 */
839 struct delayed_work retire_work;
840
841 /**
842 * Are we in a non-interruptible section of code like
843 * modesetting?
844 */
845 bool interruptible;
846
847 /**
848 * Flag if the X Server, and thus DRM, is not currently in
849 * control of the device.
850 *
851 * This is set between LeaveVT and EnterVT. It needs to be
852 * replaced with a semaphore. It also needs to be
853 * transitioned away from for kernel modesetting.
854 */
855 int suspended;
856
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100857 /** Bit 6 swizzling required for X tiling */
858 uint32_t bit_6_swizzle_x;
859 /** Bit 6 swizzling required for Y tiling */
860 uint32_t bit_6_swizzle_y;
861
862 /* storage for physical objects */
863 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
864
865 /* accounting, useful for userland debugging */
866 size_t object_memory;
867 u32 object_count;
868};
869
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300870struct drm_i915_error_state_buf {
871 unsigned bytes;
872 unsigned size;
873 int err;
874 u8 *buf;
875 loff_t start;
876 loff_t pos;
877};
878
Daniel Vetter99584db2012-11-14 17:14:04 +0100879struct i915_gpu_error {
880 /* For hangcheck timer */
881#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
882#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
883 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +0100884
885 /* For reset and error_state handling. */
886 spinlock_t lock;
887 /* Protected by the above dev->gpu_error.lock. */
888 struct drm_i915_error_state *first_error;
889 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +0100890
891 unsigned long last_reset;
892
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100893 /**
Daniel Vetterf69061b2012-12-06 09:01:42 +0100894 * State variable and reset counter controlling the reset flow
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100895 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100896 * Upper bits are for the reset counter. This counter is used by the
897 * wait_seqno code to race-free noticed that a reset event happened and
898 * that it needs to restart the entire ioctl (since most likely the
899 * seqno it waited for won't ever signal anytime soon).
900 *
901 * This is important for lock-free wait paths, where no contended lock
902 * naturally enforces the correct ordering between the bail-out of the
903 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100904 *
905 * Lowest bit controls the reset state machine: Set means a reset is in
906 * progress. This state will (presuming we don't have any bugs) decay
907 * into either unset (successful reset) or the special WEDGED value (hw
908 * terminally sour). All waiters on the reset_queue will be woken when
909 * that happens.
910 */
911 atomic_t reset_counter;
912
913 /**
914 * Special values/flags for reset_counter
915 *
916 * Note that the code relies on
917 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
918 * being true.
919 */
920#define I915_RESET_IN_PROGRESS_FLAG 1
921#define I915_WEDGED 0xffffffff
922
923 /**
924 * Waitqueue to signal when the reset has completed. Used by clients
925 * that wait for dev_priv->mm.wedged to settle.
926 */
927 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +0100928
Daniel Vetter99584db2012-11-14 17:14:04 +0100929 /* For gpu hang simulation. */
930 unsigned int stop_rings;
931};
932
Zhang Ruib8efb172013-02-05 15:41:53 +0800933enum modeset_restore {
934 MODESET_ON_LID_OPEN,
935 MODESET_DONE,
936 MODESET_SUSPENDED,
937};
938
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300939struct intel_vbt_data {
940 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
941 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
942
943 /* Feature bits */
944 unsigned int int_tv_support:1;
945 unsigned int lvds_dither:1;
946 unsigned int lvds_vbt:1;
947 unsigned int int_crt_support:1;
948 unsigned int lvds_use_ssc:1;
949 unsigned int display_clock_mode:1;
950 unsigned int fdi_rx_polarity_inverted:1;
951 int lvds_ssc_freq;
952 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
953
954 /* eDP */
955 int edp_rate;
956 int edp_lanes;
957 int edp_preemphasis;
958 int edp_vswing;
959 bool edp_initialized;
960 bool edp_support;
961 int edp_bpp;
962 struct edp_power_seq edp_pps;
963
964 int crt_ddc_pin;
965
966 int child_dev_num;
967 struct child_device_config *child_dev;
968};
969
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100970typedef struct drm_i915_private {
971 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +0000972 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100973
974 const struct intel_device_info *info;
975
976 int relative_constants_mode;
977
978 void __iomem *regs;
979
980 struct drm_i915_gt_funcs gt;
981 /** gt_fifo_count and the subsequent register write are synchronized
982 * with dev->struct_mutex. */
983 unsigned gt_fifo_count;
984 /** forcewake_count is protected by gt_lock */
985 unsigned forcewake_count;
986 /** gt_lock is also taken in irq contexts. */
Luis R. Rodriguez99057c82012-11-29 12:45:06 -0800987 spinlock_t gt_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100988
989 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
990
Daniel Vetter28c70f12012-12-01 13:53:45 +0100991
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100992 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
993 * controller on different i2c buses. */
994 struct mutex gmbus_mutex;
995
996 /**
997 * Base address of the gmbus and gpio block.
998 */
999 uint32_t gpio_mmio_base;
1000
Daniel Vetter28c70f12012-12-01 13:53:45 +01001001 wait_queue_head_t gmbus_wait_queue;
1002
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001003 struct pci_dev *bridge_dev;
1004 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001005 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001006
1007 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001008 struct resource mch_res;
1009
1010 atomic_t irq_received;
1011
1012 /* protects the irq masks */
1013 spinlock_t irq_lock;
1014
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001015 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1016 struct pm_qos_request pm_qos;
1017
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001018 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001019 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001020
1021 /** Cached value of IMR to avoid reads in updating the bitfield */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001022 u32 irq_mask;
1023 u32 gt_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001024
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001025 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +01001026 bool enable_hotplug_processing;
Egbert Eichb543fb02013-04-16 13:36:54 +02001027 struct {
1028 unsigned long hpd_last_jiffies;
1029 int hpd_cnt;
1030 enum {
1031 HPD_ENABLED = 0,
1032 HPD_DISABLED = 1,
1033 HPD_MARK_DISABLED = 2
1034 } hpd_mark;
1035 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001036 u32 hpd_event_bits;
Egbert Eichac4c16c2013-04-16 13:36:58 +02001037 struct timer_list hotplug_reenable_timer;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001038
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001039 int num_plane;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001040
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001041 unsigned long cfb_size;
1042 unsigned int cfb_fb;
1043 enum plane cfb_plane;
1044 int cfb_y;
1045 struct intel_fbc_work *fbc_work;
1046
1047 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001048 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001049
1050 /* overlay */
1051 struct intel_overlay *overlay;
Ville Syrjälä2c6602d2013-02-08 23:13:35 +02001052 unsigned int sprite_scaling_enabled;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001053
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001054 /* backlight */
1055 struct {
1056 int level;
1057 bool enabled;
Jani Nikula8ba2d182013-04-12 15:18:37 +03001058 spinlock_t lock; /* bl registers and the above bl fields */
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001059 struct backlight_device *device;
1060 } backlight;
1061
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001062 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001063 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1064 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001065 bool no_aux_handshake;
1066
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001067 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1068 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1069 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1070
1071 unsigned int fsb_freq, mem_freq, is_ddr3;
1072
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001073 struct workqueue_struct *wq;
1074
1075 /* Display functions */
1076 struct drm_i915_display_funcs display;
1077
1078 /* PCH chipset type */
1079 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001080 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001081
1082 unsigned long quirks;
1083
Zhang Ruib8efb172013-02-05 15:41:53 +08001084 enum modeset_restore modeset_restore;
1085 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001086
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001087 struct i915_gtt gtt;
1088
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001089 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +02001090
Daniel Vetter87813422012-05-02 11:49:32 +02001091 /* Kernel Modesetting */
1092
yakui_zhao9b9d1722009-05-31 17:17:17 +08001093 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001094
Jesse Barnes27f82272011-09-02 12:54:37 -07001095 struct drm_crtc *plane_to_crtc_mapping[3];
1096 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001097 wait_queue_head_t pending_flip_queue;
1098
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001099 int num_shared_dpll;
1100 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -03001101 struct intel_ddi_plls ddi_plls;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001102
Jesse Barnes652c3932009-08-17 13:31:43 -07001103 /* Reclocking support */
1104 bool render_reclock_avail;
1105 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001106 /* indicates the reduced downclock for LVDS*/
1107 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -07001108 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001109
Zhenyu Wangc48044112009-12-17 14:48:43 +08001110 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001111
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001112 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001113
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001114 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001115 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001116
Daniel Vetter20e4d402012-08-08 23:35:39 +02001117 /* ilk-only ips/rps state. Everything in here is protected by the global
1118 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001119 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001120
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001121 /* Haswell power well */
1122 struct i915_power_well power_well;
1123
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001124 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +00001125
Jesse Barnes20bf3772010-04-21 11:39:22 -07001126 struct drm_mm_node *compressed_fb;
1127 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -07001128
Daniel Vetter99584db2012-11-14 17:14:04 +01001129 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001130
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001131 struct drm_i915_gem_object *vlv_pctx;
1132
Dave Airlie8be48d92010-03-30 05:34:14 +00001133 /* list of fbdev register on this device */
1134 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +00001135
Jesse Barnes073f34d2012-11-02 11:13:59 -07001136 /*
1137 * The console may be contended at resume, but we don't
1138 * want it to block on it.
1139 */
1140 struct work_struct console_resume_work;
1141
Chris Wilsone953fd72011-02-21 22:23:52 +00001142 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001143 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001144
Ben Widawsky254f9652012-06-04 14:42:42 -07001145 bool hw_contexts_disabled;
1146 uint32_t hw_context_size;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001147
Damien Lespiau3e683202012-12-11 18:48:29 +00001148 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001149
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001150 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001151
1152 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1153 * here! */
1154 struct i915_dri1_state dri1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155} drm_i915_private_t;
1156
Chris Wilsonb4519512012-05-11 14:29:30 +01001157/* Iterate over initialised rings */
1158#define for_each_ring(ring__, dev_priv__, i__) \
1159 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1160 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1161
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001162enum hdmi_force_audio {
1163 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1164 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1165 HDMI_AUDIO_AUTO, /* trust EDID */
1166 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1167};
1168
Chris Wilsoned2f3452012-11-15 11:32:19 +00001169#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
1170
Chris Wilson37e680a2012-06-07 15:38:42 +01001171struct drm_i915_gem_object_ops {
1172 /* Interface between the GEM object and its backing storage.
1173 * get_pages() is called once prior to the use of the associated set
1174 * of pages before to binding them into the GTT, and put_pages() is
1175 * called after we no longer need them. As we expect there to be
1176 * associated cost with migrating pages between the backing storage
1177 * and making them available for the GPU (e.g. clflush), we may hold
1178 * onto the pages after they are no longer referenced by the GPU
1179 * in case they may be used again shortly (for example migrating the
1180 * pages to a different memory domain within the GTT). put_pages()
1181 * will therefore most likely be called when the object itself is
1182 * being released or under memory pressure (where we attempt to
1183 * reap pages for the shrinker).
1184 */
1185 int (*get_pages)(struct drm_i915_gem_object *);
1186 void (*put_pages)(struct drm_i915_gem_object *);
1187};
1188
Eric Anholt673a3942008-07-30 12:06:12 -07001189struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001190 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001191
Chris Wilson37e680a2012-06-07 15:38:42 +01001192 const struct drm_i915_gem_object_ops *ops;
1193
Eric Anholt673a3942008-07-30 12:06:12 -07001194 /** Current space allocated to this object in the GTT, if any. */
1195 struct drm_mm_node *gtt_space;
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001196 /** Stolen memory for this object, instead of being backed by shmem. */
1197 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001198 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001199
Chris Wilson65ce3022012-07-20 12:41:02 +01001200 /** This object's place on the active/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +01001201 struct list_head ring_list;
1202 struct list_head mm_list;
Chris Wilson432e58e2010-11-25 19:32:06 +00001203 /** This object's place in the batchbuffer or on the eviction list */
1204 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001205
1206 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001207 * This is set if the object is on the active lists (has pending
1208 * rendering and so a non-zero seqno), and is not set if it i s on
1209 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001210 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001211 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001212
1213 /**
1214 * This is set if the object has been written to since last bound
1215 * to the GTT
1216 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001217 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001218
1219 /**
1220 * Fence register bits (if any) for this object. Will be set
1221 * as needed when mapped into the GTT.
1222 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001223 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001224 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001225
1226 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001227 * Advice: are the backing pages purgeable?
1228 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001229 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001230
1231 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001232 * Current tiling mode for the object.
1233 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001234 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001235 /**
1236 * Whether the tiling parameters for the currently associated fence
1237 * register have changed. Note that for the purposes of tracking
1238 * tiling changes we also treat the unfenced register, the register
1239 * slot that the object occupies whilst it executes a fenced
1240 * command (such as BLT on gen2/3), as a "fence".
1241 */
1242 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001243
1244 /** How many users have pinned this object in GTT space. The following
1245 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1246 * (via user_pin_count), execbuffer (objects are not allowed multiple
1247 * times for the same batchbuffer), and the framebuffer code. When
1248 * switching/pageflipping, the framebuffer code has at most two buffers
1249 * pinned per crtc.
1250 *
1251 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1252 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001253 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +02001254#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -07001255
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001256 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001257 * Is the object at the current location in the gtt mappable and
1258 * fenceable? Used to avoid costly recalculations.
1259 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001260 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001261
1262 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001263 * Whether the current gtt mapping needs to be mappable (and isn't just
1264 * mappable by accident). Track pin and fault separate for a more
1265 * accurate mappable working set.
1266 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001267 unsigned int fault_mappable:1;
1268 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001269
Chris Wilsoncaea7472010-11-12 13:53:37 +00001270 /*
1271 * Is the GPU currently using a fence to access this buffer,
1272 */
1273 unsigned int pending_fenced_gpu_access:1;
1274 unsigned int fenced_gpu_access:1;
1275
Chris Wilson93dfb402011-03-29 16:59:50 -07001276 unsigned int cache_level:2;
1277
Daniel Vetter7bddb012012-02-09 17:15:47 +01001278 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001279 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001280 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001281
Chris Wilson9da3da62012-06-01 15:20:22 +01001282 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001283 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001284
Daniel Vetter1286ff72012-05-10 15:25:09 +02001285 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001286 void *dma_buf_vmapping;
1287 int vmapping_count;
1288
Daniel Vetter185cbcb2010-11-06 12:12:35 +01001289 /**
Chris Wilson67731b82010-12-08 10:38:14 +00001290 * Used for performing relocations during execbuffer insertion.
1291 */
1292 struct hlist_node exec_node;
1293 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +00001294 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +00001295
1296 /**
Eric Anholt673a3942008-07-30 12:06:12 -07001297 * Current offset of the object in GTT space.
1298 *
1299 * This is the same as gtt_space->start
1300 */
1301 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001302
Chris Wilsoncaea7472010-11-12 13:53:37 +00001303 struct intel_ring_buffer *ring;
1304
Chris Wilson1c293ea2012-04-17 15:31:27 +01001305 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001306 uint32_t last_read_seqno;
1307 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001308 /** Breadcrumb of last fenced GPU access to the buffer. */
1309 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001310
Daniel Vetter778c3542010-05-13 11:49:44 +02001311 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001312 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001313
Eric Anholt280b7132009-03-12 16:56:27 -07001314 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001315 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001316
Jesse Barnes79e53942008-11-07 14:24:08 -08001317 /** User space pin count and filp owning the pin */
1318 uint32_t user_pin_count;
1319 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001320
1321 /** for phy allocated objects */
1322 struct drm_i915_gem_phys_object *phys_obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001323};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001324#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001325
Daniel Vetter62b8b212010-04-09 19:05:08 +00001326#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001327
Eric Anholt673a3942008-07-30 12:06:12 -07001328/**
1329 * Request queue structure.
1330 *
1331 * The request queue allows us to note sequence numbers that have been emitted
1332 * and may be associated with active buffers to be retired.
1333 *
1334 * By keeping this list, we can avoid having to do questionable
1335 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1336 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1337 */
1338struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001339 /** On Which ring this request was generated */
1340 struct intel_ring_buffer *ring;
1341
Eric Anholt673a3942008-07-30 12:06:12 -07001342 /** GEM sequence number associated with this request. */
1343 uint32_t seqno;
1344
Chris Wilsona71d8d92012-02-15 11:25:36 +00001345 /** Postion in the ringbuffer of the end of the request */
1346 u32 tail;
1347
Mika Kuoppala0e50e962013-05-02 16:48:08 +03001348 /** Context related to this request */
1349 struct i915_hw_context *ctx;
1350
Eric Anholt673a3942008-07-30 12:06:12 -07001351 /** Time at which this request was emitted, in jiffies. */
1352 unsigned long emitted_jiffies;
1353
Eric Anholtb9624422009-06-03 07:27:35 +00001354 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001355 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001356
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001357 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001358 /** file_priv list entry for this request */
1359 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001360};
1361
1362struct drm_i915_file_private {
1363 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001364 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001365 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001366 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001367 struct idr context_idr;
Eric Anholt673a3942008-07-30 12:06:12 -07001368};
1369
Zou Nan haicae58522010-11-09 17:17:32 +08001370#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1371
1372#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1373#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1374#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1375#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1376#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1377#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1378#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1379#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1380#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1381#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1382#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1383#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1384#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1385#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1386#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1387#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1388#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1389#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001390#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes8ab43972012-10-25 12:15:42 -07001391#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1392 (dev)->pci_device == 0x0152 || \
1393 (dev)->pci_device == 0x015a)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001394#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1395 (dev)->pci_device == 0x0106 || \
1396 (dev)->pci_device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001397#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001398#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001399#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonid567b072012-11-20 13:27:43 -02001400#define IS_ULT(dev) (IS_HASWELL(dev) && \
1401 ((dev)->pci_device & 0xFF00) == 0x0A00)
Zou Nan haicae58522010-11-09 17:17:32 +08001402
Jesse Barnes85436692011-04-06 12:11:14 -07001403/*
1404 * The genX designation typically refers to the render engine, so render
1405 * capability related checks should use IS_GEN, while display and other checks
1406 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1407 * chips, etc.).
1408 */
Zou Nan haicae58522010-11-09 17:17:32 +08001409#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1410#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1411#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1412#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1413#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001414#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001415
1416#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1417#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Xiang, Haihaof72a1182013-05-28 19:22:22 -07001418#define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001419#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001420#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1421
Ben Widawsky254f9652012-06-04 14:42:42 -07001422#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001423#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001424
Chris Wilson05394f32010-11-08 19:18:58 +00001425#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001426#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1427
Daniel Vetterb45305f2012-12-17 16:21:27 +01001428/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1429#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1430
Zou Nan haicae58522010-11-09 17:17:32 +08001431/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1432 * rows, which changed the alignment requirements and fence programming.
1433 */
1434#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1435 IS_I915GM(dev)))
1436#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1437#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1438#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1439#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1440#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1441#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1442/* dsparb controlled by hw only */
1443#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1444
1445#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1446#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1447#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001448
Jesse Barneseceae482011-04-06 12:15:08 -07001449#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001450
Damien Lespiaudd93be52013-04-22 18:40:39 +01001451#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Paulo Zanoni86d52df2013-03-06 20:03:18 -03001452#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
Damien Lespiau30568c42013-04-22 18:40:41 +01001453#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001454
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001455#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1456#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1457#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1458#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1459#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1460#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1461
Zou Nan haicae58522010-11-09 17:17:32 +08001462#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001463#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001464#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1465#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001466#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001467#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001468
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001469#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1470
Ben Widawskyf27b9262012-07-24 20:47:32 -07001471#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001472
Ben Widawskyc8735b02012-09-07 19:43:39 -07001473#define GT_FREQUENCY_MULTIPLIER 50
1474
Chris Wilson05394f32010-11-08 19:18:58 +00001475#include "i915_trace.h"
1476
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03001477/**
1478 * RC6 is a special power stage which allows the GPU to enter an very
1479 * low-voltage mode when idle, using down to 0V while at this stage. This
1480 * stage is entered automatically when the GPU is idle when RC6 support is
1481 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1482 *
1483 * There are different RC6 modes available in Intel GPU, which differentiate
1484 * among each other with the latency required to enter and leave RC6 and
1485 * voltage consumed by the GPU in different states.
1486 *
1487 * The combination of the following flags define which states GPU is allowed
1488 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1489 * RC6pp is deepest RC6. Their support by hardware varies according to the
1490 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1491 * which brings the most power savings; deeper states save more power, but
1492 * require higher latency to switch to and wake up.
1493 */
1494#define INTEL_RC6_ENABLE (1<<0)
1495#define INTEL_RC6p_ENABLE (1<<1)
1496#define INTEL_RC6pp_ENABLE (1<<2)
1497
Eric Anholtc153f452007-09-03 12:06:45 +10001498extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001499extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001500extern unsigned int i915_fbpercrtc __always_unused;
1501extern int i915_panel_ignore_lid __read_mostly;
1502extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001503extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001504extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001505extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001506extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001507extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001508extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001509extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001510extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001511extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001512extern unsigned int i915_preliminary_hw_support __read_mostly;
Paulo Zanoni2124b722013-03-22 14:07:23 -03001513extern int i915_disable_power_well __read_mostly;
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03001514extern int i915_enable_ips __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001515
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001516extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1517extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001518extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1519extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1520
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001522void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001523extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001524extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001525extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001526extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001527extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001528extern void i915_driver_preclose(struct drm_device *dev,
1529 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001530extern void i915_driver_postclose(struct drm_device *dev,
1531 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001532extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001533#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001534extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1535 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001536#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001537extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001538 struct drm_clip_rect *box,
1539 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001540extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001541extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001542extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1543extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1544extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1545extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1546
Jesse Barnes073f34d2012-11-02 11:13:59 -07001547extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001548
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001550void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001551void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001553extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001554extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson990bbda2012-07-02 11:51:02 -03001555extern void intel_gt_init(struct drm_device *dev);
Chris Wilson16995a92012-10-18 11:46:10 +01001556extern void intel_gt_reset(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001557
Daniel Vetter742cbee2012-04-27 15:17:39 +02001558void i915_error_state_free(struct kref *error_ref);
1559
Keith Packard7c463582008-11-04 02:03:27 -08001560void
1561i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1562
1563void
1564i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1565
Chris Wilson3bd3c932010-08-19 08:19:30 +01001566#ifdef CONFIG_DEBUG_FS
1567extern void i915_destroy_error_state(struct drm_device *dev);
1568#else
1569#define i915_destroy_error_state(x)
1570#endif
1571
Keith Packard7c463582008-11-04 02:03:27 -08001572
Eric Anholt673a3942008-07-30 12:06:12 -07001573/* i915_gem.c */
1574int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1575 struct drm_file *file_priv);
1576int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1577 struct drm_file *file_priv);
1578int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1579 struct drm_file *file_priv);
1580int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1581 struct drm_file *file_priv);
1582int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1583 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001584int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1585 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001586int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1587 struct drm_file *file_priv);
1588int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1589 struct drm_file *file_priv);
1590int i915_gem_execbuffer(struct drm_device *dev, void *data,
1591 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001592int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1593 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001594int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1595 struct drm_file *file_priv);
1596int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1597 struct drm_file *file_priv);
1598int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1599 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001600int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1601 struct drm_file *file);
1602int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1603 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001604int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1605 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001606int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1607 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001608int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1609 struct drm_file *file_priv);
1610int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1611 struct drm_file *file_priv);
1612int i915_gem_set_tiling(struct drm_device *dev, void *data,
1613 struct drm_file *file_priv);
1614int i915_gem_get_tiling(struct drm_device *dev, void *data,
1615 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001616int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1617 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001618int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1619 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001620void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001621void *i915_gem_object_alloc(struct drm_device *dev);
1622void i915_gem_object_free(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001623int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001624void i915_gem_object_init(struct drm_i915_gem_object *obj,
1625 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001626struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1627 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001628void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001629
Chris Wilson20217462010-11-23 15:26:33 +00001630int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1631 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001632 bool map_and_fenceable,
1633 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00001634void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001635int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00001636int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001637void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001638void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001639
Chris Wilson37e680a2012-06-07 15:38:42 +01001640int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001641static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1642{
Imre Deak67d5a502013-02-18 19:28:02 +02001643 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01001644
Imre Deak67d5a502013-02-18 19:28:02 +02001645 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02001646 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02001647
1648 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01001649}
Chris Wilsona5570172012-09-04 21:02:54 +01001650static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1651{
1652 BUG_ON(obj->pages == NULL);
1653 obj->pages_pin_count++;
1654}
1655static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1656{
1657 BUG_ON(obj->pages_pin_count == 0);
1658 obj->pages_pin_count--;
1659}
1660
Chris Wilson54cf91d2010-11-25 18:00:26 +00001661int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07001662int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1663 struct intel_ring_buffer *to);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001664void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001665 struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001666
Dave Airlieff72145b2011-02-07 12:16:14 +10001667int i915_gem_dumb_create(struct drm_file *file_priv,
1668 struct drm_device *dev,
1669 struct drm_mode_create_dumb *args);
1670int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1671 uint32_t handle, uint64_t *offset);
1672int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001673 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001674/**
1675 * Returns true if seq1 is later than seq2.
1676 */
1677static inline bool
1678i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1679{
1680 return (int32_t)(seq1 - seq2) >= 0;
1681}
1682
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001683int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1684int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01001685int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001686int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001687
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001688static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001689i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1690{
1691 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1692 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1693 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001694 return true;
1695 } else
1696 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001697}
1698
1699static inline void
1700i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1701{
1702 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1703 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1704 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1705 }
1706}
1707
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001708void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001709void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01001710int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001711 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001712static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1713{
1714 return unlikely(atomic_read(&error->reset_counter)
1715 & I915_RESET_IN_PROGRESS_FLAG);
1716}
1717
1718static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1719{
1720 return atomic_read(&error->reset_counter) == I915_WEDGED;
1721}
Chris Wilsona71d8d92012-02-15 11:25:36 +00001722
Chris Wilson069efc12010-09-30 16:53:18 +01001723void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001724void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001725int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1726 uint32_t read_domains,
1727 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001728int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01001729int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001730int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyb9524a12012-05-25 16:56:24 -07001731void i915_gem_l3_remap(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001732void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001733void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001734int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001735int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001736int i915_add_request(struct intel_ring_buffer *ring,
1737 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001738 u32 *seqno);
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001739int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1740 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001741int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001742int __must_check
1743i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1744 bool write);
1745int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02001746i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1747int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001748i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1749 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001750 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001751int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001752 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001753 int id,
1754 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001755void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001756 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001757void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001758void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001759
Chris Wilson467cffb2011-03-07 10:42:03 +00001760uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02001761i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1762uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02001763i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1764 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00001765
Chris Wilsone4ffd172011-04-04 09:44:39 +01001766int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1767 enum i915_cache_level cache_level);
1768
Daniel Vetter1286ff72012-05-10 15:25:09 +02001769struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1770 struct dma_buf *dma_buf);
1771
1772struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1773 struct drm_gem_object *gem_obj, int flags);
1774
Ben Widawsky254f9652012-06-04 14:42:42 -07001775/* i915_gem_context.c */
1776void i915_gem_context_init(struct drm_device *dev);
1777void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07001778void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07001779int i915_switch_context(struct intel_ring_buffer *ring,
1780 struct drm_file *file, int to_id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03001781void i915_gem_context_free(struct kref *ctx_ref);
1782static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
1783{
1784 kref_get(&ctx->ref);
1785}
1786
1787static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
1788{
1789 kref_put(&ctx->ref, i915_gem_context_free);
1790}
1791
Ben Widawsky84624812012-06-04 14:42:54 -07001792int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1793 struct drm_file *file);
1794int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1795 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001796
Daniel Vetter76aaf222010-11-05 22:23:30 +01001797/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001798void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001799void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1800 struct drm_i915_gem_object *obj,
1801 enum i915_cache_level cache_level);
1802void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1803 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001804
Daniel Vetter76aaf222010-11-05 22:23:30 +01001805void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01001806int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1807void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01001808 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001809void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01001810void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Ben Widawskyd7e50082012-12-18 10:31:25 -08001811void i915_gem_init_global_gtt(struct drm_device *dev);
1812void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1813 unsigned long mappable_end, unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001814int i915_gem_gtt_init(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08001815static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001816{
1817 if (INTEL_INFO(dev)->gen < 6)
1818 intel_gtt_chipset_flush();
1819}
1820
Daniel Vetter76aaf222010-11-05 22:23:30 +01001821
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001822/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001823int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01001824 unsigned alignment,
1825 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001826 bool mappable,
1827 bool nonblock);
Chris Wilson6c085a72012-08-20 11:40:46 +02001828int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001829
Chris Wilson9797fbf2012-04-24 15:47:39 +01001830/* i915_gem_stolen.c */
1831int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00001832int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1833void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001834void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00001835struct drm_i915_gem_object *
1836i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08001837struct drm_i915_gem_object *
1838i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
1839 u32 stolen_offset,
1840 u32 gtt_offset,
1841 u32 size);
Chris Wilson0104fdb2012-11-15 11:32:26 +00001842void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001843
Eric Anholt673a3942008-07-30 12:06:12 -07001844/* i915_gem_tiling.c */
Chris Wilsone9b73c62012-12-03 21:03:14 +00001845inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1846{
1847 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1848
1849 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1850 obj->tiling_mode != I915_TILING_NONE;
1851}
1852
Eric Anholt673a3942008-07-30 12:06:12 -07001853void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001854void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1855void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001856
1857/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001858void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001859 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001860#if WATCH_LISTS
1861int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001862#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001863#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001864#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001865void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1866 int handle);
1867void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001868 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869
Ben Gamari20172632009-02-17 20:08:50 -05001870/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001871int i915_debugfs_init(struct drm_minor *minor);
1872void i915_debugfs_cleanup(struct drm_minor *minor);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001873__printf(2, 3)
1874void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Ben Gamari20172632009-02-17 20:08:50 -05001875
Jesse Barnes317c35d2008-08-25 15:11:06 -07001876/* i915_suspend.c */
1877extern int i915_save_state(struct drm_device *dev);
1878extern int i915_restore_state(struct drm_device *dev);
1879
Daniel Vetterd8157a32013-01-25 17:53:20 +01001880/* i915_ums.c */
1881void i915_save_display_reg(struct drm_device *dev);
1882void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001883
Ben Widawsky0136db582012-04-10 21:17:01 -07001884/* i915_sysfs.c */
1885void i915_setup_sysfs(struct drm_device *dev_priv);
1886void i915_teardown_sysfs(struct drm_device *dev_priv);
1887
Chris Wilsonf899fc62010-07-20 15:44:45 -07001888/* intel_i2c.c */
1889extern int intel_setup_gmbus(struct drm_device *dev);
1890extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02001891static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001892{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001893 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001894}
1895
1896extern struct i2c_adapter *intel_gmbus_get_adapter(
1897 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01001898extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1899extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02001900static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01001901{
1902 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1903}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001904extern void intel_i2c_reset(struct drm_device *dev);
1905
Chris Wilson3b617962010-08-24 09:02:58 +01001906/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001907extern int intel_opregion_setup(struct drm_device *dev);
1908#ifdef CONFIG_ACPI
1909extern void intel_opregion_init(struct drm_device *dev);
1910extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001911extern void intel_opregion_asle_intr(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001912#else
Chris Wilson44834a62010-08-19 16:09:23 +01001913static inline void intel_opregion_init(struct drm_device *dev) { return; }
1914static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001915static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001916#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001917
Jesse Barnes723bfd72010-10-07 16:01:13 -07001918/* intel_acpi.c */
1919#ifdef CONFIG_ACPI
1920extern void intel_register_dsm_handler(void);
1921extern void intel_unregister_dsm_handler(void);
1922#else
1923static inline void intel_register_dsm_handler(void) { return; }
1924static inline void intel_unregister_dsm_handler(void) { return; }
1925#endif /* CONFIG_ACPI */
1926
Jesse Barnes79e53942008-11-07 14:24:08 -08001927/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02001928extern void intel_modeset_init_hw(struct drm_device *dev);
Imre Deak7d708ee2013-04-17 14:04:50 +03001929extern void intel_modeset_suspend_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001930extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001931extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001932extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001933extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01001934extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1935 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01001936extern void i915_redisable_vga(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001937extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001938extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001939extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02001940extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001941extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001942extern void valleyview_set_rps(struct drm_device *dev, u8 val);
1943extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
1944extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
Akshay Joshi0206e352011-08-16 15:34:10 -04001945extern void intel_detect_pch(struct drm_device *dev);
1946extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07001947extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001948
Ben Widawsky2911a352012-04-05 14:47:36 -07001949extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001950int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1951 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07001952
Chris Wilson6ef3d422010-08-04 20:26:07 +01001953/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001954#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001955extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001956extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
1957 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001958
1959extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001960extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001961 struct drm_device *dev,
1962 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001963#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001964
Ben Widawskyb7287d82011-04-25 11:22:22 -07001965/* On SNB platform, before reading ring registers forcewake bit
1966 * must be set to prevent GT core from power down and stale values being
1967 * returned.
1968 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001969void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1970void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01001971int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001972
Ben Widawsky42c05262012-09-26 10:34:00 -07001973int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1974int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03001975
1976/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03001977u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
1978void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
1979u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulaae992582013-05-22 15:36:19 +03001980u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
1981void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03001982u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
1983 enum intel_sbi_destination destination);
1984void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
1985 enum intel_sbi_destination destination);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001986
Jesse Barnes855ba3b2013-04-17 15:54:57 -07001987int vlv_gpu_freq(int ddr_freq, int val);
1988int vlv_freq_opcode(int ddr_freq, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07001989
Keith Packard5f753772010-11-22 09:24:22 +00001990#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001991 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001992
Keith Packard5f753772010-11-22 09:24:22 +00001993__i915_read(8, b)
1994__i915_read(16, w)
1995__i915_read(32, l)
1996__i915_read(64, q)
1997#undef __i915_read
1998
1999#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07002000 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
2001
Keith Packard5f753772010-11-22 09:24:22 +00002002__i915_write(8, b)
2003__i915_write(16, w)
2004__i915_write(32, l)
2005__i915_write(64, q)
2006#undef __i915_write
2007
2008#define I915_READ8(reg) i915_read8(dev_priv, (reg))
2009#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
2010
2011#define I915_READ16(reg) i915_read16(dev_priv, (reg))
2012#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
2013#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
2014#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
2015
2016#define I915_READ(reg) i915_read32(dev_priv, (reg))
2017#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08002018#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
2019#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00002020
2021#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
2022#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08002023
2024#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2025#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2026
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002027/* "Broadcast RGB" property */
2028#define INTEL_BROADCAST_RGB_AUTO 0
2029#define INTEL_BROADCAST_RGB_FULL 1
2030#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08002031
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02002032static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2033{
2034 if (HAS_PCH_SPLIT(dev))
2035 return CPU_VGACNTRL;
2036 else if (IS_VALLEYVIEW(dev))
2037 return VLV_VGACNTRL;
2038 else
2039 return VGACNTRL;
2040}
2041
Ville Syrjälä2bb46292013-02-22 16:12:51 +02002042static inline void __user *to_user_ptr(u64 address)
2043{
2044 return (void __user *)(uintptr_t)address;
2045}
2046
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047#endif