blob: d93f9f31bfd94f1d90d8cb9e2e161898ee946673 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132
Ville Syrjäläe0fce782015-07-08 23:45:54 +0300133static unsigned int intel_dp_unused_lane_mask(int lane_count)
134{
135 return ~((1 << lane_count) - 1) & 0xf;
136}
137
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200138static int
139intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700141 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142
143 switch (max_link_bw) {
144 case DP_LINK_BW_1_62:
145 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200146 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700148 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300149 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
150 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700151 max_link_bw = DP_LINK_BW_1_62;
152 break;
153 }
154 return max_link_bw;
155}
156
Paulo Zanonieeb63242014-05-06 14:56:50 +0300157static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
158{
159 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
160 struct drm_device *dev = intel_dig_port->base.base.dev;
161 u8 source_max, sink_max;
162
163 source_max = 4;
164 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
165 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
166 source_max = 2;
167
168 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
169
170 return min(source_max, sink_max);
171}
172
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400173/*
174 * The units on the numbers in the next two are... bizarre. Examples will
175 * make it clearer; this one parallels an example in the eDP spec.
176 *
177 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
178 *
179 * 270000 * 1 * 8 / 10 == 216000
180 *
181 * The actual data capacity of that configuration is 2.16Gbit/s, so the
182 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
183 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
184 * 119000. At 18bpp that's 2142000 kilobits per second.
185 *
186 * Thus the strange-looking division by 10 in intel_dp_link_required, to
187 * get the result in decakilobits instead of kilobits.
188 */
189
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190static int
Keith Packardc8982612012-01-25 08:16:25 -0800191intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400193 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194}
195
196static int
Dave Airliefe27d532010-06-30 11:46:17 +1000197intel_dp_max_data_rate(int max_link_clock, int max_lanes)
198{
199 return (max_link_clock * max_lanes * 8) / 10;
200}
201
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000202static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203intel_dp_mode_valid(struct drm_connector *connector,
204 struct drm_display_mode *mode)
205{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100206 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300207 struct intel_connector *intel_connector = to_intel_connector(connector);
208 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100209 int target_clock = mode->clock;
210 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700211
Jani Nikuladd06f902012-10-19 14:51:50 +0300212 if (is_edp(intel_dp) && fixed_mode) {
213 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100214 return MODE_PANEL;
215
Jani Nikuladd06f902012-10-19 14:51:50 +0300216 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100217 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200218
219 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100220 }
221
Ville Syrjälä50fec212015-03-12 17:10:34 +0200222 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300223 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100224
225 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
226 mode_rate = intel_dp_link_required(target_clock, 18);
227
228 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200229 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700230
231 if (mode->clock < 10000)
232 return MODE_CLOCK_LOW;
233
Daniel Vetter0af78a22012-05-23 11:30:55 +0200234 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
235 return MODE_H_ILLEGAL;
236
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237 return MODE_OK;
238}
239
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800240uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700241{
242 int i;
243 uint32_t v = 0;
244
245 if (src_bytes > 4)
246 src_bytes = 4;
247 for (i = 0; i < src_bytes; i++)
248 v |= ((uint32_t) src[i]) << ((3-i) * 8);
249 return v;
250}
251
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000252static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700253{
254 int i;
255 if (dst_bytes > 4)
256 dst_bytes = 4;
257 for (i = 0; i < dst_bytes; i++)
258 dst[i] = src >> ((3-i) * 8);
259}
260
Jani Nikulabf13e812013-09-06 07:40:05 +0300261static void
262intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300263 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300264static void
265intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300266 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300267
Ville Syrjälä773538e82014-09-04 14:54:56 +0300268static void pps_lock(struct intel_dp *intel_dp)
269{
270 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
271 struct intel_encoder *encoder = &intel_dig_port->base;
272 struct drm_device *dev = encoder->base.dev;
273 struct drm_i915_private *dev_priv = dev->dev_private;
274 enum intel_display_power_domain power_domain;
275
276 /*
277 * See vlv_power_sequencer_reset() why we need
278 * a power domain reference here.
279 */
280 power_domain = intel_display_port_power_domain(encoder);
281 intel_display_power_get(dev_priv, power_domain);
282
283 mutex_lock(&dev_priv->pps_mutex);
284}
285
286static void pps_unlock(struct intel_dp *intel_dp)
287{
288 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
289 struct intel_encoder *encoder = &intel_dig_port->base;
290 struct drm_device *dev = encoder->base.dev;
291 struct drm_i915_private *dev_priv = dev->dev_private;
292 enum intel_display_power_domain power_domain;
293
294 mutex_unlock(&dev_priv->pps_mutex);
295
296 power_domain = intel_display_port_power_domain(encoder);
297 intel_display_power_put(dev_priv, power_domain);
298}
299
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300300static void
301vlv_power_sequencer_kick(struct intel_dp *intel_dp)
302{
303 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
304 struct drm_device *dev = intel_dig_port->base.base.dev;
305 struct drm_i915_private *dev_priv = dev->dev_private;
306 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300307 bool pll_enabled, release_cl_override = false;
308 enum dpio_phy phy = DPIO_PHY(pipe);
309 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300310 uint32_t DP;
311
312 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
313 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
314 pipe_name(pipe), port_name(intel_dig_port->port)))
315 return;
316
317 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
318 pipe_name(pipe), port_name(intel_dig_port->port));
319
320 /* Preserve the BIOS-computed detected bit. This is
321 * supposed to be read-only.
322 */
323 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
324 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
325 DP |= DP_PORT_WIDTH(1);
326 DP |= DP_LINK_TRAIN_PAT_1;
327
328 if (IS_CHERRYVIEW(dev))
329 DP |= DP_PIPE_SELECT_CHV(pipe);
330 else if (pipe == PIPE_B)
331 DP |= DP_PIPEB_SELECT;
332
Ville Syrjäläd288f652014-10-28 13:20:22 +0200333 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
334
335 /*
336 * The DPLL for the pipe must be enabled for this to work.
337 * So enable temporarily it if it's not already enabled.
338 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300339 if (!pll_enabled) {
340 release_cl_override = IS_CHERRYVIEW(dev) &&
341 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
342
Ville Syrjäläd288f652014-10-28 13:20:22 +0200343 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
344 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300345 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200346
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300347 /*
348 * Similar magic as in intel_dp_enable_port().
349 * We _must_ do this port enable + disable trick
350 * to make this power seqeuencer lock onto the port.
351 * Otherwise even VDD force bit won't work.
352 */
353 I915_WRITE(intel_dp->output_reg, DP);
354 POSTING_READ(intel_dp->output_reg);
355
356 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
357 POSTING_READ(intel_dp->output_reg);
358
359 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
360 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300362 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200363 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300364
365 if (release_cl_override)
366 chv_phy_powergate_ch(dev_priv, phy, ch, false);
367 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300368}
369
Jani Nikulabf13e812013-09-06 07:40:05 +0300370static enum pipe
371vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
372{
373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300374 struct drm_device *dev = intel_dig_port->base.base.dev;
375 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300376 struct intel_encoder *encoder;
377 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300378 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300379
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300380 lockdep_assert_held(&dev_priv->pps_mutex);
381
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300382 /* We should never land here with regular DP ports */
383 WARN_ON(!is_edp(intel_dp));
384
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300385 if (intel_dp->pps_pipe != INVALID_PIPE)
386 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300387
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300388 /*
389 * We don't have power sequencer currently.
390 * Pick one that's not used by other ports.
391 */
392 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
393 base.head) {
394 struct intel_dp *tmp;
395
396 if (encoder->type != INTEL_OUTPUT_EDP)
397 continue;
398
399 tmp = enc_to_intel_dp(&encoder->base);
400
401 if (tmp->pps_pipe != INVALID_PIPE)
402 pipes &= ~(1 << tmp->pps_pipe);
403 }
404
405 /*
406 * Didn't find one. This should not happen since there
407 * are two power sequencers and up to two eDP ports.
408 */
409 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300410 pipe = PIPE_A;
411 else
412 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300413
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300414 vlv_steal_power_sequencer(dev, pipe);
415 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300416
417 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
418 pipe_name(intel_dp->pps_pipe),
419 port_name(intel_dig_port->port));
420
421 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300422 intel_dp_init_panel_power_sequencer(dev, intel_dp);
423 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300424
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300425 /*
426 * Even vdd force doesn't work until we've made
427 * the power sequencer lock in on the port.
428 */
429 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300430
431 return intel_dp->pps_pipe;
432}
433
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300434typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
435 enum pipe pipe);
436
437static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
438 enum pipe pipe)
439{
440 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
441}
442
443static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
444 enum pipe pipe)
445{
446 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
447}
448
449static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
450 enum pipe pipe)
451{
452 return true;
453}
454
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300455static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300456vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
457 enum port port,
458 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300459{
Jani Nikulabf13e812013-09-06 07:40:05 +0300460 enum pipe pipe;
461
Jani Nikulabf13e812013-09-06 07:40:05 +0300462 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
463 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
464 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300465
466 if (port_sel != PANEL_PORT_SELECT_VLV(port))
467 continue;
468
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300469 if (!pipe_check(dev_priv, pipe))
470 continue;
471
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300472 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300473 }
474
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300475 return INVALID_PIPE;
476}
477
478static void
479vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
480{
481 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
482 struct drm_device *dev = intel_dig_port->base.base.dev;
483 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300484 enum port port = intel_dig_port->port;
485
486 lockdep_assert_held(&dev_priv->pps_mutex);
487
488 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300489 /* first pick one where the panel is on */
490 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
491 vlv_pipe_has_pp_on);
492 /* didn't find one? pick one where vdd is on */
493 if (intel_dp->pps_pipe == INVALID_PIPE)
494 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
495 vlv_pipe_has_vdd_on);
496 /* didn't find one? pick one with just the correct port */
497 if (intel_dp->pps_pipe == INVALID_PIPE)
498 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
499 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300500
501 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
502 if (intel_dp->pps_pipe == INVALID_PIPE) {
503 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
504 port_name(port));
505 return;
506 }
507
508 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
509 port_name(port), pipe_name(intel_dp->pps_pipe));
510
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300511 intel_dp_init_panel_power_sequencer(dev, intel_dp);
512 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300513}
514
Ville Syrjälä773538e82014-09-04 14:54:56 +0300515void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
516{
517 struct drm_device *dev = dev_priv->dev;
518 struct intel_encoder *encoder;
519
520 if (WARN_ON(!IS_VALLEYVIEW(dev)))
521 return;
522
523 /*
524 * We can't grab pps_mutex here due to deadlock with power_domain
525 * mutex when power_domain functions are called while holding pps_mutex.
526 * That also means that in order to use pps_pipe the code needs to
527 * hold both a power domain reference and pps_mutex, and the power domain
528 * reference get/put must be done while _not_ holding pps_mutex.
529 * pps_{lock,unlock}() do these steps in the correct order, so one
530 * should use them always.
531 */
532
533 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
534 struct intel_dp *intel_dp;
535
536 if (encoder->type != INTEL_OUTPUT_EDP)
537 continue;
538
539 intel_dp = enc_to_intel_dp(&encoder->base);
540 intel_dp->pps_pipe = INVALID_PIPE;
541 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300542}
543
544static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
545{
546 struct drm_device *dev = intel_dp_to_dev(intel_dp);
547
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530548 if (IS_BROXTON(dev))
549 return BXT_PP_CONTROL(0);
550 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300551 return PCH_PP_CONTROL;
552 else
553 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
554}
555
556static u32 _pp_stat_reg(struct intel_dp *intel_dp)
557{
558 struct drm_device *dev = intel_dp_to_dev(intel_dp);
559
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530560 if (IS_BROXTON(dev))
561 return BXT_PP_STATUS(0);
562 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300563 return PCH_PP_STATUS;
564 else
565 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
566}
567
Clint Taylor01527b32014-07-07 13:01:46 -0700568/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
569 This function only applicable when panel PM state is not to be tracked */
570static int edp_notify_handler(struct notifier_block *this, unsigned long code,
571 void *unused)
572{
573 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
574 edp_notifier);
575 struct drm_device *dev = intel_dp_to_dev(intel_dp);
576 struct drm_i915_private *dev_priv = dev->dev_private;
Clint Taylor01527b32014-07-07 13:01:46 -0700577
578 if (!is_edp(intel_dp) || code != SYS_RESTART)
579 return 0;
580
Ville Syrjälä773538e82014-09-04 14:54:56 +0300581 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300582
Clint Taylor01527b32014-07-07 13:01:46 -0700583 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300584 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjälä649636e2015-09-22 19:50:01 +0300585 u32 pp_ctrl_reg, pp_div_reg;
586 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300587
Clint Taylor01527b32014-07-07 13:01:46 -0700588 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
589 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
590 pp_div = I915_READ(pp_div_reg);
591 pp_div &= PP_REFERENCE_DIVIDER_MASK;
592
593 /* 0x1F write to PP_DIV_REG sets max cycle delay */
594 I915_WRITE(pp_div_reg, pp_div | 0x1F);
595 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
596 msleep(intel_dp->panel_power_cycle_delay);
597 }
598
Ville Syrjälä773538e82014-09-04 14:54:56 +0300599 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300600
Clint Taylor01527b32014-07-07 13:01:46 -0700601 return 0;
602}
603
Daniel Vetter4be73782014-01-17 14:39:48 +0100604static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700605{
Paulo Zanoni30add222012-10-26 19:05:45 -0200606 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700607 struct drm_i915_private *dev_priv = dev->dev_private;
608
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300609 lockdep_assert_held(&dev_priv->pps_mutex);
610
Ville Syrjälä9a423562014-10-16 21:29:48 +0300611 if (IS_VALLEYVIEW(dev) &&
612 intel_dp->pps_pipe == INVALID_PIPE)
613 return false;
614
Jani Nikulabf13e812013-09-06 07:40:05 +0300615 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700616}
617
Daniel Vetter4be73782014-01-17 14:39:48 +0100618static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700619{
Paulo Zanoni30add222012-10-26 19:05:45 -0200620 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700621 struct drm_i915_private *dev_priv = dev->dev_private;
622
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300623 lockdep_assert_held(&dev_priv->pps_mutex);
624
Ville Syrjälä9a423562014-10-16 21:29:48 +0300625 if (IS_VALLEYVIEW(dev) &&
626 intel_dp->pps_pipe == INVALID_PIPE)
627 return false;
628
Ville Syrjälä773538e82014-09-04 14:54:56 +0300629 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700630}
631
Keith Packard9b984da2011-09-19 13:54:47 -0700632static void
633intel_dp_check_edp(struct intel_dp *intel_dp)
634{
Paulo Zanoni30add222012-10-26 19:05:45 -0200635 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700636 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700637
Keith Packard9b984da2011-09-19 13:54:47 -0700638 if (!is_edp(intel_dp))
639 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700640
Daniel Vetter4be73782014-01-17 14:39:48 +0100641 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700642 WARN(1, "eDP powered off while attempting aux channel communication.\n");
643 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300644 I915_READ(_pp_stat_reg(intel_dp)),
645 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700646 }
647}
648
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100649static uint32_t
650intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
651{
652 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
653 struct drm_device *dev = intel_dig_port->base.base.dev;
654 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300655 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100656 uint32_t status;
657 bool done;
658
Daniel Vetteref04f002012-12-01 21:03:59 +0100659#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100660 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300661 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300662 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100663 else
664 done = wait_for_atomic(C, 10) == 0;
665 if (!done)
666 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
667 has_aux_irq);
668#undef C
669
670 return status;
671}
672
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000673static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
674{
675 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
676 struct drm_device *dev = intel_dig_port->base.base.dev;
677
678 /*
679 * The clock divider is based off the hrawclk, and would like to run at
680 * 2MHz. So, take the hrawclk value and divide by 2 and use that
681 */
682 return index ? 0 : intel_hrawclk(dev) / 2;
683}
684
685static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
686{
687 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
688 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300689 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000690
691 if (index)
692 return 0;
693
694 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä05024da2015-06-03 15:45:08 +0300695 return DIV_ROUND_UP(dev_priv->cdclk_freq, 2000);
696
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000697 } else {
698 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
699 }
700}
701
702static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300703{
704 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
705 struct drm_device *dev = intel_dig_port->base.base.dev;
706 struct drm_i915_private *dev_priv = dev->dev_private;
707
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000708 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100709 if (index)
710 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300711 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300712 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
713 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100714 switch (index) {
715 case 0: return 63;
716 case 1: return 72;
717 default: return 0;
718 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000719 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100720 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300721 }
722}
723
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000724static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
725{
726 return index ? 0 : 100;
727}
728
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000729static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
730{
731 /*
732 * SKL doesn't need us to program the AUX clock divider (Hardware will
733 * derive the clock from CDCLK automatically). We still implement the
734 * get_aux_clock_divider vfunc to plug-in into the existing code.
735 */
736 return index ? 0 : 1;
737}
738
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000739static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
740 bool has_aux_irq,
741 int send_bytes,
742 uint32_t aux_clock_divider)
743{
744 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
745 struct drm_device *dev = intel_dig_port->base.base.dev;
746 uint32_t precharge, timeout;
747
748 if (IS_GEN6(dev))
749 precharge = 3;
750 else
751 precharge = 5;
752
753 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
754 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
755 else
756 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
757
758 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000759 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000760 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000761 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000762 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000763 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000764 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
765 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000766 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000767}
768
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000769static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
770 bool has_aux_irq,
771 int send_bytes,
772 uint32_t unused)
773{
774 return DP_AUX_CH_CTL_SEND_BUSY |
775 DP_AUX_CH_CTL_DONE |
776 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
777 DP_AUX_CH_CTL_TIME_OUT_ERROR |
778 DP_AUX_CH_CTL_TIME_OUT_1600us |
779 DP_AUX_CH_CTL_RECEIVE_ERROR |
780 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
781 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
782}
783
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700784static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100785intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200786 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700787 uint8_t *recv, int recv_size)
788{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200789 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
790 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700791 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300792 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700793 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100794 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100795 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700796 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000797 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100798 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200799 bool vdd;
800
Ville Syrjälä773538e82014-09-04 14:54:56 +0300801 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300802
Ville Syrjälä72c35002014-08-18 22:16:00 +0300803 /*
804 * We will be called with VDD already enabled for dpcd/edid/oui reads.
805 * In such cases we want to leave VDD enabled and it's up to upper layers
806 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
807 * ourselves.
808 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300809 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100810
811 /* dp aux is extremely sensitive to irq latency, hence request the
812 * lowest possible wakeup latency and so prevent the cpu from going into
813 * deep sleep states.
814 */
815 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700816
Keith Packard9b984da2011-09-19 13:54:47 -0700817 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800818
Paulo Zanonic67a4702013-08-19 13:18:09 -0300819 intel_aux_display_runtime_get(dev_priv);
820
Jesse Barnes11bee432011-08-01 15:02:20 -0700821 /* Try to wait for any previous AUX channel activity */
822 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100823 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700824 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
825 break;
826 msleep(1);
827 }
828
829 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300830 static u32 last_status = -1;
831 const u32 status = I915_READ(ch_ctl);
832
833 if (status != last_status) {
834 WARN(1, "dp_aux_ch not started status 0x%08x\n",
835 status);
836 last_status = status;
837 }
838
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100839 ret = -EBUSY;
840 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100841 }
842
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300843 /* Only 5 data registers! */
844 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
845 ret = -E2BIG;
846 goto out;
847 }
848
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000849 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000850 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
851 has_aux_irq,
852 send_bytes,
853 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000854
Chris Wilsonbc866252013-07-21 16:00:03 +0100855 /* Must try at least 3 times according to DP spec */
856 for (try = 0; try < 5; try++) {
857 /* Load the send data into the aux channel data registers */
858 for (i = 0; i < send_bytes; i += 4)
859 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800860 intel_dp_pack_aux(send + i,
861 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400862
Chris Wilsonbc866252013-07-21 16:00:03 +0100863 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000864 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100865
Chris Wilsonbc866252013-07-21 16:00:03 +0100866 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400867
Chris Wilsonbc866252013-07-21 16:00:03 +0100868 /* Clear done status and any errors */
869 I915_WRITE(ch_ctl,
870 status |
871 DP_AUX_CH_CTL_DONE |
872 DP_AUX_CH_CTL_TIME_OUT_ERROR |
873 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400874
Todd Previte74ebf292015-04-15 08:38:41 -0700875 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100876 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700877
878 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
879 * 400us delay required for errors and timeouts
880 * Timeout errors from the HW already meet this
881 * requirement so skip to next iteration
882 */
883 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
884 usleep_range(400, 500);
885 continue;
886 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100887 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700888 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100889 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700890 }
891
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700892 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700893 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100894 ret = -EBUSY;
895 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700896 }
897
Jim Bridee058c942015-05-27 10:21:48 -0700898done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700899 /* Check for timeout or receive error.
900 * Timeouts occur when the sink is not connected
901 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700902 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700903 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100904 ret = -EIO;
905 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700906 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700907
908 /* Timeouts occur when the device isn't connected, so they're
909 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700910 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800911 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100912 ret = -ETIMEDOUT;
913 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700914 }
915
916 /* Unload any bytes sent back from the other side */
917 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
918 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700919 if (recv_bytes > recv_size)
920 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400921
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100922 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800923 intel_dp_unpack_aux(I915_READ(ch_data + i),
924 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700925
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100926 ret = recv_bytes;
927out:
928 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300929 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100930
Jani Nikula884f19e2014-03-14 16:51:14 +0200931 if (vdd)
932 edp_panel_vdd_off(intel_dp, false);
933
Ville Syrjälä773538e82014-09-04 14:54:56 +0300934 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300935
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100936 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937}
938
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300939#define BARE_ADDRESS_SIZE 3
940#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200941static ssize_t
942intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700943{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200944 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
945 uint8_t txbuf[20], rxbuf[20];
946 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700947 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700948
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200949 txbuf[0] = (msg->request << 4) |
950 ((msg->address >> 16) & 0xf);
951 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200952 txbuf[2] = msg->address & 0xff;
953 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300954
Jani Nikula9d1a1032014-03-14 16:51:15 +0200955 switch (msg->request & ~DP_AUX_I2C_MOT) {
956 case DP_AUX_NATIVE_WRITE:
957 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +0300958 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300959 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200960 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200961
Jani Nikula9d1a1032014-03-14 16:51:15 +0200962 if (WARN_ON(txsize > 20))
963 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700964
Jani Nikula9d1a1032014-03-14 16:51:15 +0200965 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966
Jani Nikula9d1a1032014-03-14 16:51:15 +0200967 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
968 if (ret > 0) {
969 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700970
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200971 if (ret > 1) {
972 /* Number of bytes written in a short write. */
973 ret = clamp_t(int, rxbuf[1], 0, msg->size);
974 } else {
975 /* Return payload size. */
976 ret = msg->size;
977 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700978 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200979 break;
980
981 case DP_AUX_NATIVE_READ:
982 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300983 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200984 rxsize = msg->size + 1;
985
986 if (WARN_ON(rxsize > 20))
987 return -E2BIG;
988
989 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
990 if (ret > 0) {
991 msg->reply = rxbuf[0] >> 4;
992 /*
993 * Assume happy day, and copy the data. The caller is
994 * expected to check msg->reply before touching it.
995 *
996 * Return payload size.
997 */
998 ret--;
999 memcpy(msg->buffer, rxbuf + 1, ret);
1000 }
1001 break;
1002
1003 default:
1004 ret = -EINVAL;
1005 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001006 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001007
Jani Nikula9d1a1032014-03-14 16:51:15 +02001008 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001009}
1010
Jani Nikula9d1a1032014-03-14 16:51:15 +02001011static void
1012intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001013{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001014 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001015 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula33ad6622014-03-14 16:51:16 +02001016 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1017 enum port port = intel_dig_port->port;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001018 struct ddi_vbt_port_info *info = &dev_priv->vbt.ddi_port_info[port];
Jani Nikula0b998362014-03-14 16:51:17 +02001019 const char *name = NULL;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001020 uint32_t porte_aux_ctl_reg = DPA_AUX_CH_CTL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001021 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001022
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001023 /* On SKL we don't have Aux for port E so we rely on VBT to set
1024 * a proper alternate aux channel.
1025 */
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001026 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && port == PORT_E) {
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001027 switch (info->alternate_aux_channel) {
1028 case DP_AUX_B:
1029 porte_aux_ctl_reg = DPB_AUX_CH_CTL;
1030 break;
1031 case DP_AUX_C:
1032 porte_aux_ctl_reg = DPC_AUX_CH_CTL;
1033 break;
1034 case DP_AUX_D:
1035 porte_aux_ctl_reg = DPD_AUX_CH_CTL;
1036 break;
1037 case DP_AUX_A:
1038 default:
1039 porte_aux_ctl_reg = DPA_AUX_CH_CTL;
1040 }
1041 }
1042
Jani Nikula33ad6622014-03-14 16:51:16 +02001043 switch (port) {
1044 case PORT_A:
1045 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001046 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001047 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001048 case PORT_B:
1049 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001050 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001051 break;
1052 case PORT_C:
1053 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001054 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001055 break;
1056 case PORT_D:
1057 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001058 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001059 break;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001060 case PORT_E:
1061 intel_dp->aux_ch_ctl_reg = porte_aux_ctl_reg;
1062 name = "DPDDC-E";
1063 break;
Dave Airlieab2c0672009-12-04 10:55:24 +10001064 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001065 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001066 }
1067
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001068 /*
1069 * The AUX_CTL register is usually DP_CTL + 0x10.
1070 *
1071 * On Haswell and Broadwell though:
1072 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1073 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1074 *
1075 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1076 */
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001077 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev) && port != PORT_E)
Jani Nikula33ad6622014-03-14 16:51:16 +02001078 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001079
Jani Nikula0b998362014-03-14 16:51:17 +02001080 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001081 intel_dp->aux.dev = dev->dev;
1082 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001083
Jani Nikula0b998362014-03-14 16:51:17 +02001084 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1085 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001086
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001087 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001088 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001089 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001090 name, ret);
1091 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001092 }
David Flynn8316f332010-12-08 16:10:21 +00001093
Jani Nikula0b998362014-03-14 16:51:17 +02001094 ret = sysfs_create_link(&connector->base.kdev->kobj,
1095 &intel_dp->aux.ddc.dev.kobj,
1096 intel_dp->aux.ddc.dev.kobj.name);
1097 if (ret < 0) {
1098 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001099 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001100 }
1101}
1102
Imre Deak80f65de2014-02-11 17:12:49 +02001103static void
1104intel_dp_connector_unregister(struct intel_connector *intel_connector)
1105{
1106 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1107
Dave Airlie0e32b392014-05-02 14:02:48 +10001108 if (!intel_connector->mst_port)
1109 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1110 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001111 intel_connector_unregister(intel_connector);
1112}
1113
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001114static void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001115skl_edp_set_pll_config(struct intel_crtc_state *pipe_config)
Damien Lespiau5416d872014-11-14 17:24:33 +00001116{
1117 u32 ctrl1;
1118
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001119 memset(&pipe_config->dpll_hw_state, 0,
1120 sizeof(pipe_config->dpll_hw_state));
1121
Damien Lespiau5416d872014-11-14 17:24:33 +00001122 pipe_config->ddi_pll_sel = SKL_DPLL0;
1123 pipe_config->dpll_hw_state.cfgcr1 = 0;
1124 pipe_config->dpll_hw_state.cfgcr2 = 0;
1125
1126 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001127 switch (pipe_config->port_clock / 2) {
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301128 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001129 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001130 SKL_DPLL0);
1131 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301132 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001133 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001134 SKL_DPLL0);
1135 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301136 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001137 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001138 SKL_DPLL0);
1139 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301140 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001141 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301142 SKL_DPLL0);
1143 break;
1144 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1145 results in CDCLK change. Need to handle the change of CDCLK by
1146 disabling pipes and re-enabling them */
1147 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001148 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301149 SKL_DPLL0);
1150 break;
1151 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001152 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301153 SKL_DPLL0);
1154 break;
1155
Damien Lespiau5416d872014-11-14 17:24:33 +00001156 }
1157 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1158}
1159
Ander Conselvan de Oliveira6fa2d192015-08-31 11:23:28 +03001160void
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001161hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config)
Daniel Vetter0e503382014-07-04 11:26:04 -03001162{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001163 memset(&pipe_config->dpll_hw_state, 0,
1164 sizeof(pipe_config->dpll_hw_state));
1165
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001166 switch (pipe_config->port_clock / 2) {
1167 case 81000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001168 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1169 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001170 case 135000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001171 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1172 break;
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001173 case 270000:
Daniel Vetter0e503382014-07-04 11:26:04 -03001174 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1175 break;
1176 }
1177}
1178
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301179static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001180intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301181{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001182 if (intel_dp->num_sink_rates) {
1183 *sink_rates = intel_dp->sink_rates;
1184 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301185 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001186
1187 *sink_rates = default_rates;
1188
1189 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301190}
1191
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001192bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301193{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001194 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1195 struct drm_device *dev = dig_port->base.base.dev;
1196
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301197 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001198 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301199 return false;
1200
1201 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1202 (INTEL_INFO(dev)->gen >= 9))
1203 return true;
1204 else
1205 return false;
1206}
1207
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301208static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001209intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301210{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001211 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1212 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301213 int size;
1214
Sonika Jindal64987fc2015-05-26 17:50:13 +05301215 if (IS_BROXTON(dev)) {
1216 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301217 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001218 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301219 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301220 size = ARRAY_SIZE(skl_rates);
1221 } else {
1222 *source_rates = default_rates;
1223 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301224 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001225
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301226 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001227 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301228 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001229
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301230 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301231}
1232
Daniel Vetter0e503382014-07-04 11:26:04 -03001233static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001234intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001235 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001236{
1237 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001238 const struct dp_link_dpll *divisor = NULL;
1239 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001240
1241 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001242 divisor = gen4_dpll;
1243 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001244 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001245 divisor = pch_dpll;
1246 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001247 } else if (IS_CHERRYVIEW(dev)) {
1248 divisor = chv_dpll;
1249 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001250 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001251 divisor = vlv_dpll;
1252 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001253 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001254
1255 if (divisor && count) {
1256 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001257 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001258 pipe_config->dpll = divisor[i].dpll;
1259 pipe_config->clock_set = true;
1260 break;
1261 }
1262 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001263 }
1264}
1265
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001266static int intersect_rates(const int *source_rates, int source_len,
1267 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001268 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301269{
1270 int i = 0, j = 0, k = 0;
1271
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301272 while (i < source_len && j < sink_len) {
1273 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001274 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1275 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001276 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301277 ++k;
1278 ++i;
1279 ++j;
1280 } else if (source_rates[i] < sink_rates[j]) {
1281 ++i;
1282 } else {
1283 ++j;
1284 }
1285 }
1286 return k;
1287}
1288
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001289static int intel_dp_common_rates(struct intel_dp *intel_dp,
1290 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001291{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001292 const int *source_rates, *sink_rates;
1293 int source_len, sink_len;
1294
1295 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001296 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001297
1298 return intersect_rates(source_rates, source_len,
1299 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001300 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001301}
1302
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001303static void snprintf_int_array(char *str, size_t len,
1304 const int *array, int nelem)
1305{
1306 int i;
1307
1308 str[0] = '\0';
1309
1310 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001311 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001312 if (r >= len)
1313 return;
1314 str += r;
1315 len -= r;
1316 }
1317}
1318
1319static void intel_dp_print_rates(struct intel_dp *intel_dp)
1320{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001321 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001322 int source_len, sink_len, common_len;
1323 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001324 char str[128]; /* FIXME: too big for stack? */
1325
1326 if ((drm_debug & DRM_UT_KMS) == 0)
1327 return;
1328
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001329 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001330 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1331 DRM_DEBUG_KMS("source rates: %s\n", str);
1332
1333 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1334 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1335 DRM_DEBUG_KMS("sink rates: %s\n", str);
1336
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001337 common_len = intel_dp_common_rates(intel_dp, common_rates);
1338 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1339 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001340}
1341
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001342static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301343{
1344 int i = 0;
1345
1346 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1347 if (find == rates[i])
1348 break;
1349
1350 return i;
1351}
1352
Ville Syrjälä50fec212015-03-12 17:10:34 +02001353int
1354intel_dp_max_link_rate(struct intel_dp *intel_dp)
1355{
1356 int rates[DP_MAX_SUPPORTED_RATES] = {};
1357 int len;
1358
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001359 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001360 if (WARN_ON(len <= 0))
1361 return 162000;
1362
1363 return rates[rate_to_index(0, rates) - 1];
1364}
1365
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001366int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1367{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001368 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001369}
1370
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001371void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1372 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001373{
1374 if (intel_dp->num_sink_rates) {
1375 *link_bw = 0;
1376 *rate_select =
1377 intel_dp_rate_select(intel_dp, port_clock);
1378 } else {
1379 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1380 *rate_select = 0;
1381 }
1382}
1383
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001384bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001385intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001386 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001387{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001388 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001389 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001390 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001391 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001392 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001393 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001394 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001395 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001396 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001397 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001398 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001399 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301400 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001401 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001402 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001403 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1404 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001405 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301406
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001407 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301408
1409 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001410 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301411
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001412 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001413
Imre Deakbc7d38a2013-05-16 14:40:36 +03001414 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001415 pipe_config->has_pch_encoder = true;
1416
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001417 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001418 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001419 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001420
Jani Nikuladd06f902012-10-19 14:51:50 +03001421 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1422 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1423 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001424
1425 if (INTEL_INFO(dev)->gen >= 9) {
1426 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001427 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001428 if (ret)
1429 return ret;
1430 }
1431
Matt Roperb56676272015-11-04 09:05:27 -08001432 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001433 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1434 intel_connector->panel.fitting_mode);
1435 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001436 intel_pch_panel_fitting(intel_crtc, pipe_config,
1437 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001438 }
1439
Daniel Vettercb1793c2012-06-04 18:39:21 +02001440 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001441 return false;
1442
Daniel Vetter083f9562012-04-20 20:23:49 +02001443 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301444 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001445 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001446 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001447
Daniel Vetter36008362013-03-27 00:44:59 +01001448 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1449 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001450 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001451 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301452
1453 /* Get bpp from vbt only for panels that dont have bpp in edid */
1454 if (intel_connector->base.display_info.bpc == 0 &&
1455 (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001456 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1457 dev_priv->vbt.edp_bpp);
1458 bpp = dev_priv->vbt.edp_bpp;
1459 }
1460
Jani Nikula344c5bb2014-09-09 11:25:13 +03001461 /*
1462 * Use the maximum clock and number of lanes the eDP panel
1463 * advertizes being capable of. The panels are generally
1464 * designed to support only a single clock and lane
1465 * configuration, and typically these values correspond to the
1466 * native resolution of the panel.
1467 */
1468 min_lane_count = max_lane_count;
1469 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001470 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001471
Daniel Vetter36008362013-03-27 00:44:59 +01001472 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001473 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1474 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001475
Dave Airliec6930992014-07-14 11:04:39 +10001476 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301477 for (lane_count = min_lane_count;
1478 lane_count <= max_lane_count;
1479 lane_count <<= 1) {
1480
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001481 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001482 link_avail = intel_dp_max_data_rate(link_clock,
1483 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001484
Daniel Vetter36008362013-03-27 00:44:59 +01001485 if (mode_rate <= link_avail) {
1486 goto found;
1487 }
1488 }
1489 }
1490 }
1491
1492 return false;
1493
1494found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001495 if (intel_dp->color_range_auto) {
1496 /*
1497 * See:
1498 * CEA-861-E - 5.1 Default Encoding Parameters
1499 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1500 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001501 pipe_config->limited_color_range =
1502 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1503 } else {
1504 pipe_config->limited_color_range =
1505 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001506 }
1507
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001508 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301509
Daniel Vetter657445f2013-05-04 10:09:18 +02001510 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001511 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001512
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001513 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1514 &link_bw, &rate_select);
1515
1516 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1517 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001518 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001519 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1520 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001521
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001522 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001523 adjusted_mode->crtc_clock,
1524 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001525 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001526
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301527 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301528 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001529 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301530 intel_link_compute_m_n(bpp, lane_count,
1531 intel_connector->panel.downclock_mode->clock,
1532 pipe_config->port_clock,
1533 &pipe_config->dp_m2_n2);
1534 }
1535
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001536 if ((IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) && is_edp(intel_dp))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001537 skl_edp_set_pll_config(pipe_config);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301538 else if (IS_BROXTON(dev))
1539 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001540 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001541 hsw_dp_set_ddi_pll_sel(pipe_config);
Daniel Vetter0e503382014-07-04 11:26:04 -03001542 else
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001543 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001544
Daniel Vetter36008362013-03-27 00:44:59 +01001545 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001546}
1547
Daniel Vetter7c62a162013-06-01 17:16:20 +02001548static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001549{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001550 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1551 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1552 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001553 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001554
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001555 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1556 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001557
Ville Syrjälä6fec7662015-11-10 16:16:17 +02001558 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
1559
1560 if (crtc->config->port_clock == 162000)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02001561 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02001562 else
Daniel Vetter7c62a162013-06-01 17:16:20 +02001563 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetter1ce17032012-11-29 15:59:32 +01001564
Ville Syrjälä6fec7662015-11-10 16:16:17 +02001565 I915_WRITE(DP_A, intel_dp->DP);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001566 POSTING_READ(DP_A);
1567 udelay(500);
1568}
1569
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001570void intel_dp_set_link_params(struct intel_dp *intel_dp,
1571 const struct intel_crtc_state *pipe_config)
1572{
1573 intel_dp->link_rate = pipe_config->port_clock;
1574 intel_dp->lane_count = pipe_config->lane_count;
1575}
1576
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001577static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001578{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001579 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001580 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001581 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001582 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001583 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001584 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001585
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001586 intel_dp_set_link_params(intel_dp, crtc->config);
1587
Keith Packard417e8222011-11-01 19:54:11 -07001588 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001589 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001590 *
1591 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001592 * SNB CPU
1593 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001594 * CPT PCH
1595 *
1596 * IBX PCH and CPU are the same for almost everything,
1597 * except that the CPU DP PLL is configured in this
1598 * register
1599 *
1600 * CPT PCH is quite different, having many bits moved
1601 * to the TRANS_DP_CTL register instead. That
1602 * configuration happens (oddly) in ironlake_pch_enable
1603 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001604
Keith Packard417e8222011-11-01 19:54:11 -07001605 /* Preserve the BIOS-computed detected bit. This is
1606 * supposed to be read-only.
1607 */
1608 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001609
Keith Packard417e8222011-11-01 19:54:11 -07001610 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001611 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001612 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001613
Keith Packard417e8222011-11-01 19:54:11 -07001614 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001615
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001616 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001617 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1618 intel_dp->DP |= DP_SYNC_HS_HIGH;
1619 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1620 intel_dp->DP |= DP_SYNC_VS_HIGH;
1621 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1622
Jani Nikula6aba5b62013-10-04 15:08:10 +03001623 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001624 intel_dp->DP |= DP_ENHANCED_FRAMING;
1625
Daniel Vetter7c62a162013-06-01 17:16:20 +02001626 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001627 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001628 u32 trans_dp;
1629
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001630 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001631
1632 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1633 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1634 trans_dp |= TRANS_DP_ENH_FRAMING;
1635 else
1636 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1637 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001638 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001639 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1640 crtc->config->limited_color_range)
1641 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001642
1643 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1644 intel_dp->DP |= DP_SYNC_HS_HIGH;
1645 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1646 intel_dp->DP |= DP_SYNC_VS_HIGH;
1647 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1648
Jani Nikula6aba5b62013-10-04 15:08:10 +03001649 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001650 intel_dp->DP |= DP_ENHANCED_FRAMING;
1651
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001652 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001653 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001654 else if (crtc->pipe == PIPE_B)
1655 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001656 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001657}
1658
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001659#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1660#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001661
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001662#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1663#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001664
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001665#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1666#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001667
Daniel Vetter4be73782014-01-17 14:39:48 +01001668static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001669 u32 mask,
1670 u32 value)
1671{
Paulo Zanoni30add222012-10-26 19:05:45 -02001672 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001673 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001674 u32 pp_stat_reg, pp_ctrl_reg;
1675
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001676 lockdep_assert_held(&dev_priv->pps_mutex);
1677
Jani Nikulabf13e812013-09-06 07:40:05 +03001678 pp_stat_reg = _pp_stat_reg(intel_dp);
1679 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001680
1681 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001682 mask, value,
1683 I915_READ(pp_stat_reg),
1684 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001685
Jesse Barnes453c5422013-03-28 09:55:41 -07001686 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001687 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001688 I915_READ(pp_stat_reg),
1689 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001690 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001691
1692 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001693}
1694
Daniel Vetter4be73782014-01-17 14:39:48 +01001695static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001696{
1697 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001698 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001699}
1700
Daniel Vetter4be73782014-01-17 14:39:48 +01001701static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001702{
Keith Packardbd943152011-09-18 23:09:52 -07001703 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001704 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001705}
Keith Packardbd943152011-09-18 23:09:52 -07001706
Daniel Vetter4be73782014-01-17 14:39:48 +01001707static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001708{
1709 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001710
1711 /* When we disable the VDD override bit last we have to do the manual
1712 * wait. */
1713 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1714 intel_dp->panel_power_cycle_delay);
1715
Daniel Vetter4be73782014-01-17 14:39:48 +01001716 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001717}
Keith Packardbd943152011-09-18 23:09:52 -07001718
Daniel Vetter4be73782014-01-17 14:39:48 +01001719static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001720{
1721 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1722 intel_dp->backlight_on_delay);
1723}
1724
Daniel Vetter4be73782014-01-17 14:39:48 +01001725static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001726{
1727 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1728 intel_dp->backlight_off_delay);
1729}
Keith Packard99ea7122011-11-01 19:57:50 -07001730
Keith Packard832dd3c2011-11-01 19:34:06 -07001731/* Read the current pp_control value, unlocking the register if it
1732 * is locked
1733 */
1734
Jesse Barnes453c5422013-03-28 09:55:41 -07001735static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001736{
Jesse Barnes453c5422013-03-28 09:55:41 -07001737 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1738 struct drm_i915_private *dev_priv = dev->dev_private;
1739 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001740
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001741 lockdep_assert_held(&dev_priv->pps_mutex);
1742
Jani Nikulabf13e812013-09-06 07:40:05 +03001743 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301744 if (!IS_BROXTON(dev)) {
1745 control &= ~PANEL_UNLOCK_MASK;
1746 control |= PANEL_UNLOCK_REGS;
1747 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001748 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001749}
1750
Ville Syrjälä951468f2014-09-04 14:55:31 +03001751/*
1752 * Must be paired with edp_panel_vdd_off().
1753 * Must hold pps_mutex around the whole on/off sequence.
1754 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1755 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001756static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001757{
Paulo Zanoni30add222012-10-26 19:05:45 -02001758 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001759 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1760 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001761 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001762 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001763 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001764 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001765 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001766
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001767 lockdep_assert_held(&dev_priv->pps_mutex);
1768
Keith Packard97af61f572011-09-28 16:23:51 -07001769 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001770 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001771
Egbert Eich2c623c12014-11-25 12:54:57 +01001772 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001773 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001774
Daniel Vetter4be73782014-01-17 14:39:48 +01001775 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001776 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001777
Imre Deak4e6e1a52014-03-27 17:45:11 +02001778 power_domain = intel_display_port_power_domain(intel_encoder);
1779 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001780
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001781 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1782 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001783
Daniel Vetter4be73782014-01-17 14:39:48 +01001784 if (!edp_have_panel_power(intel_dp))
1785 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001786
Jesse Barnes453c5422013-03-28 09:55:41 -07001787 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001788 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001789
Jani Nikulabf13e812013-09-06 07:40:05 +03001790 pp_stat_reg = _pp_stat_reg(intel_dp);
1791 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001792
1793 I915_WRITE(pp_ctrl_reg, pp);
1794 POSTING_READ(pp_ctrl_reg);
1795 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1796 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001797 /*
1798 * If the panel wasn't on, delay before accessing aux channel
1799 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001800 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001801 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1802 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001803 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001804 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001805
1806 return need_to_disable;
1807}
1808
Ville Syrjälä951468f2014-09-04 14:55:31 +03001809/*
1810 * Must be paired with intel_edp_panel_vdd_off() or
1811 * intel_edp_panel_off().
1812 * Nested calls to these functions are not allowed since
1813 * we drop the lock. Caller must use some higher level
1814 * locking to prevent nested calls from other threads.
1815 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001816void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001817{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001818 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001819
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001820 if (!is_edp(intel_dp))
1821 return;
1822
Ville Syrjälä773538e82014-09-04 14:54:56 +03001823 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001824 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001825 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001826
Rob Clarke2c719b2014-12-15 13:56:32 -05001827 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001828 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001829}
1830
Daniel Vetter4be73782014-01-17 14:39:48 +01001831static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001832{
Paulo Zanoni30add222012-10-26 19:05:45 -02001833 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001834 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001835 struct intel_digital_port *intel_dig_port =
1836 dp_to_dig_port(intel_dp);
1837 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1838 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001839 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001840 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001841
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001842 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001843
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001844 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001845
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001846 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001847 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001848
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001849 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1850 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001851
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001852 pp = ironlake_get_pp_control(intel_dp);
1853 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001854
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001855 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1856 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001857
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001858 I915_WRITE(pp_ctrl_reg, pp);
1859 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001860
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001861 /* Make sure sequencer is idle before allowing subsequent activity */
1862 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1863 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001864
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001865 if ((pp & POWER_TARGET_ON) == 0)
1866 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001867
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001868 power_domain = intel_display_port_power_domain(intel_encoder);
1869 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001870}
1871
Daniel Vetter4be73782014-01-17 14:39:48 +01001872static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001873{
1874 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1875 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001876
Ville Syrjälä773538e82014-09-04 14:54:56 +03001877 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001878 if (!intel_dp->want_panel_vdd)
1879 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001880 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001881}
1882
Imre Deakaba86892014-07-30 15:57:31 +03001883static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1884{
1885 unsigned long delay;
1886
1887 /*
1888 * Queue the timer to fire a long time from now (relative to the power
1889 * down delay) to keep the panel power up across a sequence of
1890 * operations.
1891 */
1892 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1893 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1894}
1895
Ville Syrjälä951468f2014-09-04 14:55:31 +03001896/*
1897 * Must be paired with edp_panel_vdd_on().
1898 * Must hold pps_mutex around the whole on/off sequence.
1899 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1900 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001901static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001902{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001903 struct drm_i915_private *dev_priv =
1904 intel_dp_to_dev(intel_dp)->dev_private;
1905
1906 lockdep_assert_held(&dev_priv->pps_mutex);
1907
Keith Packard97af61f572011-09-28 16:23:51 -07001908 if (!is_edp(intel_dp))
1909 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001910
Rob Clarke2c719b2014-12-15 13:56:32 -05001911 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001912 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001913
Keith Packardbd943152011-09-18 23:09:52 -07001914 intel_dp->want_panel_vdd = false;
1915
Imre Deakaba86892014-07-30 15:57:31 +03001916 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001917 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001918 else
1919 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001920}
1921
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001922static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001923{
Paulo Zanoni30add222012-10-26 19:05:45 -02001924 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001925 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001926 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001927 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001928
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001929 lockdep_assert_held(&dev_priv->pps_mutex);
1930
Keith Packard97af61f572011-09-28 16:23:51 -07001931 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001932 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001933
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001934 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1935 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001936
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001937 if (WARN(edp_have_panel_power(intel_dp),
1938 "eDP port %c panel power already on\n",
1939 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001940 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001941
Daniel Vetter4be73782014-01-17 14:39:48 +01001942 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001943
Jani Nikulabf13e812013-09-06 07:40:05 +03001944 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001945 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001946 if (IS_GEN5(dev)) {
1947 /* ILK workaround: disable reset around power sequence */
1948 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001949 I915_WRITE(pp_ctrl_reg, pp);
1950 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001951 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001952
Keith Packard1c0ae802011-09-19 13:59:29 -07001953 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001954 if (!IS_GEN5(dev))
1955 pp |= PANEL_POWER_RESET;
1956
Jesse Barnes453c5422013-03-28 09:55:41 -07001957 I915_WRITE(pp_ctrl_reg, pp);
1958 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001959
Daniel Vetter4be73782014-01-17 14:39:48 +01001960 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001961 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001962
Keith Packard05ce1a42011-09-29 16:33:01 -07001963 if (IS_GEN5(dev)) {
1964 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001965 I915_WRITE(pp_ctrl_reg, pp);
1966 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001967 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001968}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001969
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001970void intel_edp_panel_on(struct intel_dp *intel_dp)
1971{
1972 if (!is_edp(intel_dp))
1973 return;
1974
1975 pps_lock(intel_dp);
1976 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001977 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001978}
1979
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001980
1981static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001982{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001983 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1984 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001985 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001986 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001987 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001988 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001989 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001990
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001991 lockdep_assert_held(&dev_priv->pps_mutex);
1992
Keith Packard97af61f572011-09-28 16:23:51 -07001993 if (!is_edp(intel_dp))
1994 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001995
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001996 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1997 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001998
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001999 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2000 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002001
Jesse Barnes453c5422013-03-28 09:55:41 -07002002 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002003 /* We need to switch off panel power _and_ force vdd, for otherwise some
2004 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002005 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2006 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002007
Jani Nikulabf13e812013-09-06 07:40:05 +03002008 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002009
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002010 intel_dp->want_panel_vdd = false;
2011
Jesse Barnes453c5422013-03-28 09:55:41 -07002012 I915_WRITE(pp_ctrl_reg, pp);
2013 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002014
Paulo Zanonidce56b32013-12-19 14:29:40 -02002015 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01002016 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002017
2018 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02002019 power_domain = intel_display_port_power_domain(intel_encoder);
2020 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002021}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002022
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002023void intel_edp_panel_off(struct intel_dp *intel_dp)
2024{
2025 if (!is_edp(intel_dp))
2026 return;
2027
2028 pps_lock(intel_dp);
2029 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002030 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002031}
2032
Jani Nikula1250d102014-08-12 17:11:39 +03002033/* Enable backlight in the panel power control. */
2034static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002035{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002036 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2037 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002038 struct drm_i915_private *dev_priv = dev->dev_private;
2039 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002040 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002041
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002042 /*
2043 * If we enable the backlight right away following a panel power
2044 * on, we may see slight flicker as the panel syncs with the eDP
2045 * link. So delay a bit to make sure the image is solid before
2046 * allowing it to appear.
2047 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002048 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002049
Ville Syrjälä773538e82014-09-04 14:54:56 +03002050 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002051
Jesse Barnes453c5422013-03-28 09:55:41 -07002052 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002053 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002054
Jani Nikulabf13e812013-09-06 07:40:05 +03002055 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002056
2057 I915_WRITE(pp_ctrl_reg, pp);
2058 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002059
Ville Syrjälä773538e82014-09-04 14:54:56 +03002060 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002061}
2062
Jani Nikula1250d102014-08-12 17:11:39 +03002063/* Enable backlight PWM and backlight PP control. */
2064void intel_edp_backlight_on(struct intel_dp *intel_dp)
2065{
2066 if (!is_edp(intel_dp))
2067 return;
2068
2069 DRM_DEBUG_KMS("\n");
2070
2071 intel_panel_enable_backlight(intel_dp->attached_connector);
2072 _intel_edp_backlight_on(intel_dp);
2073}
2074
2075/* Disable backlight in the panel power control. */
2076static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002077{
Paulo Zanoni30add222012-10-26 19:05:45 -02002078 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002079 struct drm_i915_private *dev_priv = dev->dev_private;
2080 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002081 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002082
Keith Packardf01eca22011-09-28 16:48:10 -07002083 if (!is_edp(intel_dp))
2084 return;
2085
Ville Syrjälä773538e82014-09-04 14:54:56 +03002086 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002087
Jesse Barnes453c5422013-03-28 09:55:41 -07002088 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002089 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002090
Jani Nikulabf13e812013-09-06 07:40:05 +03002091 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002092
2093 I915_WRITE(pp_ctrl_reg, pp);
2094 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002095
Ville Syrjälä773538e82014-09-04 14:54:56 +03002096 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002097
Paulo Zanonidce56b32013-12-19 14:29:40 -02002098 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002099 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002100}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002101
Jani Nikula1250d102014-08-12 17:11:39 +03002102/* Disable backlight PP control and backlight PWM. */
2103void intel_edp_backlight_off(struct intel_dp *intel_dp)
2104{
2105 if (!is_edp(intel_dp))
2106 return;
2107
2108 DRM_DEBUG_KMS("\n");
2109
2110 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002111 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002112}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002113
Jani Nikula73580fb72014-08-12 17:11:41 +03002114/*
2115 * Hook for controlling the panel power control backlight through the bl_power
2116 * sysfs attribute. Take care to handle multiple calls.
2117 */
2118static void intel_edp_backlight_power(struct intel_connector *connector,
2119 bool enable)
2120{
2121 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002122 bool is_enabled;
2123
Ville Syrjälä773538e82014-09-04 14:54:56 +03002124 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002125 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002126 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002127
2128 if (is_enabled == enable)
2129 return;
2130
Jani Nikula23ba9372014-08-27 14:08:43 +03002131 DRM_DEBUG_KMS("panel power control backlight %s\n",
2132 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002133
2134 if (enable)
2135 _intel_edp_backlight_on(intel_dp);
2136 else
2137 _intel_edp_backlight_off(intel_dp);
2138}
2139
Ville Syrjälä64e10772015-10-29 21:26:01 +02002140static const char *state_string(bool enabled)
2141{
2142 return enabled ? "on" : "off";
2143}
2144
2145static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2146{
2147 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2148 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2149 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2150
2151 I915_STATE_WARN(cur_state != state,
2152 "DP port %c state assertion failure (expected %s, current %s)\n",
2153 port_name(dig_port->port),
2154 state_string(state), state_string(cur_state));
2155}
2156#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2157
2158static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2159{
2160 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2161
2162 I915_STATE_WARN(cur_state != state,
2163 "eDP PLL state assertion failure (expected %s, current %s)\n",
2164 state_string(state), state_string(cur_state));
2165}
2166#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2167#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2168
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002169static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002170{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002171 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002172 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2173 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002174
Ville Syrjälä64e10772015-10-29 21:26:01 +02002175 assert_pipe_disabled(dev_priv, crtc->pipe);
2176 assert_dp_port_disabled(intel_dp);
2177 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002178
Jesse Barnesd240f202010-08-13 15:43:26 -07002179 DRM_DEBUG_KMS("\n");
Daniel Vetter07679352012-09-06 22:15:42 +02002180 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002181
Daniel Vetter07679352012-09-06 22:15:42 +02002182 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002183 POSTING_READ(DP_A);
2184 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002185}
2186
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002187static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002188{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002189 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002190 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2191 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002192
Ville Syrjälä64e10772015-10-29 21:26:01 +02002193 assert_pipe_disabled(dev_priv, crtc->pipe);
2194 assert_dp_port_disabled(intel_dp);
2195 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002196
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002197 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002198
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002199 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002200 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002201 udelay(200);
2202}
2203
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002204/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002205void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002206{
2207 int ret, i;
2208
2209 /* Should have a valid DPCD by this point */
2210 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2211 return;
2212
2213 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002214 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2215 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002216 } else {
2217 /*
2218 * When turning on, we need to retry for 1ms to give the sink
2219 * time to wake up.
2220 */
2221 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002222 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2223 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002224 if (ret == 1)
2225 break;
2226 msleep(1);
2227 }
2228 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002229
2230 if (ret != 1)
2231 DRM_DEBUG_KMS("failed to %s sink power state\n",
2232 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002233}
2234
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002235static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2236 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002237{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002238 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002239 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002240 struct drm_device *dev = encoder->base.dev;
2241 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002242 enum intel_display_power_domain power_domain;
2243 u32 tmp;
2244
2245 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002246 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002247 return false;
2248
2249 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002250
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002251 if (!(tmp & DP_PORT_EN))
2252 return false;
2253
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002254 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002255 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002256 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002257 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002258
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002259 for_each_pipe(dev_priv, p) {
2260 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2261 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2262 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002263 return true;
2264 }
2265 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002266
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002267 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2268 intel_dp->output_reg);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002269 } else if (IS_CHERRYVIEW(dev)) {
2270 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2271 } else {
2272 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002273 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002274
2275 return true;
2276}
2277
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002278static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002279 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002280{
2281 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002282 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002283 struct drm_device *dev = encoder->base.dev;
2284 struct drm_i915_private *dev_priv = dev->dev_private;
2285 enum port port = dp_to_dig_port(intel_dp)->port;
2286 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002287 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002288
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002289 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002290
2291 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002292
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002293 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002294 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2295
2296 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002297 flags |= DRM_MODE_FLAG_PHSYNC;
2298 else
2299 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002300
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002301 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002302 flags |= DRM_MODE_FLAG_PVSYNC;
2303 else
2304 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002305 } else {
2306 if (tmp & DP_SYNC_HS_HIGH)
2307 flags |= DRM_MODE_FLAG_PHSYNC;
2308 else
2309 flags |= DRM_MODE_FLAG_NHSYNC;
2310
2311 if (tmp & DP_SYNC_VS_HIGH)
2312 flags |= DRM_MODE_FLAG_PVSYNC;
2313 else
2314 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002315 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002316
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002317 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002318
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002319 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2320 tmp & DP_COLOR_RANGE_16_235)
2321 pipe_config->limited_color_range = true;
2322
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002323 pipe_config->has_dp_encoder = true;
2324
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002325 pipe_config->lane_count =
2326 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2327
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002328 intel_dp_get_m_n(crtc, pipe_config);
2329
Ville Syrjälä18442d02013-09-13 16:00:08 +03002330 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002331 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002332 pipe_config->port_clock = 162000;
2333 else
2334 pipe_config->port_clock = 270000;
2335 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002336
2337 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2338 &pipe_config->dp_m_n);
2339
2340 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2341 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2342
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002343 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002344
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002345 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2346 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2347 /*
2348 * This is a big fat ugly hack.
2349 *
2350 * Some machines in UEFI boot mode provide us a VBT that has 18
2351 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2352 * unknown we fail to light up. Yet the same BIOS boots up with
2353 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2354 * max, not what it tells us to use.
2355 *
2356 * Note: This will still be broken if the eDP panel is not lit
2357 * up by the BIOS, and thus we can't get the mode at module
2358 * load.
2359 */
2360 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2361 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2362 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2363 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002364}
2365
Daniel Vettere8cb4552012-07-01 13:05:48 +02002366static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002367{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002368 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002369 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002370 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2371
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002372 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002373 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002374
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002375 if (HAS_PSR(dev) && !HAS_DDI(dev))
2376 intel_psr_disable(intel_dp);
2377
Daniel Vetter6cb49832012-05-20 17:14:50 +02002378 /* Make sure the panel is off before trying to change the mode. But also
2379 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002380 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002381 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002382 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002383 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002384
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002385 /* disable the port before the pipe on g4x */
2386 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002387 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002388}
2389
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002390static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002391{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002392 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002393 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002394
Ville Syrjälä49277c32014-03-31 18:21:26 +03002395 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002396 if (port == PORT_A)
2397 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002398}
2399
2400static void vlv_post_disable_dp(struct intel_encoder *encoder)
2401{
2402 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2403
2404 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002405}
2406
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002407static void chv_data_lane_soft_reset(struct intel_encoder *encoder,
2408 bool reset)
2409{
2410 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2411 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
2412 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2413 enum pipe pipe = crtc->pipe;
2414 uint32_t val;
2415
2416 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
2417 if (reset)
2418 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2419 else
2420 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2421 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2422
2423 if (crtc->config->lane_count > 2) {
2424 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2425 if (reset)
2426 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2427 else
2428 val |= DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET;
2429 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2430 }
2431
2432 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2433 val |= CHV_PCS_REQ_SOFTRESET_EN;
2434 if (reset)
2435 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2436 else
2437 val |= DPIO_PCS_CLK_SOFT_RESET;
2438 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
2439
2440 if (crtc->config->lane_count > 2) {
2441 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2442 val |= CHV_PCS_REQ_SOFTRESET_EN;
2443 if (reset)
2444 val &= ~DPIO_PCS_CLK_SOFT_RESET;
2445 else
2446 val |= DPIO_PCS_CLK_SOFT_RESET;
2447 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2448 }
2449}
2450
Ville Syrjälä580d3812014-04-09 13:29:00 +03002451static void chv_post_disable_dp(struct intel_encoder *encoder)
2452{
2453 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002454 struct drm_device *dev = encoder->base.dev;
2455 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä580d3812014-04-09 13:29:00 +03002456
2457 intel_dp_link_down(intel_dp);
2458
Ville Syrjäläa5805162015-05-26 20:42:30 +03002459 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002460
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002461 /* Assert data lane reset */
2462 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002463
Ville Syrjäläa5805162015-05-26 20:42:30 +03002464 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002465}
2466
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002467static void
2468_intel_dp_set_link_train(struct intel_dp *intel_dp,
2469 uint32_t *DP,
2470 uint8_t dp_train_pat)
2471{
2472 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2473 struct drm_device *dev = intel_dig_port->base.base.dev;
2474 struct drm_i915_private *dev_priv = dev->dev_private;
2475 enum port port = intel_dig_port->port;
2476
2477 if (HAS_DDI(dev)) {
2478 uint32_t temp = I915_READ(DP_TP_CTL(port));
2479
2480 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2481 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2482 else
2483 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2484
2485 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2486 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2487 case DP_TRAINING_PATTERN_DISABLE:
2488 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2489
2490 break;
2491 case DP_TRAINING_PATTERN_1:
2492 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2493 break;
2494 case DP_TRAINING_PATTERN_2:
2495 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2496 break;
2497 case DP_TRAINING_PATTERN_3:
2498 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2499 break;
2500 }
2501 I915_WRITE(DP_TP_CTL(port), temp);
2502
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002503 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2504 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002505 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2506
2507 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2508 case DP_TRAINING_PATTERN_DISABLE:
2509 *DP |= DP_LINK_TRAIN_OFF_CPT;
2510 break;
2511 case DP_TRAINING_PATTERN_1:
2512 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2513 break;
2514 case DP_TRAINING_PATTERN_2:
2515 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2516 break;
2517 case DP_TRAINING_PATTERN_3:
2518 DRM_ERROR("DP training pattern 3 not supported\n");
2519 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2520 break;
2521 }
2522
2523 } else {
2524 if (IS_CHERRYVIEW(dev))
2525 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2526 else
2527 *DP &= ~DP_LINK_TRAIN_MASK;
2528
2529 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2530 case DP_TRAINING_PATTERN_DISABLE:
2531 *DP |= DP_LINK_TRAIN_OFF;
2532 break;
2533 case DP_TRAINING_PATTERN_1:
2534 *DP |= DP_LINK_TRAIN_PAT_1;
2535 break;
2536 case DP_TRAINING_PATTERN_2:
2537 *DP |= DP_LINK_TRAIN_PAT_2;
2538 break;
2539 case DP_TRAINING_PATTERN_3:
2540 if (IS_CHERRYVIEW(dev)) {
2541 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2542 } else {
2543 DRM_ERROR("DP training pattern 3 not supported\n");
2544 *DP |= DP_LINK_TRAIN_PAT_2;
2545 }
2546 break;
2547 }
2548 }
2549}
2550
2551static void intel_dp_enable_port(struct intel_dp *intel_dp)
2552{
2553 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2554 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002555 struct intel_crtc *crtc =
2556 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002557
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002558 /* enable with pattern 1 (as per spec) */
2559 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2560 DP_TRAINING_PATTERN_1);
2561
2562 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2563 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002564
2565 /*
2566 * Magic for VLV/CHV. We _must_ first set up the register
2567 * without actually enabling the port, and then do another
2568 * write to enable the port. Otherwise link training will
2569 * fail when the power sequencer is freshly used for this port.
2570 */
2571 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002572 if (crtc->config->has_audio)
2573 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002574
2575 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2576 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002577}
2578
Daniel Vettere8cb4552012-07-01 13:05:48 +02002579static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002580{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002581 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2582 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002583 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002584 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002585 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002586 enum port port = dp_to_dig_port(intel_dp)->port;
2587 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002588
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002589 if (WARN_ON(dp_reg & DP_PORT_EN))
2590 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002591
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002592 pps_lock(intel_dp);
2593
2594 if (IS_VALLEYVIEW(dev))
2595 vlv_init_panel_power_sequencer(intel_dp);
2596
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002597 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002598
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002599 if (port == PORT_A && IS_GEN5(dev_priv)) {
2600 /*
2601 * Underrun reporting for the other pipe was disabled in
2602 * g4x_pre_enable_dp(). The eDP PLL and port have now been
2603 * enabled, so it's now safe to re-enable underrun reporting.
2604 */
2605 intel_wait_for_vblank_if_active(dev_priv->dev, !pipe);
2606 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, true);
2607 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, true);
2608 }
2609
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002610 edp_panel_vdd_on(intel_dp);
2611 edp_panel_on(intel_dp);
2612 edp_panel_vdd_off(intel_dp, true);
2613
2614 pps_unlock(intel_dp);
2615
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002616 if (IS_VALLEYVIEW(dev)) {
2617 unsigned int lane_mask = 0x0;
2618
2619 if (IS_CHERRYVIEW(dev))
2620 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2621
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002622 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2623 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002624 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002625
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002626 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2627 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002628 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002629
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002630 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002631 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002632 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002633 intel_audio_codec_enable(encoder);
2634 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002635}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002636
Jani Nikulaecff4f32013-09-06 07:38:29 +03002637static void g4x_enable_dp(struct intel_encoder *encoder)
2638{
Jani Nikula828f5c62013-09-05 16:44:45 +03002639 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2640
Jani Nikulaecff4f32013-09-06 07:38:29 +03002641 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002642 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002643}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002644
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002645static void vlv_enable_dp(struct intel_encoder *encoder)
2646{
Jani Nikula828f5c62013-09-05 16:44:45 +03002647 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2648
Daniel Vetter4be73782014-01-17 14:39:48 +01002649 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002650 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002651}
2652
Jani Nikulaecff4f32013-09-06 07:38:29 +03002653static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002654{
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002655 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002656 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002657 enum port port = dp_to_dig_port(intel_dp)->port;
2658 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002659
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002660 intel_dp_prepare(encoder);
2661
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002662 if (port == PORT_A && IS_GEN5(dev_priv)) {
2663 /*
2664 * We get FIFO underruns on the other pipe when
2665 * enabling the CPU eDP PLL, and when enabling CPU
2666 * eDP port. We could potentially avoid the PLL
2667 * underrun with a vblank wait just prior to enabling
2668 * the PLL, but that doesn't appear to help the port
2669 * enable case. Just sweep it all under the rug.
2670 */
2671 intel_set_cpu_fifo_underrun_reporting(dev_priv, !pipe, false);
2672 intel_set_pch_fifo_underrun_reporting(dev_priv, !pipe, false);
2673 }
2674
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002675 /* Only ilk+ has port A */
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002676 if (port == PORT_A) {
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002677 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002678 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002679 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002680}
2681
Ville Syrjälä83b84592014-10-16 21:29:51 +03002682static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2683{
2684 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2685 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2686 enum pipe pipe = intel_dp->pps_pipe;
2687 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2688
2689 edp_panel_vdd_off_sync(intel_dp);
2690
2691 /*
2692 * VLV seems to get confused when multiple power seqeuencers
2693 * have the same port selected (even if only one has power/vdd
2694 * enabled). The failure manifests as vlv_wait_port_ready() failing
2695 * CHV on the other hand doesn't seem to mind having the same port
2696 * selected in multiple power seqeuencers, but let's clear the
2697 * port select always when logically disconnecting a power sequencer
2698 * from a port.
2699 */
2700 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2701 pipe_name(pipe), port_name(intel_dig_port->port));
2702 I915_WRITE(pp_on_reg, 0);
2703 POSTING_READ(pp_on_reg);
2704
2705 intel_dp->pps_pipe = INVALID_PIPE;
2706}
2707
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002708static void vlv_steal_power_sequencer(struct drm_device *dev,
2709 enum pipe pipe)
2710{
2711 struct drm_i915_private *dev_priv = dev->dev_private;
2712 struct intel_encoder *encoder;
2713
2714 lockdep_assert_held(&dev_priv->pps_mutex);
2715
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002716 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2717 return;
2718
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002719 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2720 base.head) {
2721 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002722 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002723
2724 if (encoder->type != INTEL_OUTPUT_EDP)
2725 continue;
2726
2727 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002728 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002729
2730 if (intel_dp->pps_pipe != pipe)
2731 continue;
2732
2733 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002734 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002735
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002736 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002737 "stealing pipe %c power sequencer from active eDP port %c\n",
2738 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002739
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002740 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002741 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002742 }
2743}
2744
2745static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2746{
2747 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2748 struct intel_encoder *encoder = &intel_dig_port->base;
2749 struct drm_device *dev = encoder->base.dev;
2750 struct drm_i915_private *dev_priv = dev->dev_private;
2751 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002752
2753 lockdep_assert_held(&dev_priv->pps_mutex);
2754
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002755 if (!is_edp(intel_dp))
2756 return;
2757
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002758 if (intel_dp->pps_pipe == crtc->pipe)
2759 return;
2760
2761 /*
2762 * If another power sequencer was being used on this
2763 * port previously make sure to turn off vdd there while
2764 * we still have control of it.
2765 */
2766 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002767 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002768
2769 /*
2770 * We may be stealing the power
2771 * sequencer from another port.
2772 */
2773 vlv_steal_power_sequencer(dev, crtc->pipe);
2774
2775 /* now it's all ours */
2776 intel_dp->pps_pipe = crtc->pipe;
2777
2778 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2779 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2780
2781 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002782 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2783 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002784}
2785
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002786static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2787{
2788 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2789 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002790 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002791 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002792 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002793 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002794 int pipe = intel_crtc->pipe;
2795 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002796
Ville Syrjäläa5805162015-05-26 20:42:30 +03002797 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002798
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002799 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002800 val = 0;
2801 if (pipe)
2802 val |= (1<<21);
2803 else
2804 val &= ~(1<<21);
2805 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002806 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2807 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2808 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002809
Ville Syrjäläa5805162015-05-26 20:42:30 +03002810 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002811
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002812 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002813}
2814
Jani Nikulaecff4f32013-09-06 07:38:29 +03002815static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002816{
2817 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2818 struct drm_device *dev = encoder->base.dev;
2819 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002820 struct intel_crtc *intel_crtc =
2821 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002822 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002823 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002824
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002825 intel_dp_prepare(encoder);
2826
Jesse Barnes89b667f2013-04-18 14:51:36 -07002827 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002828 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002829 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002830 DPIO_PCS_TX_LANE2_RESET |
2831 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002832 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002833 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2834 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2835 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2836 DPIO_PCS_CLK_SOFT_RESET);
2837
2838 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002839 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2840 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2841 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002842 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002843}
2844
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002845static void chv_pre_enable_dp(struct intel_encoder *encoder)
2846{
2847 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2848 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2849 struct drm_device *dev = encoder->base.dev;
2850 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002851 struct intel_crtc *intel_crtc =
2852 to_intel_crtc(encoder->base.crtc);
2853 enum dpio_channel ch = vlv_dport_to_channel(dport);
2854 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002855 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002856 u32 val;
2857
Ville Syrjäläa5805162015-05-26 20:42:30 +03002858 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002859
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002860 /* allow hardware to manage TX FIFO reset source */
2861 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2862 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2863 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2864
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002865 if (intel_crtc->config->lane_count > 2) {
2866 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2867 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2868 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2869 }
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002870
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002871 /* Program Tx lane latency optimal setting*/
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002872 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002873 /* Set the upar bit */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002874 if (intel_crtc->config->lane_count == 1)
2875 data = 0x0;
2876 else
2877 data = (i == 1) ? 0x0 : 0x1;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002878 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2879 data << DPIO_UPAR_SHIFT);
2880 }
2881
2882 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002883 if (intel_crtc->config->port_clock > 270000)
2884 stagger = 0x18;
2885 else if (intel_crtc->config->port_clock > 135000)
2886 stagger = 0xd;
2887 else if (intel_crtc->config->port_clock > 67500)
2888 stagger = 0x7;
2889 else if (intel_crtc->config->port_clock > 33750)
2890 stagger = 0x4;
2891 else
2892 stagger = 0x2;
2893
2894 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2895 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2896 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2897
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002898 if (intel_crtc->config->lane_count > 2) {
2899 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2900 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2901 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2902 }
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002903
2904 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2905 DPIO_LANESTAGGER_STRAP(stagger) |
2906 DPIO_LANESTAGGER_STRAP_OVRD |
2907 DPIO_TX1_STAGGER_MASK(0x1f) |
2908 DPIO_TX1_STAGGER_MULT(6) |
2909 DPIO_TX2_STAGGER_MULT(0));
2910
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002911 if (intel_crtc->config->lane_count > 2) {
2912 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2913 DPIO_LANESTAGGER_STRAP(stagger) |
2914 DPIO_LANESTAGGER_STRAP_OVRD |
2915 DPIO_TX1_STAGGER_MASK(0x1f) |
2916 DPIO_TX1_STAGGER_MULT(7) |
2917 DPIO_TX2_STAGGER_MULT(5));
2918 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002919
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002920 /* Deassert data lane reset */
2921 chv_data_lane_soft_reset(encoder, false);
2922
Ville Syrjäläa5805162015-05-26 20:42:30 +03002923 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002924
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002925 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002926
2927 /* Second common lane will stay alive on its own now */
2928 if (dport->release_cl2_override) {
2929 chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, false);
2930 dport->release_cl2_override = false;
2931 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002932}
2933
Ville Syrjälä9197c882014-04-09 13:29:05 +03002934static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2935{
2936 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2937 struct drm_device *dev = encoder->base.dev;
2938 struct drm_i915_private *dev_priv = dev->dev_private;
2939 struct intel_crtc *intel_crtc =
2940 to_intel_crtc(encoder->base.crtc);
2941 enum dpio_channel ch = vlv_dport_to_channel(dport);
2942 enum pipe pipe = intel_crtc->pipe;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002943 unsigned int lane_mask =
2944 intel_dp_unused_lane_mask(intel_crtc->config->lane_count);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002945 u32 val;
2946
Ville Syrjälä625695f2014-06-28 02:04:02 +03002947 intel_dp_prepare(encoder);
2948
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002949 /*
2950 * Must trick the second common lane into life.
2951 * Otherwise we can't even access the PLL.
2952 */
2953 if (ch == DPIO_CH0 && pipe == PIPE_B)
2954 dport->release_cl2_override =
2955 !chv_phy_powergate_ch(dev_priv, DPIO_PHY0, DPIO_CH1, true);
2956
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002957 chv_phy_powergate_lanes(encoder, true, lane_mask);
2958
Ville Syrjäläa5805162015-05-26 20:42:30 +03002959 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002960
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002961 /* Assert data lane reset */
2962 chv_data_lane_soft_reset(encoder, true);
2963
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002964 /* program left/right clock distribution */
2965 if (pipe != PIPE_B) {
2966 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2967 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2968 if (ch == DPIO_CH0)
2969 val |= CHV_BUFLEFTENA1_FORCE;
2970 if (ch == DPIO_CH1)
2971 val |= CHV_BUFRIGHTENA1_FORCE;
2972 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2973 } else {
2974 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2975 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2976 if (ch == DPIO_CH0)
2977 val |= CHV_BUFLEFTENA2_FORCE;
2978 if (ch == DPIO_CH1)
2979 val |= CHV_BUFRIGHTENA2_FORCE;
2980 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2981 }
2982
Ville Syrjälä9197c882014-04-09 13:29:05 +03002983 /* program clock channel usage */
2984 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2985 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2986 if (pipe != PIPE_B)
2987 val &= ~CHV_PCS_USEDCLKCHANNEL;
2988 else
2989 val |= CHV_PCS_USEDCLKCHANNEL;
2990 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2991
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002992 if (intel_crtc->config->lane_count > 2) {
2993 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2994 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2995 if (pipe != PIPE_B)
2996 val &= ~CHV_PCS_USEDCLKCHANNEL;
2997 else
2998 val |= CHV_PCS_USEDCLKCHANNEL;
2999 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
3000 }
Ville Syrjälä9197c882014-04-09 13:29:05 +03003001
3002 /*
3003 * This a a bit weird since generally CL
3004 * matches the pipe, but here we need to
3005 * pick the CL based on the port.
3006 */
3007 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
3008 if (pipe != PIPE_B)
3009 val &= ~CHV_CMN_USEDCLKCHANNEL;
3010 else
3011 val |= CHV_CMN_USEDCLKCHANNEL;
3012 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
3013
Ville Syrjäläa5805162015-05-26 20:42:30 +03003014 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03003015}
3016
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003017static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
3018{
3019 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
3020 enum pipe pipe = to_intel_crtc(encoder->base.crtc)->pipe;
3021 u32 val;
3022
3023 mutex_lock(&dev_priv->sb_lock);
3024
3025 /* disable left/right clock distribution */
3026 if (pipe != PIPE_B) {
3027 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
3028 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
3029 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
3030 } else {
3031 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
3032 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
3033 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
3034 }
3035
3036 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003037
Ville Syrjäläb0b33842015-07-08 23:45:55 +03003038 /*
3039 * Leave the power down bit cleared for at least one
3040 * lane so that chv_powergate_phy_ch() will power
3041 * on something when the channel is otherwise unused.
3042 * When the port is off and the override is removed
3043 * the lanes power down anyway, so otherwise it doesn't
3044 * really matter what the state of power down bits is
3045 * after this.
3046 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003047 chv_phy_powergate_lanes(encoder, false, 0x0);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03003048}
3049
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003050/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003051 * Native read with retry for link status and receiver capability reads for
3052 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02003053 *
3054 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
3055 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003056 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003057static ssize_t
3058intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
3059 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003060{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003061 ssize_t ret;
3062 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003063
Ville Syrjäläf6a19062014-10-16 20:46:09 +03003064 /*
3065 * Sometime we just get the same incorrect byte repeated
3066 * over the entire buffer. Doing just one throw away read
3067 * initially seems to "solve" it.
3068 */
3069 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
3070
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003071 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003072 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
3073 if (ret == size)
3074 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07003075 msleep(1);
3076 }
3077
Jani Nikula9d1a1032014-03-14 16:51:15 +02003078 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003079}
3080
3081/*
3082 * Fetch AUX CH registers 0x202 - 0x207 which contain
3083 * link status information
3084 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003085bool
Keith Packard93f62da2011-11-01 19:45:03 -07003086intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003087{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003088 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3089 DP_LANE0_1_STATUS,
3090 link_status,
3091 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003092}
3093
Paulo Zanoni11002442014-06-13 18:45:41 -03003094/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003095uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003096intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003097{
Paulo Zanoni30add222012-10-26 19:05:45 -02003098 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303099 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003100 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003101
Vandana Kannan93147262014-11-18 15:45:29 +05303102 if (IS_BROXTON(dev))
3103 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3104 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05303105 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303106 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003107 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303108 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05303109 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003110 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303111 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003112 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05303113 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08003114 else
Sonika Jindalbd600182014-08-08 16:23:41 +05303115 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08003116}
3117
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003118uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08003119intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
3120{
Paulo Zanoni30add222012-10-26 19:05:45 -02003121 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003122 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08003123
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003124 if (INTEL_INFO(dev)->gen >= 9) {
3125 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3126 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3127 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3128 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3129 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3130 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3131 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303132 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3133 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003134 default:
3135 return DP_TRAIN_PRE_EMPH_LEVEL_0;
3136 }
3137 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003138 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303139 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3140 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3141 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3142 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3143 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3144 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3145 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003146 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303147 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003148 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003149 } else if (IS_VALLEYVIEW(dev)) {
3150 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303151 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3152 return DP_TRAIN_PRE_EMPH_LEVEL_3;
3153 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3154 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3155 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3156 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3157 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003158 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303159 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003160 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03003161 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003162 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303163 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3164 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3165 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3166 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3167 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003168 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303169 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003170 }
3171 } else {
3172 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303173 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3174 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3175 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3176 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3177 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3178 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3179 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003180 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303181 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003182 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003183 }
3184}
3185
Daniel Vetter5829975c2015-04-16 11:36:52 +02003186static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003187{
3188 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3189 struct drm_i915_private *dev_priv = dev->dev_private;
3190 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003191 struct intel_crtc *intel_crtc =
3192 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003193 unsigned long demph_reg_value, preemph_reg_value,
3194 uniqtranscale_reg_value;
3195 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003196 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003197 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003198
3199 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303200 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003201 preemph_reg_value = 0x0004000;
3202 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303203 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003204 demph_reg_value = 0x2B405555;
3205 uniqtranscale_reg_value = 0x552AB83A;
3206 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303207 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003208 demph_reg_value = 0x2B404040;
3209 uniqtranscale_reg_value = 0x5548B83A;
3210 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303211 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003212 demph_reg_value = 0x2B245555;
3213 uniqtranscale_reg_value = 0x5560B83A;
3214 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303215 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003216 demph_reg_value = 0x2B405555;
3217 uniqtranscale_reg_value = 0x5598DA3A;
3218 break;
3219 default:
3220 return 0;
3221 }
3222 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303223 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003224 preemph_reg_value = 0x0002000;
3225 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303226 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003227 demph_reg_value = 0x2B404040;
3228 uniqtranscale_reg_value = 0x5552B83A;
3229 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303230 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003231 demph_reg_value = 0x2B404848;
3232 uniqtranscale_reg_value = 0x5580B83A;
3233 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303234 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003235 demph_reg_value = 0x2B404040;
3236 uniqtranscale_reg_value = 0x55ADDA3A;
3237 break;
3238 default:
3239 return 0;
3240 }
3241 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303242 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003243 preemph_reg_value = 0x0000000;
3244 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303245 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003246 demph_reg_value = 0x2B305555;
3247 uniqtranscale_reg_value = 0x5570B83A;
3248 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303249 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003250 demph_reg_value = 0x2B2B4040;
3251 uniqtranscale_reg_value = 0x55ADDA3A;
3252 break;
3253 default:
3254 return 0;
3255 }
3256 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303257 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003258 preemph_reg_value = 0x0006000;
3259 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303260 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003261 demph_reg_value = 0x1B405555;
3262 uniqtranscale_reg_value = 0x55ADDA3A;
3263 break;
3264 default:
3265 return 0;
3266 }
3267 break;
3268 default:
3269 return 0;
3270 }
3271
Ville Syrjäläa5805162015-05-26 20:42:30 +03003272 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003273 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3274 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3275 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003276 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003277 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3278 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3279 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3280 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003281 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003282
3283 return 0;
3284}
3285
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003286static bool chv_need_uniq_trans_scale(uint8_t train_set)
3287{
3288 return (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) == DP_TRAIN_PRE_EMPH_LEVEL_0 &&
3289 (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) == DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3290}
3291
Daniel Vetter5829975c2015-04-16 11:36:52 +02003292static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003293{
3294 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3295 struct drm_i915_private *dev_priv = dev->dev_private;
3296 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3297 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003298 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003299 uint8_t train_set = intel_dp->train_set[0];
3300 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003301 enum pipe pipe = intel_crtc->pipe;
3302 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003303
3304 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303305 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003306 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303307 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003308 deemph_reg_value = 128;
3309 margin_reg_value = 52;
3310 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303311 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003312 deemph_reg_value = 128;
3313 margin_reg_value = 77;
3314 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303315 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003316 deemph_reg_value = 128;
3317 margin_reg_value = 102;
3318 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303319 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003320 deemph_reg_value = 128;
3321 margin_reg_value = 154;
3322 /* FIXME extra to set for 1200 */
3323 break;
3324 default:
3325 return 0;
3326 }
3327 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303328 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003329 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303330 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003331 deemph_reg_value = 85;
3332 margin_reg_value = 78;
3333 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303334 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003335 deemph_reg_value = 85;
3336 margin_reg_value = 116;
3337 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303338 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003339 deemph_reg_value = 85;
3340 margin_reg_value = 154;
3341 break;
3342 default:
3343 return 0;
3344 }
3345 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303346 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003347 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303348 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003349 deemph_reg_value = 64;
3350 margin_reg_value = 104;
3351 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303352 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003353 deemph_reg_value = 64;
3354 margin_reg_value = 154;
3355 break;
3356 default:
3357 return 0;
3358 }
3359 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303360 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003361 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303362 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003363 deemph_reg_value = 43;
3364 margin_reg_value = 154;
3365 break;
3366 default:
3367 return 0;
3368 }
3369 break;
3370 default:
3371 return 0;
3372 }
3373
Ville Syrjäläa5805162015-05-26 20:42:30 +03003374 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003375
3376 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003377 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3378 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003379 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3380 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003381 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3382
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003383 if (intel_crtc->config->lane_count > 2) {
3384 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3385 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3386 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3387 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
3388 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3389 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003390
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003391 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3392 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3393 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3394 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3395
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003396 if (intel_crtc->config->lane_count > 2) {
3397 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3398 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3399 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3400 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3401 }
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003402
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003403 /* Program swing deemph */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003404 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003405 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3406 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3407 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3408 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3409 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003410
3411 /* Program swing margin */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003412 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003413 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003414
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003415 val &= ~DPIO_SWING_MARGIN000_MASK;
3416 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003417
3418 /*
3419 * Supposedly this value shouldn't matter when unique transition
3420 * scale is disabled, but in fact it does matter. Let's just
3421 * always program the same value and hope it's OK.
3422 */
3423 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3424 val |= 0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT;
3425
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003426 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3427 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003428
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003429 /*
3430 * The document said it needs to set bit 27 for ch0 and bit 26
3431 * for ch1. Might be a typo in the doc.
3432 * For now, for this unique transition scale selection, set bit
3433 * 27 for ch0 and ch1.
3434 */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003435 for (i = 0; i < intel_crtc->config->lane_count; i++) {
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003436 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003437 if (chv_need_uniq_trans_scale(train_set))
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003438 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
Ville Syrjälä67fa24b2015-07-08 23:45:48 +03003439 else
3440 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3441 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003442 }
3443
3444 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003445 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3446 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3447 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3448
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003449 if (intel_crtc->config->lane_count > 2) {
3450 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3451 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3452 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
3453 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003454
Ville Syrjäläa5805162015-05-26 20:42:30 +03003455 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003456
3457 return 0;
3458}
3459
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003460static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003461gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003462{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003463 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003464
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003465 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303466 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003467 default:
3468 signal_levels |= DP_VOLTAGE_0_4;
3469 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303470 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003471 signal_levels |= DP_VOLTAGE_0_6;
3472 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303473 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003474 signal_levels |= DP_VOLTAGE_0_8;
3475 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303476 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003477 signal_levels |= DP_VOLTAGE_1_2;
3478 break;
3479 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003480 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303481 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003482 default:
3483 signal_levels |= DP_PRE_EMPHASIS_0;
3484 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303485 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003486 signal_levels |= DP_PRE_EMPHASIS_3_5;
3487 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303488 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003489 signal_levels |= DP_PRE_EMPHASIS_6;
3490 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303491 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003492 signal_levels |= DP_PRE_EMPHASIS_9_5;
3493 break;
3494 }
3495 return signal_levels;
3496}
3497
Zhenyu Wange3421a12010-04-08 09:43:27 +08003498/* Gen6's DP voltage swing and pre-emphasis control */
3499static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003500gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003501{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003502 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3503 DP_TRAIN_PRE_EMPHASIS_MASK);
3504 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303505 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3506 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003507 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303508 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003509 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303510 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3511 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003512 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303513 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3514 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003515 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303516 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3517 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003518 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003519 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003520 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3521 "0x%x\n", signal_levels);
3522 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003523 }
3524}
3525
Keith Packard1a2eb462011-11-16 16:26:07 -08003526/* Gen7's DP voltage swing and pre-emphasis control */
3527static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003528gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003529{
3530 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3531 DP_TRAIN_PRE_EMPHASIS_MASK);
3532 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303533 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003534 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303535 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003536 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303537 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003538 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3539
Sonika Jindalbd600182014-08-08 16:23:41 +05303540 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003541 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303542 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003543 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3544
Sonika Jindalbd600182014-08-08 16:23:41 +05303545 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003546 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303547 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003548 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3549
3550 default:
3551 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3552 "0x%x\n", signal_levels);
3553 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3554 }
3555}
3556
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003557void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003558intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003559{
3560 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003561 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003562 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003563 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003564 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003565 uint8_t train_set = intel_dp->train_set[0];
3566
David Weinehallf8896f52015-06-25 11:11:03 +03003567 if (HAS_DDI(dev)) {
3568 signal_levels = ddi_signal_levels(intel_dp);
3569
3570 if (IS_BROXTON(dev))
3571 signal_levels = 0;
3572 else
3573 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003574 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003575 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003576 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003577 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003578 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003579 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003580 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003581 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003582 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003583 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3584 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003585 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003586 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3587 }
3588
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303589 if (mask)
3590 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3591
3592 DRM_DEBUG_KMS("Using vswing level %d\n",
3593 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3594 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3595 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3596 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003597
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003598 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003599
3600 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3601 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003602}
3603
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003604void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003605intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3606 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003607{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003608 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003609 struct drm_i915_private *dev_priv =
3610 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003611
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003612 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003613
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003614 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003615 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003616}
3617
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003618void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003619{
3620 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3621 struct drm_device *dev = intel_dig_port->base.base.dev;
3622 struct drm_i915_private *dev_priv = dev->dev_private;
3623 enum port port = intel_dig_port->port;
3624 uint32_t val;
3625
3626 if (!HAS_DDI(dev))
3627 return;
3628
3629 val = I915_READ(DP_TP_CTL(port));
3630 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3631 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3632 I915_WRITE(DP_TP_CTL(port), val);
3633
3634 /*
3635 * On PORT_A we can have only eDP in SST mode. There the only reason
3636 * we need to set idle transmission mode is to work around a HW issue
3637 * where we enable the pipe while not in idle link-training mode.
3638 * In this case there is requirement to wait for a minimum number of
3639 * idle patterns to be sent.
3640 */
3641 if (port == PORT_A)
3642 return;
3643
3644 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3645 1))
3646 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3647}
3648
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003649static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003650intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003651{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003652 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003653 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003654 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003655 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003656 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003657 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003658
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003659 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003660 return;
3661
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003662 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003663 return;
3664
Zhao Yakui28c97732009-10-09 11:39:41 +08003665 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003666
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003667 if ((IS_GEN7(dev) && port == PORT_A) ||
3668 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003669 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003670 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003671 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003672 if (IS_CHERRYVIEW(dev))
3673 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3674 else
3675 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003676 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003677 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003678 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003679 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003680
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003681 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3682 I915_WRITE(intel_dp->output_reg, DP);
3683 POSTING_READ(intel_dp->output_reg);
3684
3685 /*
3686 * HW workaround for IBX, we need to move the port
3687 * to transcoder A after disabling it to allow the
3688 * matching HDMI port to be enabled on transcoder A.
3689 */
3690 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003691 /*
3692 * We get CPU/PCH FIFO underruns on the other pipe when
3693 * doing the workaround. Sweep them under the rug.
3694 */
3695 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3696 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3697
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003698 /* always enable with pattern 1 (as per spec) */
3699 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3700 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3701 I915_WRITE(intel_dp->output_reg, DP);
3702 POSTING_READ(intel_dp->output_reg);
3703
3704 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003705 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003706 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003707
3708 intel_wait_for_vblank_if_active(dev_priv->dev, PIPE_A);
3709 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3710 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003711 }
3712
Keith Packardf01eca22011-09-28 16:48:10 -07003713 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003714
3715 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003716}
3717
Keith Packard26d61aa2011-07-25 20:01:09 -07003718static bool
3719intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003720{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003721 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3722 struct drm_device *dev = dig_port->base.base.dev;
3723 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303724 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003725
Jani Nikula9d1a1032014-03-14 16:51:15 +02003726 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3727 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003728 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003729
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003730 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003731
Adam Jacksonedb39242012-09-18 10:58:49 -04003732 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3733 return false; /* DPCD not present */
3734
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003735 /* Check if the panel supports PSR */
3736 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003737 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003738 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3739 intel_dp->psr_dpcd,
3740 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003741 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3742 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003743 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003744 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303745
3746 if (INTEL_INFO(dev)->gen >= 9 &&
3747 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3748 uint8_t frame_sync_cap;
3749
3750 dev_priv->psr.sink_support = true;
3751 intel_dp_dpcd_read_wake(&intel_dp->aux,
3752 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3753 &frame_sync_cap, 1);
3754 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3755 /* PSR2 needs frame sync as well */
3756 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3757 DRM_DEBUG_KMS("PSR2 %s on sink",
3758 dev_priv->psr.psr2_support ? "supported" : "not supported");
3759 }
Jani Nikula50003932013-09-20 16:42:17 +03003760 }
3761
Jani Nikulabc5133d2015-09-03 11:16:07 +03003762 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03003763 yesno(intel_dp_source_supports_hbr2(intel_dp)),
Jani Nikula742f4912015-09-03 11:16:09 +03003764 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
Todd Previte06ea66b2014-01-20 10:19:39 -07003765
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303766 /* Intermediate frequency support */
3767 if (is_edp(intel_dp) &&
3768 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3769 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3770 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003771 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003772 int i;
3773
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303774 intel_dp_dpcd_read_wake(&intel_dp->aux,
3775 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003776 sink_rates,
3777 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003778
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003779 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3780 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003781
3782 if (val == 0)
3783 break;
3784
Sonika Jindalaf77b972015-05-07 13:59:28 +05303785 /* Value read is in kHz while drm clock is saved in deca-kHz */
3786 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003787 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003788 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303789 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003790
3791 intel_dp_print_rates(intel_dp);
3792
Adam Jacksonedb39242012-09-18 10:58:49 -04003793 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3794 DP_DWN_STRM_PORT_PRESENT))
3795 return true; /* native DP sink */
3796
3797 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3798 return true; /* no per-port downstream info */
3799
Jani Nikula9d1a1032014-03-14 16:51:15 +02003800 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3801 intel_dp->downstream_ports,
3802 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003803 return false; /* downstream port status fetch failed */
3804
3805 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003806}
3807
Adam Jackson0d198322012-05-14 16:05:47 -04003808static void
3809intel_dp_probe_oui(struct intel_dp *intel_dp)
3810{
3811 u8 buf[3];
3812
3813 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3814 return;
3815
Jani Nikula9d1a1032014-03-14 16:51:15 +02003816 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003817 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3818 buf[0], buf[1], buf[2]);
3819
Jani Nikula9d1a1032014-03-14 16:51:15 +02003820 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003821 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3822 buf[0], buf[1], buf[2]);
3823}
3824
Dave Airlie0e32b392014-05-02 14:02:48 +10003825static bool
3826intel_dp_probe_mst(struct intel_dp *intel_dp)
3827{
3828 u8 buf[1];
3829
3830 if (!intel_dp->can_mst)
3831 return false;
3832
3833 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3834 return false;
3835
Dave Airlie0e32b392014-05-02 14:02:48 +10003836 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3837 if (buf[0] & DP_MST_CAP) {
3838 DRM_DEBUG_KMS("Sink is MST capable\n");
3839 intel_dp->is_mst = true;
3840 } else {
3841 DRM_DEBUG_KMS("Sink is not MST capable\n");
3842 intel_dp->is_mst = false;
3843 }
3844 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003845
3846 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3847 return intel_dp->is_mst;
3848}
3849
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003850static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003851{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003852 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3853 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003854 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003855 int ret = 0;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003856
3857 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003858 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003859 ret = -EIO;
3860 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003861 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003862
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003863 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003864 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003865 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003866 ret = -EIO;
3867 goto out;
3868 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003869
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003870 intel_dp->sink_crc.started = false;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003871 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003872 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003873 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003874}
3875
3876static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3877{
3878 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3879 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3880 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003881 int ret;
3882
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003883 if (intel_dp->sink_crc.started) {
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003884 ret = intel_dp_sink_crc_stop(intel_dp);
3885 if (ret)
3886 return ret;
3887 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003888
3889 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3890 return -EIO;
3891
3892 if (!(buf & DP_TEST_CRC_SUPPORTED))
3893 return -ENOTTY;
3894
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003895 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
3896
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003897 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3898 return -EIO;
3899
3900 hsw_disable_ips(intel_crtc);
3901
3902 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3903 buf | DP_TEST_SINK_START) < 0) {
3904 hsw_enable_ips(intel_crtc);
3905 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003906 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003907
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003908 intel_dp->sink_crc.started = true;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003909 return 0;
3910}
3911
3912int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3913{
3914 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3915 struct drm_device *dev = dig_port->base.base.dev;
3916 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3917 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003918 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003919 int attempts = 6;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003920 bool old_equal_new;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003921
3922 ret = intel_dp_sink_crc_start(intel_dp);
3923 if (ret)
3924 return ret;
3925
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003926 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003927 intel_wait_for_vblank(dev, intel_crtc->pipe);
3928
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003929 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003930 DP_TEST_SINK_MISC, &buf) < 0) {
3931 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003932 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003933 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003934 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003935
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003936 /*
3937 * Count might be reset during the loop. In this case
3938 * last known count needs to be reset as well.
3939 */
3940 if (count == 0)
3941 intel_dp->sink_crc.last_count = 0;
3942
3943 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3944 ret = -EIO;
3945 goto stop;
3946 }
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003947
3948 old_equal_new = (count == intel_dp->sink_crc.last_count &&
3949 !memcmp(intel_dp->sink_crc.last_crc, crc,
3950 6 * sizeof(u8)));
3951
3952 } while (--attempts && (count == 0 || old_equal_new));
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003953
3954 intel_dp->sink_crc.last_count = buf & DP_TEST_COUNT_MASK;
3955 memcpy(intel_dp->sink_crc.last_crc, crc, 6 * sizeof(u8));
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003956
3957 if (attempts == 0) {
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003958 if (old_equal_new) {
3959 DRM_DEBUG_KMS("Unreliable Sink CRC counter: Current returned CRC is identical to the previous one\n");
3960 } else {
3961 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3962 ret = -ETIMEDOUT;
3963 goto stop;
3964 }
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003965 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003966
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003967stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003968 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003969 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003970}
3971
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003972static bool
3973intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3974{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003975 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3976 DP_DEVICE_SERVICE_IRQ_VECTOR,
3977 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003978}
3979
Dave Airlie0e32b392014-05-02 14:02:48 +10003980static bool
3981intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3982{
3983 int ret;
3984
3985 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3986 DP_SINK_COUNT_ESI,
3987 sink_irq_vector, 14);
3988 if (ret != 14)
3989 return false;
3990
3991 return true;
3992}
3993
Todd Previtec5d5ab72015-04-15 08:38:38 -07003994static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003995{
Todd Previtec5d5ab72015-04-15 08:38:38 -07003996 uint8_t test_result = DP_TEST_ACK;
3997 return test_result;
3998}
3999
4000static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4001{
4002 uint8_t test_result = DP_TEST_NAK;
4003 return test_result;
4004}
4005
4006static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4007{
4008 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004009 struct intel_connector *intel_connector = intel_dp->attached_connector;
4010 struct drm_connector *connector = &intel_connector->base;
4011
4012 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004013 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004014 intel_dp->aux.i2c_defer_count > 6) {
4015 /* Check EDID read for NACKs, DEFERs and corruption
4016 * (DP CTS 1.2 Core r1.1)
4017 * 4.2.2.4 : Failed EDID read, I2C_NAK
4018 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4019 * 4.2.2.6 : EDID corruption detected
4020 * Use failsafe mode for all cases
4021 */
4022 if (intel_dp->aux.i2c_nack_count > 0 ||
4023 intel_dp->aux.i2c_defer_count > 0)
4024 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4025 intel_dp->aux.i2c_nack_count,
4026 intel_dp->aux.i2c_defer_count);
4027 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4028 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304029 struct edid *block = intel_connector->detect_edid;
4030
4031 /* We have to write the checksum
4032 * of the last block read
4033 */
4034 block += intel_connector->detect_edid->extensions;
4035
Todd Previte559be302015-05-04 07:48:20 -07004036 if (!drm_dp_dpcd_write(&intel_dp->aux,
4037 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05304038 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004039 1))
Todd Previte559be302015-05-04 07:48:20 -07004040 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4041
4042 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4043 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4044 }
4045
4046 /* Set test active flag here so userspace doesn't interrupt things */
4047 intel_dp->compliance_test_active = 1;
4048
Todd Previtec5d5ab72015-04-15 08:38:38 -07004049 return test_result;
4050}
4051
4052static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4053{
4054 uint8_t test_result = DP_TEST_NAK;
4055 return test_result;
4056}
4057
4058static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4059{
4060 uint8_t response = DP_TEST_NAK;
4061 uint8_t rxdata = 0;
4062 int status = 0;
4063
Todd Previte559be302015-05-04 07:48:20 -07004064 intel_dp->compliance_test_active = 0;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004065 intel_dp->compliance_test_type = 0;
Todd Previte559be302015-05-04 07:48:20 -07004066 intel_dp->compliance_test_data = 0;
4067
Todd Previtec5d5ab72015-04-15 08:38:38 -07004068 intel_dp->aux.i2c_nack_count = 0;
4069 intel_dp->aux.i2c_defer_count = 0;
4070
4071 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4072 if (status <= 0) {
4073 DRM_DEBUG_KMS("Could not read test request from sink\n");
4074 goto update_status;
4075 }
4076
4077 switch (rxdata) {
4078 case DP_TEST_LINK_TRAINING:
4079 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4080 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4081 response = intel_dp_autotest_link_training(intel_dp);
4082 break;
4083 case DP_TEST_LINK_VIDEO_PATTERN:
4084 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4085 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4086 response = intel_dp_autotest_video_pattern(intel_dp);
4087 break;
4088 case DP_TEST_LINK_EDID_READ:
4089 DRM_DEBUG_KMS("EDID test requested\n");
4090 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4091 response = intel_dp_autotest_edid(intel_dp);
4092 break;
4093 case DP_TEST_LINK_PHY_TEST_PATTERN:
4094 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4095 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4096 response = intel_dp_autotest_phy_pattern(intel_dp);
4097 break;
4098 default:
4099 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4100 break;
4101 }
4102
4103update_status:
4104 status = drm_dp_dpcd_write(&intel_dp->aux,
4105 DP_TEST_RESPONSE,
4106 &response, 1);
4107 if (status <= 0)
4108 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004109}
4110
Dave Airlie0e32b392014-05-02 14:02:48 +10004111static int
4112intel_dp_check_mst_status(struct intel_dp *intel_dp)
4113{
4114 bool bret;
4115
4116 if (intel_dp->is_mst) {
4117 u8 esi[16] = { 0 };
4118 int ret = 0;
4119 int retry;
4120 bool handled;
4121 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4122go_again:
4123 if (bret == true) {
4124
4125 /* check link status - esi[10] = 0x200c */
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004126 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004127 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10004128 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4129 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10004130 intel_dp_stop_link_train(intel_dp);
4131 }
4132
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004133 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004134 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4135
4136 if (handled) {
4137 for (retry = 0; retry < 3; retry++) {
4138 int wret;
4139 wret = drm_dp_dpcd_write(&intel_dp->aux,
4140 DP_SINK_COUNT_ESI+1,
4141 &esi[1], 3);
4142 if (wret == 3) {
4143 break;
4144 }
4145 }
4146
4147 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4148 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004149 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004150 goto go_again;
4151 }
4152 } else
4153 ret = 0;
4154
4155 return ret;
4156 } else {
4157 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4158 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4159 intel_dp->is_mst = false;
4160 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4161 /* send a hotplug event */
4162 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4163 }
4164 }
4165 return -EINVAL;
4166}
4167
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004168/*
4169 * According to DP spec
4170 * 5.1.2:
4171 * 1. Read DPCD
4172 * 2. Configure link according to Receiver Capabilities
4173 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4174 * 4. Check link status on receipt of hot-plug interrupt
4175 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004176static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004177intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004178{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004179 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004180 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004181 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004182 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004183
Dave Airlie5b215bc2014-08-05 10:40:20 +10004184 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4185
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02004186 if (!intel_encoder->base.crtc)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004187 return;
4188
Imre Deak1a125d82014-08-18 14:42:46 +03004189 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4190 return;
4191
Keith Packard92fd8fd2011-07-25 19:50:10 -07004192 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004193 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004194 return;
4195 }
4196
Keith Packard92fd8fd2011-07-25 19:50:10 -07004197 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004198 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004199 return;
4200 }
4201
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004202 /* Try to read the source of the interrupt */
4203 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4204 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4205 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004206 drm_dp_dpcd_writeb(&intel_dp->aux,
4207 DP_DEVICE_SERVICE_IRQ_VECTOR,
4208 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004209
4210 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004211 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004212 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4213 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4214 }
4215
Ville Syrjälä901c2da2015-08-17 18:05:12 +03004216 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004217 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004218 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004219 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004220 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004221 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004222}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004223
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004224/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004225static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004226intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004227{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004228 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004229 uint8_t type;
4230
4231 if (!intel_dp_get_dpcd(intel_dp))
4232 return connector_status_disconnected;
4233
4234 /* if there's no downstream port, we're done */
4235 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004236 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004237
4238 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004239 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4240 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004241 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004242
4243 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4244 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004245 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004246
Adam Jackson23235172012-09-20 16:42:45 -04004247 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4248 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004249 }
4250
4251 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004252 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004253 return connector_status_connected;
4254
4255 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004256 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4257 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4258 if (type == DP_DS_PORT_TYPE_VGA ||
4259 type == DP_DS_PORT_TYPE_NON_EDID)
4260 return connector_status_unknown;
4261 } else {
4262 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4263 DP_DWN_STRM_PORT_TYPE_MASK;
4264 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4265 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4266 return connector_status_unknown;
4267 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004268
4269 /* Anything else is out of spec, warn and ignore */
4270 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004271 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004272}
4273
4274static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004275edp_detect(struct intel_dp *intel_dp)
4276{
4277 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4278 enum drm_connector_status status;
4279
4280 status = intel_panel_detect(dev);
4281 if (status == connector_status_unknown)
4282 status = connector_status_connected;
4283
4284 return status;
4285}
4286
Jani Nikulab93433c2015-08-20 10:47:36 +03004287static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4288 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004289{
Jani Nikulab93433c2015-08-20 10:47:36 +03004290 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004291
Jani Nikula0df53b72015-08-20 10:47:40 +03004292 switch (port->port) {
4293 case PORT_A:
4294 return true;
4295 case PORT_B:
4296 bit = SDE_PORTB_HOTPLUG;
4297 break;
4298 case PORT_C:
4299 bit = SDE_PORTC_HOTPLUG;
4300 break;
4301 case PORT_D:
4302 bit = SDE_PORTD_HOTPLUG;
4303 break;
4304 default:
4305 MISSING_CASE(port->port);
4306 return false;
4307 }
4308
4309 return I915_READ(SDEISR) & bit;
4310}
4311
4312static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4313 struct intel_digital_port *port)
4314{
4315 u32 bit;
4316
4317 switch (port->port) {
4318 case PORT_A:
4319 return true;
4320 case PORT_B:
4321 bit = SDE_PORTB_HOTPLUG_CPT;
4322 break;
4323 case PORT_C:
4324 bit = SDE_PORTC_HOTPLUG_CPT;
4325 break;
4326 case PORT_D:
4327 bit = SDE_PORTD_HOTPLUG_CPT;
4328 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004329 case PORT_E:
4330 bit = SDE_PORTE_HOTPLUG_SPT;
4331 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004332 default:
4333 MISSING_CASE(port->port);
4334 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004335 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004336
Jani Nikulab93433c2015-08-20 10:47:36 +03004337 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004338}
4339
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004340static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004341 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004342{
Jani Nikula9642c812015-08-20 10:47:41 +03004343 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004344
Jani Nikula9642c812015-08-20 10:47:41 +03004345 switch (port->port) {
4346 case PORT_B:
4347 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4348 break;
4349 case PORT_C:
4350 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4351 break;
4352 case PORT_D:
4353 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4354 break;
4355 default:
4356 MISSING_CASE(port->port);
4357 return false;
4358 }
4359
4360 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4361}
4362
4363static bool vlv_digital_port_connected(struct drm_i915_private *dev_priv,
4364 struct intel_digital_port *port)
4365{
4366 u32 bit;
4367
4368 switch (port->port) {
4369 case PORT_B:
4370 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4371 break;
4372 case PORT_C:
4373 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4374 break;
4375 case PORT_D:
4376 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4377 break;
4378 default:
4379 MISSING_CASE(port->port);
4380 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004381 }
4382
Jani Nikula1d245982015-08-20 10:47:37 +03004383 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004384}
4385
Jani Nikulae464bfd2015-08-20 10:47:42 +03004386static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304387 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004388{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304389 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4390 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004391 u32 bit;
4392
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304393 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4394 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004395 case PORT_A:
4396 bit = BXT_DE_PORT_HP_DDIA;
4397 break;
4398 case PORT_B:
4399 bit = BXT_DE_PORT_HP_DDIB;
4400 break;
4401 case PORT_C:
4402 bit = BXT_DE_PORT_HP_DDIC;
4403 break;
4404 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304405 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004406 return false;
4407 }
4408
4409 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4410}
4411
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004412/*
4413 * intel_digital_port_connected - is the specified port connected?
4414 * @dev_priv: i915 private structure
4415 * @port: the port to test
4416 *
4417 * Return %true if @port is connected, %false otherwise.
4418 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304419bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004420 struct intel_digital_port *port)
4421{
Jani Nikula0df53b72015-08-20 10:47:40 +03004422 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004423 return ibx_digital_port_connected(dev_priv, port);
Jani Nikula0df53b72015-08-20 10:47:40 +03004424 if (HAS_PCH_SPLIT(dev_priv))
4425 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004426 else if (IS_BROXTON(dev_priv))
4427 return bxt_digital_port_connected(dev_priv, port);
Jani Nikula9642c812015-08-20 10:47:41 +03004428 else if (IS_VALLEYVIEW(dev_priv))
4429 return vlv_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004430 else
4431 return g4x_digital_port_connected(dev_priv, port);
4432}
4433
Dave Airlie2a592be2014-09-01 16:58:12 +10004434static enum drm_connector_status
Jani Nikulab93433c2015-08-20 10:47:36 +03004435ironlake_dp_detect(struct intel_dp *intel_dp)
4436{
4437 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4438 struct drm_i915_private *dev_priv = dev->dev_private;
4439 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4440
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004441 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
Jani Nikulab93433c2015-08-20 10:47:36 +03004442 return connector_status_disconnected;
4443
4444 return intel_dp_detect_dpcd(intel_dp);
4445}
4446
4447static enum drm_connector_status
Dave Airlie2a592be2014-09-01 16:58:12 +10004448g4x_dp_detect(struct intel_dp *intel_dp)
4449{
4450 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4451 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Dave Airlie2a592be2014-09-01 16:58:12 +10004452
4453 /* Can't disconnect eDP, but you can close the lid... */
4454 if (is_edp(intel_dp)) {
4455 enum drm_connector_status status;
4456
4457 status = intel_panel_detect(dev);
4458 if (status == connector_status_unknown)
4459 status = connector_status_connected;
4460 return status;
4461 }
4462
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004463 if (!intel_digital_port_connected(dev->dev_private, intel_dig_port))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004464 return connector_status_disconnected;
4465
Keith Packard26d61aa2011-07-25 20:01:09 -07004466 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004467}
4468
Keith Packard8c241fe2011-09-28 16:38:44 -07004469static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004470intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004471{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004472 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004473
Jani Nikula9cd300e2012-10-19 14:51:52 +03004474 /* use cached edid if we have one */
4475 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004476 /* invalid edid */
4477 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004478 return NULL;
4479
Jani Nikula55e9ede2013-10-01 10:38:54 +03004480 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004481 } else
4482 return drm_get_edid(&intel_connector->base,
4483 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004484}
4485
Chris Wilsonbeb60602014-09-02 20:04:00 +01004486static void
4487intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004488{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004489 struct intel_connector *intel_connector = intel_dp->attached_connector;
4490 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004491
Chris Wilsonbeb60602014-09-02 20:04:00 +01004492 edid = intel_dp_get_edid(intel_dp);
4493 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004494
Chris Wilsonbeb60602014-09-02 20:04:00 +01004495 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4496 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4497 else
4498 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4499}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004500
Chris Wilsonbeb60602014-09-02 20:04:00 +01004501static void
4502intel_dp_unset_edid(struct intel_dp *intel_dp)
4503{
4504 struct intel_connector *intel_connector = intel_dp->attached_connector;
4505
4506 kfree(intel_connector->detect_edid);
4507 intel_connector->detect_edid = NULL;
4508
4509 intel_dp->has_audio = false;
4510}
4511
4512static enum intel_display_power_domain
4513intel_dp_power_get(struct intel_dp *dp)
4514{
4515 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4516 enum intel_display_power_domain power_domain;
4517
4518 power_domain = intel_display_port_power_domain(encoder);
4519 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4520
4521 return power_domain;
4522}
4523
4524static void
4525intel_dp_power_put(struct intel_dp *dp,
4526 enum intel_display_power_domain power_domain)
4527{
4528 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4529 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004530}
4531
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004532static enum drm_connector_status
4533intel_dp_detect(struct drm_connector *connector, bool force)
4534{
4535 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004536 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4537 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004538 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004539 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004540 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004541 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004542 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004543
Chris Wilson164c8592013-07-20 20:27:08 +01004544 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004545 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004546 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004547
Dave Airlie0e32b392014-05-02 14:02:48 +10004548 if (intel_dp->is_mst) {
4549 /* MST devices are disconnected from a monitor POV */
4550 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4551 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004552 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004553 }
4554
Chris Wilsonbeb60602014-09-02 20:04:00 +01004555 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004556
Chris Wilsond410b562014-09-02 20:03:59 +01004557 /* Can't disconnect eDP, but you can close the lid... */
4558 if (is_edp(intel_dp))
4559 status = edp_detect(intel_dp);
4560 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004561 status = ironlake_dp_detect(intel_dp);
4562 else
4563 status = g4x_dp_detect(intel_dp);
4564 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004565 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004566
Adam Jackson0d198322012-05-14 16:05:47 -04004567 intel_dp_probe_oui(intel_dp);
4568
Dave Airlie0e32b392014-05-02 14:02:48 +10004569 ret = intel_dp_probe_mst(intel_dp);
4570 if (ret) {
4571 /* if we are in MST mode then this connector
4572 won't appear connected or have anything with EDID on it */
4573 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4574 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4575 status = connector_status_disconnected;
4576 goto out;
4577 }
4578
Chris Wilsonbeb60602014-09-02 20:04:00 +01004579 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004580
Paulo Zanonid63885d2012-10-26 19:05:49 -02004581 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4582 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004583 status = connector_status_connected;
4584
Todd Previte09b1eb12015-04-20 15:27:34 -07004585 /* Try to read the source of the interrupt */
4586 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4587 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4588 /* Clear interrupt source */
4589 drm_dp_dpcd_writeb(&intel_dp->aux,
4590 DP_DEVICE_SERVICE_IRQ_VECTOR,
4591 sink_irq_vector);
4592
4593 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4594 intel_dp_handle_test_request(intel_dp);
4595 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4596 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4597 }
4598
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004599out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004600 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004601 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004602}
4603
Chris Wilsonbeb60602014-09-02 20:04:00 +01004604static void
4605intel_dp_force(struct drm_connector *connector)
4606{
4607 struct intel_dp *intel_dp = intel_attached_dp(connector);
4608 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4609 enum intel_display_power_domain power_domain;
4610
4611 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4612 connector->base.id, connector->name);
4613 intel_dp_unset_edid(intel_dp);
4614
4615 if (connector->status != connector_status_connected)
4616 return;
4617
4618 power_domain = intel_dp_power_get(intel_dp);
4619
4620 intel_dp_set_edid(intel_dp);
4621
4622 intel_dp_power_put(intel_dp, power_domain);
4623
4624 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4625 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4626}
4627
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004628static int intel_dp_get_modes(struct drm_connector *connector)
4629{
Jani Nikuladd06f902012-10-19 14:51:50 +03004630 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004631 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004632
Chris Wilsonbeb60602014-09-02 20:04:00 +01004633 edid = intel_connector->detect_edid;
4634 if (edid) {
4635 int ret = intel_connector_update_modes(connector, edid);
4636 if (ret)
4637 return ret;
4638 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004639
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004640 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004641 if (is_edp(intel_attached_dp(connector)) &&
4642 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004643 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004644
4645 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004646 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004647 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004648 drm_mode_probed_add(connector, mode);
4649 return 1;
4650 }
4651 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004652
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004653 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004654}
4655
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004656static bool
4657intel_dp_detect_audio(struct drm_connector *connector)
4658{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004659 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004660 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004661
Chris Wilsonbeb60602014-09-02 20:04:00 +01004662 edid = to_intel_connector(connector)->detect_edid;
4663 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004664 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004665
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004666 return has_audio;
4667}
4668
Chris Wilsonf6849602010-09-19 09:29:33 +01004669static int
4670intel_dp_set_property(struct drm_connector *connector,
4671 struct drm_property *property,
4672 uint64_t val)
4673{
Chris Wilsone953fd72011-02-21 22:23:52 +00004674 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004675 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004676 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4677 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004678 int ret;
4679
Rob Clark662595d2012-10-11 20:36:04 -05004680 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004681 if (ret)
4682 return ret;
4683
Chris Wilson3f43c482011-05-12 22:17:24 +01004684 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004685 int i = val;
4686 bool has_audio;
4687
4688 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004689 return 0;
4690
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004691 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004692
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004693 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004694 has_audio = intel_dp_detect_audio(connector);
4695 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004696 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004697
4698 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004699 return 0;
4700
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004701 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004702 goto done;
4703 }
4704
Chris Wilsone953fd72011-02-21 22:23:52 +00004705 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004706 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004707 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004708
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004709 switch (val) {
4710 case INTEL_BROADCAST_RGB_AUTO:
4711 intel_dp->color_range_auto = true;
4712 break;
4713 case INTEL_BROADCAST_RGB_FULL:
4714 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004715 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004716 break;
4717 case INTEL_BROADCAST_RGB_LIMITED:
4718 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004719 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004720 break;
4721 default:
4722 return -EINVAL;
4723 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004724
4725 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004726 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004727 return 0;
4728
Chris Wilsone953fd72011-02-21 22:23:52 +00004729 goto done;
4730 }
4731
Yuly Novikov53b41832012-10-26 12:04:00 +03004732 if (is_edp(intel_dp) &&
4733 property == connector->dev->mode_config.scaling_mode_property) {
4734 if (val == DRM_MODE_SCALE_NONE) {
4735 DRM_DEBUG_KMS("no scaling not supported\n");
4736 return -EINVAL;
4737 }
4738
4739 if (intel_connector->panel.fitting_mode == val) {
4740 /* the eDP scaling property is not changed */
4741 return 0;
4742 }
4743 intel_connector->panel.fitting_mode = val;
4744
4745 goto done;
4746 }
4747
Chris Wilsonf6849602010-09-19 09:29:33 +01004748 return -EINVAL;
4749
4750done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004751 if (intel_encoder->base.crtc)
4752 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004753
4754 return 0;
4755}
4756
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004757static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004758intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004759{
Jani Nikula1d508702012-10-19 14:51:49 +03004760 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004761
Chris Wilson10e972d2014-09-04 21:43:45 +01004762 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004763
Jani Nikula9cd300e2012-10-19 14:51:52 +03004764 if (!IS_ERR_OR_NULL(intel_connector->edid))
4765 kfree(intel_connector->edid);
4766
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004767 /* Can't call is_edp() since the encoder may have been destroyed
4768 * already. */
4769 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004770 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004771
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004772 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004773 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004774}
4775
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004776void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004777{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004778 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4779 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004780
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004781 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004782 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004783 if (is_edp(intel_dp)) {
4784 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004785 /*
4786 * vdd might still be enabled do to the delayed vdd off.
4787 * Make sure vdd is actually turned off here.
4788 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004789 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004790 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004791 pps_unlock(intel_dp);
4792
Clint Taylor01527b32014-07-07 13:01:46 -07004793 if (intel_dp->edp_notifier.notifier_call) {
4794 unregister_reboot_notifier(&intel_dp->edp_notifier);
4795 intel_dp->edp_notifier.notifier_call = NULL;
4796 }
Keith Packardbd943152011-09-18 23:09:52 -07004797 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004798 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004799 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004800}
4801
Imre Deak07f9cd02014-08-18 14:42:45 +03004802static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4803{
4804 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4805
4806 if (!is_edp(intel_dp))
4807 return;
4808
Ville Syrjälä951468f2014-09-04 14:55:31 +03004809 /*
4810 * vdd might still be enabled do to the delayed vdd off.
4811 * Make sure vdd is actually turned off here.
4812 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004813 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004814 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004815 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004816 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004817}
4818
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004819static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4820{
4821 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4822 struct drm_device *dev = intel_dig_port->base.base.dev;
4823 struct drm_i915_private *dev_priv = dev->dev_private;
4824 enum intel_display_power_domain power_domain;
4825
4826 lockdep_assert_held(&dev_priv->pps_mutex);
4827
4828 if (!edp_have_panel_vdd(intel_dp))
4829 return;
4830
4831 /*
4832 * The VDD bit needs a power domain reference, so if the bit is
4833 * already enabled when we boot or resume, grab this reference and
4834 * schedule a vdd off, so we don't hold on to the reference
4835 * indefinitely.
4836 */
4837 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4838 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4839 intel_display_power_get(dev_priv, power_domain);
4840
4841 edp_panel_vdd_schedule_off(intel_dp);
4842}
4843
Imre Deak6d93c0c2014-07-31 14:03:36 +03004844static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4845{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004846 struct intel_dp *intel_dp;
4847
4848 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4849 return;
4850
4851 intel_dp = enc_to_intel_dp(encoder);
4852
4853 pps_lock(intel_dp);
4854
4855 /*
4856 * Read out the current power sequencer assignment,
4857 * in case the BIOS did something with it.
4858 */
4859 if (IS_VALLEYVIEW(encoder->dev))
4860 vlv_initial_power_sequencer_setup(intel_dp);
4861
4862 intel_edp_panel_vdd_sanitize(intel_dp);
4863
4864 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004865}
4866
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004867static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004868 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004869 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004870 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004871 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004872 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004873 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004874 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004875 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004876 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004877};
4878
4879static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4880 .get_modes = intel_dp_get_modes,
4881 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004882 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004883};
4884
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004885static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004886 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004887 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004888};
4889
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004890enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004891intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4892{
4893 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004894 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004895 struct drm_device *dev = intel_dig_port->base.base.dev;
4896 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004897 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004898 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004899
Dave Airlie0e32b392014-05-02 14:02:48 +10004900 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4901 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004902
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004903 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4904 /*
4905 * vdd off can generate a long pulse on eDP which
4906 * would require vdd on to handle it, and thus we
4907 * would end up in an endless cycle of
4908 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4909 */
4910 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4911 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004912 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004913 }
4914
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004915 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4916 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004917 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004918
Imre Deak1c767b32014-08-18 14:42:42 +03004919 power_domain = intel_display_port_power_domain(intel_encoder);
4920 intel_display_power_get(dev_priv, power_domain);
4921
Dave Airlie0e32b392014-05-02 14:02:48 +10004922 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004923 /* indicate that we need to restart link training */
4924 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004925
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004926 if (!intel_digital_port_connected(dev_priv, intel_dig_port))
4927 goto mst_fail;
Dave Airlie0e32b392014-05-02 14:02:48 +10004928
4929 if (!intel_dp_get_dpcd(intel_dp)) {
4930 goto mst_fail;
4931 }
4932
4933 intel_dp_probe_oui(intel_dp);
4934
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03004935 if (!intel_dp_probe_mst(intel_dp)) {
4936 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4937 intel_dp_check_link_status(intel_dp);
4938 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004939 goto mst_fail;
Ville Syrjäläd14e7b62015-08-20 19:37:29 +03004940 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004941 } else {
4942 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004943 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004944 goto mst_fail;
4945 }
4946
4947 if (!intel_dp->is_mst) {
Dave Airlie5b215bc2014-08-05 10:40:20 +10004948 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004949 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004950 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004951 }
4952 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004953
4954 ret = IRQ_HANDLED;
4955
Imre Deak1c767b32014-08-18 14:42:42 +03004956 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004957mst_fail:
4958 /* if we were in MST mode, and device is not there get out of MST mode */
4959 if (intel_dp->is_mst) {
4960 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4961 intel_dp->is_mst = false;
4962 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4963 }
Imre Deak1c767b32014-08-18 14:42:42 +03004964put_power:
4965 intel_display_power_put(dev_priv, power_domain);
4966
4967 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004968}
4969
Zhenyu Wange3421a12010-04-08 09:43:27 +08004970/* Return which DP Port should be selected for Transcoder DP control */
4971int
Akshay Joshi0206e352011-08-16 15:34:10 -04004972intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004973{
4974 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004975 struct intel_encoder *intel_encoder;
4976 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004977
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004978 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4979 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004980
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004981 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4982 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004983 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004984 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004985
Zhenyu Wange3421a12010-04-08 09:43:27 +08004986 return -1;
4987}
4988
Rodrigo Vivi477ec322015-08-06 15:51:39 +08004989/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004990bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004991{
4992 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004993 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004994 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004995 static const short port_mapping[] = {
Rodrigo Vivi477ec322015-08-06 15:51:39 +08004996 [PORT_B] = DVO_PORT_DPB,
4997 [PORT_C] = DVO_PORT_DPC,
4998 [PORT_D] = DVO_PORT_DPD,
4999 [PORT_E] = DVO_PORT_DPE,
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005000 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005001
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03005002 /*
5003 * eDP not supported on g4x. so bail out early just
5004 * for a bit extra safety in case the VBT is bonkers.
5005 */
5006 if (INTEL_INFO(dev)->gen < 5)
5007 return false;
5008
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005009 if (port == PORT_A)
5010 return true;
5011
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005012 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005013 return false;
5014
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005015 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5016 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005017
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005018 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005019 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5020 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005021 return true;
5022 }
5023 return false;
5024}
5025
Dave Airlie0e32b392014-05-02 14:02:48 +10005026void
Chris Wilsonf6849602010-09-19 09:29:33 +01005027intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5028{
Yuly Novikov53b41832012-10-26 12:04:00 +03005029 struct intel_connector *intel_connector = to_intel_connector(connector);
5030
Chris Wilson3f43c482011-05-12 22:17:24 +01005031 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005032 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005033 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005034
5035 if (is_edp(intel_dp)) {
5036 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005037 drm_object_attach_property(
5038 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005039 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005040 DRM_MODE_SCALE_ASPECT);
5041 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005042 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005043}
5044
Imre Deakdada1a92014-01-29 13:25:41 +02005045static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5046{
5047 intel_dp->last_power_cycle = jiffies;
5048 intel_dp->last_power_on = jiffies;
5049 intel_dp->last_backlight_off = jiffies;
5050}
5051
Daniel Vetter67a54562012-10-20 20:57:45 +02005052static void
5053intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005054 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005055{
5056 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005057 struct edp_power_seq cur, vbt, spec,
5058 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305059 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5060 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg = 0;
Jesse Barnes453c5422013-03-28 09:55:41 -07005061
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005062 lockdep_assert_held(&dev_priv->pps_mutex);
5063
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005064 /* already initialized? */
5065 if (final->t11_t12 != 0)
5066 return;
5067
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305068 if (IS_BROXTON(dev)) {
5069 /*
5070 * TODO: BXT has 2 sets of PPS registers.
5071 * Correct Register for Broxton need to be identified
5072 * using VBT. hardcoding for now
5073 */
5074 pp_ctrl_reg = BXT_PP_CONTROL(0);
5075 pp_on_reg = BXT_PP_ON_DELAYS(0);
5076 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5077 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005078 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005079 pp_on_reg = PCH_PP_ON_DELAYS;
5080 pp_off_reg = PCH_PP_OFF_DELAYS;
5081 pp_div_reg = PCH_PP_DIVISOR;
5082 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005083 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5084
5085 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5086 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5087 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5088 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005089 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005090
5091 /* Workaround: Need to write PP_CONTROL with the unlock key as
5092 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305093 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005094
Jesse Barnes453c5422013-03-28 09:55:41 -07005095 pp_on = I915_READ(pp_on_reg);
5096 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305097 if (!IS_BROXTON(dev)) {
5098 I915_WRITE(pp_ctrl_reg, pp_ctl);
5099 pp_div = I915_READ(pp_div_reg);
5100 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005101
5102 /* Pull timing values out of registers */
5103 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5104 PANEL_POWER_UP_DELAY_SHIFT;
5105
5106 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5107 PANEL_LIGHT_ON_DELAY_SHIFT;
5108
5109 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5110 PANEL_LIGHT_OFF_DELAY_SHIFT;
5111
5112 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5113 PANEL_POWER_DOWN_DELAY_SHIFT;
5114
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305115 if (IS_BROXTON(dev)) {
5116 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5117 BXT_POWER_CYCLE_DELAY_SHIFT;
5118 if (tmp > 0)
5119 cur.t11_t12 = (tmp - 1) * 1000;
5120 else
5121 cur.t11_t12 = 0;
5122 } else {
5123 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005124 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305125 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005126
5127 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5128 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5129
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005130 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005131
5132 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5133 * our hw here, which are all in 100usec. */
5134 spec.t1_t3 = 210 * 10;
5135 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5136 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5137 spec.t10 = 500 * 10;
5138 /* This one is special and actually in units of 100ms, but zero
5139 * based in the hw (so we need to add 100 ms). But the sw vbt
5140 * table multiplies it with 1000 to make it in units of 100usec,
5141 * too. */
5142 spec.t11_t12 = (510 + 100) * 10;
5143
5144 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5145 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5146
5147 /* Use the max of the register settings and vbt. If both are
5148 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005149#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005150 spec.field : \
5151 max(cur.field, vbt.field))
5152 assign_final(t1_t3);
5153 assign_final(t8);
5154 assign_final(t9);
5155 assign_final(t10);
5156 assign_final(t11_t12);
5157#undef assign_final
5158
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005159#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005160 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5161 intel_dp->backlight_on_delay = get_delay(t8);
5162 intel_dp->backlight_off_delay = get_delay(t9);
5163 intel_dp->panel_power_down_delay = get_delay(t10);
5164 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5165#undef get_delay
5166
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005167 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5168 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5169 intel_dp->panel_power_cycle_delay);
5170
5171 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5172 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005173}
5174
5175static void
5176intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005177 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005178{
5179 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005180 u32 pp_on, pp_off, pp_div, port_sel = 0;
5181 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305182 int pp_on_reg, pp_off_reg, pp_div_reg = 0, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005183 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005184 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005185
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005186 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005187
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305188 if (IS_BROXTON(dev)) {
5189 /*
5190 * TODO: BXT has 2 sets of PPS registers.
5191 * Correct Register for Broxton need to be identified
5192 * using VBT. hardcoding for now
5193 */
5194 pp_ctrl_reg = BXT_PP_CONTROL(0);
5195 pp_on_reg = BXT_PP_ON_DELAYS(0);
5196 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5197
5198 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005199 pp_on_reg = PCH_PP_ON_DELAYS;
5200 pp_off_reg = PCH_PP_OFF_DELAYS;
5201 pp_div_reg = PCH_PP_DIVISOR;
5202 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005203 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5204
5205 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5206 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5207 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005208 }
5209
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005210 /*
5211 * And finally store the new values in the power sequencer. The
5212 * backlight delays are set to 1 because we do manual waits on them. For
5213 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5214 * we'll end up waiting for the backlight off delay twice: once when we
5215 * do the manual sleep, and once when we disable the panel and wait for
5216 * the PP_STATUS bit to become zero.
5217 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005218 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005219 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5220 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005221 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005222 /* Compute the divisor for the pp clock, simply match the Bspec
5223 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305224 if (IS_BROXTON(dev)) {
5225 pp_div = I915_READ(pp_ctrl_reg);
5226 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5227 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5228 << BXT_POWER_CYCLE_DELAY_SHIFT);
5229 } else {
5230 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5231 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5232 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5233 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005234
5235 /* Haswell doesn't have any port selection bits for the panel
5236 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005237 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005238 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005239 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005240 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005241 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005242 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005243 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005244 }
5245
Jesse Barnes453c5422013-03-28 09:55:41 -07005246 pp_on |= port_sel;
5247
5248 I915_WRITE(pp_on_reg, pp_on);
5249 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305250 if (IS_BROXTON(dev))
5251 I915_WRITE(pp_ctrl_reg, pp_div);
5252 else
5253 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005254
Daniel Vetter67a54562012-10-20 20:57:45 +02005255 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005256 I915_READ(pp_on_reg),
5257 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305258 IS_BROXTON(dev) ?
5259 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005260 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005261}
5262
Vandana Kannanb33a2812015-02-13 15:33:03 +05305263/**
5264 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5265 * @dev: DRM device
5266 * @refresh_rate: RR to be programmed
5267 *
5268 * This function gets called when refresh rate (RR) has to be changed from
5269 * one frequency to another. Switches can be between high and low RR
5270 * supported by the panel or to any other RR based on media playback (in
5271 * this case, RR value needs to be passed from user space).
5272 *
5273 * The caller of this function needs to take a lock on dev_priv->drrs.
5274 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305275static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305276{
5277 struct drm_i915_private *dev_priv = dev->dev_private;
5278 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305279 struct intel_digital_port *dig_port = NULL;
5280 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005281 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305282 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305283 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305284
5285 if (refresh_rate <= 0) {
5286 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5287 return;
5288 }
5289
Vandana Kannan96178ee2015-01-10 02:25:56 +05305290 if (intel_dp == NULL) {
5291 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305292 return;
5293 }
5294
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005295 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005296 * FIXME: This needs proper synchronization with psr state for some
5297 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005298 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305299
Vandana Kannan96178ee2015-01-10 02:25:56 +05305300 dig_port = dp_to_dig_port(intel_dp);
5301 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005302 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305303
5304 if (!intel_crtc) {
5305 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5306 return;
5307 }
5308
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005309 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305310
Vandana Kannan96178ee2015-01-10 02:25:56 +05305311 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305312 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5313 return;
5314 }
5315
Vandana Kannan96178ee2015-01-10 02:25:56 +05305316 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5317 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305318 index = DRRS_LOW_RR;
5319
Vandana Kannan96178ee2015-01-10 02:25:56 +05305320 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305321 DRM_DEBUG_KMS(
5322 "DRRS requested for previously set RR...ignoring\n");
5323 return;
5324 }
5325
5326 if (!intel_crtc->active) {
5327 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5328 return;
5329 }
5330
Durgadoss R44395bf2015-02-13 15:33:02 +05305331 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305332 switch (index) {
5333 case DRRS_HIGH_RR:
5334 intel_dp_set_m_n(intel_crtc, M1_N1);
5335 break;
5336 case DRRS_LOW_RR:
5337 intel_dp_set_m_n(intel_crtc, M2_N2);
5338 break;
5339 case DRRS_MAX_RR:
5340 default:
5341 DRM_ERROR("Unsupported refreshrate type\n");
5342 }
5343 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjälä649636e2015-09-22 19:50:01 +03005344 u32 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
5345 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305346
Ville Syrjälä649636e2015-09-22 19:50:01 +03005347 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305348 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305349 if (IS_VALLEYVIEW(dev))
5350 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5351 else
5352 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305353 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305354 if (IS_VALLEYVIEW(dev))
5355 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5356 else
5357 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305358 }
5359 I915_WRITE(reg, val);
5360 }
5361
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305362 dev_priv->drrs.refresh_rate_type = index;
5363
5364 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5365}
5366
Vandana Kannanb33a2812015-02-13 15:33:03 +05305367/**
5368 * intel_edp_drrs_enable - init drrs struct if supported
5369 * @intel_dp: DP struct
5370 *
5371 * Initializes frontbuffer_bits and drrs.dp
5372 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305373void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5374{
5375 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5376 struct drm_i915_private *dev_priv = dev->dev_private;
5377 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5378 struct drm_crtc *crtc = dig_port->base.base.crtc;
5379 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5380
5381 if (!intel_crtc->config->has_drrs) {
5382 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5383 return;
5384 }
5385
5386 mutex_lock(&dev_priv->drrs.mutex);
5387 if (WARN_ON(dev_priv->drrs.dp)) {
5388 DRM_ERROR("DRRS already enabled\n");
5389 goto unlock;
5390 }
5391
5392 dev_priv->drrs.busy_frontbuffer_bits = 0;
5393
5394 dev_priv->drrs.dp = intel_dp;
5395
5396unlock:
5397 mutex_unlock(&dev_priv->drrs.mutex);
5398}
5399
Vandana Kannanb33a2812015-02-13 15:33:03 +05305400/**
5401 * intel_edp_drrs_disable - Disable DRRS
5402 * @intel_dp: DP struct
5403 *
5404 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305405void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5406{
5407 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5408 struct drm_i915_private *dev_priv = dev->dev_private;
5409 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5410 struct drm_crtc *crtc = dig_port->base.base.crtc;
5411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5412
5413 if (!intel_crtc->config->has_drrs)
5414 return;
5415
5416 mutex_lock(&dev_priv->drrs.mutex);
5417 if (!dev_priv->drrs.dp) {
5418 mutex_unlock(&dev_priv->drrs.mutex);
5419 return;
5420 }
5421
5422 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5423 intel_dp_set_drrs_state(dev_priv->dev,
5424 intel_dp->attached_connector->panel.
5425 fixed_mode->vrefresh);
5426
5427 dev_priv->drrs.dp = NULL;
5428 mutex_unlock(&dev_priv->drrs.mutex);
5429
5430 cancel_delayed_work_sync(&dev_priv->drrs.work);
5431}
5432
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305433static void intel_edp_drrs_downclock_work(struct work_struct *work)
5434{
5435 struct drm_i915_private *dev_priv =
5436 container_of(work, typeof(*dev_priv), drrs.work.work);
5437 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305438
Vandana Kannan96178ee2015-01-10 02:25:56 +05305439 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305440
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305441 intel_dp = dev_priv->drrs.dp;
5442
5443 if (!intel_dp)
5444 goto unlock;
5445
5446 /*
5447 * The delayed work can race with an invalidate hence we need to
5448 * recheck.
5449 */
5450
5451 if (dev_priv->drrs.busy_frontbuffer_bits)
5452 goto unlock;
5453
5454 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5455 intel_dp_set_drrs_state(dev_priv->dev,
5456 intel_dp->attached_connector->panel.
5457 downclock_mode->vrefresh);
5458
5459unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305460 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305461}
5462
Vandana Kannanb33a2812015-02-13 15:33:03 +05305463/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305464 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305465 * @dev: DRM device
5466 * @frontbuffer_bits: frontbuffer plane tracking bits
5467 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305468 * This function gets called everytime rendering on the given planes start.
5469 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305470 *
5471 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5472 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305473void intel_edp_drrs_invalidate(struct drm_device *dev,
5474 unsigned frontbuffer_bits)
5475{
5476 struct drm_i915_private *dev_priv = dev->dev_private;
5477 struct drm_crtc *crtc;
5478 enum pipe pipe;
5479
Daniel Vetter9da7d692015-04-09 16:44:15 +02005480 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305481 return;
5482
Daniel Vetter88f933a2015-04-09 16:44:16 +02005483 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305484
Vandana Kannana93fad02015-01-10 02:25:59 +05305485 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005486 if (!dev_priv->drrs.dp) {
5487 mutex_unlock(&dev_priv->drrs.mutex);
5488 return;
5489 }
5490
Vandana Kannana93fad02015-01-10 02:25:59 +05305491 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5492 pipe = to_intel_crtc(crtc)->pipe;
5493
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005494 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5495 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5496
Ramalingam C0ddfd202015-06-15 20:50:05 +05305497 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005498 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Vandana Kannana93fad02015-01-10 02:25:59 +05305499 intel_dp_set_drrs_state(dev_priv->dev,
5500 dev_priv->drrs.dp->attached_connector->panel.
5501 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305502
Vandana Kannana93fad02015-01-10 02:25:59 +05305503 mutex_unlock(&dev_priv->drrs.mutex);
5504}
5505
Vandana Kannanb33a2812015-02-13 15:33:03 +05305506/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305507 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305508 * @dev: DRM device
5509 * @frontbuffer_bits: frontbuffer plane tracking bits
5510 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305511 * This function gets called every time rendering on the given planes has
5512 * completed or flip on a crtc is completed. So DRRS should be upclocked
5513 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5514 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305515 *
5516 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5517 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305518void intel_edp_drrs_flush(struct drm_device *dev,
5519 unsigned frontbuffer_bits)
5520{
5521 struct drm_i915_private *dev_priv = dev->dev_private;
5522 struct drm_crtc *crtc;
5523 enum pipe pipe;
5524
Daniel Vetter9da7d692015-04-09 16:44:15 +02005525 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305526 return;
5527
Daniel Vetter88f933a2015-04-09 16:44:16 +02005528 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305529
Vandana Kannana93fad02015-01-10 02:25:59 +05305530 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005531 if (!dev_priv->drrs.dp) {
5532 mutex_unlock(&dev_priv->drrs.mutex);
5533 return;
5534 }
5535
Vandana Kannana93fad02015-01-10 02:25:59 +05305536 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5537 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005538
5539 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305540 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5541
Ramalingam C0ddfd202015-06-15 20:50:05 +05305542 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005543 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Ramalingam C0ddfd202015-06-15 20:50:05 +05305544 intel_dp_set_drrs_state(dev_priv->dev,
5545 dev_priv->drrs.dp->attached_connector->panel.
5546 fixed_mode->vrefresh);
5547
5548 /*
5549 * flush also means no more activity hence schedule downclock, if all
5550 * other fbs are quiescent too
5551 */
5552 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305553 schedule_delayed_work(&dev_priv->drrs.work,
5554 msecs_to_jiffies(1000));
5555 mutex_unlock(&dev_priv->drrs.mutex);
5556}
5557
Vandana Kannanb33a2812015-02-13 15:33:03 +05305558/**
5559 * DOC: Display Refresh Rate Switching (DRRS)
5560 *
5561 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5562 * which enables swtching between low and high refresh rates,
5563 * dynamically, based on the usage scenario. This feature is applicable
5564 * for internal panels.
5565 *
5566 * Indication that the panel supports DRRS is given by the panel EDID, which
5567 * would list multiple refresh rates for one resolution.
5568 *
5569 * DRRS is of 2 types - static and seamless.
5570 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5571 * (may appear as a blink on screen) and is used in dock-undock scenario.
5572 * Seamless DRRS involves changing RR without any visual effect to the user
5573 * and can be used during normal system usage. This is done by programming
5574 * certain registers.
5575 *
5576 * Support for static/seamless DRRS may be indicated in the VBT based on
5577 * inputs from the panel spec.
5578 *
5579 * DRRS saves power by switching to low RR based on usage scenarios.
5580 *
5581 * eDP DRRS:-
5582 * The implementation is based on frontbuffer tracking implementation.
5583 * When there is a disturbance on the screen triggered by user activity or a
5584 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5585 * When there is no movement on screen, after a timeout of 1 second, a switch
5586 * to low RR is made.
5587 * For integration with frontbuffer tracking code,
5588 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5589 *
5590 * DRRS can be further extended to support other internal panels and also
5591 * the scenario of video playback wherein RR is set based on the rate
5592 * requested by userspace.
5593 */
5594
5595/**
5596 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5597 * @intel_connector: eDP connector
5598 * @fixed_mode: preferred mode of panel
5599 *
5600 * This function is called only once at driver load to initialize basic
5601 * DRRS stuff.
5602 *
5603 * Returns:
5604 * Downclock mode if panel supports it, else return NULL.
5605 * DRRS support is determined by the presence of downclock mode (apart
5606 * from VBT setting).
5607 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305608static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305609intel_dp_drrs_init(struct intel_connector *intel_connector,
5610 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305611{
5612 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305613 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305614 struct drm_i915_private *dev_priv = dev->dev_private;
5615 struct drm_display_mode *downclock_mode = NULL;
5616
Daniel Vetter9da7d692015-04-09 16:44:15 +02005617 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5618 mutex_init(&dev_priv->drrs.mutex);
5619
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305620 if (INTEL_INFO(dev)->gen <= 6) {
5621 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5622 return NULL;
5623 }
5624
5625 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005626 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305627 return NULL;
5628 }
5629
5630 downclock_mode = intel_find_panel_downclock
5631 (dev, fixed_mode, connector);
5632
5633 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305634 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305635 return NULL;
5636 }
5637
Vandana Kannan96178ee2015-01-10 02:25:56 +05305638 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305639
Vandana Kannan96178ee2015-01-10 02:25:56 +05305640 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005641 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305642 return downclock_mode;
5643}
5644
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005645static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005646 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005647{
5648 struct drm_connector *connector = &intel_connector->base;
5649 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005650 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5651 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005652 struct drm_i915_private *dev_priv = dev->dev_private;
5653 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305654 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005655 bool has_dpcd;
5656 struct drm_display_mode *scan;
5657 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005658 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005659
5660 if (!is_edp(intel_dp))
5661 return true;
5662
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005663 pps_lock(intel_dp);
5664 intel_edp_panel_vdd_sanitize(intel_dp);
5665 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005666
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005667 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005668 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005669
5670 if (has_dpcd) {
5671 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5672 dev_priv->no_aux_handshake =
5673 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5674 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5675 } else {
5676 /* if this fails, presume the device is a ghost */
5677 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005678 return false;
5679 }
5680
5681 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005682 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005683 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005684 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005685
Daniel Vetter060c8772014-03-21 23:22:35 +01005686 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005687 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005688 if (edid) {
5689 if (drm_add_edid_modes(connector, edid)) {
5690 drm_mode_connector_update_edid_property(connector,
5691 edid);
5692 drm_edid_to_eld(connector, edid);
5693 } else {
5694 kfree(edid);
5695 edid = ERR_PTR(-EINVAL);
5696 }
5697 } else {
5698 edid = ERR_PTR(-ENOENT);
5699 }
5700 intel_connector->edid = edid;
5701
5702 /* prefer fixed mode from EDID if available */
5703 list_for_each_entry(scan, &connector->probed_modes, head) {
5704 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5705 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305706 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305707 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005708 break;
5709 }
5710 }
5711
5712 /* fallback to VBT if available for eDP */
5713 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5714 fixed_mode = drm_mode_duplicate(dev,
5715 dev_priv->vbt.lfp_lvds_vbt_mode);
5716 if (fixed_mode)
5717 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5718 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005719 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005720
Clint Taylor01527b32014-07-07 13:01:46 -07005721 if (IS_VALLEYVIEW(dev)) {
5722 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5723 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005724
5725 /*
5726 * Figure out the current pipe for the initial backlight setup.
5727 * If the current pipe isn't valid, try the PPS pipe, and if that
5728 * fails just assume pipe A.
5729 */
5730 if (IS_CHERRYVIEW(dev))
5731 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5732 else
5733 pipe = PORT_TO_PIPE(intel_dp->DP);
5734
5735 if (pipe != PIPE_A && pipe != PIPE_B)
5736 pipe = intel_dp->pps_pipe;
5737
5738 if (pipe != PIPE_A && pipe != PIPE_B)
5739 pipe = PIPE_A;
5740
5741 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5742 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005743 }
5744
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305745 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005746 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005747 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005748
5749 return true;
5750}
5751
Paulo Zanoni16c25532013-06-12 17:27:25 -03005752bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005753intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5754 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005755{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005756 struct drm_connector *connector = &intel_connector->base;
5757 struct intel_dp *intel_dp = &intel_dig_port->dp;
5758 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5759 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005760 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005761 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005762 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005763
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005764 intel_dp->pps_pipe = INVALID_PIPE;
5765
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005766 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005767 if (INTEL_INFO(dev)->gen >= 9)
5768 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5769 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005770 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5771 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5772 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5773 else if (HAS_PCH_SPLIT(dev))
5774 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5775 else
5776 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5777
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005778 if (INTEL_INFO(dev)->gen >= 9)
5779 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5780 else
5781 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005782
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005783 if (HAS_DDI(dev))
5784 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5785
Daniel Vetter07679352012-09-06 22:15:42 +02005786 /* Preserve the current hw state. */
5787 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005788 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005789
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005790 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305791 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005792 else
5793 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005794
Imre Deakf7d24902013-05-08 13:14:05 +03005795 /*
5796 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5797 * for DP the encoder type can be set by the caller to
5798 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5799 */
5800 if (type == DRM_MODE_CONNECTOR_eDP)
5801 intel_encoder->type = INTEL_OUTPUT_EDP;
5802
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005803 /* eDP only on port B and/or C on vlv/chv */
5804 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5805 port != PORT_B && port != PORT_C))
5806 return false;
5807
Imre Deake7281ea2013-05-08 13:14:08 +03005808 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5809 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5810 port_name(port));
5811
Adam Jacksonb3295302010-07-16 14:46:28 -04005812 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005813 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5814
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005815 connector->interlace_allowed = true;
5816 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005817
Daniel Vetter66a92782012-07-12 20:08:18 +02005818 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005819 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005820
Chris Wilsondf0e9242010-09-09 16:20:55 +01005821 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005822 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005823
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005824 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005825 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5826 else
5827 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005828 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005829
Jani Nikula0b998362014-03-14 16:51:17 +02005830 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005831 switch (port) {
5832 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005833 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005834 break;
5835 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005836 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005837 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305838 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005839 break;
5840 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005841 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005842 break;
5843 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005844 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005845 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005846 case PORT_E:
5847 intel_encoder->hpd_pin = HPD_PORT_E;
5848 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005849 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005850 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005851 }
5852
Imre Deakdada1a92014-01-29 13:25:41 +02005853 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005854 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005855 intel_dp_init_panel_power_timestamps(intel_dp);
5856 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005857 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005858 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005859 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005860 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005861 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005862
Jani Nikula9d1a1032014-03-14 16:51:15 +02005863 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005864
Dave Airlie0e32b392014-05-02 14:02:48 +10005865 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005866 if (HAS_DP_MST(dev) &&
5867 (port == PORT_B || port == PORT_C || port == PORT_D))
5868 intel_dp_mst_encoder_init(intel_dig_port,
5869 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005870
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005871 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005872 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005873 if (is_edp(intel_dp)) {
5874 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005875 /*
5876 * vdd might still be enabled do to the delayed vdd off.
5877 * Make sure vdd is actually turned off here.
5878 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005879 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005880 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005881 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005882 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005883 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005884 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005885 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005886 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005887
Chris Wilsonf6849602010-09-19 09:29:33 +01005888 intel_dp_add_properties(intel_dp, connector);
5889
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005890 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5891 * 0xd. Failure to do so will result in spurious interrupts being
5892 * generated on the port when a cable is not attached.
5893 */
5894 if (IS_G4X(dev) && !IS_GM45(dev)) {
5895 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5896 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5897 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005898
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005899 i915_debugfs_connector_add(connector);
5900
Paulo Zanoni16c25532013-06-12 17:27:25 -03005901 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005902}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005903
5904void
5905intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5906{
Dave Airlie13cf5502014-06-18 11:29:35 +10005907 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005908 struct intel_digital_port *intel_dig_port;
5909 struct intel_encoder *intel_encoder;
5910 struct drm_encoder *encoder;
5911 struct intel_connector *intel_connector;
5912
Daniel Vetterb14c5672013-09-19 12:18:32 +02005913 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005914 if (!intel_dig_port)
5915 return;
5916
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005917 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305918 if (!intel_connector)
5919 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005920
5921 intel_encoder = &intel_dig_port->base;
5922 encoder = &intel_encoder->base;
5923
5924 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5925 DRM_MODE_ENCODER_TMDS);
5926
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005927 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005928 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005929 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005930 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005931 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005932 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005933 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005934 intel_encoder->pre_enable = chv_pre_enable_dp;
5935 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005936 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005937 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005938 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005939 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005940 intel_encoder->pre_enable = vlv_pre_enable_dp;
5941 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005942 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005943 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005944 intel_encoder->pre_enable = g4x_pre_enable_dp;
5945 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005946 if (INTEL_INFO(dev)->gen >= 5)
5947 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005948 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005949
Paulo Zanoni174edf12012-10-26 19:05:50 -02005950 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005951 intel_dig_port->dp.output_reg = output_reg;
5952
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005953 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005954 if (IS_CHERRYVIEW(dev)) {
5955 if (port == PORT_D)
5956 intel_encoder->crtc_mask = 1 << 2;
5957 else
5958 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5959 } else {
5960 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5961 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005962 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005963
Dave Airlie13cf5502014-06-18 11:29:35 +10005964 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005965 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005966
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305967 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5968 goto err_init_connector;
5969
5970 return;
5971
5972err_init_connector:
5973 drm_encoder_cleanup(encoder);
5974 kfree(intel_connector);
5975err_connector_alloc:
5976 kfree(intel_dig_port);
5977
5978 return;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005979}
Dave Airlie0e32b392014-05-02 14:02:48 +10005980
5981void intel_dp_mst_suspend(struct drm_device *dev)
5982{
5983 struct drm_i915_private *dev_priv = dev->dev_private;
5984 int i;
5985
5986 /* disable MST */
5987 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005988 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10005989 if (!intel_dig_port)
5990 continue;
5991
5992 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5993 if (!intel_dig_port->dp.can_mst)
5994 continue;
5995 if (intel_dig_port->dp.is_mst)
5996 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5997 }
5998 }
5999}
6000
6001void intel_dp_mst_resume(struct drm_device *dev)
6002{
6003 struct drm_i915_private *dev_priv = dev->dev_private;
6004 int i;
6005
6006 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006007 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006008 if (!intel_dig_port)
6009 continue;
6010 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6011 int ret;
6012
6013 if (!intel_dig_port->dp.can_mst)
6014 continue;
6015
6016 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6017 if (ret != 0) {
6018 intel_dp_check_mst_status(&intel_dig_port->dp);
6019 }
6020 }
6021 }
6022}