blob: 1b79d3311e6cb67b8ed3b58a6b77ecfe5cb71412 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/module.h>
28#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080029#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070030#include <linux/etherdevice.h>
31#include <linux/ethtool.h>
32#include <linux/pci.h>
33#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030034#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035#include <linux/tcp.h>
36#include <linux/in.h>
37#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080038#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070039#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080040#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070041#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
Stephen Hemmingerdeeb16d2009-08-14 05:15:20 +000053#define DRV_VERSION "1.24"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070059 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060 */
61
Stephen Hemminger14d02632006-09-26 11:57:43 -070062#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070063#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080065#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070066
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000067/* This is the worst case number of transmit list elements for a single skb:
68 VLAN + TSO + CKSUM + Data + skb_frags * DMA */
69#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000070#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000071#define TX_MAX_PENDING 4096
72#define TX_DEF_PENDING 127
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
82
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070083#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070086 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
87 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080088 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089
Stephen Hemminger793b8832005-09-14 16:06:14 -070090static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091module_param(debug, int, 0);
92MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93
Stephen Hemminger14d02632006-09-26 11:57:43 -070094static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095module_param(copybreak, int, 0);
96MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098static int disable_msi = 0;
99module_param(disable_msi, int, 0);
100MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -0700102static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
140 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700141 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700142 { 0 }
143};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700144
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700145MODULE_DEVICE_TABLE(pci, sky2_id_table);
146
147/* Avoid conditionals by using array */
148static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
149static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700150static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700151
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100152static void sky2_set_multicast(struct net_device *dev);
153
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800154/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800155static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700156{
157 int i;
158
159 gma_write16(hw, port, GM_SMI_DATA, val);
160 gma_write16(hw, port, GM_SMI_CTRL,
161 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
162
163 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800164 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
165 if (ctrl == 0xffff)
166 goto io_error;
167
168 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800169 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800170
171 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700172 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800173
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800174 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800176
177io_error:
178 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
179 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700180}
181
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800182static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700183{
184 int i;
185
Stephen Hemminger793b8832005-09-14 16:06:14 -0700186 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700187 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
188
189 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800190 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
191 if (ctrl == 0xffff)
192 goto io_error;
193
194 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800195 *val = gma_read16(hw, port, GM_SMI_DATA);
196 return 0;
197 }
198
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800199 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700200 }
201
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800202 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800203 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800204io_error:
205 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
206 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800207}
208
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800209static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800210{
211 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800212 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800213 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700214}
215
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800216
217static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700218{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800219 /* switch power to VCC (WA for VAUX problem) */
220 sky2_write8(hw, B0_POWER_CTRL,
221 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700222
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800223 /* disable Core Clock Division, */
224 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700225
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800226 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
227 /* enable bits are inverted */
228 sky2_write8(hw, B2_Y2_CLK_GATE,
229 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
230 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
231 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
232 else
233 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700234
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700235 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700236 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700237
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800238 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700239
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800240 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700241 /* set all bits to 0 except bits 15..12 and 8 */
242 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800243 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700244
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800245 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700246 /* set all bits to 0 except bits 28 & 27 */
247 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800248 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700249
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800250 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700251
252 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
253 reg = sky2_read32(hw, B2_GP_IO);
254 reg |= GLB_GPIO_STAT_RACE_DIS;
255 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700256
257 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700258 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800259}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700260
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800261static void sky2_power_aux(struct sky2_hw *hw)
262{
263 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
264 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
265 else
266 /* enable bits are inverted */
267 sky2_write8(hw, B2_Y2_CLK_GATE,
268 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
269 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
270 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
271
272 /* switch power to VAUX */
273 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
274 sky2_write8(hw, B0_POWER_CTRL,
275 (PC_VAUX_ENA | PC_VCC_ENA |
276 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700277}
278
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700279static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700280{
281 u16 reg;
282
283 /* disable all GMAC IRQ's */
284 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700285
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700286 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
287 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
288 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
289 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
290
291 reg = gma_read16(hw, port, GM_RX_CTRL);
292 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
293 gma_write16(hw, port, GM_RX_CTRL, reg);
294}
295
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700296/* flow control to advertise bits */
297static const u16 copper_fc_adv[] = {
298 [FC_NONE] = 0,
299 [FC_TX] = PHY_M_AN_ASP,
300 [FC_RX] = PHY_M_AN_PC,
301 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
302};
303
304/* flow control to advertise bits when using 1000BaseX */
305static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700306 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700307 [FC_TX] = PHY_M_P_ASYM_MD_X,
308 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700309 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700310};
311
312/* flow control to GMA disable bits */
313static const u16 gm_fc_disable[] = {
314 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
315 [FC_TX] = GM_GPCR_FC_RX_DIS,
316 [FC_RX] = GM_GPCR_FC_TX_DIS,
317 [FC_BOTH] = 0,
318};
319
320
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700321static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
322{
323 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700324 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700325
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700326 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700327 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700328 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
329
330 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700331 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700332 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
333
Stephen Hemminger53419c62007-05-14 12:38:11 -0700334 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700335 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700336 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700337 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
338 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700339 /* set master & slave downshift counter to 1x */
340 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700341
342 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
343 }
344
345 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700346 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700347 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700348 /* enable automatic crossover */
349 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700350
351 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
352 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
353 u16 spec;
354
355 /* Enable Class A driver for FE+ A0 */
356 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
357 spec |= PHY_M_FESC_SEL_CL_A;
358 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
359 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700360 } else {
361 /* disable energy detect */
362 ctrl &= ~PHY_M_PC_EN_DET_MSK;
363
364 /* enable automatic crossover */
365 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
366
Stephen Hemminger53419c62007-05-14 12:38:11 -0700367 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700368 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700369 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700370 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700371 ctrl &= ~PHY_M_PC_DSC_MSK;
372 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
373 }
374 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700375 } else {
376 /* workaround for deviation #4.88 (CRC errors) */
377 /* disable Automatic Crossover */
378
379 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700380 }
381
382 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
383
384 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700385 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700386 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
387
388 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
389 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
390 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
391 ctrl &= ~PHY_M_MAC_MD_MSK;
392 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700393 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
394
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700395 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700396 /* select page 1 to access Fiber registers */
397 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700398
399 /* for SFP-module set SIGDET polarity to low */
400 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
401 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700402 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700403 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700404
405 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700406 }
407
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700408 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700409 ct1000 = 0;
410 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700411 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700412
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700413 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700414 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700415 if (sky2->advertising & ADVERTISED_1000baseT_Full)
416 ct1000 |= PHY_M_1000C_AFD;
417 if (sky2->advertising & ADVERTISED_1000baseT_Half)
418 ct1000 |= PHY_M_1000C_AHD;
419 if (sky2->advertising & ADVERTISED_100baseT_Full)
420 adv |= PHY_M_AN_100_FD;
421 if (sky2->advertising & ADVERTISED_100baseT_Half)
422 adv |= PHY_M_AN_100_HD;
423 if (sky2->advertising & ADVERTISED_10baseT_Full)
424 adv |= PHY_M_AN_10_FD;
425 if (sky2->advertising & ADVERTISED_10baseT_Half)
426 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700427
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700428 } else { /* special defines for FIBER (88E1040S only) */
429 if (sky2->advertising & ADVERTISED_1000baseT_Full)
430 adv |= PHY_M_AN_1000X_AFD;
431 if (sky2->advertising & ADVERTISED_1000baseT_Half)
432 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700433 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700434
435 /* Restart Auto-negotiation */
436 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
437 } else {
438 /* forced speed/duplex settings */
439 ct1000 = PHY_M_1000C_MSE;
440
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700441 /* Disable auto update for duplex flow control and duplex */
442 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700443
444 switch (sky2->speed) {
445 case SPEED_1000:
446 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700447 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700448 break;
449 case SPEED_100:
450 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700451 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700452 break;
453 }
454
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700455 if (sky2->duplex == DUPLEX_FULL) {
456 reg |= GM_GPCR_DUP_FULL;
457 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700458 } else if (sky2->speed < SPEED_1000)
459 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700460 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700461
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700462 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
463 if (sky2_is_copper(hw))
464 adv |= copper_fc_adv[sky2->flow_mode];
465 else
466 adv |= fiber_fc_adv[sky2->flow_mode];
467 } else {
468 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700469 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700470
471 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700472 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700473 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
474 else
475 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700476 }
477
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700478 gma_write16(hw, port, GM_GP_CTRL, reg);
479
Stephen Hemminger05745c42007-09-19 15:36:45 -0700480 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700481 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
482
483 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
484 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
485
486 /* Setup Phy LED's */
487 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
488 ledover = 0;
489
490 switch (hw->chip_id) {
491 case CHIP_ID_YUKON_FE:
492 /* on 88E3082 these bits are at 11..9 (shifted left) */
493 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
494
495 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
496
497 /* delete ACT LED control bits */
498 ctrl &= ~PHY_M_FELP_LED1_MSK;
499 /* change ACT LED control to blink mode */
500 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
501 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
502 break;
503
Stephen Hemminger05745c42007-09-19 15:36:45 -0700504 case CHIP_ID_YUKON_FE_P:
505 /* Enable Link Partner Next Page */
506 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
507 ctrl |= PHY_M_PC_ENA_LIP_NP;
508
509 /* disable Energy Detect and enable scrambler */
510 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
511 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
512
513 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
514 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
515 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
516 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
517
518 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
519 break;
520
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700521 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700522 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700523
524 /* select page 3 to access LED control register */
525 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
526
527 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700528 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
529 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
530 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
531 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
532 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700533
534 /* set Polarity Control register */
535 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700536 (PHY_M_POLC_LS1_P_MIX(4) |
537 PHY_M_POLC_IS0_P_MIX(4) |
538 PHY_M_POLC_LOS_CTRL(2) |
539 PHY_M_POLC_INIT_CTRL(2) |
540 PHY_M_POLC_STA1_CTRL(2) |
541 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700542
543 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700544 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700545 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800546
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700547 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800548 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800549 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700550 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
551
552 /* select page 3 to access LED control register */
553 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
554
555 /* set LED Function Control register */
556 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
557 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
558 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
559 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
560 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
561
562 /* set Blink Rate in LED Timer Control Register */
563 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
564 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
565 /* restore page register */
566 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
567 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700568
569 default:
570 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
571 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800572
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700573 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800574 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700575 }
576
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700577 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800578 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700579 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
580
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800581 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700582 gm_phy_write(hw, port, 0x18, 0xaa99);
583 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700584
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700585 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
586 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
587 gm_phy_write(hw, port, 0x18, 0xa204);
588 gm_phy_write(hw, port, 0x17, 0x2002);
589 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800590
591 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700592 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700593 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
594 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
595 /* apply workaround for integrated resistors calibration */
596 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
597 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700598 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
599 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700600 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800601 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
602
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700603 if ( !(sky2->flags & SKY2_FLAG_AUTO_SPEED)
604 || sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800605 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800606 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800607 }
608
609 if (ledover)
610 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
611
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700612 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700613
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700614 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700615 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700616 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
617 else
618 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
619}
620
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700621static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
622static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
623
624static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700625{
626 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700627
Stephen Hemminger82637e82008-01-23 19:16:04 -0800628 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800629 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700630 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700631
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700632 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700633 reg1 |= coma_mode[port];
634
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800635 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800636 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
637 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700638
639 if (hw->chip_id == CHIP_ID_YUKON_FE)
640 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
641 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
642 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700643}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700644
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700645static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
646{
647 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700648 u16 ctrl;
649
650 /* release GPHY Control reset */
651 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
652
653 /* release GMAC reset */
654 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
655
656 if (hw->flags & SKY2_HW_NEWER_PHY) {
657 /* select page 2 to access MAC control register */
658 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
659
660 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
661 /* allow GMII Power Down */
662 ctrl &= ~PHY_M_MAC_GMIF_PUP;
663 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
664
665 /* set page register back to 0 */
666 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
667 }
668
669 /* setup General Purpose Control Register */
670 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700671 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
672 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
673 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700674
675 if (hw->chip_id != CHIP_ID_YUKON_EC) {
676 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200677 /* select page 2 to access MAC control register */
678 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700679
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200680 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700681 /* enable Power Down */
682 ctrl |= PHY_M_PC_POW_D_ENA;
683 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200684
685 /* set page register back to 0 */
686 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700687 }
688
689 /* set IEEE compatible Power Down Mode (dev. #4.99) */
690 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
691 }
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700692
693 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
694 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700695 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700696 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
697 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700698}
699
Stephen Hemminger1b537562005-12-20 15:08:07 -0800700/* Force a renegotiation */
701static void sky2_phy_reinit(struct sky2_port *sky2)
702{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800703 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800704 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800705 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800706}
707
Stephen Hemmingere3173832007-02-06 10:45:39 -0800708/* Put device in state to listen for Wake On Lan */
709static void sky2_wol_init(struct sky2_port *sky2)
710{
711 struct sky2_hw *hw = sky2->hw;
712 unsigned port = sky2->port;
713 enum flow_control save_mode;
714 u16 ctrl;
715 u32 reg1;
716
717 /* Bring hardware out of reset */
718 sky2_write16(hw, B0_CTST, CS_RST_CLR);
719 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
720
721 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
722 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
723
724 /* Force to 10/100
725 * sky2_reset will re-enable on resume
726 */
727 save_mode = sky2->flow_mode;
728 ctrl = sky2->advertising;
729
730 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
731 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700732
733 spin_lock_bh(&sky2->phy_lock);
734 sky2_phy_power_up(hw, port);
735 sky2_phy_init(hw, port);
736 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800737
738 sky2->flow_mode = save_mode;
739 sky2->advertising = ctrl;
740
741 /* Set GMAC to no flow control and auto update for speed/duplex */
742 gma_write16(hw, port, GM_GP_CTRL,
743 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
744 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
745
746 /* Set WOL address */
747 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
748 sky2->netdev->dev_addr, ETH_ALEN);
749
750 /* Turn on appropriate WOL control bits */
751 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
752 ctrl = 0;
753 if (sky2->wol & WAKE_PHY)
754 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
755 else
756 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
757
758 if (sky2->wol & WAKE_MAGIC)
759 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
760 else
761 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
762
763 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
764 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
765
766 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800767 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800768 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800769 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800770
771 /* block receiver */
772 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
773
774}
775
Stephen Hemminger69161612007-06-04 17:23:26 -0700776static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
777{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700778 struct net_device *dev = hw->dev[port];
779
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800780 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
781 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
782 hw->chip_id == CHIP_ID_YUKON_FE_P ||
783 hw->chip_id == CHIP_ID_YUKON_SUPR) {
784 /* Yukon-Extreme B0 and further Extreme devices */
785 /* enable Store & Forward mode for TX */
Stephen Hemminger69161612007-06-04 17:23:26 -0700786
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800787 if (dev->mtu <= ETH_DATA_LEN)
788 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
789 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700790
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800791 else
792 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
793 TX_JUMBO_ENA| TX_STFW_ENA);
794 } else {
795 if (dev->mtu <= ETH_DATA_LEN)
796 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
797 else {
798 /* set Tx GMAC FIFO Almost Empty Threshold */
799 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
800 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700801
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800802 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
803
804 /* Can't do offload because of lack of store/forward */
805 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
806 }
Stephen Hemminger69161612007-06-04 17:23:26 -0700807 }
808}
809
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700810static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
811{
812 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
813 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100814 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700815 int i;
816 const u8 *addr = hw->dev[port]->dev_addr;
817
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700818 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
819 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700820
821 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
822
Stephen Hemminger793b8832005-09-14 16:06:14 -0700823 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700824 /* WA DEV_472 -- looks like crossed wires on port 2 */
825 /* clear GMAC 1 Control reset */
826 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
827 do {
828 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
829 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
830 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
831 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
832 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
833 }
834
Stephen Hemminger793b8832005-09-14 16:06:14 -0700835 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700836
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700837 /* Enable Transmit FIFO Underrun */
838 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
839
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800840 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -0700841 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700842 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800843 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700844
845 /* MIB clear */
846 reg = gma_read16(hw, port, GM_PHY_ADDR);
847 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
848
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700849 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
850 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700851 gma_write16(hw, port, GM_PHY_ADDR, reg);
852
853 /* transmit control */
854 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
855
856 /* receive control reg: unicast + multicast + no FCS */
857 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700858 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700859
860 /* transmit flow control */
861 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
862
863 /* transmit parameter */
864 gma_write16(hw, port, GM_TX_PARAM,
865 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
866 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
867 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
868 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
869
870 /* serial mode register */
871 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700872 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700873
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700874 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700875 reg |= GM_SMOD_JUMBO_ENA;
876
877 gma_write16(hw, port, GM_SERIAL_MODE, reg);
878
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700879 /* virtual address for data */
880 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
881
Stephen Hemminger793b8832005-09-14 16:06:14 -0700882 /* physical address: used for pause frames */
883 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
884
885 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700886 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
887 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
888 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
889
890 /* Configure Rx MAC FIFO */
891 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100892 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700893 if (hw->chip_id == CHIP_ID_YUKON_EX ||
894 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100895 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700896
Al Viro25cccec2007-07-20 16:07:33 +0100897 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700898
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800899 if (hw->chip_id == CHIP_ID_YUKON_XL) {
900 /* Hardware errata - clear flush mask */
901 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
902 } else {
903 /* Flush Rx MAC FIFO on any flow control or error */
904 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
905 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700906
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800907 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700908 reg = RX_GMF_FL_THR_DEF + 1;
909 /* Another magic mystery workaround from sk98lin */
910 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
911 hw->chip_rev == CHIP_REV_YU_FE2_A0)
912 reg = 0x178;
913 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700914
915 /* Configure Tx MAC FIFO */
916 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
917 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800918
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700919 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800920 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800921 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800922 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700923
Stephen Hemminger69161612007-06-04 17:23:26 -0700924 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800925 }
926
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800927 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
928 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
929 /* disable dynamic watermark */
930 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
931 reg &= ~TX_DYN_WM_ENA;
932 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
933 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700934}
935
Stephen Hemminger67712902006-12-04 15:53:45 -0800936/* Assign Ram Buffer allocation to queue */
937static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700938{
Stephen Hemminger67712902006-12-04 15:53:45 -0800939 u32 end;
940
941 /* convert from K bytes to qwords used for hw register */
942 start *= 1024/8;
943 space *= 1024/8;
944 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700945
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700946 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
947 sky2_write32(hw, RB_ADDR(q, RB_START), start);
948 sky2_write32(hw, RB_ADDR(q, RB_END), end);
949 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
950 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
951
952 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800953 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700954
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800955 /* On receive queue's set the thresholds
956 * give receiver priority when > 3/4 full
957 * send pause when down to 2K
958 */
959 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
960 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700961
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800962 tp = space - 2048/8;
963 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
964 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700965 } else {
966 /* Enable store & forward on Tx queue's because
967 * Tx FIFO is only 1K on Yukon
968 */
969 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
970 }
971
972 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700973 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700974}
975
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700976/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800977static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700978{
979 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
980 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
981 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800982 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700983}
984
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700985/* Setup prefetch unit registers. This is the interface between
986 * hardware and driver list elements
987 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800988static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +0000989 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700990{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700991 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
992 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +0000993 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
994 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700995 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
996 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700997
998 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700999}
1000
Mike McCormack9b289c32009-08-14 05:15:12 +00001001static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001002{
Mike McCormack9b289c32009-08-14 05:15:12 +00001003 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001004 struct tx_ring_info *re = sky2->tx_ring + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001005
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001006 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001007 re->flags = 0;
1008 re->skb = NULL;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001009 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001010 return le;
1011}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001012
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001013static void tx_init(struct sky2_port *sky2)
1014{
1015 struct sky2_tx_le *le;
1016
1017 sky2->tx_prod = sky2->tx_cons = 0;
1018 sky2->tx_tcpsum = 0;
1019 sky2->tx_last_mss = 0;
1020
Mike McCormack9b289c32009-08-14 05:15:12 +00001021 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001022 le->addr = 0;
1023 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001024 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001025}
1026
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001027/* Update chip's next pointer */
1028static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001029{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001030 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001031 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001032 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1033
1034 /* Synchronize I/O on since next processor may write to tail */
1035 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001036}
1037
Stephen Hemminger793b8832005-09-14 16:06:14 -07001038
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001039static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1040{
1041 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001042 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001043 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001044 return le;
1045}
1046
Stephen Hemminger14d02632006-09-26 11:57:43 -07001047/* Build description to hardware for one receive segment */
1048static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1049 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001050{
1051 struct sky2_rx_le *le;
1052
Stephen Hemminger86c68872008-01-10 16:14:12 -08001053 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001054 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001055 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001056 le->opcode = OP_ADDR64 | HW_OWNER;
1057 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001058
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001059 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001060 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001061 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001062 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001063}
1064
Stephen Hemminger14d02632006-09-26 11:57:43 -07001065/* Build description to hardware for one possibly fragmented skb */
1066static void sky2_rx_submit(struct sky2_port *sky2,
1067 const struct rx_ring_info *re)
1068{
1069 int i;
1070
1071 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1072
1073 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1074 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1075}
1076
1077
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001078static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001079 unsigned size)
1080{
1081 struct sk_buff *skb = re->skb;
1082 int i;
1083
1084 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001085 if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
1086 return -EIO;
1087
Stephen Hemminger14d02632006-09-26 11:57:43 -07001088 pci_unmap_len_set(re, data_size, size);
1089
1090 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1091 re->frag_addr[i] = pci_map_page(pdev,
1092 skb_shinfo(skb)->frags[i].page,
1093 skb_shinfo(skb)->frags[i].page_offset,
1094 skb_shinfo(skb)->frags[i].size,
1095 PCI_DMA_FROMDEVICE);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001096 return 0;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001097}
1098
1099static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1100{
1101 struct sk_buff *skb = re->skb;
1102 int i;
1103
1104 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1105 PCI_DMA_FROMDEVICE);
1106
1107 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1108 pci_unmap_page(pdev, re->frag_addr[i],
1109 skb_shinfo(skb)->frags[i].size,
1110 PCI_DMA_FROMDEVICE);
1111}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001112
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001113/* Tell chip where to start receive checksum.
1114 * Actually has two checksums, but set both same to avoid possible byte
1115 * order problems.
1116 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001117static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001118{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001119 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001120
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001121 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1122 le->ctrl = 0;
1123 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001124
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001125 sky2_write32(sky2->hw,
1126 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001127 (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
1128 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001129}
1130
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001131/*
1132 * The RX Stop command will not work for Yukon-2 if the BMU does not
1133 * reach the end of packet and since we can't make sure that we have
1134 * incoming data, we must reset the BMU while it is not doing a DMA
1135 * transfer. Since it is possible that the RX path is still active,
1136 * the RX RAM buffer will be stopped first, so any possible incoming
1137 * data will not trigger a DMA. After the RAM buffer is stopped, the
1138 * BMU is polled until any DMA in progress is ended and only then it
1139 * will be reset.
1140 */
1141static void sky2_rx_stop(struct sky2_port *sky2)
1142{
1143 struct sky2_hw *hw = sky2->hw;
1144 unsigned rxq = rxqaddr[sky2->port];
1145 int i;
1146
1147 /* disable the RAM Buffer receive queue */
1148 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1149
1150 for (i = 0; i < 0xffff; i++)
1151 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1152 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1153 goto stopped;
1154
1155 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1156 sky2->netdev->name);
1157stopped:
1158 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1159
1160 /* reset the Rx prefetch unit */
1161 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001162 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001163}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001164
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001165/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001166static void sky2_rx_clean(struct sky2_port *sky2)
1167{
1168 unsigned i;
1169
1170 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001171 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001172 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001173
1174 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001175 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001176 kfree_skb(re->skb);
1177 re->skb = NULL;
1178 }
1179 }
1180}
1181
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001182/* Basic MII support */
1183static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1184{
1185 struct mii_ioctl_data *data = if_mii(ifr);
1186 struct sky2_port *sky2 = netdev_priv(dev);
1187 struct sky2_hw *hw = sky2->hw;
1188 int err = -EOPNOTSUPP;
1189
1190 if (!netif_running(dev))
1191 return -ENODEV; /* Phy still in reset */
1192
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001193 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001194 case SIOCGMIIPHY:
1195 data->phy_id = PHY_ADDR_MARV;
1196
1197 /* fallthru */
1198 case SIOCGMIIREG: {
1199 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001200
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001201 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001202 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001203 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001204
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001205 data->val_out = val;
1206 break;
1207 }
1208
1209 case SIOCSMIIREG:
1210 if (!capable(CAP_NET_ADMIN))
1211 return -EPERM;
1212
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001213 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001214 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1215 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001216 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001217 break;
1218 }
1219 return err;
1220}
1221
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001222#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001223static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001224{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001225 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001226 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1227 RX_VLAN_STRIP_ON);
1228 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1229 TX_VLAN_TAG_ON);
1230 } else {
1231 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1232 RX_VLAN_STRIP_OFF);
1233 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1234 TX_VLAN_TAG_OFF);
1235 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001236}
1237
1238static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1239{
1240 struct sky2_port *sky2 = netdev_priv(dev);
1241 struct sky2_hw *hw = sky2->hw;
1242 u16 port = sky2->port;
1243
1244 netif_tx_lock_bh(dev);
1245 napi_disable(&hw->napi);
1246
1247 sky2->vlgrp = grp;
1248 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001249
David S. Millerd1d08d12008-01-07 20:53:33 -08001250 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001251 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001252 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001253}
1254#endif
1255
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001256/* Amount of required worst case padding in rx buffer */
1257static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1258{
1259 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1260}
1261
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001262/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001263 * Allocate an skb for receiving. If the MTU is large enough
1264 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001265 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001266static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001267{
1268 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001269 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001270
Stephen Hemminger724b6942009-08-18 15:17:10 +00001271 skb = netdev_alloc_skb(sky2->netdev,
1272 sky2->rx_data_size + sky2_rx_pad(sky2->hw));
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001273 if (!skb)
1274 goto nomem;
1275
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001276 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001277 unsigned char *start;
1278 /*
1279 * Workaround for a bug in FIFO that cause hang
1280 * if the FIFO if the receive buffer is not 64 byte aligned.
1281 * The buffer returned from netdev_alloc_skb is
1282 * aligned except if slab debugging is enabled.
1283 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001284 start = PTR_ALIGN(skb->data, 8);
1285 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001286 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001287 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001288
1289 for (i = 0; i < sky2->rx_nfrags; i++) {
1290 struct page *page = alloc_page(GFP_ATOMIC);
1291
1292 if (!page)
1293 goto free_partial;
1294 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001295 }
1296
1297 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001298free_partial:
1299 kfree_skb(skb);
1300nomem:
1301 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001302}
1303
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001304static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1305{
1306 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1307}
1308
Stephen Hemminger82788c72006-01-17 13:43:10 -08001309/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001310 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001311 * Normal case this ends up creating one list element for skb
1312 * in the receive ring. Worst case if using large MTU and each
1313 * allocation falls on a different 64 bit region, that results
1314 * in 6 list elements per ring entry.
1315 * One element is used for checksum enable/disable, and one
1316 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001317 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001318static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001319{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001320 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001321 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001322 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001323 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001324
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001325 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001326 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001327
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001328 /* On PCI express lowering the watermark gives better performance */
1329 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1330 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1331
1332 /* These chips have no ram buffer?
1333 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001334 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001335 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1336 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001337 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001338
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001339 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1340
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001341 if (!(hw->flags & SKY2_HW_NEW_LE))
1342 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001343
Stephen Hemminger14d02632006-09-26 11:57:43 -07001344 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001345 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001346
1347 /* Stopping point for hardware truncation */
1348 thresh = (size - 8) / sizeof(u32);
1349
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001350 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001351 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1352
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001353 /* Compute residue after pages */
1354 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001355
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001356 /* Optimize to handle small packets and headers */
1357 if (size < copybreak)
1358 size = copybreak;
1359 if (size < ETH_HLEN)
1360 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001361
Stephen Hemminger14d02632006-09-26 11:57:43 -07001362 sky2->rx_data_size = size;
1363
1364 /* Fill Rx ring */
1365 for (i = 0; i < sky2->rx_pending; i++) {
1366 re = sky2->rx_ring + i;
1367
1368 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001369 if (!re->skb)
1370 goto nomem;
1371
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001372 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1373 dev_kfree_skb(re->skb);
1374 re->skb = NULL;
1375 goto nomem;
1376 }
1377
Stephen Hemminger14d02632006-09-26 11:57:43 -07001378 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001379 }
1380
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001381 /*
1382 * The receiver hangs if it receives frames larger than the
1383 * packet buffer. As a workaround, truncate oversize frames, but
1384 * the register is limited to 9 bits, so if you do frames > 2052
1385 * you better get the MTU right!
1386 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001387 if (thresh > 0x1ff)
1388 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1389 else {
1390 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1391 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1392 }
1393
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001394 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001395 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001396 return 0;
1397nomem:
1398 sky2_rx_clean(sky2);
1399 return -ENOMEM;
1400}
1401
1402/* Bring up network interface. */
1403static int sky2_up(struct net_device *dev)
1404{
1405 struct sky2_port *sky2 = netdev_priv(dev);
1406 struct sky2_hw *hw = sky2->hw;
1407 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001408 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001409 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001410 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001411
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001412 /*
1413 * On dual port PCI-X card, there is an problem where status
1414 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001415 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001416 if (otherdev && netif_running(otherdev) &&
1417 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001418 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001419
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001420 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001421 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001422 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1423
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001424 }
1425
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001426 netif_carrier_off(dev);
1427
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001428 /* must be power of 2 */
1429 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001430 sky2->tx_ring_size *
Stephen Hemminger793b8832005-09-14 16:06:14 -07001431 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001432 &sky2->tx_le_map);
1433 if (!sky2->tx_le)
1434 goto err_out;
1435
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001436 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001437 GFP_KERNEL);
1438 if (!sky2->tx_ring)
1439 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001440
1441 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001442
1443 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1444 &sky2->rx_le_map);
1445 if (!sky2->rx_le)
1446 goto err_out;
1447 memset(sky2->rx_le, 0, RX_LE_BYTES);
1448
Stephen Hemminger291ea612006-09-26 11:57:41 -07001449 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001450 GFP_KERNEL);
1451 if (!sky2->rx_ring)
1452 goto err_out;
1453
1454 sky2_mac_init(hw, port);
1455
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001456 /* Register is number of 4K blocks on internal RAM buffer. */
1457 ramsize = sky2_read8(hw, B2_E_0) * 4;
1458 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001459 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001460
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001461 hw->flags |= SKY2_HW_RAM_BUFFER;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001462 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001463 if (ramsize < 16)
1464 rxspace = ramsize / 2;
1465 else
1466 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001467
Stephen Hemminger67712902006-12-04 15:53:45 -08001468 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1469 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1470
1471 /* Make sure SyncQ is disabled */
1472 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1473 RB_RST_SET);
1474 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001475
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001476 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001477
Stephen Hemminger69161612007-06-04 17:23:26 -07001478 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1479 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1480 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1481
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001482 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001483 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1484 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001485 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001486
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001487 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001488 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001489
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001490#ifdef SKY2_VLAN_TAG_USED
1491 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1492#endif
1493
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001494 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001495 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001496 goto err_out;
1497
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001498 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001499 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001500 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001501 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001502 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001503
Alexey Dobriyana11da892009-01-30 13:45:31 -08001504 if (netif_msg_ifup(sky2))
1505 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001506
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001507 return 0;
1508
1509err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001510 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001511 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1512 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001513 sky2->rx_le = NULL;
1514 }
1515 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001516 pci_free_consistent(hw->pdev,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001517 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001518 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001519 sky2->tx_le = NULL;
1520 }
1521 kfree(sky2->tx_ring);
1522 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001523
Stephen Hemminger1b537562005-12-20 15:08:07 -08001524 sky2->tx_ring = NULL;
1525 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001526 return err;
1527}
1528
Stephen Hemminger793b8832005-09-14 16:06:14 -07001529/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001530static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001531{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001532 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001533}
1534
1535/* Number of list elements available for next tx */
1536static inline int tx_avail(const struct sky2_port *sky2)
1537{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001538 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001539}
1540
1541/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001542static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001543{
1544 unsigned count;
1545
1546 count = sizeof(dma_addr_t) / sizeof(u32);
1547 count += skb_shinfo(skb)->nr_frags * count;
1548
Herbert Xu89114af2006-07-08 13:34:32 -07001549 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001550 ++count;
1551
Patrick McHardy84fa7932006-08-29 16:44:56 -07001552 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001553 ++count;
1554
1555 return count;
1556}
1557
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001558static void sky2_tx_unmap(struct pci_dev *pdev,
1559 const struct tx_ring_info *re)
1560{
1561 if (re->flags & TX_MAP_SINGLE)
1562 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
1563 pci_unmap_len(re, maplen),
1564 PCI_DMA_TODEVICE);
1565 else if (re->flags & TX_MAP_PAGE)
1566 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1567 pci_unmap_len(re, maplen),
1568 PCI_DMA_TODEVICE);
1569}
1570
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001571/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001572 * Put one packet in ring for transmit.
1573 * A single packet can generate multiple list elements, and
1574 * the number of ring elements will probably be less than the number
1575 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001576 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001577static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1578{
1579 struct sky2_port *sky2 = netdev_priv(dev);
1580 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001581 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001582 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001583 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001584 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001585 u32 upper;
1586 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001587 u16 mss;
1588 u8 ctrl;
1589
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001590 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1591 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001592
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001593 len = skb_headlen(skb);
1594 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001595
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001596 if (pci_dma_mapping_error(hw->pdev, mapping))
1597 goto mapping_error;
1598
Mike McCormack9b289c32009-08-14 05:15:12 +00001599 slot = sky2->tx_prod;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001600 if (unlikely(netif_msg_tx_queued(sky2)))
1601 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
Mike McCormack9b289c32009-08-14 05:15:12 +00001602 dev->name, slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001603
Stephen Hemminger86c68872008-01-10 16:14:12 -08001604 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001605 upper = upper_32_bits(mapping);
1606 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001607 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001608 le->addr = cpu_to_le32(upper);
1609 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001610 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001611 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001612
1613 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001614 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001615 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001616
1617 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001618 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001619
Stephen Hemminger69161612007-06-04 17:23:26 -07001620 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001621 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001622 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001623
1624 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001625 le->opcode = OP_MSS | HW_OWNER;
1626 else
1627 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001628 sky2->tx_last_mss = mss;
1629 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001630 }
1631
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001632 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001633#ifdef SKY2_VLAN_TAG_USED
1634 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1635 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1636 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001637 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001638 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001639 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001640 } else
1641 le->opcode |= OP_VLAN;
1642 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1643 ctrl |= INS_VLAN;
1644 }
1645#endif
1646
1647 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001648 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001649 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001650 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001651 ctrl |= CALSUM; /* auto checksum */
1652 else {
1653 const unsigned offset = skb_transport_offset(skb);
1654 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001655
Stephen Hemminger69161612007-06-04 17:23:26 -07001656 tcpsum = offset << 16; /* sum start */
1657 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001658
Stephen Hemminger69161612007-06-04 17:23:26 -07001659 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1660 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1661 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001662
Stephen Hemminger69161612007-06-04 17:23:26 -07001663 if (tcpsum != sky2->tx_tcpsum) {
1664 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001665
Mike McCormack9b289c32009-08-14 05:15:12 +00001666 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001667 le->addr = cpu_to_le32(tcpsum);
1668 le->length = 0; /* initial checksum value */
1669 le->ctrl = 1; /* one packet */
1670 le->opcode = OP_TCPLISW | HW_OWNER;
1671 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001672 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001673 }
1674
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001675 re = sky2->tx_ring + slot;
1676 re->flags = TX_MAP_SINGLE;
1677 pci_unmap_addr_set(re, mapaddr, mapping);
1678 pci_unmap_len_set(re, maplen, len);
1679
Mike McCormack9b289c32009-08-14 05:15:12 +00001680 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001681 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001682 le->length = cpu_to_le16(len);
1683 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001684 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001685
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001686
1687 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001688 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001689
1690 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1691 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001692
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001693 if (pci_dma_mapping_error(hw->pdev, mapping))
1694 goto mapping_unwind;
1695
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001696 upper = upper_32_bits(mapping);
1697 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001698 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001699 le->addr = cpu_to_le32(upper);
1700 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001701 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001702 }
1703
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001704 re = sky2->tx_ring + slot;
1705 re->flags = TX_MAP_PAGE;
1706 pci_unmap_addr_set(re, mapaddr, mapping);
1707 pci_unmap_len_set(re, maplen, frag->size);
1708
Mike McCormack9b289c32009-08-14 05:15:12 +00001709 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001710 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001711 le->length = cpu_to_le16(frag->size);
1712 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001713 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001714 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001715
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001716 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001717 le->ctrl |= EOP;
1718
Mike McCormack9b289c32009-08-14 05:15:12 +00001719 sky2->tx_prod = slot;
1720
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001721 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1722 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001723
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001724 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001725
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001726 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001727
1728mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001729 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001730 re = sky2->tx_ring + i;
1731
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001732 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001733 }
1734
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001735mapping_error:
1736 if (net_ratelimit())
1737 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1738 dev_kfree_skb(skb);
1739 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001740}
1741
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001742/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001743 * Free ring elements from starting at tx_cons until "done"
1744 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001745 * NB:
1746 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001747 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001748 * 2. This may run in parallel start_xmit because the it only
1749 * looks at the tail of the queue of FIFO (tx_cons), not
1750 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001751 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001752static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001753{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001754 struct net_device *dev = sky2->netdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001755 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001756
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001757 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001758
Stephen Hemminger291ea612006-09-26 11:57:41 -07001759 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001760 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001761 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001762 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001763
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001764 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001765
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001766 if (skb) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001767 if (unlikely(netif_msg_tx_done(sky2)))
1768 printk(KERN_DEBUG "%s: tx done %u\n",
1769 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001770
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001771 dev->stats.tx_packets++;
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001772 dev->stats.tx_bytes += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001773
Stephen Hemminger724b6942009-08-18 15:17:10 +00001774 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001775
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001776 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001777 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001778 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001779
Stephen Hemminger291ea612006-09-26 11:57:41 -07001780 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001781 smp_mb();
1782
Stephen Hemminger22e11702006-07-12 15:23:48 -07001783 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001784 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001785}
1786
Mike McCormack264bb4f2009-08-14 05:15:14 +00001787static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00001788{
Mike McCormacka5109962009-08-14 05:15:13 +00001789 /* Disable Force Sync bit and Enable Alloc bit */
1790 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1791 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1792
1793 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1794 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1795 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1796
1797 /* Reset the PCI FIFO of the async Tx queue */
1798 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1799 BMU_RST_SET | BMU_FIFO_RST);
1800
1801 /* Reset the Tx prefetch units */
1802 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1803 PREF_UNIT_RST_SET);
1804
1805 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1806 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1807}
1808
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001809/* Network shutdown */
1810static int sky2_down(struct net_device *dev)
1811{
1812 struct sky2_port *sky2 = netdev_priv(dev);
1813 struct sky2_hw *hw = sky2->hw;
1814 unsigned port = sky2->port;
1815 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001816 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001817
Stephen Hemminger1b537562005-12-20 15:08:07 -08001818 /* Never really got started! */
1819 if (!sky2->tx_le)
1820 return 0;
1821
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001822 if (netif_msg_ifdown(sky2))
1823 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1824
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001825 /* Force flow control off */
1826 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001827
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001828 /* Stop transmitter */
1829 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1830 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1831
1832 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001833 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001834
1835 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001836 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001837 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1838
1839 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1840
1841 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001842 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1843 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001844 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1845
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001846 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001847
Stephen Hemminger6c835042009-06-17 07:30:35 +00001848 /* Force any delayed status interrrupt and NAPI */
1849 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1850 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1851 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1852 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1853
Mike McCormacka947a392009-07-21 20:57:56 -07001854 sky2_rx_stop(sky2);
1855
1856 /* Disable port IRQ */
1857 imask = sky2_read32(hw, B0_IMSK);
1858 imask &= ~portirq_msk[port];
1859 sky2_write32(hw, B0_IMSK, imask);
1860 sky2_read32(hw, B0_IMSK);
1861
Stephen Hemminger6c835042009-06-17 07:30:35 +00001862 synchronize_irq(hw->pdev->irq);
1863 napi_synchronize(&hw->napi);
1864
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001865 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936da72008-05-14 17:04:15 -07001866 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001867 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001868
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001869 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001870 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1871
Mike McCormack264bb4f2009-08-14 05:15:14 +00001872 sky2_tx_reset(hw, port);
1873
Stephen Hemminger481cea42009-08-14 15:33:19 -07001874 /* Free any pending frames stuck in HW queue */
1875 sky2_tx_complete(sky2, sky2->tx_prod);
1876
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001877 sky2_rx_clean(sky2);
1878
1879 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1880 sky2->rx_le, sky2->rx_le_map);
1881 kfree(sky2->rx_ring);
1882
1883 pci_free_consistent(hw->pdev,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001884 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001885 sky2->tx_le, sky2->tx_le_map);
1886 kfree(sky2->tx_ring);
1887
Stephen Hemminger1b537562005-12-20 15:08:07 -08001888 sky2->tx_le = NULL;
1889 sky2->rx_le = NULL;
1890
1891 sky2->rx_ring = NULL;
1892 sky2->tx_ring = NULL;
1893
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001894 return 0;
1895}
1896
1897static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1898{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001899 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001900 return SPEED_1000;
1901
Stephen Hemminger05745c42007-09-19 15:36:45 -07001902 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1903 if (aux & PHY_M_PS_SPEED_100)
1904 return SPEED_100;
1905 else
1906 return SPEED_10;
1907 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001908
1909 switch (aux & PHY_M_PS_SPEED_MSK) {
1910 case PHY_M_PS_SPEED_1000:
1911 return SPEED_1000;
1912 case PHY_M_PS_SPEED_100:
1913 return SPEED_100;
1914 default:
1915 return SPEED_10;
1916 }
1917}
1918
1919static void sky2_link_up(struct sky2_port *sky2)
1920{
1921 struct sky2_hw *hw = sky2->hw;
1922 unsigned port = sky2->port;
1923 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001924 static const char *fc_name[] = {
1925 [FC_NONE] = "none",
1926 [FC_TX] = "tx",
1927 [FC_RX] = "rx",
1928 [FC_BOTH] = "both",
1929 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001930
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001931 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001932 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001933 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1934 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001935
1936 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1937
1938 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001939
Stephen Hemminger75e80682007-09-19 15:36:46 -07001940 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001941
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001942 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001943 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001944 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1945
1946 if (netif_msg_link(sky2))
1947 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001948 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001949 sky2->netdev->name, sky2->speed,
1950 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001951 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001952}
1953
1954static void sky2_link_down(struct sky2_port *sky2)
1955{
1956 struct sky2_hw *hw = sky2->hw;
1957 unsigned port = sky2->port;
1958 u16 reg;
1959
1960 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1961
1962 reg = gma_read16(hw, port, GM_GP_CTRL);
1963 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1964 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001965
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001966 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001967
1968 /* Turn on link LED */
1969 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1970
1971 if (netif_msg_link(sky2))
1972 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001973
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001974 sky2_phy_init(hw, port);
1975}
1976
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001977static enum flow_control sky2_flow(int rx, int tx)
1978{
1979 if (rx)
1980 return tx ? FC_BOTH : FC_RX;
1981 else
1982 return tx ? FC_TX : FC_NONE;
1983}
1984
Stephen Hemminger793b8832005-09-14 16:06:14 -07001985static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1986{
1987 struct sky2_hw *hw = sky2->hw;
1988 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001989 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001990
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001991 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001992 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001993 if (lpa & PHY_M_AN_RF) {
1994 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1995 return -1;
1996 }
1997
Stephen Hemminger793b8832005-09-14 16:06:14 -07001998 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1999 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
2000 sky2->netdev->name);
2001 return -1;
2002 }
2003
Stephen Hemminger793b8832005-09-14 16:06:14 -07002004 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002005 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002006
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002007 /* Since the pause result bits seem to in different positions on
2008 * different chips. look at registers.
2009 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002010 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002011 /* Shift for bits in fiber PHY */
2012 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2013 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002014
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002015 if (advert & ADVERTISE_1000XPAUSE)
2016 advert |= ADVERTISE_PAUSE_CAP;
2017 if (advert & ADVERTISE_1000XPSE_ASYM)
2018 advert |= ADVERTISE_PAUSE_ASYM;
2019 if (lpa & LPA_1000XPAUSE)
2020 lpa |= LPA_PAUSE_CAP;
2021 if (lpa & LPA_1000XPAUSE_ASYM)
2022 lpa |= LPA_PAUSE_ASYM;
2023 }
2024
2025 sky2->flow_status = FC_NONE;
2026 if (advert & ADVERTISE_PAUSE_CAP) {
2027 if (lpa & LPA_PAUSE_CAP)
2028 sky2->flow_status = FC_BOTH;
2029 else if (advert & ADVERTISE_PAUSE_ASYM)
2030 sky2->flow_status = FC_RX;
2031 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2032 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2033 sky2->flow_status = FC_TX;
2034 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002035
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002036 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08002037 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002038 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002039
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002040 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002041 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2042 else
2043 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2044
2045 return 0;
2046}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002047
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002048/* Interrupt from PHY */
2049static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002050{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002051 struct net_device *dev = hw->dev[port];
2052 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002053 u16 istatus, phystat;
2054
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002055 if (!netif_running(dev))
2056 return;
2057
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002058 spin_lock(&sky2->phy_lock);
2059 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2060 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2061
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002062 if (netif_msg_intr(sky2))
2063 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
2064 sky2->netdev->name, istatus, phystat);
2065
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002066 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002067 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002068 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002069 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002070 }
2071
Stephen Hemminger793b8832005-09-14 16:06:14 -07002072 if (istatus & PHY_M_IS_LSP_CHANGE)
2073 sky2->speed = sky2_phy_speed(hw, phystat);
2074
2075 if (istatus & PHY_M_IS_DUP_CHANGE)
2076 sky2->duplex =
2077 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2078
2079 if (istatus & PHY_M_IS_LST_CHANGE) {
2080 if (phystat & PHY_M_PS_LINK_UP)
2081 sky2_link_up(sky2);
2082 else
2083 sky2_link_down(sky2);
2084 }
2085out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002086 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002087}
2088
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002089/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002090 * and tx queue is full (stopped).
2091 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002092static void sky2_tx_timeout(struct net_device *dev)
2093{
2094 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002095 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002096
2097 if (netif_msg_timer(sky2))
2098 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2099
Stephen Hemminger8f246642006-03-20 15:48:21 -08002100 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002101 dev->name, sky2->tx_cons, sky2->tx_prod,
2102 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2103 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002104
Stephen Hemminger81906792007-02-15 16:40:33 -08002105 /* can't restart safely under softirq */
2106 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002107}
2108
2109static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2110{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002111 struct sky2_port *sky2 = netdev_priv(dev);
2112 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002113 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002114 int err;
2115 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002116 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002117
2118 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2119 return -EINVAL;
2120
Stephen Hemminger05745c42007-09-19 15:36:45 -07002121 if (new_mtu > ETH_DATA_LEN &&
2122 (hw->chip_id == CHIP_ID_YUKON_FE ||
2123 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002124 return -EINVAL;
2125
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002126 if (!netif_running(dev)) {
2127 dev->mtu = new_mtu;
2128 return 0;
2129 }
2130
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002131 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002132 sky2_write32(hw, B0_IMSK, 0);
2133
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002134 dev->trans_start = jiffies; /* prevent tx timeout */
2135 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002136 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002137
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002138 synchronize_irq(hw->pdev->irq);
2139
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002140 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002141 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002142
2143 ctl = gma_read16(hw, port, GM_GP_CTRL);
2144 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002145 sky2_rx_stop(sky2);
2146 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002147
2148 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002149
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002150 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2151 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002152
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002153 if (dev->mtu > ETH_DATA_LEN)
2154 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002155
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002156 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002157
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002158 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002159
2160 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002161 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002162
David S. Millerd1d08d12008-01-07 20:53:33 -08002163 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002164 napi_enable(&hw->napi);
2165
Stephen Hemminger1b537562005-12-20 15:08:07 -08002166 if (err)
2167 dev_close(dev);
2168 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002169 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002170
Stephen Hemminger1b537562005-12-20 15:08:07 -08002171 netif_wake_queue(dev);
2172 }
2173
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002174 return err;
2175}
2176
Stephen Hemminger14d02632006-09-26 11:57:43 -07002177/* For small just reuse existing skb for next receive */
2178static struct sk_buff *receive_copy(struct sky2_port *sky2,
2179 const struct rx_ring_info *re,
2180 unsigned length)
2181{
2182 struct sk_buff *skb;
2183
2184 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2185 if (likely(skb)) {
2186 skb_reserve(skb, 2);
2187 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2188 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002189 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002190 skb->ip_summed = re->skb->ip_summed;
2191 skb->csum = re->skb->csum;
2192 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2193 length, PCI_DMA_FROMDEVICE);
2194 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002195 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002196 }
2197 return skb;
2198}
2199
2200/* Adjust length of skb with fragments to match received data */
2201static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2202 unsigned int length)
2203{
2204 int i, num_frags;
2205 unsigned int size;
2206
2207 /* put header into skb */
2208 size = min(length, hdr_space);
2209 skb->tail += size;
2210 skb->len += size;
2211 length -= size;
2212
2213 num_frags = skb_shinfo(skb)->nr_frags;
2214 for (i = 0; i < num_frags; i++) {
2215 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2216
2217 if (length == 0) {
2218 /* don't need this page */
2219 __free_page(frag->page);
2220 --skb_shinfo(skb)->nr_frags;
2221 } else {
2222 size = min(length, (unsigned) PAGE_SIZE);
2223
2224 frag->size = size;
2225 skb->data_len += size;
2226 skb->truesize += size;
2227 skb->len += size;
2228 length -= size;
2229 }
2230 }
2231}
2232
2233/* Normal packet - take skb from ring element and put in a new one */
2234static struct sk_buff *receive_new(struct sky2_port *sky2,
2235 struct rx_ring_info *re,
2236 unsigned int length)
2237{
2238 struct sk_buff *skb, *nskb;
2239 unsigned hdr_space = sky2->rx_data_size;
2240
Stephen Hemminger14d02632006-09-26 11:57:43 -07002241 /* Don't be tricky about reusing pages (yet) */
2242 nskb = sky2_rx_alloc(sky2);
2243 if (unlikely(!nskb))
2244 return NULL;
2245
2246 skb = re->skb;
2247 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2248
2249 prefetch(skb->data);
2250 re->skb = nskb;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00002251 if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
2252 dev_kfree_skb(nskb);
2253 re->skb = skb;
2254 return NULL;
2255 }
Stephen Hemminger14d02632006-09-26 11:57:43 -07002256
2257 if (skb_shinfo(skb)->nr_frags)
2258 skb_put_frags(skb, hdr_space, length);
2259 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002260 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002261 return skb;
2262}
2263
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002264/*
2265 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002266 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002267 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002268static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002269 u16 length, u32 status)
2270{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002271 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002272 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002273 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002274 u16 count = (status & GMR_FS_LEN) >> 16;
2275
2276#ifdef SKY2_VLAN_TAG_USED
2277 /* Account for vlan tag */
2278 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2279 count -= VLAN_HLEN;
2280#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002281
2282 if (unlikely(netif_msg_rx_status(sky2)))
2283 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002284 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002285
Stephen Hemminger793b8832005-09-14 16:06:14 -07002286 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002287 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002288
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002289 /* This chip has hardware problems that generates bogus status.
2290 * So do only marginal checking and expect higher level protocols
2291 * to handle crap frames.
2292 */
2293 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2294 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2295 length != count)
2296 goto okay;
2297
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002298 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002299 goto error;
2300
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002301 if (!(status & GMR_FS_RX_OK))
2302 goto resubmit;
2303
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002304 /* if length reported by DMA does not match PHY, packet was truncated */
2305 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002306 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002307
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002308okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002309 if (length < copybreak)
2310 skb = receive_copy(sky2, re, length);
2311 else
2312 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002313resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002314 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002315
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002316 return skb;
2317
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002318len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002319 /* Truncation of overlength packets
2320 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002321 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002322 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002323 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2324 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002325 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002326
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002327error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002328 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002329 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002330 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002331 goto resubmit;
2332 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002333
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002334 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002335 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002336 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002337
2338 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002339 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002340 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002341 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002342 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002343 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002344
Stephen Hemminger793b8832005-09-14 16:06:14 -07002345 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002346}
2347
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002348/* Transmit complete */
2349static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002350{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002351 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002352
Stephen Hemminger49d4b8b2009-08-14 13:33:17 +00002353 if (netif_running(dev))
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002354 sky2_tx_complete(sky2, last);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002355}
2356
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002357static inline void sky2_skb_rx(const struct sky2_port *sky2,
2358 u32 status, struct sk_buff *skb)
2359{
2360#ifdef SKY2_VLAN_TAG_USED
2361 u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
2362 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2363 if (skb->ip_summed == CHECKSUM_NONE)
2364 vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
2365 else
2366 vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
2367 vlan_tag, skb);
2368 return;
2369 }
2370#endif
2371 if (skb->ip_summed == CHECKSUM_NONE)
2372 netif_receive_skb(skb);
2373 else
2374 napi_gro_receive(&sky2->hw->napi, skb);
2375}
2376
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002377static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2378 unsigned packets, unsigned bytes)
2379{
2380 if (packets) {
2381 struct net_device *dev = hw->dev[port];
2382
2383 dev->stats.rx_packets += packets;
2384 dev->stats.rx_bytes += bytes;
2385 dev->last_rx = jiffies;
2386 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2387 }
2388}
2389
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002390/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002391static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002392{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002393 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002394 unsigned int total_bytes[2] = { 0 };
2395 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002396
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002397 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002398 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002399 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002400 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002401 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002402 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002403 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002404 u32 status;
2405 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002406 u8 opcode = le->opcode;
2407
2408 if (!(opcode & HW_OWNER))
2409 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002410
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002411 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002412
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002413 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002414 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002415 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002416 length = le16_to_cpu(le->length);
2417 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002418
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002419 le->opcode = 0;
2420 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002421 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002422 total_packets[port]++;
2423 total_bytes[port] += length;
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002424 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002425 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002426 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002427 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002428 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002429
Stephen Hemminger69161612007-06-04 17:23:26 -07002430 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002431 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002432 if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002433 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2434 (le->css & CSS_TCPUDPCSOK))
2435 skb->ip_summed = CHECKSUM_UNNECESSARY;
2436 else
2437 skb->ip_summed = CHECKSUM_NONE;
2438 }
2439
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002440 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002441
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002442 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002443
Stephen Hemminger22e11702006-07-12 15:23:48 -07002444 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002445 if (++work_done >= to_do)
2446 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002447 break;
2448
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002449#ifdef SKY2_VLAN_TAG_USED
2450 case OP_RXVLAN:
2451 sky2->rx_tag = length;
2452 break;
2453
2454 case OP_RXCHKSVLAN:
2455 sky2->rx_tag = length;
2456 /* fall through */
2457#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002458 case OP_RXCHKS:
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002459 if (!(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
Stephen Hemminger87418302007-03-08 12:42:30 -08002460 break;
2461
Stephen Hemminger05745c42007-09-19 15:36:45 -07002462 /* If this happens then driver assuming wrong format */
2463 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2464 if (net_ratelimit())
2465 printk(KERN_NOTICE "%s: unexpected"
2466 " checksum status\n",
2467 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002468 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002469 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002470
Stephen Hemminger87418302007-03-08 12:42:30 -08002471 /* Both checksum counters are programmed to start at
2472 * the same offset, so unless there is a problem they
2473 * should match. This failure is an early indication that
2474 * hardware receive checksumming won't work.
2475 */
2476 if (likely(status >> 16 == (status & 0xffff))) {
2477 skb = sky2->rx_ring[sky2->rx_next].skb;
2478 skb->ip_summed = CHECKSUM_COMPLETE;
Anton Vorontsovb9389792009-06-26 09:28:42 -07002479 skb->csum = le16_to_cpu(status);
Stephen Hemminger87418302007-03-08 12:42:30 -08002480 } else {
2481 printk(KERN_NOTICE PFX "%s: hardware receive "
2482 "checksum problem (status = %#x)\n",
2483 dev->name, status);
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002484 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
2485
Stephen Hemminger87418302007-03-08 12:42:30 -08002486 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002487 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002488 BMU_DIS_RX_CHKSUM);
2489 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002490 break;
2491
2492 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002493 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002494 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002495 if (hw->dev[1])
2496 sky2_tx_done(hw->dev[1],
2497 ((status >> 24) & 0xff)
2498 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002499 break;
2500
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002501 default:
2502 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002503 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002504 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002505 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002506 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002507
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002508 /* Fully processed status ring so clear irq */
2509 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2510
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002511exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002512 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2513 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002514
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002515 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002516}
2517
2518static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2519{
2520 struct net_device *dev = hw->dev[port];
2521
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002522 if (net_ratelimit())
2523 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2524 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002525
2526 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002527 if (net_ratelimit())
2528 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2529 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002530 /* Clear IRQ */
2531 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2532 }
2533
2534 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002535 if (net_ratelimit())
2536 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2537 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002538
2539 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2540 }
2541
2542 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002543 if (net_ratelimit())
2544 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002545 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2546 }
2547
2548 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002549 if (net_ratelimit())
2550 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002551 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2552 }
2553
2554 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002555 if (net_ratelimit())
2556 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2557 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002558 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2559 }
2560}
2561
2562static void sky2_hw_intr(struct sky2_hw *hw)
2563{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002564 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002565 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002566 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2567
2568 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002569
Stephen Hemminger793b8832005-09-14 16:06:14 -07002570 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002571 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002572
2573 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002574 u16 pci_err;
2575
Stephen Hemminger82637e82008-01-23 19:16:04 -08002576 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002577 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002578 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002579 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002580 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002581
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002582 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002583 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002584 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002585 }
2586
2587 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002588 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002589 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002590
Stephen Hemminger82637e82008-01-23 19:16:04 -08002591 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002592 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2593 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2594 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002595 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002596 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002597
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002598 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002599 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002600 }
2601
2602 if (status & Y2_HWE_L1_MASK)
2603 sky2_hw_error(hw, 0, status);
2604 status >>= 8;
2605 if (status & Y2_HWE_L1_MASK)
2606 sky2_hw_error(hw, 1, status);
2607}
2608
2609static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2610{
2611 struct net_device *dev = hw->dev[port];
2612 struct sky2_port *sky2 = netdev_priv(dev);
2613 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2614
2615 if (netif_msg_intr(sky2))
2616 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2617 dev->name, status);
2618
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002619 if (status & GM_IS_RX_CO_OV)
2620 gma_read16(hw, port, GM_RX_IRQ_SRC);
2621
2622 if (status & GM_IS_TX_CO_OV)
2623 gma_read16(hw, port, GM_TX_IRQ_SRC);
2624
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002625 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002626 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002627 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2628 }
2629
2630 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002631 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002632 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2633 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002634}
2635
Stephen Hemminger40b01722007-04-11 14:47:59 -07002636/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002637static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002638{
2639 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002640 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002641
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002642 dev_err(&hw->pdev->dev, PFX
2643 "%s: descriptor error q=%#x get=%u put=%u\n",
2644 dev->name, (unsigned) q, (unsigned) idx,
2645 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002646
Stephen Hemminger40b01722007-04-11 14:47:59 -07002647 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002648}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002649
Stephen Hemminger75e80682007-09-19 15:36:46 -07002650static int sky2_rx_hung(struct net_device *dev)
2651{
2652 struct sky2_port *sky2 = netdev_priv(dev);
2653 struct sky2_hw *hw = sky2->hw;
2654 unsigned port = sky2->port;
2655 unsigned rxq = rxqaddr[port];
2656 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2657 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2658 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2659 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2660
2661 /* If idle and MAC or PCI is stuck */
2662 if (sky2->check.last == dev->last_rx &&
2663 ((mac_rp == sky2->check.mac_rp &&
2664 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2665 /* Check if the PCI RX hang */
2666 (fifo_rp == sky2->check.fifo_rp &&
2667 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2668 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2669 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2670 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2671 return 1;
2672 } else {
2673 sky2->check.last = dev->last_rx;
2674 sky2->check.mac_rp = mac_rp;
2675 sky2->check.mac_lev = mac_lev;
2676 sky2->check.fifo_rp = fifo_rp;
2677 sky2->check.fifo_lev = fifo_lev;
2678 return 0;
2679 }
2680}
2681
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002682static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002683{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002684 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002685
Stephen Hemminger75e80682007-09-19 15:36:46 -07002686 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002687 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002688 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002689 } else {
2690 int i, active = 0;
2691
2692 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002693 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002694 if (!netif_running(dev))
2695 continue;
2696 ++active;
2697
2698 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002699 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002700 sky2_rx_hung(dev)) {
2701 pr_info(PFX "%s: receiver hang detected\n",
2702 dev->name);
2703 schedule_work(&hw->restart_work);
2704 return;
2705 }
2706 }
2707
2708 if (active == 0)
2709 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002710 }
2711
Stephen Hemminger75e80682007-09-19 15:36:46 -07002712 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002713}
2714
Stephen Hemminger40b01722007-04-11 14:47:59 -07002715/* Hardware/software error handling */
2716static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002717{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002718 if (net_ratelimit())
2719 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002720
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002721 if (status & Y2_IS_HW_ERR)
2722 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002723
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002724 if (status & Y2_IS_IRQ_MAC1)
2725 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002726
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002727 if (status & Y2_IS_IRQ_MAC2)
2728 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002729
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002730 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002731 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002732
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002733 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002734 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002735
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002736 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002737 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002738
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002739 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002740 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002741}
2742
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002743static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002744{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002745 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002746 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002747 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002748 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002749
2750 if (unlikely(status & Y2_IS_ERROR))
2751 sky2_err_intr(hw, status);
2752
2753 if (status & Y2_IS_IRQ_PHY1)
2754 sky2_phy_intr(hw, 0);
2755
2756 if (status & Y2_IS_IRQ_PHY2)
2757 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002758
Stephen Hemminger26691832007-10-11 18:31:13 -07002759 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2760 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002761
David S. Miller6f535762007-10-11 18:08:29 -07002762 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002763 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002764 }
David S. Miller6f535762007-10-11 18:08:29 -07002765
Stephen Hemminger26691832007-10-11 18:31:13 -07002766 napi_complete(napi);
2767 sky2_read32(hw, B0_Y2_SP_LISR);
2768done:
2769
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002770 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002771}
2772
David Howells7d12e782006-10-05 14:55:46 +01002773static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002774{
2775 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002776 u32 status;
2777
2778 /* Reading this mask interrupts as side effect */
2779 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2780 if (status == 0 || status == ~0)
2781 return IRQ_NONE;
2782
2783 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002784
2785 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002786
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002787 return IRQ_HANDLED;
2788}
2789
2790#ifdef CONFIG_NET_POLL_CONTROLLER
2791static void sky2_netpoll(struct net_device *dev)
2792{
2793 struct sky2_port *sky2 = netdev_priv(dev);
2794
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002795 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002796}
2797#endif
2798
2799/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002800static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002801{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002802 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002803 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002804 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002805 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002806 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002807 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002808 return 125;
2809
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002810 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002811 return 100;
2812
2813 case CHIP_ID_YUKON_FE_P:
2814 return 50;
2815
2816 case CHIP_ID_YUKON_XL:
2817 return 156;
2818
2819 default:
2820 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002821 }
2822}
2823
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002824static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2825{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002826 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002827}
2828
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002829static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2830{
2831 return clk / sky2_mhz(hw);
2832}
2833
2834
Stephen Hemmingere3173832007-02-06 10:45:39 -08002835static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002836{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002837 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002838
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002839 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002840 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002841
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002842 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002843
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002844 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002845 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2846
2847 switch(hw->chip_id) {
2848 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002849 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002850 break;
2851
2852 case CHIP_ID_YUKON_EC_U:
2853 hw->flags = SKY2_HW_GIGABIT
2854 | SKY2_HW_NEWER_PHY
2855 | SKY2_HW_ADV_POWER_CTL;
2856 break;
2857
2858 case CHIP_ID_YUKON_EX:
2859 hw->flags = SKY2_HW_GIGABIT
2860 | SKY2_HW_NEWER_PHY
2861 | SKY2_HW_NEW_LE
2862 | SKY2_HW_ADV_POWER_CTL;
2863
2864 /* New transmit checksum */
2865 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2866 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2867 break;
2868
2869 case CHIP_ID_YUKON_EC:
2870 /* This rev is really old, and requires untested workarounds */
2871 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2872 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2873 return -EOPNOTSUPP;
2874 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002875 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002876 break;
2877
2878 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002879 break;
2880
Stephen Hemminger05745c42007-09-19 15:36:45 -07002881 case CHIP_ID_YUKON_FE_P:
2882 hw->flags = SKY2_HW_NEWER_PHY
2883 | SKY2_HW_NEW_LE
2884 | SKY2_HW_AUTO_TX_SUM
2885 | SKY2_HW_ADV_POWER_CTL;
2886 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002887
2888 case CHIP_ID_YUKON_SUPR:
2889 hw->flags = SKY2_HW_GIGABIT
2890 | SKY2_HW_NEWER_PHY
2891 | SKY2_HW_NEW_LE
2892 | SKY2_HW_AUTO_TX_SUM
2893 | SKY2_HW_ADV_POWER_CTL;
2894 break;
2895
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002896 case CHIP_ID_YUKON_UL_2:
2897 hw->flags = SKY2_HW_GIGABIT
2898 | SKY2_HW_ADV_POWER_CTL;
2899 break;
2900
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002901 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002902 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2903 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002904 return -EOPNOTSUPP;
2905 }
2906
Stephen Hemmingere3173832007-02-06 10:45:39 -08002907 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002908 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2909 hw->flags |= SKY2_HW_FIBRE_PHY;
2910
Stephen Hemmingere3173832007-02-06 10:45:39 -08002911 hw->ports = 1;
2912 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2913 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2914 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2915 ++hw->ports;
2916 }
2917
2918 return 0;
2919}
2920
2921static void sky2_reset(struct sky2_hw *hw)
2922{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002923 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002924 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002925 int i, cap;
2926 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002927
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002928 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002929 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2930 status = sky2_read16(hw, HCU_CCSR);
2931 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2932 HCU_CCSR_UC_STATE_MSK);
2933 sky2_write16(hw, HCU_CCSR, status);
2934 } else
2935 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2936 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002937
2938 /* do a SW reset */
2939 sky2_write8(hw, B0_CTST, CS_RST_SET);
2940 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2941
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002942 /* allow writes to PCI config */
2943 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2944
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002945 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002946 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002947 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002948 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002949
2950 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2951
Stephen Hemminger555382c2007-08-29 12:58:14 -07002952 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2953 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002954 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2955 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002956
Stephen Hemminger555382c2007-08-29 12:58:14 -07002957 /* If error bit is stuck on ignore it */
2958 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2959 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002960 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07002961 hwe_mask |= Y2_IS_PCI_EXP;
2962 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002963
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002964 sky2_power_on(hw);
Stephen Hemminger82637e82008-01-23 19:16:04 -08002965 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002966
2967 for (i = 0; i < hw->ports; i++) {
2968 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2969 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002970
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002971 if (hw->chip_id == CHIP_ID_YUKON_EX ||
2972 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07002973 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2974 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2975 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002976 }
2977
Stephen Hemminger793b8832005-09-14 16:06:14 -07002978 /* Clear I2C IRQ noise */
2979 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002980
2981 /* turn off hardware timer (unused) */
2982 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2983 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002984
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002985 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2986
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002987 /* Turn off descriptor polling */
2988 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002989
2990 /* Turn off receive timestamp */
2991 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002992 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002993
2994 /* enable the Tx Arbiters */
2995 for (i = 0; i < hw->ports; i++)
2996 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2997
2998 /* Initialize ram interface */
2999 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003000 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003001
3002 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3003 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3004 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3005 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3006 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3007 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3008 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3009 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3010 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3011 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3012 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3013 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3014 }
3015
Stephen Hemminger555382c2007-08-29 12:58:14 -07003016 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003017
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003018 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003019 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003020
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003021 memset(hw->st_le, 0, STATUS_LE_BYTES);
3022 hw->st_idx = 0;
3023
3024 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3025 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3026
3027 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003028 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003029
3030 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003031 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003032
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003033 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3034 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003035
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003036 /* set Status-FIFO ISR watermark */
3037 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3038 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3039 else
3040 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003041
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003042 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003043 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3044 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003045
Stephen Hemminger793b8832005-09-14 16:06:14 -07003046 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003047 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3048
3049 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3050 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3051 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003052}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003053
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003054/* Take device down (offline).
3055 * Equivalent to doing dev_stop() but this does not
3056 * inform upper layers of the transistion.
3057 */
3058static void sky2_detach(struct net_device *dev)
3059{
3060 if (netif_running(dev)) {
3061 netif_device_detach(dev); /* stop txq */
3062 sky2_down(dev);
3063 }
3064}
3065
3066/* Bring device back after doing sky2_detach */
3067static int sky2_reattach(struct net_device *dev)
3068{
3069 int err = 0;
3070
3071 if (netif_running(dev)) {
3072 err = sky2_up(dev);
3073 if (err) {
3074 printk(KERN_INFO PFX "%s: could not restart %d\n",
3075 dev->name, err);
3076 dev_close(dev);
3077 } else {
3078 netif_device_attach(dev);
3079 sky2_set_multicast(dev);
3080 }
3081 }
3082
3083 return err;
3084}
3085
Stephen Hemminger81906792007-02-15 16:40:33 -08003086static void sky2_restart(struct work_struct *work)
3087{
3088 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003089 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003090
Stephen Hemminger81906792007-02-15 16:40:33 -08003091 rtnl_lock();
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003092 for (i = 0; i < hw->ports; i++)
3093 sky2_detach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003094
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003095 napi_disable(&hw->napi);
3096 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08003097 sky2_reset(hw);
3098 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07003099 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003100
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003101 for (i = 0; i < hw->ports; i++)
3102 sky2_reattach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003103
Stephen Hemminger81906792007-02-15 16:40:33 -08003104 rtnl_unlock();
3105}
3106
Stephen Hemmingere3173832007-02-06 10:45:39 -08003107static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3108{
3109 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3110}
3111
3112static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3113{
3114 const struct sky2_port *sky2 = netdev_priv(dev);
3115
3116 wol->supported = sky2_wol_supported(sky2->hw);
3117 wol->wolopts = sky2->wol;
3118}
3119
3120static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3121{
3122 struct sky2_port *sky2 = netdev_priv(dev);
3123 struct sky2_hw *hw = sky2->hw;
3124
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003125 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw))
3126 || !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003127 return -EOPNOTSUPP;
3128
3129 sky2->wol = wol->wolopts;
3130
Stephen Hemminger05745c42007-09-19 15:36:45 -07003131 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3132 hw->chip_id == CHIP_ID_YUKON_EX ||
3133 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08003134 sky2_write32(hw, B0_CTST, sky2->wol
3135 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
3136
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07003137 device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
3138
Stephen Hemmingere3173832007-02-06 10:45:39 -08003139 if (!netif_running(dev))
3140 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003141 return 0;
3142}
3143
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003144static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003145{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003146 if (sky2_is_copper(hw)) {
3147 u32 modes = SUPPORTED_10baseT_Half
3148 | SUPPORTED_10baseT_Full
3149 | SUPPORTED_100baseT_Half
3150 | SUPPORTED_100baseT_Full
3151 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003152
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003153 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003154 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003155 | SUPPORTED_1000baseT_Full;
3156 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003157 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003158 return SUPPORTED_1000baseT_Half
3159 | SUPPORTED_1000baseT_Full
3160 | SUPPORTED_Autoneg
3161 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003162}
3163
Stephen Hemminger793b8832005-09-14 16:06:14 -07003164static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003165{
3166 struct sky2_port *sky2 = netdev_priv(dev);
3167 struct sky2_hw *hw = sky2->hw;
3168
3169 ecmd->transceiver = XCVR_INTERNAL;
3170 ecmd->supported = sky2_supported_modes(hw);
3171 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003172 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003173 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003174 ecmd->speed = sky2->speed;
3175 } else {
3176 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003177 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003178 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003179
3180 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003181 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3182 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003183 ecmd->duplex = sky2->duplex;
3184 return 0;
3185}
3186
3187static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3188{
3189 struct sky2_port *sky2 = netdev_priv(dev);
3190 const struct sky2_hw *hw = sky2->hw;
3191 u32 supported = sky2_supported_modes(hw);
3192
3193 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003194 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003195 ecmd->advertising = supported;
3196 sky2->duplex = -1;
3197 sky2->speed = -1;
3198 } else {
3199 u32 setting;
3200
Stephen Hemminger793b8832005-09-14 16:06:14 -07003201 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003202 case SPEED_1000:
3203 if (ecmd->duplex == DUPLEX_FULL)
3204 setting = SUPPORTED_1000baseT_Full;
3205 else if (ecmd->duplex == DUPLEX_HALF)
3206 setting = SUPPORTED_1000baseT_Half;
3207 else
3208 return -EINVAL;
3209 break;
3210 case SPEED_100:
3211 if (ecmd->duplex == DUPLEX_FULL)
3212 setting = SUPPORTED_100baseT_Full;
3213 else if (ecmd->duplex == DUPLEX_HALF)
3214 setting = SUPPORTED_100baseT_Half;
3215 else
3216 return -EINVAL;
3217 break;
3218
3219 case SPEED_10:
3220 if (ecmd->duplex == DUPLEX_FULL)
3221 setting = SUPPORTED_10baseT_Full;
3222 else if (ecmd->duplex == DUPLEX_HALF)
3223 setting = SUPPORTED_10baseT_Half;
3224 else
3225 return -EINVAL;
3226 break;
3227 default:
3228 return -EINVAL;
3229 }
3230
3231 if ((setting & supported) == 0)
3232 return -EINVAL;
3233
3234 sky2->speed = ecmd->speed;
3235 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003236 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003237 }
3238
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003239 sky2->advertising = ecmd->advertising;
3240
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003241 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003242 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003243 sky2_set_multicast(dev);
3244 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003245
3246 return 0;
3247}
3248
3249static void sky2_get_drvinfo(struct net_device *dev,
3250 struct ethtool_drvinfo *info)
3251{
3252 struct sky2_port *sky2 = netdev_priv(dev);
3253
3254 strcpy(info->driver, DRV_NAME);
3255 strcpy(info->version, DRV_VERSION);
3256 strcpy(info->fw_version, "N/A");
3257 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3258}
3259
3260static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003261 char name[ETH_GSTRING_LEN];
3262 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003263} sky2_stats[] = {
3264 { "tx_bytes", GM_TXO_OK_HI },
3265 { "rx_bytes", GM_RXO_OK_HI },
3266 { "tx_broadcast", GM_TXF_BC_OK },
3267 { "rx_broadcast", GM_RXF_BC_OK },
3268 { "tx_multicast", GM_TXF_MC_OK },
3269 { "rx_multicast", GM_RXF_MC_OK },
3270 { "tx_unicast", GM_TXF_UC_OK },
3271 { "rx_unicast", GM_RXF_UC_OK },
3272 { "tx_mac_pause", GM_TXF_MPAUSE },
3273 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003274 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003275 { "late_collision",GM_TXF_LAT_COL },
3276 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003277 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003278 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003279
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003280 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003281 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003282 { "rx_64_byte_packets", GM_RXF_64B },
3283 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3284 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3285 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3286 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3287 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3288 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003289 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003290 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3291 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003292 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003293
3294 { "tx_64_byte_packets", GM_TXF_64B },
3295 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3296 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3297 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3298 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3299 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3300 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3301 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003302};
3303
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003304static u32 sky2_get_rx_csum(struct net_device *dev)
3305{
3306 struct sky2_port *sky2 = netdev_priv(dev);
3307
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003308 return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003309}
3310
3311static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3312{
3313 struct sky2_port *sky2 = netdev_priv(dev);
3314
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003315 if (data)
3316 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
3317 else
3318 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003319
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003320 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3321 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3322
3323 return 0;
3324}
3325
3326static u32 sky2_get_msglevel(struct net_device *netdev)
3327{
3328 struct sky2_port *sky2 = netdev_priv(netdev);
3329 return sky2->msg_enable;
3330}
3331
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003332static int sky2_nway_reset(struct net_device *dev)
3333{
3334 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003335
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003336 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003337 return -EINVAL;
3338
Stephen Hemminger1b537562005-12-20 15:08:07 -08003339 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003340 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003341
3342 return 0;
3343}
3344
Stephen Hemminger793b8832005-09-14 16:06:14 -07003345static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003346{
3347 struct sky2_hw *hw = sky2->hw;
3348 unsigned port = sky2->port;
3349 int i;
3350
3351 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003352 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003353 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003354 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003355
Stephen Hemminger793b8832005-09-14 16:06:14 -07003356 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003357 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3358}
3359
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003360static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3361{
3362 struct sky2_port *sky2 = netdev_priv(netdev);
3363 sky2->msg_enable = value;
3364}
3365
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003366static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003367{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003368 switch (sset) {
3369 case ETH_SS_STATS:
3370 return ARRAY_SIZE(sky2_stats);
3371 default:
3372 return -EOPNOTSUPP;
3373 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003374}
3375
3376static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003377 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003378{
3379 struct sky2_port *sky2 = netdev_priv(dev);
3380
Stephen Hemminger793b8832005-09-14 16:06:14 -07003381 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003382}
3383
Stephen Hemminger793b8832005-09-14 16:06:14 -07003384static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003385{
3386 int i;
3387
3388 switch (stringset) {
3389 case ETH_SS_STATS:
3390 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3391 memcpy(data + i * ETH_GSTRING_LEN,
3392 sky2_stats[i].name, ETH_GSTRING_LEN);
3393 break;
3394 }
3395}
3396
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003397static int sky2_set_mac_address(struct net_device *dev, void *p)
3398{
3399 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003400 struct sky2_hw *hw = sky2->hw;
3401 unsigned port = sky2->port;
3402 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003403
3404 if (!is_valid_ether_addr(addr->sa_data))
3405 return -EADDRNOTAVAIL;
3406
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003407 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003408 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003409 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003410 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003411 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003412
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003413 /* virtual address for data */
3414 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3415
3416 /* physical address: used for pause frames */
3417 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003418
3419 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003420}
3421
Stephen Hemmingera052b522006-10-17 10:24:23 -07003422static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3423{
3424 u32 bit;
3425
3426 bit = ether_crc(ETH_ALEN, addr) & 63;
3427 filter[bit >> 3] |= 1 << (bit & 7);
3428}
3429
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003430static void sky2_set_multicast(struct net_device *dev)
3431{
3432 struct sky2_port *sky2 = netdev_priv(dev);
3433 struct sky2_hw *hw = sky2->hw;
3434 unsigned port = sky2->port;
3435 struct dev_mc_list *list = dev->mc_list;
3436 u16 reg;
3437 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003438 int rx_pause;
3439 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003440
Stephen Hemmingera052b522006-10-17 10:24:23 -07003441 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003442 memset(filter, 0, sizeof(filter));
3443
3444 reg = gma_read16(hw, port, GM_RX_CTRL);
3445 reg |= GM_RXCR_UCF_ENA;
3446
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003447 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003448 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003449 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003450 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003451 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003452 reg &= ~GM_RXCR_MCF_ENA;
3453 else {
3454 int i;
3455 reg |= GM_RXCR_MCF_ENA;
3456
Stephen Hemmingera052b522006-10-17 10:24:23 -07003457 if (rx_pause)
3458 sky2_add_filter(filter, pause_mc_addr);
3459
3460 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3461 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003462 }
3463
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003464 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003465 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003466 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003467 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003468 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003469 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003470 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003471 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003472
3473 gma_write16(hw, port, GM_RX_CTRL, reg);
3474}
3475
3476/* Can have one global because blinking is controlled by
3477 * ethtool and that is always under RTNL mutex
3478 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003479static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003480{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003481 struct sky2_hw *hw = sky2->hw;
3482 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003483
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003484 spin_lock_bh(&sky2->phy_lock);
3485 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3486 hw->chip_id == CHIP_ID_YUKON_EX ||
3487 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3488 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003489 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3490 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003491
3492 switch (mode) {
3493 case MO_LED_OFF:
3494 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3495 PHY_M_LEDC_LOS_CTRL(8) |
3496 PHY_M_LEDC_INIT_CTRL(8) |
3497 PHY_M_LEDC_STA1_CTRL(8) |
3498 PHY_M_LEDC_STA0_CTRL(8));
3499 break;
3500 case MO_LED_ON:
3501 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3502 PHY_M_LEDC_LOS_CTRL(9) |
3503 PHY_M_LEDC_INIT_CTRL(9) |
3504 PHY_M_LEDC_STA1_CTRL(9) |
3505 PHY_M_LEDC_STA0_CTRL(9));
3506 break;
3507 case MO_LED_BLINK:
3508 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3509 PHY_M_LEDC_LOS_CTRL(0xa) |
3510 PHY_M_LEDC_INIT_CTRL(0xa) |
3511 PHY_M_LEDC_STA1_CTRL(0xa) |
3512 PHY_M_LEDC_STA0_CTRL(0xa));
3513 break;
3514 case MO_LED_NORM:
3515 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3516 PHY_M_LEDC_LOS_CTRL(1) |
3517 PHY_M_LEDC_INIT_CTRL(8) |
3518 PHY_M_LEDC_STA1_CTRL(7) |
3519 PHY_M_LEDC_STA0_CTRL(7));
3520 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003521
3522 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003523 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003524 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003525 PHY_M_LED_MO_DUP(mode) |
3526 PHY_M_LED_MO_10(mode) |
3527 PHY_M_LED_MO_100(mode) |
3528 PHY_M_LED_MO_1000(mode) |
3529 PHY_M_LED_MO_RX(mode) |
3530 PHY_M_LED_MO_TX(mode));
3531
3532 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003533}
3534
3535/* blink LED's for finding board */
3536static int sky2_phys_id(struct net_device *dev, u32 data)
3537{
3538 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003539 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003540
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003541 if (data == 0)
3542 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003543
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003544 for (i = 0; i < data; i++) {
3545 sky2_led(sky2, MO_LED_ON);
3546 if (msleep_interruptible(500))
3547 break;
3548 sky2_led(sky2, MO_LED_OFF);
3549 if (msleep_interruptible(500))
3550 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003551 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003552 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003553
3554 return 0;
3555}
3556
3557static void sky2_get_pauseparam(struct net_device *dev,
3558 struct ethtool_pauseparam *ecmd)
3559{
3560 struct sky2_port *sky2 = netdev_priv(dev);
3561
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003562 switch (sky2->flow_mode) {
3563 case FC_NONE:
3564 ecmd->tx_pause = ecmd->rx_pause = 0;
3565 break;
3566 case FC_TX:
3567 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3568 break;
3569 case FC_RX:
3570 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3571 break;
3572 case FC_BOTH:
3573 ecmd->tx_pause = ecmd->rx_pause = 1;
3574 }
3575
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003576 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3577 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003578}
3579
3580static int sky2_set_pauseparam(struct net_device *dev,
3581 struct ethtool_pauseparam *ecmd)
3582{
3583 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003584
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003585 if (ecmd->autoneg == AUTONEG_ENABLE)
3586 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3587 else
3588 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3589
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003590 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003591
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003592 if (netif_running(dev))
3593 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003594
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003595 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003596}
3597
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003598static int sky2_get_coalesce(struct net_device *dev,
3599 struct ethtool_coalesce *ecmd)
3600{
3601 struct sky2_port *sky2 = netdev_priv(dev);
3602 struct sky2_hw *hw = sky2->hw;
3603
3604 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3605 ecmd->tx_coalesce_usecs = 0;
3606 else {
3607 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3608 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3609 }
3610 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3611
3612 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3613 ecmd->rx_coalesce_usecs = 0;
3614 else {
3615 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3616 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3617 }
3618 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3619
3620 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3621 ecmd->rx_coalesce_usecs_irq = 0;
3622 else {
3623 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3624 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3625 }
3626
3627 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3628
3629 return 0;
3630}
3631
3632/* Note: this affect both ports */
3633static int sky2_set_coalesce(struct net_device *dev,
3634 struct ethtool_coalesce *ecmd)
3635{
3636 struct sky2_port *sky2 = netdev_priv(dev);
3637 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003638 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003639
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003640 if (ecmd->tx_coalesce_usecs > tmax ||
3641 ecmd->rx_coalesce_usecs > tmax ||
3642 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003643 return -EINVAL;
3644
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003645 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003646 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003647 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003648 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003649 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003650 return -EINVAL;
3651
3652 if (ecmd->tx_coalesce_usecs == 0)
3653 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3654 else {
3655 sky2_write32(hw, STAT_TX_TIMER_INI,
3656 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3657 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3658 }
3659 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3660
3661 if (ecmd->rx_coalesce_usecs == 0)
3662 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3663 else {
3664 sky2_write32(hw, STAT_LEV_TIMER_INI,
3665 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3666 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3667 }
3668 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3669
3670 if (ecmd->rx_coalesce_usecs_irq == 0)
3671 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3672 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003673 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003674 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3675 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3676 }
3677 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3678 return 0;
3679}
3680
Stephen Hemminger793b8832005-09-14 16:06:14 -07003681static void sky2_get_ringparam(struct net_device *dev,
3682 struct ethtool_ringparam *ering)
3683{
3684 struct sky2_port *sky2 = netdev_priv(dev);
3685
3686 ering->rx_max_pending = RX_MAX_PENDING;
3687 ering->rx_mini_max_pending = 0;
3688 ering->rx_jumbo_max_pending = 0;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003689 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003690
3691 ering->rx_pending = sky2->rx_pending;
3692 ering->rx_mini_pending = 0;
3693 ering->rx_jumbo_pending = 0;
3694 ering->tx_pending = sky2->tx_pending;
3695}
3696
3697static int sky2_set_ringparam(struct net_device *dev,
3698 struct ethtool_ringparam *ering)
3699{
3700 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003701
3702 if (ering->rx_pending > RX_MAX_PENDING ||
3703 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003704 ering->tx_pending < TX_MIN_PENDING ||
3705 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003706 return -EINVAL;
3707
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003708 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003709
3710 sky2->rx_pending = ering->rx_pending;
3711 sky2->tx_pending = ering->tx_pending;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003712 sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003713
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003714 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003715}
3716
Stephen Hemminger793b8832005-09-14 16:06:14 -07003717static int sky2_get_regs_len(struct net_device *dev)
3718{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003719 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003720}
3721
3722/*
3723 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003724 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003725 */
3726static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3727 void *p)
3728{
3729 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003730 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003731 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003732
3733 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003734
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003735 for (b = 0; b < 128; b++) {
3736 /* This complicated switch statement is to make sure and
3737 * only access regions that are unreserved.
3738 * Some blocks are only valid on dual port cards.
3739 * and block 3 has some special diagnostic registers that
3740 * are poison.
3741 */
3742 switch (b) {
3743 case 3:
3744 /* skip diagnostic ram region */
3745 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3746 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003747
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003748 /* dual port cards only */
3749 case 5: /* Tx Arbiter 2 */
3750 case 9: /* RX2 */
3751 case 14 ... 15: /* TX2 */
3752 case 17: case 19: /* Ram Buffer 2 */
3753 case 22 ... 23: /* Tx Ram Buffer 2 */
3754 case 25: /* Rx MAC Fifo 1 */
3755 case 27: /* Tx MAC Fifo 2 */
3756 case 31: /* GPHY 2 */
3757 case 40 ... 47: /* Pattern Ram 2 */
3758 case 52: case 54: /* TCP Segmentation 2 */
3759 case 112 ... 116: /* GMAC 2 */
3760 if (sky2->hw->ports == 1)
3761 goto reserved;
3762 /* fall through */
3763 case 0: /* Control */
3764 case 2: /* Mac address */
3765 case 4: /* Tx Arbiter 1 */
3766 case 7: /* PCI express reg */
3767 case 8: /* RX1 */
3768 case 12 ... 13: /* TX1 */
3769 case 16: case 18:/* Rx Ram Buffer 1 */
3770 case 20 ... 21: /* Tx Ram Buffer 1 */
3771 case 24: /* Rx MAC Fifo 1 */
3772 case 26: /* Tx MAC Fifo 1 */
3773 case 28 ... 29: /* Descriptor and status unit */
3774 case 30: /* GPHY 1*/
3775 case 32 ... 39: /* Pattern Ram 1 */
3776 case 48: case 50: /* TCP Segmentation 1 */
3777 case 56 ... 60: /* PCI space */
3778 case 80 ... 84: /* GMAC 1 */
3779 memcpy_fromio(p, io, 128);
3780 break;
3781 default:
3782reserved:
3783 memset(p, 0, 128);
3784 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003785
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003786 p += 128;
3787 io += 128;
3788 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003789}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003790
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003791/* In order to do Jumbo packets on these chips, need to turn off the
3792 * transmit store/forward. Therefore checksum offload won't work.
3793 */
3794static int no_tx_offload(struct net_device *dev)
3795{
3796 const struct sky2_port *sky2 = netdev_priv(dev);
3797 const struct sky2_hw *hw = sky2->hw;
3798
Stephen Hemminger69161612007-06-04 17:23:26 -07003799 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003800}
3801
3802static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3803{
3804 if (data && no_tx_offload(dev))
3805 return -EINVAL;
3806
3807 return ethtool_op_set_tx_csum(dev, data);
3808}
3809
3810
3811static int sky2_set_tso(struct net_device *dev, u32 data)
3812{
3813 if (data && no_tx_offload(dev))
3814 return -EINVAL;
3815
3816 return ethtool_op_set_tso(dev, data);
3817}
3818
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003819static int sky2_get_eeprom_len(struct net_device *dev)
3820{
3821 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003822 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003823 u16 reg2;
3824
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003825 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003826 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3827}
3828
Stephen Hemminger14132352008-08-27 20:46:26 -07003829static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003830{
Stephen Hemminger14132352008-08-27 20:46:26 -07003831 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003832
Stephen Hemminger14132352008-08-27 20:46:26 -07003833 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
3834 /* Can take up to 10.6 ms for write */
3835 if (time_after(jiffies, start + HZ/4)) {
3836 dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
3837 return -ETIMEDOUT;
3838 }
3839 mdelay(1);
3840 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003841
Stephen Hemminger14132352008-08-27 20:46:26 -07003842 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003843}
3844
Stephen Hemminger14132352008-08-27 20:46:26 -07003845static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
3846 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003847{
Stephen Hemminger14132352008-08-27 20:46:26 -07003848 int rc = 0;
3849
3850 while (length > 0) {
3851 u32 val;
3852
3853 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3854 rc = sky2_vpd_wait(hw, cap, 0);
3855 if (rc)
3856 break;
3857
3858 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3859
3860 memcpy(data, &val, min(sizeof(val), length));
3861 offset += sizeof(u32);
3862 data += sizeof(u32);
3863 length -= sizeof(u32);
3864 }
3865
3866 return rc;
3867}
3868
3869static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
3870 u16 offset, unsigned int length)
3871{
3872 unsigned int i;
3873 int rc = 0;
3874
3875 for (i = 0; i < length; i += sizeof(u32)) {
3876 u32 val = *(u32 *)(data + i);
3877
3878 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
3879 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3880
3881 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
3882 if (rc)
3883 break;
3884 }
3885 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003886}
3887
3888static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3889 u8 *data)
3890{
3891 struct sky2_port *sky2 = netdev_priv(dev);
3892 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003893
3894 if (!cap)
3895 return -EINVAL;
3896
3897 eeprom->magic = SKY2_EEPROM_MAGIC;
3898
Stephen Hemminger14132352008-08-27 20:46:26 -07003899 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003900}
3901
3902static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3903 u8 *data)
3904{
3905 struct sky2_port *sky2 = netdev_priv(dev);
3906 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003907
3908 if (!cap)
3909 return -EINVAL;
3910
3911 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3912 return -EINVAL;
3913
Stephen Hemminger14132352008-08-27 20:46:26 -07003914 /* Partial writes not supported */
3915 if ((eeprom->offset & 3) || (eeprom->len & 3))
3916 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003917
Stephen Hemminger14132352008-08-27 20:46:26 -07003918 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003919}
3920
3921
Jeff Garzik7282d492006-09-13 14:30:00 -04003922static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003923 .get_settings = sky2_get_settings,
3924 .set_settings = sky2_set_settings,
3925 .get_drvinfo = sky2_get_drvinfo,
3926 .get_wol = sky2_get_wol,
3927 .set_wol = sky2_set_wol,
3928 .get_msglevel = sky2_get_msglevel,
3929 .set_msglevel = sky2_set_msglevel,
3930 .nway_reset = sky2_nway_reset,
3931 .get_regs_len = sky2_get_regs_len,
3932 .get_regs = sky2_get_regs,
3933 .get_link = ethtool_op_get_link,
3934 .get_eeprom_len = sky2_get_eeprom_len,
3935 .get_eeprom = sky2_get_eeprom,
3936 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003937 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003938 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003939 .set_tso = sky2_set_tso,
3940 .get_rx_csum = sky2_get_rx_csum,
3941 .set_rx_csum = sky2_set_rx_csum,
3942 .get_strings = sky2_get_strings,
3943 .get_coalesce = sky2_get_coalesce,
3944 .set_coalesce = sky2_set_coalesce,
3945 .get_ringparam = sky2_get_ringparam,
3946 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003947 .get_pauseparam = sky2_get_pauseparam,
3948 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003949 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003950 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003951 .get_ethtool_stats = sky2_get_ethtool_stats,
3952};
3953
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003954#ifdef CONFIG_SKY2_DEBUG
3955
3956static struct dentry *sky2_debug;
3957
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00003958
3959/*
3960 * Read and parse the first part of Vital Product Data
3961 */
3962#define VPD_SIZE 128
3963#define VPD_MAGIC 0x82
3964
3965static const struct vpd_tag {
3966 char tag[2];
3967 char *label;
3968} vpd_tags[] = {
3969 { "PN", "Part Number" },
3970 { "EC", "Engineering Level" },
3971 { "MN", "Manufacturer" },
3972 { "SN", "Serial Number" },
3973 { "YA", "Asset Tag" },
3974 { "VL", "First Error Log Message" },
3975 { "VF", "Second Error Log Message" },
3976 { "VB", "Boot Agent ROM Configuration" },
3977 { "VE", "EFI UNDI Configuration" },
3978};
3979
3980static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
3981{
3982 size_t vpd_size;
3983 loff_t offs;
3984 u8 len;
3985 unsigned char *buf;
3986 u16 reg2;
3987
3988 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
3989 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3990
3991 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
3992 buf = kmalloc(vpd_size, GFP_KERNEL);
3993 if (!buf) {
3994 seq_puts(seq, "no memory!\n");
3995 return;
3996 }
3997
3998 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
3999 seq_puts(seq, "VPD read failed\n");
4000 goto out;
4001 }
4002
4003 if (buf[0] != VPD_MAGIC) {
4004 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4005 goto out;
4006 }
4007 len = buf[1];
4008 if (len == 0 || len > vpd_size - 4) {
4009 seq_printf(seq, "Invalid id length: %d\n", len);
4010 goto out;
4011 }
4012
4013 seq_printf(seq, "%.*s\n", len, buf + 3);
4014 offs = len + 3;
4015
4016 while (offs < vpd_size - 4) {
4017 int i;
4018
4019 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4020 break;
4021 len = buf[offs + 2];
4022 if (offs + len + 3 >= vpd_size)
4023 break;
4024
4025 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4026 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4027 seq_printf(seq, " %s: %.*s\n",
4028 vpd_tags[i].label, len, buf + offs + 3);
4029 break;
4030 }
4031 }
4032 offs += len + 3;
4033 }
4034out:
4035 kfree(buf);
4036}
4037
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004038static int sky2_debug_show(struct seq_file *seq, void *v)
4039{
4040 struct net_device *dev = seq->private;
4041 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004042 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004043 unsigned port = sky2->port;
4044 unsigned idx, last;
4045 int sop;
4046
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004047 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004048
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004049 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004050 sky2_read32(hw, B0_ISRC),
4051 sky2_read32(hw, B0_IMSK),
4052 sky2_read32(hw, B0_Y2_SP_ICR));
4053
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004054 if (!netif_running(dev)) {
4055 seq_printf(seq, "network not running\n");
4056 return 0;
4057 }
4058
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004059 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004060 last = sky2_read16(hw, STAT_PUT_IDX);
4061
4062 if (hw->st_idx == last)
4063 seq_puts(seq, "Status ring (empty)\n");
4064 else {
4065 seq_puts(seq, "Status ring\n");
4066 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
4067 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
4068 const struct sky2_status_le *le = hw->st_le + idx;
4069 seq_printf(seq, "[%d] %#x %d %#x\n",
4070 idx, le->opcode, le->length, le->status);
4071 }
4072 seq_puts(seq, "\n");
4073 }
4074
4075 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4076 sky2->tx_cons, sky2->tx_prod,
4077 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4078 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4079
4080 /* Dump contents of tx ring */
4081 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004082 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4083 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004084 const struct sky2_tx_le *le = sky2->tx_le + idx;
4085 u32 a = le32_to_cpu(le->addr);
4086
4087 if (sop)
4088 seq_printf(seq, "%u:", idx);
4089 sop = 0;
4090
4091 switch(le->opcode & ~HW_OWNER) {
4092 case OP_ADDR64:
4093 seq_printf(seq, " %#x:", a);
4094 break;
4095 case OP_LRGLEN:
4096 seq_printf(seq, " mtu=%d", a);
4097 break;
4098 case OP_VLAN:
4099 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4100 break;
4101 case OP_TCPLISW:
4102 seq_printf(seq, " csum=%#x", a);
4103 break;
4104 case OP_LARGESEND:
4105 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4106 break;
4107 case OP_PACKET:
4108 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4109 break;
4110 case OP_BUFFER:
4111 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4112 break;
4113 default:
4114 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4115 a, le16_to_cpu(le->length));
4116 }
4117
4118 if (le->ctrl & EOP) {
4119 seq_putc(seq, '\n');
4120 sop = 1;
4121 }
4122 }
4123
4124 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4125 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004126 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004127 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4128
David S. Millerd1d08d12008-01-07 20:53:33 -08004129 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004130 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004131 return 0;
4132}
4133
4134static int sky2_debug_open(struct inode *inode, struct file *file)
4135{
4136 return single_open(file, sky2_debug_show, inode->i_private);
4137}
4138
4139static const struct file_operations sky2_debug_fops = {
4140 .owner = THIS_MODULE,
4141 .open = sky2_debug_open,
4142 .read = seq_read,
4143 .llseek = seq_lseek,
4144 .release = single_release,
4145};
4146
4147/*
4148 * Use network device events to create/remove/rename
4149 * debugfs file entries
4150 */
4151static int sky2_device_event(struct notifier_block *unused,
4152 unsigned long event, void *ptr)
4153{
4154 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004155 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004156
Stephen Hemminger1436b302008-11-19 21:59:54 -08004157 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004158 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004159
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004160 switch(event) {
4161 case NETDEV_CHANGENAME:
4162 if (sky2->debugfs) {
4163 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4164 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004165 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004166 break;
4167
4168 case NETDEV_GOING_DOWN:
4169 if (sky2->debugfs) {
4170 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
4171 dev->name);
4172 debugfs_remove(sky2->debugfs);
4173 sky2->debugfs = NULL;
4174 }
4175 break;
4176
4177 case NETDEV_UP:
4178 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4179 sky2_debug, dev,
4180 &sky2_debug_fops);
4181 if (IS_ERR(sky2->debugfs))
4182 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004183 }
4184
4185 return NOTIFY_DONE;
4186}
4187
4188static struct notifier_block sky2_notifier = {
4189 .notifier_call = sky2_device_event,
4190};
4191
4192
4193static __init void sky2_debug_init(void)
4194{
4195 struct dentry *ent;
4196
4197 ent = debugfs_create_dir("sky2", NULL);
4198 if (!ent || IS_ERR(ent))
4199 return;
4200
4201 sky2_debug = ent;
4202 register_netdevice_notifier(&sky2_notifier);
4203}
4204
4205static __exit void sky2_debug_cleanup(void)
4206{
4207 if (sky2_debug) {
4208 unregister_netdevice_notifier(&sky2_notifier);
4209 debugfs_remove(sky2_debug);
4210 sky2_debug = NULL;
4211 }
4212}
4213
4214#else
4215#define sky2_debug_init()
4216#define sky2_debug_cleanup()
4217#endif
4218
Stephen Hemminger1436b302008-11-19 21:59:54 -08004219/* Two copies of network device operations to handle special case of
4220 not allowing netpoll on second port */
4221static const struct net_device_ops sky2_netdev_ops[2] = {
4222 {
4223 .ndo_open = sky2_up,
4224 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004225 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004226 .ndo_do_ioctl = sky2_ioctl,
4227 .ndo_validate_addr = eth_validate_addr,
4228 .ndo_set_mac_address = sky2_set_mac_address,
4229 .ndo_set_multicast_list = sky2_set_multicast,
4230 .ndo_change_mtu = sky2_change_mtu,
4231 .ndo_tx_timeout = sky2_tx_timeout,
4232#ifdef SKY2_VLAN_TAG_USED
4233 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4234#endif
4235#ifdef CONFIG_NET_POLL_CONTROLLER
4236 .ndo_poll_controller = sky2_netpoll,
4237#endif
4238 },
4239 {
4240 .ndo_open = sky2_up,
4241 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004242 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004243 .ndo_do_ioctl = sky2_ioctl,
4244 .ndo_validate_addr = eth_validate_addr,
4245 .ndo_set_mac_address = sky2_set_mac_address,
4246 .ndo_set_multicast_list = sky2_set_multicast,
4247 .ndo_change_mtu = sky2_change_mtu,
4248 .ndo_tx_timeout = sky2_tx_timeout,
4249#ifdef SKY2_VLAN_TAG_USED
4250 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4251#endif
4252 },
4253};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004254
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004255/* Initialize network device */
4256static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004257 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004258 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004259{
4260 struct sky2_port *sky2;
4261 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4262
4263 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004264 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004265 return NULL;
4266 }
4267
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004268 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004269 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004270 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004271 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004272 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004273
4274 sky2 = netdev_priv(dev);
4275 sky2->netdev = dev;
4276 sky2->hw = hw;
4277 sky2->msg_enable = netif_msg_init(debug, default_msg);
4278
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004279 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004280 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4281 if (hw->chip_id != CHIP_ID_YUKON_XL)
4282 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
4283
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004284 sky2->flow_mode = FC_BOTH;
4285
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004286 sky2->duplex = -1;
4287 sky2->speed = -1;
4288 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004289 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004290
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004291 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004292
Stephen Hemminger793b8832005-09-14 16:06:14 -07004293 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004294 sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004295 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004296
4297 hw->dev[port] = dev;
4298
4299 sky2->port = port;
4300
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004301 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004302 if (highmem)
4303 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004304
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004305#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004306 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4307 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4308 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4309 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004310 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004311#endif
4312
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004313 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004314 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004315 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004316
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004317 return dev;
4318}
4319
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004320static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004321{
4322 const struct sky2_port *sky2 = netdev_priv(dev);
4323
4324 if (netif_msg_probe(sky2))
Johannes Berge1749612008-10-27 15:59:26 -07004325 printk(KERN_INFO PFX "%s: addr %pM\n",
4326 dev->name, dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004327}
4328
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004329/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004330static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004331{
4332 struct sky2_hw *hw = dev_id;
4333 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4334
4335 if (status == 0)
4336 return IRQ_NONE;
4337
4338 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004339 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004340 wake_up(&hw->msi_wait);
4341 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4342 }
4343 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4344
4345 return IRQ_HANDLED;
4346}
4347
4348/* Test interrupt path by forcing a a software IRQ */
4349static int __devinit sky2_test_msi(struct sky2_hw *hw)
4350{
4351 struct pci_dev *pdev = hw->pdev;
4352 int err;
4353
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004354 init_waitqueue_head (&hw->msi_wait);
4355
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004356 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4357
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004358 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004359 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004360 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004361 return err;
4362 }
4363
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004364 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004365 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004366
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004367 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004368
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004369 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004370 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004371 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4372 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004373
4374 err = -EOPNOTSUPP;
4375 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4376 }
4377
4378 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004379 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004380
4381 free_irq(pdev->irq, hw);
4382
4383 return err;
4384}
4385
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004386/* This driver supports yukon2 chipset only */
4387static const char *sky2_name(u8 chipid, char *buf, int sz)
4388{
4389 const char *name[] = {
4390 "XL", /* 0xb3 */
4391 "EC Ultra", /* 0xb4 */
4392 "Extreme", /* 0xb5 */
4393 "EC", /* 0xb6 */
4394 "FE", /* 0xb7 */
4395 "FE+", /* 0xb8 */
4396 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004397 "UL 2", /* 0xba */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004398 };
4399
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004400 if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004401 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4402 else
4403 snprintf(buf, sz, "(chip %#x)", chipid);
4404 return buf;
4405}
4406
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004407static int __devinit sky2_probe(struct pci_dev *pdev,
4408 const struct pci_device_id *ent)
4409{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004410 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004411 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004412 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004413 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004414 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004415
Stephen Hemminger793b8832005-09-14 16:06:14 -07004416 err = pci_enable_device(pdev);
4417 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004418 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004419 goto err_out;
4420 }
4421
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004422 /* Get configuration information
4423 * Note: only regular PCI config access once to test for HW issues
4424 * other PCI access through shared memory for speed and to
4425 * avoid MMCONFIG problems.
4426 */
4427 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4428 if (err) {
4429 dev_err(&pdev->dev, "PCI read config failed\n");
4430 goto err_out;
4431 }
4432
4433 if (~reg == 0) {
4434 dev_err(&pdev->dev, "PCI configuration read error\n");
4435 goto err_out;
4436 }
4437
Stephen Hemminger793b8832005-09-14 16:06:14 -07004438 err = pci_request_regions(pdev, DRV_NAME);
4439 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004440 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004441 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004442 }
4443
4444 pci_set_master(pdev);
4445
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004446 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004447 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004448 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004449 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004450 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004451 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4452 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004453 goto err_out_free_regions;
4454 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004455 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004456 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004457 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004458 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004459 goto err_out_free_regions;
4460 }
4461 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004462
Stephen Hemminger38345072009-02-03 11:27:30 +00004463
4464#ifdef __BIG_ENDIAN
4465 /* The sk98lin vendor driver uses hardware byte swapping but
4466 * this driver uses software swapping.
4467 */
4468 reg &= ~PCI_REV_DESC;
4469 err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
4470 if (err) {
4471 dev_err(&pdev->dev, "PCI write config failed\n");
4472 goto err_out_free_regions;
4473 }
4474#endif
4475
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004476 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004477
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004478 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004479 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004480 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004481 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004482 goto err_out_free_regions;
4483 }
4484
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004485 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004486
4487 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4488 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004489 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004490 goto err_out_free_hw;
4491 }
4492
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004493 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004494 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004495 if (!hw->st_le)
4496 goto err_out_iounmap;
4497
Stephen Hemmingere3173832007-02-06 10:45:39 -08004498 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004499 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004500 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004501
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004502 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4503 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004504
Stephen Hemmingere3173832007-02-06 10:45:39 -08004505 sky2_reset(hw);
4506
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004507 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004508 if (!dev) {
4509 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004510 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004511 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004512
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004513 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4514 err = sky2_test_msi(hw);
4515 if (err == -EOPNOTSUPP)
4516 pci_disable_msi(pdev);
4517 else if (err)
4518 goto err_out_free_netdev;
4519 }
4520
Stephen Hemminger793b8832005-09-14 16:06:14 -07004521 err = register_netdev(dev);
4522 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004523 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004524 goto err_out_free_netdev;
4525 }
4526
Stephen Hemminger6de16232007-10-17 13:26:42 -07004527 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4528
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004529 err = request_irq(pdev->irq, sky2_intr,
4530 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004531 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004532 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004533 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004534 goto err_out_unregister;
4535 }
4536 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004537 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004538
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004539 sky2_show_addr(dev);
4540
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004541 if (hw->ports > 1) {
4542 struct net_device *dev1;
4543
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004544 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004545 if (!dev1)
4546 dev_warn(&pdev->dev, "allocation for second device failed\n");
4547 else if ((err = register_netdev(dev1))) {
4548 dev_warn(&pdev->dev,
4549 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004550 hw->dev[1] = NULL;
4551 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004552 } else
4553 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004554 }
4555
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004556 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004557 INIT_WORK(&hw->restart_work, sky2_restart);
4558
Stephen Hemminger793b8832005-09-14 16:06:14 -07004559 pci_set_drvdata(pdev, hw);
4560
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004561 return 0;
4562
Stephen Hemminger793b8832005-09-14 16:06:14 -07004563err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004564 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004565 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004566 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004567err_out_free_netdev:
4568 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004569err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004570 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004571 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004572err_out_iounmap:
4573 iounmap(hw->regs);
4574err_out_free_hw:
4575 kfree(hw);
4576err_out_free_regions:
4577 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004578err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004579 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004580err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004581 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004582 return err;
4583}
4584
4585static void __devexit sky2_remove(struct pci_dev *pdev)
4586{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004587 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004588 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004589
Stephen Hemminger793b8832005-09-14 16:06:14 -07004590 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004591 return;
4592
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004593 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004594 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004595
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004596 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004597 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004598
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004599 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004600
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004601 sky2_power_aux(hw);
4602
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004603 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004604 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004605 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004606
4607 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004608 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004609 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004610 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004611 pci_release_regions(pdev);
4612 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004613
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004614 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004615 free_netdev(hw->dev[i]);
4616
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004617 iounmap(hw->regs);
4618 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004619
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004620 pci_set_drvdata(pdev, NULL);
4621}
4622
4623#ifdef CONFIG_PM
4624static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4625{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004626 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004627 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004628
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004629 if (!hw)
4630 return 0;
4631
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004632 del_timer_sync(&hw->watchdog_timer);
4633 cancel_work_sync(&hw->restart_work);
4634
Stephen Hemminger19720732009-08-14 05:15:16 +00004635 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004636 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004637 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004638 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004639
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004640 sky2_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004641
4642 if (sky2->wol)
4643 sky2_wol_init(sky2);
4644
4645 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004646 }
4647
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004648 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004649 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004650 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004651 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004652
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004653 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004654 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004655 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004656
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004657 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004658}
4659
4660static int sky2_resume(struct pci_dev *pdev)
4661{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004662 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004663 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004664
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004665 if (!hw)
4666 return 0;
4667
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004668 err = pci_set_power_state(pdev, PCI_D0);
4669 if (err)
4670 goto out;
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004671
4672 err = pci_restore_state(pdev);
4673 if (err)
4674 goto out;
4675
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004676 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004677
4678 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004679 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4680 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4681 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08004682 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004683
Stephen Hemmingere3173832007-02-06 10:45:39 -08004684 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004685 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004686 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004687
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004688 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004689 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004690 err = sky2_reattach(hw->dev[i]);
4691 if (err)
4692 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004693 }
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004694 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004695
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004696 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004697out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004698 rtnl_unlock();
4699
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004700 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004701 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004702 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004703}
4704#endif
4705
Stephen Hemmingere3173832007-02-06 10:45:39 -08004706static void sky2_shutdown(struct pci_dev *pdev)
4707{
4708 struct sky2_hw *hw = pci_get_drvdata(pdev);
4709 int i, wol = 0;
4710
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004711 if (!hw)
4712 return;
4713
Stephen Hemminger19720732009-08-14 05:15:16 +00004714 rtnl_lock();
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004715 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004716
4717 for (i = 0; i < hw->ports; i++) {
4718 struct net_device *dev = hw->dev[i];
4719 struct sky2_port *sky2 = netdev_priv(dev);
4720
4721 if (sky2->wol) {
4722 wol = 1;
4723 sky2_wol_init(sky2);
4724 }
4725 }
4726
4727 if (wol)
4728 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004729 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004730
4731 pci_enable_wake(pdev, PCI_D3hot, wol);
4732 pci_enable_wake(pdev, PCI_D3cold, wol);
4733
4734 pci_disable_device(pdev);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004735 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004736}
4737
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004738static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004739 .name = DRV_NAME,
4740 .id_table = sky2_id_table,
4741 .probe = sky2_probe,
4742 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004743#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004744 .suspend = sky2_suspend,
4745 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004746#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004747 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004748};
4749
4750static int __init sky2_init_module(void)
4751{
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004752 pr_info(PFX "driver version " DRV_VERSION "\n");
4753
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004754 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004755 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004756}
4757
4758static void __exit sky2_cleanup_module(void)
4759{
4760 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004761 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004762}
4763
4764module_init(sky2_init_module);
4765module_exit(sky2_cleanup_module);
4766
4767MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004768MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004769MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004770MODULE_VERSION(DRV_VERSION);