blob: ea3a5e1791e9f3dcd17deddf0333a3f4757a2ff6 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020038#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070039
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000042static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
43 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010044 bool map_and_fenceable,
45 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000046static int i915_gem_phys_pwrite(struct drm_device *dev,
47 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100048 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000049 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070050
Chris Wilson61050802012-04-17 15:31:31 +010051static void i915_gem_write_fence(struct drm_device *dev, int reg,
52 struct drm_i915_gem_object *obj);
53static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
54 struct drm_i915_fence_reg *fence,
55 bool enable);
56
Chris Wilson17250b72010-10-28 12:51:39 +010057static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070058 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020059static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
60static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010061static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010062
Chris Wilson61050802012-04-17 15:31:31 +010063static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
64{
65 if (obj->tiling_mode)
66 i915_gem_release_mmap(obj);
67
68 /* As we do not have an associated fence register, we will force
69 * a tiling change if we ever need to acquire one.
70 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010071 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010072 obj->fence_reg = I915_FENCE_REG_NONE;
73}
74
Chris Wilson73aa8082010-09-30 11:46:12 +010075/* some bookkeeping */
76static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
77 size_t size)
78{
79 dev_priv->mm.object_count++;
80 dev_priv->mm.object_memory += size;
81}
82
83static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
84 size_t size)
85{
86 dev_priv->mm.object_count--;
87 dev_priv->mm.object_memory -= size;
88}
89
Chris Wilson21dd3732011-01-26 15:55:56 +000090static int
91i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010092{
93 struct drm_i915_private *dev_priv = dev->dev_private;
94 struct completion *x = &dev_priv->error_completion;
95 unsigned long flags;
96 int ret;
97
98 if (!atomic_read(&dev_priv->mm.wedged))
99 return 0;
100
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200101 /*
102 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
103 * userspace. If it takes that long something really bad is going on and
104 * we should simply try to bail out and fail as gracefully as possible.
105 */
106 ret = wait_for_completion_interruptible_timeout(x, 10*HZ);
107 if (ret == 0) {
108 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
109 return -EIO;
110 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113
Chris Wilson21dd3732011-01-26 15:55:56 +0000114 if (atomic_read(&dev_priv->mm.wedged)) {
115 /* GPU is hung, bump the completion count to account for
116 * the token we just consumed so that we never hit zero and
117 * end up waiting upon a subsequent completion event that
118 * will never happen.
119 */
120 spin_lock_irqsave(&x->wait.lock, flags);
121 x->done++;
122 spin_unlock_irqrestore(&x->wait.lock, flags);
123 }
124 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100125}
126
Chris Wilson54cf91d2010-11-25 18:00:26 +0000127int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100128{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129 int ret;
130
Chris Wilson21dd3732011-01-26 15:55:56 +0000131 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 if (ret)
133 return ret;
134
135 ret = mutex_lock_interruptible(&dev->struct_mutex);
136 if (ret)
137 return ret;
138
Chris Wilson23bc5982010-09-29 16:10:57 +0100139 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100140 return 0;
141}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100142
Chris Wilson7d1c4802010-08-07 21:45:03 +0100143static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000144i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100145{
Chris Wilson6c085a72012-08-20 11:40:46 +0200146 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100147}
148
Eric Anholt673a3942008-07-30 12:06:12 -0700149int
150i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000151 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700152{
Eric Anholt673a3942008-07-30 12:06:12 -0700153 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000154
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200155 if (drm_core_check_feature(dev, DRIVER_MODESET))
156 return -ENODEV;
157
Chris Wilson20217462010-11-23 15:26:33 +0000158 if (args->gtt_start >= args->gtt_end ||
159 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
160 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700161
Daniel Vetterf534bc02012-03-26 22:37:04 +0200162 /* GEM with user mode setting was never supported on ilk and later. */
163 if (INTEL_INFO(dev)->gen >= 5)
164 return -ENODEV;
165
Eric Anholt673a3942008-07-30 12:06:12 -0700166 mutex_lock(&dev->struct_mutex);
Daniel Vetter644ec022012-03-26 09:45:40 +0200167 i915_gem_init_global_gtt(dev, args->gtt_start,
168 args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700169 mutex_unlock(&dev->struct_mutex);
170
Chris Wilson20217462010-11-23 15:26:33 +0000171 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700172}
173
Eric Anholt5a125c32008-10-22 21:40:13 -0700174int
175i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000176 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700177{
Chris Wilson73aa8082010-09-30 11:46:12 +0100178 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700179 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000180 struct drm_i915_gem_object *obj;
181 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700182
Chris Wilson6299f992010-11-24 12:23:44 +0000183 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100184 mutex_lock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +0200185 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100186 if (obj->pin_count)
187 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100188 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700189
Chris Wilson6299f992010-11-24 12:23:44 +0000190 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400191 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000192
Eric Anholt5a125c32008-10-22 21:40:13 -0700193 return 0;
194}
195
Dave Airlieff72145b2011-02-07 12:16:14 +1000196static int
197i915_gem_create(struct drm_file *file,
198 struct drm_device *dev,
199 uint64_t size,
200 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700201{
Chris Wilson05394f32010-11-08 19:18:58 +0000202 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300203 int ret;
204 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700205
Dave Airlieff72145b2011-02-07 12:16:14 +1000206 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200207 if (size == 0)
208 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700209
210 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000211 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700212 if (obj == NULL)
213 return -ENOMEM;
214
Chris Wilson05394f32010-11-08 19:18:58 +0000215 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100216 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000217 drm_gem_object_release(&obj->base);
218 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100219 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700220 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100221 }
222
Chris Wilson202f2fe2010-10-14 13:20:40 +0100223 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000224 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100225 trace_i915_gem_object_create(obj);
226
Dave Airlieff72145b2011-02-07 12:16:14 +1000227 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700228 return 0;
229}
230
Dave Airlieff72145b2011-02-07 12:16:14 +1000231int
232i915_gem_dumb_create(struct drm_file *file,
233 struct drm_device *dev,
234 struct drm_mode_create_dumb *args)
235{
236 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000237 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000238 args->size = args->pitch * args->height;
239 return i915_gem_create(file, dev,
240 args->size, &args->handle);
241}
242
243int i915_gem_dumb_destroy(struct drm_file *file,
244 struct drm_device *dev,
245 uint32_t handle)
246{
247 return drm_gem_handle_delete(file, handle);
248}
249
250/**
251 * Creates a new mm object and returns a handle to it.
252 */
253int
254i915_gem_create_ioctl(struct drm_device *dev, void *data,
255 struct drm_file *file)
256{
257 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200258
Dave Airlieff72145b2011-02-07 12:16:14 +1000259 return i915_gem_create(file, dev,
260 args->size, &args->handle);
261}
262
Chris Wilson05394f32010-11-08 19:18:58 +0000263static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700264{
Chris Wilson05394f32010-11-08 19:18:58 +0000265 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700266
267 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000268 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700269}
270
Daniel Vetter8c599672011-12-14 13:57:31 +0100271static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100272__copy_to_user_swizzled(char __user *cpu_vaddr,
273 const char *gpu_vaddr, int gpu_offset,
274 int length)
275{
276 int ret, cpu_offset = 0;
277
278 while (length > 0) {
279 int cacheline_end = ALIGN(gpu_offset + 1, 64);
280 int this_length = min(cacheline_end - gpu_offset, length);
281 int swizzled_gpu_offset = gpu_offset ^ 64;
282
283 ret = __copy_to_user(cpu_vaddr + cpu_offset,
284 gpu_vaddr + swizzled_gpu_offset,
285 this_length);
286 if (ret)
287 return ret + length;
288
289 cpu_offset += this_length;
290 gpu_offset += this_length;
291 length -= this_length;
292 }
293
294 return 0;
295}
296
297static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700298__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
299 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100300 int length)
301{
302 int ret, cpu_offset = 0;
303
304 while (length > 0) {
305 int cacheline_end = ALIGN(gpu_offset + 1, 64);
306 int this_length = min(cacheline_end - gpu_offset, length);
307 int swizzled_gpu_offset = gpu_offset ^ 64;
308
309 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
310 cpu_vaddr + cpu_offset,
311 this_length);
312 if (ret)
313 return ret + length;
314
315 cpu_offset += this_length;
316 gpu_offset += this_length;
317 length -= this_length;
318 }
319
320 return 0;
321}
322
Daniel Vetterd174bd62012-03-25 19:47:40 +0200323/* Per-page copy function for the shmem pread fastpath.
324 * Flushes invalid cachelines before reading the target if
325 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700326static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200327shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
328 char __user *user_data,
329 bool page_do_bit17_swizzling, bool needs_clflush)
330{
331 char *vaddr;
332 int ret;
333
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200334 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200335 return -EINVAL;
336
337 vaddr = kmap_atomic(page);
338 if (needs_clflush)
339 drm_clflush_virt_range(vaddr + shmem_page_offset,
340 page_length);
341 ret = __copy_to_user_inatomic(user_data,
342 vaddr + shmem_page_offset,
343 page_length);
344 kunmap_atomic(vaddr);
345
346 return ret;
347}
348
Daniel Vetter23c18c72012-03-25 19:47:42 +0200349static void
350shmem_clflush_swizzled_range(char *addr, unsigned long length,
351 bool swizzled)
352{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200353 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200354 unsigned long start = (unsigned long) addr;
355 unsigned long end = (unsigned long) addr + length;
356
357 /* For swizzling simply ensure that we always flush both
358 * channels. Lame, but simple and it works. Swizzled
359 * pwrite/pread is far from a hotpath - current userspace
360 * doesn't use it at all. */
361 start = round_down(start, 128);
362 end = round_up(end, 128);
363
364 drm_clflush_virt_range((void *)start, end - start);
365 } else {
366 drm_clflush_virt_range(addr, length);
367 }
368
369}
370
Daniel Vetterd174bd62012-03-25 19:47:40 +0200371/* Only difference to the fast-path function is that this can handle bit17
372 * and uses non-atomic copy and kmap functions. */
373static int
374shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
375 char __user *user_data,
376 bool page_do_bit17_swizzling, bool needs_clflush)
377{
378 char *vaddr;
379 int ret;
380
381 vaddr = kmap(page);
382 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200383 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
384 page_length,
385 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200386
387 if (page_do_bit17_swizzling)
388 ret = __copy_to_user_swizzled(user_data,
389 vaddr, shmem_page_offset,
390 page_length);
391 else
392 ret = __copy_to_user(user_data,
393 vaddr + shmem_page_offset,
394 page_length);
395 kunmap(page);
396
397 return ret;
398}
399
Eric Anholteb014592009-03-10 11:44:52 -0700400static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200401i915_gem_shmem_pread(struct drm_device *dev,
402 struct drm_i915_gem_object *obj,
403 struct drm_i915_gem_pread *args,
404 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700405{
Chris Wilson05394f32010-11-08 19:18:58 +0000406 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Daniel Vetter8461d222011-12-14 13:57:32 +0100407 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700408 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100409 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100410 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100411 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200412 int hit_slowpath = 0;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200413 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200414 int needs_clflush = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200415 int release_page;
Eric Anholteb014592009-03-10 11:44:52 -0700416
Daniel Vetter8461d222011-12-14 13:57:32 +0100417 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700418 remain = args->size;
419
Daniel Vetter8461d222011-12-14 13:57:32 +0100420 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700421
Daniel Vetter84897312012-03-25 19:47:31 +0200422 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
423 /* If we're not in the cpu read domain, set ourself into the gtt
424 * read domain and manually flush cachelines (if required). This
425 * optimizes for the case when the gpu will dirty the data
426 * anyway again before the next pread happens. */
427 if (obj->cache_level == I915_CACHE_NONE)
428 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200429 if (obj->gtt_space) {
430 ret = i915_gem_object_set_to_gtt_domain(obj, false);
431 if (ret)
432 return ret;
433 }
Daniel Vetter84897312012-03-25 19:47:31 +0200434 }
Eric Anholteb014592009-03-10 11:44:52 -0700435
Eric Anholteb014592009-03-10 11:44:52 -0700436 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100437
Eric Anholteb014592009-03-10 11:44:52 -0700438 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100439 struct page *page;
440
Eric Anholteb014592009-03-10 11:44:52 -0700441 /* Operation in this page
442 *
Eric Anholteb014592009-03-10 11:44:52 -0700443 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700444 * page_length = bytes to copy for this page
445 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100446 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700447 page_length = remain;
448 if ((shmem_page_offset + page_length) > PAGE_SIZE)
449 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700450
Daniel Vetter692a5762012-03-25 19:47:34 +0200451 if (obj->pages) {
452 page = obj->pages[offset >> PAGE_SHIFT];
453 release_page = 0;
454 } else {
455 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
456 if (IS_ERR(page)) {
457 ret = PTR_ERR(page);
458 goto out;
459 }
460 release_page = 1;
Jesper Juhlb65552f2011-06-12 20:53:44 +0000461 }
Chris Wilsone5281cc2010-10-28 13:45:36 +0100462
Daniel Vetter8461d222011-12-14 13:57:32 +0100463 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
464 (page_to_phys(page) & (1 << 17)) != 0;
465
Daniel Vetterd174bd62012-03-25 19:47:40 +0200466 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
467 user_data, page_do_bit17_swizzling,
468 needs_clflush);
469 if (ret == 0)
470 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700471
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200472 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200473 page_cache_get(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200474 mutex_unlock(&dev->struct_mutex);
475
Daniel Vetter96d79b52012-03-25 19:47:36 +0200476 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200477 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200478 /* Userspace is tricking us, but we've already clobbered
479 * its pages with the prefault and promised to write the
480 * data up to the first fault. Hence ignore any errors
481 * and just continue. */
482 (void)ret;
483 prefaulted = 1;
484 }
485
Daniel Vetterd174bd62012-03-25 19:47:40 +0200486 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
487 user_data, page_do_bit17_swizzling,
488 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700489
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200490 mutex_lock(&dev->struct_mutex);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100491 page_cache_release(page);
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200492next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100493 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200494 if (release_page)
495 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100496
Daniel Vetter8461d222011-12-14 13:57:32 +0100497 if (ret) {
498 ret = -EFAULT;
499 goto out;
500 }
501
Eric Anholteb014592009-03-10 11:44:52 -0700502 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100503 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700504 offset += page_length;
505 }
506
Chris Wilson4f27b752010-10-14 15:26:45 +0100507out:
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200508 if (hit_slowpath) {
509 /* Fixup: Kill any reinstated backing storage pages */
510 if (obj->madv == __I915_MADV_PURGED)
511 i915_gem_object_truncate(obj);
512 }
Eric Anholteb014592009-03-10 11:44:52 -0700513
514 return ret;
515}
516
Eric Anholt673a3942008-07-30 12:06:12 -0700517/**
518 * Reads data from the object referenced by handle.
519 *
520 * On error, the contents of *data are undefined.
521 */
522int
523i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000524 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700525{
526 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000527 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100528 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700529
Chris Wilson51311d02010-11-17 09:10:42 +0000530 if (args->size == 0)
531 return 0;
532
533 if (!access_ok(VERIFY_WRITE,
534 (char __user *)(uintptr_t)args->data_ptr,
535 args->size))
536 return -EFAULT;
537
Chris Wilson4f27b752010-10-14 15:26:45 +0100538 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100539 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100540 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700541
Chris Wilson05394f32010-11-08 19:18:58 +0000542 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000543 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100544 ret = -ENOENT;
545 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100546 }
Eric Anholt673a3942008-07-30 12:06:12 -0700547
Chris Wilson7dcd2492010-09-26 20:21:44 +0100548 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000549 if (args->offset > obj->base.size ||
550 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100551 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100552 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100553 }
554
Daniel Vetter1286ff72012-05-10 15:25:09 +0200555 /* prime objects have no backing filp to GEM pread/pwrite
556 * pages from.
557 */
558 if (!obj->base.filp) {
559 ret = -EINVAL;
560 goto out;
561 }
562
Chris Wilsondb53a302011-02-03 11:57:46 +0000563 trace_i915_gem_object_pread(obj, args->offset, args->size);
564
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200565 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700566
Chris Wilson35b62a82010-09-26 20:23:38 +0100567out:
Chris Wilson05394f32010-11-08 19:18:58 +0000568 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100569unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100570 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700571 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700572}
573
Keith Packard0839ccb2008-10-30 19:38:48 -0700574/* This is the fast write path which cannot handle
575 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700576 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700577
Keith Packard0839ccb2008-10-30 19:38:48 -0700578static inline int
579fast_user_write(struct io_mapping *mapping,
580 loff_t page_base, int page_offset,
581 char __user *user_data,
582 int length)
583{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700584 void __iomem *vaddr_atomic;
585 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700586 unsigned long unwritten;
587
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700588 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700589 /* We can use the cpu mem copy function because this is X86. */
590 vaddr = (void __force*)vaddr_atomic + page_offset;
591 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700592 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700593 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100594 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700595}
596
Eric Anholt3de09aa2009-03-09 09:42:23 -0700597/**
598 * This is the fast pwrite path, where we copy the data directly from the
599 * user into the GTT, uncached.
600 */
Eric Anholt673a3942008-07-30 12:06:12 -0700601static int
Chris Wilson05394f32010-11-08 19:18:58 +0000602i915_gem_gtt_pwrite_fast(struct drm_device *dev,
603 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700604 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000605 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700606{
Keith Packard0839ccb2008-10-30 19:38:48 -0700607 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700608 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700609 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700610 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200611 int page_offset, page_length, ret;
612
Chris Wilson86a1ee22012-08-11 15:41:04 +0100613 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200614 if (ret)
615 goto out;
616
617 ret = i915_gem_object_set_to_gtt_domain(obj, true);
618 if (ret)
619 goto out_unpin;
620
621 ret = i915_gem_object_put_fence(obj);
622 if (ret)
623 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700624
625 user_data = (char __user *) (uintptr_t) args->data_ptr;
626 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700627
Chris Wilson05394f32010-11-08 19:18:58 +0000628 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700629
630 while (remain > 0) {
631 /* Operation in this page
632 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700633 * page_base = page offset within aperture
634 * page_offset = offset within page
635 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700636 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100637 page_base = offset & PAGE_MASK;
638 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700639 page_length = remain;
640 if ((page_offset + remain) > PAGE_SIZE)
641 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700642
Keith Packard0839ccb2008-10-30 19:38:48 -0700643 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700644 * source page isn't available. Return the error and we'll
645 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700646 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100647 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200648 page_offset, user_data, page_length)) {
649 ret = -EFAULT;
650 goto out_unpin;
651 }
Eric Anholt673a3942008-07-30 12:06:12 -0700652
Keith Packard0839ccb2008-10-30 19:38:48 -0700653 remain -= page_length;
654 user_data += page_length;
655 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700656 }
Eric Anholt673a3942008-07-30 12:06:12 -0700657
Daniel Vetter935aaa62012-03-25 19:47:35 +0200658out_unpin:
659 i915_gem_object_unpin(obj);
660out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700661 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700662}
663
Daniel Vetterd174bd62012-03-25 19:47:40 +0200664/* Per-page copy function for the shmem pwrite fastpath.
665 * Flushes invalid cachelines before writing to the target if
666 * needs_clflush_before is set and flushes out any written cachelines after
667 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700668static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200669shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
670 char __user *user_data,
671 bool page_do_bit17_swizzling,
672 bool needs_clflush_before,
673 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700674{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200675 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700676 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700677
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200678 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200679 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700680
Daniel Vetterd174bd62012-03-25 19:47:40 +0200681 vaddr = kmap_atomic(page);
682 if (needs_clflush_before)
683 drm_clflush_virt_range(vaddr + shmem_page_offset,
684 page_length);
685 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
686 user_data,
687 page_length);
688 if (needs_clflush_after)
689 drm_clflush_virt_range(vaddr + shmem_page_offset,
690 page_length);
691 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700692
693 return ret;
694}
695
Daniel Vetterd174bd62012-03-25 19:47:40 +0200696/* Only difference to the fast-path function is that this can handle bit17
697 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700698static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200699shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
700 char __user *user_data,
701 bool page_do_bit17_swizzling,
702 bool needs_clflush_before,
703 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700704{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200705 char *vaddr;
706 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700707
Daniel Vetterd174bd62012-03-25 19:47:40 +0200708 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200709 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200710 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
711 page_length,
712 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200713 if (page_do_bit17_swizzling)
714 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100715 user_data,
716 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200717 else
718 ret = __copy_from_user(vaddr + shmem_page_offset,
719 user_data,
720 page_length);
721 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200722 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
723 page_length,
724 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200725 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100726
Daniel Vetterd174bd62012-03-25 19:47:40 +0200727 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700728}
729
Eric Anholt40123c12009-03-09 13:42:30 -0700730static int
Daniel Vettere244a442012-03-25 19:47:28 +0200731i915_gem_shmem_pwrite(struct drm_device *dev,
732 struct drm_i915_gem_object *obj,
733 struct drm_i915_gem_pwrite *args,
734 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700735{
Chris Wilson05394f32010-11-08 19:18:58 +0000736 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700737 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100738 loff_t offset;
739 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100740 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100741 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200742 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200743 int needs_clflush_after = 0;
744 int needs_clflush_before = 0;
Daniel Vetter692a5762012-03-25 19:47:34 +0200745 int release_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700746
Daniel Vetter8c599672011-12-14 13:57:31 +0100747 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700748 remain = args->size;
749
Daniel Vetter8c599672011-12-14 13:57:31 +0100750 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700751
Daniel Vetter58642882012-03-25 19:47:37 +0200752 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
753 /* If we're not in the cpu write domain, set ourself into the gtt
754 * write domain and manually flush cachelines (if required). This
755 * optimizes for the case when the gpu will use the data
756 * right away and we therefore have to clflush anyway. */
757 if (obj->cache_level == I915_CACHE_NONE)
758 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200759 if (obj->gtt_space) {
760 ret = i915_gem_object_set_to_gtt_domain(obj, true);
761 if (ret)
762 return ret;
763 }
Daniel Vetter58642882012-03-25 19:47:37 +0200764 }
765 /* Same trick applies for invalidate partially written cachelines before
766 * writing. */
767 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
768 && obj->cache_level == I915_CACHE_NONE)
769 needs_clflush_before = 1;
770
Eric Anholt40123c12009-03-09 13:42:30 -0700771 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000772 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700773
774 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100775 struct page *page;
Daniel Vetter58642882012-03-25 19:47:37 +0200776 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100777
Eric Anholt40123c12009-03-09 13:42:30 -0700778 /* Operation in this page
779 *
Eric Anholt40123c12009-03-09 13:42:30 -0700780 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700781 * page_length = bytes to copy for this page
782 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100783 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700784
785 page_length = remain;
786 if ((shmem_page_offset + page_length) > PAGE_SIZE)
787 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700788
Daniel Vetter58642882012-03-25 19:47:37 +0200789 /* If we don't overwrite a cacheline completely we need to be
790 * careful to have up-to-date data by first clflushing. Don't
791 * overcomplicate things and flush the entire patch. */
792 partial_cacheline_write = needs_clflush_before &&
793 ((shmem_page_offset | page_length)
794 & (boot_cpu_data.x86_clflush_size - 1));
795
Daniel Vetter692a5762012-03-25 19:47:34 +0200796 if (obj->pages) {
797 page = obj->pages[offset >> PAGE_SHIFT];
798 release_page = 0;
799 } else {
800 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
801 if (IS_ERR(page)) {
802 ret = PTR_ERR(page);
803 goto out;
804 }
805 release_page = 1;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100806 }
807
Daniel Vetter8c599672011-12-14 13:57:31 +0100808 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
809 (page_to_phys(page) & (1 << 17)) != 0;
810
Daniel Vetterd174bd62012-03-25 19:47:40 +0200811 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
812 user_data, page_do_bit17_swizzling,
813 partial_cacheline_write,
814 needs_clflush_after);
815 if (ret == 0)
816 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700817
Daniel Vettere244a442012-03-25 19:47:28 +0200818 hit_slowpath = 1;
Daniel Vetter692a5762012-03-25 19:47:34 +0200819 page_cache_get(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200820 mutex_unlock(&dev->struct_mutex);
821
Daniel Vetterd174bd62012-03-25 19:47:40 +0200822 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
823 user_data, page_do_bit17_swizzling,
824 partial_cacheline_write,
825 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700826
Daniel Vettere244a442012-03-25 19:47:28 +0200827 mutex_lock(&dev->struct_mutex);
Daniel Vetter692a5762012-03-25 19:47:34 +0200828 page_cache_release(page);
Daniel Vettere244a442012-03-25 19:47:28 +0200829next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100830 set_page_dirty(page);
831 mark_page_accessed(page);
Daniel Vetter692a5762012-03-25 19:47:34 +0200832 if (release_page)
833 page_cache_release(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100834
Daniel Vetter8c599672011-12-14 13:57:31 +0100835 if (ret) {
836 ret = -EFAULT;
837 goto out;
838 }
839
Eric Anholt40123c12009-03-09 13:42:30 -0700840 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100841 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700842 offset += page_length;
843 }
844
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100845out:
Daniel Vettere244a442012-03-25 19:47:28 +0200846 if (hit_slowpath) {
847 /* Fixup: Kill any reinstated backing storage pages */
848 if (obj->madv == __I915_MADV_PURGED)
849 i915_gem_object_truncate(obj);
850 /* and flush dirty cachelines in case the object isn't in the cpu write
851 * domain anymore. */
852 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
853 i915_gem_clflush_object(obj);
854 intel_gtt_chipset_flush();
855 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100856 }
Eric Anholt40123c12009-03-09 13:42:30 -0700857
Daniel Vetter58642882012-03-25 19:47:37 +0200858 if (needs_clflush_after)
859 intel_gtt_chipset_flush();
860
Eric Anholt40123c12009-03-09 13:42:30 -0700861 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700862}
863
864/**
865 * Writes data to the object referenced by handle.
866 *
867 * On error, the contents of the buffer that were to be modified are undefined.
868 */
869int
870i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100871 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700872{
873 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000874 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000875 int ret;
876
877 if (args->size == 0)
878 return 0;
879
880 if (!access_ok(VERIFY_READ,
881 (char __user *)(uintptr_t)args->data_ptr,
882 args->size))
883 return -EFAULT;
884
Daniel Vetterf56f8212012-03-25 19:47:41 +0200885 ret = fault_in_multipages_readable((char __user *)(uintptr_t)args->data_ptr,
886 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000887 if (ret)
888 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700889
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100890 ret = i915_mutex_lock_interruptible(dev);
891 if (ret)
892 return ret;
893
Chris Wilson05394f32010-11-08 19:18:58 +0000894 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000895 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100896 ret = -ENOENT;
897 goto unlock;
898 }
Eric Anholt673a3942008-07-30 12:06:12 -0700899
Chris Wilson7dcd2492010-09-26 20:21:44 +0100900 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000901 if (args->offset > obj->base.size ||
902 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100903 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100904 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100905 }
906
Daniel Vetter1286ff72012-05-10 15:25:09 +0200907 /* prime objects have no backing filp to GEM pread/pwrite
908 * pages from.
909 */
910 if (!obj->base.filp) {
911 ret = -EINVAL;
912 goto out;
913 }
914
Chris Wilsondb53a302011-02-03 11:57:46 +0000915 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
916
Daniel Vetter935aaa62012-03-25 19:47:35 +0200917 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700918 /* We can only do the GTT pwrite on untiled buffers, as otherwise
919 * it would end up going through the fenced access, and we'll get
920 * different detiling behavior between reading and writing.
921 * pread/pwrite currently are reading and writing from the CPU
922 * perspective, requiring manual detiling by the client.
923 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100924 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100925 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100926 goto out;
927 }
928
Chris Wilson86a1ee22012-08-11 15:41:04 +0100929 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200930 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100931 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100932 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200933 /* Note that the gtt paths might fail with non-page-backed user
934 * pointers (e.g. gtt mappings when moving data between
935 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700936 }
Eric Anholt673a3942008-07-30 12:06:12 -0700937
Chris Wilson86a1ee22012-08-11 15:41:04 +0100938 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200939 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100940
Chris Wilson35b62a82010-09-26 20:23:38 +0100941out:
Chris Wilson05394f32010-11-08 19:18:58 +0000942 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100943unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100944 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700945 return ret;
946}
947
Chris Wilsonb3612372012-08-24 09:35:08 +0100948int
949i915_gem_check_wedge(struct drm_i915_private *dev_priv,
950 bool interruptible)
951{
952 if (atomic_read(&dev_priv->mm.wedged)) {
953 struct completion *x = &dev_priv->error_completion;
954 bool recovery_complete;
955 unsigned long flags;
956
957 /* Give the error handler a chance to run. */
958 spin_lock_irqsave(&x->wait.lock, flags);
959 recovery_complete = x->done > 0;
960 spin_unlock_irqrestore(&x->wait.lock, flags);
961
962 /* Non-interruptible callers can't handle -EAGAIN, hence return
963 * -EIO unconditionally for these. */
964 if (!interruptible)
965 return -EIO;
966
967 /* Recovery complete, but still wedged means reset failure. */
968 if (recovery_complete)
969 return -EIO;
970
971 return -EAGAIN;
972 }
973
974 return 0;
975}
976
977/*
978 * Compare seqno against outstanding lazy request. Emit a request if they are
979 * equal.
980 */
981static int
982i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
983{
984 int ret;
985
986 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
987
988 ret = 0;
989 if (seqno == ring->outstanding_lazy_request)
990 ret = i915_add_request(ring, NULL, NULL);
991
992 return ret;
993}
994
995/**
996 * __wait_seqno - wait until execution of seqno has finished
997 * @ring: the ring expected to report seqno
998 * @seqno: duh!
999 * @interruptible: do an interruptible wait (normally yes)
1000 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1001 *
1002 * Returns 0 if the seqno was found within the alloted time. Else returns the
1003 * errno with remaining time filled in timeout argument.
1004 */
1005static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
1006 bool interruptible, struct timespec *timeout)
1007{
1008 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1009 struct timespec before, now, wait_time={1,0};
1010 unsigned long timeout_jiffies;
1011 long end;
1012 bool wait_forever = true;
1013 int ret;
1014
1015 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1016 return 0;
1017
1018 trace_i915_gem_request_wait_begin(ring, seqno);
1019
1020 if (timeout != NULL) {
1021 wait_time = *timeout;
1022 wait_forever = false;
1023 }
1024
1025 timeout_jiffies = timespec_to_jiffies(&wait_time);
1026
1027 if (WARN_ON(!ring->irq_get(ring)))
1028 return -ENODEV;
1029
1030 /* Record current time in case interrupted by signal, or wedged * */
1031 getrawmonotonic(&before);
1032
1033#define EXIT_COND \
1034 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
1035 atomic_read(&dev_priv->mm.wedged))
1036 do {
1037 if (interruptible)
1038 end = wait_event_interruptible_timeout(ring->irq_queue,
1039 EXIT_COND,
1040 timeout_jiffies);
1041 else
1042 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1043 timeout_jiffies);
1044
1045 ret = i915_gem_check_wedge(dev_priv, interruptible);
1046 if (ret)
1047 end = ret;
1048 } while (end == 0 && wait_forever);
1049
1050 getrawmonotonic(&now);
1051
1052 ring->irq_put(ring);
1053 trace_i915_gem_request_wait_end(ring, seqno);
1054#undef EXIT_COND
1055
1056 if (timeout) {
1057 struct timespec sleep_time = timespec_sub(now, before);
1058 *timeout = timespec_sub(*timeout, sleep_time);
1059 }
1060
1061 switch (end) {
1062 case -EIO:
1063 case -EAGAIN: /* Wedged */
1064 case -ERESTARTSYS: /* Signal */
1065 return (int)end;
1066 case 0: /* Timeout */
1067 if (timeout)
1068 set_normalized_timespec(timeout, 0, 0);
1069 return -ETIME;
1070 default: /* Completed */
1071 WARN_ON(end < 0); /* We're not aware of other errors */
1072 return 0;
1073 }
1074}
1075
1076/**
1077 * Waits for a sequence number to be signaled, and cleans up the
1078 * request and object lists appropriately for that event.
1079 */
1080int
1081i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1082{
1083 struct drm_device *dev = ring->dev;
1084 struct drm_i915_private *dev_priv = dev->dev_private;
1085 bool interruptible = dev_priv->mm.interruptible;
1086 int ret;
1087
1088 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1089 BUG_ON(seqno == 0);
1090
1091 ret = i915_gem_check_wedge(dev_priv, interruptible);
1092 if (ret)
1093 return ret;
1094
1095 ret = i915_gem_check_olr(ring, seqno);
1096 if (ret)
1097 return ret;
1098
1099 return __wait_seqno(ring, seqno, interruptible, NULL);
1100}
1101
1102/**
1103 * Ensures that all rendering to the object has completed and the object is
1104 * safe to unbind from the GTT or access from the CPU.
1105 */
1106static __must_check int
1107i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1108 bool readonly)
1109{
1110 struct intel_ring_buffer *ring = obj->ring;
1111 u32 seqno;
1112 int ret;
1113
1114 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1115 if (seqno == 0)
1116 return 0;
1117
1118 ret = i915_wait_seqno(ring, seqno);
1119 if (ret)
1120 return ret;
1121
1122 i915_gem_retire_requests_ring(ring);
1123
1124 /* Manually manage the write flush as we may have not yet
1125 * retired the buffer.
1126 */
1127 if (obj->last_write_seqno &&
1128 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1129 obj->last_write_seqno = 0;
1130 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1131 }
1132
1133 return 0;
1134}
1135
Chris Wilson3236f572012-08-24 09:35:09 +01001136/* A nonblocking variant of the above wait. This is a highly dangerous routine
1137 * as the object state may change during this call.
1138 */
1139static __must_check int
1140i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1141 bool readonly)
1142{
1143 struct drm_device *dev = obj->base.dev;
1144 struct drm_i915_private *dev_priv = dev->dev_private;
1145 struct intel_ring_buffer *ring = obj->ring;
1146 u32 seqno;
1147 int ret;
1148
1149 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1150 BUG_ON(!dev_priv->mm.interruptible);
1151
1152 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1153 if (seqno == 0)
1154 return 0;
1155
1156 ret = i915_gem_check_wedge(dev_priv, true);
1157 if (ret)
1158 return ret;
1159
1160 ret = i915_gem_check_olr(ring, seqno);
1161 if (ret)
1162 return ret;
1163
1164 mutex_unlock(&dev->struct_mutex);
1165 ret = __wait_seqno(ring, seqno, true, NULL);
1166 mutex_lock(&dev->struct_mutex);
1167
1168 i915_gem_retire_requests_ring(ring);
1169
1170 /* Manually manage the write flush as we may have not yet
1171 * retired the buffer.
1172 */
1173 if (obj->last_write_seqno &&
1174 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1175 obj->last_write_seqno = 0;
1176 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1177 }
1178
1179 return ret;
1180}
1181
Eric Anholt673a3942008-07-30 12:06:12 -07001182/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001183 * Called when user space prepares to use an object with the CPU, either
1184 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001185 */
1186int
1187i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001188 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001189{
1190 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001191 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001192 uint32_t read_domains = args->read_domains;
1193 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001194 int ret;
1195
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001196 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001197 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001198 return -EINVAL;
1199
Chris Wilson21d509e2009-06-06 09:46:02 +01001200 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001201 return -EINVAL;
1202
1203 /* Having something in the write domain implies it's in the read
1204 * domain, and only that read domain. Enforce that in the request.
1205 */
1206 if (write_domain != 0 && read_domains != write_domain)
1207 return -EINVAL;
1208
Chris Wilson76c1dec2010-09-25 11:22:51 +01001209 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001210 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001211 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001212
Chris Wilson05394f32010-11-08 19:18:58 +00001213 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001214 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001215 ret = -ENOENT;
1216 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001217 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001218
Chris Wilson3236f572012-08-24 09:35:09 +01001219 /* Try to flush the object off the GPU without holding the lock.
1220 * We will repeat the flush holding the lock in the normal manner
1221 * to catch cases where we are gazumped.
1222 */
1223 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1224 if (ret)
1225 goto unref;
1226
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001227 if (read_domains & I915_GEM_DOMAIN_GTT) {
1228 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001229
1230 /* Silently promote "you're not bound, there was nothing to do"
1231 * to success, since the client was just asking us to
1232 * make sure everything was done.
1233 */
1234 if (ret == -EINVAL)
1235 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001236 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001237 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001238 }
1239
Chris Wilson3236f572012-08-24 09:35:09 +01001240unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001241 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001242unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001243 mutex_unlock(&dev->struct_mutex);
1244 return ret;
1245}
1246
1247/**
1248 * Called when user space has done writes to this buffer
1249 */
1250int
1251i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001252 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001253{
1254 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001255 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001256 int ret = 0;
1257
Chris Wilson76c1dec2010-09-25 11:22:51 +01001258 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001259 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001260 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001261
Chris Wilson05394f32010-11-08 19:18:58 +00001262 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001263 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001264 ret = -ENOENT;
1265 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001266 }
1267
Eric Anholt673a3942008-07-30 12:06:12 -07001268 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001269 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001270 i915_gem_object_flush_cpu_write_domain(obj);
1271
Chris Wilson05394f32010-11-08 19:18:58 +00001272 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001273unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001274 mutex_unlock(&dev->struct_mutex);
1275 return ret;
1276}
1277
1278/**
1279 * Maps the contents of an object, returning the address it is mapped
1280 * into.
1281 *
1282 * While the mapping holds a reference on the contents of the object, it doesn't
1283 * imply a ref on the object itself.
1284 */
1285int
1286i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001287 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001288{
1289 struct drm_i915_gem_mmap *args = data;
1290 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001291 unsigned long addr;
1292
Chris Wilson05394f32010-11-08 19:18:58 +00001293 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001294 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001295 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001296
Daniel Vetter1286ff72012-05-10 15:25:09 +02001297 /* prime objects have no backing filp to GEM mmap
1298 * pages from.
1299 */
1300 if (!obj->filp) {
1301 drm_gem_object_unreference_unlocked(obj);
1302 return -EINVAL;
1303 }
1304
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001305 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001306 PROT_READ | PROT_WRITE, MAP_SHARED,
1307 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001308 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001309 if (IS_ERR((void *)addr))
1310 return addr;
1311
1312 args->addr_ptr = (uint64_t) addr;
1313
1314 return 0;
1315}
1316
Jesse Barnesde151cf2008-11-12 10:03:55 -08001317/**
1318 * i915_gem_fault - fault a page into the GTT
1319 * vma: VMA in question
1320 * vmf: fault info
1321 *
1322 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1323 * from userspace. The fault handler takes care of binding the object to
1324 * the GTT (if needed), allocating and programming a fence register (again,
1325 * only if needed based on whether the old reg is still valid or the object
1326 * is tiled) and inserting a new PTE into the faulting process.
1327 *
1328 * Note that the faulting process may involve evicting existing objects
1329 * from the GTT and/or fence registers to make room. So performance may
1330 * suffer if the GTT working set is large or there are few fence registers
1331 * left.
1332 */
1333int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1334{
Chris Wilson05394f32010-11-08 19:18:58 +00001335 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1336 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001337 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001338 pgoff_t page_offset;
1339 unsigned long pfn;
1340 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001341 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001342
1343 /* We don't use vmf->pgoff since that has the fake offset */
1344 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1345 PAGE_SHIFT;
1346
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001347 ret = i915_mutex_lock_interruptible(dev);
1348 if (ret)
1349 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001350
Chris Wilsondb53a302011-02-03 11:57:46 +00001351 trace_i915_gem_object_fault(obj, page_offset, true, write);
1352
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001353 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001354 if (!obj->map_and_fenceable) {
1355 ret = i915_gem_object_unbind(obj);
1356 if (ret)
1357 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001358 }
Chris Wilson05394f32010-11-08 19:18:58 +00001359 if (!obj->gtt_space) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01001360 ret = i915_gem_object_bind_to_gtt(obj, 0, true, false);
Chris Wilsonc7150892009-09-23 00:43:56 +01001361 if (ret)
1362 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001363
Eric Anholte92d03b2011-06-14 16:43:09 -07001364 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1365 if (ret)
1366 goto unlock;
1367 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001368
Daniel Vetter74898d72012-02-15 23:50:22 +01001369 if (!obj->has_global_gtt_mapping)
1370 i915_gem_gtt_bind_object(obj, obj->cache_level);
1371
Chris Wilson06d98132012-04-17 15:31:24 +01001372 ret = i915_gem_object_get_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001373 if (ret)
1374 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001375
Chris Wilson05394f32010-11-08 19:18:58 +00001376 if (i915_gem_object_is_inactive(obj))
1377 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001378
Chris Wilson6299f992010-11-24 12:23:44 +00001379 obj->fault_mappable = true;
1380
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001381 pfn = ((dev_priv->mm.gtt_base_addr + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001382 page_offset;
1383
1384 /* Finally, remap it using the new GTT offset */
1385 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001386unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001387 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001388out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001389 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001390 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001391 /* If this -EIO is due to a gpu hang, give the reset code a
1392 * chance to clean up the mess. Otherwise return the proper
1393 * SIGBUS. */
1394 if (!atomic_read(&dev_priv->mm.wedged))
1395 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001396 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001397 /* Give the error handler a chance to run and move the
1398 * objects off the GPU active list. Next time we service the
1399 * fault, we should be able to transition the page into the
1400 * GTT without touching the GPU (and so avoid further
1401 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1402 * with coherency, just lost writes.
1403 */
Chris Wilson045e7692010-11-07 09:18:22 +00001404 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001405 case 0:
1406 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001407 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001408 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001409 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001410 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001411 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001412 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001413 }
1414}
1415
1416/**
Chris Wilson901782b2009-07-10 08:18:50 +01001417 * i915_gem_release_mmap - remove physical page mappings
1418 * @obj: obj in question
1419 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001420 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001421 * relinquish ownership of the pages back to the system.
1422 *
1423 * It is vital that we remove the page mapping if we have mapped a tiled
1424 * object through the GTT and then lose the fence register due to
1425 * resource pressure. Similarly if the object has been moved out of the
1426 * aperture, than pages mapped into userspace must be revoked. Removing the
1427 * mapping will then trigger a page fault on the next user access, allowing
1428 * fixup by i915_gem_fault().
1429 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001430void
Chris Wilson05394f32010-11-08 19:18:58 +00001431i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001432{
Chris Wilson6299f992010-11-24 12:23:44 +00001433 if (!obj->fault_mappable)
1434 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001435
Chris Wilsonf6e47882011-03-20 21:09:12 +00001436 if (obj->base.dev->dev_mapping)
1437 unmap_mapping_range(obj->base.dev->dev_mapping,
1438 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1439 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001440
Chris Wilson6299f992010-11-24 12:23:44 +00001441 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001442}
1443
Chris Wilson92b88ae2010-11-09 11:47:32 +00001444static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001445i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001446{
Chris Wilsone28f8712011-07-18 13:11:49 -07001447 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001448
1449 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001450 tiling_mode == I915_TILING_NONE)
1451 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001452
1453 /* Previous chips need a power-of-two fence region when tiling */
1454 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001455 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001456 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001457 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001458
Chris Wilsone28f8712011-07-18 13:11:49 -07001459 while (gtt_size < size)
1460 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001461
Chris Wilsone28f8712011-07-18 13:11:49 -07001462 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001463}
1464
Jesse Barnesde151cf2008-11-12 10:03:55 -08001465/**
1466 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1467 * @obj: object to check
1468 *
1469 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001470 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001471 */
1472static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001473i915_gem_get_gtt_alignment(struct drm_device *dev,
1474 uint32_t size,
1475 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001476{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001477 /*
1478 * Minimum alignment is 4k (GTT page size), but might be greater
1479 * if a fence register is needed for the object.
1480 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001481 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001482 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001483 return 4096;
1484
1485 /*
1486 * Previous chips need to be aligned to the size of the smallest
1487 * fence register that can contain the object.
1488 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001489 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001490}
1491
Daniel Vetter5e783302010-11-14 22:32:36 +01001492/**
1493 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1494 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001495 * @dev: the device
1496 * @size: size of the object
1497 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001498 *
1499 * Return the required GTT alignment for an object, only taking into account
1500 * unfenced tiled surface requirements.
1501 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001502uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001503i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1504 uint32_t size,
1505 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001506{
Daniel Vetter5e783302010-11-14 22:32:36 +01001507 /*
1508 * Minimum alignment is 4k (GTT page size) for sane hw.
1509 */
1510 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001511 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001512 return 4096;
1513
Chris Wilsone28f8712011-07-18 13:11:49 -07001514 /* Previous hardware however needs to be aligned to a power-of-two
1515 * tile height. The simplest method for determining this is to reuse
1516 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001517 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001518 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001519}
1520
Chris Wilsond8cb5082012-08-11 15:41:03 +01001521static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1522{
1523 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1524 int ret;
1525
1526 if (obj->base.map_list.map)
1527 return 0;
1528
1529 ret = drm_gem_create_mmap_offset(&obj->base);
1530 if (ret != -ENOSPC)
1531 return ret;
1532
1533 /* Badly fragmented mmap space? The only way we can recover
1534 * space is by destroying unwanted objects. We can't randomly release
1535 * mmap_offsets as userspace expects them to be persistent for the
1536 * lifetime of the objects. The closest we can is to release the
1537 * offsets on purgeable objects by truncating it and marking it purged,
1538 * which prevents userspace from ever using that object again.
1539 */
1540 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1541 ret = drm_gem_create_mmap_offset(&obj->base);
1542 if (ret != -ENOSPC)
1543 return ret;
1544
1545 i915_gem_shrink_all(dev_priv);
1546 return drm_gem_create_mmap_offset(&obj->base);
1547}
1548
1549static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1550{
1551 if (!obj->base.map_list.map)
1552 return;
1553
1554 drm_gem_free_mmap_offset(&obj->base);
1555}
1556
Jesse Barnesde151cf2008-11-12 10:03:55 -08001557int
Dave Airlieff72145b2011-02-07 12:16:14 +10001558i915_gem_mmap_gtt(struct drm_file *file,
1559 struct drm_device *dev,
1560 uint32_t handle,
1561 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001562{
Chris Wilsonda761a62010-10-27 17:37:08 +01001563 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001564 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001565 int ret;
1566
Chris Wilson76c1dec2010-09-25 11:22:51 +01001567 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001568 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001569 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001570
Dave Airlieff72145b2011-02-07 12:16:14 +10001571 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001572 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001573 ret = -ENOENT;
1574 goto unlock;
1575 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001576
Chris Wilson05394f32010-11-08 19:18:58 +00001577 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001578 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001579 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001580 }
1581
Chris Wilson05394f32010-11-08 19:18:58 +00001582 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001583 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001584 ret = -EINVAL;
1585 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001586 }
1587
Chris Wilsond8cb5082012-08-11 15:41:03 +01001588 ret = i915_gem_object_create_mmap_offset(obj);
1589 if (ret)
1590 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001591
Dave Airlieff72145b2011-02-07 12:16:14 +10001592 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001593
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001594out:
Chris Wilson05394f32010-11-08 19:18:58 +00001595 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001596unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001597 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001598 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001599}
1600
Dave Airlieff72145b2011-02-07 12:16:14 +10001601/**
1602 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1603 * @dev: DRM device
1604 * @data: GTT mapping ioctl data
1605 * @file: GEM object info
1606 *
1607 * Simply returns the fake offset to userspace so it can mmap it.
1608 * The mmap call will end up in drm_gem_mmap(), which will set things
1609 * up so we can get faults in the handler above.
1610 *
1611 * The fault handler will take care of binding the object into the GTT
1612 * (since it may have been evicted to make room for something), allocating
1613 * a fence register, and mapping the appropriate aperture address into
1614 * userspace.
1615 */
1616int
1617i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1618 struct drm_file *file)
1619{
1620 struct drm_i915_gem_mmap_gtt *args = data;
1621
Dave Airlieff72145b2011-02-07 12:16:14 +10001622 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1623}
1624
Daniel Vetter225067e2012-08-20 10:23:20 +02001625/* Immediately discard the backing storage */
1626static void
1627i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001628{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001629 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001630
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001631 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001632
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001633 if (obj->base.filp == NULL)
1634 return;
1635
Daniel Vetter225067e2012-08-20 10:23:20 +02001636 /* Our goal here is to return as much of the memory as
1637 * is possible back to the system as we are called from OOM.
1638 * To do this we must instruct the shmfs to drop all of its
1639 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001640 */
Chris Wilson05394f32010-11-08 19:18:58 +00001641 inode = obj->base.filp->f_path.dentry->d_inode;
Daniel Vetter225067e2012-08-20 10:23:20 +02001642 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001643
Daniel Vetter225067e2012-08-20 10:23:20 +02001644 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001645}
1646
Daniel Vetter225067e2012-08-20 10:23:20 +02001647static inline int
1648i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1649{
1650 return obj->madv == I915_MADV_DONTNEED;
1651}
1652
Chris Wilson37e680a2012-06-07 15:38:42 +01001653static void
Chris Wilson05394f32010-11-08 19:18:58 +00001654i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001655{
Chris Wilson05394f32010-11-08 19:18:58 +00001656 int page_count = obj->base.size / PAGE_SIZE;
Chris Wilson6c085a72012-08-20 11:40:46 +02001657 int ret, i;
Eric Anholt673a3942008-07-30 12:06:12 -07001658
Chris Wilson05394f32010-11-08 19:18:58 +00001659 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001660
Chris Wilson6c085a72012-08-20 11:40:46 +02001661 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1662 if (ret) {
1663 /* In the event of a disaster, abandon all caches and
1664 * hope for the best.
1665 */
1666 WARN_ON(ret != -EIO);
1667 i915_gem_clflush_object(obj);
1668 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1669 }
1670
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001671 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001672 i915_gem_object_save_bit_17_swizzle(obj);
1673
Chris Wilson05394f32010-11-08 19:18:58 +00001674 if (obj->madv == I915_MADV_DONTNEED)
1675 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001676
1677 for (i = 0; i < page_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001678 if (obj->dirty)
1679 set_page_dirty(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001680
Chris Wilson05394f32010-11-08 19:18:58 +00001681 if (obj->madv == I915_MADV_WILLNEED)
1682 mark_page_accessed(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001683
Chris Wilson05394f32010-11-08 19:18:58 +00001684 page_cache_release(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001685 }
Chris Wilson05394f32010-11-08 19:18:58 +00001686 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001687
Chris Wilson05394f32010-11-08 19:18:58 +00001688 drm_free_large(obj->pages);
1689 obj->pages = NULL;
Chris Wilson37e680a2012-06-07 15:38:42 +01001690}
1691
1692static int
1693i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1694{
1695 const struct drm_i915_gem_object_ops *ops = obj->ops;
1696
1697 if (obj->sg_table || obj->pages == NULL)
1698 return 0;
1699
1700 BUG_ON(obj->gtt_space);
1701
Chris Wilsona5570172012-09-04 21:02:54 +01001702 if (obj->pages_pin_count)
1703 return -EBUSY;
1704
Chris Wilson37e680a2012-06-07 15:38:42 +01001705 ops->put_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02001706
1707 list_del(&obj->gtt_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02001708 if (i915_gem_object_is_purgeable(obj))
1709 i915_gem_object_truncate(obj);
1710
1711 return 0;
1712}
1713
1714static long
1715i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1716{
1717 struct drm_i915_gem_object *obj, *next;
1718 long count = 0;
1719
1720 list_for_each_entry_safe(obj, next,
1721 &dev_priv->mm.unbound_list,
1722 gtt_list) {
1723 if (i915_gem_object_is_purgeable(obj) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001724 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001725 count += obj->base.size >> PAGE_SHIFT;
1726 if (count >= target)
1727 return count;
1728 }
1729 }
1730
1731 list_for_each_entry_safe(obj, next,
1732 &dev_priv->mm.inactive_list,
1733 mm_list) {
1734 if (i915_gem_object_is_purgeable(obj) &&
1735 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001736 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001737 count += obj->base.size >> PAGE_SHIFT;
1738 if (count >= target)
1739 return count;
1740 }
1741 }
1742
1743 return count;
1744}
1745
1746static void
1747i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1748{
1749 struct drm_i915_gem_object *obj, *next;
1750
1751 i915_gem_evict_everything(dev_priv->dev);
1752
1753 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001754 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001755}
1756
Chris Wilson37e680a2012-06-07 15:38:42 +01001757static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001758i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001759{
Chris Wilson6c085a72012-08-20 11:40:46 +02001760 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001761 int page_count, i;
1762 struct address_space *mapping;
Eric Anholt673a3942008-07-30 12:06:12 -07001763 struct page *page;
Chris Wilson6c085a72012-08-20 11:40:46 +02001764 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001765
Chris Wilson6c085a72012-08-20 11:40:46 +02001766 /* Assert that the object is not currently in any GPU domain. As it
1767 * wasn't in the GTT, there shouldn't be any way it could have been in
1768 * a GPU cache
1769 */
1770 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1771 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1772
Eric Anholt673a3942008-07-30 12:06:12 -07001773 /* Get the list of pages out of our struct file. They'll be pinned
1774 * at this point until we release them.
1775 */
1776 page_count = obj->base.size / PAGE_SIZE;
Eric Anholt673a3942008-07-30 12:06:12 -07001777 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1778 if (obj->pages == NULL)
1779 return -ENOMEM;
1780
Chris Wilson6c085a72012-08-20 11:40:46 +02001781 /* Fail silently without starting the shrinker */
1782 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
1783 gfp = mapping_gfp_mask(mapping);
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001784 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson6c085a72012-08-20 11:40:46 +02001785 gfp &= ~(__GFP_IO | __GFP_WAIT);
Eric Anholt673a3942008-07-30 12:06:12 -07001786 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001787 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1788 if (IS_ERR(page)) {
1789 i915_gem_purge(dev_priv, page_count);
1790 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1791 }
1792 if (IS_ERR(page)) {
1793 /* We've tried hard to allocate the memory by reaping
1794 * our own buffer, now let the real VM do its job and
1795 * go down in flames if truly OOM.
1796 */
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001797 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN);
Chris Wilson6c085a72012-08-20 11:40:46 +02001798 gfp |= __GFP_IO | __GFP_WAIT;
1799
1800 i915_gem_shrink_all(dev_priv);
1801 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1802 if (IS_ERR(page))
1803 goto err_pages;
1804
Sedat Dilekd7c3b932012-08-27 14:02:37 +02001805 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson6c085a72012-08-20 11:40:46 +02001806 gfp &= ~(__GFP_IO | __GFP_WAIT);
1807 }
Eric Anholt673a3942008-07-30 12:06:12 -07001808
1809 obj->pages[i] = page;
1810 }
1811
1812 if (i915_gem_object_needs_bit17_swizzle(obj))
1813 i915_gem_object_do_bit_17_swizzle(obj);
1814
1815 return 0;
1816
1817err_pages:
1818 while (i--)
1819 page_cache_release(obj->pages[i]);
1820
1821 drm_free_large(obj->pages);
1822 obj->pages = NULL;
1823 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001824}
1825
Chris Wilson37e680a2012-06-07 15:38:42 +01001826/* Ensure that the associated pages are gathered from the backing storage
1827 * and pinned into our object. i915_gem_object_get_pages() may be called
1828 * multiple times before they are released by a single call to
1829 * i915_gem_object_put_pages() - once the pages are no longer referenced
1830 * either as a result of memory pressure (reaping pages under the shrinker)
1831 * or as the object is itself released.
1832 */
1833int
1834i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1835{
1836 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1837 const struct drm_i915_gem_object_ops *ops = obj->ops;
1838 int ret;
1839
1840 if (obj->sg_table || obj->pages)
1841 return 0;
1842
Chris Wilsona5570172012-09-04 21:02:54 +01001843 BUG_ON(obj->pages_pin_count);
1844
Chris Wilson37e680a2012-06-07 15:38:42 +01001845 ret = ops->get_pages(obj);
1846 if (ret)
1847 return ret;
1848
1849 list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1850 return 0;
1851}
1852
Chris Wilson54cf91d2010-11-25 18:00:26 +00001853void
Chris Wilson05394f32010-11-08 19:18:58 +00001854i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001855 struct intel_ring_buffer *ring,
1856 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001857{
Chris Wilson05394f32010-11-08 19:18:58 +00001858 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001859 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001860
Zou Nan hai852835f2010-05-21 09:08:56 +08001861 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001862 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001863
1864 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001865 if (!obj->active) {
1866 drm_gem_object_reference(&obj->base);
1867 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001868 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001869
Eric Anholt673a3942008-07-30 12:06:12 -07001870 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001871 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1872 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001873
Chris Wilson0201f1e2012-07-20 12:41:01 +01001874 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001875
Chris Wilsoncaea7472010-11-12 13:53:37 +00001876 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001877 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001878
Chris Wilson7dd49062012-03-21 10:48:18 +00001879 /* Bump MRU to take account of the delayed flush */
1880 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1881 struct drm_i915_fence_reg *reg;
1882
1883 reg = &dev_priv->fence_regs[obj->fence_reg];
1884 list_move_tail(&reg->lru_list,
1885 &dev_priv->mm.fence_list);
1886 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001887 }
1888}
1889
1890static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001891i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1892{
1893 struct drm_device *dev = obj->base.dev;
1894 struct drm_i915_private *dev_priv = dev->dev_private;
1895
Chris Wilson65ce3022012-07-20 12:41:02 +01001896 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001897 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001898
Chris Wilsonf047e392012-07-21 12:31:41 +01001899 if (obj->pin_count) /* are we a framebuffer? */
1900 intel_mark_fb_idle(obj);
1901
1902 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1903
Chris Wilson65ce3022012-07-20 12:41:02 +01001904 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001905 obj->ring = NULL;
1906
Chris Wilson65ce3022012-07-20 12:41:02 +01001907 obj->last_read_seqno = 0;
1908 obj->last_write_seqno = 0;
1909 obj->base.write_domain = 0;
1910
1911 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001912 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001913
1914 obj->active = 0;
1915 drm_gem_object_unreference(&obj->base);
1916
1917 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001918}
Eric Anholt673a3942008-07-30 12:06:12 -07001919
Daniel Vetter53d227f2012-01-25 16:32:49 +01001920static u32
1921i915_gem_get_seqno(struct drm_device *dev)
1922{
1923 drm_i915_private_t *dev_priv = dev->dev_private;
1924 u32 seqno = dev_priv->next_seqno;
1925
1926 /* reserve 0 for non-seqno */
1927 if (++dev_priv->next_seqno == 0)
1928 dev_priv->next_seqno = 1;
1929
1930 return seqno;
1931}
1932
1933u32
1934i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1935{
1936 if (ring->outstanding_lazy_request == 0)
1937 ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
1938
1939 return ring->outstanding_lazy_request;
1940}
1941
Chris Wilson3cce4692010-10-27 16:11:02 +01001942int
Chris Wilsondb53a302011-02-03 11:57:46 +00001943i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001944 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001945 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001946{
Chris Wilsondb53a302011-02-03 11:57:46 +00001947 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001948 uint32_t seqno;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001949 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001950 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001951 int ret;
1952
Daniel Vettercc889e02012-06-13 20:45:19 +02001953 /*
1954 * Emit any outstanding flushes - execbuf can fail to emit the flush
1955 * after having emitted the batchbuffer command. Hence we need to fix
1956 * things up similar to emitting the lazy request. The difference here
1957 * is that the flush _must_ happen before the next request, no matter
1958 * what.
1959 */
Chris Wilsona7b97612012-07-20 12:41:08 +01001960 ret = intel_ring_flush_all_caches(ring);
1961 if (ret)
1962 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02001963
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001964 if (request == NULL) {
1965 request = kmalloc(sizeof(*request), GFP_KERNEL);
1966 if (request == NULL)
1967 return -ENOMEM;
1968 }
1969
Daniel Vetter53d227f2012-01-25 16:32:49 +01001970 seqno = i915_gem_next_request_seqno(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001971
Chris Wilsona71d8d92012-02-15 11:25:36 +00001972 /* Record the position of the start of the request so that
1973 * should we detect the updated seqno part-way through the
1974 * GPU processing the request, we never over-estimate the
1975 * position of the head.
1976 */
1977 request_ring_position = intel_ring_get_tail(ring);
1978
Chris Wilson3cce4692010-10-27 16:11:02 +01001979 ret = ring->add_request(ring, &seqno);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001980 if (ret) {
1981 kfree(request);
1982 return ret;
1983 }
Eric Anholt673a3942008-07-30 12:06:12 -07001984
Chris Wilsondb53a302011-02-03 11:57:46 +00001985 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001986
1987 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001988 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001989 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001990 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001991 was_empty = list_empty(&ring->request_list);
1992 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001993 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08001994
Chris Wilsondb53a302011-02-03 11:57:46 +00001995 if (file) {
1996 struct drm_i915_file_private *file_priv = file->driver_priv;
1997
Chris Wilson1c255952010-09-26 11:03:27 +01001998 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001999 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002000 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002001 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002002 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002003 }
Eric Anholt673a3942008-07-30 12:06:12 -07002004
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002005 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002006
Ben Gamarif65d9422009-09-14 17:48:44 -04002007 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002008 if (i915_enable_hangcheck) {
2009 mod_timer(&dev_priv->hangcheck_timer,
2010 jiffies +
2011 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
2012 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002013 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002014 queue_delayed_work(dev_priv->wq,
2015 &dev_priv->mm.retire_work, HZ);
Chris Wilsonf047e392012-07-21 12:31:41 +01002016 intel_mark_busy(dev_priv->dev);
2017 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002018 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002019
Chris Wilson3cce4692010-10-27 16:11:02 +01002020 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002021}
2022
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002023static inline void
2024i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002025{
Chris Wilson1c255952010-09-26 11:03:27 +01002026 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002027
Chris Wilson1c255952010-09-26 11:03:27 +01002028 if (!file_priv)
2029 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002030
Chris Wilson1c255952010-09-26 11:03:27 +01002031 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002032 if (request->file_priv) {
2033 list_del(&request->client_list);
2034 request->file_priv = NULL;
2035 }
Chris Wilson1c255952010-09-26 11:03:27 +01002036 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002037}
2038
Chris Wilsondfaae392010-09-22 10:31:52 +01002039static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2040 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002041{
Chris Wilsondfaae392010-09-22 10:31:52 +01002042 while (!list_empty(&ring->request_list)) {
2043 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002044
Chris Wilsondfaae392010-09-22 10:31:52 +01002045 request = list_first_entry(&ring->request_list,
2046 struct drm_i915_gem_request,
2047 list);
2048
2049 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002050 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002051 kfree(request);
2052 }
2053
2054 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002055 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002056
Chris Wilson05394f32010-11-08 19:18:58 +00002057 obj = list_first_entry(&ring->active_list,
2058 struct drm_i915_gem_object,
2059 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002060
Chris Wilson05394f32010-11-08 19:18:58 +00002061 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002062 }
Eric Anholt673a3942008-07-30 12:06:12 -07002063}
2064
Chris Wilson312817a2010-11-22 11:50:11 +00002065static void i915_gem_reset_fences(struct drm_device *dev)
2066{
2067 struct drm_i915_private *dev_priv = dev->dev_private;
2068 int i;
2069
Daniel Vetter4b9de732011-10-09 21:52:02 +02002070 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002071 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002072
Chris Wilsonada726c2012-04-17 15:31:32 +01002073 i915_gem_write_fence(dev, i, NULL);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002074
Chris Wilsonada726c2012-04-17 15:31:32 +01002075 if (reg->obj)
2076 i915_gem_object_fence_lost(reg->obj);
Chris Wilson7d2cb392010-11-27 17:38:29 +00002077
Chris Wilsonada726c2012-04-17 15:31:32 +01002078 reg->pin_count = 0;
2079 reg->obj = NULL;
2080 INIT_LIST_HEAD(&reg->lru_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002081 }
Chris Wilsonada726c2012-04-17 15:31:32 +01002082
2083 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson312817a2010-11-22 11:50:11 +00002084}
2085
Chris Wilson069efc12010-09-30 16:53:18 +01002086void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002087{
Chris Wilsondfaae392010-09-22 10:31:52 +01002088 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002089 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002090 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002091 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002092
Chris Wilsonb4519512012-05-11 14:29:30 +01002093 for_each_ring(ring, dev_priv, i)
2094 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002095
Chris Wilsondfaae392010-09-22 10:31:52 +01002096 /* Move everything out of the GPU domains to ensure we do any
2097 * necessary invalidation upon reuse.
2098 */
Chris Wilson05394f32010-11-08 19:18:58 +00002099 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002100 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002101 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002102 {
Chris Wilson05394f32010-11-08 19:18:58 +00002103 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002104 }
Chris Wilson069efc12010-09-30 16:53:18 +01002105
2106 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00002107 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002108}
2109
2110/**
2111 * This function clears the request list as sequence numbers are passed.
2112 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002113void
Chris Wilsondb53a302011-02-03 11:57:46 +00002114i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002115{
Eric Anholt673a3942008-07-30 12:06:12 -07002116 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002117 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002118
Chris Wilsondb53a302011-02-03 11:57:46 +00002119 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002120 return;
2121
Chris Wilsondb53a302011-02-03 11:57:46 +00002122 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002123
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002124 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002125
Chris Wilson076e2c02011-01-21 10:07:18 +00002126 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002127 if (seqno >= ring->sync_seqno[i])
2128 ring->sync_seqno[i] = 0;
2129
Zou Nan hai852835f2010-05-21 09:08:56 +08002130 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002131 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002132
Zou Nan hai852835f2010-05-21 09:08:56 +08002133 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002134 struct drm_i915_gem_request,
2135 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002136
Chris Wilsondfaae392010-09-22 10:31:52 +01002137 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002138 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002139
Chris Wilsondb53a302011-02-03 11:57:46 +00002140 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002141 /* We know the GPU must have read the request to have
2142 * sent us the seqno + interrupt, so use the position
2143 * of tail of the request to update the last known position
2144 * of the GPU head.
2145 */
2146 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002147
2148 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002149 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002150 kfree(request);
2151 }
2152
2153 /* Move any buffers on the active list that are no longer referenced
2154 * by the ringbuffer to the flushing/inactive lists as appropriate.
2155 */
2156 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002157 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002158
Akshay Joshi0206e352011-08-16 15:34:10 -04002159 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002160 struct drm_i915_gem_object,
2161 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002162
Chris Wilson0201f1e2012-07-20 12:41:01 +01002163 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002164 break;
2165
Chris Wilson65ce3022012-07-20 12:41:02 +01002166 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002167 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002168
Chris Wilsondb53a302011-02-03 11:57:46 +00002169 if (unlikely(ring->trace_irq_seqno &&
2170 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002171 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002172 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002173 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002174
Chris Wilsondb53a302011-02-03 11:57:46 +00002175 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002176}
2177
2178void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002179i915_gem_retire_requests(struct drm_device *dev)
2180{
2181 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002182 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002183 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002184
Chris Wilsonb4519512012-05-11 14:29:30 +01002185 for_each_ring(ring, dev_priv, i)
2186 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002187}
2188
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002189static void
Eric Anholt673a3942008-07-30 12:06:12 -07002190i915_gem_retire_work_handler(struct work_struct *work)
2191{
2192 drm_i915_private_t *dev_priv;
2193 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002194 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002195 bool idle;
2196 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002197
2198 dev_priv = container_of(work, drm_i915_private_t,
2199 mm.retire_work.work);
2200 dev = dev_priv->dev;
2201
Chris Wilson891b48c2010-09-29 12:26:37 +01002202 /* Come back later if the device is busy... */
2203 if (!mutex_trylock(&dev->struct_mutex)) {
2204 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
2205 return;
2206 }
2207
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002208 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002209
Chris Wilson0a587052011-01-09 21:05:44 +00002210 /* Send a periodic flush down the ring so we don't hold onto GEM
2211 * objects indefinitely.
2212 */
2213 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002214 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002215 if (ring->gpu_caches_dirty)
2216 i915_add_request(ring, NULL, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002217
2218 idle &= list_empty(&ring->request_list);
2219 }
2220
2221 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07002222 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilsonf047e392012-07-21 12:31:41 +01002223 if (idle)
2224 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002225
Eric Anholt673a3942008-07-30 12:06:12 -07002226 mutex_unlock(&dev->struct_mutex);
2227}
2228
Ben Widawsky5816d642012-04-11 11:18:19 -07002229/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002230 * Ensures that an object will eventually get non-busy by flushing any required
2231 * write domains, emitting any outstanding lazy request and retiring and
2232 * completed requests.
2233 */
2234static int
2235i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2236{
2237 int ret;
2238
2239 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002240 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002241 if (ret)
2242 return ret;
Chris Wilson0201f1e2012-07-20 12:41:01 +01002243
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002244 i915_gem_retire_requests_ring(obj->ring);
2245 }
2246
2247 return 0;
2248}
2249
2250/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002251 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2252 * @DRM_IOCTL_ARGS: standard ioctl arguments
2253 *
2254 * Returns 0 if successful, else an error is returned with the remaining time in
2255 * the timeout parameter.
2256 * -ETIME: object is still busy after timeout
2257 * -ERESTARTSYS: signal interrupted the wait
2258 * -ENONENT: object doesn't exist
2259 * Also possible, but rare:
2260 * -EAGAIN: GPU wedged
2261 * -ENOMEM: damn
2262 * -ENODEV: Internal IRQ fail
2263 * -E?: The add request failed
2264 *
2265 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2266 * non-zero timeout parameter the wait ioctl will wait for the given number of
2267 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2268 * without holding struct_mutex the object may become re-busied before this
2269 * function completes. A similar but shorter * race condition exists in the busy
2270 * ioctl
2271 */
2272int
2273i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2274{
2275 struct drm_i915_gem_wait *args = data;
2276 struct drm_i915_gem_object *obj;
2277 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002278 struct timespec timeout_stack, *timeout = NULL;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002279 u32 seqno = 0;
2280 int ret = 0;
2281
Ben Widawskyeac1f142012-06-05 15:24:24 -07002282 if (args->timeout_ns >= 0) {
2283 timeout_stack = ns_to_timespec(args->timeout_ns);
2284 timeout = &timeout_stack;
2285 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002286
2287 ret = i915_mutex_lock_interruptible(dev);
2288 if (ret)
2289 return ret;
2290
2291 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2292 if (&obj->base == NULL) {
2293 mutex_unlock(&dev->struct_mutex);
2294 return -ENOENT;
2295 }
2296
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002297 /* Need to make sure the object gets inactive eventually. */
2298 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002299 if (ret)
2300 goto out;
2301
2302 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002303 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002304 ring = obj->ring;
2305 }
2306
2307 if (seqno == 0)
2308 goto out;
2309
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002310 /* Do this after OLR check to make sure we make forward progress polling
2311 * on this IOCTL with a 0 timeout (like busy ioctl)
2312 */
2313 if (!args->timeout_ns) {
2314 ret = -ETIME;
2315 goto out;
2316 }
2317
2318 drm_gem_object_unreference(&obj->base);
2319 mutex_unlock(&dev->struct_mutex);
2320
Ben Widawskyeac1f142012-06-05 15:24:24 -07002321 ret = __wait_seqno(ring, seqno, true, timeout);
2322 if (timeout) {
2323 WARN_ON(!timespec_valid(timeout));
2324 args->timeout_ns = timespec_to_ns(timeout);
2325 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002326 return ret;
2327
2328out:
2329 drm_gem_object_unreference(&obj->base);
2330 mutex_unlock(&dev->struct_mutex);
2331 return ret;
2332}
2333
2334/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002335 * i915_gem_object_sync - sync an object to a ring.
2336 *
2337 * @obj: object which may be in use on another ring.
2338 * @to: ring we wish to use the object on. May be NULL.
2339 *
2340 * This code is meant to abstract object synchronization with the GPU.
2341 * Calling with NULL implies synchronizing the object with the CPU
2342 * rather than a particular GPU ring.
2343 *
2344 * Returns 0 if successful, else propagates up the lower layer error.
2345 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002346int
2347i915_gem_object_sync(struct drm_i915_gem_object *obj,
2348 struct intel_ring_buffer *to)
2349{
2350 struct intel_ring_buffer *from = obj->ring;
2351 u32 seqno;
2352 int ret, idx;
2353
2354 if (from == NULL || to == from)
2355 return 0;
2356
Ben Widawsky5816d642012-04-11 11:18:19 -07002357 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002358 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002359
2360 idx = intel_ring_sync_index(from, to);
2361
Chris Wilson0201f1e2012-07-20 12:41:01 +01002362 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002363 if (seqno <= from->sync_seqno[idx])
2364 return 0;
2365
Ben Widawskyb4aca012012-04-25 20:50:12 -07002366 ret = i915_gem_check_olr(obj->ring, seqno);
2367 if (ret)
2368 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002369
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002370 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002371 if (!ret)
2372 from->sync_seqno[idx] = seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002373
Ben Widawskye3a5a222012-04-11 11:18:20 -07002374 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002375}
2376
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002377static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2378{
2379 u32 old_write_domain, old_read_domains;
2380
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002381 /* Act a barrier for all accesses through the GTT */
2382 mb();
2383
2384 /* Force a pagefault for domain tracking on next user access */
2385 i915_gem_release_mmap(obj);
2386
Keith Packardb97c3d92011-06-24 21:02:59 -07002387 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2388 return;
2389
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002390 old_read_domains = obj->base.read_domains;
2391 old_write_domain = obj->base.write_domain;
2392
2393 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2394 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2395
2396 trace_i915_gem_object_change_domain(obj,
2397 old_read_domains,
2398 old_write_domain);
2399}
2400
Eric Anholt673a3942008-07-30 12:06:12 -07002401/**
2402 * Unbinds an object from the GTT aperture.
2403 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002404int
Chris Wilson05394f32010-11-08 19:18:58 +00002405i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002406{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002407 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002408 int ret = 0;
2409
Chris Wilson05394f32010-11-08 19:18:58 +00002410 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002411 return 0;
2412
Chris Wilson31d8d652012-05-24 19:11:20 +01002413 if (obj->pin_count)
2414 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002415
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002416 BUG_ON(obj->pages == NULL);
2417
Chris Wilsona8198ee2011-04-13 22:04:09 +01002418 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002419 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002420 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002421 /* Continue on if we fail due to EIO, the GPU is hung so we
2422 * should be safe and we need to cleanup or else we might
2423 * cause memory corruption through use-after-free.
2424 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002425
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002426 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002427
Daniel Vetter96b47b62009-12-15 17:50:00 +01002428 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002429 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002430 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002431 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002432
Chris Wilsondb53a302011-02-03 11:57:46 +00002433 trace_i915_gem_object_unbind(obj);
2434
Daniel Vetter74898d72012-02-15 23:50:22 +01002435 if (obj->has_global_gtt_mapping)
2436 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002437 if (obj->has_aliasing_ppgtt_mapping) {
2438 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2439 obj->has_aliasing_ppgtt_mapping = 0;
2440 }
Daniel Vetter74163902012-02-15 23:50:21 +01002441 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002442
Chris Wilson6c085a72012-08-20 11:40:46 +02002443 list_del(&obj->mm_list);
2444 list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002445 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002446 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002447
Chris Wilson05394f32010-11-08 19:18:58 +00002448 drm_mm_put_block(obj->gtt_space);
2449 obj->gtt_space = NULL;
2450 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002451
Chris Wilson6c085a72012-08-20 11:40:46 +02002452 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002453}
2454
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002455static int i915_ring_idle(struct intel_ring_buffer *ring)
Chris Wilsona56ba562010-09-28 10:07:56 +01002456{
Chris Wilson69c2fc82012-07-20 12:41:03 +01002457 if (list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002458 return 0;
2459
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002460 return i915_wait_seqno(ring, i915_gem_next_request_seqno(ring));
Chris Wilsona56ba562010-09-28 10:07:56 +01002461}
2462
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002463int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002464{
2465 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002466 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002467 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002468
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002469 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002470 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002471 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002472 if (ret)
2473 return ret;
Chris Wilsonb4519512012-05-11 14:29:30 +01002474
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002475 ret = i915_ring_idle(ring);
Ben Widawskyf2ef6eb2012-06-04 14:42:53 -07002476 if (ret)
2477 return ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002478 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002479
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002480 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002481}
2482
Chris Wilson9ce079e2012-04-17 15:31:30 +01002483static void sandybridge_write_fence_reg(struct drm_device *dev, int reg,
2484 struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002485{
Eric Anholt4e901fd2009-10-26 16:44:17 -07002486 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002487 uint64_t val;
2488
Chris Wilson9ce079e2012-04-17 15:31:30 +01002489 if (obj) {
2490 u32 size = obj->gtt_space->size;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002491
Chris Wilson9ce079e2012-04-17 15:31:30 +01002492 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2493 0xfffff000) << 32;
2494 val |= obj->gtt_offset & 0xfffff000;
2495 val |= (uint64_t)((obj->stride / 128) - 1) <<
2496 SANDYBRIDGE_FENCE_PITCH_SHIFT;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002497
Chris Wilson9ce079e2012-04-17 15:31:30 +01002498 if (obj->tiling_mode == I915_TILING_Y)
2499 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2500 val |= I965_FENCE_REG_VALID;
2501 } else
2502 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002503
Chris Wilson9ce079e2012-04-17 15:31:30 +01002504 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + reg * 8, val);
2505 POSTING_READ(FENCE_REG_SANDYBRIDGE_0 + reg * 8);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002506}
2507
Chris Wilson9ce079e2012-04-17 15:31:30 +01002508static void i965_write_fence_reg(struct drm_device *dev, int reg,
2509 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002510{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002511 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002512 uint64_t val;
2513
Chris Wilson9ce079e2012-04-17 15:31:30 +01002514 if (obj) {
2515 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002516
Chris Wilson9ce079e2012-04-17 15:31:30 +01002517 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2518 0xfffff000) << 32;
2519 val |= obj->gtt_offset & 0xfffff000;
2520 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2521 if (obj->tiling_mode == I915_TILING_Y)
2522 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2523 val |= I965_FENCE_REG_VALID;
2524 } else
2525 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002526
Chris Wilson9ce079e2012-04-17 15:31:30 +01002527 I915_WRITE64(FENCE_REG_965_0 + reg * 8, val);
2528 POSTING_READ(FENCE_REG_965_0 + reg * 8);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002529}
2530
Chris Wilson9ce079e2012-04-17 15:31:30 +01002531static void i915_write_fence_reg(struct drm_device *dev, int reg,
2532 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002533{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002534 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002535 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002536
Chris Wilson9ce079e2012-04-17 15:31:30 +01002537 if (obj) {
2538 u32 size = obj->gtt_space->size;
2539 int pitch_val;
2540 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002541
Chris Wilson9ce079e2012-04-17 15:31:30 +01002542 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2543 (size & -size) != size ||
2544 (obj->gtt_offset & (size - 1)),
2545 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2546 obj->gtt_offset, obj->map_and_fenceable, size);
2547
2548 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2549 tile_width = 128;
2550 else
2551 tile_width = 512;
2552
2553 /* Note: pitch better be a power of two tile widths */
2554 pitch_val = obj->stride / tile_width;
2555 pitch_val = ffs(pitch_val) - 1;
2556
2557 val = obj->gtt_offset;
2558 if (obj->tiling_mode == I915_TILING_Y)
2559 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2560 val |= I915_FENCE_SIZE_BITS(size);
2561 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2562 val |= I830_FENCE_REG_VALID;
2563 } else
2564 val = 0;
2565
2566 if (reg < 8)
2567 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002568 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002569 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002570
Chris Wilson9ce079e2012-04-17 15:31:30 +01002571 I915_WRITE(reg, val);
2572 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002573}
2574
Chris Wilson9ce079e2012-04-17 15:31:30 +01002575static void i830_write_fence_reg(struct drm_device *dev, int reg,
2576 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002577{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002578 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002579 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002580
Chris Wilson9ce079e2012-04-17 15:31:30 +01002581 if (obj) {
2582 u32 size = obj->gtt_space->size;
2583 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002584
Chris Wilson9ce079e2012-04-17 15:31:30 +01002585 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2586 (size & -size) != size ||
2587 (obj->gtt_offset & (size - 1)),
2588 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2589 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002590
Chris Wilson9ce079e2012-04-17 15:31:30 +01002591 pitch_val = obj->stride / 128;
2592 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002593
Chris Wilson9ce079e2012-04-17 15:31:30 +01002594 val = obj->gtt_offset;
2595 if (obj->tiling_mode == I915_TILING_Y)
2596 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2597 val |= I830_FENCE_SIZE_BITS(size);
2598 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2599 val |= I830_FENCE_REG_VALID;
2600 } else
2601 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002602
Chris Wilson9ce079e2012-04-17 15:31:30 +01002603 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2604 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2605}
2606
2607static void i915_gem_write_fence(struct drm_device *dev, int reg,
2608 struct drm_i915_gem_object *obj)
2609{
2610 switch (INTEL_INFO(dev)->gen) {
2611 case 7:
2612 case 6: sandybridge_write_fence_reg(dev, reg, obj); break;
2613 case 5:
2614 case 4: i965_write_fence_reg(dev, reg, obj); break;
2615 case 3: i915_write_fence_reg(dev, reg, obj); break;
2616 case 2: i830_write_fence_reg(dev, reg, obj); break;
2617 default: break;
2618 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002619}
2620
Chris Wilson61050802012-04-17 15:31:31 +01002621static inline int fence_number(struct drm_i915_private *dev_priv,
2622 struct drm_i915_fence_reg *fence)
2623{
2624 return fence - dev_priv->fence_regs;
2625}
2626
2627static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2628 struct drm_i915_fence_reg *fence,
2629 bool enable)
2630{
2631 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2632 int reg = fence_number(dev_priv, fence);
2633
2634 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
2635
2636 if (enable) {
2637 obj->fence_reg = reg;
2638 fence->obj = obj;
2639 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2640 } else {
2641 obj->fence_reg = I915_FENCE_REG_NONE;
2642 fence->obj = NULL;
2643 list_del_init(&fence->lru_list);
2644 }
2645}
2646
Chris Wilsond9e86c02010-11-10 16:40:20 +00002647static int
Chris Wilsona360bb12012-04-17 15:31:25 +01002648i915_gem_object_flush_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002649{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002650 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002651 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002652 if (ret)
2653 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002654
2655 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002656 }
2657
Chris Wilson63256ec2011-01-04 18:42:07 +00002658 /* Ensure that all CPU reads are completed before installing a fence
2659 * and all writes before removing the fence.
2660 */
2661 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2662 mb();
2663
Chris Wilson86d5bc32012-07-20 12:41:04 +01002664 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002665 return 0;
2666}
2667
2668int
2669i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2670{
Chris Wilson61050802012-04-17 15:31:31 +01002671 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002672 int ret;
2673
Chris Wilsona360bb12012-04-17 15:31:25 +01002674 ret = i915_gem_object_flush_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002675 if (ret)
2676 return ret;
2677
Chris Wilson61050802012-04-17 15:31:31 +01002678 if (obj->fence_reg == I915_FENCE_REG_NONE)
2679 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002680
Chris Wilson61050802012-04-17 15:31:31 +01002681 i915_gem_object_update_fence(obj,
2682 &dev_priv->fence_regs[obj->fence_reg],
2683 false);
2684 i915_gem_object_fence_lost(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002685
2686 return 0;
2687}
2688
2689static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002690i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002691{
Daniel Vetterae3db242010-02-19 11:51:58 +01002692 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002693 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002694 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002695
2696 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002697 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002698 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2699 reg = &dev_priv->fence_regs[i];
2700 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002701 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002702
Chris Wilson1690e1e2011-12-14 13:57:08 +01002703 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002704 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002705 }
2706
Chris Wilsond9e86c02010-11-10 16:40:20 +00002707 if (avail == NULL)
2708 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002709
2710 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002711 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002712 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002713 continue;
2714
Chris Wilson8fe301a2012-04-17 15:31:28 +01002715 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002716 }
2717
Chris Wilson8fe301a2012-04-17 15:31:28 +01002718 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002719}
2720
Jesse Barnesde151cf2008-11-12 10:03:55 -08002721/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002722 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002723 * @obj: object to map through a fence reg
2724 *
2725 * When mapping objects through the GTT, userspace wants to be able to write
2726 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002727 * This function walks the fence regs looking for a free one for @obj,
2728 * stealing one if it can't find any.
2729 *
2730 * It then sets up the reg based on the object's properties: address, pitch
2731 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002732 *
2733 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002734 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002735int
Chris Wilson06d98132012-04-17 15:31:24 +01002736i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002737{
Chris Wilson05394f32010-11-08 19:18:58 +00002738 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002739 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002740 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002741 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002742 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002743
Chris Wilson14415742012-04-17 15:31:33 +01002744 /* Have we updated the tiling parameters upon the object and so
2745 * will need to serialise the write to the associated fence register?
2746 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002747 if (obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002748 ret = i915_gem_object_flush_fence(obj);
2749 if (ret)
2750 return ret;
2751 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002752
Chris Wilsond9e86c02010-11-10 16:40:20 +00002753 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002754 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2755 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002756 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002757 list_move_tail(&reg->lru_list,
2758 &dev_priv->mm.fence_list);
2759 return 0;
2760 }
2761 } else if (enable) {
2762 reg = i915_find_fence_reg(dev);
2763 if (reg == NULL)
2764 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002765
Chris Wilson14415742012-04-17 15:31:33 +01002766 if (reg->obj) {
2767 struct drm_i915_gem_object *old = reg->obj;
2768
2769 ret = i915_gem_object_flush_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002770 if (ret)
2771 return ret;
2772
Chris Wilson14415742012-04-17 15:31:33 +01002773 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002774 }
Chris Wilson14415742012-04-17 15:31:33 +01002775 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002776 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002777
Chris Wilson14415742012-04-17 15:31:33 +01002778 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002779 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002780
Chris Wilson9ce079e2012-04-17 15:31:30 +01002781 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002782}
2783
Chris Wilson42d6ab42012-07-26 11:49:32 +01002784static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2785 struct drm_mm_node *gtt_space,
2786 unsigned long cache_level)
2787{
2788 struct drm_mm_node *other;
2789
2790 /* On non-LLC machines we have to be careful when putting differing
2791 * types of snoopable memory together to avoid the prefetcher
2792 * crossing memory domains and dieing.
2793 */
2794 if (HAS_LLC(dev))
2795 return true;
2796
2797 if (gtt_space == NULL)
2798 return true;
2799
2800 if (list_empty(&gtt_space->node_list))
2801 return true;
2802
2803 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2804 if (other->allocated && !other->hole_follows && other->color != cache_level)
2805 return false;
2806
2807 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2808 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2809 return false;
2810
2811 return true;
2812}
2813
2814static void i915_gem_verify_gtt(struct drm_device *dev)
2815{
2816#if WATCH_GTT
2817 struct drm_i915_private *dev_priv = dev->dev_private;
2818 struct drm_i915_gem_object *obj;
2819 int err = 0;
2820
2821 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
2822 if (obj->gtt_space == NULL) {
2823 printk(KERN_ERR "object found on GTT list with no space reserved\n");
2824 err++;
2825 continue;
2826 }
2827
2828 if (obj->cache_level != obj->gtt_space->color) {
2829 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2830 obj->gtt_space->start,
2831 obj->gtt_space->start + obj->gtt_space->size,
2832 obj->cache_level,
2833 obj->gtt_space->color);
2834 err++;
2835 continue;
2836 }
2837
2838 if (!i915_gem_valid_gtt_space(dev,
2839 obj->gtt_space,
2840 obj->cache_level)) {
2841 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2842 obj->gtt_space->start,
2843 obj->gtt_space->start + obj->gtt_space->size,
2844 obj->cache_level);
2845 err++;
2846 continue;
2847 }
2848 }
2849
2850 WARN_ON(err);
2851#endif
2852}
2853
Jesse Barnesde151cf2008-11-12 10:03:55 -08002854/**
Eric Anholt673a3942008-07-30 12:06:12 -07002855 * Finds free space in the GTT aperture and binds the object there.
2856 */
2857static int
Chris Wilson05394f32010-11-08 19:18:58 +00002858i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002859 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002860 bool map_and_fenceable,
2861 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07002862{
Chris Wilson05394f32010-11-08 19:18:58 +00002863 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002864 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002865 struct drm_mm_node *free_space;
Daniel Vetter5e783302010-11-14 22:32:36 +01002866 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002867 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002868 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002869
Chris Wilson05394f32010-11-08 19:18:58 +00002870 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002871 DRM_ERROR("Attempting to bind a purgeable object\n");
2872 return -EINVAL;
2873 }
2874
Chris Wilsone28f8712011-07-18 13:11:49 -07002875 fence_size = i915_gem_get_gtt_size(dev,
2876 obj->base.size,
2877 obj->tiling_mode);
2878 fence_alignment = i915_gem_get_gtt_alignment(dev,
2879 obj->base.size,
2880 obj->tiling_mode);
2881 unfenced_alignment =
2882 i915_gem_get_unfenced_gtt_alignment(dev,
2883 obj->base.size,
2884 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002885
Eric Anholt673a3942008-07-30 12:06:12 -07002886 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002887 alignment = map_and_fenceable ? fence_alignment :
2888 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002889 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002890 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2891 return -EINVAL;
2892 }
2893
Chris Wilson05394f32010-11-08 19:18:58 +00002894 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002895
Chris Wilson654fc602010-05-27 13:18:21 +01002896 /* If the object is bigger than the entire aperture, reject it early
2897 * before evicting everything in a vain attempt to find space.
2898 */
Chris Wilson05394f32010-11-08 19:18:58 +00002899 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002900 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002901 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2902 return -E2BIG;
2903 }
2904
Chris Wilson37e680a2012-06-07 15:38:42 +01002905 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002906 if (ret)
2907 return ret;
2908
Eric Anholt673a3942008-07-30 12:06:12 -07002909 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002910 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002911 free_space =
Chris Wilson42d6ab42012-07-26 11:49:32 +01002912 drm_mm_search_free_in_range_color(&dev_priv->mm.gtt_space,
2913 size, alignment, obj->cache_level,
2914 0, dev_priv->mm.gtt_mappable_end,
2915 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002916 else
Chris Wilson42d6ab42012-07-26 11:49:32 +01002917 free_space = drm_mm_search_free_color(&dev_priv->mm.gtt_space,
2918 size, alignment, obj->cache_level,
2919 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002920
2921 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002922 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002923 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002924 drm_mm_get_block_range_generic(free_space,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002925 size, alignment, obj->cache_level,
Chris Wilson6b9d89b2012-07-10 11:15:23 +01002926 0, dev_priv->mm.gtt_mappable_end,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002927 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002928 else
Chris Wilson05394f32010-11-08 19:18:58 +00002929 obj->gtt_space =
Chris Wilson42d6ab42012-07-26 11:49:32 +01002930 drm_mm_get_block_generic(free_space,
2931 size, alignment, obj->cache_level,
2932 false);
Daniel Vetter920afa72010-09-16 17:54:23 +02002933 }
Chris Wilson05394f32010-11-08 19:18:58 +00002934 if (obj->gtt_space == NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002935 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002936 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002937 map_and_fenceable,
2938 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01002939 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002940 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002941
Eric Anholt673a3942008-07-30 12:06:12 -07002942 goto search_free;
2943 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01002944 if (WARN_ON(!i915_gem_valid_gtt_space(dev,
2945 obj->gtt_space,
2946 obj->cache_level))) {
2947 drm_mm_put_block(obj->gtt_space);
2948 obj->gtt_space = NULL;
2949 return -EINVAL;
2950 }
Eric Anholt673a3942008-07-30 12:06:12 -07002951
Eric Anholt673a3942008-07-30 12:06:12 -07002952
Daniel Vetter74163902012-02-15 23:50:21 +01002953 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002954 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002955 drm_mm_put_block(obj->gtt_space);
2956 obj->gtt_space = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002957 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002958 }
Eric Anholt673a3942008-07-30 12:06:12 -07002959
Daniel Vetter0ebb9822012-02-15 23:50:24 +01002960 if (!dev_priv->mm.aliasing_ppgtt)
2961 i915_gem_gtt_bind_object(obj, obj->cache_level);
Eric Anholt673a3942008-07-30 12:06:12 -07002962
Chris Wilson6c085a72012-08-20 11:40:46 +02002963 list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002964 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002965
Chris Wilson6299f992010-11-24 12:23:44 +00002966 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002967
Daniel Vetter75e9e912010-11-04 17:11:09 +01002968 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002969 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002970 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002971
Daniel Vetter75e9e912010-11-04 17:11:09 +01002972 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002973 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002974
Chris Wilson05394f32010-11-08 19:18:58 +00002975 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002976
Chris Wilsondb53a302011-02-03 11:57:46 +00002977 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002978 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002979 return 0;
2980}
2981
2982void
Chris Wilson05394f32010-11-08 19:18:58 +00002983i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002984{
Eric Anholt673a3942008-07-30 12:06:12 -07002985 /* If we don't have a page list set up, then we're not pinned
2986 * to GPU, and we can ignore the cache flush because it'll happen
2987 * again at bind time.
2988 */
Chris Wilson05394f32010-11-08 19:18:58 +00002989 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002990 return;
2991
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002992 /* If the GPU is snooping the contents of the CPU cache,
2993 * we do not need to manually clear the CPU cache lines. However,
2994 * the caches are only snooped when the render cache is
2995 * flushed/invalidated. As we always have to emit invalidations
2996 * and flushes when moving into and out of the RENDER domain, correct
2997 * snooping behaviour occurs naturally as the result of our domain
2998 * tracking.
2999 */
3000 if (obj->cache_level != I915_CACHE_NONE)
3001 return;
3002
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003003 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003004
Chris Wilson05394f32010-11-08 19:18:58 +00003005 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003006}
3007
Eric Anholte47c68e2008-11-14 13:35:19 -08003008/** Flushes the GTT write domain for the object if it's dirty. */
3009static void
Chris Wilson05394f32010-11-08 19:18:58 +00003010i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003011{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003012 uint32_t old_write_domain;
3013
Chris Wilson05394f32010-11-08 19:18:58 +00003014 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003015 return;
3016
Chris Wilson63256ec2011-01-04 18:42:07 +00003017 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003018 * to it immediately go to main memory as far as we know, so there's
3019 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003020 *
3021 * However, we do have to enforce the order so that all writes through
3022 * the GTT land before any writes to the device, such as updates to
3023 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003024 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003025 wmb();
3026
Chris Wilson05394f32010-11-08 19:18:58 +00003027 old_write_domain = obj->base.write_domain;
3028 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003029
3030 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003031 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003032 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003033}
3034
3035/** Flushes the CPU write domain for the object if it's dirty. */
3036static void
Chris Wilson05394f32010-11-08 19:18:58 +00003037i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003038{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003039 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003040
Chris Wilson05394f32010-11-08 19:18:58 +00003041 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003042 return;
3043
3044 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01003045 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00003046 old_write_domain = obj->base.write_domain;
3047 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003048
3049 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003050 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003051 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003052}
3053
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003054/**
3055 * Moves a single object to the GTT read, and possibly write domain.
3056 *
3057 * This function returns when the move is complete, including waiting on
3058 * flushes to occur.
3059 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003060int
Chris Wilson20217462010-11-23 15:26:33 +00003061i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003062{
Chris Wilson8325a092012-04-24 15:52:35 +01003063 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003064 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003065 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003066
Eric Anholt02354392008-11-26 13:58:13 -08003067 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003068 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003069 return -EINVAL;
3070
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003071 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3072 return 0;
3073
Chris Wilson0201f1e2012-07-20 12:41:01 +01003074 ret = i915_gem_object_wait_rendering(obj, !write);
3075 if (ret)
3076 return ret;
Chris Wilson2dafb1e2010-06-07 14:03:05 +01003077
Chris Wilson72133422010-09-13 23:56:38 +01003078 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003079
Chris Wilson05394f32010-11-08 19:18:58 +00003080 old_write_domain = obj->base.write_domain;
3081 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003082
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003083 /* It should now be out of any other write domains, and we can update
3084 * the domain values for our changes.
3085 */
Chris Wilson05394f32010-11-08 19:18:58 +00003086 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3087 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003088 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003089 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3090 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3091 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003092 }
3093
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003094 trace_i915_gem_object_change_domain(obj,
3095 old_read_domains,
3096 old_write_domain);
3097
Chris Wilson8325a092012-04-24 15:52:35 +01003098 /* And bump the LRU for this access */
3099 if (i915_gem_object_is_inactive(obj))
3100 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3101
Eric Anholte47c68e2008-11-14 13:35:19 -08003102 return 0;
3103}
3104
Chris Wilsone4ffd172011-04-04 09:44:39 +01003105int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3106 enum i915_cache_level cache_level)
3107{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003108 struct drm_device *dev = obj->base.dev;
3109 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003110 int ret;
3111
3112 if (obj->cache_level == cache_level)
3113 return 0;
3114
3115 if (obj->pin_count) {
3116 DRM_DEBUG("can not change the cache level of pinned objects\n");
3117 return -EBUSY;
3118 }
3119
Chris Wilson42d6ab42012-07-26 11:49:32 +01003120 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3121 ret = i915_gem_object_unbind(obj);
3122 if (ret)
3123 return ret;
3124 }
3125
Chris Wilsone4ffd172011-04-04 09:44:39 +01003126 if (obj->gtt_space) {
3127 ret = i915_gem_object_finish_gpu(obj);
3128 if (ret)
3129 return ret;
3130
3131 i915_gem_object_finish_gtt(obj);
3132
3133 /* Before SandyBridge, you could not use tiling or fence
3134 * registers with snooped memory, so relinquish any fences
3135 * currently pointing to our region in the aperture.
3136 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003137 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003138 ret = i915_gem_object_put_fence(obj);
3139 if (ret)
3140 return ret;
3141 }
3142
Daniel Vetter74898d72012-02-15 23:50:22 +01003143 if (obj->has_global_gtt_mapping)
3144 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003145 if (obj->has_aliasing_ppgtt_mapping)
3146 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3147 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003148
3149 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003150 }
3151
3152 if (cache_level == I915_CACHE_NONE) {
3153 u32 old_read_domains, old_write_domain;
3154
3155 /* If we're coming from LLC cached, then we haven't
3156 * actually been tracking whether the data is in the
3157 * CPU cache or not, since we only allow one bit set
3158 * in obj->write_domain and have been skipping the clflushes.
3159 * Just set it to the CPU cache for now.
3160 */
3161 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3162 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3163
3164 old_read_domains = obj->base.read_domains;
3165 old_write_domain = obj->base.write_domain;
3166
3167 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3168 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3169
3170 trace_i915_gem_object_change_domain(obj,
3171 old_read_domains,
3172 old_write_domain);
3173 }
3174
3175 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003176 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003177 return 0;
3178}
3179
Chris Wilsone6994ae2012-07-10 10:27:08 +01003180int i915_gem_get_cacheing_ioctl(struct drm_device *dev, void *data,
3181 struct drm_file *file)
3182{
3183 struct drm_i915_gem_cacheing *args = data;
3184 struct drm_i915_gem_object *obj;
3185 int ret;
3186
3187 ret = i915_mutex_lock_interruptible(dev);
3188 if (ret)
3189 return ret;
3190
3191 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3192 if (&obj->base == NULL) {
3193 ret = -ENOENT;
3194 goto unlock;
3195 }
3196
3197 args->cacheing = obj->cache_level != I915_CACHE_NONE;
3198
3199 drm_gem_object_unreference(&obj->base);
3200unlock:
3201 mutex_unlock(&dev->struct_mutex);
3202 return ret;
3203}
3204
3205int i915_gem_set_cacheing_ioctl(struct drm_device *dev, void *data,
3206 struct drm_file *file)
3207{
3208 struct drm_i915_gem_cacheing *args = data;
3209 struct drm_i915_gem_object *obj;
3210 enum i915_cache_level level;
3211 int ret;
3212
3213 ret = i915_mutex_lock_interruptible(dev);
3214 if (ret)
3215 return ret;
3216
3217 switch (args->cacheing) {
3218 case I915_CACHEING_NONE:
3219 level = I915_CACHE_NONE;
3220 break;
3221 case I915_CACHEING_CACHED:
3222 level = I915_CACHE_LLC;
3223 break;
3224 default:
3225 return -EINVAL;
3226 }
3227
3228 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3229 if (&obj->base == NULL) {
3230 ret = -ENOENT;
3231 goto unlock;
3232 }
3233
3234 ret = i915_gem_object_set_cache_level(obj, level);
3235
3236 drm_gem_object_unreference(&obj->base);
3237unlock:
3238 mutex_unlock(&dev->struct_mutex);
3239 return ret;
3240}
3241
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003242/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003243 * Prepare buffer for display plane (scanout, cursors, etc).
3244 * Can be called from an uninterruptible phase (modesetting) and allows
3245 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003246 */
3247int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003248i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3249 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003250 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003251{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003252 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003253 int ret;
3254
Chris Wilson0be73282010-12-06 14:36:27 +00003255 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003256 ret = i915_gem_object_sync(obj, pipelined);
3257 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003258 return ret;
3259 }
3260
Eric Anholta7ef0642011-03-29 16:59:54 -07003261 /* The display engine is not coherent with the LLC cache on gen6. As
3262 * a result, we make sure that the pinning that is about to occur is
3263 * done with uncached PTEs. This is lowest common denominator for all
3264 * chipsets.
3265 *
3266 * However for gen6+, we could do better by using the GFDT bit instead
3267 * of uncaching, which would allow us to flush all the LLC-cached data
3268 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3269 */
3270 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3271 if (ret)
3272 return ret;
3273
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003274 /* As the user may map the buffer once pinned in the display plane
3275 * (e.g. libkms for the bootup splash), we have to ensure that we
3276 * always use map_and_fenceable for all scanout buffers.
3277 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003278 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003279 if (ret)
3280 return ret;
3281
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003282 i915_gem_object_flush_cpu_write_domain(obj);
3283
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003284 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003285 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003286
3287 /* It should now be out of any other write domains, and we can update
3288 * the domain values for our changes.
3289 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003290 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003291 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003292
3293 trace_i915_gem_object_change_domain(obj,
3294 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003295 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003296
3297 return 0;
3298}
3299
Chris Wilson85345512010-11-13 09:49:11 +00003300int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003301i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003302{
Chris Wilson88241782011-01-07 17:09:48 +00003303 int ret;
3304
Chris Wilsona8198ee2011-04-13 22:04:09 +01003305 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003306 return 0;
3307
Chris Wilson0201f1e2012-07-20 12:41:01 +01003308 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003309 if (ret)
3310 return ret;
3311
Chris Wilsona8198ee2011-04-13 22:04:09 +01003312 /* Ensure that we invalidate the GPU's caches and TLBs. */
3313 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003314 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003315}
3316
Eric Anholte47c68e2008-11-14 13:35:19 -08003317/**
3318 * Moves a single object to the CPU read, and possibly write domain.
3319 *
3320 * This function returns when the move is complete, including waiting on
3321 * flushes to occur.
3322 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003323int
Chris Wilson919926a2010-11-12 13:42:53 +00003324i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003325{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003326 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003327 int ret;
3328
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003329 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3330 return 0;
3331
Chris Wilson0201f1e2012-07-20 12:41:01 +01003332 ret = i915_gem_object_wait_rendering(obj, !write);
3333 if (ret)
3334 return ret;
Eric Anholte47c68e2008-11-14 13:35:19 -08003335
3336 i915_gem_object_flush_gtt_write_domain(obj);
3337
Chris Wilson05394f32010-11-08 19:18:58 +00003338 old_write_domain = obj->base.write_domain;
3339 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003340
Eric Anholte47c68e2008-11-14 13:35:19 -08003341 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003342 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003343 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003344
Chris Wilson05394f32010-11-08 19:18:58 +00003345 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003346 }
3347
3348 /* It should now be out of any other write domains, and we can update
3349 * the domain values for our changes.
3350 */
Chris Wilson05394f32010-11-08 19:18:58 +00003351 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003352
3353 /* If we're writing through the CPU, then the GPU read domains will
3354 * need to be invalidated at next use.
3355 */
3356 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003357 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3358 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003359 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003360
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003361 trace_i915_gem_object_change_domain(obj,
3362 old_read_domains,
3363 old_write_domain);
3364
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003365 return 0;
3366}
3367
Eric Anholt673a3942008-07-30 12:06:12 -07003368/* Throttle our rendering by waiting until the ring has completed our requests
3369 * emitted over 20 msec ago.
3370 *
Eric Anholtb9624422009-06-03 07:27:35 +00003371 * Note that if we were to use the current jiffies each time around the loop,
3372 * we wouldn't escape the function with any frames outstanding if the time to
3373 * render a frame was over 20ms.
3374 *
Eric Anholt673a3942008-07-30 12:06:12 -07003375 * This should get us reasonable parallelism between CPU and GPU but also
3376 * relatively low latency when blocking on a particular request to finish.
3377 */
3378static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003379i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003380{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003381 struct drm_i915_private *dev_priv = dev->dev_private;
3382 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003383 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003384 struct drm_i915_gem_request *request;
3385 struct intel_ring_buffer *ring = NULL;
3386 u32 seqno = 0;
3387 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003388
Chris Wilsone110e8d2011-01-26 15:39:14 +00003389 if (atomic_read(&dev_priv->mm.wedged))
3390 return -EIO;
3391
Chris Wilson1c255952010-09-26 11:03:27 +01003392 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003393 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003394 if (time_after_eq(request->emitted_jiffies, recent_enough))
3395 break;
3396
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003397 ring = request->ring;
3398 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003399 }
Chris Wilson1c255952010-09-26 11:03:27 +01003400 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003401
3402 if (seqno == 0)
3403 return 0;
3404
Ben Widawsky5c81fe852012-05-24 15:03:08 -07003405 ret = __wait_seqno(ring, seqno, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003406 if (ret == 0)
3407 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003408
Eric Anholt673a3942008-07-30 12:06:12 -07003409 return ret;
3410}
3411
Eric Anholt673a3942008-07-30 12:06:12 -07003412int
Chris Wilson05394f32010-11-08 19:18:58 +00003413i915_gem_object_pin(struct drm_i915_gem_object *obj,
3414 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003415 bool map_and_fenceable,
3416 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003417{
Eric Anholt673a3942008-07-30 12:06:12 -07003418 int ret;
3419
Chris Wilson05394f32010-11-08 19:18:58 +00003420 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003421
Chris Wilson05394f32010-11-08 19:18:58 +00003422 if (obj->gtt_space != NULL) {
3423 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3424 (map_and_fenceable && !obj->map_and_fenceable)) {
3425 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003426 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003427 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3428 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003429 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003430 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003431 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003432 ret = i915_gem_object_unbind(obj);
3433 if (ret)
3434 return ret;
3435 }
3436 }
3437
Chris Wilson05394f32010-11-08 19:18:58 +00003438 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003439 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003440 map_and_fenceable,
3441 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003442 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003443 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003444 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003445
Daniel Vetter74898d72012-02-15 23:50:22 +01003446 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3447 i915_gem_gtt_bind_object(obj, obj->cache_level);
3448
Chris Wilson1b502472012-04-24 15:47:30 +01003449 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003450 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003451
3452 return 0;
3453}
3454
3455void
Chris Wilson05394f32010-11-08 19:18:58 +00003456i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003457{
Chris Wilson05394f32010-11-08 19:18:58 +00003458 BUG_ON(obj->pin_count == 0);
3459 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003460
Chris Wilson1b502472012-04-24 15:47:30 +01003461 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003462 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003463}
3464
3465int
3466i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003467 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003468{
3469 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003470 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003471 int ret;
3472
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003473 ret = i915_mutex_lock_interruptible(dev);
3474 if (ret)
3475 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003476
Chris Wilson05394f32010-11-08 19:18:58 +00003477 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003478 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003479 ret = -ENOENT;
3480 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003481 }
Eric Anholt673a3942008-07-30 12:06:12 -07003482
Chris Wilson05394f32010-11-08 19:18:58 +00003483 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003484 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003485 ret = -EINVAL;
3486 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003487 }
3488
Chris Wilson05394f32010-11-08 19:18:58 +00003489 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003490 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3491 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003492 ret = -EINVAL;
3493 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003494 }
3495
Chris Wilson05394f32010-11-08 19:18:58 +00003496 obj->user_pin_count++;
3497 obj->pin_filp = file;
3498 if (obj->user_pin_count == 1) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003499 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003500 if (ret)
3501 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003502 }
3503
3504 /* XXX - flush the CPU caches for pinned objects
3505 * as the X server doesn't manage domains yet
3506 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003507 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003508 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003509out:
Chris Wilson05394f32010-11-08 19:18:58 +00003510 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003511unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003512 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003513 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003514}
3515
3516int
3517i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003518 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003519{
3520 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003521 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003522 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003523
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003524 ret = i915_mutex_lock_interruptible(dev);
3525 if (ret)
3526 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003527
Chris Wilson05394f32010-11-08 19:18:58 +00003528 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003529 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003530 ret = -ENOENT;
3531 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003532 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003533
Chris Wilson05394f32010-11-08 19:18:58 +00003534 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003535 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3536 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003537 ret = -EINVAL;
3538 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003539 }
Chris Wilson05394f32010-11-08 19:18:58 +00003540 obj->user_pin_count--;
3541 if (obj->user_pin_count == 0) {
3542 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003543 i915_gem_object_unpin(obj);
3544 }
Eric Anholt673a3942008-07-30 12:06:12 -07003545
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003546out:
Chris Wilson05394f32010-11-08 19:18:58 +00003547 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003548unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003549 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003550 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003551}
3552
3553int
3554i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003555 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003556{
3557 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003558 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003559 int ret;
3560
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003561 ret = i915_mutex_lock_interruptible(dev);
3562 if (ret)
3563 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003564
Chris Wilson05394f32010-11-08 19:18:58 +00003565 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003566 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003567 ret = -ENOENT;
3568 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003569 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003570
Chris Wilson0be555b2010-08-04 15:36:30 +01003571 /* Count all active objects as busy, even if they are currently not used
3572 * by the gpu. Users of this interface expect objects to eventually
3573 * become non-busy without any further actions, therefore emit any
3574 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003575 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003576 ret = i915_gem_object_flush_active(obj);
3577
Chris Wilson05394f32010-11-08 19:18:58 +00003578 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003579 if (obj->ring) {
3580 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3581 args->busy |= intel_ring_flag(obj->ring) << 16;
3582 }
Eric Anholt673a3942008-07-30 12:06:12 -07003583
Chris Wilson05394f32010-11-08 19:18:58 +00003584 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003585unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003586 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003587 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003588}
3589
3590int
3591i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3592 struct drm_file *file_priv)
3593{
Akshay Joshi0206e352011-08-16 15:34:10 -04003594 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003595}
3596
Chris Wilson3ef94da2009-09-14 16:50:29 +01003597int
3598i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3599 struct drm_file *file_priv)
3600{
3601 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003602 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003603 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003604
3605 switch (args->madv) {
3606 case I915_MADV_DONTNEED:
3607 case I915_MADV_WILLNEED:
3608 break;
3609 default:
3610 return -EINVAL;
3611 }
3612
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003613 ret = i915_mutex_lock_interruptible(dev);
3614 if (ret)
3615 return ret;
3616
Chris Wilson05394f32010-11-08 19:18:58 +00003617 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003618 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003619 ret = -ENOENT;
3620 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003621 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003622
Chris Wilson05394f32010-11-08 19:18:58 +00003623 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003624 ret = -EINVAL;
3625 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003626 }
3627
Chris Wilson05394f32010-11-08 19:18:58 +00003628 if (obj->madv != __I915_MADV_PURGED)
3629 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003630
Chris Wilson6c085a72012-08-20 11:40:46 +02003631 /* if the object is no longer attached, discard its backing storage */
3632 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003633 i915_gem_object_truncate(obj);
3634
Chris Wilson05394f32010-11-08 19:18:58 +00003635 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003636
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003637out:
Chris Wilson05394f32010-11-08 19:18:58 +00003638 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003639unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003640 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003641 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003642}
3643
Chris Wilson37e680a2012-06-07 15:38:42 +01003644void i915_gem_object_init(struct drm_i915_gem_object *obj,
3645 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003646{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003647 INIT_LIST_HEAD(&obj->mm_list);
3648 INIT_LIST_HEAD(&obj->gtt_list);
3649 INIT_LIST_HEAD(&obj->ring_list);
3650 INIT_LIST_HEAD(&obj->exec_list);
3651
Chris Wilson37e680a2012-06-07 15:38:42 +01003652 obj->ops = ops;
3653
Chris Wilson0327d6b2012-08-11 15:41:06 +01003654 obj->fence_reg = I915_FENCE_REG_NONE;
3655 obj->madv = I915_MADV_WILLNEED;
3656 /* Avoid an unnecessary call to unbind on the first bind. */
3657 obj->map_and_fenceable = true;
3658
3659 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3660}
3661
Chris Wilson37e680a2012-06-07 15:38:42 +01003662static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3663 .get_pages = i915_gem_object_get_pages_gtt,
3664 .put_pages = i915_gem_object_put_pages_gtt,
3665};
3666
Chris Wilson05394f32010-11-08 19:18:58 +00003667struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3668 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003669{
Daniel Vetterc397b902010-04-09 19:05:07 +00003670 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003671 struct address_space *mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003672 u32 mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003673
3674 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3675 if (obj == NULL)
3676 return NULL;
3677
3678 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3679 kfree(obj);
3680 return NULL;
3681 }
3682
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003683 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3684 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3685 /* 965gm cannot relocate objects above 4GiB. */
3686 mask &= ~__GFP_HIGHMEM;
3687 mask |= __GFP_DMA32;
3688 }
3689
Hugh Dickins5949eac2011-06-27 16:18:18 -07003690 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003691 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003692
Chris Wilson37e680a2012-06-07 15:38:42 +01003693 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003694
Daniel Vetterc397b902010-04-09 19:05:07 +00003695 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3696 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3697
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003698 if (HAS_LLC(dev)) {
3699 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003700 * cache) for about a 10% performance improvement
3701 * compared to uncached. Graphics requests other than
3702 * display scanout are coherent with the CPU in
3703 * accessing this cache. This means in this mode we
3704 * don't need to clflush on the CPU side, and on the
3705 * GPU side we only need to flush internal caches to
3706 * get data visible to the CPU.
3707 *
3708 * However, we maintain the display planes as UC, and so
3709 * need to rebind when first used as such.
3710 */
3711 obj->cache_level = I915_CACHE_LLC;
3712 } else
3713 obj->cache_level = I915_CACHE_NONE;
3714
Chris Wilson05394f32010-11-08 19:18:58 +00003715 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003716}
3717
Eric Anholt673a3942008-07-30 12:06:12 -07003718int i915_gem_init_object(struct drm_gem_object *obj)
3719{
Daniel Vetterc397b902010-04-09 19:05:07 +00003720 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003721
Eric Anholt673a3942008-07-30 12:06:12 -07003722 return 0;
3723}
3724
Chris Wilson1488fc02012-04-24 15:47:31 +01003725void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003726{
Chris Wilson1488fc02012-04-24 15:47:31 +01003727 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003728 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003729 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003730
Chris Wilson26e12f892011-03-20 11:20:19 +00003731 trace_i915_gem_object_destroy(obj);
3732
Daniel Vetter1286ff72012-05-10 15:25:09 +02003733 if (gem_obj->import_attach)
3734 drm_prime_gem_destroy(gem_obj, obj->sg_table);
3735
Chris Wilson1488fc02012-04-24 15:47:31 +01003736 if (obj->phys_obj)
3737 i915_gem_detach_phys_object(dev, obj);
3738
3739 obj->pin_count = 0;
3740 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3741 bool was_interruptible;
3742
3743 was_interruptible = dev_priv->mm.interruptible;
3744 dev_priv->mm.interruptible = false;
3745
3746 WARN_ON(i915_gem_object_unbind(obj));
3747
3748 dev_priv->mm.interruptible = was_interruptible;
3749 }
3750
Chris Wilsona5570172012-09-04 21:02:54 +01003751 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003752 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003753 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003754
Chris Wilson05394f32010-11-08 19:18:58 +00003755 drm_gem_object_release(&obj->base);
3756 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003757
Chris Wilson05394f32010-11-08 19:18:58 +00003758 kfree(obj->bit_17);
3759 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003760}
3761
Jesse Barnes5669fca2009-02-17 15:13:31 -08003762int
Eric Anholt673a3942008-07-30 12:06:12 -07003763i915_gem_idle(struct drm_device *dev)
3764{
3765 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003766 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003767
Keith Packard6dbe2772008-10-14 21:41:13 -07003768 mutex_lock(&dev->struct_mutex);
3769
Chris Wilson87acb0a2010-10-19 10:13:00 +01003770 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003771 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003772 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003773 }
Eric Anholt673a3942008-07-30 12:06:12 -07003774
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003775 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003776 if (ret) {
3777 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003778 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003779 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003780 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003781
Chris Wilson29105cc2010-01-07 10:39:13 +00003782 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003783 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02003784 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003785
Chris Wilson312817a2010-11-22 11:50:11 +00003786 i915_gem_reset_fences(dev);
3787
Chris Wilson29105cc2010-01-07 10:39:13 +00003788 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3789 * We need to replace this with a semaphore, or something.
3790 * And not confound mm.suspended!
3791 */
3792 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003793 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003794
3795 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003796 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003797
Keith Packard6dbe2772008-10-14 21:41:13 -07003798 mutex_unlock(&dev->struct_mutex);
3799
Chris Wilson29105cc2010-01-07 10:39:13 +00003800 /* Cancel the retire work handler, which should be idle now. */
3801 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3802
Eric Anholt673a3942008-07-30 12:06:12 -07003803 return 0;
3804}
3805
Ben Widawskyb9524a12012-05-25 16:56:24 -07003806void i915_gem_l3_remap(struct drm_device *dev)
3807{
3808 drm_i915_private_t *dev_priv = dev->dev_private;
3809 u32 misccpctl;
3810 int i;
3811
3812 if (!IS_IVYBRIDGE(dev))
3813 return;
3814
3815 if (!dev_priv->mm.l3_remap_info)
3816 return;
3817
3818 misccpctl = I915_READ(GEN7_MISCCPCTL);
3819 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3820 POSTING_READ(GEN7_MISCCPCTL);
3821
3822 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3823 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
3824 if (remap && remap != dev_priv->mm.l3_remap_info[i/4])
3825 DRM_DEBUG("0x%x was already programmed to %x\n",
3826 GEN7_L3LOG_BASE + i, remap);
3827 if (remap && !dev_priv->mm.l3_remap_info[i/4])
3828 DRM_DEBUG_DRIVER("Clearing remapped register\n");
3829 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->mm.l3_remap_info[i/4]);
3830 }
3831
3832 /* Make sure all the writes land before disabling dop clock gating */
3833 POSTING_READ(GEN7_L3LOG_BASE);
3834
3835 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3836}
3837
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003838void i915_gem_init_swizzling(struct drm_device *dev)
3839{
3840 drm_i915_private_t *dev_priv = dev->dev_private;
3841
Daniel Vetter11782b02012-01-31 16:47:55 +01003842 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003843 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3844 return;
3845
3846 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3847 DISP_TILE_SURFACE_SWIZZLING);
3848
Daniel Vetter11782b02012-01-31 16:47:55 +01003849 if (IS_GEN5(dev))
3850 return;
3851
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003852 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3853 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003854 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003855 else
Daniel Vetter6b26c862012-04-24 14:04:12 +02003856 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003857}
Daniel Vettere21af882012-02-09 20:53:27 +01003858
3859void i915_gem_init_ppgtt(struct drm_device *dev)
3860{
3861 drm_i915_private_t *dev_priv = dev->dev_private;
3862 uint32_t pd_offset;
3863 struct intel_ring_buffer *ring;
Daniel Vetter55a254a2012-03-22 00:14:43 +01003864 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
3865 uint32_t __iomem *pd_addr;
3866 uint32_t pd_entry;
Daniel Vettere21af882012-02-09 20:53:27 +01003867 int i;
3868
3869 if (!dev_priv->mm.aliasing_ppgtt)
3870 return;
3871
Daniel Vetter55a254a2012-03-22 00:14:43 +01003872
3873 pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
3874 for (i = 0; i < ppgtt->num_pd_entries; i++) {
3875 dma_addr_t pt_addr;
3876
3877 if (dev_priv->mm.gtt->needs_dmar)
3878 pt_addr = ppgtt->pt_dma_addr[i];
3879 else
3880 pt_addr = page_to_phys(ppgtt->pt_pages[i]);
3881
3882 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
3883 pd_entry |= GEN6_PDE_VALID;
3884
3885 writel(pd_entry, pd_addr + i);
3886 }
3887 readl(pd_addr);
3888
3889 pd_offset = ppgtt->pd_offset;
Daniel Vettere21af882012-02-09 20:53:27 +01003890 pd_offset /= 64; /* in cachelines, */
3891 pd_offset <<= 16;
3892
3893 if (INTEL_INFO(dev)->gen == 6) {
Daniel Vetter48ecfa12012-04-11 20:42:40 +02003894 uint32_t ecochk, gab_ctl, ecobits;
3895
3896 ecobits = I915_READ(GAC_ECO_BITS);
3897 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
Daniel Vetterbe901a52012-04-11 20:42:39 +02003898
3899 gab_ctl = I915_READ(GAB_CTL);
3900 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
3901
3902 ecochk = I915_READ(GAM_ECOCHK);
Daniel Vettere21af882012-02-09 20:53:27 +01003903 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
3904 ECOCHK_PPGTT_CACHE64B);
Daniel Vetter6b26c862012-04-24 14:04:12 +02003905 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003906 } else if (INTEL_INFO(dev)->gen >= 7) {
3907 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
3908 /* GFX_MODE is per-ring on gen7+ */
3909 }
3910
Chris Wilsonb4519512012-05-11 14:29:30 +01003911 for_each_ring(ring, dev_priv, i) {
Daniel Vettere21af882012-02-09 20:53:27 +01003912 if (INTEL_INFO(dev)->gen >= 7)
3913 I915_WRITE(RING_MODE_GEN7(ring),
Daniel Vetter6b26c862012-04-24 14:04:12 +02003914 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Daniel Vettere21af882012-02-09 20:53:27 +01003915
3916 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
3917 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
3918 }
3919}
3920
Chris Wilson67b1b572012-07-05 23:49:40 +01003921static bool
3922intel_enable_blt(struct drm_device *dev)
3923{
3924 if (!HAS_BLT(dev))
3925 return false;
3926
3927 /* The blitter was dysfunctional on early prototypes */
3928 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3929 DRM_INFO("BLT not supported on this pre-production hardware;"
3930 " graphics performance will be degraded.\n");
3931 return false;
3932 }
3933
3934 return true;
3935}
3936
Eric Anholt673a3942008-07-30 12:06:12 -07003937int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003938i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003939{
3940 drm_i915_private_t *dev_priv = dev->dev_private;
3941 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003942
Daniel Vetter8ecd1a62012-06-07 15:56:03 +02003943 if (!intel_enable_gtt())
3944 return -EIO;
3945
Ben Widawskyb9524a12012-05-25 16:56:24 -07003946 i915_gem_l3_remap(dev);
3947
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003948 i915_gem_init_swizzling(dev);
3949
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003950 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003951 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003952 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003953
3954 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003955 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003956 if (ret)
3957 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003958 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003959
Chris Wilson67b1b572012-07-05 23:49:40 +01003960 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003961 ret = intel_init_blt_ring_buffer(dev);
3962 if (ret)
3963 goto cleanup_bsd_ring;
3964 }
3965
Chris Wilson6f392d5482010-08-07 11:01:22 +01003966 dev_priv->next_seqno = 1;
3967
Ben Widawsky254f9652012-06-04 14:42:42 -07003968 /*
3969 * XXX: There was some w/a described somewhere suggesting loading
3970 * contexts before PPGTT.
3971 */
3972 i915_gem_context_init(dev);
Daniel Vettere21af882012-02-09 20:53:27 +01003973 i915_gem_init_ppgtt(dev);
3974
Chris Wilson68f95ba2010-05-27 13:18:22 +01003975 return 0;
3976
Chris Wilson549f7362010-10-19 11:19:32 +01003977cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003978 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003979cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003980 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003981 return ret;
3982}
3983
Chris Wilson1070a422012-04-24 15:47:41 +01003984static bool
3985intel_enable_ppgtt(struct drm_device *dev)
3986{
3987 if (i915_enable_ppgtt >= 0)
3988 return i915_enable_ppgtt;
3989
3990#ifdef CONFIG_INTEL_IOMMU
3991 /* Disable ppgtt on SNB if VT-d is on. */
3992 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
3993 return false;
3994#endif
3995
3996 return true;
3997}
3998
3999int i915_gem_init(struct drm_device *dev)
4000{
4001 struct drm_i915_private *dev_priv = dev->dev_private;
4002 unsigned long gtt_size, mappable_size;
4003 int ret;
4004
4005 gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
4006 mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
4007
4008 mutex_lock(&dev->struct_mutex);
4009 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
4010 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
4011 * aperture accordingly when using aliasing ppgtt. */
4012 gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
4013
4014 i915_gem_init_global_gtt(dev, 0, mappable_size, gtt_size);
4015
4016 ret = i915_gem_init_aliasing_ppgtt(dev);
4017 if (ret) {
4018 mutex_unlock(&dev->struct_mutex);
4019 return ret;
4020 }
4021 } else {
4022 /* Let GEM Manage all of the aperture.
4023 *
4024 * However, leave one page at the end still bound to the scratch
4025 * page. There are a number of places where the hardware
4026 * apparently prefetches past the end of the object, and we've
4027 * seen multiple hangs with the GPU head pointer stuck in a
4028 * batchbuffer bound at the last page of the aperture. One page
4029 * should be enough to keep any prefetching inside of the
4030 * aperture.
4031 */
4032 i915_gem_init_global_gtt(dev, 0, mappable_size,
4033 gtt_size);
4034 }
4035
4036 ret = i915_gem_init_hw(dev);
4037 mutex_unlock(&dev->struct_mutex);
4038 if (ret) {
4039 i915_gem_cleanup_aliasing_ppgtt(dev);
4040 return ret;
4041 }
4042
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004043 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4044 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4045 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004046 return 0;
4047}
4048
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004049void
4050i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4051{
4052 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004053 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004054 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004055
Chris Wilsonb4519512012-05-11 14:29:30 +01004056 for_each_ring(ring, dev_priv, i)
4057 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004058}
4059
4060int
Eric Anholt673a3942008-07-30 12:06:12 -07004061i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4062 struct drm_file *file_priv)
4063{
4064 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004065 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004066
Jesse Barnes79e53942008-11-07 14:24:08 -08004067 if (drm_core_check_feature(dev, DRIVER_MODESET))
4068 return 0;
4069
Ben Gamariba1234d2009-09-14 17:48:47 -04004070 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004071 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004072 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004073 }
4074
Eric Anholt673a3942008-07-30 12:06:12 -07004075 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004076 dev_priv->mm.suspended = 0;
4077
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004078 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004079 if (ret != 0) {
4080 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004081 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004082 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004083
Chris Wilson69dc4982010-10-19 10:36:51 +01004084 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004085 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004086 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004087
Chris Wilson5f353082010-06-07 14:03:03 +01004088 ret = drm_irq_install(dev);
4089 if (ret)
4090 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004091
Eric Anholt673a3942008-07-30 12:06:12 -07004092 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004093
4094cleanup_ringbuffer:
4095 mutex_lock(&dev->struct_mutex);
4096 i915_gem_cleanup_ringbuffer(dev);
4097 dev_priv->mm.suspended = 1;
4098 mutex_unlock(&dev->struct_mutex);
4099
4100 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004101}
4102
4103int
4104i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4105 struct drm_file *file_priv)
4106{
Jesse Barnes79e53942008-11-07 14:24:08 -08004107 if (drm_core_check_feature(dev, DRIVER_MODESET))
4108 return 0;
4109
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004110 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004111 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004112}
4113
4114void
4115i915_gem_lastclose(struct drm_device *dev)
4116{
4117 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004118
Eric Anholte806b492009-01-22 09:56:58 -08004119 if (drm_core_check_feature(dev, DRIVER_MODESET))
4120 return;
4121
Keith Packard6dbe2772008-10-14 21:41:13 -07004122 ret = i915_gem_idle(dev);
4123 if (ret)
4124 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004125}
4126
Chris Wilson64193402010-10-24 12:38:05 +01004127static void
4128init_ring_lists(struct intel_ring_buffer *ring)
4129{
4130 INIT_LIST_HEAD(&ring->active_list);
4131 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004132}
4133
Eric Anholt673a3942008-07-30 12:06:12 -07004134void
4135i915_gem_load(struct drm_device *dev)
4136{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004137 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004138 drm_i915_private_t *dev_priv = dev->dev_private;
4139
Chris Wilson69dc4982010-10-19 10:36:51 +01004140 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004141 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004142 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4143 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004144 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004145 for (i = 0; i < I915_NUM_RINGS; i++)
4146 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004147 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004148 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004149 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4150 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004151 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004152
Dave Airlie94400122010-07-20 13:15:31 +10004153 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4154 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004155 I915_WRITE(MI_ARB_STATE,
4156 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004157 }
4158
Chris Wilson72bfa192010-12-19 11:42:05 +00004159 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4160
Jesse Barnesde151cf2008-11-12 10:03:55 -08004161 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004162 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4163 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004164
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004165 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004166 dev_priv->num_fence_regs = 16;
4167 else
4168 dev_priv->num_fence_regs = 8;
4169
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004170 /* Initialize fence registers to zero */
Chris Wilsonada726c2012-04-17 15:31:32 +01004171 i915_gem_reset_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004172
Eric Anholt673a3942008-07-30 12:06:12 -07004173 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004174 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004175
Chris Wilsonce453d82011-02-21 14:43:56 +00004176 dev_priv->mm.interruptible = true;
4177
Chris Wilson17250b72010-10-28 12:51:39 +01004178 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4179 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4180 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004181}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004182
4183/*
4184 * Create a physically contiguous memory object for this object
4185 * e.g. for cursor + overlay regs
4186 */
Chris Wilson995b6762010-08-20 13:23:26 +01004187static int i915_gem_init_phys_object(struct drm_device *dev,
4188 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004189{
4190 drm_i915_private_t *dev_priv = dev->dev_private;
4191 struct drm_i915_gem_phys_object *phys_obj;
4192 int ret;
4193
4194 if (dev_priv->mm.phys_objs[id - 1] || !size)
4195 return 0;
4196
Eric Anholt9a298b22009-03-24 12:23:04 -07004197 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004198 if (!phys_obj)
4199 return -ENOMEM;
4200
4201 phys_obj->id = id;
4202
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004203 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004204 if (!phys_obj->handle) {
4205 ret = -ENOMEM;
4206 goto kfree_obj;
4207 }
4208#ifdef CONFIG_X86
4209 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4210#endif
4211
4212 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4213
4214 return 0;
4215kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004216 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004217 return ret;
4218}
4219
Chris Wilson995b6762010-08-20 13:23:26 +01004220static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004221{
4222 drm_i915_private_t *dev_priv = dev->dev_private;
4223 struct drm_i915_gem_phys_object *phys_obj;
4224
4225 if (!dev_priv->mm.phys_objs[id - 1])
4226 return;
4227
4228 phys_obj = dev_priv->mm.phys_objs[id - 1];
4229 if (phys_obj->cur_obj) {
4230 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4231 }
4232
4233#ifdef CONFIG_X86
4234 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4235#endif
4236 drm_pci_free(dev, phys_obj->handle);
4237 kfree(phys_obj);
4238 dev_priv->mm.phys_objs[id - 1] = NULL;
4239}
4240
4241void i915_gem_free_all_phys_object(struct drm_device *dev)
4242{
4243 int i;
4244
Dave Airlie260883c2009-01-22 17:58:49 +10004245 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004246 i915_gem_free_phys_object(dev, i);
4247}
4248
4249void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004250 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004251{
Chris Wilson05394f32010-11-08 19:18:58 +00004252 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004253 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004254 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004255 int page_count;
4256
Chris Wilson05394f32010-11-08 19:18:58 +00004257 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004258 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004259 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004260
Chris Wilson05394f32010-11-08 19:18:58 +00004261 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004262 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004263 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004264 if (!IS_ERR(page)) {
4265 char *dst = kmap_atomic(page);
4266 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4267 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004268
Chris Wilsone5281cc2010-10-28 13:45:36 +01004269 drm_clflush_pages(&page, 1);
4270
4271 set_page_dirty(page);
4272 mark_page_accessed(page);
4273 page_cache_release(page);
4274 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004275 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01004276 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01004277
Chris Wilson05394f32010-11-08 19:18:58 +00004278 obj->phys_obj->cur_obj = NULL;
4279 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004280}
4281
4282int
4283i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004284 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004285 int id,
4286 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004287{
Chris Wilson05394f32010-11-08 19:18:58 +00004288 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004289 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004290 int ret = 0;
4291 int page_count;
4292 int i;
4293
4294 if (id > I915_MAX_PHYS_OBJECT)
4295 return -EINVAL;
4296
Chris Wilson05394f32010-11-08 19:18:58 +00004297 if (obj->phys_obj) {
4298 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004299 return 0;
4300 i915_gem_detach_phys_object(dev, obj);
4301 }
4302
Dave Airlie71acb5e2008-12-30 20:31:46 +10004303 /* create a new object */
4304 if (!dev_priv->mm.phys_objs[id - 1]) {
4305 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004306 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004307 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004308 DRM_ERROR("failed to init phys object %d size: %zu\n",
4309 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004310 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004311 }
4312 }
4313
4314 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004315 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4316 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004317
Chris Wilson05394f32010-11-08 19:18:58 +00004318 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004319
4320 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004321 struct page *page;
4322 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004323
Hugh Dickins5949eac2011-06-27 16:18:18 -07004324 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004325 if (IS_ERR(page))
4326 return PTR_ERR(page);
4327
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004328 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004329 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004330 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004331 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004332
4333 mark_page_accessed(page);
4334 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004335 }
4336
4337 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004338}
4339
4340static int
Chris Wilson05394f32010-11-08 19:18:58 +00004341i915_gem_phys_pwrite(struct drm_device *dev,
4342 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004343 struct drm_i915_gem_pwrite *args,
4344 struct drm_file *file_priv)
4345{
Chris Wilson05394f32010-11-08 19:18:58 +00004346 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004347 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004348
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004349 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4350 unsigned long unwritten;
4351
4352 /* The physical object once assigned is fixed for the lifetime
4353 * of the obj, so we can safely drop the lock and continue
4354 * to access vaddr.
4355 */
4356 mutex_unlock(&dev->struct_mutex);
4357 unwritten = copy_from_user(vaddr, user_data, args->size);
4358 mutex_lock(&dev->struct_mutex);
4359 if (unwritten)
4360 return -EFAULT;
4361 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004362
Daniel Vetter40ce6572010-11-05 18:12:18 +01004363 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10004364 return 0;
4365}
Eric Anholtb9624422009-06-03 07:27:35 +00004366
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004367void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004368{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004369 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004370
4371 /* Clean up our request list when the client is going away, so that
4372 * later retire_requests won't dereference our soon-to-be-gone
4373 * file_priv.
4374 */
Chris Wilson1c255952010-09-26 11:03:27 +01004375 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004376 while (!list_empty(&file_priv->mm.request_list)) {
4377 struct drm_i915_gem_request *request;
4378
4379 request = list_first_entry(&file_priv->mm.request_list,
4380 struct drm_i915_gem_request,
4381 client_list);
4382 list_del(&request->client_list);
4383 request->file_priv = NULL;
4384 }
Chris Wilson1c255952010-09-26 11:03:27 +01004385 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004386}
Chris Wilson31169712009-09-14 16:50:28 +01004387
Chris Wilson31169712009-09-14 16:50:28 +01004388static int
Ying Han1495f232011-05-24 17:12:27 -07004389i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004390{
Chris Wilson17250b72010-10-28 12:51:39 +01004391 struct drm_i915_private *dev_priv =
4392 container_of(shrinker,
4393 struct drm_i915_private,
4394 mm.inactive_shrinker);
4395 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004396 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004397 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01004398 int cnt;
4399
4400 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01004401 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01004402
Chris Wilson6c085a72012-08-20 11:40:46 +02004403 if (nr_to_scan) {
4404 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4405 if (nr_to_scan > 0)
4406 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004407 }
4408
Chris Wilson17250b72010-10-28 12:51:39 +01004409 cnt = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02004410 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004411 if (obj->pages_pin_count == 0)
4412 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson6c085a72012-08-20 11:40:46 +02004413 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004414 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004415 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004416
Chris Wilson17250b72010-10-28 12:51:39 +01004417 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004418 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004419}