blob: 79b4ca5dc65f291067554e6a40e0ec13ce69a9b8 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Oscar Mateo48d82382014-07-24 17:04:23 +010036bool
37intel_ring_initialized(struct intel_engine_cs *ring)
38{
39 struct drm_device *dev = ring->dev;
Chris Wilson18393f62014-04-09 09:19:40 +010040
Oscar Mateo48d82382014-07-24 17:04:23 +010041 if (!dev)
42 return false;
43
44 if (i915.enable_execlists) {
45 struct intel_context *dctx = ring->default_context;
46 struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
47
48 return ringbuf->obj;
49 } else
50 return ring->buffer && ring->buffer->obj;
51}
52
Oscar Mateo82e104c2014-07-24 17:04:26 +010053int __intel_ring_space(int head, int tail, int size)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010054{
Dave Gordon4f547412014-11-27 11:22:48 +000055 int space = head - tail;
56 if (space <= 0)
Chris Wilson1cf0ba12014-05-05 09:07:33 +010057 space += size;
Dave Gordon4f547412014-11-27 11:22:48 +000058 return space - I915_RING_FREE_SPACE;
Chris Wilson1cf0ba12014-05-05 09:07:33 +010059}
60
Dave Gordonebd0fd42014-11-27 11:22:49 +000061void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
62{
63 if (ringbuf->last_retired_head != -1) {
64 ringbuf->head = ringbuf->last_retired_head;
65 ringbuf->last_retired_head = -1;
66 }
67
68 ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
69 ringbuf->tail, ringbuf->size);
70}
71
Oscar Mateo82e104c2014-07-24 17:04:26 +010072int intel_ring_space(struct intel_ringbuffer *ringbuf)
Chris Wilsonc7dca472011-01-20 17:00:10 +000073{
Dave Gordonebd0fd42014-11-27 11:22:49 +000074 intel_ring_update_space(ringbuf);
75 return ringbuf->space;
Chris Wilsonc7dca472011-01-20 17:00:10 +000076}
77
Oscar Mateo82e104c2014-07-24 17:04:26 +010078bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010079{
80 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020081 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
82}
Chris Wilson09246732013-08-10 22:16:32 +010083
Oscar Mateoa4872ba2014-05-22 14:13:33 +010084void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020085{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010086 struct intel_ringbuffer *ringbuf = ring->buffer;
87 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020088 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010089 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010090 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010091}
92
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000093static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010094gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010095 u32 invalidate_domains,
96 u32 flush_domains)
97{
98 u32 cmd;
99 int ret;
100
101 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +0200102 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100103 cmd |= MI_NO_WRITE_FLUSH;
104
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107
108 ret = intel_ring_begin(ring, 2);
109 if (ret)
110 return ret;
111
112 intel_ring_emit(ring, cmd);
113 intel_ring_emit(ring, MI_NOOP);
114 intel_ring_advance(ring);
115
116 return 0;
117}
118
119static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100120gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100121 u32 invalidate_domains,
122 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700123{
Chris Wilson78501ea2010-10-27 12:18:21 +0100124 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100125 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000126 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100127
Chris Wilson36d527d2011-03-19 22:26:49 +0000128 /*
129 * read/write caches:
130 *
131 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
132 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
133 * also flushed at 2d versus 3d pipeline switches.
134 *
135 * read-only caches:
136 *
137 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
138 * MI_READ_FLUSH is set, and is always flushed on 965.
139 *
140 * I915_GEM_DOMAIN_COMMAND may not exist?
141 *
142 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
143 * invalidated when MI_EXE_FLUSH is set.
144 *
145 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
146 * invalidated with every MI_FLUSH.
147 *
148 * TLBs:
149 *
150 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
151 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
152 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
153 * are flushed at any MI_FLUSH.
154 */
155
156 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100157 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000158 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000159 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
160 cmd |= MI_EXE_FLUSH;
161
162 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
163 (IS_G4X(dev) || IS_GEN5(dev)))
164 cmd |= MI_INVALIDATE_ISP;
165
166 ret = intel_ring_begin(ring, 2);
167 if (ret)
168 return ret;
169
170 intel_ring_emit(ring, cmd);
171 intel_ring_emit(ring, MI_NOOP);
172 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000173
174 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175}
176
Jesse Barnes8d315282011-10-16 10:23:31 +0200177/**
178 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
179 * implementing two workarounds on gen6. From section 1.4.7.1
180 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
181 *
182 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
183 * produced by non-pipelined state commands), software needs to first
184 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
185 * 0.
186 *
187 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
188 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
189 *
190 * And the workaround for these two requires this workaround first:
191 *
192 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
193 * BEFORE the pipe-control with a post-sync op and no write-cache
194 * flushes.
195 *
196 * And this last workaround is tricky because of the requirements on
197 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
198 * volume 2 part 1:
199 *
200 * "1 of the following must also be set:
201 * - Render Target Cache Flush Enable ([12] of DW1)
202 * - Depth Cache Flush Enable ([0] of DW1)
203 * - Stall at Pixel Scoreboard ([1] of DW1)
204 * - Depth Stall ([13] of DW1)
205 * - Post-Sync Operation ([13] of DW1)
206 * - Notify Enable ([8] of DW1)"
207 *
208 * The cache flushes require the workaround flush that triggered this
209 * one, so we can't use it. Depth stall would trigger the same.
210 * Post-sync nonzero is what triggered this second workaround, so we
211 * can't use that one either. Notify enable is IRQs, which aren't
212 * really our business. That leaves only stall at scoreboard.
213 */
214static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100215intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200216{
Chris Wilson18393f62014-04-09 09:19:40 +0100217 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200218 int ret;
219
220
221 ret = intel_ring_begin(ring, 6);
222 if (ret)
223 return ret;
224
225 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
226 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
227 PIPE_CONTROL_STALL_AT_SCOREBOARD);
228 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
229 intel_ring_emit(ring, 0); /* low dword */
230 intel_ring_emit(ring, 0); /* high dword */
231 intel_ring_emit(ring, MI_NOOP);
232 intel_ring_advance(ring);
233
234 ret = intel_ring_begin(ring, 6);
235 if (ret)
236 return ret;
237
238 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
239 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
240 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
241 intel_ring_emit(ring, 0);
242 intel_ring_emit(ring, 0);
243 intel_ring_emit(ring, MI_NOOP);
244 intel_ring_advance(ring);
245
246 return 0;
247}
248
249static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100250gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200251 u32 invalidate_domains, u32 flush_domains)
252{
253 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100254 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200255 int ret;
256
Paulo Zanonib3111502012-08-17 18:35:42 -0300257 /* Force SNB workarounds for PIPE_CONTROL flushes */
258 ret = intel_emit_post_sync_nonzero_flush(ring);
259 if (ret)
260 return ret;
261
Jesse Barnes8d315282011-10-16 10:23:31 +0200262 /* Just flush everything. Experiments have shown that reducing the
263 * number of bits based on the write domains has little performance
264 * impact.
265 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100266 if (flush_domains) {
267 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
268 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
269 /*
270 * Ensure that any following seqno writes only happen
271 * when the render cache is indeed flushed.
272 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200273 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100274 }
275 if (invalidate_domains) {
276 flags |= PIPE_CONTROL_TLB_INVALIDATE;
277 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
278 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
279 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
280 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
281 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
282 /*
283 * TLB invalidate requires a post-sync write.
284 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700285 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100286 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200287
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100288 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200289 if (ret)
290 return ret;
291
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100292 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200293 intel_ring_emit(ring, flags);
294 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100295 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200296 intel_ring_advance(ring);
297
298 return 0;
299}
300
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100301static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100302gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300303{
304 int ret;
305
306 ret = intel_ring_begin(ring, 4);
307 if (ret)
308 return ret;
309
310 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
311 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
312 PIPE_CONTROL_STALL_AT_SCOREBOARD);
313 intel_ring_emit(ring, 0);
314 intel_ring_emit(ring, 0);
315 intel_ring_advance(ring);
316
317 return 0;
318}
319
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100320static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300321{
322 int ret;
323
324 if (!ring->fbc_dirty)
325 return 0;
326
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200327 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300328 if (ret)
329 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300330 /* WaFbcNukeOn3DBlt:ivb/hsw */
331 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
332 intel_ring_emit(ring, MSG_FBC_REND_STATE);
333 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200334 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
335 intel_ring_emit(ring, MSG_FBC_REND_STATE);
336 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300337 intel_ring_advance(ring);
338
339 ring->fbc_dirty = false;
340 return 0;
341}
342
Paulo Zanonif3987632012-08-17 18:35:43 -0300343static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100344gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 u32 invalidate_domains, u32 flush_domains)
346{
347 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100348 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300349 int ret;
350
Paulo Zanonif3987632012-08-17 18:35:43 -0300351 /*
352 * Ensure that any following seqno writes only happen when the render
353 * cache is indeed flushed.
354 *
355 * Workaround: 4th PIPE_CONTROL command (except the ones with only
356 * read-cache invalidate bits set) must have the CS_STALL bit set. We
357 * don't try to be clever and just set it unconditionally.
358 */
359 flags |= PIPE_CONTROL_CS_STALL;
360
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300361 /* Just flush everything. Experiments have shown that reducing the
362 * number of bits based on the write domains has little performance
363 * impact.
364 */
365 if (flush_domains) {
366 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
367 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300368 }
369 if (invalidate_domains) {
370 flags |= PIPE_CONTROL_TLB_INVALIDATE;
371 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
372 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
373 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
374 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
375 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
376 /*
377 * TLB invalidate requires a post-sync write.
378 */
379 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200380 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300381
382 /* Workaround: we must issue a pipe_control with CS-stall bit
383 * set before a pipe_control command that has the state cache
384 * invalidate bit set. */
385 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300386 }
387
388 ret = intel_ring_begin(ring, 4);
389 if (ret)
390 return ret;
391
392 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
393 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200394 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300395 intel_ring_emit(ring, 0);
396 intel_ring_advance(ring);
397
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200398 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300399 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
400
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300401 return 0;
402}
403
Ben Widawskya5f3d682013-11-02 21:07:27 -0700404static int
Kenneth Graunke884ceac2014-06-28 02:04:20 +0300405gen8_emit_pipe_control(struct intel_engine_cs *ring,
406 u32 flags, u32 scratch_addr)
407{
408 int ret;
409
410 ret = intel_ring_begin(ring, 6);
411 if (ret)
412 return ret;
413
414 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
415 intel_ring_emit(ring, flags);
416 intel_ring_emit(ring, scratch_addr);
417 intel_ring_emit(ring, 0);
418 intel_ring_emit(ring, 0);
419 intel_ring_emit(ring, 0);
420 intel_ring_advance(ring);
421
422 return 0;
423}
424
425static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100426gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700427 u32 invalidate_domains, u32 flush_domains)
428{
429 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100430 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800431 int ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700432
433 flags |= PIPE_CONTROL_CS_STALL;
434
435 if (flush_domains) {
436 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
437 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
438 }
439 if (invalidate_domains) {
440 flags |= PIPE_CONTROL_TLB_INVALIDATE;
441 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
442 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
443 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
444 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
445 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
446 flags |= PIPE_CONTROL_QW_WRITE;
447 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Kenneth Graunke02c9f7e2014-01-27 14:20:16 -0800448
449 /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
450 ret = gen8_emit_pipe_control(ring,
451 PIPE_CONTROL_CS_STALL |
452 PIPE_CONTROL_STALL_AT_SCOREBOARD,
453 0);
454 if (ret)
455 return ret;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700456 }
457
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700458 ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
459 if (ret)
460 return ret;
461
462 if (!invalidate_domains && flush_domains)
463 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
464
465 return 0;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700466}
467
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100468static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100469 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800470{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300471 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100472 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800473}
474
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100475u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800476{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300477 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000478 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800479
Chris Wilson50877442014-03-21 12:41:53 +0000480 if (INTEL_INFO(ring->dev)->gen >= 8)
481 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
482 RING_ACTHD_UDW(ring->mmio_base));
483 else if (INTEL_INFO(ring->dev)->gen >= 4)
484 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
485 else
486 acthd = I915_READ(ACTHD);
487
488 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800489}
490
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100491static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200492{
493 struct drm_i915_private *dev_priv = ring->dev->dev_private;
494 u32 addr;
495
496 addr = dev_priv->status_page_dmah->busaddr;
497 if (INTEL_INFO(ring->dev)->gen >= 4)
498 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
499 I915_WRITE(HWS_PGA, addr);
500}
501
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100502static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100503{
504 struct drm_i915_private *dev_priv = to_i915(ring->dev);
505
506 if (!IS_GEN2(ring->dev)) {
507 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
Daniel Vetter403bdd12014-08-07 16:05:39 +0200508 if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
509 DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
Chris Wilson9bec9b12014-08-11 09:21:35 +0100510 /* Sometimes we observe that the idle flag is not
511 * set even though the ring is empty. So double
512 * check before giving up.
513 */
514 if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
515 return false;
Chris Wilson9991ae72014-04-02 16:36:07 +0100516 }
517 }
518
519 I915_WRITE_CTL(ring, 0);
520 I915_WRITE_HEAD(ring, 0);
521 ring->write_tail(ring, 0);
522
523 if (!IS_GEN2(ring->dev)) {
524 (void)I915_READ_CTL(ring);
525 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
526 }
527
528 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
529}
530
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100531static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800532{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200533 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300534 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100535 struct intel_ringbuffer *ringbuf = ring->buffer;
536 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200537 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800538
Deepak Sc8d9a592013-11-23 14:55:42 +0530539 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200540
Chris Wilson9991ae72014-04-02 16:36:07 +0100541 if (!stop_ring(ring)) {
542 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000543 DRM_DEBUG_KMS("%s head not reset to zero "
544 "ctl %08x head %08x tail %08x start %08x\n",
545 ring->name,
546 I915_READ_CTL(ring),
547 I915_READ_HEAD(ring),
548 I915_READ_TAIL(ring),
549 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800550
Chris Wilson9991ae72014-04-02 16:36:07 +0100551 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000552 DRM_ERROR("failed to set %s head to zero "
553 "ctl %08x head %08x tail %08x start %08x\n",
554 ring->name,
555 I915_READ_CTL(ring),
556 I915_READ_HEAD(ring),
557 I915_READ_TAIL(ring),
558 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100559 ret = -EIO;
560 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000561 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700562 }
563
Chris Wilson9991ae72014-04-02 16:36:07 +0100564 if (I915_NEED_GFX_HWS(dev))
565 intel_ring_setup_status_page(ring);
566 else
567 ring_setup_phys_status_page(ring);
568
Jiri Kosinaece4a172014-08-07 16:29:53 +0200569 /* Enforce ordering by reading HEAD register back */
570 I915_READ_HEAD(ring);
571
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200572 /* Initialize the ring. This must happen _after_ we've cleared the ring
573 * registers with the above sequence (the readback of the HEAD registers
574 * also enforces ordering), otherwise the hw might lose the new ring
575 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700576 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Chris Wilson95468892014-08-07 15:39:54 +0100577
578 /* WaClearRingBufHeadRegAtInit:ctg,elk */
579 if (I915_READ_HEAD(ring))
580 DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
581 ring->name, I915_READ_HEAD(ring));
582 I915_WRITE_HEAD(ring, 0);
583 (void)I915_READ_HEAD(ring);
584
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200585 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100586 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000587 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800588
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800589 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400590 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700591 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400592 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000593 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100594 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
595 ring->name,
596 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
597 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
598 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200599 ret = -EIO;
600 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800601 }
602
Dave Gordonebd0fd42014-11-27 11:22:49 +0000603 ringbuf->last_retired_head = -1;
Chris Wilson5c6c6002014-09-06 10:28:27 +0100604 ringbuf->head = I915_READ_HEAD(ring);
605 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Dave Gordonebd0fd42014-11-27 11:22:49 +0000606 intel_ring_update_space(ringbuf);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000607
Chris Wilson50f018d2013-06-10 11:20:19 +0100608 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
609
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200610out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530611 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200612
613 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700614}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800615
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100616void
617intel_fini_pipe_control(struct intel_engine_cs *ring)
618{
619 struct drm_device *dev = ring->dev;
620
621 if (ring->scratch.obj == NULL)
622 return;
623
624 if (INTEL_INFO(dev)->gen >= 5) {
625 kunmap(sg_page(ring->scratch.obj->pages->sgl));
626 i915_gem_object_ggtt_unpin(ring->scratch.obj);
627 }
628
629 drm_gem_object_unreference(&ring->scratch.obj->base);
630 ring->scratch.obj = NULL;
631}
632
633int
634intel_init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000635{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000636 int ret;
637
Daniel Vetterbfc882b2014-11-20 00:33:08 +0100638 WARN_ON(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000639
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100640 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
641 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000642 DRM_ERROR("Failed to allocate seqno page\n");
643 ret = -ENOMEM;
644 goto err;
645 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100646
Daniel Vettera9cc7262014-02-14 14:01:13 +0100647 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
648 if (ret)
649 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000650
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100651 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000652 if (ret)
653 goto err_unref;
654
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100655 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
656 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
657 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800658 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000659 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800660 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000661
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200662 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100663 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000664 return 0;
665
666err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800667 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000668err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100669 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000670err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000671 return ret;
672}
673
Michel Thierry771b9a52014-11-11 16:47:33 +0000674static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
675 struct intel_context *ctx)
Arun Siluvery86d7f232014-08-26 14:44:50 +0100676{
Mika Kuoppala72253422014-10-07 17:21:26 +0300677 int ret, i;
Arun Siluvery888b5992014-08-26 14:44:51 +0100678 struct drm_device *dev = ring->dev;
679 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala72253422014-10-07 17:21:26 +0300680 struct i915_workarounds *w = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +0100681
Mika Kuoppala72253422014-10-07 17:21:26 +0300682 if (WARN_ON(w->count == 0))
683 return 0;
Arun Siluvery888b5992014-08-26 14:44:51 +0100684
Mika Kuoppala72253422014-10-07 17:21:26 +0300685 ring->gpu_caches_dirty = true;
686 ret = intel_ring_flush_all_caches(ring);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100687 if (ret)
688 return ret;
689
Arun Siluvery22a916a2014-10-22 18:59:52 +0100690 ret = intel_ring_begin(ring, (w->count * 2 + 2));
Mika Kuoppala72253422014-10-07 17:21:26 +0300691 if (ret)
692 return ret;
693
Arun Siluvery22a916a2014-10-22 18:59:52 +0100694 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
Mika Kuoppala72253422014-10-07 17:21:26 +0300695 for (i = 0; i < w->count; i++) {
Mika Kuoppala72253422014-10-07 17:21:26 +0300696 intel_ring_emit(ring, w->reg[i].addr);
697 intel_ring_emit(ring, w->reg[i].value);
698 }
Arun Siluvery22a916a2014-10-22 18:59:52 +0100699 intel_ring_emit(ring, MI_NOOP);
Mika Kuoppala72253422014-10-07 17:21:26 +0300700
701 intel_ring_advance(ring);
702
703 ring->gpu_caches_dirty = true;
704 ret = intel_ring_flush_all_caches(ring);
705 if (ret)
706 return ret;
707
708 DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
709
710 return 0;
711}
712
713static int wa_add(struct drm_i915_private *dev_priv,
714 const u32 addr, const u32 val, const u32 mask)
715{
716 const u32 idx = dev_priv->workarounds.count;
717
718 if (WARN_ON(idx >= I915_MAX_WA_REGS))
719 return -ENOSPC;
720
721 dev_priv->workarounds.reg[idx].addr = addr;
722 dev_priv->workarounds.reg[idx].value = val;
723 dev_priv->workarounds.reg[idx].mask = mask;
724
725 dev_priv->workarounds.count++;
726
727 return 0;
728}
729
730#define WA_REG(addr, val, mask) { \
731 const int r = wa_add(dev_priv, (addr), (val), (mask)); \
732 if (r) \
733 return r; \
734 }
735
736#define WA_SET_BIT_MASKED(addr, mask) \
737 WA_REG(addr, _MASKED_BIT_ENABLE(mask), (mask) & 0xffff)
738
739#define WA_CLR_BIT_MASKED(addr, mask) \
740 WA_REG(addr, _MASKED_BIT_DISABLE(mask), (mask) & 0xffff)
741
742#define WA_SET_BIT(addr, mask) WA_REG(addr, I915_READ(addr) | (mask), mask)
743#define WA_CLR_BIT(addr, mask) WA_REG(addr, I915_READ(addr) & ~(mask), mask)
744
745#define WA_WRITE(addr, val) WA_REG(addr, val, 0xffffffff)
746
747static int bdw_init_workarounds(struct intel_engine_cs *ring)
748{
749 struct drm_device *dev = ring->dev;
750 struct drm_i915_private *dev_priv = dev->dev_private;
751
Arun Siluvery86d7f232014-08-26 14:44:50 +0100752 /* WaDisablePartialInstShootdown:bdw */
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700753 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300754 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
755 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
756 STALL_DOP_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100757
Rodrigo Vivi101b3762014-10-09 07:11:47 -0700758 /* WaDisableDopClockGating:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300759 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
760 DOP_CLOCK_GATING_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100761
Mika Kuoppala72253422014-10-07 17:21:26 +0300762 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
763 GEN8_SAMPLER_POWER_BYPASS_DIS);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100764
765 /* Use Force Non-Coherent whenever executing a 3D context. This is a
766 * workaround for for a possible hang in the unlikely event a TLB
767 * invalidation occurs during a PSD flush.
768 */
Rodrigo Vivida096542014-09-19 20:16:27 -0400769 /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
Mika Kuoppala72253422014-10-07 17:21:26 +0300770 WA_SET_BIT_MASKED(HDC_CHICKEN0,
771 HDC_FORCE_NON_COHERENT |
772 (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
Arun Siluvery86d7f232014-08-26 14:44:50 +0100773
774 /* Wa4x4STCOptimizationDisable:bdw */
Mika Kuoppala72253422014-10-07 17:21:26 +0300775 WA_SET_BIT_MASKED(CACHE_MODE_1,
776 GEN8_4x4_STC_OPTIMIZATION_DISABLE);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100777
778 /*
779 * BSpec recommends 8x4 when MSAA is used,
780 * however in practice 16x4 seems fastest.
781 *
782 * Note that PS/WM thread counts depend on the WIZ hashing
783 * disable bit, which we don't touch here, but it's good
784 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
785 */
Mika Kuoppala72253422014-10-07 17:21:26 +0300786 WA_SET_BIT_MASKED(GEN7_GT_MODE,
787 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
Arun Siluvery888b5992014-08-26 14:44:51 +0100788
Arun Siluvery86d7f232014-08-26 14:44:50 +0100789 return 0;
790}
791
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300792static int chv_init_workarounds(struct intel_engine_cs *ring)
793{
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300794 struct drm_device *dev = ring->dev;
795 struct drm_i915_private *dev_priv = dev->dev_private;
796
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300797 /* WaDisablePartialInstShootdown:chv */
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300798 /* WaDisableThreadStallDopClockGating:chv */
Mika Kuoppala72253422014-10-07 17:21:26 +0300799 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
Arun Siluvery605f1432014-10-28 18:33:13 +0000800 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
801 STALL_DOP_GATING_DISABLE);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300802
Arun Siluvery952890092014-10-28 18:33:14 +0000803 /* Use Force Non-Coherent whenever executing a 3D context. This is a
804 * workaround for a possible hang in the unlikely event a TLB
805 * invalidation occurs during a PSD flush.
806 */
807 /* WaForceEnableNonCoherent:chv */
808 /* WaHdcDisableFetchWhenMasked:chv */
809 WA_SET_BIT_MASKED(HDC_CHICKEN0,
810 HDC_FORCE_NON_COHERENT |
811 HDC_DONOT_FETCH_MEM_WHEN_MASKED);
812
Mika Kuoppala72253422014-10-07 17:21:26 +0300813 return 0;
814}
815
Michel Thierry771b9a52014-11-11 16:47:33 +0000816int init_workarounds_ring(struct intel_engine_cs *ring)
Mika Kuoppala72253422014-10-07 17:21:26 +0300817{
818 struct drm_device *dev = ring->dev;
819 struct drm_i915_private *dev_priv = dev->dev_private;
820
821 WARN_ON(ring->id != RCS);
822
823 dev_priv->workarounds.count = 0;
824
825 if (IS_BROADWELL(dev))
826 return bdw_init_workarounds(ring);
827
828 if (IS_CHERRYVIEW(dev))
829 return chv_init_workarounds(ring);
Ville Syrjälä00e1e622014-08-27 17:33:12 +0300830
831 return 0;
832}
833
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100834static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800835{
Chris Wilson78501ea2010-10-27 12:18:21 +0100836 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000837 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100838 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200839 if (ret)
840 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800841
Akash Goel61a563a2014-03-25 18:01:50 +0530842 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
843 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200844 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000845
846 /* We need to disable the AsyncFlip performance optimisations in order
847 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
848 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100849 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300850 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000851 */
Imre Deakfbdcb062013-02-13 15:27:34 +0000852 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000853 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
854
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000855 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530856 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000857 if (INTEL_INFO(dev)->gen == 6)
858 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000859 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000860
Akash Goel01fa0302014-03-24 23:00:04 +0530861 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000862 if (IS_GEN7(dev))
863 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530864 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000865 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100866
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200867 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700868 /* From the Sandybridge PRM, volume 1 part 3, page 24:
869 * "If this bit is set, STCunit will have LRA as replacement
870 * policy. [...] This bit must be reset. LRA replacement
871 * policy is not supported."
872 */
873 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200874 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800875 }
876
Daniel Vetter6b26c862012-04-24 14:04:12 +0200877 if (INTEL_INFO(dev)->gen >= 6)
878 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000879
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700880 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700881 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700882
Mika Kuoppala72253422014-10-07 17:21:26 +0300883 return init_workarounds_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800884}
885
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100886static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000887{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100888 struct drm_device *dev = ring->dev;
Ben Widawsky3e789982014-06-30 09:53:37 -0700889 struct drm_i915_private *dev_priv = dev->dev_private;
890
891 if (dev_priv->semaphore_obj) {
892 i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
893 drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
894 dev_priv->semaphore_obj = NULL;
895 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100896
Oscar Mateo9b1136d2014-07-24 17:04:24 +0100897 intel_fini_pipe_control(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000898}
899
Ben Widawsky3e789982014-06-30 09:53:37 -0700900static int gen8_rcs_signal(struct intel_engine_cs *signaller,
901 unsigned int num_dwords)
902{
903#define MBOX_UPDATE_DWORDS 8
904 struct drm_device *dev = signaller->dev;
905 struct drm_i915_private *dev_priv = dev->dev_private;
906 struct intel_engine_cs *waiter;
907 int i, ret, num_rings;
908
909 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
910 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
911#undef MBOX_UPDATE_DWORDS
912
913 ret = intel_ring_begin(signaller, num_dwords);
914 if (ret)
915 return ret;
916
917 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +0000918 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -0700919 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
920 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
921 continue;
922
John Harrison6259cea2014-11-24 18:49:29 +0000923 seqno = i915_gem_request_get_seqno(
924 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -0700925 intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
926 intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
927 PIPE_CONTROL_QW_WRITE |
928 PIPE_CONTROL_FLUSH_ENABLE);
929 intel_ring_emit(signaller, lower_32_bits(gtt_offset));
930 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +0000931 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -0700932 intel_ring_emit(signaller, 0);
933 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
934 MI_SEMAPHORE_TARGET(waiter->id));
935 intel_ring_emit(signaller, 0);
936 }
937
938 return 0;
939}
940
941static int gen8_xcs_signal(struct intel_engine_cs *signaller,
942 unsigned int num_dwords)
943{
944#define MBOX_UPDATE_DWORDS 6
945 struct drm_device *dev = signaller->dev;
946 struct drm_i915_private *dev_priv = dev->dev_private;
947 struct intel_engine_cs *waiter;
948 int i, ret, num_rings;
949
950 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
951 num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
952#undef MBOX_UPDATE_DWORDS
953
954 ret = intel_ring_begin(signaller, num_dwords);
955 if (ret)
956 return ret;
957
958 for_each_ring(waiter, dev_priv, i) {
John Harrison6259cea2014-11-24 18:49:29 +0000959 u32 seqno;
Ben Widawsky3e789982014-06-30 09:53:37 -0700960 u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
961 if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
962 continue;
963
John Harrison6259cea2014-11-24 18:49:29 +0000964 seqno = i915_gem_request_get_seqno(
965 signaller->outstanding_lazy_request);
Ben Widawsky3e789982014-06-30 09:53:37 -0700966 intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
967 MI_FLUSH_DW_OP_STOREDW);
968 intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
969 MI_FLUSH_DW_USE_GTT);
970 intel_ring_emit(signaller, upper_32_bits(gtt_offset));
John Harrison6259cea2014-11-24 18:49:29 +0000971 intel_ring_emit(signaller, seqno);
Ben Widawsky3e789982014-06-30 09:53:37 -0700972 intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
973 MI_SEMAPHORE_TARGET(waiter->id));
974 intel_ring_emit(signaller, 0);
975 }
976
977 return 0;
978}
979
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100980static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700981 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000982{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700983 struct drm_device *dev = signaller->dev;
984 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100985 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700986 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700987
Ben Widawskya1444b72014-06-30 09:53:35 -0700988#define MBOX_UPDATE_DWORDS 3
989 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
990 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
991#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700992
993 ret = intel_ring_begin(signaller, num_dwords);
994 if (ret)
995 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700996
Ben Widawsky78325f22014-04-29 14:52:29 -0700997 for_each_ring(useless, dev_priv, i) {
998 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
999 if (mbox_reg != GEN6_NOSYNC) {
John Harrison6259cea2014-11-24 18:49:29 +00001000 u32 seqno = i915_gem_request_get_seqno(
1001 signaller->outstanding_lazy_request);
Ben Widawsky78325f22014-04-29 14:52:29 -07001002 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
1003 intel_ring_emit(signaller, mbox_reg);
John Harrison6259cea2014-11-24 18:49:29 +00001004 intel_ring_emit(signaller, seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -07001005 }
1006 }
Ben Widawsky024a43e2014-04-29 14:52:30 -07001007
Ben Widawskya1444b72014-06-30 09:53:35 -07001008 /* If num_dwords was rounded, make sure the tail pointer is correct */
1009 if (num_rings % 2 == 0)
1010 intel_ring_emit(signaller, MI_NOOP);
1011
Ben Widawsky024a43e2014-04-29 14:52:30 -07001012 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001013}
1014
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001015/**
1016 * gen6_add_request - Update the semaphore mailbox registers
1017 *
1018 * @ring - ring that is adding a request
1019 * @seqno - return seqno stuck into the ring
1020 *
1021 * Update the mailbox registers in the *other* rings with the current seqno.
1022 * This acts like a signal in the canonical semaphore.
1023 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001024static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001025gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001026{
Ben Widawsky024a43e2014-04-29 14:52:30 -07001027 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001028
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001029 if (ring->semaphore.signal)
1030 ret = ring->semaphore.signal(ring, 4);
1031 else
1032 ret = intel_ring_begin(ring, 4);
1033
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001034 if (ret)
1035 return ret;
1036
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001037 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1038 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001039 intel_ring_emit(ring,
1040 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001041 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001042 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001043
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001044 return 0;
1045}
1046
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001047static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
1048 u32 seqno)
1049{
1050 struct drm_i915_private *dev_priv = dev->dev_private;
1051 return dev_priv->last_seqno < seqno;
1052}
1053
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001054/**
1055 * intel_ring_sync - sync the waiter to the signaller on seqno
1056 *
1057 * @waiter - ring that is waiting
1058 * @signaller - ring which has, or will signal
1059 * @seqno - seqno which the waiter will block on
1060 */
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001061
1062static int
1063gen8_ring_sync(struct intel_engine_cs *waiter,
1064 struct intel_engine_cs *signaller,
1065 u32 seqno)
1066{
1067 struct drm_i915_private *dev_priv = waiter->dev->dev_private;
1068 int ret;
1069
1070 ret = intel_ring_begin(waiter, 4);
1071 if (ret)
1072 return ret;
1073
1074 intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
1075 MI_SEMAPHORE_GLOBAL_GTT |
Ben Widawskybae4fcd2014-06-30 09:53:43 -07001076 MI_SEMAPHORE_POLL |
Ben Widawsky5ee426c2014-06-30 09:53:38 -07001077 MI_SEMAPHORE_SAD_GTE_SDD);
1078 intel_ring_emit(waiter, seqno);
1079 intel_ring_emit(waiter,
1080 lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1081 intel_ring_emit(waiter,
1082 upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
1083 intel_ring_advance(waiter);
1084 return 0;
1085}
1086
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001087static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001088gen6_ring_sync(struct intel_engine_cs *waiter,
1089 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001090 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001091{
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001092 u32 dw1 = MI_SEMAPHORE_MBOX |
1093 MI_SEMAPHORE_COMPARE |
1094 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001095 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
1096 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001097
Ben Widawsky1500f7e2012-04-11 11:18:21 -07001098 /* Throughout all of the GEM code, seqno passed implies our current
1099 * seqno is >= the last seqno executed. However for hardware the
1100 * comparison is strictly greater than.
1101 */
1102 seqno -= 1;
1103
Ben Widawskyebc348b2014-04-29 14:52:28 -07001104 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001105
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001106 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001107 if (ret)
1108 return ret;
1109
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001110 /* If seqno wrap happened, omit the wait with no-ops */
1111 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -07001112 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001113 intel_ring_emit(waiter, seqno);
1114 intel_ring_emit(waiter, 0);
1115 intel_ring_emit(waiter, MI_NOOP);
1116 } else {
1117 intel_ring_emit(waiter, MI_NOOP);
1118 intel_ring_emit(waiter, MI_NOOP);
1119 intel_ring_emit(waiter, MI_NOOP);
1120 intel_ring_emit(waiter, MI_NOOP);
1121 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -07001122 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001123
1124 return 0;
1125}
1126
Chris Wilsonc6df5412010-12-15 09:56:50 +00001127#define PIPE_CONTROL_FLUSH(ring__, addr__) \
1128do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001129 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
1130 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +00001131 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
1132 intel_ring_emit(ring__, 0); \
1133 intel_ring_emit(ring__, 0); \
1134} while (0)
1135
1136static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001137pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001138{
Chris Wilson18393f62014-04-09 09:19:40 +01001139 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001140 int ret;
1141
1142 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
1143 * incoherent with writes to memory, i.e. completely fubar,
1144 * so we need to use PIPE_NOTIFY instead.
1145 *
1146 * However, we also need to workaround the qword write
1147 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
1148 * memory before requesting an interrupt.
1149 */
1150 ret = intel_ring_begin(ring, 32);
1151 if (ret)
1152 return ret;
1153
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001154 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001155 PIPE_CONTROL_WRITE_FLUSH |
1156 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001157 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001158 intel_ring_emit(ring,
1159 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001160 intel_ring_emit(ring, 0);
1161 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001162 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +00001163 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001164 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001165 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001166 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001167 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001168 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001169 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +01001170 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001171 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001172
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +02001173 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +02001174 PIPE_CONTROL_WRITE_FLUSH |
1175 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001176 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001177 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
John Harrison6259cea2014-11-24 18:49:29 +00001178 intel_ring_emit(ring,
1179 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilsonc6df5412010-12-15 09:56:50 +00001180 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +01001181 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +00001182
Chris Wilsonc6df5412010-12-15 09:56:50 +00001183 return 0;
1184}
1185
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001186static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001187gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001188{
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001189 /* Workaround to force correct ordering between irq and seqno writes on
1190 * ivb (and maybe also on snb) by reading from a CS register (like
1191 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +00001192 if (!lazy_coherency) {
1193 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1194 POSTING_READ(RING_ACTHD(ring->mmio_base));
1195 }
1196
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001197 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1198}
1199
1200static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001201ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001202{
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001203 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1204}
1205
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001206static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001207ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001208{
1209 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1210}
1211
Chris Wilsonc6df5412010-12-15 09:56:50 +00001212static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001213pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +00001214{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001215 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +00001216}
1217
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001218static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001219pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001220{
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001221 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001222}
1223
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001224static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001225gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001226{
1227 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001228 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001229 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001230
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001231 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Daniel Vettere48d8632012-04-11 22:12:54 +02001232 return false;
1233
Chris Wilson7338aef2012-04-24 21:48:47 +01001234 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001235 if (ring->irq_refcount++ == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001236 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001237 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001238
1239 return true;
1240}
1241
1242static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001243gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +02001244{
1245 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001246 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001247 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +02001248
Chris Wilson7338aef2012-04-24 21:48:47 +01001249 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001250 if (--ring->irq_refcount == 0)
Daniel Vetter480c8032014-07-16 09:49:40 +02001251 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +01001252 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +02001253}
1254
1255static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001256i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001257{
Chris Wilson78501ea2010-10-27 12:18:21 +01001258 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001259 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001260 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001261
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001262 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001263 return false;
1264
Chris Wilson7338aef2012-04-24 21:48:47 +01001265 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001266 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001267 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1268 I915_WRITE(IMR, dev_priv->irq_mask);
1269 POSTING_READ(IMR);
1270 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001271 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001272
1273 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001274}
1275
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001276static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001277i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001278{
Chris Wilson78501ea2010-10-27 12:18:21 +01001279 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001280 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001281 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001282
Chris Wilson7338aef2012-04-24 21:48:47 +01001283 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001284 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +02001285 dev_priv->irq_mask |= ring->irq_enable_mask;
1286 I915_WRITE(IMR, dev_priv->irq_mask);
1287 POSTING_READ(IMR);
1288 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001289 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001290}
1291
Chris Wilsonc2798b12012-04-22 21:13:57 +01001292static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001293i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001294{
1295 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001296 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001297 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001298
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001299 if (!intel_irqs_enabled(dev_priv))
Chris Wilsonc2798b12012-04-22 21:13:57 +01001300 return false;
1301
Chris Wilson7338aef2012-04-24 21:48:47 +01001302 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001303 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001304 dev_priv->irq_mask &= ~ring->irq_enable_mask;
1305 I915_WRITE16(IMR, dev_priv->irq_mask);
1306 POSTING_READ16(IMR);
1307 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001308 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001309
1310 return true;
1311}
1312
1313static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001314i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +01001315{
1316 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001317 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001318 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001319
Chris Wilson7338aef2012-04-24 21:48:47 +01001320 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001321 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01001322 dev_priv->irq_mask |= ring->irq_enable_mask;
1323 I915_WRITE16(IMR, dev_priv->irq_mask);
1324 POSTING_READ16(IMR);
1325 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001326 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +01001327}
1328
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001329void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001330{
Eric Anholt45930102011-05-06 17:12:35 -07001331 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001332 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -07001333 u32 mmio = 0;
1334
1335 /* The ring status page addresses are no longer next to the rest of
1336 * the ring registers as of gen7.
1337 */
1338 if (IS_GEN7(dev)) {
1339 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001340 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001341 mmio = RENDER_HWS_PGA_GEN7;
1342 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001343 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001344 mmio = BLT_HWS_PGA_GEN7;
1345 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001346 /*
1347 * VCS2 actually doesn't exist on Gen7. Only shut up
1348 * gcc switch check warning
1349 */
1350 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001351 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001352 mmio = BSD_HWS_PGA_GEN7;
1353 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001354 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001355 mmio = VEBOX_HWS_PGA_GEN7;
1356 break;
Eric Anholt45930102011-05-06 17:12:35 -07001357 }
1358 } else if (IS_GEN6(ring->dev)) {
1359 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1360 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001361 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001362 mmio = RING_HWS_PGA(ring->mmio_base);
1363 }
1364
Chris Wilson78501ea2010-10-27 12:18:21 +01001365 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1366 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001367
Damien Lespiaudc616b82014-03-13 01:40:28 +00001368 /*
1369 * Flush the TLB for this page
1370 *
1371 * FIXME: These two bits have disappeared on gen8, so a question
1372 * arises: do we still need this and if so how should we go about
1373 * invalidating the TLB?
1374 */
1375 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001376 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301377
1378 /* ring should be idle before issuing a sync flush*/
1379 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1380
Chris Wilson884020b2013-08-06 19:01:14 +01001381 I915_WRITE(reg,
1382 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1383 INSTPM_SYNC_FLUSH));
1384 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1385 1000))
1386 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1387 ring->name);
1388 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001389}
1390
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001391static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001392bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001393 u32 invalidate_domains,
1394 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001395{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001396 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001397
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001398 ret = intel_ring_begin(ring, 2);
1399 if (ret)
1400 return ret;
1401
1402 intel_ring_emit(ring, MI_FLUSH);
1403 intel_ring_emit(ring, MI_NOOP);
1404 intel_ring_advance(ring);
1405 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001406}
1407
Chris Wilson3cce4692010-10-27 16:11:02 +01001408static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001409i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001410{
Chris Wilson3cce4692010-10-27 16:11:02 +01001411 int ret;
1412
1413 ret = intel_ring_begin(ring, 4);
1414 if (ret)
1415 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001416
Chris Wilson3cce4692010-10-27 16:11:02 +01001417 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1418 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
John Harrison6259cea2014-11-24 18:49:29 +00001419 intel_ring_emit(ring,
1420 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Chris Wilson3cce4692010-10-27 16:11:02 +01001421 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001422 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001423
Chris Wilson3cce4692010-10-27 16:11:02 +01001424 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001425}
1426
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001427static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001428gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001429{
1430 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001431 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001432 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001433
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001434 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
1435 return false;
Chris Wilson0f468322011-01-04 17:35:21 +00001436
Chris Wilson7338aef2012-04-24 21:48:47 +01001437 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001438 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001439 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001440 I915_WRITE_IMR(ring,
1441 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001442 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001443 else
1444 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001445 gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001446 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001447 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001448
1449 return true;
1450}
1451
1452static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001453gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001454{
1455 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001456 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001457 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001458
Chris Wilson7338aef2012-04-24 21:48:47 +01001459 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001460 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001461 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001462 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001463 else
1464 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001465 gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001466 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001467 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001468}
1469
Ben Widawskya19d2932013-05-28 19:22:30 -07001470static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001471hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001472{
1473 struct drm_device *dev = ring->dev;
1474 struct drm_i915_private *dev_priv = dev->dev_private;
1475 unsigned long flags;
1476
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001477 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskya19d2932013-05-28 19:22:30 -07001478 return false;
1479
Daniel Vetter59cdb632013-07-04 23:35:28 +02001480 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001481 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001482 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetter480c8032014-07-16 09:49:40 +02001483 gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001484 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001485 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001486
1487 return true;
1488}
1489
1490static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001491hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001492{
1493 struct drm_device *dev = ring->dev;
1494 struct drm_i915_private *dev_priv = dev->dev_private;
1495 unsigned long flags;
1496
Daniel Vetter59cdb632013-07-04 23:35:28 +02001497 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001498 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001499 I915_WRITE_IMR(ring, ~0);
Daniel Vetter480c8032014-07-16 09:49:40 +02001500 gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001501 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001502 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001503}
1504
Ben Widawskyabd58f02013-11-02 21:07:09 -07001505static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001506gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001507{
1508 struct drm_device *dev = ring->dev;
1509 struct drm_i915_private *dev_priv = dev->dev_private;
1510 unsigned long flags;
1511
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001512 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07001513 return false;
1514
1515 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1516 if (ring->irq_refcount++ == 0) {
1517 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1518 I915_WRITE_IMR(ring,
1519 ~(ring->irq_enable_mask |
1520 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1521 } else {
1522 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1523 }
1524 POSTING_READ(RING_IMR(ring->mmio_base));
1525 }
1526 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1527
1528 return true;
1529}
1530
1531static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001532gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001533{
1534 struct drm_device *dev = ring->dev;
1535 struct drm_i915_private *dev_priv = dev->dev_private;
1536 unsigned long flags;
1537
1538 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1539 if (--ring->irq_refcount == 0) {
1540 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1541 I915_WRITE_IMR(ring,
1542 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1543 } else {
1544 I915_WRITE_IMR(ring, ~0);
1545 }
1546 POSTING_READ(RING_IMR(ring->mmio_base));
1547 }
1548 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1549}
1550
Zou Nan haid1b851f2010-05-21 09:08:57 +08001551static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001552i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001553 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001554 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001555{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001556 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001557
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001558 ret = intel_ring_begin(ring, 2);
1559 if (ret)
1560 return ret;
1561
Chris Wilson78501ea2010-10-27 12:18:21 +01001562 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001563 MI_BATCH_BUFFER_START |
1564 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001565 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001566 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001567 intel_ring_advance(ring);
1568
Zou Nan haid1b851f2010-05-21 09:08:57 +08001569 return 0;
1570}
1571
Daniel Vetterb45305f2012-12-17 16:21:27 +01001572/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1573#define I830_BATCH_LIMIT (256*1024)
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001574#define I830_TLB_ENTRIES (2)
1575#define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001576static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001577i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001578 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001579 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001580{
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001581 u32 cs_offset = ring->scratch.gtt_offset;
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001582 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001583
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001584 ret = intel_ring_begin(ring, 6);
1585 if (ret)
1586 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001587
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001588 /* Evict the invalid PTE TLBs */
1589 intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
1590 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
1591 intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
1592 intel_ring_emit(ring, cs_offset);
1593 intel_ring_emit(ring, 0xdeadbeef);
1594 intel_ring_emit(ring, MI_NOOP);
1595 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001596
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001597 if ((flags & I915_DISPATCH_PINNED) == 0) {
Daniel Vetterb45305f2012-12-17 16:21:27 +01001598 if (len > I830_BATCH_LIMIT)
1599 return -ENOSPC;
1600
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001601 ret = intel_ring_begin(ring, 6 + 2);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001602 if (ret)
1603 return ret;
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001604
1605 /* Blit the batch (which has now all relocs applied) to the
1606 * stable batch scratch bo area (so that the CS never
1607 * stumbles over its tlb invalidation bug) ...
1608 */
1609 intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
1610 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
Chris Wilson611a7a42014-09-12 07:37:42 +01001611 intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001612 intel_ring_emit(ring, cs_offset);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001613 intel_ring_emit(ring, 4096);
1614 intel_ring_emit(ring, offset);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001615
Daniel Vetterb45305f2012-12-17 16:21:27 +01001616 intel_ring_emit(ring, MI_FLUSH);
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001617 intel_ring_emit(ring, MI_NOOP);
1618 intel_ring_advance(ring);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001619
1620 /* ... and execute it. */
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001621 offset = cs_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001622 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001623
Chris Wilsonc4d69da2014-09-08 14:25:41 +01001624 ret = intel_ring_begin(ring, 4);
1625 if (ret)
1626 return ret;
1627
1628 intel_ring_emit(ring, MI_BATCH_BUFFER);
1629 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1630 intel_ring_emit(ring, offset + len - 8);
1631 intel_ring_emit(ring, MI_NOOP);
1632 intel_ring_advance(ring);
1633
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001634 return 0;
1635}
1636
1637static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001638i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001639 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001640 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001641{
1642 int ret;
1643
1644 ret = intel_ring_begin(ring, 2);
1645 if (ret)
1646 return ret;
1647
Chris Wilson65f56872012-04-17 16:38:12 +01001648 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001649 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001650 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001651
Eric Anholt62fdfea2010-05-21 13:26:39 -07001652 return 0;
1653}
1654
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001655static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001656{
Chris Wilson05394f32010-11-08 19:18:58 +00001657 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001658
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001659 obj = ring->status_page.obj;
1660 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001661 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001662
Chris Wilson9da3da62012-06-01 15:20:22 +01001663 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001664 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001665 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001666 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001667}
1668
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001669static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001670{
Chris Wilson05394f32010-11-08 19:18:58 +00001671 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001672
Chris Wilsone3efda42014-04-09 09:19:41 +01001673 if ((obj = ring->status_page.obj) == NULL) {
Chris Wilson1f767e02014-07-03 17:33:03 -04001674 unsigned flags;
Chris Wilsone3efda42014-04-09 09:19:41 +01001675 int ret;
1676
1677 obj = i915_gem_alloc_object(ring->dev, 4096);
1678 if (obj == NULL) {
1679 DRM_ERROR("Failed to allocate status page\n");
1680 return -ENOMEM;
1681 }
1682
1683 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1684 if (ret)
1685 goto err_unref;
1686
Chris Wilson1f767e02014-07-03 17:33:03 -04001687 flags = 0;
1688 if (!HAS_LLC(ring->dev))
1689 /* On g33, we cannot place HWS above 256MiB, so
1690 * restrict its pinning to the low mappable arena.
1691 * Though this restriction is not documented for
1692 * gen4, gen5, or byt, they also behave similarly
1693 * and hang if the HWS is placed at the top of the
1694 * GTT. To generalise, it appears that all !llc
1695 * platforms have issues with us placing the HWS
1696 * above the mappable region (even though we never
1697 * actualy map it).
1698 */
1699 flags |= PIN_MAPPABLE;
1700 ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
Chris Wilsone3efda42014-04-09 09:19:41 +01001701 if (ret) {
1702err_unref:
1703 drm_gem_object_unreference(&obj->base);
1704 return ret;
1705 }
1706
1707 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001708 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001709
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001710 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001711 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001712 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001713
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001714 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1715 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001716
1717 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001718}
1719
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001720static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001721{
1722 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001723
1724 if (!dev_priv->status_page_dmah) {
1725 dev_priv->status_page_dmah =
1726 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1727 if (!dev_priv->status_page_dmah)
1728 return -ENOMEM;
1729 }
1730
Chris Wilson6b8294a2012-11-16 11:43:20 +00001731 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1732 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1733
1734 return 0;
1735}
1736
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001737void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
1738{
1739 iounmap(ringbuf->virtual_start);
1740 ringbuf->virtual_start = NULL;
1741 i915_gem_object_ggtt_unpin(ringbuf->obj);
1742}
1743
1744int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
1745 struct intel_ringbuffer *ringbuf)
1746{
1747 struct drm_i915_private *dev_priv = to_i915(dev);
1748 struct drm_i915_gem_object *obj = ringbuf->obj;
1749 int ret;
1750
1751 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1752 if (ret)
1753 return ret;
1754
1755 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1756 if (ret) {
1757 i915_gem_object_ggtt_unpin(obj);
1758 return ret;
1759 }
1760
1761 ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
1762 i915_gem_obj_ggtt_offset(obj), ringbuf->size);
1763 if (ringbuf->virtual_start == NULL) {
1764 i915_gem_object_ggtt_unpin(obj);
1765 return -EINVAL;
1766 }
1767
1768 return 0;
1769}
1770
Oscar Mateo84c23772014-07-24 17:04:15 +01001771void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
Chris Wilsone3efda42014-04-09 09:19:41 +01001772{
Oscar Mateo2919d292014-07-03 16:28:02 +01001773 drm_gem_object_unreference(&ringbuf->obj->base);
1774 ringbuf->obj = NULL;
1775}
1776
Oscar Mateo84c23772014-07-24 17:04:15 +01001777int intel_alloc_ringbuffer_obj(struct drm_device *dev,
1778 struct intel_ringbuffer *ringbuf)
Oscar Mateo2919d292014-07-03 16:28:02 +01001779{
Chris Wilsone3efda42014-04-09 09:19:41 +01001780 struct drm_i915_gem_object *obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001781
1782 obj = NULL;
1783 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001784 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001785 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001786 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001787 if (obj == NULL)
1788 return -ENOMEM;
1789
Akash Goel24f3a8c2014-06-17 10:59:42 +05301790 /* mark ring buffers as read-only from GPU side by default */
1791 obj->gt_ro = 1;
1792
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001793 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001794
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001795 return 0;
Chris Wilsone3efda42014-04-09 09:19:41 +01001796}
1797
Ben Widawskyc43b5632012-04-16 14:07:40 -07001798static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001799 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001800{
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001801 struct intel_ringbuffer *ringbuf;
Chris Wilsondd785e32010-08-07 11:01:34 +01001802 int ret;
1803
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001804 WARN_ON(ring->buffer);
1805
1806 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1807 if (!ringbuf)
1808 return -ENOMEM;
1809 ring->buffer = ringbuf;
Oscar Mateo8ee14972014-05-22 14:13:34 +01001810
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001811 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001812 INIT_LIST_HEAD(&ring->active_list);
1813 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateocc9130b2014-07-24 17:04:42 +01001814 INIT_LIST_HEAD(&ring->execlist_queue);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001815 ringbuf->size = 32 * PAGE_SIZE;
Daniel Vetter0c7dd532014-08-11 16:17:44 +02001816 ringbuf->ring = ring;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001817 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001818
Chris Wilsonb259f672011-03-29 13:19:09 +01001819 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001820
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001821 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001822 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001823 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001824 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001825 } else {
1826 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001827 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001828 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001829 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001830 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001831
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001832 WARN_ON(ringbuf->obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001833
Daniel Vetterbfc882b2014-11-20 00:33:08 +01001834 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
1835 if (ret) {
1836 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
1837 ring->name, ret);
1838 goto error;
1839 }
1840
1841 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
1842 if (ret) {
1843 DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
1844 ring->name, ret);
1845 intel_destroy_ringbuffer_obj(ringbuf);
1846 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001847 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001848
Chris Wilson55249ba2010-12-22 14:04:47 +00001849 /* Workaround an erratum on the i830 which causes a hang if
1850 * the TAIL pointer points to within the last 2 cachelines
1851 * of the buffer.
1852 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001853 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001854 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001855 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001856
Brad Volkin44e895a2014-05-10 14:10:43 -07001857 ret = i915_cmd_parser_init_ring(ring);
1858 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001859 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001860
Oscar Mateo8ee14972014-05-22 14:13:34 +01001861 return 0;
1862
1863error:
1864 kfree(ringbuf);
1865 ring->buffer = NULL;
1866 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001867}
1868
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001869void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001870{
John Harrison6402c332014-10-31 12:00:26 +00001871 struct drm_i915_private *dev_priv;
1872 struct intel_ringbuffer *ringbuf;
Chris Wilson33626e62010-10-29 16:18:36 +01001873
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001874 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001875 return;
1876
John Harrison6402c332014-10-31 12:00:26 +00001877 dev_priv = to_i915(ring->dev);
1878 ringbuf = ring->buffer;
1879
Chris Wilsone3efda42014-04-09 09:19:41 +01001880 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001881 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001882
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001883 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateo2919d292014-07-03 16:28:02 +01001884 intel_destroy_ringbuffer_obj(ringbuf);
John Harrison6259cea2014-11-24 18:49:29 +00001885 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Chris Wilson78501ea2010-10-27 12:18:21 +01001886
Zou Nan hai8d192152010-11-02 16:31:01 +08001887 if (ring->cleanup)
1888 ring->cleanup(ring);
1889
Chris Wilson78501ea2010-10-27 12:18:21 +01001890 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001891
1892 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001893
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001894 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001895 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001896}
1897
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001898static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001899{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001900 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001901 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001902 int ret;
1903
Dave Gordonebd0fd42014-11-27 11:22:49 +00001904 if (intel_ring_space(ringbuf) >= n)
1905 return 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001906
1907 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo82e104c2014-07-24 17:04:26 +01001908 if (__intel_ring_space(request->tail, ringbuf->tail,
1909 ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001910 break;
1911 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001912 }
1913
Daniel Vettera4b3a572014-11-26 14:17:05 +01001914 if (&request->list == &ring->request_list)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001915 return -ENOSPC;
1916
Daniel Vettera4b3a572014-11-26 14:17:05 +01001917 ret = i915_wait_request(request);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001918 if (ret)
1919 return ret;
1920
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001921 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001922
1923 return 0;
1924}
1925
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001926static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001927{
Chris Wilson78501ea2010-10-27 12:18:21 +01001928 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001929 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001930 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001931 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001932 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001933
Chris Wilsona71d8d92012-02-15 11:25:36 +00001934 ret = intel_ring_wait_request(ring, n);
1935 if (ret != -ENOSPC)
1936 return ret;
1937
Chris Wilson09246732013-08-10 22:16:32 +01001938 /* force the tail write in case we have been skipping them */
1939 __intel_ring_advance(ring);
1940
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001941 /* With GEM the hangcheck timer should kick us out of the loop,
1942 * leaving it early runs the risk of corrupting GEM state (due
1943 * to running on almost untested codepaths). But on resume
1944 * timers don't work yet, so prevent a complete hang in that
1945 * case by choosing an insanely large timeout. */
1946 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001947
Dave Gordonebd0fd42014-11-27 11:22:49 +00001948 ret = 0;
Chris Wilsondcfe0502014-05-05 09:07:32 +01001949 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001950 do {
Dave Gordonebd0fd42014-11-27 11:22:49 +00001951 if (intel_ring_space(ringbuf) >= n)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001952 break;
Dave Gordonebd0fd42014-11-27 11:22:49 +00001953 ringbuf->head = I915_READ_HEAD(ring);
1954 if (intel_ring_space(ringbuf) >= n)
1955 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001956
Chris Wilsone60a0b12010-10-13 10:09:14 +01001957 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001958
Chris Wilsondcfe0502014-05-05 09:07:32 +01001959 if (dev_priv->mm.interruptible && signal_pending(current)) {
1960 ret = -ERESTARTSYS;
1961 break;
1962 }
1963
Daniel Vetter33196de2012-11-14 17:14:05 +01001964 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1965 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001966 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001967 break;
1968
1969 if (time_after(jiffies, end)) {
1970 ret = -EBUSY;
1971 break;
1972 }
1973 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001974 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001975 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001976}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001977
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001978static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001979{
1980 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001981 struct intel_ringbuffer *ringbuf = ring->buffer;
1982 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001983
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001984 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001985 int ret = ring_wait_for_space(ring, rem);
1986 if (ret)
1987 return ret;
1988 }
1989
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001990 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001991 rem /= 4;
1992 while (rem--)
1993 iowrite32(MI_NOOP, virt++);
1994
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001995 ringbuf->tail = 0;
Dave Gordonebd0fd42014-11-27 11:22:49 +00001996 intel_ring_update_space(ringbuf);
Chris Wilson3e960502012-11-27 16:22:54 +00001997
1998 return 0;
1999}
2000
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002001int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00002002{
Daniel Vettera4b3a572014-11-26 14:17:05 +01002003 struct drm_i915_gem_request *req;
Chris Wilson3e960502012-11-27 16:22:54 +00002004 int ret;
2005
2006 /* We need to add any requests required to flush the objects and ring */
John Harrison6259cea2014-11-24 18:49:29 +00002007 if (ring->outstanding_lazy_request) {
John Harrison9400ae52014-11-24 18:49:36 +00002008 ret = i915_add_request(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00002009 if (ret)
2010 return ret;
2011 }
2012
2013 /* Wait upon the last request to be completed */
2014 if (list_empty(&ring->request_list))
2015 return 0;
2016
Daniel Vettera4b3a572014-11-26 14:17:05 +01002017 req = list_entry(ring->request_list.prev,
Chris Wilson3e960502012-11-27 16:22:54 +00002018 struct drm_i915_gem_request,
Daniel Vettera4b3a572014-11-26 14:17:05 +01002019 list);
Chris Wilson3e960502012-11-27 16:22:54 +00002020
Daniel Vettera4b3a572014-11-26 14:17:05 +01002021 return i915_wait_request(req);
Chris Wilson3e960502012-11-27 16:22:54 +00002022}
2023
Chris Wilson9d7730912012-11-27 16:22:52 +00002024static int
John Harrison6259cea2014-11-24 18:49:29 +00002025intel_ring_alloc_request(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00002026{
John Harrison9eba5d42014-11-24 18:49:23 +00002027 int ret;
2028 struct drm_i915_gem_request *request;
2029
John Harrison6259cea2014-11-24 18:49:29 +00002030 if (ring->outstanding_lazy_request)
Chris Wilson9d7730912012-11-27 16:22:52 +00002031 return 0;
John Harrison9eba5d42014-11-24 18:49:23 +00002032
2033 request = kmalloc(sizeof(*request), GFP_KERNEL);
2034 if (request == NULL)
2035 return -ENOMEM;
2036
John Harrisonabfe2622014-11-24 18:49:24 +00002037 kref_init(&request->ref);
John Harrisonff79e852014-11-24 18:49:41 +00002038 request->ring = ring;
John Harrisonabfe2622014-11-24 18:49:24 +00002039
John Harrison6259cea2014-11-24 18:49:29 +00002040 ret = i915_gem_get_seqno(ring->dev, &request->seqno);
John Harrison9eba5d42014-11-24 18:49:23 +00002041 if (ret) {
2042 kfree(request);
2043 return ret;
2044 }
2045
John Harrison6259cea2014-11-24 18:49:29 +00002046 ring->outstanding_lazy_request = request;
John Harrison9eba5d42014-11-24 18:49:23 +00002047 return 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002048}
2049
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002050static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00002051 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002052{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002053 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002054 int ret;
2055
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002056 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002057 ret = intel_wrap_ring_buffer(ring);
2058 if (unlikely(ret))
2059 return ret;
2060 }
2061
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002062 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002063 ret = ring_wait_for_space(ring, bytes);
2064 if (unlikely(ret))
2065 return ret;
2066 }
2067
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02002068 return 0;
2069}
2070
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002071int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002072 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002073{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002074 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002075 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01002076
Daniel Vetter33196de2012-11-14 17:14:05 +01002077 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
2078 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02002079 if (ret)
2080 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00002081
Chris Wilson304d6952014-01-02 14:32:35 +00002082 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
2083 if (ret)
2084 return ret;
2085
Chris Wilson9d7730912012-11-27 16:22:52 +00002086 /* Preallocate the olr before touching the ring */
John Harrison6259cea2014-11-24 18:49:29 +00002087 ret = intel_ring_alloc_request(ring);
Chris Wilson9d7730912012-11-27 16:22:52 +00002088 if (ret)
2089 return ret;
2090
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002091 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00002092 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002093}
2094
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002095/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002096int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002097{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002098 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002099 int ret;
2100
2101 if (num_dwords == 0)
2102 return 0;
2103
Chris Wilson18393f62014-04-09 09:19:40 +01002104 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02002105 ret = intel_ring_begin(ring, num_dwords);
2106 if (ret)
2107 return ret;
2108
2109 while (num_dwords--)
2110 intel_ring_emit(ring, MI_NOOP);
2111
2112 intel_ring_advance(ring);
2113
2114 return 0;
2115}
2116
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002117void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002118{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002119 struct drm_device *dev = ring->dev;
2120 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002121
John Harrison6259cea2014-11-24 18:49:29 +00002122 BUG_ON(ring->outstanding_lazy_request);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002123
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002124 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002125 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
2126 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01002127 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07002128 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01002129 }
Chris Wilson297b0c52010-10-22 17:02:41 +01002130
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02002131 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03002132 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01002133}
2134
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002135static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002136 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002137{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002138 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002139
2140 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002141
Chris Wilson12f55812012-07-05 17:14:01 +01002142 /* Disable notification that the ring is IDLE. The GT
2143 * will then assume that it is busy and bring it out of rc6.
2144 */
2145 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
2146 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
2147
2148 /* Clear the context id. Here be magic! */
2149 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
2150
2151 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04002152 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01002153 GEN6_BSD_SLEEP_INDICATOR) == 0,
2154 50))
2155 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002156
Chris Wilson12f55812012-07-05 17:14:01 +01002157 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04002158 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01002159 POSTING_READ(RING_TAIL(ring->mmio_base));
2160
2161 /* Let the ring send IDLE messages to the GT again,
2162 * and so let it sleep to conserve power when idle.
2163 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002164 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01002165 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002166}
2167
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002168static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002169 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002170{
Chris Wilson71a77e02011-02-02 12:13:49 +00002171 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002172 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002173
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002174 ret = intel_ring_begin(ring, 4);
2175 if (ret)
2176 return ret;
2177
Chris Wilson71a77e02011-02-02 12:13:49 +00002178 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002179 if (INTEL_INFO(ring->dev)->gen >= 8)
2180 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002181 /*
2182 * Bspec vol 1c.5 - video engine command streamer:
2183 * "If ENABLED, all TLBs will be invalidated once the flush
2184 * operation is complete. This bit is only valid when the
2185 * Post-Sync Operation field is a value of 1h or 3h."
2186 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002187 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07002188 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
2189 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002190 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002191 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002192 if (INTEL_INFO(ring->dev)->gen >= 8) {
2193 intel_ring_emit(ring, 0); /* upper addr */
2194 intel_ring_emit(ring, 0); /* value */
2195 } else {
2196 intel_ring_emit(ring, 0);
2197 intel_ring_emit(ring, MI_NOOP);
2198 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002199 intel_ring_advance(ring);
2200 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002201}
2202
2203static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002204gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002205 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002206 unsigned flags)
2207{
Daniel Vetter896ab1a2014-08-06 15:04:51 +02002208 bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002209 int ret;
2210
2211 ret = intel_ring_begin(ring, 4);
2212 if (ret)
2213 return ret;
2214
2215 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07002216 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002217 intel_ring_emit(ring, lower_32_bits(offset));
2218 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002219 intel_ring_emit(ring, MI_NOOP);
2220 intel_ring_advance(ring);
2221
2222 return 0;
2223}
2224
2225static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002226hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002227 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002228 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002229{
Akshay Joshi0206e352011-08-16 15:34:10 -04002230 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002231
Akshay Joshi0206e352011-08-16 15:34:10 -04002232 ret = intel_ring_begin(ring, 2);
2233 if (ret)
2234 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01002235
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002236 intel_ring_emit(ring,
Chris Wilson77072252014-09-10 12:18:27 +01002237 MI_BATCH_BUFFER_START |
2238 (flags & I915_DISPATCH_SECURE ?
2239 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002240 /* bit0-7 is the length on GEN6+ */
2241 intel_ring_emit(ring, offset);
2242 intel_ring_advance(ring);
2243
2244 return 0;
2245}
2246
2247static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002248gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07002249 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002250 unsigned flags)
2251{
2252 int ret;
2253
2254 ret = intel_ring_begin(ring, 2);
2255 if (ret)
2256 return ret;
2257
2258 intel_ring_emit(ring,
2259 MI_BATCH_BUFFER_START |
2260 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04002261 /* bit0-7 is the length on GEN6+ */
2262 intel_ring_emit(ring, offset);
2263 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01002264
Akshay Joshi0206e352011-08-16 15:34:10 -04002265 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002266}
2267
Chris Wilson549f7362010-10-19 11:19:32 +01002268/* Blitter support (SandyBridge+) */
2269
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002270static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07002271 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08002272{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002273 struct drm_device *dev = ring->dev;
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002274 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71a77e02011-02-02 12:13:49 +00002275 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002276 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002277
Daniel Vetter6a233c72011-12-14 13:57:07 +01002278 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002279 if (ret)
2280 return ret;
2281
Chris Wilson71a77e02011-02-02 12:13:49 +00002282 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002283 if (INTEL_INFO(ring->dev)->gen >= 8)
2284 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07002285 /*
2286 * Bspec vol 1c.3 - blitter engine command streamer:
2287 * "If ENABLED, all TLBs will be invalidated once the flush
2288 * operation is complete. This bit is only valid when the
2289 * Post-Sync Operation field is a value of 1h or 3h."
2290 */
Chris Wilson71a77e02011-02-02 12:13:49 +00002291 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07002292 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01002293 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00002294 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07002295 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07002296 if (INTEL_INFO(ring->dev)->gen >= 8) {
2297 intel_ring_emit(ring, 0); /* upper addr */
2298 intel_ring_emit(ring, 0); /* value */
2299 } else {
2300 intel_ring_emit(ring, 0);
2301 intel_ring_emit(ring, MI_NOOP);
2302 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002303 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002304
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002305 if (!invalidate && flush) {
2306 if (IS_GEN7(dev))
2307 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
2308 else if (IS_BROADWELL(dev))
2309 dev_priv->fbc.need_sw_cache_clean = true;
2310 }
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002311
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00002312 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08002313}
2314
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002315int intel_init_render_ring_buffer(struct drm_device *dev)
2316{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002317 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002318 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Ben Widawsky3e789982014-06-30 09:53:37 -07002319 struct drm_i915_gem_object *obj;
2320 int ret;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002321
Daniel Vetter59465b52012-04-11 22:12:48 +02002322 ring->name = "render ring";
2323 ring->id = RCS;
2324 ring->mmio_base = RENDER_RING_BASE;
2325
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002326 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002327 if (i915_semaphore_is_enabled(dev)) {
2328 obj = i915_gem_alloc_object(dev, 4096);
2329 if (obj == NULL) {
2330 DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
2331 i915.semaphores = 0;
2332 } else {
2333 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
2334 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
2335 if (ret != 0) {
2336 drm_gem_object_unreference(&obj->base);
2337 DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
2338 i915.semaphores = 0;
2339 } else
2340 dev_priv->semaphore_obj = obj;
2341 }
2342 }
Mika Kuoppala72253422014-10-07 17:21:26 +03002343
2344 ring->init_context = intel_ring_workarounds_emit;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002345 ring->add_request = gen6_add_request;
2346 ring->flush = gen8_render_ring_flush;
2347 ring->irq_get = gen8_ring_get_irq;
2348 ring->irq_put = gen8_ring_put_irq;
2349 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
2350 ring->get_seqno = gen6_ring_get_seqno;
2351 ring->set_seqno = ring_set_seqno;
2352 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky3e789982014-06-30 09:53:37 -07002353 WARN_ON(!dev_priv->semaphore_obj);
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002354 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002355 ring->semaphore.signal = gen8_rcs_signal;
2356 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002357 }
2358 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002359 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03002360 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01002361 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03002362 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002363 ring->irq_get = gen6_ring_get_irq;
2364 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002365 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01002366 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002367 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002368 if (i915_semaphore_is_enabled(dev)) {
2369 ring->semaphore.sync_to = gen6_ring_sync;
2370 ring->semaphore.signal = gen6_signal;
2371 /*
2372 * The current semaphore is only applied on pre-gen8
2373 * platform. And there is no VCS2 ring on the pre-gen8
2374 * platform. So the semaphore between RCS and VCS2 is
2375 * initialized as INVALID. Gen8 will initialize the
2376 * sema between VCS2 and RCS later.
2377 */
2378 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2379 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
2380 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
2381 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
2382 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2383 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2384 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
2385 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2386 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2387 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2388 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002389 } else if (IS_GEN5(dev)) {
2390 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002391 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002392 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002393 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002394 ring->irq_get = gen5_ring_get_irq;
2395 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002396 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2397 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002398 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002399 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002400 if (INTEL_INFO(dev)->gen < 4)
2401 ring->flush = gen2_render_ring_flush;
2402 else
2403 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002404 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002405 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002406 if (IS_GEN2(dev)) {
2407 ring->irq_get = i8xx_ring_get_irq;
2408 ring->irq_put = i8xx_ring_put_irq;
2409 } else {
2410 ring->irq_get = i9xx_ring_get_irq;
2411 ring->irq_put = i9xx_ring_put_irq;
2412 }
Daniel Vettere3670312012-04-11 22:12:53 +02002413 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002414 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002415 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002416
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002417 if (IS_HASWELL(dev))
2418 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002419 else if (IS_GEN8(dev))
2420 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002421 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002422 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2423 else if (INTEL_INFO(dev)->gen >= 4)
2424 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2425 else if (IS_I830(dev) || IS_845G(dev))
2426 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2427 else
2428 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002429 ring->init_hw = init_render_ring;
Daniel Vetter59465b52012-04-11 22:12:48 +02002430 ring->cleanup = render_ring_cleanup;
2431
Daniel Vetterb45305f2012-12-17 16:21:27 +01002432 /* Workaround batchbuffer to combat CS tlb bug. */
2433 if (HAS_BROKEN_CS_TLB(dev)) {
Chris Wilsonc4d69da2014-09-08 14:25:41 +01002434 obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002435 if (obj == NULL) {
2436 DRM_ERROR("Failed to allocate batch bo\n");
2437 return -ENOMEM;
2438 }
2439
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002440 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002441 if (ret != 0) {
2442 drm_gem_object_unreference(&obj->base);
2443 DRM_ERROR("Failed to ping batch bo\n");
2444 return ret;
2445 }
2446
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002447 ring->scratch.obj = obj;
2448 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002449 }
2450
Daniel Vetter99be1df2014-11-20 00:33:06 +01002451 ret = intel_init_ring_buffer(dev, ring);
2452 if (ret)
2453 return ret;
2454
2455 if (INTEL_INFO(dev)->gen >= 5) {
2456 ret = intel_init_pipe_control(ring);
2457 if (ret)
2458 return ret;
2459 }
2460
2461 return 0;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002462}
2463
2464int intel_init_bsd_ring_buffer(struct drm_device *dev)
2465{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002466 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002467 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002468
Daniel Vetter58fa3832012-04-11 22:12:49 +02002469 ring->name = "bsd ring";
2470 ring->id = VCS;
2471
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002472 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002473 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002474 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002475 /* gen6 bsd needs a special wa for tail updates */
2476 if (IS_GEN6(dev))
2477 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002478 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002479 ring->add_request = gen6_add_request;
2480 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002481 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002482 if (INTEL_INFO(dev)->gen >= 8) {
2483 ring->irq_enable_mask =
2484 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2485 ring->irq_get = gen8_ring_get_irq;
2486 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002487 ring->dispatch_execbuffer =
2488 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002489 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002490 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002491 ring->semaphore.signal = gen8_xcs_signal;
2492 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002493 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002494 } else {
2495 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2496 ring->irq_get = gen6_ring_get_irq;
2497 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002498 ring->dispatch_execbuffer =
2499 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002500 if (i915_semaphore_is_enabled(dev)) {
2501 ring->semaphore.sync_to = gen6_ring_sync;
2502 ring->semaphore.signal = gen6_signal;
2503 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2504 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2505 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2506 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2507 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2508 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2509 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2510 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2511 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2512 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2513 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002514 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002515 } else {
2516 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002517 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002518 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002519 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002520 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002521 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002522 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002523 ring->irq_get = gen5_ring_get_irq;
2524 ring->irq_put = gen5_ring_put_irq;
2525 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002526 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002527 ring->irq_get = i9xx_ring_get_irq;
2528 ring->irq_put = i9xx_ring_put_irq;
2529 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002530 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002531 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002532 ring->init_hw = init_ring_common;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002533
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002534 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002535}
Chris Wilson549f7362010-10-19 11:19:32 +01002536
Zhao Yakui845f74a2014-04-17 10:37:37 +08002537/**
2538 * Initialize the second BSD ring for Broadwell GT3.
2539 * It is noted that this only exists on Broadwell GT3.
2540 */
2541int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2542{
2543 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002544 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002545
2546 if ((INTEL_INFO(dev)->gen != 8)) {
2547 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2548 return -EINVAL;
2549 }
2550
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002551 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002552 ring->id = VCS2;
2553
2554 ring->write_tail = ring_write_tail;
2555 ring->mmio_base = GEN8_BSD2_RING_BASE;
2556 ring->flush = gen6_bsd_ring_flush;
2557 ring->add_request = gen6_add_request;
2558 ring->get_seqno = gen6_ring_get_seqno;
2559 ring->set_seqno = ring_set_seqno;
2560 ring->irq_enable_mask =
2561 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2562 ring->irq_get = gen8_ring_get_irq;
2563 ring->irq_put = gen8_ring_put_irq;
2564 ring->dispatch_execbuffer =
2565 gen8_ring_dispatch_execbuffer;
Ben Widawsky3e789982014-06-30 09:53:37 -07002566 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002567 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002568 ring->semaphore.signal = gen8_xcs_signal;
2569 GEN8_RING_SEMAPHORE_INIT;
2570 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002571 ring->init_hw = init_ring_common;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002572
2573 return intel_init_ring_buffer(dev, ring);
2574}
2575
Chris Wilson549f7362010-10-19 11:19:32 +01002576int intel_init_blt_ring_buffer(struct drm_device *dev)
2577{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002578 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002579 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002580
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002581 ring->name = "blitter ring";
2582 ring->id = BCS;
2583
2584 ring->mmio_base = BLT_RING_BASE;
2585 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002586 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002587 ring->add_request = gen6_add_request;
2588 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002589 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002590 if (INTEL_INFO(dev)->gen >= 8) {
2591 ring->irq_enable_mask =
2592 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2593 ring->irq_get = gen8_ring_get_irq;
2594 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002595 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002596 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002597 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002598 ring->semaphore.signal = gen8_xcs_signal;
2599 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002600 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002601 } else {
2602 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2603 ring->irq_get = gen6_ring_get_irq;
2604 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002605 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002606 if (i915_semaphore_is_enabled(dev)) {
2607 ring->semaphore.signal = gen6_signal;
2608 ring->semaphore.sync_to = gen6_ring_sync;
2609 /*
2610 * The current semaphore is only applied on pre-gen8
2611 * platform. And there is no VCS2 ring on the pre-gen8
2612 * platform. So the semaphore between BCS and VCS2 is
2613 * initialized as INVALID. Gen8 will initialize the
2614 * sema between BCS and VCS2 later.
2615 */
2616 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2617 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2618 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2619 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2620 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2621 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2622 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2623 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2624 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2625 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2626 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002627 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002628 ring->init_hw = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002629
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002630 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002631}
Chris Wilsona7b97612012-07-20 12:41:08 +01002632
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002633int intel_init_vebox_ring_buffer(struct drm_device *dev)
2634{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002635 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002636 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002637
2638 ring->name = "video enhancement ring";
2639 ring->id = VECS;
2640
2641 ring->mmio_base = VEBOX_RING_BASE;
2642 ring->write_tail = ring_write_tail;
2643 ring->flush = gen6_ring_flush;
2644 ring->add_request = gen6_add_request;
2645 ring->get_seqno = gen6_ring_get_seqno;
2646 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002647
2648 if (INTEL_INFO(dev)->gen >= 8) {
2649 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002650 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002651 ring->irq_get = gen8_ring_get_irq;
2652 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002653 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002654 if (i915_semaphore_is_enabled(dev)) {
Ben Widawsky5ee426c2014-06-30 09:53:38 -07002655 ring->semaphore.sync_to = gen8_ring_sync;
Ben Widawsky3e789982014-06-30 09:53:37 -07002656 ring->semaphore.signal = gen8_xcs_signal;
2657 GEN8_RING_SEMAPHORE_INIT;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002658 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002659 } else {
2660 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2661 ring->irq_get = hsw_vebox_get_irq;
2662 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002663 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002664 if (i915_semaphore_is_enabled(dev)) {
2665 ring->semaphore.sync_to = gen6_ring_sync;
2666 ring->semaphore.signal = gen6_signal;
2667 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2668 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2669 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2670 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2671 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2672 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2673 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2674 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2675 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2676 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2677 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002678 }
Daniel Vetterecfe00d2014-11-20 00:33:04 +01002679 ring->init_hw = init_ring_common;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002680
2681 return intel_init_ring_buffer(dev, ring);
2682}
2683
Chris Wilsona7b97612012-07-20 12:41:08 +01002684int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002685intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002686{
2687 int ret;
2688
2689 if (!ring->gpu_caches_dirty)
2690 return 0;
2691
2692 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2693 if (ret)
2694 return ret;
2695
2696 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2697
2698 ring->gpu_caches_dirty = false;
2699 return 0;
2700}
2701
2702int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002703intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002704{
2705 uint32_t flush_domains;
2706 int ret;
2707
2708 flush_domains = 0;
2709 if (ring->gpu_caches_dirty)
2710 flush_domains = I915_GEM_GPU_DOMAINS;
2711
2712 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2713 if (ret)
2714 return ret;
2715
2716 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2717
2718 ring->gpu_caches_dirty = false;
2719 return 0;
2720}
Chris Wilsone3efda42014-04-09 09:19:41 +01002721
2722void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002723intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002724{
2725 int ret;
2726
2727 if (!intel_ring_initialized(ring))
2728 return;
2729
2730 ret = intel_ring_idle(ring);
2731 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2732 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2733 ring->name, ret);
2734
2735 stop_ring(ring);
2736}