blob: b8d1c5c0c2c67b61f80a706c138b6f836c2e4471 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020098
99/*
100 * Copy from radeon_drv.h so we don't have to include both and have conflicting
101 * symbol;
102 */
Jerome Glissebb635562012-05-09 15:34:46 +0200103#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
104#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100105/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200106#define RADEON_IB_POOL_SIZE 16
107#define RADEON_DEBUGFS_MAX_COMPONENTS 32
108#define RADEONFB_CONN_LIMIT 4
109#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110
Alex Deucher1b370782011-11-17 20:13:28 -0500111/* max number of rings */
Alex Deucherf60cbd12012-12-04 15:27:33 -0500112#define RADEON_NUM_RINGS 5
Jerome Glissebb635562012-05-09 15:34:46 +0200113
114/* fence seq are set to this number when signaled */
115#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500116
117/* internal ring indices */
118/* r1xx+ has gfx CP ring */
Jerome Glissebb635562012-05-09 15:34:46 +0200119#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500120
121/* cayman has 2 compute CP rings */
Jerome Glissebb635562012-05-09 15:34:46 +0200122#define CAYMAN_RING_TYPE_CP1_INDEX 1
123#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500124
Alex Deucher4d756582012-09-27 15:08:35 -0400125/* R600+ has an async dma ring */
126#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500127/* cayman add a second async dma ring */
128#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400129
Jerome Glisse721604a2012-01-05 22:11:05 -0500130/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200131#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200132#define RADEON_VA_RESERVED_SIZE (8 << 20)
133#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500134
Alex Deucherec46c762013-01-03 12:07:30 -0500135/* reset flags */
136#define RADEON_RESET_GFX (1 << 0)
137#define RADEON_RESET_COMPUTE (1 << 1)
138#define RADEON_RESET_DMA (1 << 2)
139
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200140/*
141 * Errata workarounds.
142 */
143enum radeon_pll_errata {
144 CHIP_ERRATA_R300_CG = 0x00000001,
145 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
146 CHIP_ERRATA_PLL_DELAY = 0x00000004
147};
148
149
150struct radeon_device;
151
152
153/*
154 * BIOS.
155 */
156bool radeon_get_bios(struct radeon_device *rdev);
157
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500158/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000159 * Dummy page
160 */
161struct radeon_dummy_page {
162 struct page *page;
163 dma_addr_t addr;
164};
165int radeon_dummy_page_init(struct radeon_device *rdev);
166void radeon_dummy_page_fini(struct radeon_device *rdev);
167
168
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200169/*
170 * Clocks
171 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200172struct radeon_clock {
173 struct radeon_pll p1pll;
174 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500175 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200176 struct radeon_pll spll;
177 struct radeon_pll mpll;
178 /* 10 Khz units */
179 uint32_t default_mclk;
180 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500181 uint32_t default_dispclk;
182 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400183 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200184};
185
Rafał Miłecki74338742009-11-03 00:53:02 +0100186/*
187 * Power management
188 */
189int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500190void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100191void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400192void radeon_pm_suspend(struct radeon_device *rdev);
193void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500194void radeon_combios_get_power_modes(struct radeon_device *rdev);
195void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400196void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherf8920342010-06-30 12:02:03 -0400197void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500198extern int rv6xx_get_temp(struct radeon_device *rdev);
199extern int rv770_get_temp(struct radeon_device *rdev);
200extern int evergreen_get_temp(struct radeon_device *rdev);
201extern int sumo_get_temp(struct radeon_device *rdev);
Alex Deucher1bd47d22012-03-20 17:18:10 -0400202extern int si_get_temp(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500203extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
204 unsigned *bankh, unsigned *mtaspect,
205 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000206
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200207/*
208 * Fences.
209 */
210struct radeon_fence_driver {
211 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000212 uint64_t gpu_addr;
213 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200214 /* sync_seq is protected by ring emission lock */
215 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200216 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200217 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100218 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200219};
220
221struct radeon_fence {
222 struct radeon_device *rdev;
223 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200224 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200225 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400226 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200227 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200228};
229
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000230int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
231int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200232void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500233void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200234int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400235void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200236bool radeon_fence_signaled(struct radeon_fence *fence);
237int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200238int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500239int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200240int radeon_fence_wait_any(struct radeon_device *rdev,
241 struct radeon_fence **fences,
242 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200243struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
244void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200245unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200246bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
247void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
248static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
249 struct radeon_fence *b)
250{
251 if (!a) {
252 return b;
253 }
254
255 if (!b) {
256 return a;
257 }
258
259 BUG_ON(a->ring != b->ring);
260
261 if (a->seq > b->seq) {
262 return a;
263 } else {
264 return b;
265 }
266}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200267
Christian Königee60e292012-08-09 16:21:08 +0200268static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
269 struct radeon_fence *b)
270{
271 if (!a) {
272 return false;
273 }
274
275 if (!b) {
276 return true;
277 }
278
279 BUG_ON(a->ring != b->ring);
280
281 return a->seq < b->seq;
282}
283
Dave Airliee024e112009-06-24 09:48:08 +1000284/*
285 * Tiling registers
286 */
287struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100288 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000289};
290
291#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200292
293/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100294 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200295 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100296struct radeon_mman {
297 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000298 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100299 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100300 bool mem_global_referenced;
301 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100302};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200303
Jerome Glisse721604a2012-01-05 22:11:05 -0500304/* bo virtual address in a specific vm */
305struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200306 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500307 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500308 uint64_t soffset;
309 uint64_t eoffset;
310 uint32_t flags;
311 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200312 unsigned ref_count;
313
314 /* protected by vm mutex */
315 struct list_head vm_list;
316
317 /* constant after initialization */
318 struct radeon_vm *vm;
319 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500320};
321
Jerome Glisse4c788672009-11-20 14:29:23 +0100322struct radeon_bo {
323 /* Protected by gem.mutex */
324 struct list_head list;
325 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100326 u32 placements[3];
327 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100328 struct ttm_buffer_object tbo;
329 struct ttm_bo_kmap_obj kmap;
330 unsigned pin_count;
331 void *kptr;
332 u32 tiling_flags;
333 u32 pitch;
334 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500335 /* list of all virtual address to which this bo
336 * is associated to
337 */
338 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100339 /* Constant after initialization */
340 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100341 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100342
343 struct ttm_bo_kmap_obj dma_buf_vmap;
344 int vmapping_count;
Jerome Glisse4c788672009-11-20 14:29:23 +0100345};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100346#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100347
348struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000349 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100350 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200351 uint64_t gpu_offset;
352 unsigned rdomain;
353 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100354 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200355};
356
Jerome Glisseb15ba512011-11-15 11:48:34 -0500357/* sub-allocation manager, it has to be protected by another lock.
358 * By conception this is an helper for other part of the driver
359 * like the indirect buffer or semaphore, which both have their
360 * locking.
361 *
362 * Principe is simple, we keep a list of sub allocation in offset
363 * order (first entry has offset == 0, last entry has the highest
364 * offset).
365 *
366 * When allocating new object we first check if there is room at
367 * the end total_size - (last_object_offset + last_object_size) >=
368 * alloc_size. If so we allocate new object there.
369 *
370 * When there is not enough room at the end, we start waiting for
371 * each sub object until we reach object_offset+object_size >=
372 * alloc_size, this object then become the sub object we return.
373 *
374 * Alignment can't be bigger than page size.
375 *
376 * Hole are not considered for allocation to keep things simple.
377 * Assumption is that there won't be hole (all object on same
378 * alignment).
379 */
380struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200381 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500382 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200383 struct list_head *hole;
384 struct list_head flist[RADEON_NUM_RINGS];
385 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500386 unsigned size;
387 uint64_t gpu_addr;
388 void *cpu_ptr;
389 uint32_t domain;
390};
391
392struct radeon_sa_bo;
393
394/* sub-allocation buffer */
395struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200396 struct list_head olist;
397 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500398 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200399 unsigned soffset;
400 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200401 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500402};
403
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200404/*
405 * GEM objects.
406 */
407struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100408 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200409 struct list_head objects;
410};
411
412int radeon_gem_init(struct radeon_device *rdev);
413void radeon_gem_fini(struct radeon_device *rdev);
414int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100415 int alignment, int initial_domain,
416 bool discardable, bool kernel,
417 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419int radeon_mode_dumb_create(struct drm_file *file_priv,
420 struct drm_device *dev,
421 struct drm_mode_create_dumb *args);
422int radeon_mode_dumb_mmap(struct drm_file *filp,
423 struct drm_device *dev,
424 uint32_t handle, uint64_t *offset_p);
425int radeon_mode_dumb_destroy(struct drm_file *file_priv,
426 struct drm_device *dev,
427 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200428
429/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500430 * Semaphores.
431 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500432/* everything here is constant */
433struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200434 struct radeon_sa_bo *sa_bo;
435 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500436 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500437};
438
Jerome Glissec1341e52011-12-21 12:13:47 -0500439int radeon_semaphore_create(struct radeon_device *rdev,
440 struct radeon_semaphore **semaphore);
441void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
442 struct radeon_semaphore *semaphore);
443void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
444 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200445int radeon_semaphore_sync_rings(struct radeon_device *rdev,
446 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200447 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500448void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200449 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200450 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500451
452/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200453 * GART structures, functions & helpers
454 */
455struct radeon_mc;
456
Matt Turnera77f1712009-10-14 00:34:41 -0400457#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000458#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400459#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500460#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400461
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200462struct radeon_gart {
463 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400464 struct radeon_bo *robj;
465 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200466 unsigned num_gpu_pages;
467 unsigned num_cpu_pages;
468 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200469 struct page **pages;
470 dma_addr_t *pages_addr;
471 bool ready;
472};
473
474int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
475void radeon_gart_table_ram_free(struct radeon_device *rdev);
476int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
477void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400478int radeon_gart_table_vram_pin(struct radeon_device *rdev);
479void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200480int radeon_gart_init(struct radeon_device *rdev);
481void radeon_gart_fini(struct radeon_device *rdev);
482void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
483 int pages);
484int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500485 int pages, struct page **pagelist,
486 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400487void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200488
489
490/*
491 * GPU MC structures, functions & helpers
492 */
493struct radeon_mc {
494 resource_size_t aper_size;
495 resource_size_t aper_base;
496 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000497 /* for some chips with <= 32MB we need to lie
498 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000499 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000500 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000501 u64 gtt_size;
502 u64 gtt_start;
503 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000504 u64 vram_start;
505 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200506 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000507 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200508 int vram_mtrr;
509 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000510 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400511 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200512};
513
Alex Deucher06b64762010-01-05 11:27:29 -0500514bool radeon_combios_sideport_present(struct radeon_device *rdev);
515bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200516
517/*
518 * GPU scratch registers structures, functions & helpers
519 */
520struct radeon_scratch {
521 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400522 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200523 bool free[32];
524 uint32_t reg[32];
525};
526
527int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
528void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
529
530
531/*
532 * IRQS.
533 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500534
535struct radeon_unpin_work {
536 struct work_struct work;
537 struct radeon_device *rdev;
538 int crtc_id;
539 struct radeon_fence *fence;
540 struct drm_pending_vblank_event *event;
541 struct radeon_bo *old_rbo;
542 u64 new_crtc_base;
543};
544
545struct r500_irq_stat_regs {
546 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400547 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500548};
549
550struct r600_irq_stat_regs {
551 u32 disp_int;
552 u32 disp_int_cont;
553 u32 disp_int_cont2;
554 u32 d1grph_int;
555 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400556 u32 hdmi0_status;
557 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500558};
559
560struct evergreen_irq_stat_regs {
561 u32 disp_int;
562 u32 disp_int_cont;
563 u32 disp_int_cont2;
564 u32 disp_int_cont3;
565 u32 disp_int_cont4;
566 u32 disp_int_cont5;
567 u32 d1grph_int;
568 u32 d2grph_int;
569 u32 d3grph_int;
570 u32 d4grph_int;
571 u32 d5grph_int;
572 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400573 u32 afmt_status1;
574 u32 afmt_status2;
575 u32 afmt_status3;
576 u32 afmt_status4;
577 u32 afmt_status5;
578 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500579};
580
581union radeon_irq_stat_regs {
582 struct r500_irq_stat_regs r500;
583 struct r600_irq_stat_regs r600;
584 struct evergreen_irq_stat_regs evergreen;
585};
586
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400587#define RADEON_MAX_HPD_PINS 6
588#define RADEON_MAX_CRTCS 6
Alex Deucherf122c612012-03-30 08:59:57 -0400589#define RADEON_MAX_AFMT_BLOCKS 6
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400590
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200591struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200592 bool installed;
593 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200594 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200595 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200596 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200597 wait_queue_head_t vblank_queue;
598 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200599 bool afmt[RADEON_MAX_AFMT_BLOCKS];
600 union radeon_irq_stat_regs stat_regs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200601};
602
603int radeon_irq_kms_init(struct radeon_device *rdev);
604void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500605void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
606void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500607void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
608void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200609void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
610void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
611void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
612void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200613
614/*
Christian Könige32eb502011-10-23 12:56:27 +0200615 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200616 */
Alex Deucher74652802011-08-25 13:39:48 -0400617
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200618struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200619 struct radeon_sa_bo *sa_bo;
620 uint32_t length_dw;
621 uint64_t gpu_addr;
622 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200623 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200624 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200625 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200626 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200627 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200628 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200629};
630
Christian Könige32eb502011-10-23 12:56:27 +0200631struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100632 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200633 volatile uint32_t *ring;
634 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200635 unsigned rptr_offs;
636 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200637 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400638 u64 next_rptr_gpu_addr;
639 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200640 unsigned wptr;
641 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200642 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200643 unsigned ring_size;
644 unsigned ring_free_dw;
645 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200646 unsigned long last_activity;
647 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200648 uint64_t gpu_addr;
649 uint32_t align_mask;
650 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200651 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500652 u32 ptr_reg_shift;
653 u32 ptr_reg_mask;
654 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400655 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500656 u64 last_semaphore_signal_addr;
657 u64 last_semaphore_wait_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200658};
659
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500660/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500661 * VM
662 */
Christian Königee60e292012-08-09 16:21:08 +0200663
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200664/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200665#define RADEON_NUM_VM 16
666
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200667/* defines number of bits in page table versus page directory,
668 * a page is 4KB so we have 12 bits offset, 9 bits in the page
669 * table and the remaining 19 bits are in the page directory */
670#define RADEON_VM_BLOCK_SIZE 9
671
672/* number of entries in page table */
673#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
674
Jerome Glisse721604a2012-01-05 22:11:05 -0500675struct radeon_vm {
676 struct list_head list;
677 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200678 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200679
680 /* contains the page directory */
681 struct radeon_sa_bo *page_directory;
682 uint64_t pd_gpu_addr;
683
684 /* array of page tables, one for each page directory entry */
685 struct radeon_sa_bo **page_tables;
686
Jerome Glisse721604a2012-01-05 22:11:05 -0500687 struct mutex mutex;
688 /* last fence for cs using this vm */
689 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200690 /* last flush or NULL if we still need to flush */
691 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500692};
693
Jerome Glisse721604a2012-01-05 22:11:05 -0500694struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200695 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500696 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200697 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500698 struct radeon_sa_manager sa_manager;
699 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500700 /* number of VMIDs */
701 unsigned nvm;
702 /* vram base address for page table entry */
703 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500704 /* is vm enabled? */
705 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500706};
707
708/*
709 * file private structure
710 */
711struct radeon_fpriv {
712 struct radeon_vm vm;
713};
714
715/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500716 * R6xx+ IH ring
717 */
718struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100719 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500720 volatile uint32_t *ring;
721 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500722 unsigned ring_size;
723 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500724 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200725 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500726 bool enabled;
727};
728
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400729struct r600_blit_cp_primitives {
730 void (*set_render_target)(struct radeon_device *rdev, int format,
731 int w, int h, u64 gpu_addr);
732 void (*cp_set_surface_sync)(struct radeon_device *rdev,
733 u32 sync_type, u32 size,
734 u64 mc_addr);
735 void (*set_shaders)(struct radeon_device *rdev);
736 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
737 void (*set_tex_resource)(struct radeon_device *rdev,
738 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400739 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400740 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
741 int x2, int y2);
742 void (*draw_auto)(struct radeon_device *rdev);
743 void (*set_default_state)(struct radeon_device *rdev);
744};
745
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000746struct r600_blit {
Jerome Glisse4c788672009-11-20 14:29:23 +0100747 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400748 struct r600_blit_cp_primitives primitives;
749 int max_dim;
750 int ring_size_common;
751 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000752 u64 shader_gpu_addr;
753 u32 vs_offset, ps_offset;
754 u32 state_offset;
755 u32 state_len;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000756};
757
Alex Deucher347e7592012-03-20 17:18:21 -0400758/*
759 * SI RLC stuff
760 */
761struct si_rlc {
762 /* for power gating */
763 struct radeon_bo *save_restore_obj;
764 uint64_t save_restore_gpu_addr;
765 /* for clear state */
766 struct radeon_bo *clear_state_obj;
767 uint64_t clear_state_gpu_addr;
768};
769
Jerome Glisse69e130a2011-12-21 12:13:46 -0500770int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200771 struct radeon_ib *ib, struct radeon_vm *vm,
772 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200773void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4ef72562012-07-13 13:06:00 +0200774int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
775 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200776int radeon_ib_pool_init(struct radeon_device *rdev);
777void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200778int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200779/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400780bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
781 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200782void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
783int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
784int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
785void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
786void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200787void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200788void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
789int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200790void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200791void radeon_ring_lockup_update(struct radeon_ring *ring);
792bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200793unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
794 uint32_t **data);
795int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
796 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200797int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Alex Deucher78c55602011-11-17 14:25:56 -0500798 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
799 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200800void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200801
802
Alex Deucher4d756582012-09-27 15:08:35 -0400803/* r600 async dma */
804void r600_dma_stop(struct radeon_device *rdev);
805int r600_dma_resume(struct radeon_device *rdev);
806void r600_dma_fini(struct radeon_device *rdev);
807
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500808void cayman_dma_stop(struct radeon_device *rdev);
809int cayman_dma_resume(struct radeon_device *rdev);
810void cayman_dma_fini(struct radeon_device *rdev);
811
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200812/*
813 * CS.
814 */
815struct radeon_cs_reloc {
816 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100817 struct radeon_bo *robj;
818 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200819 uint32_t handle;
820 uint32_t flags;
821};
822
823struct radeon_cs_chunk {
824 uint32_t chunk_id;
825 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500826 int kpage_idx[2];
827 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200828 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500829 void __user *user_ptr;
830 int last_copied_page;
831 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200832};
833
834struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100835 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200836 struct radeon_device *rdev;
837 struct drm_file *filp;
838 /* chunks */
839 unsigned nchunks;
840 struct radeon_cs_chunk *chunks;
841 uint64_t *chunks_array;
842 /* IB */
843 unsigned idx;
844 /* relocations */
845 unsigned nrelocs;
846 struct radeon_cs_reloc *relocs;
847 struct radeon_cs_reloc **relocs_ptr;
848 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500849 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200850 /* indices of various chunks */
851 int chunk_ib_idx;
852 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500853 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400854 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200855 struct radeon_ib ib;
856 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200857 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000858 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200859 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -0500860 u32 cs_flags;
861 u32 ring;
862 s32 priority;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200863};
864
Dave Airlie513bcb42009-09-23 16:56:27 +1000865extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700866extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000867
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200868struct radeon_cs_packet {
869 unsigned idx;
870 unsigned type;
871 unsigned reg;
872 unsigned opcode;
873 int count;
874 unsigned one_reg_wr;
875};
876
877typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
878 struct radeon_cs_packet *pkt,
879 unsigned idx, unsigned reg);
880typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
881 struct radeon_cs_packet *pkt);
882
883
884/*
885 * AGP
886 */
887int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000888void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200889void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200890void radeon_agp_fini(struct radeon_device *rdev);
891
892
893/*
894 * Writeback
895 */
896struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100897 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200898 volatile uint32_t *wb;
899 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400900 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400901 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200902};
903
Alex Deucher724c80e2010-08-27 18:25:25 -0400904#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -0400905#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -0400906#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500907#define RADEON_WB_CP1_RPTR_OFFSET 1280
908#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -0400909#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -0400910#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -0500911#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Alex Deucherd0f8a852010-09-04 05:04:34 -0400912#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400913
Jerome Glissec93bb852009-07-13 21:04:08 +0200914/**
915 * struct radeon_pm - power management datas
916 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
917 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
918 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
919 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
920 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
921 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
922 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
923 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
924 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300925 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200926 * @needed_bandwidth: current bandwidth needs
927 *
928 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300929 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200930 * Equation between gpu/memory clock and available bandwidth is hw dependent
931 * (type of memory, bus size, efficiency, ...)
932 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400933
934enum radeon_pm_method {
935 PM_METHOD_PROFILE,
936 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100937};
Alex Deucherce8f5372010-05-07 15:10:16 -0400938
939enum radeon_dynpm_state {
940 DYNPM_STATE_DISABLED,
941 DYNPM_STATE_MINIMUM,
942 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000943 DYNPM_STATE_ACTIVE,
944 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400945};
946enum radeon_dynpm_action {
947 DYNPM_ACTION_NONE,
948 DYNPM_ACTION_MINIMUM,
949 DYNPM_ACTION_DOWNCLOCK,
950 DYNPM_ACTION_UPCLOCK,
951 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100952};
Alex Deucher56278a82009-12-28 13:58:44 -0500953
954enum radeon_voltage_type {
955 VOLTAGE_NONE = 0,
956 VOLTAGE_GPIO,
957 VOLTAGE_VDDC,
958 VOLTAGE_SW
959};
960
Alex Deucher0ec0e742009-12-23 13:21:58 -0500961enum radeon_pm_state_type {
962 POWER_STATE_TYPE_DEFAULT,
963 POWER_STATE_TYPE_POWERSAVE,
964 POWER_STATE_TYPE_BATTERY,
965 POWER_STATE_TYPE_BALANCED,
966 POWER_STATE_TYPE_PERFORMANCE,
967};
968
Alex Deucherce8f5372010-05-07 15:10:16 -0400969enum radeon_pm_profile_type {
970 PM_PROFILE_DEFAULT,
971 PM_PROFILE_AUTO,
972 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400973 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400974 PM_PROFILE_HIGH,
975};
976
977#define PM_PROFILE_DEFAULT_IDX 0
978#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400979#define PM_PROFILE_MID_SH_IDX 2
980#define PM_PROFILE_HIGH_SH_IDX 3
981#define PM_PROFILE_LOW_MH_IDX 4
982#define PM_PROFILE_MID_MH_IDX 5
983#define PM_PROFILE_HIGH_MH_IDX 6
984#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400985
986struct radeon_pm_profile {
987 int dpms_off_ps_idx;
988 int dpms_on_ps_idx;
989 int dpms_off_cm_idx;
990 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500991};
992
Alex Deucher21a81222010-07-02 12:58:16 -0400993enum radeon_int_thermal_type {
994 THERMAL_TYPE_NONE,
995 THERMAL_TYPE_RV6XX,
996 THERMAL_TYPE_RV770,
997 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -0500998 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -0500999 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001000 THERMAL_TYPE_SI,
Alex Deucher21a81222010-07-02 12:58:16 -04001001};
1002
Alex Deucher56278a82009-12-28 13:58:44 -05001003struct radeon_voltage {
1004 enum radeon_voltage_type type;
1005 /* gpio voltage */
1006 struct radeon_gpio_rec gpio;
1007 u32 delay; /* delay in usec from voltage drop to sclk change */
1008 bool active_high; /* voltage drop is active when bit is high */
1009 /* VDDC voltage */
1010 u8 vddc_id; /* index into vddc voltage table */
1011 u8 vddci_id; /* index into vddci voltage table */
1012 bool vddci_enabled;
1013 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001014 u16 voltage;
1015 /* evergreen+ vddci */
1016 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001017};
1018
Alex Deucherd7311172010-05-03 01:13:14 -04001019/* clock mode flags */
1020#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1021
Alex Deucher56278a82009-12-28 13:58:44 -05001022struct radeon_pm_clock_info {
1023 /* memory clock */
1024 u32 mclk;
1025 /* engine clock */
1026 u32 sclk;
1027 /* voltage info */
1028 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001029 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001030 u32 flags;
1031};
1032
Alex Deuchera48b9b42010-04-22 14:03:55 -04001033/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001034#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001035
Alex Deucher56278a82009-12-28 13:58:44 -05001036struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001037 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001038 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001039 /* number of valid clock modes in this power state */
1040 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001041 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001042 /* standardized state flags */
1043 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001044 u32 misc; /* vbios specific flags */
1045 u32 misc2; /* vbios specific flags */
1046 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001047};
1048
Rafał Miłecki27459322010-02-11 22:16:36 +00001049/*
1050 * Some modes are overclocked by very low value, accept them
1051 */
1052#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1053
Jerome Glissec93bb852009-07-13 21:04:08 +02001054struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001055 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001056 /* write locked while reprogramming mclk */
1057 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001058 u32 active_crtcs;
1059 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001060 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001061 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001062 fixed20_12 max_bandwidth;
1063 fixed20_12 igp_sideport_mclk;
1064 fixed20_12 igp_system_mclk;
1065 fixed20_12 igp_ht_link_clk;
1066 fixed20_12 igp_ht_link_width;
1067 fixed20_12 k8_bandwidth;
1068 fixed20_12 sideport_bandwidth;
1069 fixed20_12 ht_bandwidth;
1070 fixed20_12 core_bandwidth;
1071 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001072 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001073 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001074 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001075 /* number of valid power states */
1076 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001077 int current_power_state_index;
1078 int current_clock_mode_index;
1079 int requested_power_state_index;
1080 int requested_clock_mode_index;
1081 int default_power_state_index;
1082 u32 current_sclk;
1083 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001084 u16 current_vddc;
1085 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001086 u32 default_sclk;
1087 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001088 u16 default_vddc;
1089 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001090 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001091 /* selected pm method */
1092 enum radeon_pm_method pm_method;
1093 /* dynpm power management */
1094 struct delayed_work dynpm_idle_work;
1095 enum radeon_dynpm_state dynpm_state;
1096 enum radeon_dynpm_action dynpm_planned_action;
1097 unsigned long dynpm_action_timeout;
1098 bool dynpm_can_upclock;
1099 bool dynpm_can_downclock;
1100 /* profile-based power management */
1101 enum radeon_pm_profile_type profile;
1102 int profile_index;
1103 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001104 /* internal thermal controller on rv6xx+ */
1105 enum radeon_int_thermal_type int_thermal_type;
1106 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +02001107};
1108
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001109int radeon_pm_get_type_index(struct radeon_device *rdev,
1110 enum radeon_pm_state_type ps_type,
1111 int instance);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001112
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001113struct r600_audio {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001114 int channels;
1115 int rate;
1116 int bits_per_sample;
1117 u8 status_bits;
1118 u8 category_code;
1119};
1120
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001121/*
1122 * Benchmarking
1123 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001124void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001125
1126
1127/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001128 * Testing
1129 */
1130void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001131void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001132 struct radeon_ring *cpA,
1133 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001134void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001135
1136
1137/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001138 * Debugfs
1139 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001140struct radeon_debugfs {
1141 struct drm_info_list *files;
1142 unsigned num_files;
1143};
1144
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001145int radeon_debugfs_add_files(struct radeon_device *rdev,
1146 struct drm_info_list *files,
1147 unsigned nfiles);
1148int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001149
1150
1151/*
1152 * ASIC specific functions.
1153 */
1154struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001155 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001156 void (*fini)(struct radeon_device *rdev);
1157 int (*resume)(struct radeon_device *rdev);
1158 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001159 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001160 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001161 /* ioctl hw specific callback. Some hw might want to perform special
1162 * operation on specific ioctl. For instance on wait idle some hw
1163 * might want to perform and HDP flush through MMIO as it seems that
1164 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1165 * through ring.
1166 */
1167 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1168 /* check if 3D engine is idle */
1169 bool (*gui_idle)(struct radeon_device *rdev);
1170 /* wait for mc_idle */
1171 int (*mc_wait_for_idle)(struct radeon_device *rdev);
1172 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001173 struct {
1174 void (*tlb_flush)(struct radeon_device *rdev);
1175 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1176 } gart;
Christian König05b07142012-08-06 20:21:10 +02001177 struct {
1178 int (*init)(struct radeon_device *rdev);
1179 void (*fini)(struct radeon_device *rdev);
Christian König2a6f1ab2012-08-11 15:00:30 +02001180
1181 u32 pt_ring_index;
Christian Königdce34bf2012-09-17 19:36:18 +02001182 void (*set_page)(struct radeon_device *rdev, uint64_t pe,
1183 uint64_t addr, unsigned count,
1184 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001185 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001186 /* ring specific callbacks */
Christian König4c87bc22011-10-19 19:02:21 +02001187 struct {
1188 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse721604a2012-01-05 22:11:05 -05001189 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König4c87bc22011-10-19 19:02:21 +02001190 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
Christian Könige32eb502011-10-23 12:56:27 +02001191 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
Christian König4c87bc22011-10-19 19:02:21 +02001192 struct radeon_semaphore *semaphore, bool emit_wait);
Christian Königeb0c19c2012-02-23 15:18:44 +01001193 int (*cs_parse)(struct radeon_cs_parser *p);
Alex Deucherf7128122012-02-23 17:53:45 -05001194 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1195 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1196 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König312c4a82012-05-02 15:11:09 +02001197 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
Alex Deucher498522b2012-10-02 14:43:38 -04001198 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
Christian König4c87bc22011-10-19 19:02:21 +02001199 } ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001200 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001201 struct {
1202 int (*set)(struct radeon_device *rdev);
1203 int (*process)(struct radeon_device *rdev);
1204 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001205 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001206 struct {
1207 /* display watermarks */
1208 void (*bandwidth_update)(struct radeon_device *rdev);
1209 /* get frame count */
1210 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1211 /* wait for vblank */
1212 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001213 /* set backlight level */
1214 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001215 /* get backlight level */
1216 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001217 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001218 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001219 struct {
1220 int (*blit)(struct radeon_device *rdev,
1221 uint64_t src_offset,
1222 uint64_t dst_offset,
1223 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001224 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001225 u32 blit_ring_index;
1226 int (*dma)(struct radeon_device *rdev,
1227 uint64_t src_offset,
1228 uint64_t dst_offset,
1229 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001230 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001231 u32 dma_ring_index;
1232 /* method used for bo copy */
1233 int (*copy)(struct radeon_device *rdev,
1234 uint64_t src_offset,
1235 uint64_t dst_offset,
1236 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001237 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001238 /* ring used for bo copies */
1239 u32 copy_ring_index;
1240 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001241 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001242 struct {
1243 int (*set_reg)(struct radeon_device *rdev, int reg,
1244 uint32_t tiling_flags, uint32_t pitch,
1245 uint32_t offset, uint32_t obj_size);
1246 void (*clear_reg)(struct radeon_device *rdev, int reg);
1247 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001248 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001249 struct {
1250 void (*init)(struct radeon_device *rdev);
1251 void (*fini)(struct radeon_device *rdev);
1252 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1253 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1254 } hpd;
Alex Deucherce8f5372010-05-07 15:10:16 -04001255 /* power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001256 struct {
1257 void (*misc)(struct radeon_device *rdev);
1258 void (*prepare)(struct radeon_device *rdev);
1259 void (*finish)(struct radeon_device *rdev);
1260 void (*init_profile)(struct radeon_device *rdev);
1261 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001262 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1263 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1264 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1265 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1266 int (*get_pcie_lanes)(struct radeon_device *rdev);
1267 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1268 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deuchera02fa392012-02-23 17:53:41 -05001269 } pm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001270 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001271 struct {
1272 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1273 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1274 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1275 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001276};
1277
Jerome Glisse21f9a432009-09-11 15:55:33 +02001278/*
1279 * Asic structures
1280 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001281struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001282 const unsigned *reg_safe_bm;
1283 unsigned reg_safe_bm_size;
1284 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001285};
1286
Jerome Glisse21f9a432009-09-11 15:55:33 +02001287struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001288 const unsigned *reg_safe_bm;
1289 unsigned reg_safe_bm_size;
1290 u32 resync_scratch;
1291 u32 hdp_cntl;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001292};
1293
1294struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001295 unsigned max_pipes;
1296 unsigned max_tile_pipes;
1297 unsigned max_simds;
1298 unsigned max_backends;
1299 unsigned max_gprs;
1300 unsigned max_threads;
1301 unsigned max_stack_entries;
1302 unsigned max_hw_contexts;
1303 unsigned max_gs_threads;
1304 unsigned sx_max_export_size;
1305 unsigned sx_max_export_pos_size;
1306 unsigned sx_max_export_smx_size;
1307 unsigned sq_num_cf_insts;
1308 unsigned tiling_nbanks;
1309 unsigned tiling_npipes;
1310 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001311 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001312 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001313};
1314
1315struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001316 unsigned max_pipes;
1317 unsigned max_tile_pipes;
1318 unsigned max_simds;
1319 unsigned max_backends;
1320 unsigned max_gprs;
1321 unsigned max_threads;
1322 unsigned max_stack_entries;
1323 unsigned max_hw_contexts;
1324 unsigned max_gs_threads;
1325 unsigned sx_max_export_size;
1326 unsigned sx_max_export_pos_size;
1327 unsigned sx_max_export_smx_size;
1328 unsigned sq_num_cf_insts;
1329 unsigned sx_num_of_sets;
1330 unsigned sc_prim_fifo_size;
1331 unsigned sc_hiz_tile_fifo_size;
1332 unsigned sc_earlyz_tile_fifo_fize;
1333 unsigned tiling_nbanks;
1334 unsigned tiling_npipes;
1335 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001336 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001337 unsigned backend_map;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001338};
1339
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001340struct evergreen_asic {
1341 unsigned num_ses;
1342 unsigned max_pipes;
1343 unsigned max_tile_pipes;
1344 unsigned max_simds;
1345 unsigned max_backends;
1346 unsigned max_gprs;
1347 unsigned max_threads;
1348 unsigned max_stack_entries;
1349 unsigned max_hw_contexts;
1350 unsigned max_gs_threads;
1351 unsigned sx_max_export_size;
1352 unsigned sx_max_export_pos_size;
1353 unsigned sx_max_export_smx_size;
1354 unsigned sq_num_cf_insts;
1355 unsigned sx_num_of_sets;
1356 unsigned sc_prim_fifo_size;
1357 unsigned sc_hiz_tile_fifo_size;
1358 unsigned sc_earlyz_tile_fifo_size;
1359 unsigned tiling_nbanks;
1360 unsigned tiling_npipes;
1361 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001362 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001363 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001364};
1365
Alex Deucherfecf1d02011-03-02 20:07:29 -05001366struct cayman_asic {
1367 unsigned max_shader_engines;
1368 unsigned max_pipes_per_simd;
1369 unsigned max_tile_pipes;
1370 unsigned max_simds_per_se;
1371 unsigned max_backends_per_se;
1372 unsigned max_texture_channel_caches;
1373 unsigned max_gprs;
1374 unsigned max_threads;
1375 unsigned max_gs_threads;
1376 unsigned max_stack_entries;
1377 unsigned sx_num_of_sets;
1378 unsigned sx_max_export_size;
1379 unsigned sx_max_export_pos_size;
1380 unsigned sx_max_export_smx_size;
1381 unsigned max_hw_contexts;
1382 unsigned sq_num_cf_insts;
1383 unsigned sc_prim_fifo_size;
1384 unsigned sc_hiz_tile_fifo_size;
1385 unsigned sc_earlyz_tile_fifo_size;
1386
1387 unsigned num_shader_engines;
1388 unsigned num_shader_pipes_per_simd;
1389 unsigned num_tile_pipes;
1390 unsigned num_simds_per_se;
1391 unsigned num_backends_per_se;
1392 unsigned backend_disable_mask_per_asic;
1393 unsigned backend_map;
1394 unsigned num_texture_channel_caches;
1395 unsigned mem_max_burst_length_bytes;
1396 unsigned mem_row_size_in_kb;
1397 unsigned shader_engine_tile_size;
1398 unsigned num_gpus;
1399 unsigned multi_gpu_tile_size;
1400
1401 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001402};
1403
Alex Deucher0a96d722012-03-20 17:18:11 -04001404struct si_asic {
1405 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001406 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001407 unsigned max_cu_per_sh;
1408 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001409 unsigned max_backends_per_se;
1410 unsigned max_texture_channel_caches;
1411 unsigned max_gprs;
1412 unsigned max_gs_threads;
1413 unsigned max_hw_contexts;
1414 unsigned sc_prim_fifo_size_frontend;
1415 unsigned sc_prim_fifo_size_backend;
1416 unsigned sc_hiz_tile_fifo_size;
1417 unsigned sc_earlyz_tile_fifo_size;
1418
Alex Deucher0a96d722012-03-20 17:18:11 -04001419 unsigned num_tile_pipes;
1420 unsigned num_backends_per_se;
1421 unsigned backend_disable_mask_per_asic;
1422 unsigned backend_map;
1423 unsigned num_texture_channel_caches;
1424 unsigned mem_max_burst_length_bytes;
1425 unsigned mem_row_size_in_kb;
1426 unsigned shader_engine_tile_size;
1427 unsigned num_gpus;
1428 unsigned multi_gpu_tile_size;
1429
1430 unsigned tile_config;
Alex Deucher0a96d722012-03-20 17:18:11 -04001431};
1432
Jerome Glisse068a1172009-06-17 13:28:30 +02001433union radeon_asic_config {
1434 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001435 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001436 struct r600_asic r600;
1437 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001438 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001439 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001440 struct si_asic si;
Jerome Glisse068a1172009-06-17 13:28:30 +02001441};
1442
Daniel Vetter0a10c852010-03-11 21:19:14 +00001443/*
1444 * asic initizalization from radeon_asic.c
1445 */
1446void radeon_agp_disable(struct radeon_device *rdev);
1447int radeon_asic_init(struct radeon_device *rdev);
1448
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001449
1450/*
1451 * IOCTL.
1452 */
1453int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1454 struct drm_file *filp);
1455int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1456 struct drm_file *filp);
1457int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1458 struct drm_file *file_priv);
1459int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1460 struct drm_file *file_priv);
1461int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1462 struct drm_file *file_priv);
1463int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1464 struct drm_file *file_priv);
1465int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1466 struct drm_file *filp);
1467int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1468 struct drm_file *filp);
1469int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1470 struct drm_file *filp);
1471int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1472 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05001473int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1474 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001475int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001476int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1477 struct drm_file *filp);
1478int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1479 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001480
Alex Deucher16cdf042011-10-28 10:30:02 -04001481/* VRAM scratch page for HDP bug, default vram page */
1482struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001483 struct radeon_bo *robj;
1484 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001485 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001486};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001487
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001488/*
1489 * ACPI
1490 */
1491struct radeon_atif_notification_cfg {
1492 bool enabled;
1493 int command_code;
1494};
1495
1496struct radeon_atif_notifications {
1497 bool display_switch;
1498 bool expansion_mode_change;
1499 bool thermal_state;
1500 bool forced_power_state;
1501 bool system_power_state;
1502 bool display_conf_change;
1503 bool px_gfx_switch;
1504 bool brightness_change;
1505 bool dgpu_display_event;
1506};
1507
1508struct radeon_atif_functions {
1509 bool system_params;
1510 bool sbios_requests;
1511 bool select_active_disp;
1512 bool lid_state;
1513 bool get_tv_standard;
1514 bool set_tv_standard;
1515 bool get_panel_expansion_mode;
1516 bool set_panel_expansion_mode;
1517 bool temperature_change;
1518 bool graphics_device_types;
1519};
1520
1521struct radeon_atif {
1522 struct radeon_atif_notifications notifications;
1523 struct radeon_atif_functions functions;
1524 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001525 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001526};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001527
Alex Deuchere3a15922012-08-16 11:13:43 -04001528struct radeon_atcs_functions {
1529 bool get_ext_state;
1530 bool pcie_perf_req;
1531 bool pcie_dev_rdy;
1532 bool pcie_bus_width;
1533};
1534
1535struct radeon_atcs {
1536 struct radeon_atcs_functions functions;
1537};
1538
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001539/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001540 * Core structure, functions and helpers.
1541 */
1542typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1543typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1544
1545struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001546 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001547 struct drm_device *ddev;
1548 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04001549 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001550 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001551 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001552 enum radeon_family family;
1553 unsigned long flags;
1554 int usec_timeout;
1555 enum radeon_pll_errata pll_errata;
1556 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001557 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001558 int disp_priority;
1559 /* BIOS */
1560 uint8_t *bios;
1561 bool is_atom_bios;
1562 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001563 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001564 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001565 resource_size_t rmmio_base;
1566 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01001567 /* protects concurrent MM_INDEX/DATA based register access */
1568 spinlock_t mmio_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001569 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001570 radeon_rreg_t mc_rreg;
1571 radeon_wreg_t mc_wreg;
1572 radeon_rreg_t pll_rreg;
1573 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001574 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001575 radeon_rreg_t pciep_rreg;
1576 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001577 /* io port */
1578 void __iomem *rio_mem;
1579 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001580 struct radeon_clock clock;
1581 struct radeon_mc mc;
1582 struct radeon_gart gart;
1583 struct radeon_mode_info mode_info;
1584 struct radeon_scratch scratch;
1585 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001586 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02001587 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02001588 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02001589 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02001590 bool ib_pool_ready;
1591 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001592 struct radeon_irq irq;
1593 struct radeon_asic *asic;
1594 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001595 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001596 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001597 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001598 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001599 bool shutdown;
1600 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001601 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001602 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001603 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001604 const struct firmware *me_fw; /* all family ME firmware */
1605 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001606 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001607 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04001608 const struct firmware *ce_fw; /* SI CE firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001609 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001610 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001611 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001612 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher347e7592012-03-20 17:18:21 -04001613 struct si_rlc rlc;
Alex Deucherd4877cf2009-12-04 16:56:37 -05001614 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04001615 struct work_struct audio_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001616 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001617 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Rafał Miłecki3299de92012-05-14 21:25:57 +02001618 bool audio_enabled;
1619 struct r600_audio audio_status; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04001620 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001621 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001622 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001623 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001624 /* i2c buses */
1625 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001626 /* debugfs */
1627 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1628 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05001629 /* virtual memory */
1630 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02001631 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04001632 /* ACPI interface */
1633 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04001634 struct radeon_atcs atcs;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001635};
1636
1637int radeon_device_init(struct radeon_device *rdev,
1638 struct drm_device *ddev,
1639 struct pci_dev *pdev,
1640 uint32_t flags);
1641void radeon_device_fini(struct radeon_device *rdev);
1642int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1643
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001644uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
1645 bool always_indirect);
1646void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
1647 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07001648u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1649void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001650
Jerome Glisse4c788672009-11-20 14:29:23 +01001651/*
1652 * Cast helper
1653 */
1654#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001655
1656/*
1657 * Registers read & write functions.
1658 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001659#define RREG8(reg) readb((rdev->rmmio) + (reg))
1660#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1661#define RREG16(reg) readw((rdev->rmmio) + (reg))
1662#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001663#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
1664#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
1665#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
1666#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
1667#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001668#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1669#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1670#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1671#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1672#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1673#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001674#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1675#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001676#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1677#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001678#define WREG32_P(reg, val, mask) \
1679 do { \
1680 uint32_t tmp_ = RREG32(reg); \
1681 tmp_ &= (mask); \
1682 tmp_ |= ((val) & ~(mask)); \
1683 WREG32(reg, tmp_); \
1684 } while (0)
1685#define WREG32_PLL_P(reg, val, mask) \
1686 do { \
1687 uint32_t tmp_ = RREG32_PLL(reg); \
1688 tmp_ &= (mask); \
1689 tmp_ |= ((val) & ~(mask)); \
1690 WREG32_PLL(reg, tmp_); \
1691 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01001692#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04001693#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1694#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001695
Dave Airliede1b2892009-08-12 18:43:14 +10001696/*
1697 * Indirect registers accessor
1698 */
1699static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1700{
1701 uint32_t r;
1702
1703 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1704 r = RREG32(RADEON_PCIE_DATA);
1705 return r;
1706}
1707
1708static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1709{
1710 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1711 WREG32(RADEON_PCIE_DATA, (v));
1712}
1713
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001714void r100_pll_errata_after_index(struct radeon_device *rdev);
1715
1716
1717/*
1718 * ASICs helpers.
1719 */
Dave Airlieb995e432009-07-14 02:02:32 +10001720#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1721 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001722#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1723 (rdev->family == CHIP_RV200) || \
1724 (rdev->family == CHIP_RS100) || \
1725 (rdev->family == CHIP_RS200) || \
1726 (rdev->family == CHIP_RV250) || \
1727 (rdev->family == CHIP_RV280) || \
1728 (rdev->family == CHIP_RS300))
1729#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1730 (rdev->family == CHIP_RV350) || \
1731 (rdev->family == CHIP_R350) || \
1732 (rdev->family == CHIP_RV380) || \
1733 (rdev->family == CHIP_R420) || \
1734 (rdev->family == CHIP_R423) || \
1735 (rdev->family == CHIP_RV410) || \
1736 (rdev->family == CHIP_RS400) || \
1737 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001738#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1739 (rdev->ddev->pdev->device == 0x9443) || \
1740 (rdev->ddev->pdev->device == 0x944B) || \
1741 (rdev->ddev->pdev->device == 0x9506) || \
1742 (rdev->ddev->pdev->device == 0x9509) || \
1743 (rdev->ddev->pdev->device == 0x950F) || \
1744 (rdev->ddev->pdev->device == 0x689C) || \
1745 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001746#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001747#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1748 (rdev->family == CHIP_RS690) || \
1749 (rdev->family == CHIP_RS740) || \
1750 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001751#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1752#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001753#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001754#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1755 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001756#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04001757#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1758#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1759 (rdev->flags & RADEON_IS_IGP))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001760
1761/*
1762 * BIOS helpers.
1763 */
1764#define RBIOS8(i) (rdev->bios[i])
1765#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1766#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1767
1768int radeon_combios_init(struct radeon_device *rdev);
1769void radeon_combios_fini(struct radeon_device *rdev);
1770int radeon_atombios_init(struct radeon_device *rdev);
1771void radeon_atombios_fini(struct radeon_device *rdev);
1772
1773
1774/*
1775 * RING helpers.
1776 */
Andi Kleence580fa2011-10-13 16:08:47 -07001777#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02001778static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001779{
Christian Könige32eb502011-10-23 12:56:27 +02001780 ring->ring[ring->wptr++] = v;
1781 ring->wptr &= ring->ptr_mask;
1782 ring->count_dw--;
1783 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001784}
Andi Kleence580fa2011-10-13 16:08:47 -07001785#else
1786/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02001787void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07001788#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001789
1790/*
1791 * ASICs macro.
1792 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001793#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001794#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1795#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1796#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian Königeb0c19c2012-02-23 15:18:44 +01001797#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001798#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001799#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05001800#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1801#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02001802#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
1803#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Christian Königdce34bf2012-09-17 19:36:18 +02001804#define radeon_asic_vm_set_page(rdev, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (pe), (addr), (count), (incr), (flags)))
Alex Deucherf7128122012-02-23 17:53:45 -05001805#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1806#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1807#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
Christian König4c87bc22011-10-19 19:02:21 +02001808#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
Jerome Glisse721604a2012-01-05 22:11:05 -05001809#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
Christian König312c4a82012-05-02 15:11:09 +02001810#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
Alex Deucher498522b2012-10-02 14:43:38 -04001811#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001812#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1813#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001814#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001815#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04001816#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Christian König4c87bc22011-10-19 19:02:21 +02001817#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1818#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05001819#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1820#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1821#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1822#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1823#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1824#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05001825#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1826#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1827#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1828#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1829#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1830#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1831#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001832#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1833#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05001834#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05001835#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1836#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1837#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1838#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001839#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05001840#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1841#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1842#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1843#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1844#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04001845#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
1846#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
1847#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
1848#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
1849#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001850
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001851/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001852/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001853extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001854extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001855extern int radeon_modeset_init(struct radeon_device *rdev);
1856extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001857extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001858extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001859extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001860extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001861extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001862extern void radeon_wb_fini(struct radeon_device *rdev);
1863extern int radeon_wb_init(struct radeon_device *rdev);
1864extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001865extern void radeon_surface_init(struct radeon_device *rdev);
1866extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001867extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001868extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001869extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001870extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001871extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1872extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001873extern int radeon_resume_kms(struct drm_device *dev);
1874extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001875extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001876
Daniel Vetter3574dda2011-02-18 17:59:19 +01001877/*
Jerome Glisse721604a2012-01-05 22:11:05 -05001878 * vm
1879 */
1880int radeon_vm_manager_init(struct radeon_device *rdev);
1881void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02001882void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05001883void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02001884int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02001885void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02001886struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
1887 struct radeon_vm *vm, int ring);
1888void radeon_vm_fence(struct radeon_device *rdev,
1889 struct radeon_vm *vm,
1890 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02001891uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Jerome Glisse721604a2012-01-05 22:11:05 -05001892int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1893 struct radeon_vm *vm,
1894 struct radeon_bo *bo,
1895 struct ttm_mem_reg *mem);
1896void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1897 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02001898struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
1899 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02001900struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
1901 struct radeon_vm *vm,
1902 struct radeon_bo *bo);
1903int radeon_vm_bo_set_addr(struct radeon_device *rdev,
1904 struct radeon_bo_va *bo_va,
1905 uint64_t offset,
1906 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05001907int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02001908 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05001909
Alex Deucherf122c612012-03-30 08:59:57 -04001910/* audio */
1911void r600_audio_update_hdmi(struct work_struct *work);
Jerome Glisse721604a2012-01-05 22:11:05 -05001912
1913/*
Alex Deucher16cdf042011-10-28 10:30:02 -04001914 * R600 vram scratch functions
1915 */
1916int r600_vram_scratch_init(struct radeon_device *rdev);
1917void r600_vram_scratch_fini(struct radeon_device *rdev);
1918
1919/*
Jerome Glisse285484e2011-12-16 17:03:42 -05001920 * r600 cs checking helper
1921 */
1922unsigned r600_mip_minify(unsigned size, unsigned level);
1923bool r600_fmt_is_valid_color(u32 format);
1924bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
1925int r600_fmt_get_blocksize(u32 format);
1926int r600_fmt_get_nblocksx(u32 format, u32 w);
1927int r600_fmt_get_nblocksy(u32 format, u32 h);
1928
1929/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01001930 * r600 functions used by radeon_encoder.c
1931 */
Rafał Miłecki1b688d082012-04-30 15:44:54 +02001932struct radeon_hdmi_acr {
1933 u32 clock;
1934
1935 int n_32khz;
1936 int cts_32khz;
1937
1938 int n_44_1khz;
1939 int cts_44_1khz;
1940
1941 int n_48khz;
1942 int cts_48khz;
1943
1944};
1945
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02001946extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
1947
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001948extern void r600_hdmi_enable(struct drm_encoder *encoder);
1949extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001950extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucher416a2bd2012-05-31 19:00:25 -04001951extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1952 u32 tiling_pipe_num,
1953 u32 max_rb_num,
1954 u32 total_max_rb_num,
1955 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04001956
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02001957/*
1958 * evergreen functions used by radeon_encoder.c
1959 */
1960
1961extern void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1962
Alex Deucher0af62b02011-01-06 21:19:31 -05001963extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001964extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05001965
Alex Deucherc4917072012-07-31 17:14:35 -04001966/* radeon_acpi.c */
1967#if defined(CONFIG_ACPI)
1968extern int radeon_acpi_init(struct radeon_device *rdev);
1969extern void radeon_acpi_fini(struct radeon_device *rdev);
1970#else
1971static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1972static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
1973#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04001974
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05001975int radeon_cs_packet_parse(struct radeon_cs_parser *p,
1976 struct radeon_cs_packet *pkt,
1977 unsigned idx);
1978
Jerome Glisse4c788672009-11-20 14:29:23 +01001979#include "radeon_object.h"
1980
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001981#endif