blob: 9ff992aabcd6caa4d10b42b1596dd59b0c02d7a7 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 /* given values */
50 int n;
51 int m1, m2;
52 int p1, p2;
53 /* derived values */
54 int dot;
55 int vco;
56 int m;
57 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_clock_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080062} intel_range_t;
63
64typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040065 int dot_limit;
66 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080067} intel_p2_t;
68
69#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080070typedef struct intel_limit intel_limit_t;
71struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040072 intel_range_t dot, vco, n, m, m1, m2, p, p1;
73 intel_p2_t p2;
Ville Syrjäläf4808ab2013-02-28 19:19:44 +020074 /**
75 * find_pll() - Find the best values for the PLL
76 * @limit: limits for the PLL
77 * @crtc: current CRTC
78 * @target: target frequency in kHz
79 * @refclk: reference clock frequency in kHz
80 * @match_clock: if provided, @best_clock P divider must
81 * match the P divider from @match_clock
82 * used for LVDS downclocking
83 * @best_clock: best PLL values found
84 *
85 * Returns true on success, false on failure.
86 */
87 bool (*find_pll)(const intel_limit_t *limit,
88 struct drm_crtc *crtc,
89 int target, int refclk,
90 intel_clock_t *match_clock,
91 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080092};
Jesse Barnes79e53942008-11-07 14:24:08 -080093
Jesse Barnes2377b742010-07-07 14:06:43 -070094/* FDI */
95#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
96
Daniel Vetterd2acd212012-10-20 20:57:43 +020097int
98intel_pch_rawclk(struct drm_device *dev)
99{
100 struct drm_i915_private *dev_priv = dev->dev_private;
101
102 WARN_ON(!HAS_PCH_SPLIT(dev));
103
104 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
105}
106
Ma Lingd4906092009-03-18 20:13:27 +0800107static bool
108intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800109 int target, int refclk, intel_clock_t *match_clock,
110 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +0800111static bool
112intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800113 int target, int refclk, intel_clock_t *match_clock,
114 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800115
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116static bool
117intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800118 int target, int refclk, intel_clock_t *match_clock,
119 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800120static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500121intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800122 int target, int refclk, intel_clock_t *match_clock,
123 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700124
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700125static bool
126intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
127 int target, int refclk, intel_clock_t *match_clock,
128 intel_clock_t *best_clock);
129
Chris Wilson021357a2010-09-07 20:54:59 +0100130static inline u32 /* units of 100MHz */
131intel_fdi_link_freq(struct drm_device *dev)
132{
Chris Wilson8b99e682010-10-13 09:59:17 +0100133 if (IS_GEN5(dev)) {
134 struct drm_i915_private *dev_priv = dev->dev_private;
135 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
136 } else
137 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100138}
139
Keith Packarde4b36692009-06-05 19:22:17 -0700140static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400141 .dot = { .min = 25000, .max = 350000 },
142 .vco = { .min = 930000, .max = 1400000 },
143 .n = { .min = 3, .max = 16 },
144 .m = { .min = 96, .max = 140 },
145 .m1 = { .min = 18, .max = 26 },
146 .m2 = { .min = 6, .max = 16 },
147 .p = { .min = 4, .max = 128 },
148 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700149 .p2 = { .dot_limit = 165000,
150 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800151 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700152};
153
154static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400155 .dot = { .min = 25000, .max = 350000 },
156 .vco = { .min = 930000, .max = 1400000 },
157 .n = { .min = 3, .max = 16 },
158 .m = { .min = 96, .max = 140 },
159 .m1 = { .min = 18, .max = 26 },
160 .m2 = { .min = 6, .max = 16 },
161 .p = { .min = 4, .max = 128 },
162 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700163 .p2 = { .dot_limit = 165000,
164 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800165 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
Eric Anholt273e27c2011-03-30 13:01:10 -0700167
Keith Packarde4b36692009-06-05 19:22:17 -0700168static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 .dot = { .min = 20000, .max = 400000 },
170 .vco = { .min = 1400000, .max = 2800000 },
171 .n = { .min = 1, .max = 6 },
172 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100173 .m1 = { .min = 8, .max = 18 },
174 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .p = { .min = 5, .max = 80 },
176 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700177 .p2 = { .dot_limit = 200000,
178 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800179 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
182static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400183 .dot = { .min = 20000, .max = 400000 },
184 .vco = { .min = 1400000, .max = 2800000 },
185 .n = { .min = 1, .max = 6 },
186 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100187 .m1 = { .min = 8, .max = 18 },
188 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 .p = { .min = 7, .max = 98 },
190 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700191 .p2 = { .dot_limit = 112000,
192 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800193 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700194};
195
Eric Anholt273e27c2011-03-30 13:01:10 -0700196
Keith Packarde4b36692009-06-05 19:22:17 -0700197static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700198 .dot = { .min = 25000, .max = 270000 },
199 .vco = { .min = 1750000, .max = 3500000},
200 .n = { .min = 1, .max = 4 },
201 .m = { .min = 104, .max = 138 },
202 .m1 = { .min = 17, .max = 23 },
203 .m2 = { .min = 5, .max = 11 },
204 .p = { .min = 10, .max = 30 },
205 .p1 = { .min = 1, .max = 3},
206 .p2 = { .dot_limit = 270000,
207 .p2_slow = 10,
208 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800209 },
Ma Lingd4906092009-03-18 20:13:27 +0800210 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
213static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 22000, .max = 400000 },
215 .vco = { .min = 1750000, .max = 3500000},
216 .n = { .min = 1, .max = 4 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 16, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 5, .max = 80 },
221 .p1 = { .min = 1, .max = 8},
222 .p2 = { .dot_limit = 165000,
223 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800224 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700225};
226
227static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700228 .dot = { .min = 20000, .max = 115000 },
229 .vco = { .min = 1750000, .max = 3500000 },
230 .n = { .min = 1, .max = 3 },
231 .m = { .min = 104, .max = 138 },
232 .m1 = { .min = 17, .max = 23 },
233 .m2 = { .min = 5, .max = 11 },
234 .p = { .min = 28, .max = 112 },
235 .p1 = { .min = 2, .max = 8 },
236 .p2 = { .dot_limit = 0,
237 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800238 },
Ma Lingd4906092009-03-18 20:13:27 +0800239 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 80000, .max = 224000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 14, .max = 42 },
250 .p1 = { .min = 2, .max = 6 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Ma Lingd4906092009-03-18 20:13:27 +0800254 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700255};
256
257static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400258 .dot = { .min = 161670, .max = 227000 },
259 .vco = { .min = 1750000, .max = 3500000},
260 .n = { .min = 1, .max = 2 },
261 .m = { .min = 97, .max = 108 },
262 .m1 = { .min = 0x10, .max = 0x12 },
263 .m2 = { .min = 0x05, .max = 0x06 },
264 .p = { .min = 10, .max = 20 },
265 .p1 = { .min = 1, .max = 2},
266 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700267 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700269};
270
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500271static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .dot = { .min = 20000, .max = 400000},
273 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .n = { .min = 3, .max = 6 },
276 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700277 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400278 .m1 = { .min = 0, .max = 0 },
279 .m2 = { .min = 0, .max = 254 },
280 .p = { .min = 5, .max = 80 },
281 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700282 .p2 = { .dot_limit = 200000,
283 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800284 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500287static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400288 .dot = { .min = 20000, .max = 400000 },
289 .vco = { .min = 1700000, .max = 3500000 },
290 .n = { .min = 3, .max = 6 },
291 .m = { .min = 2, .max = 256 },
292 .m1 = { .min = 0, .max = 0 },
293 .m2 = { .min = 0, .max = 254 },
294 .p = { .min = 7, .max = 112 },
295 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700296 .p2 = { .dot_limit = 112000,
297 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800298 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700299};
300
Eric Anholt273e27c2011-03-30 13:01:10 -0700301/* Ironlake / Sandybridge
302 *
303 * We calculate clock using (register_value + 2) for N/M1/M2, so here
304 * the range value for them is (actual_value - 2).
305 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800306static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700307 .dot = { .min = 25000, .max = 350000 },
308 .vco = { .min = 1760000, .max = 3510000 },
309 .n = { .min = 1, .max = 5 },
310 .m = { .min = 79, .max = 127 },
311 .m1 = { .min = 12, .max = 22 },
312 .m2 = { .min = 5, .max = 9 },
313 .p = { .min = 5, .max = 80 },
314 .p1 = { .min = 1, .max = 8 },
315 .p2 = { .dot_limit = 225000,
316 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800317 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700318};
319
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800320static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 79, .max = 118 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 28, .max = 112 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331 .find_pll = intel_g4x_find_best_PLL,
332};
333
334static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700335 .dot = { .min = 25000, .max = 350000 },
336 .vco = { .min = 1760000, .max = 3510000 },
337 .n = { .min = 1, .max = 3 },
338 .m = { .min = 79, .max = 127 },
339 .m1 = { .min = 12, .max = 22 },
340 .m2 = { .min = 5, .max = 9 },
341 .p = { .min = 14, .max = 56 },
342 .p1 = { .min = 2, .max = 8 },
343 .p2 = { .dot_limit = 225000,
344 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800345 .find_pll = intel_g4x_find_best_PLL,
346};
347
Eric Anholt273e27c2011-03-30 13:01:10 -0700348/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800349static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700350 .dot = { .min = 25000, .max = 350000 },
351 .vco = { .min = 1760000, .max = 3510000 },
352 .n = { .min = 1, .max = 2 },
353 .m = { .min = 79, .max = 126 },
354 .m1 = { .min = 12, .max = 22 },
355 .m2 = { .min = 5, .max = 9 },
356 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400357 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .p2 = { .dot_limit = 225000,
359 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800360 .find_pll = intel_g4x_find_best_PLL,
361};
362
363static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 .dot = { .min = 25000, .max = 350000 },
365 .vco = { .min = 1760000, .max = 3510000 },
366 .n = { .min = 1, .max = 3 },
367 .m = { .min = 79, .max = 126 },
368 .m1 = { .min = 12, .max = 22 },
369 .m2 = { .min = 5, .max = 9 },
370 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400371 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700372 .p2 = { .dot_limit = 225000,
373 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800374 .find_pll = intel_g4x_find_best_PLL,
375};
376
377static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400378 .dot = { .min = 25000, .max = 350000 },
379 .vco = { .min = 1760000, .max = 3510000},
380 .n = { .min = 1, .max = 2 },
381 .m = { .min = 81, .max = 90 },
382 .m1 = { .min = 12, .max = 22 },
383 .m2 = { .min = 5, .max = 9 },
384 .p = { .min = 10, .max = 20 },
385 .p1 = { .min = 1, .max = 2},
386 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700387 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400388 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800389};
390
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700391static const intel_limit_t intel_limits_vlv_dac = {
392 .dot = { .min = 25000, .max = 270000 },
393 .vco = { .min = 4000000, .max = 6000000 },
394 .n = { .min = 1, .max = 7 },
395 .m = { .min = 22, .max = 450 }, /* guess */
396 .m1 = { .min = 2, .max = 3 },
397 .m2 = { .min = 11, .max = 156 },
398 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200399 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700400 .p2 = { .dot_limit = 270000,
401 .p2_slow = 2, .p2_fast = 20 },
402 .find_pll = intel_vlv_find_best_pll,
403};
404
405static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200406 .dot = { .min = 25000, .max = 270000 },
407 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700408 .n = { .min = 1, .max = 7 },
409 .m = { .min = 60, .max = 300 }, /* guess */
410 .m1 = { .min = 2, .max = 3 },
411 .m2 = { .min = 11, .max = 156 },
412 .p = { .min = 10, .max = 30 },
413 .p1 = { .min = 2, .max = 3 },
414 .p2 = { .dot_limit = 270000,
415 .p2_slow = 2, .p2_fast = 20 },
416 .find_pll = intel_vlv_find_best_pll,
417};
418
419static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530420 .dot = { .min = 25000, .max = 270000 },
421 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700422 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530423 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700424 .m1 = { .min = 2, .max = 3 },
425 .m2 = { .min = 11, .max = 156 },
426 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200427 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700428 .p2 = { .dot_limit = 270000,
429 .p2_slow = 2, .p2_fast = 20 },
430 .find_pll = intel_vlv_find_best_pll,
431};
432
Jesse Barnes57f350b2012-03-28 13:39:25 -0700433u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
434{
Daniel Vetter09153002012-12-12 14:06:44 +0100435 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnes57f350b2012-03-28 13:39:25 -0700436
Jesse Barnes57f350b2012-03-28 13:39:25 -0700437 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
438 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100439 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700440 }
441
442 I915_WRITE(DPIO_REG, reg);
443 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
444 DPIO_BYTE);
445 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
446 DRM_ERROR("DPIO read wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100447 return 0;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700448 }
Jesse Barnes57f350b2012-03-28 13:39:25 -0700449
Daniel Vetter09153002012-12-12 14:06:44 +0100450 return I915_READ(DPIO_DATA);
Jesse Barnes57f350b2012-03-28 13:39:25 -0700451}
452
Pallavi Ge2fa6fb2013-04-18 14:44:28 -0700453void intel_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700454{
Daniel Vetter09153002012-12-12 14:06:44 +0100455 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700456
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700457 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
458 DRM_ERROR("DPIO idle wait timed out\n");
Daniel Vetter09153002012-12-12 14:06:44 +0100459 return;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700460 }
461
462 I915_WRITE(DPIO_DATA, val);
463 I915_WRITE(DPIO_REG, reg);
464 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
465 DPIO_BYTE);
466 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
467 DRM_ERROR("DPIO write wait timed out\n");
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700468}
469
Jesse Barnes57f350b2012-03-28 13:39:25 -0700470static void vlv_init_dpio(struct drm_device *dev)
471{
472 struct drm_i915_private *dev_priv = dev->dev_private;
473
474 /* Reset the DPIO config */
475 I915_WRITE(DPIO_CTL, 0);
476 POSTING_READ(DPIO_CTL);
477 I915_WRITE(DPIO_CTL, 1);
478 POSTING_READ(DPIO_CTL);
479}
480
Chris Wilson1b894b52010-12-14 20:04:54 +0000481static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
482 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800483{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800484 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800485 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800486
487 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100488 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000489 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800490 limit = &intel_limits_ironlake_dual_lvds_100m;
491 else
492 limit = &intel_limits_ironlake_dual_lvds;
493 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000494 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800495 limit = &intel_limits_ironlake_single_lvds_100m;
496 else
497 limit = &intel_limits_ironlake_single_lvds;
498 }
499 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Jani Nikula547dc042012-11-02 11:24:03 +0200500 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Zhao Yakui45476682009-12-31 16:06:04 +0800501 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800502 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800503 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800504
505 return limit;
506}
507
Ma Ling044c7c42009-03-18 20:13:23 +0800508static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
509{
510 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800511 const intel_limit_t *limit;
512
513 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100514 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700515 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800516 else
Keith Packarde4b36692009-06-05 19:22:17 -0700517 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800518 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
519 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700520 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800521 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700522 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400523 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700524 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800525 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700526 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800527
528 return limit;
529}
530
Chris Wilson1b894b52010-12-14 20:04:54 +0000531static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800532{
533 struct drm_device *dev = crtc->dev;
534 const intel_limit_t *limit;
535
Eric Anholtbad720f2009-10-22 16:11:14 -0700536 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000537 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800538 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800539 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500540 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800541 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500542 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800543 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500544 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700545 } else if (IS_VALLEYVIEW(dev)) {
546 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
547 limit = &intel_limits_vlv_dac;
548 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
549 limit = &intel_limits_vlv_hdmi;
550 else
551 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100552 } else if (!IS_GEN2(dev)) {
553 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
554 limit = &intel_limits_i9xx_lvds;
555 else
556 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800557 } else {
558 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700559 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800560 else
Keith Packarde4b36692009-06-05 19:22:17 -0700561 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800562 }
563 return limit;
564}
565
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500566/* m1 is reserved as 0 in Pineview, n is a ring counter */
567static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800568{
Shaohua Li21778322009-02-23 15:19:16 +0800569 clock->m = clock->m2 + 2;
570 clock->p = clock->p1 * clock->p2;
571 clock->vco = refclk * clock->m / clock->n;
572 clock->dot = clock->vco / clock->p;
573}
574
575static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
576{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500577 if (IS_PINEVIEW(dev)) {
578 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800579 return;
580 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800581 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
582 clock->p = clock->p1 * clock->p2;
583 clock->vco = refclk * clock->m / (clock->n + 2);
584 clock->dot = clock->vco / clock->p;
585}
586
Jesse Barnes79e53942008-11-07 14:24:08 -0800587/**
588 * Returns whether any output on the specified pipe is of the specified type
589 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100590bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800591{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100592 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100593 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800594
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200595 for_each_encoder_on_crtc(dev, crtc, encoder)
596 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100597 return true;
598
599 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800600}
601
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800602#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800603/**
604 * Returns whether the given set of divisors are valid for a given refclk with
605 * the given connectors.
606 */
607
Chris Wilson1b894b52010-12-14 20:04:54 +0000608static bool intel_PLL_is_valid(struct drm_device *dev,
609 const intel_limit_t *limit,
610 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800611{
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400613 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400615 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400617 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400619 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500620 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400621 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800622 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400623 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800624 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400625 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800626 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400627 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800628 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
629 * connector, etc., rather than just a single range.
630 */
631 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400632 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800633
634 return true;
635}
636
Ma Lingd4906092009-03-18 20:13:27 +0800637static bool
638intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800639 int target, int refclk, intel_clock_t *match_clock,
640 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800641
Jesse Barnes79e53942008-11-07 14:24:08 -0800642{
643 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800644 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 int err = target;
646
Daniel Vettera210b022012-11-26 17:22:08 +0100647 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800648 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100649 * For LVDS just rely on its current settings for dual-channel.
650 * We haven't figured out how to reliably set up different
651 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800652 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100653 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 clock.p2 = limit->p2.p2_fast;
655 else
656 clock.p2 = limit->p2.p2_slow;
657 } else {
658 if (target < limit->p2.dot_limit)
659 clock.p2 = limit->p2.p2_slow;
660 else
661 clock.p2 = limit->p2.p2_fast;
662 }
663
Akshay Joshi0206e352011-08-16 15:34:10 -0400664 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800665
Zhao Yakui42158662009-11-20 11:24:18 +0800666 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
667 clock.m1++) {
668 for (clock.m2 = limit->m2.min;
669 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500670 /* m1 is always 0 in Pineview */
671 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800672 break;
673 for (clock.n = limit->n.min;
674 clock.n <= limit->n.max; clock.n++) {
675 for (clock.p1 = limit->p1.min;
676 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800677 int this_err;
678
Shaohua Li21778322009-02-23 15:19:16 +0800679 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000680 if (!intel_PLL_is_valid(dev, limit,
681 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800682 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800683 if (match_clock &&
684 clock.p != match_clock->p)
685 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800686
687 this_err = abs(clock.dot - target);
688 if (this_err < err) {
689 *best_clock = clock;
690 err = this_err;
691 }
692 }
693 }
694 }
695 }
696
697 return (err != target);
698}
699
Ma Lingd4906092009-03-18 20:13:27 +0800700static bool
701intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800702 int target, int refclk, intel_clock_t *match_clock,
703 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800704{
705 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800706 intel_clock_t clock;
707 int max_n;
708 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400709 /* approximately equals target * 0.00585 */
710 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800711 found = false;
712
713 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800714 int lvds_reg;
715
Eric Anholtc619eed2010-01-28 16:45:52 -0800716 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800717 lvds_reg = PCH_LVDS;
718 else
719 lvds_reg = LVDS;
Daniel Vetter1974cad2012-11-26 17:22:09 +0100720 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800721 clock.p2 = limit->p2.p2_fast;
722 else
723 clock.p2 = limit->p2.p2_slow;
724 } else {
725 if (target < limit->p2.dot_limit)
726 clock.p2 = limit->p2.p2_slow;
727 else
728 clock.p2 = limit->p2.p2_fast;
729 }
730
731 memset(best_clock, 0, sizeof(*best_clock));
732 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200733 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800734 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200735 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800736 for (clock.m1 = limit->m1.max;
737 clock.m1 >= limit->m1.min; clock.m1--) {
738 for (clock.m2 = limit->m2.max;
739 clock.m2 >= limit->m2.min; clock.m2--) {
740 for (clock.p1 = limit->p1.max;
741 clock.p1 >= limit->p1.min; clock.p1--) {
742 int this_err;
743
Shaohua Li21778322009-02-23 15:19:16 +0800744 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000745 if (!intel_PLL_is_valid(dev, limit,
746 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800747 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800748 if (match_clock &&
749 clock.p != match_clock->p)
750 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000751
752 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800753 if (this_err < err_most) {
754 *best_clock = clock;
755 err_most = this_err;
756 max_n = clock.n;
757 found = true;
758 }
759 }
760 }
761 }
762 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800763 return found;
764}
Ma Lingd4906092009-03-18 20:13:27 +0800765
Zhenyu Wang2c072452009-06-05 15:38:42 +0800766static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500767intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800768 int target, int refclk, intel_clock_t *match_clock,
769 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800770{
771 struct drm_device *dev = crtc->dev;
772 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800773
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800774 if (target < 200000) {
775 clock.n = 1;
776 clock.p1 = 2;
777 clock.p2 = 10;
778 clock.m1 = 12;
779 clock.m2 = 9;
780 } else {
781 clock.n = 2;
782 clock.p1 = 1;
783 clock.p2 = 10;
784 clock.m1 = 14;
785 clock.m2 = 8;
786 }
787 intel_clock(dev, refclk, &clock);
788 memcpy(best_clock, &clock, sizeof(intel_clock_t));
789 return true;
790}
791
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700792/* DisplayPort has only two frequencies, 162MHz and 270MHz */
793static bool
794intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800795 int target, int refclk, intel_clock_t *match_clock,
796 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700797{
Chris Wilson5eddb702010-09-11 13:48:45 +0100798 intel_clock_t clock;
799 if (target < 200000) {
800 clock.p1 = 2;
801 clock.p2 = 10;
802 clock.n = 2;
803 clock.m1 = 23;
804 clock.m2 = 8;
805 } else {
806 clock.p1 = 1;
807 clock.p2 = 10;
808 clock.n = 1;
809 clock.m1 = 14;
810 clock.m2 = 2;
811 }
812 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
813 clock.p = (clock.p1 * clock.p2);
814 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
815 clock.vco = 0;
816 memcpy(best_clock, &clock, sizeof(intel_clock_t));
817 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700818}
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700819static bool
820intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
821 int target, int refclk, intel_clock_t *match_clock,
822 intel_clock_t *best_clock)
823{
824 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
825 u32 m, n, fastclk;
826 u32 updrate, minupdate, fracbits, p;
827 unsigned long bestppm, ppm, absppm;
828 int dotclk, flag;
829
Alan Coxaf447bd2012-07-25 13:49:18 +0100830 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700831 dotclk = target * 1000;
832 bestppm = 1000000;
833 ppm = absppm = 0;
834 fastclk = dotclk / (2*100);
835 updrate = 0;
836 minupdate = 19200;
837 fracbits = 1;
838 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
839 bestm1 = bestm2 = bestp1 = bestp2 = 0;
840
841 /* based on hardware requirement, prefer smaller n to precision */
842 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
843 updrate = refclk / n;
844 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
845 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
846 if (p2 > 10)
847 p2 = p2 - 1;
848 p = p1 * p2;
849 /* based on hardware requirement, prefer bigger m1,m2 values */
850 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
851 m2 = (((2*(fastclk * p * n / m1 )) +
852 refclk) / (2*refclk));
853 m = m1 * m2;
854 vco = updrate * m;
855 if (vco >= limit->vco.min && vco < limit->vco.max) {
856 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
857 absppm = (ppm > 0) ? ppm : (-ppm);
858 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
859 bestppm = 0;
860 flag = 1;
861 }
862 if (absppm < bestppm - 10) {
863 bestppm = absppm;
864 flag = 1;
865 }
866 if (flag) {
867 bestn = n;
868 bestm1 = m1;
869 bestm2 = m2;
870 bestp1 = p1;
871 bestp2 = p2;
872 flag = 0;
873 }
874 }
875 }
876 }
877 }
878 }
879 best_clock->n = bestn;
880 best_clock->m1 = bestm1;
881 best_clock->m2 = bestm2;
882 best_clock->p1 = bestp1;
883 best_clock->p2 = bestp2;
884
885 return true;
886}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700887
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200888enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
889 enum pipe pipe)
890{
891 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
892 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
893
Daniel Vetter3b117c82013-04-17 20:15:07 +0200894 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200895}
896
Paulo Zanonia928d532012-05-04 17:18:15 -0300897static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
898{
899 struct drm_i915_private *dev_priv = dev->dev_private;
900 u32 frame, frame_reg = PIPEFRAME(pipe);
901
902 frame = I915_READ(frame_reg);
903
904 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
905 DRM_DEBUG_KMS("vblank wait timed out\n");
906}
907
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700908/**
909 * intel_wait_for_vblank - wait for vblank on a given pipe
910 * @dev: drm device
911 * @pipe: pipe to wait for
912 *
913 * Wait for vblank to occur on a given pipe. Needed for various bits of
914 * mode setting code.
915 */
916void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800917{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700918 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800919 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700920
Paulo Zanonia928d532012-05-04 17:18:15 -0300921 if (INTEL_INFO(dev)->gen >= 5) {
922 ironlake_wait_for_vblank(dev, pipe);
923 return;
924 }
925
Chris Wilson300387c2010-09-05 20:25:43 +0100926 /* Clear existing vblank status. Note this will clear any other
927 * sticky status fields as well.
928 *
929 * This races with i915_driver_irq_handler() with the result
930 * that either function could miss a vblank event. Here it is not
931 * fatal, as we will either wait upon the next vblank interrupt or
932 * timeout. Generally speaking intel_wait_for_vblank() is only
933 * called during modeset at which time the GPU should be idle and
934 * should *not* be performing page flips and thus not waiting on
935 * vblanks...
936 * Currently, the result of us stealing a vblank from the irq
937 * handler is that a single frame will be skipped during swapbuffers.
938 */
939 I915_WRITE(pipestat_reg,
940 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
941
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700942 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100943 if (wait_for(I915_READ(pipestat_reg) &
944 PIPE_VBLANK_INTERRUPT_STATUS,
945 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700946 DRM_DEBUG_KMS("vblank wait timed out\n");
947}
948
Keith Packardab7ad7f2010-10-03 00:33:06 -0700949/*
950 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951 * @dev: drm device
952 * @pipe: pipe to wait for
953 *
954 * After disabling a pipe, we can't wait for vblank in the usual way,
955 * spinning on the vblank interrupt status bit, since we won't actually
956 * see an interrupt when the pipe is disabled.
957 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700958 * On Gen4 and above:
959 * wait for the pipe register state bit to turn off
960 *
961 * Otherwise:
962 * wait for the display line value to settle (it usually
963 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100964 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700965 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100966void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700967{
968 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200969 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
970 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700971
Keith Packardab7ad7f2010-10-03 00:33:06 -0700972 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200973 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700974
Keith Packardab7ad7f2010-10-03 00:33:06 -0700975 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100976 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
977 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200978 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700979 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300980 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100981 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700982 unsigned long timeout = jiffies + msecs_to_jiffies(100);
983
Paulo Zanoni837ba002012-05-04 17:18:14 -0300984 if (IS_GEN2(dev))
985 line_mask = DSL_LINEMASK_GEN2;
986 else
987 line_mask = DSL_LINEMASK_GEN3;
988
Keith Packardab7ad7f2010-10-03 00:33:06 -0700989 /* Wait for the display line to settle */
990 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300991 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700992 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300993 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700994 time_after(timeout, jiffies));
995 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200996 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700997 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800998}
999
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001000/*
1001 * ibx_digital_port_connected - is the specified port connected?
1002 * @dev_priv: i915 private structure
1003 * @port: the port to test
1004 *
1005 * Returns true if @port is connected, false otherwise.
1006 */
1007bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1008 struct intel_digital_port *port)
1009{
1010 u32 bit;
1011
Damien Lespiauc36346e2012-12-13 16:09:03 +00001012 if (HAS_PCH_IBX(dev_priv->dev)) {
1013 switch(port->port) {
1014 case PORT_B:
1015 bit = SDE_PORTB_HOTPLUG;
1016 break;
1017 case PORT_C:
1018 bit = SDE_PORTC_HOTPLUG;
1019 break;
1020 case PORT_D:
1021 bit = SDE_PORTD_HOTPLUG;
1022 break;
1023 default:
1024 return true;
1025 }
1026 } else {
1027 switch(port->port) {
1028 case PORT_B:
1029 bit = SDE_PORTB_HOTPLUG_CPT;
1030 break;
1031 case PORT_C:
1032 bit = SDE_PORTC_HOTPLUG_CPT;
1033 break;
1034 case PORT_D:
1035 bit = SDE_PORTD_HOTPLUG_CPT;
1036 break;
1037 default:
1038 return true;
1039 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001040 }
1041
1042 return I915_READ(SDEISR) & bit;
1043}
1044
Jesse Barnesb24e7172011-01-04 15:09:30 -08001045static const char *state_string(bool enabled)
1046{
1047 return enabled ? "on" : "off";
1048}
1049
1050/* Only for pre-ILK configs */
1051static void assert_pll(struct drm_i915_private *dev_priv,
1052 enum pipe pipe, bool state)
1053{
1054 int reg;
1055 u32 val;
1056 bool cur_state;
1057
1058 reg = DPLL(pipe);
1059 val = I915_READ(reg);
1060 cur_state = !!(val & DPLL_VCO_ENABLE);
1061 WARN(cur_state != state,
1062 "PLL state assertion failure (expected %s, current %s)\n",
1063 state_string(state), state_string(cur_state));
1064}
1065#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1066#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1067
Jesse Barnes040484a2011-01-03 12:14:26 -08001068/* For ILK+ */
1069static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001070 struct intel_pch_pll *pll,
1071 struct intel_crtc *crtc,
1072 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001073{
Jesse Barnes040484a2011-01-03 12:14:26 -08001074 u32 val;
1075 bool cur_state;
1076
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001077 if (HAS_PCH_LPT(dev_priv->dev)) {
1078 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1079 return;
1080 }
1081
Chris Wilson92b27b02012-05-20 18:10:50 +01001082 if (WARN (!pll,
1083 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001084 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001085
Chris Wilson92b27b02012-05-20 18:10:50 +01001086 val = I915_READ(pll->pll_reg);
1087 cur_state = !!(val & DPLL_VCO_ENABLE);
1088 WARN(cur_state != state,
1089 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1090 pll->pll_reg, state_string(state), state_string(cur_state), val);
1091
1092 /* Make sure the selected PLL is correctly attached to the transcoder */
1093 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001094 u32 pch_dpll;
1095
1096 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001097 cur_state = pll->pll_reg == _PCH_DPLL_B;
1098 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001099 "PLL[%d] not attached to this transcoder %c: %08x\n",
1100 cur_state, pipe_name(crtc->pipe), pch_dpll)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001101 cur_state = !!(val >> (4*crtc->pipe + 3));
1102 WARN(cur_state != state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001103 "PLL[%d] not %s on this transcoder %c: %08x\n",
Chris Wilson92b27b02012-05-20 18:10:50 +01001104 pll->pll_reg == _PCH_DPLL_B,
1105 state_string(state),
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001106 pipe_name(crtc->pipe),
Chris Wilson92b27b02012-05-20 18:10:50 +01001107 val);
1108 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001109 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001110}
Chris Wilson92b27b02012-05-20 18:10:50 +01001111#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1112#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001113
1114static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1115 enum pipe pipe, bool state)
1116{
1117 int reg;
1118 u32 val;
1119 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001120 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1121 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001122
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001123 if (HAS_DDI(dev_priv->dev)) {
1124 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001125 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001126 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001127 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001128 } else {
1129 reg = FDI_TX_CTL(pipe);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & FDI_TX_ENABLE);
1132 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001133 WARN(cur_state != state,
1134 "FDI TX state assertion failure (expected %s, current %s)\n",
1135 state_string(state), state_string(cur_state));
1136}
1137#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1138#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1139
1140static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1141 enum pipe pipe, bool state)
1142{
1143 int reg;
1144 u32 val;
1145 bool cur_state;
1146
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001147 reg = FDI_RX_CTL(pipe);
1148 val = I915_READ(reg);
1149 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001150 WARN(cur_state != state,
1151 "FDI RX state assertion failure (expected %s, current %s)\n",
1152 state_string(state), state_string(cur_state));
1153}
1154#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1155#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1156
1157static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
1160 int reg;
1161 u32 val;
1162
1163 /* ILK FDI PLL is always enabled */
1164 if (dev_priv->info->gen == 5)
1165 return;
1166
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001167 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001168 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001169 return;
1170
Jesse Barnes040484a2011-01-03 12:14:26 -08001171 reg = FDI_TX_CTL(pipe);
1172 val = I915_READ(reg);
1173 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1174}
1175
1176static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1177 enum pipe pipe)
1178{
1179 int reg;
1180 u32 val;
1181
1182 reg = FDI_RX_CTL(pipe);
1183 val = I915_READ(reg);
1184 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1185}
1186
Jesse Barnesea0760c2011-01-04 15:09:32 -08001187static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
1190 int pp_reg, lvds_reg;
1191 u32 val;
1192 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001193 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001194
1195 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1196 pp_reg = PCH_PP_CONTROL;
1197 lvds_reg = PCH_LVDS;
1198 } else {
1199 pp_reg = PP_CONTROL;
1200 lvds_reg = LVDS;
1201 }
1202
1203 val = I915_READ(pp_reg);
1204 if (!(val & PANEL_POWER_ON) ||
1205 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1206 locked = false;
1207
1208 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1209 panel_pipe = PIPE_B;
1210
1211 WARN(panel_pipe == pipe && locked,
1212 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001213 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001214}
1215
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001216void assert_pipe(struct drm_i915_private *dev_priv,
1217 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218{
1219 int reg;
1220 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001221 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001222 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1223 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001224
Daniel Vetter8e636782012-01-22 01:36:48 +01001225 /* if we need the pipe A quirk it must be always on */
1226 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1227 state = true;
1228
Paulo Zanoni15d199e2013-03-22 14:14:13 -03001229 if (!intel_using_power_well(dev_priv->dev) &&
1230 cpu_transcoder != TRANSCODER_EDP) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001231 cur_state = false;
1232 } else {
1233 reg = PIPECONF(cpu_transcoder);
1234 val = I915_READ(reg);
1235 cur_state = !!(val & PIPECONF_ENABLE);
1236 }
1237
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001238 WARN(cur_state != state,
1239 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001240 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241}
1242
Chris Wilson931872f2012-01-16 23:01:13 +00001243static void assert_plane(struct drm_i915_private *dev_priv,
1244 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245{
1246 int reg;
1247 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001248 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249
1250 reg = DSPCNTR(plane);
1251 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001252 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1253 WARN(cur_state != state,
1254 "plane %c assertion failure (expected %s, current %s)\n",
1255 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001256}
1257
Chris Wilson931872f2012-01-16 23:01:13 +00001258#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1259#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1260
Jesse Barnesb24e7172011-01-04 15:09:30 -08001261static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1262 enum pipe pipe)
1263{
1264 int reg, i;
1265 u32 val;
1266 int cur_pipe;
1267
Jesse Barnes19ec1352011-02-02 12:28:02 -08001268 /* Planes are fixed to pipes on ILK+ */
Jesse Barnesda6ecc52013-03-08 10:46:00 -08001269 if (HAS_PCH_SPLIT(dev_priv->dev) || IS_VALLEYVIEW(dev_priv->dev)) {
Adam Jackson28c057942011-10-07 14:38:42 -04001270 reg = DSPCNTR(pipe);
1271 val = I915_READ(reg);
1272 WARN((val & DISPLAY_PLANE_ENABLE),
1273 "plane %c assertion failure, should be disabled but not\n",
1274 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001275 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001276 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001277
Jesse Barnesb24e7172011-01-04 15:09:30 -08001278 /* Need to check both planes against the pipe */
1279 for (i = 0; i < 2; i++) {
1280 reg = DSPCNTR(i);
1281 val = I915_READ(reg);
1282 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1283 DISPPLANE_SEL_PIPE_SHIFT;
1284 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001285 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1286 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001287 }
1288}
1289
Jesse Barnes19332d72013-03-28 09:55:38 -07001290static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1291 enum pipe pipe)
1292{
1293 int reg, i;
1294 u32 val;
1295
1296 if (!IS_VALLEYVIEW(dev_priv->dev))
1297 return;
1298
1299 /* Need to check both planes against the pipe */
1300 for (i = 0; i < dev_priv->num_plane; i++) {
1301 reg = SPCNTR(pipe, i);
1302 val = I915_READ(reg);
1303 WARN((val & SP_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001304 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1305 sprite_name(pipe, i), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001306 }
1307}
1308
Jesse Barnes92f25842011-01-04 15:09:34 -08001309static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1310{
1311 u32 val;
1312 bool enabled;
1313
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001314 if (HAS_PCH_LPT(dev_priv->dev)) {
1315 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1316 return;
1317 }
1318
Jesse Barnes92f25842011-01-04 15:09:34 -08001319 val = I915_READ(PCH_DREF_CONTROL);
1320 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1321 DREF_SUPERSPREAD_SOURCE_MASK));
1322 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1323}
1324
1325static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1326 enum pipe pipe)
1327{
1328 int reg;
1329 u32 val;
1330 bool enabled;
1331
1332 reg = TRANSCONF(pipe);
1333 val = I915_READ(reg);
1334 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001335 WARN(enabled,
1336 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1337 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001338}
1339
Keith Packard4e634382011-08-06 10:39:45 -07001340static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001342{
1343 if ((val & DP_PORT_EN) == 0)
1344 return false;
1345
1346 if (HAS_PCH_CPT(dev_priv->dev)) {
1347 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1348 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1349 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1350 return false;
1351 } else {
1352 if ((val & DP_PIPE_MASK) != (pipe << 30))
1353 return false;
1354 }
1355 return true;
1356}
1357
Keith Packard1519b992011-08-06 10:35:34 -07001358static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1359 enum pipe pipe, u32 val)
1360{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001361 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001362 return false;
1363
1364 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001365 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001366 return false;
1367 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001368 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001369 return false;
1370 }
1371 return true;
1372}
1373
1374static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1375 enum pipe pipe, u32 val)
1376{
1377 if ((val & LVDS_PORT_EN) == 0)
1378 return false;
1379
1380 if (HAS_PCH_CPT(dev_priv->dev)) {
1381 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1382 return false;
1383 } else {
1384 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1385 return false;
1386 }
1387 return true;
1388}
1389
1390static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1391 enum pipe pipe, u32 val)
1392{
1393 if ((val & ADPA_DAC_ENABLE) == 0)
1394 return false;
1395 if (HAS_PCH_CPT(dev_priv->dev)) {
1396 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1397 return false;
1398 } else {
1399 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1400 return false;
1401 }
1402 return true;
1403}
1404
Jesse Barnes291906f2011-02-02 12:28:03 -08001405static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001406 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001407{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001408 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001409 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001410 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001411 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001412
Daniel Vetter75c5da22012-09-10 21:58:29 +02001413 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1414 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001415 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001416}
1417
1418static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1419 enum pipe pipe, int reg)
1420{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001421 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001422 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001423 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001424 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001425
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001426 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001427 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001428 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001429}
1430
1431static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1432 enum pipe pipe)
1433{
1434 int reg;
1435 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001436
Keith Packardf0575e92011-07-25 22:12:43 -07001437 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1438 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1439 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001440
1441 reg = PCH_ADPA;
1442 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001443 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001444 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001445 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001446
1447 reg = PCH_LVDS;
1448 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001449 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001450 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001451 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001452
Paulo Zanonie2debe92013-02-18 19:00:27 -03001453 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1454 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1455 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001456}
1457
Jesse Barnesb24e7172011-01-04 15:09:30 -08001458/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001459 * intel_enable_pll - enable a PLL
1460 * @dev_priv: i915 private structure
1461 * @pipe: pipe PLL to enable
1462 *
1463 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1464 * make sure the PLL reg is writable first though, since the panel write
1465 * protect mechanism may be enabled.
1466 *
1467 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001468 *
1469 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001470 */
1471static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1472{
1473 int reg;
1474 u32 val;
1475
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001476 assert_pipe_disabled(dev_priv, pipe);
1477
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001478 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001479 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001480
1481 /* PLL is protected by panel, make sure we can write it */
1482 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1483 assert_panel_unlocked(dev_priv, pipe);
1484
1485 reg = DPLL(pipe);
1486 val = I915_READ(reg);
1487 val |= DPLL_VCO_ENABLE;
1488
1489 /* We do this three times for luck */
1490 I915_WRITE(reg, val);
1491 POSTING_READ(reg);
1492 udelay(150); /* wait for warmup */
1493 I915_WRITE(reg, val);
1494 POSTING_READ(reg);
1495 udelay(150); /* wait for warmup */
1496 I915_WRITE(reg, val);
1497 POSTING_READ(reg);
1498 udelay(150); /* wait for warmup */
1499}
1500
1501/**
1502 * intel_disable_pll - disable a PLL
1503 * @dev_priv: i915 private structure
1504 * @pipe: pipe PLL to disable
1505 *
1506 * Disable the PLL for @pipe, making sure the pipe is off first.
1507 *
1508 * Note! This is for pre-ILK only.
1509 */
1510static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1511{
1512 int reg;
1513 u32 val;
1514
1515 /* Don't disable pipe A or pipe A PLLs if needed */
1516 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1517 return;
1518
1519 /* Make sure the pipe isn't still relying on us */
1520 assert_pipe_disabled(dev_priv, pipe);
1521
1522 reg = DPLL(pipe);
1523 val = I915_READ(reg);
1524 val &= ~DPLL_VCO_ENABLE;
1525 I915_WRITE(reg, val);
1526 POSTING_READ(reg);
1527}
1528
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001529/* SBI access */
1530static void
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001531intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
1532 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001533{
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001534 u32 tmp;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001535
Daniel Vetter09153002012-12-12 14:06:44 +01001536 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001537
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001538 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001539 100)) {
1540 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001541 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001542 }
1543
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001544 I915_WRITE(SBI_ADDR, (reg << 16));
1545 I915_WRITE(SBI_DATA, value);
1546
1547 if (destination == SBI_ICLK)
1548 tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
1549 else
1550 tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
1551 I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001552
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001553 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001554 100)) {
1555 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001556 return;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001557 }
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001558}
1559
1560static u32
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001561intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
1562 enum intel_sbi_destination destination)
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001563{
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001564 u32 value = 0;
Daniel Vetter09153002012-12-12 14:06:44 +01001565 WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001566
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001567 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001568 100)) {
1569 DRM_ERROR("timeout waiting for SBI to become ready\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001570 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001571 }
1572
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001573 I915_WRITE(SBI_ADDR, (reg << 16));
1574
1575 if (destination == SBI_ICLK)
1576 value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
1577 else
1578 value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
1579 I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001580
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001581 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001582 100)) {
1583 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
Daniel Vetter09153002012-12-12 14:06:44 +01001584 return 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001585 }
1586
Daniel Vetter09153002012-12-12 14:06:44 +01001587 return I915_READ(SBI_DATA);
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001588}
1589
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001590/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001591 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001592 * @dev_priv: i915 private structure
1593 * @pipe: pipe PLL to enable
1594 *
1595 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1596 * drives the transcoder clock.
1597 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001598static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001599{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001600 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001601 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001602 int reg;
1603 u32 val;
1604
Chris Wilson48da64a2012-05-13 20:16:12 +01001605 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001606 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001607 pll = intel_crtc->pch_pll;
1608 if (pll == NULL)
1609 return;
1610
1611 if (WARN_ON(pll->refcount == 0))
1612 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001613
1614 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1615 pll->pll_reg, pll->active, pll->on,
1616 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001617
1618 /* PCH refclock must be enabled first */
1619 assert_pch_refclk_enabled(dev_priv);
1620
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001621 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001622 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001623 return;
1624 }
1625
1626 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1627
1628 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001629 val = I915_READ(reg);
1630 val |= DPLL_VCO_ENABLE;
1631 I915_WRITE(reg, val);
1632 POSTING_READ(reg);
1633 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001634
1635 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001636}
1637
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001638static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001639{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001640 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1641 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001642 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001643 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001644
Jesse Barnes92f25842011-01-04 15:09:34 -08001645 /* PCH only available on ILK+ */
1646 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001647 if (pll == NULL)
1648 return;
1649
Chris Wilson48da64a2012-05-13 20:16:12 +01001650 if (WARN_ON(pll->refcount == 0))
1651 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001652
1653 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1654 pll->pll_reg, pll->active, pll->on,
1655 intel_crtc->base.base.id);
1656
Chris Wilson48da64a2012-05-13 20:16:12 +01001657 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001658 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001659 return;
1660 }
1661
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001662 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001663 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001664 return;
1665 }
1666
1667 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001668
1669 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001670 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001671
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001672 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001673 val = I915_READ(reg);
1674 val &= ~DPLL_VCO_ENABLE;
1675 I915_WRITE(reg, val);
1676 POSTING_READ(reg);
1677 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001678
1679 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001680}
1681
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001682static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1683 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001684{
Daniel Vetter23670b322012-11-01 09:15:30 +01001685 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001686 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001687 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001688
1689 /* PCH only available on ILK+ */
1690 BUG_ON(dev_priv->info->gen < 5);
1691
1692 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001693 assert_pch_pll_enabled(dev_priv,
1694 to_intel_crtc(crtc)->pch_pll,
1695 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001696
1697 /* FDI must be feeding us bits for PCH ports */
1698 assert_fdi_tx_enabled(dev_priv, pipe);
1699 assert_fdi_rx_enabled(dev_priv, pipe);
1700
Daniel Vetter23670b322012-11-01 09:15:30 +01001701 if (HAS_PCH_CPT(dev)) {
1702 /* Workaround: Set the timing override bit before enabling the
1703 * pch transcoder. */
1704 reg = TRANS_CHICKEN2(pipe);
1705 val = I915_READ(reg);
1706 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1707 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001708 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001709
Jesse Barnes040484a2011-01-03 12:14:26 -08001710 reg = TRANSCONF(pipe);
1711 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001712 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001713
1714 if (HAS_PCH_IBX(dev_priv->dev)) {
1715 /*
1716 * make the BPC in transcoder be consistent with
1717 * that in pipeconf reg.
1718 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001719 val &= ~PIPECONF_BPC_MASK;
1720 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001721 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001722
1723 val &= ~TRANS_INTERLACE_MASK;
1724 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001725 if (HAS_PCH_IBX(dev_priv->dev) &&
1726 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1727 val |= TRANS_LEGACY_INTERLACED_ILK;
1728 else
1729 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001730 else
1731 val |= TRANS_PROGRESSIVE;
1732
Jesse Barnes040484a2011-01-03 12:14:26 -08001733 I915_WRITE(reg, val | TRANS_ENABLE);
1734 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001735 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001736}
1737
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001738static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001739 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001740{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001741 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001742
1743 /* PCH only available on ILK+ */
1744 BUG_ON(dev_priv->info->gen < 5);
1745
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001746 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001747 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001748 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001749
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001750 /* Workaround: set timing override bit. */
1751 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001752 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001753 I915_WRITE(_TRANSA_CHICKEN2, val);
1754
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001755 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001756 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001757
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001758 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1759 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001760 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001761 else
1762 val |= TRANS_PROGRESSIVE;
1763
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001764 I915_WRITE(TRANSCONF(TRANSCODER_A), val);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001765 if (wait_for(I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE, 100))
1766 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001767}
1768
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001769static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1770 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001771{
Daniel Vetter23670b322012-11-01 09:15:30 +01001772 struct drm_device *dev = dev_priv->dev;
1773 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001774
1775 /* FDI relies on the transcoder */
1776 assert_fdi_tx_disabled(dev_priv, pipe);
1777 assert_fdi_rx_disabled(dev_priv, pipe);
1778
Jesse Barnes291906f2011-02-02 12:28:03 -08001779 /* Ports must be off as well */
1780 assert_pch_ports_disabled(dev_priv, pipe);
1781
Jesse Barnes040484a2011-01-03 12:14:26 -08001782 reg = TRANSCONF(pipe);
1783 val = I915_READ(reg);
1784 val &= ~TRANS_ENABLE;
1785 I915_WRITE(reg, val);
1786 /* wait for PCH transcoder off, transcoder state */
1787 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001788 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001789
1790 if (!HAS_PCH_IBX(dev)) {
1791 /* Workaround: Clear the timing override chicken bit again. */
1792 reg = TRANS_CHICKEN2(pipe);
1793 val = I915_READ(reg);
1794 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1795 I915_WRITE(reg, val);
1796 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001797}
1798
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001799static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001800{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001801 u32 val;
1802
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001803 val = I915_READ(_TRANSACONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001804 val &= ~TRANS_ENABLE;
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001805 I915_WRITE(_TRANSACONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001806 /* wait for PCH transcoder off, transcoder state */
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001807 if (wait_for((I915_READ(_TRANSACONF) & TRANS_STATE_ENABLE) == 0, 50))
1808 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001809
1810 /* Workaround: clear timing override bit. */
1811 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001812 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001813 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001814}
1815
1816/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001817 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001818 * @dev_priv: i915 private structure
1819 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001820 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001821 *
1822 * Enable @pipe, making sure that various hardware specific requirements
1823 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1824 *
1825 * @pipe should be %PIPE_A or %PIPE_B.
1826 *
1827 * Will wait until the pipe is actually running (i.e. first vblank) before
1828 * returning.
1829 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001830static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1831 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001832{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001833 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1834 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001835 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001836 int reg;
1837 u32 val;
1838
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001839 assert_planes_disabled(dev_priv, pipe);
1840 assert_sprites_disabled(dev_priv, pipe);
1841
Paulo Zanoni681e5812012-12-06 11:12:38 -02001842 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001843 pch_transcoder = TRANSCODER_A;
1844 else
1845 pch_transcoder = pipe;
1846
Jesse Barnesb24e7172011-01-04 15:09:30 -08001847 /*
1848 * A pipe without a PLL won't actually be able to drive bits from
1849 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1850 * need the check.
1851 */
1852 if (!HAS_PCH_SPLIT(dev_priv->dev))
1853 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001854 else {
1855 if (pch_port) {
1856 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001857 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001858 assert_fdi_tx_pll_enabled(dev_priv,
1859 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001860 }
1861 /* FIXME: assert CPU port conditions for SNB+ */
1862 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001863
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001864 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001865 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001866 if (val & PIPECONF_ENABLE)
1867 return;
1868
1869 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001870 intel_wait_for_vblank(dev_priv->dev, pipe);
1871}
1872
1873/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001874 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001875 * @dev_priv: i915 private structure
1876 * @pipe: pipe to disable
1877 *
1878 * Disable @pipe, making sure that various hardware specific requirements
1879 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1880 *
1881 * @pipe should be %PIPE_A or %PIPE_B.
1882 *
1883 * Will wait until the pipe has shut down before returning.
1884 */
1885static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1886 enum pipe pipe)
1887{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001888 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1889 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001890 int reg;
1891 u32 val;
1892
1893 /*
1894 * Make sure planes won't keep trying to pump pixels to us,
1895 * or we might hang the display.
1896 */
1897 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001898 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001899
1900 /* Don't disable pipe A or pipe A PLLs if needed */
1901 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1902 return;
1903
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001904 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001905 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001906 if ((val & PIPECONF_ENABLE) == 0)
1907 return;
1908
1909 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001910 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1911}
1912
Keith Packardd74362c2011-07-28 14:47:14 -07001913/*
1914 * Plane regs are double buffered, going from enabled->disabled needs a
1915 * trigger in order to latch. The display address reg provides this.
1916 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001917void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001918 enum plane plane)
1919{
Damien Lespiau14f86142012-10-29 15:24:49 +00001920 if (dev_priv->info->gen >= 4)
1921 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1922 else
1923 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001924}
1925
Jesse Barnesb24e7172011-01-04 15:09:30 -08001926/**
1927 * intel_enable_plane - enable a display plane on a given pipe
1928 * @dev_priv: i915 private structure
1929 * @plane: plane to enable
1930 * @pipe: pipe being fed
1931 *
1932 * Enable @plane on @pipe, making sure that @pipe is running first.
1933 */
1934static void intel_enable_plane(struct drm_i915_private *dev_priv,
1935 enum plane plane, enum pipe pipe)
1936{
1937 int reg;
1938 u32 val;
1939
1940 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1941 assert_pipe_enabled(dev_priv, pipe);
1942
1943 reg = DSPCNTR(plane);
1944 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001945 if (val & DISPLAY_PLANE_ENABLE)
1946 return;
1947
1948 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001949 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001950 intel_wait_for_vblank(dev_priv->dev, pipe);
1951}
1952
Jesse Barnesb24e7172011-01-04 15:09:30 -08001953/**
1954 * intel_disable_plane - disable a display plane
1955 * @dev_priv: i915 private structure
1956 * @plane: plane to disable
1957 * @pipe: pipe consuming the data
1958 *
1959 * Disable @plane; should be an independent operation.
1960 */
1961static void intel_disable_plane(struct drm_i915_private *dev_priv,
1962 enum plane plane, enum pipe pipe)
1963{
1964 int reg;
1965 u32 val;
1966
1967 reg = DSPCNTR(plane);
1968 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001969 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1970 return;
1971
1972 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001973 intel_flush_display_plane(dev_priv, plane);
1974 intel_wait_for_vblank(dev_priv->dev, pipe);
1975}
1976
Chris Wilson693db182013-03-05 14:52:39 +00001977static bool need_vtd_wa(struct drm_device *dev)
1978{
1979#ifdef CONFIG_INTEL_IOMMU
1980 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1981 return true;
1982#endif
1983 return false;
1984}
1985
Chris Wilson127bd2a2010-07-23 23:32:05 +01001986int
Chris Wilson48b956c2010-09-14 12:50:34 +01001987intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001988 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001989 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001990{
Chris Wilsonce453d82011-02-21 14:43:56 +00001991 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001992 u32 alignment;
1993 int ret;
1994
Chris Wilson05394f32010-11-08 19:18:58 +00001995 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001996 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001997 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1998 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001999 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002000 alignment = 4 * 1024;
2001 else
2002 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002003 break;
2004 case I915_TILING_X:
2005 /* pin() will align the object as required by fence */
2006 alignment = 0;
2007 break;
2008 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02002009 /* Despite that we check this in framebuffer_init userspace can
2010 * screw us over and change the tiling after the fact. Only
2011 * pinned buffers can't change their tiling. */
2012 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002013 return -EINVAL;
2014 default:
2015 BUG();
2016 }
2017
Chris Wilson693db182013-03-05 14:52:39 +00002018 /* Note that the w/a also requires 64 PTE of padding following the
2019 * bo. We currently fill all unused PTE with the shadow page and so
2020 * we should always have valid PTE following the scanout preventing
2021 * the VT-d warning.
2022 */
2023 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2024 alignment = 256 * 1024;
2025
Chris Wilsonce453d82011-02-21 14:43:56 +00002026 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002027 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002028 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002029 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002030
2031 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2032 * fence, whereas 965+ only requires a fence if using
2033 * framebuffer compression. For simplicity, we always install
2034 * a fence as the cost is not that onerous.
2035 */
Chris Wilson06d98132012-04-17 15:31:24 +01002036 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002037 if (ret)
2038 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002039
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002040 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002041
Chris Wilsonce453d82011-02-21 14:43:56 +00002042 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002043 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002044
2045err_unpin:
2046 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002047err_interruptible:
2048 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002049 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002050}
2051
Chris Wilson1690e1e2011-12-14 13:57:08 +01002052void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2053{
2054 i915_gem_object_unpin_fence(obj);
2055 i915_gem_object_unpin(obj);
2056}
2057
Daniel Vetterc2c75132012-07-05 12:17:30 +02002058/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2059 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002060unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2061 unsigned int tiling_mode,
2062 unsigned int cpp,
2063 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002064{
Chris Wilsonbc752862013-02-21 20:04:31 +00002065 if (tiling_mode != I915_TILING_NONE) {
2066 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002067
Chris Wilsonbc752862013-02-21 20:04:31 +00002068 tile_rows = *y / 8;
2069 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002070
Chris Wilsonbc752862013-02-21 20:04:31 +00002071 tiles = *x / (512/cpp);
2072 *x %= 512/cpp;
2073
2074 return tile_rows * pitch * 8 + tiles * 4096;
2075 } else {
2076 unsigned int offset;
2077
2078 offset = *y * pitch + *x * cpp;
2079 *y = 0;
2080 *x = (offset & 4095) / cpp;
2081 return offset & -4096;
2082 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002083}
2084
Jesse Barnes17638cd2011-06-24 12:19:23 -07002085static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2086 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002087{
2088 struct drm_device *dev = crtc->dev;
2089 struct drm_i915_private *dev_priv = dev->dev_private;
2090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2091 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002092 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002093 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002094 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002095 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002096 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002097
2098 switch (plane) {
2099 case 0:
2100 case 1:
2101 break;
2102 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002103 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002104 return -EINVAL;
2105 }
2106
2107 intel_fb = to_intel_framebuffer(fb);
2108 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002109
Chris Wilson5eddb702010-09-11 13:48:45 +01002110 reg = DSPCNTR(plane);
2111 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002112 /* Mask out pixel format bits in case we change it */
2113 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002114 switch (fb->pixel_format) {
2115 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002116 dspcntr |= DISPPLANE_8BPP;
2117 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002118 case DRM_FORMAT_XRGB1555:
2119 case DRM_FORMAT_ARGB1555:
2120 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002121 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002122 case DRM_FORMAT_RGB565:
2123 dspcntr |= DISPPLANE_BGRX565;
2124 break;
2125 case DRM_FORMAT_XRGB8888:
2126 case DRM_FORMAT_ARGB8888:
2127 dspcntr |= DISPPLANE_BGRX888;
2128 break;
2129 case DRM_FORMAT_XBGR8888:
2130 case DRM_FORMAT_ABGR8888:
2131 dspcntr |= DISPPLANE_RGBX888;
2132 break;
2133 case DRM_FORMAT_XRGB2101010:
2134 case DRM_FORMAT_ARGB2101010:
2135 dspcntr |= DISPPLANE_BGRX101010;
2136 break;
2137 case DRM_FORMAT_XBGR2101010:
2138 case DRM_FORMAT_ABGR2101010:
2139 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002140 break;
2141 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002142 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002143 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002144
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002145 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002146 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002147 dspcntr |= DISPPLANE_TILED;
2148 else
2149 dspcntr &= ~DISPPLANE_TILED;
2150 }
2151
Chris Wilson5eddb702010-09-11 13:48:45 +01002152 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002153
Daniel Vettere506a0c2012-07-05 12:17:29 +02002154 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002155
Daniel Vetterc2c75132012-07-05 12:17:30 +02002156 if (INTEL_INFO(dev)->gen >= 4) {
2157 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002158 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2159 fb->bits_per_pixel / 8,
2160 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002161 linear_offset -= intel_crtc->dspaddr_offset;
2162 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002163 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002164 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002165
2166 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2167 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002168 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002169 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002170 I915_MODIFY_DISPBASE(DSPSURF(plane),
2171 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002172 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002173 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002174 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002175 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002176 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002177
Jesse Barnes17638cd2011-06-24 12:19:23 -07002178 return 0;
2179}
2180
2181static int ironlake_update_plane(struct drm_crtc *crtc,
2182 struct drm_framebuffer *fb, int x, int y)
2183{
2184 struct drm_device *dev = crtc->dev;
2185 struct drm_i915_private *dev_priv = dev->dev_private;
2186 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2187 struct intel_framebuffer *intel_fb;
2188 struct drm_i915_gem_object *obj;
2189 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002190 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002191 u32 dspcntr;
2192 u32 reg;
2193
2194 switch (plane) {
2195 case 0:
2196 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002197 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002198 break;
2199 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002200 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002201 return -EINVAL;
2202 }
2203
2204 intel_fb = to_intel_framebuffer(fb);
2205 obj = intel_fb->obj;
2206
2207 reg = DSPCNTR(plane);
2208 dspcntr = I915_READ(reg);
2209 /* Mask out pixel format bits in case we change it */
2210 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002211 switch (fb->pixel_format) {
2212 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002213 dspcntr |= DISPPLANE_8BPP;
2214 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002215 case DRM_FORMAT_RGB565:
2216 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002217 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002218 case DRM_FORMAT_XRGB8888:
2219 case DRM_FORMAT_ARGB8888:
2220 dspcntr |= DISPPLANE_BGRX888;
2221 break;
2222 case DRM_FORMAT_XBGR8888:
2223 case DRM_FORMAT_ABGR8888:
2224 dspcntr |= DISPPLANE_RGBX888;
2225 break;
2226 case DRM_FORMAT_XRGB2101010:
2227 case DRM_FORMAT_ARGB2101010:
2228 dspcntr |= DISPPLANE_BGRX101010;
2229 break;
2230 case DRM_FORMAT_XBGR2101010:
2231 case DRM_FORMAT_ABGR2101010:
2232 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002233 break;
2234 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002235 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002236 }
2237
2238 if (obj->tiling_mode != I915_TILING_NONE)
2239 dspcntr |= DISPPLANE_TILED;
2240 else
2241 dspcntr &= ~DISPPLANE_TILED;
2242
2243 /* must disable */
2244 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2245
2246 I915_WRITE(reg, dspcntr);
2247
Daniel Vettere506a0c2012-07-05 12:17:29 +02002248 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002249 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002250 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2251 fb->bits_per_pixel / 8,
2252 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002253 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002254
Daniel Vettere506a0c2012-07-05 12:17:29 +02002255 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2256 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002257 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002258 I915_MODIFY_DISPBASE(DSPSURF(plane),
2259 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002260 if (IS_HASWELL(dev)) {
2261 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2262 } else {
2263 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2264 I915_WRITE(DSPLINOFF(plane), linear_offset);
2265 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002266 POSTING_READ(reg);
2267
2268 return 0;
2269}
2270
2271/* Assume fb object is pinned & idle & fenced and just update base pointers */
2272static int
2273intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2274 int x, int y, enum mode_set_atomic state)
2275{
2276 struct drm_device *dev = crtc->dev;
2277 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002278
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002279 if (dev_priv->display.disable_fbc)
2280 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002281 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002282
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002283 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002284}
2285
Ville Syrjälä96a02912013-02-18 19:08:49 +02002286void intel_display_handle_reset(struct drm_device *dev)
2287{
2288 struct drm_i915_private *dev_priv = dev->dev_private;
2289 struct drm_crtc *crtc;
2290
2291 /*
2292 * Flips in the rings have been nuked by the reset,
2293 * so complete all pending flips so that user space
2294 * will get its events and not get stuck.
2295 *
2296 * Also update the base address of all primary
2297 * planes to the the last fb to make sure we're
2298 * showing the correct fb after a reset.
2299 *
2300 * Need to make two loops over the crtcs so that we
2301 * don't try to grab a crtc mutex before the
2302 * pending_flip_queue really got woken up.
2303 */
2304
2305 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2306 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2307 enum plane plane = intel_crtc->plane;
2308
2309 intel_prepare_page_flip(dev, plane);
2310 intel_finish_page_flip_plane(dev, plane);
2311 }
2312
2313 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2314 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2315
2316 mutex_lock(&crtc->mutex);
2317 if (intel_crtc->active)
2318 dev_priv->display.update_plane(crtc, crtc->fb,
2319 crtc->x, crtc->y);
2320 mutex_unlock(&crtc->mutex);
2321 }
2322}
2323
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002324static int
Chris Wilson14667a42012-04-03 17:58:35 +01002325intel_finish_fb(struct drm_framebuffer *old_fb)
2326{
2327 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2328 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2329 bool was_interruptible = dev_priv->mm.interruptible;
2330 int ret;
2331
Chris Wilson14667a42012-04-03 17:58:35 +01002332 /* Big Hammer, we also need to ensure that any pending
2333 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2334 * current scanout is retired before unpinning the old
2335 * framebuffer.
2336 *
2337 * This should only fail upon a hung GPU, in which case we
2338 * can safely continue.
2339 */
2340 dev_priv->mm.interruptible = false;
2341 ret = i915_gem_object_finish_gpu(obj);
2342 dev_priv->mm.interruptible = was_interruptible;
2343
2344 return ret;
2345}
2346
Ville Syrjälä198598d2012-10-31 17:50:24 +02002347static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2348{
2349 struct drm_device *dev = crtc->dev;
2350 struct drm_i915_master_private *master_priv;
2351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2352
2353 if (!dev->primary->master)
2354 return;
2355
2356 master_priv = dev->primary->master->driver_priv;
2357 if (!master_priv->sarea_priv)
2358 return;
2359
2360 switch (intel_crtc->pipe) {
2361 case 0:
2362 master_priv->sarea_priv->pipeA_x = x;
2363 master_priv->sarea_priv->pipeA_y = y;
2364 break;
2365 case 1:
2366 master_priv->sarea_priv->pipeB_x = x;
2367 master_priv->sarea_priv->pipeB_y = y;
2368 break;
2369 default:
2370 break;
2371 }
2372}
2373
Chris Wilson14667a42012-04-03 17:58:35 +01002374static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002375intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002376 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002377{
2378 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002379 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002381 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002382 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002383
2384 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002385 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002386 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002387 return 0;
2388 }
2389
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002390 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002391 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2392 plane_name(intel_crtc->plane),
2393 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002394 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002395 }
2396
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002397 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002398 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002399 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002400 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002401 if (ret != 0) {
2402 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002403 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002404 return ret;
2405 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002406
Daniel Vetter94352cf2012-07-05 22:51:56 +02002407 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002408 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002409 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002410 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002411 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002412 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002413 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002414
Daniel Vetter94352cf2012-07-05 22:51:56 +02002415 old_fb = crtc->fb;
2416 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002417 crtc->x = x;
2418 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002419
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002420 if (old_fb) {
2421 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002422 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002423 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002424
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002425 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002426 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002427
Ville Syrjälä198598d2012-10-31 17:50:24 +02002428 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002429
2430 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002431}
2432
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002433static void intel_fdi_normal_train(struct drm_crtc *crtc)
2434{
2435 struct drm_device *dev = crtc->dev;
2436 struct drm_i915_private *dev_priv = dev->dev_private;
2437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2438 int pipe = intel_crtc->pipe;
2439 u32 reg, temp;
2440
2441 /* enable normal train */
2442 reg = FDI_TX_CTL(pipe);
2443 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002444 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002445 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2446 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002447 } else {
2448 temp &= ~FDI_LINK_TRAIN_NONE;
2449 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002450 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002451 I915_WRITE(reg, temp);
2452
2453 reg = FDI_RX_CTL(pipe);
2454 temp = I915_READ(reg);
2455 if (HAS_PCH_CPT(dev)) {
2456 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2457 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2458 } else {
2459 temp &= ~FDI_LINK_TRAIN_NONE;
2460 temp |= FDI_LINK_TRAIN_NONE;
2461 }
2462 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2463
2464 /* wait one idle pattern time */
2465 POSTING_READ(reg);
2466 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002467
2468 /* IVB wants error correction enabled */
2469 if (IS_IVYBRIDGE(dev))
2470 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2471 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002472}
2473
Daniel Vetter01a415f2012-10-27 15:58:40 +02002474static void ivb_modeset_global_resources(struct drm_device *dev)
2475{
2476 struct drm_i915_private *dev_priv = dev->dev_private;
2477 struct intel_crtc *pipe_B_crtc =
2478 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2479 struct intel_crtc *pipe_C_crtc =
2480 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2481 uint32_t temp;
2482
2483 /* When everything is off disable fdi C so that we could enable fdi B
2484 * with all lanes. XXX: This misses the case where a pipe is not using
2485 * any pch resources and so doesn't need any fdi lanes. */
2486 if (!pipe_B_crtc->base.enabled && !pipe_C_crtc->base.enabled) {
2487 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2488 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2489
2490 temp = I915_READ(SOUTH_CHICKEN1);
2491 temp &= ~FDI_BC_BIFURCATION_SELECT;
2492 DRM_DEBUG_KMS("disabling fdi C rx\n");
2493 I915_WRITE(SOUTH_CHICKEN1, temp);
2494 }
2495}
2496
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002497/* The FDI link training functions for ILK/Ibexpeak. */
2498static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2499{
2500 struct drm_device *dev = crtc->dev;
2501 struct drm_i915_private *dev_priv = dev->dev_private;
2502 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2503 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002504 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002505 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002506
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002507 /* FDI needs bits from pipe & plane first */
2508 assert_pipe_enabled(dev_priv, pipe);
2509 assert_plane_enabled(dev_priv, plane);
2510
Adam Jacksone1a44742010-06-25 15:32:14 -04002511 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2512 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002513 reg = FDI_RX_IMR(pipe);
2514 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002515 temp &= ~FDI_RX_SYMBOL_LOCK;
2516 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002517 I915_WRITE(reg, temp);
2518 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002519 udelay(150);
2520
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002521 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002522 reg = FDI_TX_CTL(pipe);
2523 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002524 temp &= ~(7 << 19);
2525 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002526 temp &= ~FDI_LINK_TRAIN_NONE;
2527 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002528 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002529
Chris Wilson5eddb702010-09-11 13:48:45 +01002530 reg = FDI_RX_CTL(pipe);
2531 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002532 temp &= ~FDI_LINK_TRAIN_NONE;
2533 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002534 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2535
2536 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002537 udelay(150);
2538
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002539 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002540 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2541 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2542 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002543
Chris Wilson5eddb702010-09-11 13:48:45 +01002544 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002545 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002546 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002547 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2548
2549 if ((temp & FDI_RX_BIT_LOCK)) {
2550 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002551 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002552 break;
2553 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002554 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002555 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002556 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002557
2558 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002559 reg = FDI_TX_CTL(pipe);
2560 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002561 temp &= ~FDI_LINK_TRAIN_NONE;
2562 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002563 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002564
Chris Wilson5eddb702010-09-11 13:48:45 +01002565 reg = FDI_RX_CTL(pipe);
2566 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002567 temp &= ~FDI_LINK_TRAIN_NONE;
2568 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002569 I915_WRITE(reg, temp);
2570
2571 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002572 udelay(150);
2573
Chris Wilson5eddb702010-09-11 13:48:45 +01002574 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002575 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002576 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002577 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2578
2579 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002580 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002581 DRM_DEBUG_KMS("FDI train 2 done.\n");
2582 break;
2583 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002584 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002585 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002586 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002587
2588 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002589
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002590}
2591
Akshay Joshi0206e352011-08-16 15:34:10 -04002592static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002593 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2594 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2595 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2596 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2597};
2598
2599/* The FDI link training functions for SNB/Cougarpoint. */
2600static void gen6_fdi_link_train(struct drm_crtc *crtc)
2601{
2602 struct drm_device *dev = crtc->dev;
2603 struct drm_i915_private *dev_priv = dev->dev_private;
2604 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2605 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002606 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002607
Adam Jacksone1a44742010-06-25 15:32:14 -04002608 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2609 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002610 reg = FDI_RX_IMR(pipe);
2611 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002612 temp &= ~FDI_RX_SYMBOL_LOCK;
2613 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002614 I915_WRITE(reg, temp);
2615
2616 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002617 udelay(150);
2618
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002619 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002620 reg = FDI_TX_CTL(pipe);
2621 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002622 temp &= ~(7 << 19);
2623 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002624 temp &= ~FDI_LINK_TRAIN_NONE;
2625 temp |= FDI_LINK_TRAIN_PATTERN_1;
2626 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2627 /* SNB-B */
2628 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002629 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002630
Daniel Vetterd74cf322012-10-26 10:58:13 +02002631 I915_WRITE(FDI_RX_MISC(pipe),
2632 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2633
Chris Wilson5eddb702010-09-11 13:48:45 +01002634 reg = FDI_RX_CTL(pipe);
2635 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002636 if (HAS_PCH_CPT(dev)) {
2637 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2638 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2639 } else {
2640 temp &= ~FDI_LINK_TRAIN_NONE;
2641 temp |= FDI_LINK_TRAIN_PATTERN_1;
2642 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002643 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2644
2645 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002646 udelay(150);
2647
Akshay Joshi0206e352011-08-16 15:34:10 -04002648 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002649 reg = FDI_TX_CTL(pipe);
2650 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002651 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2652 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002653 I915_WRITE(reg, temp);
2654
2655 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002656 udelay(500);
2657
Sean Paulfa37d392012-03-02 12:53:39 -05002658 for (retry = 0; retry < 5; retry++) {
2659 reg = FDI_RX_IIR(pipe);
2660 temp = I915_READ(reg);
2661 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2662 if (temp & FDI_RX_BIT_LOCK) {
2663 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2664 DRM_DEBUG_KMS("FDI train 1 done.\n");
2665 break;
2666 }
2667 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002668 }
Sean Paulfa37d392012-03-02 12:53:39 -05002669 if (retry < 5)
2670 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002671 }
2672 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002673 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002674
2675 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002676 reg = FDI_TX_CTL(pipe);
2677 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002678 temp &= ~FDI_LINK_TRAIN_NONE;
2679 temp |= FDI_LINK_TRAIN_PATTERN_2;
2680 if (IS_GEN6(dev)) {
2681 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2682 /* SNB-B */
2683 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2684 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002685 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002686
Chris Wilson5eddb702010-09-11 13:48:45 +01002687 reg = FDI_RX_CTL(pipe);
2688 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002689 if (HAS_PCH_CPT(dev)) {
2690 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2691 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2692 } else {
2693 temp &= ~FDI_LINK_TRAIN_NONE;
2694 temp |= FDI_LINK_TRAIN_PATTERN_2;
2695 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002696 I915_WRITE(reg, temp);
2697
2698 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002699 udelay(150);
2700
Akshay Joshi0206e352011-08-16 15:34:10 -04002701 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002702 reg = FDI_TX_CTL(pipe);
2703 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002704 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2705 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002706 I915_WRITE(reg, temp);
2707
2708 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002709 udelay(500);
2710
Sean Paulfa37d392012-03-02 12:53:39 -05002711 for (retry = 0; retry < 5; retry++) {
2712 reg = FDI_RX_IIR(pipe);
2713 temp = I915_READ(reg);
2714 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2715 if (temp & FDI_RX_SYMBOL_LOCK) {
2716 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2717 DRM_DEBUG_KMS("FDI train 2 done.\n");
2718 break;
2719 }
2720 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002721 }
Sean Paulfa37d392012-03-02 12:53:39 -05002722 if (retry < 5)
2723 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002724 }
2725 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002726 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002727
2728 DRM_DEBUG_KMS("FDI train done.\n");
2729}
2730
Jesse Barnes357555c2011-04-28 15:09:55 -07002731/* Manual link training for Ivy Bridge A0 parts */
2732static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2733{
2734 struct drm_device *dev = crtc->dev;
2735 struct drm_i915_private *dev_priv = dev->dev_private;
2736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2737 int pipe = intel_crtc->pipe;
2738 u32 reg, temp, i;
2739
2740 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2741 for train result */
2742 reg = FDI_RX_IMR(pipe);
2743 temp = I915_READ(reg);
2744 temp &= ~FDI_RX_SYMBOL_LOCK;
2745 temp &= ~FDI_RX_BIT_LOCK;
2746 I915_WRITE(reg, temp);
2747
2748 POSTING_READ(reg);
2749 udelay(150);
2750
Daniel Vetter01a415f2012-10-27 15:58:40 +02002751 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2752 I915_READ(FDI_RX_IIR(pipe)));
2753
Jesse Barnes357555c2011-04-28 15:09:55 -07002754 /* enable CPU FDI TX and PCH FDI RX */
2755 reg = FDI_TX_CTL(pipe);
2756 temp = I915_READ(reg);
2757 temp &= ~(7 << 19);
2758 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2759 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2760 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2761 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2762 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002763 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002764 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2765
Daniel Vetterd74cf322012-10-26 10:58:13 +02002766 I915_WRITE(FDI_RX_MISC(pipe),
2767 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2768
Jesse Barnes357555c2011-04-28 15:09:55 -07002769 reg = FDI_RX_CTL(pipe);
2770 temp = I915_READ(reg);
2771 temp &= ~FDI_LINK_TRAIN_AUTO;
2772 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2773 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002774 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002775 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2776
2777 POSTING_READ(reg);
2778 udelay(150);
2779
Akshay Joshi0206e352011-08-16 15:34:10 -04002780 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002781 reg = FDI_TX_CTL(pipe);
2782 temp = I915_READ(reg);
2783 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2784 temp |= snb_b_fdi_train_param[i];
2785 I915_WRITE(reg, temp);
2786
2787 POSTING_READ(reg);
2788 udelay(500);
2789
2790 reg = FDI_RX_IIR(pipe);
2791 temp = I915_READ(reg);
2792 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2793
2794 if (temp & FDI_RX_BIT_LOCK ||
2795 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2796 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002797 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002798 break;
2799 }
2800 }
2801 if (i == 4)
2802 DRM_ERROR("FDI train 1 fail!\n");
2803
2804 /* Train 2 */
2805 reg = FDI_TX_CTL(pipe);
2806 temp = I915_READ(reg);
2807 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2808 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2809 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2810 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2811 I915_WRITE(reg, temp);
2812
2813 reg = FDI_RX_CTL(pipe);
2814 temp = I915_READ(reg);
2815 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2816 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2817 I915_WRITE(reg, temp);
2818
2819 POSTING_READ(reg);
2820 udelay(150);
2821
Akshay Joshi0206e352011-08-16 15:34:10 -04002822 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002823 reg = FDI_TX_CTL(pipe);
2824 temp = I915_READ(reg);
2825 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2826 temp |= snb_b_fdi_train_param[i];
2827 I915_WRITE(reg, temp);
2828
2829 POSTING_READ(reg);
2830 udelay(500);
2831
2832 reg = FDI_RX_IIR(pipe);
2833 temp = I915_READ(reg);
2834 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2835
2836 if (temp & FDI_RX_SYMBOL_LOCK) {
2837 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002838 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002839 break;
2840 }
2841 }
2842 if (i == 4)
2843 DRM_ERROR("FDI train 2 fail!\n");
2844
2845 DRM_DEBUG_KMS("FDI train done.\n");
2846}
2847
Daniel Vetter88cefb62012-08-12 19:27:14 +02002848static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002849{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002850 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002851 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002852 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002853 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002854
Jesse Barnesc64e3112010-09-10 11:27:03 -07002855
Jesse Barnes0e23b992010-09-10 11:10:00 -07002856 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002857 reg = FDI_RX_CTL(pipe);
2858 temp = I915_READ(reg);
2859 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002860 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002861 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002862 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2863
2864 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002865 udelay(200);
2866
2867 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002868 temp = I915_READ(reg);
2869 I915_WRITE(reg, temp | FDI_PCDCLK);
2870
2871 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002872 udelay(200);
2873
Paulo Zanoni20749732012-11-23 15:30:38 -02002874 /* Enable CPU FDI TX PLL, always on for Ironlake */
2875 reg = FDI_TX_CTL(pipe);
2876 temp = I915_READ(reg);
2877 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2878 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002879
Paulo Zanoni20749732012-11-23 15:30:38 -02002880 POSTING_READ(reg);
2881 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002882 }
2883}
2884
Daniel Vetter88cefb62012-08-12 19:27:14 +02002885static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2886{
2887 struct drm_device *dev = intel_crtc->base.dev;
2888 struct drm_i915_private *dev_priv = dev->dev_private;
2889 int pipe = intel_crtc->pipe;
2890 u32 reg, temp;
2891
2892 /* Switch from PCDclk to Rawclk */
2893 reg = FDI_RX_CTL(pipe);
2894 temp = I915_READ(reg);
2895 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2896
2897 /* Disable CPU FDI TX PLL */
2898 reg = FDI_TX_CTL(pipe);
2899 temp = I915_READ(reg);
2900 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2901
2902 POSTING_READ(reg);
2903 udelay(100);
2904
2905 reg = FDI_RX_CTL(pipe);
2906 temp = I915_READ(reg);
2907 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2908
2909 /* Wait for the clocks to turn off. */
2910 POSTING_READ(reg);
2911 udelay(100);
2912}
2913
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002914static void ironlake_fdi_disable(struct drm_crtc *crtc)
2915{
2916 struct drm_device *dev = crtc->dev;
2917 struct drm_i915_private *dev_priv = dev->dev_private;
2918 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2919 int pipe = intel_crtc->pipe;
2920 u32 reg, temp;
2921
2922 /* disable CPU FDI tx and PCH FDI rx */
2923 reg = FDI_TX_CTL(pipe);
2924 temp = I915_READ(reg);
2925 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2926 POSTING_READ(reg);
2927
2928 reg = FDI_RX_CTL(pipe);
2929 temp = I915_READ(reg);
2930 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002931 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002932 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2933
2934 POSTING_READ(reg);
2935 udelay(100);
2936
2937 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002938 if (HAS_PCH_IBX(dev)) {
2939 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002940 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002941
2942 /* still set train pattern 1 */
2943 reg = FDI_TX_CTL(pipe);
2944 temp = I915_READ(reg);
2945 temp &= ~FDI_LINK_TRAIN_NONE;
2946 temp |= FDI_LINK_TRAIN_PATTERN_1;
2947 I915_WRITE(reg, temp);
2948
2949 reg = FDI_RX_CTL(pipe);
2950 temp = I915_READ(reg);
2951 if (HAS_PCH_CPT(dev)) {
2952 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2953 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2954 } else {
2955 temp &= ~FDI_LINK_TRAIN_NONE;
2956 temp |= FDI_LINK_TRAIN_PATTERN_1;
2957 }
2958 /* BPC in FDI rx is consistent with that in PIPECONF */
2959 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002960 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002961 I915_WRITE(reg, temp);
2962
2963 POSTING_READ(reg);
2964 udelay(100);
2965}
2966
Chris Wilson5bb61642012-09-27 21:25:58 +01002967static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2968{
2969 struct drm_device *dev = crtc->dev;
2970 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002971 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002972 unsigned long flags;
2973 bool pending;
2974
Ville Syrjälä10d83732013-01-29 18:13:34 +02002975 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2976 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002977 return false;
2978
2979 spin_lock_irqsave(&dev->event_lock, flags);
2980 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2981 spin_unlock_irqrestore(&dev->event_lock, flags);
2982
2983 return pending;
2984}
2985
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002986static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2987{
Chris Wilson0f911282012-04-17 10:05:38 +01002988 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002989 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002990
2991 if (crtc->fb == NULL)
2992 return;
2993
Daniel Vetter2c10d572012-12-20 21:24:07 +01002994 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2995
Chris Wilson5bb61642012-09-27 21:25:58 +01002996 wait_event(dev_priv->pending_flip_queue,
2997 !intel_crtc_has_pending_flip(crtc));
2998
Chris Wilson0f911282012-04-17 10:05:38 +01002999 mutex_lock(&dev->struct_mutex);
3000 intel_finish_fb(crtc->fb);
3001 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003002}
3003
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003004/* Program iCLKIP clock to the desired frequency */
3005static void lpt_program_iclkip(struct drm_crtc *crtc)
3006{
3007 struct drm_device *dev = crtc->dev;
3008 struct drm_i915_private *dev_priv = dev->dev_private;
3009 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3010 u32 temp;
3011
Daniel Vetter09153002012-12-12 14:06:44 +01003012 mutex_lock(&dev_priv->dpio_lock);
3013
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003014 /* It is necessary to ungate the pixclk gate prior to programming
3015 * the divisors, and gate it back when it is done.
3016 */
3017 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3018
3019 /* Disable SSCCTL */
3020 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003021 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3022 SBI_SSCCTL_DISABLE,
3023 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003024
3025 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
3026 if (crtc->mode.clock == 20000) {
3027 auxdiv = 1;
3028 divsel = 0x41;
3029 phaseinc = 0x20;
3030 } else {
3031 /* The iCLK virtual clock root frequency is in MHz,
3032 * but the crtc->mode.clock in in KHz. To get the divisors,
3033 * it is necessary to divide one by another, so we
3034 * convert the virtual clock precision to KHz here for higher
3035 * precision.
3036 */
3037 u32 iclk_virtual_root_freq = 172800 * 1000;
3038 u32 iclk_pi_range = 64;
3039 u32 desired_divisor, msb_divisor_value, pi_value;
3040
3041 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
3042 msb_divisor_value = desired_divisor / iclk_pi_range;
3043 pi_value = desired_divisor % iclk_pi_range;
3044
3045 auxdiv = 0;
3046 divsel = msb_divisor_value - 2;
3047 phaseinc = pi_value;
3048 }
3049
3050 /* This should not happen with any sane values */
3051 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3052 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3053 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3054 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3055
3056 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
3057 crtc->mode.clock,
3058 auxdiv,
3059 divsel,
3060 phasedir,
3061 phaseinc);
3062
3063 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003064 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003065 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3066 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3067 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3068 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3069 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3070 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003071 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003072
3073 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003074 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003075 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3076 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003077 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003078
3079 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003080 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003081 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003082 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003083
3084 /* Wait for initialization time */
3085 udelay(24);
3086
3087 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003088
3089 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003090}
3091
Jesse Barnesf67a5592011-01-05 10:31:48 -08003092/*
3093 * Enable PCH resources required for PCH ports:
3094 * - PCH PLLs
3095 * - FDI training & RX/TX
3096 * - update transcoder timings
3097 * - DP transcoding bits
3098 * - transcoder
3099 */
3100static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003101{
3102 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003103 struct drm_i915_private *dev_priv = dev->dev_private;
3104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3105 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003106 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003107
Chris Wilsone7e164d2012-05-11 09:21:25 +01003108 assert_transcoder_disabled(dev_priv, pipe);
3109
Daniel Vettercd986ab2012-10-26 10:58:12 +02003110 /* Write the TU size bits before fdi link training, so that error
3111 * detection works. */
3112 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3113 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3114
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003115 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003116 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003117
Daniel Vetter572deb32012-10-27 18:46:14 +02003118 /* XXX: pch pll's can be enabled any time before we enable the PCH
3119 * transcoder, and we actually should do this to not upset any PCH
3120 * transcoder that already use the clock when we share it.
3121 *
3122 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3123 * unconditionally resets the pll - we need that to have the right LVDS
3124 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02003125 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003126
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003127 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003128 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003129
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003130 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003131 switch (pipe) {
3132 default:
3133 case 0:
3134 temp |= TRANSA_DPLL_ENABLE;
3135 sel = TRANSA_DPLLB_SEL;
3136 break;
3137 case 1:
3138 temp |= TRANSB_DPLL_ENABLE;
3139 sel = TRANSB_DPLLB_SEL;
3140 break;
3141 case 2:
3142 temp |= TRANSC_DPLL_ENABLE;
3143 sel = TRANSC_DPLLB_SEL;
3144 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003145 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003146 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3147 temp |= sel;
3148 else
3149 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003150 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003151 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003152
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003153 /* set transcoder timing, panel must allow it */
3154 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003155 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3156 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3157 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3158
3159 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3160 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3161 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003162 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003163
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003164 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003165
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003166 /* For PCH DP, enable TRANS_DP_CTL */
3167 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003168 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3169 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003170 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003171 reg = TRANS_DP_CTL(pipe);
3172 temp = I915_READ(reg);
3173 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003174 TRANS_DP_SYNC_MASK |
3175 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003176 temp |= (TRANS_DP_OUTPUT_ENABLE |
3177 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003178 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003179
3180 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003181 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003182 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003183 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003184
3185 switch (intel_trans_dp_port_sel(crtc)) {
3186 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003187 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003188 break;
3189 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003190 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003191 break;
3192 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003193 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003194 break;
3195 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003196 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003197 }
3198
Chris Wilson5eddb702010-09-11 13:48:45 +01003199 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003200 }
3201
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003202 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003203}
3204
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003205static void lpt_pch_enable(struct drm_crtc *crtc)
3206{
3207 struct drm_device *dev = crtc->dev;
3208 struct drm_i915_private *dev_priv = dev->dev_private;
3209 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003210 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003211
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003212 assert_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003213
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003214 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003215
Paulo Zanoni0540e482012-10-31 18:12:40 -02003216 /* Set transcoder timing. */
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003217 I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
3218 I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
3219 I915_WRITE(_TRANS_HSYNC_A, I915_READ(HSYNC(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003220
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003221 I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
3222 I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
3223 I915_WRITE(_TRANS_VSYNC_A, I915_READ(VSYNC(cpu_transcoder)));
3224 I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003225
Paulo Zanoni937bb612012-10-31 18:12:47 -02003226 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003227}
3228
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003229static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3230{
3231 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3232
3233 if (pll == NULL)
3234 return;
3235
3236 if (pll->refcount == 0) {
3237 WARN(1, "bad PCH PLL refcount\n");
3238 return;
3239 }
3240
3241 --pll->refcount;
3242 intel_crtc->pch_pll = NULL;
3243}
3244
3245static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3246{
3247 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3248 struct intel_pch_pll *pll;
3249 int i;
3250
3251 pll = intel_crtc->pch_pll;
3252 if (pll) {
3253 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3254 intel_crtc->base.base.id, pll->pll_reg);
3255 goto prepare;
3256 }
3257
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003258 if (HAS_PCH_IBX(dev_priv->dev)) {
3259 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3260 i = intel_crtc->pipe;
3261 pll = &dev_priv->pch_plls[i];
3262
3263 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3264 intel_crtc->base.base.id, pll->pll_reg);
3265
3266 goto found;
3267 }
3268
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003269 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3270 pll = &dev_priv->pch_plls[i];
3271
3272 /* Only want to check enabled timings first */
3273 if (pll->refcount == 0)
3274 continue;
3275
3276 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3277 fp == I915_READ(pll->fp0_reg)) {
3278 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3279 intel_crtc->base.base.id,
3280 pll->pll_reg, pll->refcount, pll->active);
3281
3282 goto found;
3283 }
3284 }
3285
3286 /* Ok no matching timings, maybe there's a free one? */
3287 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3288 pll = &dev_priv->pch_plls[i];
3289 if (pll->refcount == 0) {
3290 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3291 intel_crtc->base.base.id, pll->pll_reg);
3292 goto found;
3293 }
3294 }
3295
3296 return NULL;
3297
3298found:
3299 intel_crtc->pch_pll = pll;
3300 pll->refcount++;
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003301 DRM_DEBUG_DRIVER("using pll %d for pipe %c\n", i, pipe_name(intel_crtc->pipe));
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003302prepare: /* separate function? */
3303 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003304
Chris Wilsone04c7352012-05-02 20:43:56 +01003305 /* Wait for the clocks to stabilize before rewriting the regs */
3306 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003307 POSTING_READ(pll->pll_reg);
3308 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003309
3310 I915_WRITE(pll->fp0_reg, fp);
3311 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003312 pll->on = false;
3313 return pll;
3314}
3315
Jesse Barnesd4270e52011-10-11 10:43:02 -07003316void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3317{
3318 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003319 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003320 u32 temp;
3321
3322 temp = I915_READ(dslreg);
3323 udelay(500);
3324 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003325 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003326 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003327 }
3328}
3329
Jesse Barnesf67a5592011-01-05 10:31:48 -08003330static void ironlake_crtc_enable(struct drm_crtc *crtc)
3331{
3332 struct drm_device *dev = crtc->dev;
3333 struct drm_i915_private *dev_priv = dev->dev_private;
3334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003335 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003336 int pipe = intel_crtc->pipe;
3337 int plane = intel_crtc->plane;
3338 u32 temp;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003339
Daniel Vetter08a48462012-07-02 11:43:47 +02003340 WARN_ON(!crtc->enabled);
3341
Jesse Barnesf67a5592011-01-05 10:31:48 -08003342 if (intel_crtc->active)
3343 return;
3344
3345 intel_crtc->active = true;
3346 intel_update_watermarks(dev);
3347
3348 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3349 temp = I915_READ(PCH_LVDS);
3350 if ((temp & LVDS_PORT_EN) == 0)
3351 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3352 }
3353
Jesse Barnesf67a5592011-01-05 10:31:48 -08003354
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003355 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003356 /* Note: FDI PLL enabling _must_ be done before we enable the
3357 * cpu pipes, hence this is separate from all the other fdi/pch
3358 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003359 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003360 } else {
3361 assert_fdi_tx_disabled(dev_priv, pipe);
3362 assert_fdi_rx_disabled(dev_priv, pipe);
3363 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003364
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003365 for_each_encoder_on_crtc(dev, crtc, encoder)
3366 if (encoder->pre_enable)
3367 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003368
3369 /* Enable panel fitting for LVDS */
3370 if (dev_priv->pch_pf_size &&
Jani Nikula547dc042012-11-02 11:24:03 +02003371 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3372 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnesf67a5592011-01-05 10:31:48 -08003373 /* Force use of hard-coded filter coefficients
3374 * as some pre-programmed values are broken,
3375 * e.g. x201.
3376 */
Paulo Zanoni13888d72012-11-20 13:27:41 -02003377 if (IS_IVYBRIDGE(dev))
3378 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3379 PF_PIPE_SEL_IVB(pipe));
3380 else
3381 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003382 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3383 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003384 }
3385
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003386 /*
3387 * On ILK+ LUT must be loaded before the pipe is running but with
3388 * clocks enabled
3389 */
3390 intel_crtc_load_lut(crtc);
3391
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003392 intel_enable_pipe(dev_priv, pipe,
3393 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003394 intel_enable_plane(dev_priv, plane, pipe);
3395
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003396 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003397 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003398
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003399 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003400 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003401 mutex_unlock(&dev->struct_mutex);
3402
Chris Wilson6b383a72010-09-13 13:54:26 +01003403 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003404
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003405 for_each_encoder_on_crtc(dev, crtc, encoder)
3406 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003407
3408 if (HAS_PCH_CPT(dev))
3409 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003410
3411 /*
3412 * There seems to be a race in PCH platform hw (at least on some
3413 * outputs) where an enabled pipe still completes any pageflip right
3414 * away (as if the pipe is off) instead of waiting for vblank. As soon
3415 * as the first vblank happend, everything works as expected. Hence just
3416 * wait for one vblank before returning to avoid strange things
3417 * happening.
3418 */
3419 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003420}
3421
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003422static void haswell_crtc_enable(struct drm_crtc *crtc)
3423{
3424 struct drm_device *dev = crtc->dev;
3425 struct drm_i915_private *dev_priv = dev->dev_private;
3426 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3427 struct intel_encoder *encoder;
3428 int pipe = intel_crtc->pipe;
3429 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003430
3431 WARN_ON(!crtc->enabled);
3432
3433 if (intel_crtc->active)
3434 return;
3435
3436 intel_crtc->active = true;
3437 intel_update_watermarks(dev);
3438
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003439 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003440 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003441
3442 for_each_encoder_on_crtc(dev, crtc, encoder)
3443 if (encoder->pre_enable)
3444 encoder->pre_enable(encoder);
3445
Paulo Zanoni1f544382012-10-24 11:32:00 -02003446 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003447
Paulo Zanoni1f544382012-10-24 11:32:00 -02003448 /* Enable panel fitting for eDP */
Jani Nikula547dc042012-11-02 11:24:03 +02003449 if (dev_priv->pch_pf_size &&
3450 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003451 /* Force use of hard-coded filter coefficients
3452 * as some pre-programmed values are broken,
3453 * e.g. x201.
3454 */
Paulo Zanoni54075a72012-11-20 13:27:42 -02003455 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3456 PF_PIPE_SEL_IVB(pipe));
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003457 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3458 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3459 }
3460
3461 /*
3462 * On ILK+ LUT must be loaded before the pipe is running but with
3463 * clocks enabled
3464 */
3465 intel_crtc_load_lut(crtc);
3466
Paulo Zanoni1f544382012-10-24 11:32:00 -02003467 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003468 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003469
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003470 intel_enable_pipe(dev_priv, pipe,
3471 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003472 intel_enable_plane(dev_priv, plane, pipe);
3473
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003474 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003475 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003476
3477 mutex_lock(&dev->struct_mutex);
3478 intel_update_fbc(dev);
3479 mutex_unlock(&dev->struct_mutex);
3480
3481 intel_crtc_update_cursor(crtc, true);
3482
3483 for_each_encoder_on_crtc(dev, crtc, encoder)
3484 encoder->enable(encoder);
3485
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003486 /*
3487 * There seems to be a race in PCH platform hw (at least on some
3488 * outputs) where an enabled pipe still completes any pageflip right
3489 * away (as if the pipe is off) instead of waiting for vblank. As soon
3490 * as the first vblank happend, everything works as expected. Hence just
3491 * wait for one vblank before returning to avoid strange things
3492 * happening.
3493 */
3494 intel_wait_for_vblank(dev, intel_crtc->pipe);
3495}
3496
Jesse Barnes6be4a602010-09-10 10:26:01 -07003497static void ironlake_crtc_disable(struct drm_crtc *crtc)
3498{
3499 struct drm_device *dev = crtc->dev;
3500 struct drm_i915_private *dev_priv = dev->dev_private;
3501 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003502 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003503 int pipe = intel_crtc->pipe;
3504 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003505 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003506
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003507
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003508 if (!intel_crtc->active)
3509 return;
3510
Daniel Vetterea9d7582012-07-10 10:42:52 +02003511 for_each_encoder_on_crtc(dev, crtc, encoder)
3512 encoder->disable(encoder);
3513
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003514 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003515 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003516 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003517
Jesse Barnesb24e7172011-01-04 15:09:30 -08003518 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003519
Chris Wilson973d04f2011-07-08 12:22:37 +01003520 if (dev_priv->cfb_plane == plane)
3521 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003522
Jesse Barnesb24e7172011-01-04 15:09:30 -08003523 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003524
Jesse Barnes6be4a602010-09-10 10:26:01 -07003525 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003526 I915_WRITE(PF_CTL(pipe), 0);
3527 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003528
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003529 for_each_encoder_on_crtc(dev, crtc, encoder)
3530 if (encoder->post_disable)
3531 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003532
Chris Wilson5eddb702010-09-11 13:48:45 +01003533 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003534
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003535 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003536
3537 if (HAS_PCH_CPT(dev)) {
3538 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003539 reg = TRANS_DP_CTL(pipe);
3540 temp = I915_READ(reg);
3541 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003542 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003543 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003544
3545 /* disable DPLL_SEL */
3546 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003547 switch (pipe) {
3548 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003549 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003550 break;
3551 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003552 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003553 break;
3554 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003555 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003556 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003557 break;
3558 default:
3559 BUG(); /* wtf */
3560 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003561 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003562 }
3563
3564 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003565 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003566
Daniel Vetter88cefb62012-08-12 19:27:14 +02003567 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003568
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003569 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003570 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003571
3572 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003573 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003574 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003575}
3576
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003577static void haswell_crtc_disable(struct drm_crtc *crtc)
3578{
3579 struct drm_device *dev = crtc->dev;
3580 struct drm_i915_private *dev_priv = dev->dev_private;
3581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3582 struct intel_encoder *encoder;
3583 int pipe = intel_crtc->pipe;
3584 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003585 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003586
3587 if (!intel_crtc->active)
3588 return;
3589
3590 for_each_encoder_on_crtc(dev, crtc, encoder)
3591 encoder->disable(encoder);
3592
3593 intel_crtc_wait_for_pending_flips(crtc);
3594 drm_vblank_off(dev, pipe);
3595 intel_crtc_update_cursor(crtc, false);
3596
3597 intel_disable_plane(dev_priv, plane, pipe);
3598
3599 if (dev_priv->cfb_plane == plane)
3600 intel_disable_fbc(dev);
3601
3602 intel_disable_pipe(dev_priv, pipe);
3603
Paulo Zanoniad80a812012-10-24 16:06:19 -02003604 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003605
Paulo Zanonif7708f72013-03-22 14:16:38 -03003606 /* XXX: Once we have proper panel fitter state tracking implemented with
3607 * hardware state read/check support we should switch to only disable
3608 * the panel fitter when we know it's used. */
3609 if (intel_using_power_well(dev)) {
3610 I915_WRITE(PF_CTL(pipe), 0);
3611 I915_WRITE(PF_WIN_SZ(pipe), 0);
3612 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003613
Paulo Zanoni1f544382012-10-24 11:32:00 -02003614 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003615
3616 for_each_encoder_on_crtc(dev, crtc, encoder)
3617 if (encoder->post_disable)
3618 encoder->post_disable(encoder);
3619
Daniel Vetter88adfff2013-03-28 10:42:01 +01003620 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003621 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003622 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003623 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003624
3625 intel_crtc->active = false;
3626 intel_update_watermarks(dev);
3627
3628 mutex_lock(&dev->struct_mutex);
3629 intel_update_fbc(dev);
3630 mutex_unlock(&dev->struct_mutex);
3631}
3632
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003633static void ironlake_crtc_off(struct drm_crtc *crtc)
3634{
3635 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3636 intel_put_pch_pll(intel_crtc);
3637}
3638
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003639static void haswell_crtc_off(struct drm_crtc *crtc)
3640{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003641 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3642
3643 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3644 * start using it. */
Daniel Vetter3b117c82013-04-17 20:15:07 +02003645 intel_crtc->config.cpu_transcoder = (enum transcoder) intel_crtc->pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003646
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003647 intel_ddi_put_crtc_pll(crtc);
3648}
3649
Daniel Vetter02e792f2009-09-15 22:57:34 +02003650static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3651{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003652 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003653 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003654 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003655
Chris Wilson23f09ce2010-08-12 13:53:37 +01003656 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003657 dev_priv->mm.interruptible = false;
3658 (void) intel_overlay_switch_off(intel_crtc->overlay);
3659 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003660 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003661 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003662
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003663 /* Let userspace switch the overlay on again. In most cases userspace
3664 * has to recompute where to put it anyway.
3665 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003666}
3667
Egbert Eich61bc95c2013-03-04 09:24:38 -05003668/**
3669 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3670 * cursor plane briefly if not already running after enabling the display
3671 * plane.
3672 * This workaround avoids occasional blank screens when self refresh is
3673 * enabled.
3674 */
3675static void
3676g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3677{
3678 u32 cntl = I915_READ(CURCNTR(pipe));
3679
3680 if ((cntl & CURSOR_MODE) == 0) {
3681 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3682
3683 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3684 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3685 intel_wait_for_vblank(dev_priv->dev, pipe);
3686 I915_WRITE(CURCNTR(pipe), cntl);
3687 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3688 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3689 }
3690}
3691
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003692static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003693{
3694 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003695 struct drm_i915_private *dev_priv = dev->dev_private;
3696 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003697 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003698 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003699 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003700
Daniel Vetter08a48462012-07-02 11:43:47 +02003701 WARN_ON(!crtc->enabled);
3702
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003703 if (intel_crtc->active)
3704 return;
3705
3706 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003707 intel_update_watermarks(dev);
3708
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003709 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003710
3711 for_each_encoder_on_crtc(dev, crtc, encoder)
3712 if (encoder->pre_enable)
3713 encoder->pre_enable(encoder);
3714
Jesse Barnes040484a2011-01-03 12:14:26 -08003715 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003716 intel_enable_plane(dev_priv, plane, pipe);
Egbert Eich61bc95c2013-03-04 09:24:38 -05003717 if (IS_G4X(dev))
3718 g4x_fixup_plane(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003719
3720 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003721 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003722
3723 /* Give the overlay scaler a chance to enable if it's on this pipe */
3724 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003725 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003726
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003727 for_each_encoder_on_crtc(dev, crtc, encoder)
3728 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003729}
3730
Daniel Vetter87476d62013-04-11 16:29:06 +02003731static void i9xx_pfit_disable(struct intel_crtc *crtc)
3732{
3733 struct drm_device *dev = crtc->base.dev;
3734 struct drm_i915_private *dev_priv = dev->dev_private;
3735 enum pipe pipe;
3736 uint32_t pctl = I915_READ(PFIT_CONTROL);
3737
3738 assert_pipe_disabled(dev_priv, crtc->pipe);
3739
3740 if (INTEL_INFO(dev)->gen >= 4)
3741 pipe = (pctl & PFIT_PIPE_MASK) >> PFIT_PIPE_SHIFT;
3742 else
3743 pipe = PIPE_B;
3744
3745 if (pipe == crtc->pipe) {
3746 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n", pctl);
3747 I915_WRITE(PFIT_CONTROL, 0);
3748 }
3749}
3750
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003751static void i9xx_crtc_disable(struct drm_crtc *crtc)
3752{
3753 struct drm_device *dev = crtc->dev;
3754 struct drm_i915_private *dev_priv = dev->dev_private;
3755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003756 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003757 int pipe = intel_crtc->pipe;
3758 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003759
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003760 if (!intel_crtc->active)
3761 return;
3762
Daniel Vetterea9d7582012-07-10 10:42:52 +02003763 for_each_encoder_on_crtc(dev, crtc, encoder)
3764 encoder->disable(encoder);
3765
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003766 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003767 intel_crtc_wait_for_pending_flips(crtc);
3768 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003769 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003770 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003771
Chris Wilson973d04f2011-07-08 12:22:37 +01003772 if (dev_priv->cfb_plane == plane)
3773 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003774
Jesse Barnesb24e7172011-01-04 15:09:30 -08003775 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003776 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003777
Daniel Vetter87476d62013-04-11 16:29:06 +02003778 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003779
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003780 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003781
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003782 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003783 intel_update_fbc(dev);
3784 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003785}
3786
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003787static void i9xx_crtc_off(struct drm_crtc *crtc)
3788{
3789}
3790
Daniel Vetter976f8a22012-07-08 22:34:21 +02003791static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3792 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003793{
3794 struct drm_device *dev = crtc->dev;
3795 struct drm_i915_master_private *master_priv;
3796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3797 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003798
3799 if (!dev->primary->master)
3800 return;
3801
3802 master_priv = dev->primary->master->driver_priv;
3803 if (!master_priv->sarea_priv)
3804 return;
3805
Jesse Barnes79e53942008-11-07 14:24:08 -08003806 switch (pipe) {
3807 case 0:
3808 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3809 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3810 break;
3811 case 1:
3812 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3813 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3814 break;
3815 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003816 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003817 break;
3818 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003819}
3820
Daniel Vetter976f8a22012-07-08 22:34:21 +02003821/**
3822 * Sets the power management mode of the pipe and plane.
3823 */
3824void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003825{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003826 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003827 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003828 struct intel_encoder *intel_encoder;
3829 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003830
Daniel Vetter976f8a22012-07-08 22:34:21 +02003831 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3832 enable |= intel_encoder->connectors_active;
3833
3834 if (enable)
3835 dev_priv->display.crtc_enable(crtc);
3836 else
3837 dev_priv->display.crtc_disable(crtc);
3838
3839 intel_crtc_update_sarea(crtc, enable);
3840}
3841
Daniel Vetter976f8a22012-07-08 22:34:21 +02003842static void intel_crtc_disable(struct drm_crtc *crtc)
3843{
3844 struct drm_device *dev = crtc->dev;
3845 struct drm_connector *connector;
3846 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003848
3849 /* crtc should still be enabled when we disable it. */
3850 WARN_ON(!crtc->enabled);
3851
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003852 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003853 dev_priv->display.crtc_disable(crtc);
3854 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003855 dev_priv->display.off(crtc);
3856
Chris Wilson931872f2012-01-16 23:01:13 +00003857 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3858 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003859
3860 if (crtc->fb) {
3861 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003862 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003863 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003864 crtc->fb = NULL;
3865 }
3866
3867 /* Update computed state. */
3868 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3869 if (!connector->encoder || !connector->encoder->crtc)
3870 continue;
3871
3872 if (connector->encoder->crtc != crtc)
3873 continue;
3874
3875 connector->dpms = DRM_MODE_DPMS_OFF;
3876 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003877 }
3878}
3879
Daniel Vettera261b242012-07-26 19:21:47 +02003880void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003881{
Daniel Vettera261b242012-07-26 19:21:47 +02003882 struct drm_crtc *crtc;
3883
3884 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3885 if (crtc->enabled)
3886 intel_crtc_disable(crtc);
3887 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003888}
3889
Chris Wilsonea5b2132010-08-04 13:50:23 +01003890void intel_encoder_destroy(struct drm_encoder *encoder)
3891{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003892 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003893
Chris Wilsonea5b2132010-08-04 13:50:23 +01003894 drm_encoder_cleanup(encoder);
3895 kfree(intel_encoder);
3896}
3897
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003898/* Simple dpms helper for encodres with just one connector, no cloning and only
3899 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3900 * state of the entire output pipe. */
3901void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3902{
3903 if (mode == DRM_MODE_DPMS_ON) {
3904 encoder->connectors_active = true;
3905
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003906 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003907 } else {
3908 encoder->connectors_active = false;
3909
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003910 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003911 }
3912}
3913
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003914/* Cross check the actual hw state with our own modeset state tracking (and it's
3915 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003916static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003917{
3918 if (connector->get_hw_state(connector)) {
3919 struct intel_encoder *encoder = connector->encoder;
3920 struct drm_crtc *crtc;
3921 bool encoder_enabled;
3922 enum pipe pipe;
3923
3924 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3925 connector->base.base.id,
3926 drm_get_connector_name(&connector->base));
3927
3928 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3929 "wrong connector dpms state\n");
3930 WARN(connector->base.encoder != &encoder->base,
3931 "active connector not linked to encoder\n");
3932 WARN(!encoder->connectors_active,
3933 "encoder->connectors_active not set\n");
3934
3935 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3936 WARN(!encoder_enabled, "encoder not enabled\n");
3937 if (WARN_ON(!encoder->base.crtc))
3938 return;
3939
3940 crtc = encoder->base.crtc;
3941
3942 WARN(!crtc->enabled, "crtc not enabled\n");
3943 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3944 WARN(pipe != to_intel_crtc(crtc)->pipe,
3945 "encoder active on the wrong pipe\n");
3946 }
3947}
3948
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003949/* Even simpler default implementation, if there's really no special case to
3950 * consider. */
3951void intel_connector_dpms(struct drm_connector *connector, int mode)
3952{
3953 struct intel_encoder *encoder = intel_attached_encoder(connector);
3954
3955 /* All the simple cases only support two dpms states. */
3956 if (mode != DRM_MODE_DPMS_ON)
3957 mode = DRM_MODE_DPMS_OFF;
3958
3959 if (mode == connector->dpms)
3960 return;
3961
3962 connector->dpms = mode;
3963
3964 /* Only need to change hw state when actually enabled */
3965 if (encoder->base.crtc)
3966 intel_encoder_dpms(encoder, mode);
3967 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003968 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003969
Daniel Vetterb9805142012-08-31 17:37:33 +02003970 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003971}
3972
Daniel Vetterf0947c32012-07-02 13:10:34 +02003973/* Simple connector->get_hw_state implementation for encoders that support only
3974 * one connector and no cloning and hence the encoder state determines the state
3975 * of the connector. */
3976bool intel_connector_get_hw_state(struct intel_connector *connector)
3977{
Daniel Vetter24929352012-07-02 20:28:59 +02003978 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003979 struct intel_encoder *encoder = connector->encoder;
3980
3981 return encoder->get_hw_state(encoder, &pipe);
3982}
3983
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01003984static bool intel_crtc_compute_config(struct drm_crtc *crtc,
3985 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08003986{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003987 struct drm_device *dev = crtc->dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01003988 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01003989
Eric Anholtbad720f2009-10-22 16:11:14 -07003990 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003991 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01003992 if (pipe_config->requested_mode.clock * 3
3993 > IRONLAKE_FDI_FREQ * 4)
Jesse Barnes2377b742010-07-07 14:06:43 -07003994 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003995 }
Chris Wilson89749352010-09-12 18:25:19 +01003996
Daniel Vetterf9bef082012-04-15 19:53:19 +02003997 /* All interlaced capable intel hw wants timings in frames. Note though
3998 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3999 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004000 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004001 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004002
Chris Wilson44f46b422012-06-21 13:19:59 +03004003 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
4004 * with a hsync front porch of 0.
4005 */
4006 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4007 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
4008 return false;
4009
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004010 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004011 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004012 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004013 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4014 * for lvds. */
4015 pipe_config->pipe_bpp = 8*3;
4016 }
4017
Jesse Barnes79e53942008-11-07 14:24:08 -08004018 return true;
4019}
4020
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004021static int valleyview_get_display_clock_speed(struct drm_device *dev)
4022{
4023 return 400000; /* FIXME */
4024}
4025
Jesse Barnese70236a2009-09-21 10:42:27 -07004026static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004027{
Jesse Barnese70236a2009-09-21 10:42:27 -07004028 return 400000;
4029}
Jesse Barnes79e53942008-11-07 14:24:08 -08004030
Jesse Barnese70236a2009-09-21 10:42:27 -07004031static int i915_get_display_clock_speed(struct drm_device *dev)
4032{
4033 return 333000;
4034}
Jesse Barnes79e53942008-11-07 14:24:08 -08004035
Jesse Barnese70236a2009-09-21 10:42:27 -07004036static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4037{
4038 return 200000;
4039}
Jesse Barnes79e53942008-11-07 14:24:08 -08004040
Jesse Barnese70236a2009-09-21 10:42:27 -07004041static int i915gm_get_display_clock_speed(struct drm_device *dev)
4042{
4043 u16 gcfgc = 0;
4044
4045 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4046
4047 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004048 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004049 else {
4050 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4051 case GC_DISPLAY_CLOCK_333_MHZ:
4052 return 333000;
4053 default:
4054 case GC_DISPLAY_CLOCK_190_200_MHZ:
4055 return 190000;
4056 }
4057 }
4058}
Jesse Barnes79e53942008-11-07 14:24:08 -08004059
Jesse Barnese70236a2009-09-21 10:42:27 -07004060static int i865_get_display_clock_speed(struct drm_device *dev)
4061{
4062 return 266000;
4063}
4064
4065static int i855_get_display_clock_speed(struct drm_device *dev)
4066{
4067 u16 hpllcc = 0;
4068 /* Assume that the hardware is in the high speed state. This
4069 * should be the default.
4070 */
4071 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4072 case GC_CLOCK_133_200:
4073 case GC_CLOCK_100_200:
4074 return 200000;
4075 case GC_CLOCK_166_250:
4076 return 250000;
4077 case GC_CLOCK_100_133:
4078 return 133000;
4079 }
4080
4081 /* Shouldn't happen */
4082 return 0;
4083}
4084
4085static int i830_get_display_clock_speed(struct drm_device *dev)
4086{
4087 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004088}
4089
Zhenyu Wang2c072452009-06-05 15:38:42 +08004090static void
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004091intel_reduce_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004092{
4093 while (*num > 0xffffff || *den > 0xffffff) {
4094 *num >>= 1;
4095 *den >>= 1;
4096 }
4097}
4098
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004099void
4100intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4101 int pixel_clock, int link_clock,
4102 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004103{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004104 m_n->tu = 64;
Chris Wilson22ed1112010-12-04 01:01:29 +00004105 m_n->gmch_m = bits_per_pixel * pixel_clock;
4106 m_n->gmch_n = link_clock * nlanes * 8;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004107 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
Chris Wilson22ed1112010-12-04 01:01:29 +00004108 m_n->link_m = pixel_clock;
4109 m_n->link_n = link_clock;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004110 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004111}
4112
Chris Wilsona7615032011-01-12 17:04:08 +00004113static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4114{
Keith Packard72bbe582011-09-26 16:09:45 -07004115 if (i915_panel_use_ssc >= 0)
4116 return i915_panel_use_ssc != 0;
4117 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004118 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004119}
4120
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004121static int vlv_get_refclk(struct drm_crtc *crtc)
4122{
4123 struct drm_device *dev = crtc->dev;
4124 struct drm_i915_private *dev_priv = dev->dev_private;
4125 int refclk = 27000; /* for DP & HDMI */
4126
4127 return 100000; /* only one validated so far */
4128
4129 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4130 refclk = 96000;
4131 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4132 if (intel_panel_use_ssc(dev_priv))
4133 refclk = 100000;
4134 else
4135 refclk = 96000;
4136 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4137 refclk = 100000;
4138 }
4139
4140 return refclk;
4141}
4142
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004143static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4144{
4145 struct drm_device *dev = crtc->dev;
4146 struct drm_i915_private *dev_priv = dev->dev_private;
4147 int refclk;
4148
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004149 if (IS_VALLEYVIEW(dev)) {
4150 refclk = vlv_get_refclk(crtc);
4151 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004152 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4153 refclk = dev_priv->lvds_ssc_freq * 1000;
4154 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4155 refclk / 1000);
4156 } else if (!IS_GEN2(dev)) {
4157 refclk = 96000;
4158 } else {
4159 refclk = 48000;
4160 }
4161
4162 return refclk;
4163}
4164
Daniel Vetterf47709a2013-03-28 10:42:02 +01004165static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc *crtc)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004166{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004167 unsigned dotclock = crtc->config.adjusted_mode.clock;
4168 struct dpll *clock = &crtc->config.dpll;
4169
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004170 /* SDVO TV has fixed PLL values depend on its clock range,
4171 this mirrors vbios setting. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01004172 if (dotclock >= 100000 && dotclock < 140500) {
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004173 clock->p1 = 2;
4174 clock->p2 = 10;
4175 clock->n = 3;
4176 clock->m1 = 16;
4177 clock->m2 = 8;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004178 } else if (dotclock >= 140500 && dotclock <= 200000) {
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004179 clock->p1 = 1;
4180 clock->p2 = 10;
4181 clock->n = 6;
4182 clock->m1 = 12;
4183 clock->m2 = 8;
4184 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004185
4186 crtc->config.clock_set = true;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004187}
4188
Daniel Vetterf47709a2013-03-28 10:42:02 +01004189static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004190 intel_clock_t *reduced_clock)
4191{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004192 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004193 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004194 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004195 u32 fp, fp2 = 0;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004196 struct dpll *clock = &crtc->config.dpll;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004197
4198 if (IS_PINEVIEW(dev)) {
4199 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
4200 if (reduced_clock)
4201 fp2 = (1 << reduced_clock->n) << 16 |
4202 reduced_clock->m1 << 8 | reduced_clock->m2;
4203 } else {
4204 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
4205 if (reduced_clock)
4206 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
4207 reduced_clock->m2;
4208 }
4209
4210 I915_WRITE(FP0(pipe), fp);
4211
Daniel Vetterf47709a2013-03-28 10:42:02 +01004212 crtc->lowfreq_avail = false;
4213 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004214 reduced_clock && i915_powersave) {
4215 I915_WRITE(FP1(pipe), fp2);
Daniel Vetterf47709a2013-03-28 10:42:02 +01004216 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004217 } else {
4218 I915_WRITE(FP1(pipe), fp);
4219 }
4220}
4221
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004222static void intel_dp_set_m_n(struct intel_crtc *crtc)
4223{
4224 if (crtc->config.has_pch_encoder)
4225 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4226 else
4227 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4228}
4229
Daniel Vetterf47709a2013-03-28 10:42:02 +01004230static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004231{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004232 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004233 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004234 int pipe = crtc->pipe;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004235 u32 dpll, mdiv, pdiv;
4236 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304237 bool is_sdvo;
4238 u32 temp;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004239
Daniel Vetter09153002012-12-12 14:06:44 +01004240 mutex_lock(&dev_priv->dpio_lock);
4241
Daniel Vetterf47709a2013-03-28 10:42:02 +01004242 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4243 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304244
4245 dpll = DPLL_VGA_MODE_DIS;
4246 dpll |= DPLL_EXT_BUFFER_ENABLE_VLV;
4247 dpll |= DPLL_REFA_CLK_ENABLE_VLV;
4248 dpll |= DPLL_INTEGRATED_CLOCK_VLV;
4249
4250 I915_WRITE(DPLL(pipe), dpll);
4251 POSTING_READ(DPLL(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004252
Daniel Vetterf47709a2013-03-28 10:42:02 +01004253 bestn = crtc->config.dpll.n;
4254 bestm1 = crtc->config.dpll.m1;
4255 bestm2 = crtc->config.dpll.m2;
4256 bestp1 = crtc->config.dpll.p1;
4257 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004258
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304259 /*
4260 * In Valleyview PLL and program lane counter registers are exposed
4261 * through DPIO interface
4262 */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004263 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4264 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4265 mdiv |= ((bestn << DPIO_N_SHIFT));
4266 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
4267 mdiv |= (1 << DPIO_K_SHIFT);
4268 mdiv |= DPIO_ENABLE_CALIBRATION;
4269 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4270
4271 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4272
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304273 pdiv = (1 << DPIO_REFSEL_OVERRIDE) | (5 << DPIO_PLL_MODESEL_SHIFT) |
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004274 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304275 (7 << DPIO_PLL_REFCLK_SEL_SHIFT) | (8 << DPIO_DRIVER_CTL_SHIFT) |
4276 (5 << DPIO_CLK_BIAS_CTL_SHIFT);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004277 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4278
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304279 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x005f003b);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004280
4281 dpll |= DPLL_VCO_ENABLE;
4282 I915_WRITE(DPLL(pipe), dpll);
4283 POSTING_READ(DPLL(pipe));
4284 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4285 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4286
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304287 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x620);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004288
Daniel Vetterf47709a2013-03-28 10:42:02 +01004289 if (crtc->config.has_dp_encoder)
4290 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304291
4292 I915_WRITE(DPLL(pipe), dpll);
4293
4294 /* Wait for the clocks to stabilize. */
4295 POSTING_READ(DPLL(pipe));
4296 udelay(150);
4297
4298 temp = 0;
4299 if (is_sdvo) {
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004300 temp = 0;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004301 if (crtc->config.pixel_multiplier > 1) {
4302 temp = (crtc->config.pixel_multiplier - 1)
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004303 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4304 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004305 }
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304306 I915_WRITE(DPLL_MD(pipe), temp);
4307 POSTING_READ(DPLL_MD(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004308
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304309 /* Now program lane control registers */
Daniel Vetterf47709a2013-03-28 10:42:02 +01004310 if(intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)
4311 || intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304312 temp = 0x1000C4;
4313 if(pipe == 1)
4314 temp |= (1 << 21);
4315 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL1, temp);
4316 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004317
4318 if(intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP)) {
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304319 temp = 0x1000C4;
4320 if(pipe == 1)
4321 temp |= (1 << 21);
4322 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL2, temp);
4323 }
Daniel Vetter09153002012-12-12 14:06:44 +01004324
4325 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004326}
4327
Daniel Vetterf47709a2013-03-28 10:42:02 +01004328static void i9xx_update_pll(struct intel_crtc *crtc,
4329 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004330 int num_connectors)
4331{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004332 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004333 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004334 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004335 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004336 u32 dpll;
4337 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004338 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004339
Daniel Vetterf47709a2013-03-28 10:42:02 +01004340 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304341
Daniel Vetterf47709a2013-03-28 10:42:02 +01004342 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4343 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004344
4345 dpll = DPLL_VGA_MODE_DIS;
4346
Daniel Vetterf47709a2013-03-28 10:42:02 +01004347 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004348 dpll |= DPLLB_MODE_LVDS;
4349 else
4350 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004351
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004352 if (is_sdvo) {
Daniel Vetterf47709a2013-03-28 10:42:02 +01004353 if ((crtc->config.pixel_multiplier > 1) &&
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004354 (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))) {
Daniel Vetterf47709a2013-03-28 10:42:02 +01004355 dpll |= (crtc->config.pixel_multiplier - 1)
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004356 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004357 }
4358 dpll |= DPLL_DVO_HIGH_SPEED;
4359 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004360 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004361 dpll |= DPLL_DVO_HIGH_SPEED;
4362
4363 /* compute bitmask from p1 value */
4364 if (IS_PINEVIEW(dev))
4365 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4366 else {
4367 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4368 if (IS_G4X(dev) && reduced_clock)
4369 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4370 }
4371 switch (clock->p2) {
4372 case 5:
4373 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4374 break;
4375 case 7:
4376 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4377 break;
4378 case 10:
4379 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4380 break;
4381 case 14:
4382 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4383 break;
4384 }
4385 if (INTEL_INFO(dev)->gen >= 4)
4386 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4387
Daniel Vetterf47709a2013-03-28 10:42:02 +01004388 if (is_sdvo && intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_TVOUT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004389 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004390 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_TVOUT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004391 /* XXX: just matching BIOS for now */
4392 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4393 dpll |= 3;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004394 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004395 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4396 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4397 else
4398 dpll |= PLL_REF_INPUT_DREFCLK;
4399
4400 dpll |= DPLL_VCO_ENABLE;
4401 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4402 POSTING_READ(DPLL(pipe));
4403 udelay(150);
4404
Daniel Vetterf47709a2013-03-28 10:42:02 +01004405 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004406 if (encoder->pre_pll_enable)
4407 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004408
Daniel Vetterf47709a2013-03-28 10:42:02 +01004409 if (crtc->config.has_dp_encoder)
4410 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004411
4412 I915_WRITE(DPLL(pipe), dpll);
4413
4414 /* Wait for the clocks to stabilize. */
4415 POSTING_READ(DPLL(pipe));
4416 udelay(150);
4417
4418 if (INTEL_INFO(dev)->gen >= 4) {
4419 u32 temp = 0;
4420 if (is_sdvo) {
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004421 temp = 0;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004422 if (crtc->config.pixel_multiplier > 1) {
4423 temp = (crtc->config.pixel_multiplier - 1)
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004424 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4425 }
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004426 }
4427 I915_WRITE(DPLL_MD(pipe), temp);
4428 } else {
4429 /* The pixel multiplier can only be updated once the
4430 * DPLL is enabled and the clocks are stable.
4431 *
4432 * So write it again.
4433 */
4434 I915_WRITE(DPLL(pipe), dpll);
4435 }
4436}
4437
Daniel Vetterf47709a2013-03-28 10:42:02 +01004438static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004439 struct drm_display_mode *adjusted_mode,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004440 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004441 int num_connectors)
4442{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004443 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004444 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004445 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004446 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004447 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004448 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004449
Daniel Vetterf47709a2013-03-28 10:42:02 +01004450 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304451
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004452 dpll = DPLL_VGA_MODE_DIS;
4453
Daniel Vetterf47709a2013-03-28 10:42:02 +01004454 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004455 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4456 } else {
4457 if (clock->p1 == 2)
4458 dpll |= PLL_P1_DIVIDE_BY_TWO;
4459 else
4460 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4461 if (clock->p2 == 4)
4462 dpll |= PLL_P2_DIVIDE_BY_4;
4463 }
4464
Daniel Vetterf47709a2013-03-28 10:42:02 +01004465 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004466 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4467 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4468 else
4469 dpll |= PLL_REF_INPUT_DREFCLK;
4470
4471 dpll |= DPLL_VCO_ENABLE;
4472 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4473 POSTING_READ(DPLL(pipe));
4474 udelay(150);
4475
Daniel Vetterf47709a2013-03-28 10:42:02 +01004476 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004477 if (encoder->pre_pll_enable)
4478 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004479
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004480 I915_WRITE(DPLL(pipe), dpll);
4481
4482 /* Wait for the clocks to stabilize. */
4483 POSTING_READ(DPLL(pipe));
4484 udelay(150);
4485
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004486 /* The pixel multiplier can only be updated once the
4487 * DPLL is enabled and the clocks are stable.
4488 *
4489 * So write it again.
4490 */
4491 I915_WRITE(DPLL(pipe), dpll);
4492}
4493
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004494static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4495 struct drm_display_mode *mode,
4496 struct drm_display_mode *adjusted_mode)
4497{
4498 struct drm_device *dev = intel_crtc->base.dev;
4499 struct drm_i915_private *dev_priv = dev->dev_private;
4500 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004501 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004502 uint32_t vsyncshift;
4503
4504 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4505 /* the chip adds 2 halflines automatically */
4506 adjusted_mode->crtc_vtotal -= 1;
4507 adjusted_mode->crtc_vblank_end -= 1;
4508 vsyncshift = adjusted_mode->crtc_hsync_start
4509 - adjusted_mode->crtc_htotal / 2;
4510 } else {
4511 vsyncshift = 0;
4512 }
4513
4514 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004515 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004516
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004517 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004518 (adjusted_mode->crtc_hdisplay - 1) |
4519 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004520 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004521 (adjusted_mode->crtc_hblank_start - 1) |
4522 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004523 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004524 (adjusted_mode->crtc_hsync_start - 1) |
4525 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4526
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004527 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004528 (adjusted_mode->crtc_vdisplay - 1) |
4529 ((adjusted_mode->crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004530 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004531 (adjusted_mode->crtc_vblank_start - 1) |
4532 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004533 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004534 (adjusted_mode->crtc_vsync_start - 1) |
4535 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4536
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004537 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4538 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4539 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4540 * bits. */
4541 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4542 (pipe == PIPE_B || pipe == PIPE_C))
4543 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4544
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004545 /* pipesrc controls the size that is scaled from, which should
4546 * always be the user's requested size.
4547 */
4548 I915_WRITE(PIPESRC(pipe),
4549 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4550}
4551
Daniel Vetter84b046f2013-02-19 18:48:54 +01004552static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4553{
4554 struct drm_device *dev = intel_crtc->base.dev;
4555 struct drm_i915_private *dev_priv = dev->dev_private;
4556 uint32_t pipeconf;
4557
4558 pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
4559
4560 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4561 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4562 * core speed.
4563 *
4564 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4565 * pipe == 0 check?
4566 */
4567 if (intel_crtc->config.requested_mode.clock >
4568 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4569 pipeconf |= PIPECONF_DOUBLE_WIDE;
4570 else
4571 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4572 }
4573
4574 /* default to 8bpc */
4575 pipeconf &= ~(PIPECONF_BPC_MASK | PIPECONF_DITHER_EN);
4576 if (intel_crtc->config.has_dp_encoder) {
4577 if (intel_crtc->config.dither) {
4578 pipeconf |= PIPECONF_6BPC |
4579 PIPECONF_DITHER_EN |
4580 PIPECONF_DITHER_TYPE_SP;
4581 }
4582 }
4583
4584 if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(&intel_crtc->base,
4585 INTEL_OUTPUT_EDP)) {
4586 if (intel_crtc->config.dither) {
4587 pipeconf |= PIPECONF_6BPC |
4588 PIPECONF_ENABLE |
4589 I965_PIPECONF_ACTIVE;
4590 }
4591 }
4592
4593 if (HAS_PIPE_CXSR(dev)) {
4594 if (intel_crtc->lowfreq_avail) {
4595 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4596 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4597 } else {
4598 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4599 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4600 }
4601 }
4602
4603 pipeconf &= ~PIPECONF_INTERLACE_MASK;
4604 if (!IS_GEN2(dev) &&
4605 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4606 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4607 else
4608 pipeconf |= PIPECONF_PROGRESSIVE;
4609
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004610 if (IS_VALLEYVIEW(dev)) {
4611 if (intel_crtc->config.limited_color_range)
4612 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
4613 else
4614 pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
4615 }
4616
Daniel Vetter84b046f2013-02-19 18:48:54 +01004617 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4618 POSTING_READ(PIPECONF(intel_crtc->pipe));
4619}
4620
Eric Anholtf564048e2011-03-30 13:01:02 -07004621static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004622 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004623 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004624{
4625 struct drm_device *dev = crtc->dev;
4626 struct drm_i915_private *dev_priv = dev->dev_private;
4627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004628 struct drm_display_mode *adjusted_mode =
4629 &intel_crtc->config.adjusted_mode;
4630 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004631 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004632 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004633 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004634 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004635 u32 dspcntr;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004636 bool ok, has_reduced_clock = false, is_sdvo = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01004637 bool is_lvds = false, is_tv = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004638 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004639 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004640 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004641
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004642 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004643 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004644 case INTEL_OUTPUT_LVDS:
4645 is_lvds = true;
4646 break;
4647 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004648 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004649 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004650 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004651 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004652 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004653 case INTEL_OUTPUT_TVOUT:
4654 is_tv = true;
4655 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004656 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004657
Eric Anholtc751ce42010-03-25 11:48:48 -07004658 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004659 }
4660
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004661 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004662
Ma Lingd4906092009-03-18 20:13:27 +08004663 /*
4664 * Returns a set of divisors for the desired target clock with the given
4665 * refclk, or FALSE. The returned values represent the clock equation:
4666 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4667 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004668 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004669 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4670 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004671 if (!ok) {
4672 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004673 return -EINVAL;
4674 }
4675
4676 /* Ensure that the cursor is valid for the new mode before changing... */
4677 intel_crtc_update_cursor(crtc, true);
4678
4679 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004680 /*
4681 * Ensure we match the reduced clock's P to the target clock.
4682 * If the clocks don't match, we can't switch the display clock
4683 * by using the FP0/FP1. In such case we will disable the LVDS
4684 * downclock feature.
4685 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004686 has_reduced_clock = limit->find_pll(limit, crtc,
4687 dev_priv->lvds_downclock,
4688 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004689 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004690 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004691 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004692 /* Compat-code for transition, will disappear. */
4693 if (!intel_crtc->config.clock_set) {
4694 intel_crtc->config.dpll.n = clock.n;
4695 intel_crtc->config.dpll.m1 = clock.m1;
4696 intel_crtc->config.dpll.m2 = clock.m2;
4697 intel_crtc->config.dpll.p1 = clock.p1;
4698 intel_crtc->config.dpll.p2 = clock.p2;
4699 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004700
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004701 if (is_sdvo && is_tv)
Daniel Vetterf47709a2013-03-28 10:42:02 +01004702 i9xx_adjust_sdvo_tv_clock(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004703
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004704 if (IS_GEN2(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004705 i8xx_update_pll(intel_crtc, adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304706 has_reduced_clock ? &reduced_clock : NULL,
4707 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004708 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004709 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004710 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004711 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004712 has_reduced_clock ? &reduced_clock : NULL,
4713 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004714
Eric Anholtf564048e2011-03-30 13:01:02 -07004715 /* Set up the display plane register */
4716 dspcntr = DISPPLANE_GAMMA_ENABLE;
4717
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004718 if (!IS_VALLEYVIEW(dev)) {
4719 if (pipe == 0)
4720 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4721 else
4722 dspcntr |= DISPPLANE_SEL_PIPE_B;
4723 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004724
Ville Syrjälä2582a852013-04-17 17:48:47 +03004725 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Eric Anholtf564048e2011-03-30 13:01:02 -07004726 drm_mode_debug_printmodeline(mode);
4727
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004728 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004729
4730 /* pipesrc and dspsize control the size that is scaled from,
4731 * which should always be the user's requested size.
4732 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004733 I915_WRITE(DSPSIZE(plane),
4734 ((mode->vdisplay - 1) << 16) |
4735 (mode->hdisplay - 1));
4736 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004737
Daniel Vetter84b046f2013-02-19 18:48:54 +01004738 i9xx_set_pipeconf(intel_crtc);
4739
Eric Anholtf564048e2011-03-30 13:01:02 -07004740 I915_WRITE(DSPCNTR(plane), dspcntr);
4741 POSTING_READ(DSPCNTR(plane));
4742
Daniel Vetter94352cf2012-07-05 22:51:56 +02004743 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004744
4745 intel_update_watermarks(dev);
4746
Eric Anholtf564048e2011-03-30 13:01:02 -07004747 return ret;
4748}
4749
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004750static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4751 struct intel_crtc_config *pipe_config)
4752{
4753 struct drm_device *dev = crtc->base.dev;
4754 struct drm_i915_private *dev_priv = dev->dev_private;
4755 uint32_t tmp;
4756
4757 tmp = I915_READ(PIPECONF(crtc->pipe));
4758 if (!(tmp & PIPECONF_ENABLE))
4759 return false;
4760
4761 return true;
4762}
4763
Paulo Zanonidde86e22012-12-01 12:04:25 -02004764static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004765{
4766 struct drm_i915_private *dev_priv = dev->dev_private;
4767 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004768 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004769 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004770 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004771 bool has_cpu_edp = false;
4772 bool has_pch_edp = false;
4773 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004774 bool has_ck505 = false;
4775 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004776
4777 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004778 list_for_each_entry(encoder, &mode_config->encoder_list,
4779 base.head) {
4780 switch (encoder->type) {
4781 case INTEL_OUTPUT_LVDS:
4782 has_panel = true;
4783 has_lvds = true;
4784 break;
4785 case INTEL_OUTPUT_EDP:
4786 has_panel = true;
4787 if (intel_encoder_is_pch_edp(&encoder->base))
4788 has_pch_edp = true;
4789 else
4790 has_cpu_edp = true;
4791 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004792 }
4793 }
4794
Keith Packard99eb6a02011-09-26 14:29:12 -07004795 if (HAS_PCH_IBX(dev)) {
4796 has_ck505 = dev_priv->display_clock_mode;
4797 can_ssc = has_ck505;
4798 } else {
4799 has_ck505 = false;
4800 can_ssc = true;
4801 }
4802
4803 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4804 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4805 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004806
4807 /* Ironlake: try to setup display ref clock before DPLL
4808 * enabling. This is only under driver's control after
4809 * PCH B stepping, previous chipset stepping should be
4810 * ignoring this setting.
4811 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004812 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004813
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004814 /* As we must carefully and slowly disable/enable each source in turn,
4815 * compute the final state we want first and check if we need to
4816 * make any changes at all.
4817 */
4818 final = val;
4819 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07004820 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004821 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07004822 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004823 final |= DREF_NONSPREAD_SOURCE_ENABLE;
4824
4825 final &= ~DREF_SSC_SOURCE_MASK;
4826 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4827 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004828
Keith Packard199e5d72011-09-22 12:01:57 -07004829 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004830 final |= DREF_SSC_SOURCE_ENABLE;
4831
4832 if (intel_panel_use_ssc(dev_priv) && can_ssc)
4833 final |= DREF_SSC1_ENABLE;
4834
4835 if (has_cpu_edp) {
4836 if (intel_panel_use_ssc(dev_priv) && can_ssc)
4837 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4838 else
4839 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
4840 } else
4841 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4842 } else {
4843 final |= DREF_SSC_SOURCE_DISABLE;
4844 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4845 }
4846
4847 if (final == val)
4848 return;
4849
4850 /* Always enable nonspread source */
4851 val &= ~DREF_NONSPREAD_SOURCE_MASK;
4852
4853 if (has_ck505)
4854 val |= DREF_NONSPREAD_CK505_ENABLE;
4855 else
4856 val |= DREF_NONSPREAD_SOURCE_ENABLE;
4857
4858 if (has_panel) {
4859 val &= ~DREF_SSC_SOURCE_MASK;
4860 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004861
Keith Packard199e5d72011-09-22 12:01:57 -07004862 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004863 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004864 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004865 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004866 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004867 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004868
4869 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004870 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07004871 POSTING_READ(PCH_DREF_CONTROL);
4872 udelay(200);
4873
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004874 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004875
4876 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004877 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004878 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004879 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004880 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004881 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004882 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004883 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004884 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004885 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004886
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004887 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07004888 POSTING_READ(PCH_DREF_CONTROL);
4889 udelay(200);
4890 } else {
4891 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4892
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004893 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07004894
4895 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004896 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004897
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004898 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07004899 POSTING_READ(PCH_DREF_CONTROL);
4900 udelay(200);
4901
4902 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004903 val &= ~DREF_SSC_SOURCE_MASK;
4904 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004905
4906 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004907 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004908
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004909 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004910 POSTING_READ(PCH_DREF_CONTROL);
4911 udelay(200);
4912 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004913
4914 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004915}
4916
Paulo Zanonidde86e22012-12-01 12:04:25 -02004917/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
4918static void lpt_init_pch_refclk(struct drm_device *dev)
4919{
4920 struct drm_i915_private *dev_priv = dev->dev_private;
4921 struct drm_mode_config *mode_config = &dev->mode_config;
4922 struct intel_encoder *encoder;
4923 bool has_vga = false;
4924 bool is_sdv = false;
4925 u32 tmp;
4926
4927 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4928 switch (encoder->type) {
4929 case INTEL_OUTPUT_ANALOG:
4930 has_vga = true;
4931 break;
4932 }
4933 }
4934
4935 if (!has_vga)
4936 return;
4937
Daniel Vetterc00db242013-01-22 15:33:27 +01004938 mutex_lock(&dev_priv->dpio_lock);
4939
Paulo Zanonidde86e22012-12-01 12:04:25 -02004940 /* XXX: Rip out SDV support once Haswell ships for real. */
4941 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
4942 is_sdv = true;
4943
4944 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
4945 tmp &= ~SBI_SSCCTL_DISABLE;
4946 tmp |= SBI_SSCCTL_PATHALT;
4947 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
4948
4949 udelay(24);
4950
4951 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
4952 tmp &= ~SBI_SSCCTL_PATHALT;
4953 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
4954
4955 if (!is_sdv) {
4956 tmp = I915_READ(SOUTH_CHICKEN2);
4957 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
4958 I915_WRITE(SOUTH_CHICKEN2, tmp);
4959
4960 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
4961 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
4962 DRM_ERROR("FDI mPHY reset assert timeout\n");
4963
4964 tmp = I915_READ(SOUTH_CHICKEN2);
4965 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
4966 I915_WRITE(SOUTH_CHICKEN2, tmp);
4967
4968 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
4969 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
4970 100))
4971 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
4972 }
4973
4974 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
4975 tmp &= ~(0xFF << 24);
4976 tmp |= (0x12 << 24);
4977 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
4978
Paulo Zanonidde86e22012-12-01 12:04:25 -02004979 if (is_sdv) {
4980 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
4981 tmp |= 0x7FFF;
4982 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
4983 }
4984
4985 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
4986 tmp |= (1 << 11);
4987 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
4988
4989 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
4990 tmp |= (1 << 11);
4991 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
4992
4993 if (is_sdv) {
4994 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
4995 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
4996 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
4997
4998 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
4999 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5000 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5001
5002 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5003 tmp |= (0x3F << 8);
5004 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5005
5006 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5007 tmp |= (0x3F << 8);
5008 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5009 }
5010
5011 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5012 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5013 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5014
5015 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5016 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5017 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5018
5019 if (!is_sdv) {
5020 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5021 tmp &= ~(7 << 13);
5022 tmp |= (5 << 13);
5023 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5024
5025 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5026 tmp &= ~(7 << 13);
5027 tmp |= (5 << 13);
5028 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5029 }
5030
5031 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5032 tmp &= ~0xFF;
5033 tmp |= 0x1C;
5034 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5035
5036 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5037 tmp &= ~0xFF;
5038 tmp |= 0x1C;
5039 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5040
5041 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5042 tmp &= ~(0xFF << 16);
5043 tmp |= (0x1C << 16);
5044 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5045
5046 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5047 tmp &= ~(0xFF << 16);
5048 tmp |= (0x1C << 16);
5049 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5050
5051 if (!is_sdv) {
5052 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5053 tmp |= (1 << 27);
5054 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5055
5056 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5057 tmp |= (1 << 27);
5058 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5059
5060 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5061 tmp &= ~(0xF << 28);
5062 tmp |= (4 << 28);
5063 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5064
5065 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5066 tmp &= ~(0xF << 28);
5067 tmp |= (4 << 28);
5068 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5069 }
5070
5071 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5072 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5073 tmp |= SBI_DBUFF0_ENABLE;
5074 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005075
5076 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005077}
5078
5079/*
5080 * Initialize reference clocks when the driver loads
5081 */
5082void intel_init_pch_refclk(struct drm_device *dev)
5083{
5084 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5085 ironlake_init_pch_refclk(dev);
5086 else if (HAS_PCH_LPT(dev))
5087 lpt_init_pch_refclk(dev);
5088}
5089
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005090static int ironlake_get_refclk(struct drm_crtc *crtc)
5091{
5092 struct drm_device *dev = crtc->dev;
5093 struct drm_i915_private *dev_priv = dev->dev_private;
5094 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005095 struct intel_encoder *edp_encoder = NULL;
5096 int num_connectors = 0;
5097 bool is_lvds = false;
5098
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005099 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005100 switch (encoder->type) {
5101 case INTEL_OUTPUT_LVDS:
5102 is_lvds = true;
5103 break;
5104 case INTEL_OUTPUT_EDP:
5105 edp_encoder = encoder;
5106 break;
5107 }
5108 num_connectors++;
5109 }
5110
5111 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5112 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5113 dev_priv->lvds_ssc_freq);
5114 return dev_priv->lvds_ssc_freq * 1000;
5115 }
5116
5117 return 120000;
5118}
5119
Paulo Zanonic8203562012-09-12 10:06:29 -03005120static void ironlake_set_pipeconf(struct drm_crtc *crtc,
5121 struct drm_display_mode *adjusted_mode,
5122 bool dither)
5123{
5124 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5125 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5126 int pipe = intel_crtc->pipe;
5127 uint32_t val;
5128
5129 val = I915_READ(PIPECONF(pipe));
5130
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005131 val &= ~PIPECONF_BPC_MASK;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005132 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005133 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005134 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005135 break;
5136 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005137 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005138 break;
5139 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005140 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005141 break;
5142 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005143 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005144 break;
5145 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005146 /* Case prevented by intel_choose_pipe_bpp_dither. */
5147 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005148 }
5149
5150 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5151 if (dither)
5152 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5153
5154 val &= ~PIPECONF_INTERLACE_MASK;
5155 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5156 val |= PIPECONF_INTERLACED_ILK;
5157 else
5158 val |= PIPECONF_PROGRESSIVE;
5159
Daniel Vetter50f3b012013-03-27 00:44:56 +01005160 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005161 val |= PIPECONF_COLOR_RANGE_SELECT;
5162 else
5163 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5164
Paulo Zanonic8203562012-09-12 10:06:29 -03005165 I915_WRITE(PIPECONF(pipe), val);
5166 POSTING_READ(PIPECONF(pipe));
5167}
5168
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005169/*
5170 * Set up the pipe CSC unit.
5171 *
5172 * Currently only full range RGB to limited range RGB conversion
5173 * is supported, but eventually this should handle various
5174 * RGB<->YCbCr scenarios as well.
5175 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005176static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005177{
5178 struct drm_device *dev = crtc->dev;
5179 struct drm_i915_private *dev_priv = dev->dev_private;
5180 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5181 int pipe = intel_crtc->pipe;
5182 uint16_t coeff = 0x7800; /* 1.0 */
5183
5184 /*
5185 * TODO: Check what kind of values actually come out of the pipe
5186 * with these coeff/postoff values and adjust to get the best
5187 * accuracy. Perhaps we even need to take the bpc value into
5188 * consideration.
5189 */
5190
Daniel Vetter50f3b012013-03-27 00:44:56 +01005191 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005192 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5193
5194 /*
5195 * GY/GU and RY/RU should be the other way around according
5196 * to BSpec, but reality doesn't agree. Just set them up in
5197 * a way that results in the correct picture.
5198 */
5199 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5200 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5201
5202 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5203 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5204
5205 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5206 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5207
5208 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5209 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5210 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5211
5212 if (INTEL_INFO(dev)->gen > 6) {
5213 uint16_t postoff = 0;
5214
Daniel Vetter50f3b012013-03-27 00:44:56 +01005215 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005216 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5217
5218 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5219 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5220 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5221
5222 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5223 } else {
5224 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5225
Daniel Vetter50f3b012013-03-27 00:44:56 +01005226 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005227 mode |= CSC_BLACK_SCREEN_OFFSET;
5228
5229 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5230 }
5231}
5232
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005233static void haswell_set_pipeconf(struct drm_crtc *crtc,
5234 struct drm_display_mode *adjusted_mode,
5235 bool dither)
5236{
5237 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005239 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005240 uint32_t val;
5241
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005242 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005243
5244 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5245 if (dither)
5246 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5247
5248 val &= ~PIPECONF_INTERLACE_MASK_HSW;
5249 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5250 val |= PIPECONF_INTERLACED_ILK;
5251 else
5252 val |= PIPECONF_PROGRESSIVE;
5253
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005254 I915_WRITE(PIPECONF(cpu_transcoder), val);
5255 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005256}
5257
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005258static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5259 struct drm_display_mode *adjusted_mode,
5260 intel_clock_t *clock,
5261 bool *has_reduced_clock,
5262 intel_clock_t *reduced_clock)
5263{
5264 struct drm_device *dev = crtc->dev;
5265 struct drm_i915_private *dev_priv = dev->dev_private;
5266 struct intel_encoder *intel_encoder;
5267 int refclk;
5268 const intel_limit_t *limit;
5269 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
5270
5271 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5272 switch (intel_encoder->type) {
5273 case INTEL_OUTPUT_LVDS:
5274 is_lvds = true;
5275 break;
5276 case INTEL_OUTPUT_SDVO:
5277 case INTEL_OUTPUT_HDMI:
5278 is_sdvo = true;
5279 if (intel_encoder->needs_tv_clock)
5280 is_tv = true;
5281 break;
5282 case INTEL_OUTPUT_TVOUT:
5283 is_tv = true;
5284 break;
5285 }
5286 }
5287
5288 refclk = ironlake_get_refclk(crtc);
5289
5290 /*
5291 * Returns a set of divisors for the desired target clock with the given
5292 * refclk, or FALSE. The returned values represent the clock equation:
5293 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5294 */
5295 limit = intel_limit(crtc, refclk);
5296 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5297 clock);
5298 if (!ret)
5299 return false;
5300
5301 if (is_lvds && dev_priv->lvds_downclock_avail) {
5302 /*
5303 * Ensure we match the reduced clock's P to the target clock.
5304 * If the clocks don't match, we can't switch the display clock
5305 * by using the FP0/FP1. In such case we will disable the LVDS
5306 * downclock feature.
5307 */
5308 *has_reduced_clock = limit->find_pll(limit, crtc,
5309 dev_priv->lvds_downclock,
5310 refclk,
5311 clock,
5312 reduced_clock);
5313 }
5314
5315 if (is_sdvo && is_tv)
Daniel Vetterf47709a2013-03-28 10:42:02 +01005316 i9xx_adjust_sdvo_tv_clock(to_intel_crtc(crtc));
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005317
5318 return true;
5319}
5320
Daniel Vetter01a415f2012-10-27 15:58:40 +02005321static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5322{
5323 struct drm_i915_private *dev_priv = dev->dev_private;
5324 uint32_t temp;
5325
5326 temp = I915_READ(SOUTH_CHICKEN1);
5327 if (temp & FDI_BC_BIFURCATION_SELECT)
5328 return;
5329
5330 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5331 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5332
5333 temp |= FDI_BC_BIFURCATION_SELECT;
5334 DRM_DEBUG_KMS("enabling fdi C rx\n");
5335 I915_WRITE(SOUTH_CHICKEN1, temp);
5336 POSTING_READ(SOUTH_CHICKEN1);
5337}
5338
5339static bool ironlake_check_fdi_lanes(struct intel_crtc *intel_crtc)
5340{
5341 struct drm_device *dev = intel_crtc->base.dev;
5342 struct drm_i915_private *dev_priv = dev->dev_private;
5343 struct intel_crtc *pipe_B_crtc =
5344 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5345
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005346 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5347 pipe_name(intel_crtc->pipe), intel_crtc->fdi_lanes);
Daniel Vetter01a415f2012-10-27 15:58:40 +02005348 if (intel_crtc->fdi_lanes > 4) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005349 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5350 pipe_name(intel_crtc->pipe), intel_crtc->fdi_lanes);
Daniel Vetter01a415f2012-10-27 15:58:40 +02005351 /* Clamp lanes to avoid programming the hw with bogus values. */
5352 intel_crtc->fdi_lanes = 4;
5353
5354 return false;
5355 }
5356
Ben Widawsky7eb552a2013-03-13 14:05:41 -07005357 if (INTEL_INFO(dev)->num_pipes == 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005358 return true;
5359
5360 switch (intel_crtc->pipe) {
5361 case PIPE_A:
5362 return true;
5363 case PIPE_B:
5364 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5365 intel_crtc->fdi_lanes > 2) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005366 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5367 pipe_name(intel_crtc->pipe), intel_crtc->fdi_lanes);
Daniel Vetter01a415f2012-10-27 15:58:40 +02005368 /* Clamp lanes to avoid programming the hw with bogus values. */
5369 intel_crtc->fdi_lanes = 2;
5370
5371 return false;
5372 }
5373
5374 if (intel_crtc->fdi_lanes > 2)
5375 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5376 else
5377 cpt_enable_fdi_bc_bifurcation(dev);
5378
5379 return true;
5380 case PIPE_C:
5381 if (!pipe_B_crtc->base.enabled || pipe_B_crtc->fdi_lanes <= 2) {
5382 if (intel_crtc->fdi_lanes > 2) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005383 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5384 pipe_name(intel_crtc->pipe), intel_crtc->fdi_lanes);
Daniel Vetter01a415f2012-10-27 15:58:40 +02005385 /* Clamp lanes to avoid programming the hw with bogus values. */
5386 intel_crtc->fdi_lanes = 2;
5387
5388 return false;
5389 }
5390 } else {
5391 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5392 return false;
5393 }
5394
5395 cpt_enable_fdi_bc_bifurcation(dev);
5396
5397 return true;
5398 default:
5399 BUG();
5400 }
5401}
5402
Paulo Zanonid4b19312012-11-29 11:29:32 -02005403int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5404{
5405 /*
5406 * Account for spread spectrum to avoid
5407 * oversubscribing the link. Max center spread
5408 * is 2.5%; use 5% for safety's sake.
5409 */
5410 u32 bps = target_clock * bpp * 21 / 20;
5411 return bps / (link_bw * 8) + 1;
5412}
5413
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005414void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5415 struct intel_link_m_n *m_n)
5416{
5417 struct drm_device *dev = crtc->base.dev;
5418 struct drm_i915_private *dev_priv = dev->dev_private;
5419 int pipe = crtc->pipe;
5420
5421 I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5422 I915_WRITE(TRANSDATA_N1(pipe), m_n->gmch_n);
5423 I915_WRITE(TRANSDPLINK_M1(pipe), m_n->link_m);
5424 I915_WRITE(TRANSDPLINK_N1(pipe), m_n->link_n);
5425}
5426
5427void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5428 struct intel_link_m_n *m_n)
5429{
5430 struct drm_device *dev = crtc->base.dev;
5431 struct drm_i915_private *dev_priv = dev->dev_private;
5432 int pipe = crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005433 enum transcoder transcoder = crtc->config.cpu_transcoder;
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005434
5435 if (INTEL_INFO(dev)->gen >= 5) {
5436 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5437 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5438 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5439 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5440 } else {
5441 I915_WRITE(PIPE_GMCH_DATA_M(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5442 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n->gmch_n);
5443 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n->link_m);
5444 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n->link_n);
5445 }
5446}
5447
5448static void ironlake_fdi_set_m_n(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08005449{
5450 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08005451 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005452 struct drm_display_mode *adjusted_mode =
5453 &intel_crtc->config.adjusted_mode;
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005454 struct intel_link_m_n m_n = {0};
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005455 int target_clock, lane, link_bw;
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005456
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005457 /* FDI is a binary signal running at ~2.7GHz, encoding
5458 * each output octet as 10 bits. The actual frequency
5459 * is stored as a divider into a 100MHz clock, and the
5460 * mode pixel clock is stored in units of 1KHz.
5461 * Hence the bw of each lane in terms of the mode signal
5462 * is:
5463 */
5464 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005465
Daniel Vetterdf92b1e2013-03-28 10:41:58 +01005466 if (intel_crtc->config.pixel_target_clock)
5467 target_clock = intel_crtc->config.pixel_target_clock;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +02005468 else
5469 target_clock = adjusted_mode->clock;
5470
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005471 lane = ironlake_get_lanes_required(target_clock, link_bw,
5472 intel_crtc->config.pipe_bpp);
Eric Anholt8febb292011-03-30 13:01:07 -07005473
5474 intel_crtc->fdi_lanes = lane;
5475
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005476 if (intel_crtc->config.pixel_multiplier > 1)
5477 link_bw *= intel_crtc->config.pixel_multiplier;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005478 intel_link_compute_m_n(intel_crtc->config.pipe_bpp, lane, target_clock,
5479 link_bw, &m_n);
Eric Anholt8febb292011-03-30 13:01:07 -07005480
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005481 intel_cpu_transcoder_set_m_n(intel_crtc, &m_n);
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005482}
5483
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005484static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005485 intel_clock_t *clock, u32 *fp,
5486 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005487{
5488 struct drm_crtc *crtc = &intel_crtc->base;
5489 struct drm_device *dev = crtc->dev;
5490 struct drm_i915_private *dev_priv = dev->dev_private;
5491 struct intel_encoder *intel_encoder;
5492 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005493 int factor, num_connectors = 0;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005494 bool is_lvds = false, is_sdvo = false, is_tv = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005495
5496 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5497 switch (intel_encoder->type) {
5498 case INTEL_OUTPUT_LVDS:
5499 is_lvds = true;
5500 break;
5501 case INTEL_OUTPUT_SDVO:
5502 case INTEL_OUTPUT_HDMI:
5503 is_sdvo = true;
5504 if (intel_encoder->needs_tv_clock)
5505 is_tv = true;
5506 break;
5507 case INTEL_OUTPUT_TVOUT:
5508 is_tv = true;
5509 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005510 }
5511
5512 num_connectors++;
5513 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005514
Chris Wilsonc1858122010-12-03 21:35:48 +00005515 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005516 factor = 21;
5517 if (is_lvds) {
5518 if ((intel_panel_use_ssc(dev_priv) &&
5519 dev_priv->lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005520 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005521 factor = 25;
5522 } else if (is_sdvo && is_tv)
5523 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005524
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005525 if (clock->m < factor * clock->n)
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005526 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005527
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005528 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5529 *fp2 |= FP_CB_TUNE;
5530
Chris Wilson5eddb702010-09-11 13:48:45 +01005531 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005532
Eric Anholta07d6782011-03-30 13:01:08 -07005533 if (is_lvds)
5534 dpll |= DPLLB_MODE_LVDS;
5535 else
5536 dpll |= DPLLB_MODE_DAC_SERIAL;
5537 if (is_sdvo) {
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005538 if (intel_crtc->config.pixel_multiplier > 1) {
5539 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5540 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08005541 }
Eric Anholta07d6782011-03-30 13:01:08 -07005542 dpll |= DPLL_DVO_HIGH_SPEED;
5543 }
Daniel Vetter8b470472013-03-28 10:41:59 +01005544 if (intel_crtc->config.has_dp_encoder &&
5545 intel_crtc->config.has_pch_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005546 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005547
Eric Anholta07d6782011-03-30 13:01:08 -07005548 /* compute bitmask from p1 value */
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005549 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005550 /* also FPA1 */
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005551 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005552
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005553 switch (clock->p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005554 case 5:
5555 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5556 break;
5557 case 7:
5558 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5559 break;
5560 case 10:
5561 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5562 break;
5563 case 14:
5564 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5565 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005566 }
5567
5568 if (is_sdvo && is_tv)
5569 dpll |= PLL_REF_INPUT_TVCLKINBC;
5570 else if (is_tv)
5571 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005572 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08005573 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005574 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005575 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005576 else
5577 dpll |= PLL_REF_INPUT_DREFCLK;
5578
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005579 return dpll;
5580}
5581
Jesse Barnes79e53942008-11-07 14:24:08 -08005582static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005583 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005584 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005585{
5586 struct drm_device *dev = crtc->dev;
5587 struct drm_i915_private *dev_priv = dev->dev_private;
5588 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005589 struct drm_display_mode *adjusted_mode =
5590 &intel_crtc->config.adjusted_mode;
5591 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005592 int pipe = intel_crtc->pipe;
5593 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005594 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005595 intel_clock_t clock, reduced_clock;
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005596 u32 dpll, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005597 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005598 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005599 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005600 int ret;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005601 bool dither, fdi_config_ok;
Jesse Barnes79e53942008-11-07 14:24:08 -08005602
5603 for_each_encoder_on_crtc(dev, crtc, encoder) {
5604 switch (encoder->type) {
5605 case INTEL_OUTPUT_LVDS:
5606 is_lvds = true;
5607 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005608 }
5609
5610 num_connectors++;
5611 }
5612
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005613 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5614 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5615
Daniel Vetter3b117c82013-04-17 20:15:07 +02005616 intel_crtc->config.cpu_transcoder = pipe;
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005617
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005618 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5619 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005620 if (!ok) {
5621 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5622 return -EINVAL;
5623 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005624 /* Compat-code for transition, will disappear. */
5625 if (!intel_crtc->config.clock_set) {
5626 intel_crtc->config.dpll.n = clock.n;
5627 intel_crtc->config.dpll.m1 = clock.m1;
5628 intel_crtc->config.dpll.m2 = clock.m2;
5629 intel_crtc->config.dpll.p1 = clock.p1;
5630 intel_crtc->config.dpll.p2 = clock.p2;
5631 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005632
5633 /* Ensure that the cursor is valid for the new mode before changing... */
5634 intel_crtc_update_cursor(crtc, true);
5635
Jesse Barnes79e53942008-11-07 14:24:08 -08005636 /* determine panel color depth */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01005637 dither = intel_crtc->config.dither;
Paulo Zanonic8203562012-09-12 10:06:29 -03005638 if (is_lvds && dev_priv->lvds_dither)
5639 dither = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005640
Jesse Barnes79e53942008-11-07 14:24:08 -08005641 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5642 if (has_reduced_clock)
5643 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5644 reduced_clock.m2;
5645
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005646 dpll = ironlake_compute_dpll(intel_crtc, &clock, &fp, &reduced_clock,
5647 has_reduced_clock ? &fp2 : NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08005648
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005649 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005650 drm_mode_debug_printmodeline(mode);
5651
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005652 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005653 if (intel_crtc->config.has_pch_encoder) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005654 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005655
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005656 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5657 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005658 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5659 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005660 return -EINVAL;
5661 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005662 } else
5663 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005664
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005665 if (intel_crtc->config.has_dp_encoder)
5666 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005667
Daniel Vetterdafd2262012-11-26 17:22:07 +01005668 for_each_encoder_on_crtc(dev, crtc, encoder)
5669 if (encoder->pre_pll_enable)
5670 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005671
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005672 if (intel_crtc->pch_pll) {
5673 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005674
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005675 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005676 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005677 udelay(150);
5678
Eric Anholt8febb292011-03-30 13:01:07 -07005679 /* The pixel multiplier can only be updated once the
5680 * DPLL is enabled and the clocks are stable.
5681 *
5682 * So write it again.
5683 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005684 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005685 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005686
Chris Wilson5eddb702010-09-11 13:48:45 +01005687 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005688 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005689 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005690 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005691 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005692 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005693 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005694 }
5695 }
5696
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005697 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005698
Daniel Vetter01a415f2012-10-27 15:58:40 +02005699 /* Note, this also computes intel_crtc->fdi_lanes which is used below in
5700 * ironlake_check_fdi_lanes. */
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005701 intel_crtc->fdi_lanes = 0;
5702 if (intel_crtc->config.has_pch_encoder)
5703 ironlake_fdi_set_m_n(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01005704
Daniel Vetter01a415f2012-10-27 15:58:40 +02005705 fdi_config_ok = ironlake_check_fdi_lanes(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005706
Paulo Zanonic8203562012-09-12 10:06:29 -03005707 ironlake_set_pipeconf(crtc, adjusted_mode, dither);
Jesse Barnes79e53942008-11-07 14:24:08 -08005708
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005709 /* Set up the display plane register */
5710 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005711 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005712
Daniel Vetter94352cf2012-07-05 22:51:56 +02005713 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005714
5715 intel_update_watermarks(dev);
5716
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005717 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5718
Daniel Vetter01a415f2012-10-27 15:58:40 +02005719 return fdi_config_ok ? ret : -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005720}
5721
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005722static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5723 struct intel_crtc_config *pipe_config)
5724{
5725 struct drm_device *dev = crtc->base.dev;
5726 struct drm_i915_private *dev_priv = dev->dev_private;
5727 uint32_t tmp;
5728
5729 tmp = I915_READ(PIPECONF(crtc->pipe));
5730 if (!(tmp & PIPECONF_ENABLE))
5731 return false;
5732
Daniel Vetter88adfff2013-03-28 10:42:01 +01005733 if (I915_READ(TRANSCONF(crtc->pipe)) & TRANS_ENABLE)
5734 pipe_config->has_pch_encoder = true;
5735
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005736 return true;
5737}
5738
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005739static void haswell_modeset_global_resources(struct drm_device *dev)
5740{
5741 struct drm_i915_private *dev_priv = dev->dev_private;
5742 bool enable = false;
5743 struct intel_crtc *crtc;
5744 struct intel_encoder *encoder;
5745
5746 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
5747 if (crtc->pipe != PIPE_A && crtc->base.enabled)
5748 enable = true;
5749 /* XXX: Should check for edp transcoder here, but thanks to init
5750 * sequence that's not yet available. Just in case desktop eDP
5751 * on PORT D is possible on haswell, too. */
5752 }
5753
5754 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
5755 base.head) {
5756 if (encoder->type != INTEL_OUTPUT_EDP &&
5757 encoder->connectors_active)
5758 enable = true;
5759 }
5760
5761 /* Even the eDP panel fitter is outside the always-on well. */
5762 if (dev_priv->pch_pf_size)
5763 enable = true;
5764
5765 intel_set_power_well(dev, enable);
5766}
5767
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005768static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005769 int x, int y,
5770 struct drm_framebuffer *fb)
5771{
5772 struct drm_device *dev = crtc->dev;
5773 struct drm_i915_private *dev_priv = dev->dev_private;
5774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005775 struct drm_display_mode *adjusted_mode =
5776 &intel_crtc->config.adjusted_mode;
5777 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005778 int pipe = intel_crtc->pipe;
5779 int plane = intel_crtc->plane;
5780 int num_connectors = 0;
Daniel Vetter8b470472013-03-28 10:41:59 +01005781 bool is_cpu_edp = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005782 struct intel_encoder *encoder;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005783 int ret;
5784 bool dither;
5785
5786 for_each_encoder_on_crtc(dev, crtc, encoder) {
5787 switch (encoder->type) {
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005788 case INTEL_OUTPUT_EDP:
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005789 if (!intel_encoder_is_pch_edp(&encoder->base))
5790 is_cpu_edp = true;
5791 break;
5792 }
5793
5794 num_connectors++;
5795 }
5796
Daniel Vetterbba21812013-03-22 10:53:40 +01005797 if (is_cpu_edp)
Daniel Vetter3b117c82013-04-17 20:15:07 +02005798 intel_crtc->config.cpu_transcoder = TRANSCODER_EDP;
Daniel Vetterbba21812013-03-22 10:53:40 +01005799 else
Daniel Vetter3b117c82013-04-17 20:15:07 +02005800 intel_crtc->config.cpu_transcoder = pipe;
Daniel Vetterbba21812013-03-22 10:53:40 +01005801
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005802 /* We are not sure yet this won't happen. */
5803 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5804 INTEL_PCH_TYPE(dev));
5805
5806 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5807 num_connectors, pipe_name(pipe));
5808
Daniel Vetter3b117c82013-04-17 20:15:07 +02005809 WARN_ON(I915_READ(PIPECONF(intel_crtc->config.cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005810 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5811
5812 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5813
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005814 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5815 return -EINVAL;
5816
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005817 /* Ensure that the cursor is valid for the new mode before changing... */
5818 intel_crtc_update_cursor(crtc, true);
5819
5820 /* determine panel color depth */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01005821 dither = intel_crtc->config.dither;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005822
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005823 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005824 drm_mode_debug_printmodeline(mode);
5825
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005826 if (intel_crtc->config.has_dp_encoder)
5827 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005828
5829 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005830
5831 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5832
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005833 if (intel_crtc->config.has_pch_encoder)
5834 ironlake_fdi_set_m_n(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005835
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005836 haswell_set_pipeconf(crtc, adjusted_mode, dither);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005837
Daniel Vetter50f3b012013-03-27 00:44:56 +01005838 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005839
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005840 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005841 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005842 POSTING_READ(DSPCNTR(plane));
5843
5844 ret = intel_pipe_set_base(crtc, x, y, fb);
5845
5846 intel_update_watermarks(dev);
5847
5848 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5849
Jesse Barnes79e53942008-11-07 14:24:08 -08005850 return ret;
5851}
5852
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005853static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5854 struct intel_crtc_config *pipe_config)
5855{
5856 struct drm_device *dev = crtc->base.dev;
5857 struct drm_i915_private *dev_priv = dev->dev_private;
5858 uint32_t tmp;
5859
Daniel Vetter3b117c82013-04-17 20:15:07 +02005860 tmp = I915_READ(PIPECONF(crtc->config.cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005861 if (!(tmp & PIPECONF_ENABLE))
5862 return false;
5863
Daniel Vetter88adfff2013-03-28 10:42:01 +01005864 /*
5865 * aswell has only FDI/PCH transcoder A. It is which is connected to
5866 * DDI E. So just check whether this pipe is wired to DDI E and whether
5867 * the PCH transcoder is on.
5868 */
5869 tmp = I915_READ(TRANS_DDI_FUNC_CTL(crtc->pipe));
5870 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
5871 I915_READ(TRANSCONF(PIPE_A)) & TRANS_ENABLE)
5872 pipe_config->has_pch_encoder = true;
5873
5874
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005875 return true;
5876}
5877
Eric Anholtf564048e2011-03-30 13:01:02 -07005878static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005879 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005880 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005881{
5882 struct drm_device *dev = crtc->dev;
5883 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005884 struct drm_encoder_helper_funcs *encoder_funcs;
5885 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07005886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005887 struct drm_display_mode *adjusted_mode =
5888 &intel_crtc->config.adjusted_mode;
5889 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07005890 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005891 int ret;
5892
Eric Anholt0b701d22011-03-30 13:01:03 -07005893 drm_vblank_pre_modeset(dev, pipe);
5894
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005895 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
5896
Jesse Barnes79e53942008-11-07 14:24:08 -08005897 drm_vblank_post_modeset(dev, pipe);
5898
Daniel Vetter9256aa12012-10-31 19:26:13 +01005899 if (ret != 0)
5900 return ret;
5901
5902 for_each_encoder_on_crtc(dev, crtc, encoder) {
5903 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
5904 encoder->base.base.id,
5905 drm_get_encoder_name(&encoder->base),
5906 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005907 if (encoder->mode_set) {
5908 encoder->mode_set(encoder);
5909 } else {
5910 encoder_funcs = encoder->base.helper_private;
5911 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
5912 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01005913 }
5914
5915 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005916}
5917
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005918static bool intel_eld_uptodate(struct drm_connector *connector,
5919 int reg_eldv, uint32_t bits_eldv,
5920 int reg_elda, uint32_t bits_elda,
5921 int reg_edid)
5922{
5923 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5924 uint8_t *eld = connector->eld;
5925 uint32_t i;
5926
5927 i = I915_READ(reg_eldv);
5928 i &= bits_eldv;
5929
5930 if (!eld[0])
5931 return !i;
5932
5933 if (!i)
5934 return false;
5935
5936 i = I915_READ(reg_elda);
5937 i &= ~bits_elda;
5938 I915_WRITE(reg_elda, i);
5939
5940 for (i = 0; i < eld[2]; i++)
5941 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5942 return false;
5943
5944 return true;
5945}
5946
Wu Fengguange0dac652011-09-05 14:25:34 +08005947static void g4x_write_eld(struct drm_connector *connector,
5948 struct drm_crtc *crtc)
5949{
5950 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5951 uint8_t *eld = connector->eld;
5952 uint32_t eldv;
5953 uint32_t len;
5954 uint32_t i;
5955
5956 i = I915_READ(G4X_AUD_VID_DID);
5957
5958 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5959 eldv = G4X_ELDV_DEVCL_DEVBLC;
5960 else
5961 eldv = G4X_ELDV_DEVCTG;
5962
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005963 if (intel_eld_uptodate(connector,
5964 G4X_AUD_CNTL_ST, eldv,
5965 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5966 G4X_HDMIW_HDMIEDID))
5967 return;
5968
Wu Fengguange0dac652011-09-05 14:25:34 +08005969 i = I915_READ(G4X_AUD_CNTL_ST);
5970 i &= ~(eldv | G4X_ELD_ADDR);
5971 len = (i >> 9) & 0x1f; /* ELD buffer size */
5972 I915_WRITE(G4X_AUD_CNTL_ST, i);
5973
5974 if (!eld[0])
5975 return;
5976
5977 len = min_t(uint8_t, eld[2], len);
5978 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5979 for (i = 0; i < len; i++)
5980 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5981
5982 i = I915_READ(G4X_AUD_CNTL_ST);
5983 i |= eldv;
5984 I915_WRITE(G4X_AUD_CNTL_ST, i);
5985}
5986
Wang Xingchao83358c852012-08-16 22:43:37 +08005987static void haswell_write_eld(struct drm_connector *connector,
5988 struct drm_crtc *crtc)
5989{
5990 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5991 uint8_t *eld = connector->eld;
5992 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08005993 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08005994 uint32_t eldv;
5995 uint32_t i;
5996 int len;
5997 int pipe = to_intel_crtc(crtc)->pipe;
5998 int tmp;
5999
6000 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6001 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6002 int aud_config = HSW_AUD_CFG(pipe);
6003 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6004
6005
6006 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6007
6008 /* Audio output enable */
6009 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6010 tmp = I915_READ(aud_cntrl_st2);
6011 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6012 I915_WRITE(aud_cntrl_st2, tmp);
6013
6014 /* Wait for 1 vertical blank */
6015 intel_wait_for_vblank(dev, pipe);
6016
6017 /* Set ELD valid state */
6018 tmp = I915_READ(aud_cntrl_st2);
6019 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6020 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6021 I915_WRITE(aud_cntrl_st2, tmp);
6022 tmp = I915_READ(aud_cntrl_st2);
6023 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6024
6025 /* Enable HDMI mode */
6026 tmp = I915_READ(aud_config);
6027 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6028 /* clear N_programing_enable and N_value_index */
6029 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6030 I915_WRITE(aud_config, tmp);
6031
6032 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6033
6034 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006035 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006036
6037 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6038 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6039 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6040 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6041 } else
6042 I915_WRITE(aud_config, 0);
6043
6044 if (intel_eld_uptodate(connector,
6045 aud_cntrl_st2, eldv,
6046 aud_cntl_st, IBX_ELD_ADDRESS,
6047 hdmiw_hdmiedid))
6048 return;
6049
6050 i = I915_READ(aud_cntrl_st2);
6051 i &= ~eldv;
6052 I915_WRITE(aud_cntrl_st2, i);
6053
6054 if (!eld[0])
6055 return;
6056
6057 i = I915_READ(aud_cntl_st);
6058 i &= ~IBX_ELD_ADDRESS;
6059 I915_WRITE(aud_cntl_st, i);
6060 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6061 DRM_DEBUG_DRIVER("port num:%d\n", i);
6062
6063 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6064 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6065 for (i = 0; i < len; i++)
6066 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6067
6068 i = I915_READ(aud_cntrl_st2);
6069 i |= eldv;
6070 I915_WRITE(aud_cntrl_st2, i);
6071
6072}
6073
Wu Fengguange0dac652011-09-05 14:25:34 +08006074static void ironlake_write_eld(struct drm_connector *connector,
6075 struct drm_crtc *crtc)
6076{
6077 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6078 uint8_t *eld = connector->eld;
6079 uint32_t eldv;
6080 uint32_t i;
6081 int len;
6082 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006083 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006084 int aud_cntl_st;
6085 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006086 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006087
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006088 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006089 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6090 aud_config = IBX_AUD_CFG(pipe);
6091 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006092 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006093 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006094 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6095 aud_config = CPT_AUD_CFG(pipe);
6096 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006097 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006098 }
6099
Wang Xingchao9b138a82012-08-09 16:52:18 +08006100 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006101
6102 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006103 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006104 if (!i) {
6105 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6106 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006107 eldv = IBX_ELD_VALIDB;
6108 eldv |= IBX_ELD_VALIDB << 4;
6109 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006110 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006111 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006112 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006113 }
6114
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006115 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6116 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6117 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006118 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6119 } else
6120 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006121
6122 if (intel_eld_uptodate(connector,
6123 aud_cntrl_st2, eldv,
6124 aud_cntl_st, IBX_ELD_ADDRESS,
6125 hdmiw_hdmiedid))
6126 return;
6127
Wu Fengguange0dac652011-09-05 14:25:34 +08006128 i = I915_READ(aud_cntrl_st2);
6129 i &= ~eldv;
6130 I915_WRITE(aud_cntrl_st2, i);
6131
6132 if (!eld[0])
6133 return;
6134
Wu Fengguange0dac652011-09-05 14:25:34 +08006135 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006136 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006137 I915_WRITE(aud_cntl_st, i);
6138
6139 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6140 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6141 for (i = 0; i < len; i++)
6142 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6143
6144 i = I915_READ(aud_cntrl_st2);
6145 i |= eldv;
6146 I915_WRITE(aud_cntrl_st2, i);
6147}
6148
6149void intel_write_eld(struct drm_encoder *encoder,
6150 struct drm_display_mode *mode)
6151{
6152 struct drm_crtc *crtc = encoder->crtc;
6153 struct drm_connector *connector;
6154 struct drm_device *dev = encoder->dev;
6155 struct drm_i915_private *dev_priv = dev->dev_private;
6156
6157 connector = drm_select_eld(encoder, mode);
6158 if (!connector)
6159 return;
6160
6161 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6162 connector->base.id,
6163 drm_get_connector_name(connector),
6164 connector->encoder->base.id,
6165 drm_get_encoder_name(connector->encoder));
6166
6167 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6168
6169 if (dev_priv->display.write_eld)
6170 dev_priv->display.write_eld(connector, crtc);
6171}
6172
Jesse Barnes79e53942008-11-07 14:24:08 -08006173/** Loads the palette/gamma unit for the CRTC with the prepared values */
6174void intel_crtc_load_lut(struct drm_crtc *crtc)
6175{
6176 struct drm_device *dev = crtc->dev;
6177 struct drm_i915_private *dev_priv = dev->dev_private;
6178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006179 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006180 int i;
6181
6182 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006183 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006184 return;
6185
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006186 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006187 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006188 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006189
Jesse Barnes79e53942008-11-07 14:24:08 -08006190 for (i = 0; i < 256; i++) {
6191 I915_WRITE(palreg + 4 * i,
6192 (intel_crtc->lut_r[i] << 16) |
6193 (intel_crtc->lut_g[i] << 8) |
6194 intel_crtc->lut_b[i]);
6195 }
6196}
6197
Chris Wilson560b85b2010-08-07 11:01:38 +01006198static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6199{
6200 struct drm_device *dev = crtc->dev;
6201 struct drm_i915_private *dev_priv = dev->dev_private;
6202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6203 bool visible = base != 0;
6204 u32 cntl;
6205
6206 if (intel_crtc->cursor_visible == visible)
6207 return;
6208
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006209 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006210 if (visible) {
6211 /* On these chipsets we can only modify the base whilst
6212 * the cursor is disabled.
6213 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006214 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006215
6216 cntl &= ~(CURSOR_FORMAT_MASK);
6217 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6218 cntl |= CURSOR_ENABLE |
6219 CURSOR_GAMMA_ENABLE |
6220 CURSOR_FORMAT_ARGB;
6221 } else
6222 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006223 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006224
6225 intel_crtc->cursor_visible = visible;
6226}
6227
6228static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6229{
6230 struct drm_device *dev = crtc->dev;
6231 struct drm_i915_private *dev_priv = dev->dev_private;
6232 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6233 int pipe = intel_crtc->pipe;
6234 bool visible = base != 0;
6235
6236 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006237 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006238 if (base) {
6239 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6240 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6241 cntl |= pipe << 28; /* Connect to correct pipe */
6242 } else {
6243 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6244 cntl |= CURSOR_MODE_DISABLE;
6245 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006246 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006247
6248 intel_crtc->cursor_visible = visible;
6249 }
6250 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006251 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006252}
6253
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006254static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6255{
6256 struct drm_device *dev = crtc->dev;
6257 struct drm_i915_private *dev_priv = dev->dev_private;
6258 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6259 int pipe = intel_crtc->pipe;
6260 bool visible = base != 0;
6261
6262 if (intel_crtc->cursor_visible != visible) {
6263 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6264 if (base) {
6265 cntl &= ~CURSOR_MODE;
6266 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6267 } else {
6268 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6269 cntl |= CURSOR_MODE_DISABLE;
6270 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006271 if (IS_HASWELL(dev))
6272 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006273 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6274
6275 intel_crtc->cursor_visible = visible;
6276 }
6277 /* and commit changes on next vblank */
6278 I915_WRITE(CURBASE_IVB(pipe), base);
6279}
6280
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006281/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006282static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6283 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006284{
6285 struct drm_device *dev = crtc->dev;
6286 struct drm_i915_private *dev_priv = dev->dev_private;
6287 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6288 int pipe = intel_crtc->pipe;
6289 int x = intel_crtc->cursor_x;
6290 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006291 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006292 bool visible;
6293
6294 pos = 0;
6295
Chris Wilson6b383a72010-09-13 13:54:26 +01006296 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006297 base = intel_crtc->cursor_addr;
6298 if (x > (int) crtc->fb->width)
6299 base = 0;
6300
6301 if (y > (int) crtc->fb->height)
6302 base = 0;
6303 } else
6304 base = 0;
6305
6306 if (x < 0) {
6307 if (x + intel_crtc->cursor_width < 0)
6308 base = 0;
6309
6310 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6311 x = -x;
6312 }
6313 pos |= x << CURSOR_X_SHIFT;
6314
6315 if (y < 0) {
6316 if (y + intel_crtc->cursor_height < 0)
6317 base = 0;
6318
6319 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6320 y = -y;
6321 }
6322 pos |= y << CURSOR_Y_SHIFT;
6323
6324 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006325 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006326 return;
6327
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006328 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006329 I915_WRITE(CURPOS_IVB(pipe), pos);
6330 ivb_update_cursor(crtc, base);
6331 } else {
6332 I915_WRITE(CURPOS(pipe), pos);
6333 if (IS_845G(dev) || IS_I865G(dev))
6334 i845_update_cursor(crtc, base);
6335 else
6336 i9xx_update_cursor(crtc, base);
6337 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006338}
6339
Jesse Barnes79e53942008-11-07 14:24:08 -08006340static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006341 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006342 uint32_t handle,
6343 uint32_t width, uint32_t height)
6344{
6345 struct drm_device *dev = crtc->dev;
6346 struct drm_i915_private *dev_priv = dev->dev_private;
6347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006348 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006349 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006350 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006351
Jesse Barnes79e53942008-11-07 14:24:08 -08006352 /* if we want to turn off the cursor ignore width and height */
6353 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006354 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006355 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006356 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006357 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006358 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006359 }
6360
6361 /* Currently we only support 64x64 cursors */
6362 if (width != 64 || height != 64) {
6363 DRM_ERROR("we currently only support 64x64 cursors\n");
6364 return -EINVAL;
6365 }
6366
Chris Wilson05394f32010-11-08 19:18:58 +00006367 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006368 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006369 return -ENOENT;
6370
Chris Wilson05394f32010-11-08 19:18:58 +00006371 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006372 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006373 ret = -ENOMEM;
6374 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006375 }
6376
Dave Airlie71acb5e2008-12-30 20:31:46 +10006377 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006378 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006379 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006380 unsigned alignment;
6381
Chris Wilsond9e86c02010-11-10 16:40:20 +00006382 if (obj->tiling_mode) {
6383 DRM_ERROR("cursor cannot be tiled\n");
6384 ret = -EINVAL;
6385 goto fail_locked;
6386 }
6387
Chris Wilson693db182013-03-05 14:52:39 +00006388 /* Note that the w/a also requires 2 PTE of padding following
6389 * the bo. We currently fill all unused PTE with the shadow
6390 * page and so we should always have valid PTE following the
6391 * cursor preventing the VT-d warning.
6392 */
6393 alignment = 0;
6394 if (need_vtd_wa(dev))
6395 alignment = 64*1024;
6396
6397 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006398 if (ret) {
6399 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006400 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006401 }
6402
Chris Wilsond9e86c02010-11-10 16:40:20 +00006403 ret = i915_gem_object_put_fence(obj);
6404 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006405 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006406 goto fail_unpin;
6407 }
6408
Chris Wilson05394f32010-11-08 19:18:58 +00006409 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006410 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006411 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006412 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006413 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6414 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006415 if (ret) {
6416 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006417 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006418 }
Chris Wilson05394f32010-11-08 19:18:58 +00006419 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006420 }
6421
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006422 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006423 I915_WRITE(CURSIZE, (height << 12) | width);
6424
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006425 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006426 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006427 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006428 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006429 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6430 } else
6431 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006432 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006433 }
Jesse Barnes80824002009-09-10 15:28:06 -07006434
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006435 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006436
6437 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006438 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006439 intel_crtc->cursor_width = width;
6440 intel_crtc->cursor_height = height;
6441
Chris Wilson6b383a72010-09-13 13:54:26 +01006442 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006443
Jesse Barnes79e53942008-11-07 14:24:08 -08006444 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006445fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006446 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006447fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006448 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006449fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006450 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006451 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006452}
6453
6454static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6455{
Jesse Barnes79e53942008-11-07 14:24:08 -08006456 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006457
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006458 intel_crtc->cursor_x = x;
6459 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006460
Chris Wilson6b383a72010-09-13 13:54:26 +01006461 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006462
6463 return 0;
6464}
6465
6466/** Sets the color ramps on behalf of RandR */
6467void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6468 u16 blue, int regno)
6469{
6470 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6471
6472 intel_crtc->lut_r[regno] = red >> 8;
6473 intel_crtc->lut_g[regno] = green >> 8;
6474 intel_crtc->lut_b[regno] = blue >> 8;
6475}
6476
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006477void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6478 u16 *blue, int regno)
6479{
6480 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6481
6482 *red = intel_crtc->lut_r[regno] << 8;
6483 *green = intel_crtc->lut_g[regno] << 8;
6484 *blue = intel_crtc->lut_b[regno] << 8;
6485}
6486
Jesse Barnes79e53942008-11-07 14:24:08 -08006487static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006488 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006489{
James Simmons72034252010-08-03 01:33:19 +01006490 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006491 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006492
James Simmons72034252010-08-03 01:33:19 +01006493 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006494 intel_crtc->lut_r[i] = red[i] >> 8;
6495 intel_crtc->lut_g[i] = green[i] >> 8;
6496 intel_crtc->lut_b[i] = blue[i] >> 8;
6497 }
6498
6499 intel_crtc_load_lut(crtc);
6500}
6501
Jesse Barnes79e53942008-11-07 14:24:08 -08006502/* VESA 640x480x72Hz mode to set on the pipe */
6503static struct drm_display_mode load_detect_mode = {
6504 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6505 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6506};
6507
Chris Wilsond2dff872011-04-19 08:36:26 +01006508static struct drm_framebuffer *
6509intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006510 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006511 struct drm_i915_gem_object *obj)
6512{
6513 struct intel_framebuffer *intel_fb;
6514 int ret;
6515
6516 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6517 if (!intel_fb) {
6518 drm_gem_object_unreference_unlocked(&obj->base);
6519 return ERR_PTR(-ENOMEM);
6520 }
6521
6522 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6523 if (ret) {
6524 drm_gem_object_unreference_unlocked(&obj->base);
6525 kfree(intel_fb);
6526 return ERR_PTR(ret);
6527 }
6528
6529 return &intel_fb->base;
6530}
6531
6532static u32
6533intel_framebuffer_pitch_for_width(int width, int bpp)
6534{
6535 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6536 return ALIGN(pitch, 64);
6537}
6538
6539static u32
6540intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6541{
6542 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6543 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6544}
6545
6546static struct drm_framebuffer *
6547intel_framebuffer_create_for_mode(struct drm_device *dev,
6548 struct drm_display_mode *mode,
6549 int depth, int bpp)
6550{
6551 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006552 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006553
6554 obj = i915_gem_alloc_object(dev,
6555 intel_framebuffer_size_for_mode(mode, bpp));
6556 if (obj == NULL)
6557 return ERR_PTR(-ENOMEM);
6558
6559 mode_cmd.width = mode->hdisplay;
6560 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006561 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6562 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006563 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006564
6565 return intel_framebuffer_create(dev, &mode_cmd, obj);
6566}
6567
6568static struct drm_framebuffer *
6569mode_fits_in_fbdev(struct drm_device *dev,
6570 struct drm_display_mode *mode)
6571{
6572 struct drm_i915_private *dev_priv = dev->dev_private;
6573 struct drm_i915_gem_object *obj;
6574 struct drm_framebuffer *fb;
6575
6576 if (dev_priv->fbdev == NULL)
6577 return NULL;
6578
6579 obj = dev_priv->fbdev->ifb.obj;
6580 if (obj == NULL)
6581 return NULL;
6582
6583 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006584 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6585 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006586 return NULL;
6587
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006588 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006589 return NULL;
6590
6591 return fb;
6592}
6593
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006594bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006595 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006596 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006597{
6598 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006599 struct intel_encoder *intel_encoder =
6600 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006601 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006602 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006603 struct drm_crtc *crtc = NULL;
6604 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006605 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006606 int i = -1;
6607
Chris Wilsond2dff872011-04-19 08:36:26 +01006608 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6609 connector->base.id, drm_get_connector_name(connector),
6610 encoder->base.id, drm_get_encoder_name(encoder));
6611
Jesse Barnes79e53942008-11-07 14:24:08 -08006612 /*
6613 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006614 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006615 * - if the connector already has an assigned crtc, use it (but make
6616 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006617 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006618 * - try to find the first unused crtc that can drive this connector,
6619 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006620 */
6621
6622 /* See if we already have a CRTC for this connector */
6623 if (encoder->crtc) {
6624 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006625
Daniel Vetter7b240562012-12-12 00:35:33 +01006626 mutex_lock(&crtc->mutex);
6627
Daniel Vetter24218aa2012-08-12 19:27:11 +02006628 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006629 old->load_detect_temp = false;
6630
6631 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006632 if (connector->dpms != DRM_MODE_DPMS_ON)
6633 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006634
Chris Wilson71731882011-04-19 23:10:58 +01006635 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006636 }
6637
6638 /* Find an unused one (if possible) */
6639 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6640 i++;
6641 if (!(encoder->possible_crtcs & (1 << i)))
6642 continue;
6643 if (!possible_crtc->enabled) {
6644 crtc = possible_crtc;
6645 break;
6646 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006647 }
6648
6649 /*
6650 * If we didn't find an unused CRTC, don't use any.
6651 */
6652 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006653 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6654 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006655 }
6656
Daniel Vetter7b240562012-12-12 00:35:33 +01006657 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006658 intel_encoder->new_crtc = to_intel_crtc(crtc);
6659 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006660
6661 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006662 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006663 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006664 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006665
Chris Wilson64927112011-04-20 07:25:26 +01006666 if (!mode)
6667 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006668
Chris Wilsond2dff872011-04-19 08:36:26 +01006669 /* We need a framebuffer large enough to accommodate all accesses
6670 * that the plane may generate whilst we perform load detection.
6671 * We can not rely on the fbcon either being present (we get called
6672 * during its initialisation to detect all boot displays, or it may
6673 * not even exist) or that it is large enough to satisfy the
6674 * requested mode.
6675 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006676 fb = mode_fits_in_fbdev(dev, mode);
6677 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006678 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006679 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6680 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006681 } else
6682 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006683 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006684 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006685 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006686 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006687 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006688
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006689 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006690 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006691 if (old->release_fb)
6692 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006693 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006694 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006695 }
Chris Wilson71731882011-04-19 23:10:58 +01006696
Jesse Barnes79e53942008-11-07 14:24:08 -08006697 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006698 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006699 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006700}
6701
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006702void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006703 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006704{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006705 struct intel_encoder *intel_encoder =
6706 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006707 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006708 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006709
Chris Wilsond2dff872011-04-19 08:36:26 +01006710 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6711 connector->base.id, drm_get_connector_name(connector),
6712 encoder->base.id, drm_get_encoder_name(encoder));
6713
Chris Wilson8261b192011-04-19 23:18:09 +01006714 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006715 to_intel_connector(connector)->new_encoder = NULL;
6716 intel_encoder->new_crtc = NULL;
6717 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006718
Daniel Vetter36206362012-12-10 20:42:17 +01006719 if (old->release_fb) {
6720 drm_framebuffer_unregister_private(old->release_fb);
6721 drm_framebuffer_unreference(old->release_fb);
6722 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006723
Daniel Vetter67c96402013-01-23 16:25:09 +00006724 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006725 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006726 }
6727
Eric Anholtc751ce42010-03-25 11:48:48 -07006728 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006729 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6730 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006731
6732 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006733}
6734
6735/* Returns the clock of the currently programmed mode of the given pipe. */
6736static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6737{
6738 struct drm_i915_private *dev_priv = dev->dev_private;
6739 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6740 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006741 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006742 u32 fp;
6743 intel_clock_t clock;
6744
6745 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006746 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006747 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006748 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006749
6750 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006751 if (IS_PINEVIEW(dev)) {
6752 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6753 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006754 } else {
6755 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6756 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6757 }
6758
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006759 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006760 if (IS_PINEVIEW(dev))
6761 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6762 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006763 else
6764 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006765 DPLL_FPA01_P1_POST_DIV_SHIFT);
6766
6767 switch (dpll & DPLL_MODE_MASK) {
6768 case DPLLB_MODE_DAC_SERIAL:
6769 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6770 5 : 10;
6771 break;
6772 case DPLLB_MODE_LVDS:
6773 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6774 7 : 14;
6775 break;
6776 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006777 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006778 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6779 return 0;
6780 }
6781
6782 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006783 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006784 } else {
6785 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6786
6787 if (is_lvds) {
6788 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6789 DPLL_FPA01_P1_POST_DIV_SHIFT);
6790 clock.p2 = 14;
6791
6792 if ((dpll & PLL_REF_INPUT_MASK) ==
6793 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6794 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006795 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006796 } else
Shaohua Li21778322009-02-23 15:19:16 +08006797 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006798 } else {
6799 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6800 clock.p1 = 2;
6801 else {
6802 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6803 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6804 }
6805 if (dpll & PLL_P2_DIVIDE_BY_4)
6806 clock.p2 = 4;
6807 else
6808 clock.p2 = 2;
6809
Shaohua Li21778322009-02-23 15:19:16 +08006810 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006811 }
6812 }
6813
6814 /* XXX: It would be nice to validate the clocks, but we can't reuse
6815 * i830PllIsValid() because it relies on the xf86_config connector
6816 * configuration being accurate, which it isn't necessarily.
6817 */
6818
6819 return clock.dot;
6820}
6821
6822/** Returns the currently programmed mode of the given pipe. */
6823struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6824 struct drm_crtc *crtc)
6825{
Jesse Barnes548f2452011-02-17 10:40:53 -08006826 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006827 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02006828 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006829 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006830 int htot = I915_READ(HTOTAL(cpu_transcoder));
6831 int hsync = I915_READ(HSYNC(cpu_transcoder));
6832 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6833 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006834
6835 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6836 if (!mode)
6837 return NULL;
6838
6839 mode->clock = intel_crtc_clock_get(dev, crtc);
6840 mode->hdisplay = (htot & 0xffff) + 1;
6841 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6842 mode->hsync_start = (hsync & 0xffff) + 1;
6843 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6844 mode->vdisplay = (vtot & 0xffff) + 1;
6845 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6846 mode->vsync_start = (vsync & 0xffff) + 1;
6847 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6848
6849 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006850
6851 return mode;
6852}
6853
Daniel Vetter3dec0092010-08-20 21:40:52 +02006854static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006855{
6856 struct drm_device *dev = crtc->dev;
6857 drm_i915_private_t *dev_priv = dev->dev_private;
6858 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6859 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006860 int dpll_reg = DPLL(pipe);
6861 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006862
Eric Anholtbad720f2009-10-22 16:11:14 -07006863 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006864 return;
6865
6866 if (!dev_priv->lvds_downclock_avail)
6867 return;
6868
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006869 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006870 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006871 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006872
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006873 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006874
6875 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6876 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006877 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006878
Jesse Barnes652c3932009-08-17 13:31:43 -07006879 dpll = I915_READ(dpll_reg);
6880 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006881 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006882 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006883}
6884
6885static void intel_decrease_pllclock(struct drm_crtc *crtc)
6886{
6887 struct drm_device *dev = crtc->dev;
6888 drm_i915_private_t *dev_priv = dev->dev_private;
6889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006890
Eric Anholtbad720f2009-10-22 16:11:14 -07006891 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006892 return;
6893
6894 if (!dev_priv->lvds_downclock_avail)
6895 return;
6896
6897 /*
6898 * Since this is called by a timer, we should never get here in
6899 * the manual case.
6900 */
6901 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006902 int pipe = intel_crtc->pipe;
6903 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006904 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006905
Zhao Yakui44d98a62009-10-09 11:39:40 +08006906 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006907
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006908 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006909
Chris Wilson074b5e12012-05-02 12:07:06 +01006910 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006911 dpll |= DISPLAY_RATE_SELECT_FPA1;
6912 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006913 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006914 dpll = I915_READ(dpll_reg);
6915 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006916 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006917 }
6918
6919}
6920
Chris Wilsonf047e392012-07-21 12:31:41 +01006921void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006922{
Chris Wilsonf047e392012-07-21 12:31:41 +01006923 i915_update_gfx_val(dev->dev_private);
6924}
6925
6926void intel_mark_idle(struct drm_device *dev)
6927{
Chris Wilson725a5b52013-01-08 11:02:57 +00006928 struct drm_crtc *crtc;
6929
6930 if (!i915_powersave)
6931 return;
6932
6933 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6934 if (!crtc->fb)
6935 continue;
6936
6937 intel_decrease_pllclock(crtc);
6938 }
Chris Wilsonf047e392012-07-21 12:31:41 +01006939}
6940
6941void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6942{
6943 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07006944 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006945
6946 if (!i915_powersave)
6947 return;
6948
Jesse Barnes652c3932009-08-17 13:31:43 -07006949 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006950 if (!crtc->fb)
6951 continue;
6952
Chris Wilsonf047e392012-07-21 12:31:41 +01006953 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6954 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006955 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006956}
6957
Jesse Barnes79e53942008-11-07 14:24:08 -08006958static void intel_crtc_destroy(struct drm_crtc *crtc)
6959{
6960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006961 struct drm_device *dev = crtc->dev;
6962 struct intel_unpin_work *work;
6963 unsigned long flags;
6964
6965 spin_lock_irqsave(&dev->event_lock, flags);
6966 work = intel_crtc->unpin_work;
6967 intel_crtc->unpin_work = NULL;
6968 spin_unlock_irqrestore(&dev->event_lock, flags);
6969
6970 if (work) {
6971 cancel_work_sync(&work->work);
6972 kfree(work);
6973 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006974
6975 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006976
Jesse Barnes79e53942008-11-07 14:24:08 -08006977 kfree(intel_crtc);
6978}
6979
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006980static void intel_unpin_work_fn(struct work_struct *__work)
6981{
6982 struct intel_unpin_work *work =
6983 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006984 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006985
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006986 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01006987 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006988 drm_gem_object_unreference(&work->pending_flip_obj->base);
6989 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006990
Chris Wilsonb4a98e52012-11-01 09:26:26 +00006991 intel_update_fbc(dev);
6992 mutex_unlock(&dev->struct_mutex);
6993
6994 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
6995 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
6996
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006997 kfree(work);
6998}
6999
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007000static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007001 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007002{
7003 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007004 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7005 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007006 unsigned long flags;
7007
7008 /* Ignore early vblank irqs */
7009 if (intel_crtc == NULL)
7010 return;
7011
7012 spin_lock_irqsave(&dev->event_lock, flags);
7013 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007014
7015 /* Ensure we don't miss a work->pending update ... */
7016 smp_rmb();
7017
7018 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007019 spin_unlock_irqrestore(&dev->event_lock, flags);
7020 return;
7021 }
7022
Chris Wilsone7d841c2012-12-03 11:36:30 +00007023 /* and that the unpin work is consistent wrt ->pending. */
7024 smp_rmb();
7025
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007026 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007027
Rob Clark45a066e2012-10-08 14:50:40 -05007028 if (work->event)
7029 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007030
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007031 drm_vblank_put(dev, intel_crtc->pipe);
7032
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007033 spin_unlock_irqrestore(&dev->event_lock, flags);
7034
Daniel Vetter2c10d572012-12-20 21:24:07 +01007035 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007036
7037 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007038
7039 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007040}
7041
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007042void intel_finish_page_flip(struct drm_device *dev, int pipe)
7043{
7044 drm_i915_private_t *dev_priv = dev->dev_private;
7045 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7046
Mario Kleiner49b14a52010-12-09 07:00:07 +01007047 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007048}
7049
7050void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7051{
7052 drm_i915_private_t *dev_priv = dev->dev_private;
7053 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7054
Mario Kleiner49b14a52010-12-09 07:00:07 +01007055 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007056}
7057
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007058void intel_prepare_page_flip(struct drm_device *dev, int plane)
7059{
7060 drm_i915_private_t *dev_priv = dev->dev_private;
7061 struct intel_crtc *intel_crtc =
7062 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7063 unsigned long flags;
7064
Chris Wilsone7d841c2012-12-03 11:36:30 +00007065 /* NB: An MMIO update of the plane base pointer will also
7066 * generate a page-flip completion irq, i.e. every modeset
7067 * is also accompanied by a spurious intel_prepare_page_flip().
7068 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007069 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007070 if (intel_crtc->unpin_work)
7071 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007072 spin_unlock_irqrestore(&dev->event_lock, flags);
7073}
7074
Chris Wilsone7d841c2012-12-03 11:36:30 +00007075inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7076{
7077 /* Ensure that the work item is consistent when activating it ... */
7078 smp_wmb();
7079 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7080 /* and that it is marked active as soon as the irq could fire. */
7081 smp_wmb();
7082}
7083
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007084static int intel_gen2_queue_flip(struct drm_device *dev,
7085 struct drm_crtc *crtc,
7086 struct drm_framebuffer *fb,
7087 struct drm_i915_gem_object *obj)
7088{
7089 struct drm_i915_private *dev_priv = dev->dev_private;
7090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007091 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007092 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007093 int ret;
7094
Daniel Vetter6d90c952012-04-26 23:28:05 +02007095 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007096 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007097 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007098
Daniel Vetter6d90c952012-04-26 23:28:05 +02007099 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007100 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007101 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007102
7103 /* Can't queue multiple flips, so wait for the previous
7104 * one to finish before executing the next.
7105 */
7106 if (intel_crtc->plane)
7107 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7108 else
7109 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007110 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7111 intel_ring_emit(ring, MI_NOOP);
7112 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7113 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7114 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007115 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007116 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007117
7118 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007119 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007120 return 0;
7121
7122err_unpin:
7123 intel_unpin_fb_obj(obj);
7124err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007125 return ret;
7126}
7127
7128static int intel_gen3_queue_flip(struct drm_device *dev,
7129 struct drm_crtc *crtc,
7130 struct drm_framebuffer *fb,
7131 struct drm_i915_gem_object *obj)
7132{
7133 struct drm_i915_private *dev_priv = dev->dev_private;
7134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007135 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007136 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007137 int ret;
7138
Daniel Vetter6d90c952012-04-26 23:28:05 +02007139 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007140 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007141 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007142
Daniel Vetter6d90c952012-04-26 23:28:05 +02007143 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007144 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007145 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007146
7147 if (intel_crtc->plane)
7148 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7149 else
7150 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007151 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7152 intel_ring_emit(ring, MI_NOOP);
7153 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7154 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7155 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007156 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007157 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007158
Chris Wilsone7d841c2012-12-03 11:36:30 +00007159 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007160 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007161 return 0;
7162
7163err_unpin:
7164 intel_unpin_fb_obj(obj);
7165err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007166 return ret;
7167}
7168
7169static int intel_gen4_queue_flip(struct drm_device *dev,
7170 struct drm_crtc *crtc,
7171 struct drm_framebuffer *fb,
7172 struct drm_i915_gem_object *obj)
7173{
7174 struct drm_i915_private *dev_priv = dev->dev_private;
7175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7176 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007177 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007178 int ret;
7179
Daniel Vetter6d90c952012-04-26 23:28:05 +02007180 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007181 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007182 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007183
Daniel Vetter6d90c952012-04-26 23:28:05 +02007184 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007185 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007186 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007187
7188 /* i965+ uses the linear or tiled offsets from the
7189 * Display Registers (which do not change across a page-flip)
7190 * so we need only reprogram the base address.
7191 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007192 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7193 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7194 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007195 intel_ring_emit(ring,
7196 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7197 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007198
7199 /* XXX Enabling the panel-fitter across page-flip is so far
7200 * untested on non-native modes, so ignore it for now.
7201 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7202 */
7203 pf = 0;
7204 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007205 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007206
7207 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007208 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007209 return 0;
7210
7211err_unpin:
7212 intel_unpin_fb_obj(obj);
7213err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007214 return ret;
7215}
7216
7217static int intel_gen6_queue_flip(struct drm_device *dev,
7218 struct drm_crtc *crtc,
7219 struct drm_framebuffer *fb,
7220 struct drm_i915_gem_object *obj)
7221{
7222 struct drm_i915_private *dev_priv = dev->dev_private;
7223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007224 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007225 uint32_t pf, pipesrc;
7226 int ret;
7227
Daniel Vetter6d90c952012-04-26 23:28:05 +02007228 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007229 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007230 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007231
Daniel Vetter6d90c952012-04-26 23:28:05 +02007232 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007233 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007234 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007235
Daniel Vetter6d90c952012-04-26 23:28:05 +02007236 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7237 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7238 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007239 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007240
Chris Wilson99d9acd2012-04-17 20:37:00 +01007241 /* Contrary to the suggestions in the documentation,
7242 * "Enable Panel Fitter" does not seem to be required when page
7243 * flipping with a non-native mode, and worse causes a normal
7244 * modeset to fail.
7245 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7246 */
7247 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007248 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007249 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007250
7251 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007252 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007253 return 0;
7254
7255err_unpin:
7256 intel_unpin_fb_obj(obj);
7257err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007258 return ret;
7259}
7260
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007261/*
7262 * On gen7 we currently use the blit ring because (in early silicon at least)
7263 * the render ring doesn't give us interrpts for page flip completion, which
7264 * means clients will hang after the first flip is queued. Fortunately the
7265 * blit ring generates interrupts properly, so use it instead.
7266 */
7267static int intel_gen7_queue_flip(struct drm_device *dev,
7268 struct drm_crtc *crtc,
7269 struct drm_framebuffer *fb,
7270 struct drm_i915_gem_object *obj)
7271{
7272 struct drm_i915_private *dev_priv = dev->dev_private;
7273 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7274 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007275 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007276 int ret;
7277
7278 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7279 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007280 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007281
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007282 switch(intel_crtc->plane) {
7283 case PLANE_A:
7284 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7285 break;
7286 case PLANE_B:
7287 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7288 break;
7289 case PLANE_C:
7290 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7291 break;
7292 default:
7293 WARN_ONCE(1, "unknown plane in flip command\n");
7294 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007295 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007296 }
7297
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007298 ret = intel_ring_begin(ring, 4);
7299 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007300 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007301
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007302 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007303 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007304 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007305 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007306
7307 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007308 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007309 return 0;
7310
7311err_unpin:
7312 intel_unpin_fb_obj(obj);
7313err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007314 return ret;
7315}
7316
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007317static int intel_default_queue_flip(struct drm_device *dev,
7318 struct drm_crtc *crtc,
7319 struct drm_framebuffer *fb,
7320 struct drm_i915_gem_object *obj)
7321{
7322 return -ENODEV;
7323}
7324
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007325static int intel_crtc_page_flip(struct drm_crtc *crtc,
7326 struct drm_framebuffer *fb,
7327 struct drm_pending_vblank_event *event)
7328{
7329 struct drm_device *dev = crtc->dev;
7330 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007331 struct drm_framebuffer *old_fb = crtc->fb;
7332 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7334 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007335 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007336 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007337
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007338 /* Can't change pixel format via MI display flips. */
7339 if (fb->pixel_format != crtc->fb->pixel_format)
7340 return -EINVAL;
7341
7342 /*
7343 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7344 * Note that pitch changes could also affect these register.
7345 */
7346 if (INTEL_INFO(dev)->gen > 3 &&
7347 (fb->offsets[0] != crtc->fb->offsets[0] ||
7348 fb->pitches[0] != crtc->fb->pitches[0]))
7349 return -EINVAL;
7350
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007351 work = kzalloc(sizeof *work, GFP_KERNEL);
7352 if (work == NULL)
7353 return -ENOMEM;
7354
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007355 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007356 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007357 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007358 INIT_WORK(&work->work, intel_unpin_work_fn);
7359
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007360 ret = drm_vblank_get(dev, intel_crtc->pipe);
7361 if (ret)
7362 goto free_work;
7363
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007364 /* We borrow the event spin lock for protecting unpin_work */
7365 spin_lock_irqsave(&dev->event_lock, flags);
7366 if (intel_crtc->unpin_work) {
7367 spin_unlock_irqrestore(&dev->event_lock, flags);
7368 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007369 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007370
7371 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007372 return -EBUSY;
7373 }
7374 intel_crtc->unpin_work = work;
7375 spin_unlock_irqrestore(&dev->event_lock, flags);
7376
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007377 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7378 flush_workqueue(dev_priv->wq);
7379
Chris Wilson79158102012-05-23 11:13:58 +01007380 ret = i915_mutex_lock_interruptible(dev);
7381 if (ret)
7382 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007383
Jesse Barnes75dfca82010-02-10 15:09:44 -08007384 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007385 drm_gem_object_reference(&work->old_fb_obj->base);
7386 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007387
7388 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007389
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007390 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007391
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007392 work->enable_stall_check = true;
7393
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007394 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007395 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007396
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007397 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7398 if (ret)
7399 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007400
Chris Wilson7782de32011-07-08 12:22:41 +01007401 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007402 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007403 mutex_unlock(&dev->struct_mutex);
7404
Jesse Barnese5510fa2010-07-01 16:48:37 -07007405 trace_i915_flip_request(intel_crtc->plane, obj);
7406
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007407 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007408
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007409cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007410 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007411 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007412 drm_gem_object_unreference(&work->old_fb_obj->base);
7413 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007414 mutex_unlock(&dev->struct_mutex);
7415
Chris Wilson79158102012-05-23 11:13:58 +01007416cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007417 spin_lock_irqsave(&dev->event_lock, flags);
7418 intel_crtc->unpin_work = NULL;
7419 spin_unlock_irqrestore(&dev->event_lock, flags);
7420
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007421 drm_vblank_put(dev, intel_crtc->pipe);
7422free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007423 kfree(work);
7424
7425 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007426}
7427
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007428static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007429 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7430 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007431};
7432
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007433bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7434{
7435 struct intel_encoder *other_encoder;
7436 struct drm_crtc *crtc = &encoder->new_crtc->base;
7437
7438 if (WARN_ON(!crtc))
7439 return false;
7440
7441 list_for_each_entry(other_encoder,
7442 &crtc->dev->mode_config.encoder_list,
7443 base.head) {
7444
7445 if (&other_encoder->new_crtc->base != crtc ||
7446 encoder == other_encoder)
7447 continue;
7448 else
7449 return true;
7450 }
7451
7452 return false;
7453}
7454
Daniel Vetter50f56112012-07-02 09:35:43 +02007455static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7456 struct drm_crtc *crtc)
7457{
7458 struct drm_device *dev;
7459 struct drm_crtc *tmp;
7460 int crtc_mask = 1;
7461
7462 WARN(!crtc, "checking null crtc?\n");
7463
7464 dev = crtc->dev;
7465
7466 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7467 if (tmp == crtc)
7468 break;
7469 crtc_mask <<= 1;
7470 }
7471
7472 if (encoder->possible_crtcs & crtc_mask)
7473 return true;
7474 return false;
7475}
7476
Daniel Vetter9a935852012-07-05 22:34:27 +02007477/**
7478 * intel_modeset_update_staged_output_state
7479 *
7480 * Updates the staged output configuration state, e.g. after we've read out the
7481 * current hw state.
7482 */
7483static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7484{
7485 struct intel_encoder *encoder;
7486 struct intel_connector *connector;
7487
7488 list_for_each_entry(connector, &dev->mode_config.connector_list,
7489 base.head) {
7490 connector->new_encoder =
7491 to_intel_encoder(connector->base.encoder);
7492 }
7493
7494 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7495 base.head) {
7496 encoder->new_crtc =
7497 to_intel_crtc(encoder->base.crtc);
7498 }
7499}
7500
7501/**
7502 * intel_modeset_commit_output_state
7503 *
7504 * This function copies the stage display pipe configuration to the real one.
7505 */
7506static void intel_modeset_commit_output_state(struct drm_device *dev)
7507{
7508 struct intel_encoder *encoder;
7509 struct intel_connector *connector;
7510
7511 list_for_each_entry(connector, &dev->mode_config.connector_list,
7512 base.head) {
7513 connector->base.encoder = &connector->new_encoder->base;
7514 }
7515
7516 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7517 base.head) {
7518 encoder->base.crtc = &encoder->new_crtc->base;
7519 }
7520}
7521
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007522static int
7523pipe_config_set_bpp(struct drm_crtc *crtc,
7524 struct drm_framebuffer *fb,
7525 struct intel_crtc_config *pipe_config)
7526{
7527 struct drm_device *dev = crtc->dev;
7528 struct drm_connector *connector;
7529 int bpp;
7530
Daniel Vetterd42264b2013-03-28 16:38:08 +01007531 switch (fb->pixel_format) {
7532 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007533 bpp = 8*3; /* since we go through a colormap */
7534 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007535 case DRM_FORMAT_XRGB1555:
7536 case DRM_FORMAT_ARGB1555:
7537 /* checked in intel_framebuffer_init already */
7538 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7539 return -EINVAL;
7540 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007541 bpp = 6*3; /* min is 18bpp */
7542 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007543 case DRM_FORMAT_XBGR8888:
7544 case DRM_FORMAT_ABGR8888:
7545 /* checked in intel_framebuffer_init already */
7546 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7547 return -EINVAL;
7548 case DRM_FORMAT_XRGB8888:
7549 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007550 bpp = 8*3;
7551 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007552 case DRM_FORMAT_XRGB2101010:
7553 case DRM_FORMAT_ARGB2101010:
7554 case DRM_FORMAT_XBGR2101010:
7555 case DRM_FORMAT_ABGR2101010:
7556 /* checked in intel_framebuffer_init already */
7557 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007558 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007559 bpp = 10*3;
7560 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007561 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007562 default:
7563 DRM_DEBUG_KMS("unsupported depth\n");
7564 return -EINVAL;
7565 }
7566
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007567 pipe_config->pipe_bpp = bpp;
7568
7569 /* Clamp display bpp to EDID value */
7570 list_for_each_entry(connector, &dev->mode_config.connector_list,
7571 head) {
7572 if (connector->encoder && connector->encoder->crtc != crtc)
7573 continue;
7574
7575 /* Don't use an invalid EDID bpc value */
7576 if (connector->display_info.bpc &&
7577 connector->display_info.bpc * 3 < bpp) {
7578 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7579 bpp, connector->display_info.bpc*3);
7580 pipe_config->pipe_bpp = connector->display_info.bpc*3;
7581 }
7582 }
7583
7584 return bpp;
7585}
7586
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007587static struct intel_crtc_config *
7588intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007589 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007590 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007591{
7592 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007593 struct drm_encoder_helper_funcs *encoder_funcs;
7594 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007595 struct intel_crtc_config *pipe_config;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007596 int plane_bpp;
Daniel Vetter7758a112012-07-08 19:40:39 +02007597
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007598 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7599 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007600 return ERR_PTR(-ENOMEM);
7601
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007602 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7603 drm_mode_copy(&pipe_config->requested_mode, mode);
7604
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007605 plane_bpp = pipe_config_set_bpp(crtc, fb, pipe_config);
7606 if (plane_bpp < 0)
7607 goto fail;
7608
Daniel Vetter7758a112012-07-08 19:40:39 +02007609 /* Pass our mode to the connectors and the CRTC to give them a chance to
7610 * adjust it according to limitations or connector properties, and also
7611 * a chance to reject the mode entirely.
7612 */
7613 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7614 base.head) {
7615
7616 if (&encoder->new_crtc->base != crtc)
7617 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007618
7619 if (encoder->compute_config) {
7620 if (!(encoder->compute_config(encoder, pipe_config))) {
7621 DRM_DEBUG_KMS("Encoder config failure\n");
7622 goto fail;
7623 }
7624
7625 continue;
7626 }
7627
Daniel Vetter7758a112012-07-08 19:40:39 +02007628 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007629 if (!(encoder_funcs->mode_fixup(&encoder->base,
7630 &pipe_config->requested_mode,
7631 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007632 DRM_DEBUG_KMS("Encoder fixup failed\n");
7633 goto fail;
7634 }
7635 }
7636
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007637 if (!(intel_crtc_compute_config(crtc, pipe_config))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007638 DRM_DEBUG_KMS("CRTC fixup failed\n");
7639 goto fail;
7640 }
7641 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7642
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007643 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7644 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7645 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7646
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007647 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007648fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007649 kfree(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +02007650 return ERR_PTR(-EINVAL);
7651}
7652
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007653/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7654 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7655static void
7656intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7657 unsigned *prepare_pipes, unsigned *disable_pipes)
7658{
7659 struct intel_crtc *intel_crtc;
7660 struct drm_device *dev = crtc->dev;
7661 struct intel_encoder *encoder;
7662 struct intel_connector *connector;
7663 struct drm_crtc *tmp_crtc;
7664
7665 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7666
7667 /* Check which crtcs have changed outputs connected to them, these need
7668 * to be part of the prepare_pipes mask. We don't (yet) support global
7669 * modeset across multiple crtcs, so modeset_pipes will only have one
7670 * bit set at most. */
7671 list_for_each_entry(connector, &dev->mode_config.connector_list,
7672 base.head) {
7673 if (connector->base.encoder == &connector->new_encoder->base)
7674 continue;
7675
7676 if (connector->base.encoder) {
7677 tmp_crtc = connector->base.encoder->crtc;
7678
7679 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7680 }
7681
7682 if (connector->new_encoder)
7683 *prepare_pipes |=
7684 1 << connector->new_encoder->new_crtc->pipe;
7685 }
7686
7687 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7688 base.head) {
7689 if (encoder->base.crtc == &encoder->new_crtc->base)
7690 continue;
7691
7692 if (encoder->base.crtc) {
7693 tmp_crtc = encoder->base.crtc;
7694
7695 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7696 }
7697
7698 if (encoder->new_crtc)
7699 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7700 }
7701
7702 /* Check for any pipes that will be fully disabled ... */
7703 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7704 base.head) {
7705 bool used = false;
7706
7707 /* Don't try to disable disabled crtcs. */
7708 if (!intel_crtc->base.enabled)
7709 continue;
7710
7711 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7712 base.head) {
7713 if (encoder->new_crtc == intel_crtc)
7714 used = true;
7715 }
7716
7717 if (!used)
7718 *disable_pipes |= 1 << intel_crtc->pipe;
7719 }
7720
7721
7722 /* set_mode is also used to update properties on life display pipes. */
7723 intel_crtc = to_intel_crtc(crtc);
7724 if (crtc->enabled)
7725 *prepare_pipes |= 1 << intel_crtc->pipe;
7726
Daniel Vetterb6c51642013-04-12 18:48:43 +02007727 /*
7728 * For simplicity do a full modeset on any pipe where the output routing
7729 * changed. We could be more clever, but that would require us to be
7730 * more careful with calling the relevant encoder->mode_set functions.
7731 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007732 if (*prepare_pipes)
7733 *modeset_pipes = *prepare_pipes;
7734
7735 /* ... and mask these out. */
7736 *modeset_pipes &= ~(*disable_pipes);
7737 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02007738
7739 /*
7740 * HACK: We don't (yet) fully support global modesets. intel_set_config
7741 * obies this rule, but the modeset restore mode of
7742 * intel_modeset_setup_hw_state does not.
7743 */
7744 *modeset_pipes &= 1 << intel_crtc->pipe;
7745 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02007746
7747 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7748 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007749}
7750
Daniel Vetterea9d7582012-07-10 10:42:52 +02007751static bool intel_crtc_in_use(struct drm_crtc *crtc)
7752{
7753 struct drm_encoder *encoder;
7754 struct drm_device *dev = crtc->dev;
7755
7756 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7757 if (encoder->crtc == crtc)
7758 return true;
7759
7760 return false;
7761}
7762
7763static void
7764intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7765{
7766 struct intel_encoder *intel_encoder;
7767 struct intel_crtc *intel_crtc;
7768 struct drm_connector *connector;
7769
7770 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7771 base.head) {
7772 if (!intel_encoder->base.crtc)
7773 continue;
7774
7775 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7776
7777 if (prepare_pipes & (1 << intel_crtc->pipe))
7778 intel_encoder->connectors_active = false;
7779 }
7780
7781 intel_modeset_commit_output_state(dev);
7782
7783 /* Update computed state. */
7784 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7785 base.head) {
7786 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7787 }
7788
7789 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7790 if (!connector->encoder || !connector->encoder->crtc)
7791 continue;
7792
7793 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7794
7795 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007796 struct drm_property *dpms_property =
7797 dev->mode_config.dpms_property;
7798
Daniel Vetterea9d7582012-07-10 10:42:52 +02007799 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05007800 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02007801 dpms_property,
7802 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007803
7804 intel_encoder = to_intel_encoder(connector->encoder);
7805 intel_encoder->connectors_active = true;
7806 }
7807 }
7808
7809}
7810
Daniel Vetter25c5b262012-07-08 22:08:04 +02007811#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7812 list_for_each_entry((intel_crtc), \
7813 &(dev)->mode_config.crtc_list, \
7814 base.head) \
7815 if (mask & (1 <<(intel_crtc)->pipe)) \
7816
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007817static bool
7818intel_pipe_config_compare(struct intel_crtc_config *current_config,
7819 struct intel_crtc_config *pipe_config)
7820{
Daniel Vetter88adfff2013-03-28 10:42:01 +01007821 if (current_config->has_pch_encoder != pipe_config->has_pch_encoder) {
7822 DRM_ERROR("mismatch in has_pch_encoder "
7823 "(expected %i, found %i)\n",
7824 current_config->has_pch_encoder,
7825 pipe_config->has_pch_encoder);
7826 return false;
7827 }
7828
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007829 return true;
7830}
7831
Daniel Vetterb9805142012-08-31 17:37:33 +02007832void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007833intel_modeset_check_state(struct drm_device *dev)
7834{
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007835 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007836 struct intel_crtc *crtc;
7837 struct intel_encoder *encoder;
7838 struct intel_connector *connector;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007839 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007840
7841 list_for_each_entry(connector, &dev->mode_config.connector_list,
7842 base.head) {
7843 /* This also checks the encoder/connector hw state with the
7844 * ->get_hw_state callbacks. */
7845 intel_connector_check_state(connector);
7846
7847 WARN(&connector->new_encoder->base != connector->base.encoder,
7848 "connector's staged encoder doesn't match current encoder\n");
7849 }
7850
7851 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7852 base.head) {
7853 bool enabled = false;
7854 bool active = false;
7855 enum pipe pipe, tracked_pipe;
7856
7857 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
7858 encoder->base.base.id,
7859 drm_get_encoder_name(&encoder->base));
7860
7861 WARN(&encoder->new_crtc->base != encoder->base.crtc,
7862 "encoder's stage crtc doesn't match current crtc\n");
7863 WARN(encoder->connectors_active && !encoder->base.crtc,
7864 "encoder's active_connectors set, but no crtc\n");
7865
7866 list_for_each_entry(connector, &dev->mode_config.connector_list,
7867 base.head) {
7868 if (connector->base.encoder != &encoder->base)
7869 continue;
7870 enabled = true;
7871 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
7872 active = true;
7873 }
7874 WARN(!!encoder->base.crtc != enabled,
7875 "encoder's enabled state mismatch "
7876 "(expected %i, found %i)\n",
7877 !!encoder->base.crtc, enabled);
7878 WARN(active && !encoder->base.crtc,
7879 "active encoder with no crtc\n");
7880
7881 WARN(encoder->connectors_active != active,
7882 "encoder's computed active state doesn't match tracked active state "
7883 "(expected %i, found %i)\n", active, encoder->connectors_active);
7884
7885 active = encoder->get_hw_state(encoder, &pipe);
7886 WARN(active != encoder->connectors_active,
7887 "encoder's hw state doesn't match sw tracking "
7888 "(expected %i, found %i)\n",
7889 encoder->connectors_active, active);
7890
7891 if (!encoder->base.crtc)
7892 continue;
7893
7894 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
7895 WARN(active && pipe != tracked_pipe,
7896 "active encoder's pipe doesn't match"
7897 "(expected %i, found %i)\n",
7898 tracked_pipe, pipe);
7899
7900 }
7901
7902 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
7903 base.head) {
7904 bool enabled = false;
7905 bool active = false;
7906
7907 DRM_DEBUG_KMS("[CRTC:%d]\n",
7908 crtc->base.base.id);
7909
7910 WARN(crtc->active && !crtc->base.enabled,
7911 "active crtc, but not enabled in sw tracking\n");
7912
7913 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7914 base.head) {
7915 if (encoder->base.crtc != &crtc->base)
7916 continue;
7917 enabled = true;
7918 if (encoder->connectors_active)
7919 active = true;
7920 }
7921 WARN(active != crtc->active,
7922 "crtc's computed active state doesn't match tracked active state "
7923 "(expected %i, found %i)\n", active, crtc->active);
7924 WARN(enabled != crtc->base.enabled,
7925 "crtc's computed enabled state doesn't match tracked enabled state "
7926 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
7927
Daniel Vetter88adfff2013-03-28 10:42:01 +01007928 memset(&pipe_config, 0, sizeof(pipe_config));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007929 active = dev_priv->display.get_pipe_config(crtc,
7930 &pipe_config);
7931 WARN(crtc->active != active,
7932 "crtc active state doesn't match with hw state "
7933 "(expected %i, found %i)\n", crtc->active, active);
7934
7935 WARN(active &&
7936 !intel_pipe_config_compare(&crtc->config, &pipe_config),
7937 "pipe state doesn't match!\n");
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007938 }
7939}
7940
Daniel Vetterf30da182013-04-11 20:22:50 +02007941static int __intel_set_mode(struct drm_crtc *crtc,
7942 struct drm_display_mode *mode,
7943 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02007944{
7945 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02007946 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007947 struct drm_display_mode *saved_mode, *saved_hwmode;
7948 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007949 struct intel_crtc *intel_crtc;
7950 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007951 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02007952
Tim Gardner3ac18232012-12-07 07:54:26 -07007953 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007954 if (!saved_mode)
7955 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07007956 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02007957
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007958 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02007959 &prepare_pipes, &disable_pipes);
7960
Tim Gardner3ac18232012-12-07 07:54:26 -07007961 *saved_hwmode = crtc->hwmode;
7962 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007963
Daniel Vetter25c5b262012-07-08 22:08:04 +02007964 /* Hack: Because we don't (yet) support global modeset on multiple
7965 * crtcs, we don't keep track of the new mode for more than one crtc.
7966 * Hence simply check whether any bit is set in modeset_pipes in all the
7967 * pieces of code that are not yet converted to deal with mutliple crtcs
7968 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007969 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007970 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007971 if (IS_ERR(pipe_config)) {
7972 ret = PTR_ERR(pipe_config);
7973 pipe_config = NULL;
7974
Tim Gardner3ac18232012-12-07 07:54:26 -07007975 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007976 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007977 }
7978
Daniel Vetter460da9162013-03-27 00:44:51 +01007979 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
7980 intel_crtc_disable(&intel_crtc->base);
7981
Daniel Vetterea9d7582012-07-10 10:42:52 +02007982 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
7983 if (intel_crtc->base.enabled)
7984 dev_priv->display.crtc_disable(&intel_crtc->base);
7985 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007986
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02007987 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
7988 * to set it here already despite that we pass it down the callchain.
7989 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007990 if (modeset_pipes) {
Daniel Vetter3b117c82013-04-17 20:15:07 +02007991 enum transcoder tmp = to_intel_crtc(crtc)->config.cpu_transcoder;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007992 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007993 /* mode_set/enable/disable functions rely on a correct pipe
7994 * config. */
7995 to_intel_crtc(crtc)->config = *pipe_config;
Daniel Vetter3b117c82013-04-17 20:15:07 +02007996 to_intel_crtc(crtc)->config.cpu_transcoder = tmp;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007997 }
Daniel Vetter7758a112012-07-08 19:40:39 +02007998
Daniel Vetterea9d7582012-07-10 10:42:52 +02007999 /* Only after disabling all output pipelines that will be changed can we
8000 * update the the output configuration. */
8001 intel_modeset_update_state(dev, prepare_pipes);
8002
Daniel Vetter47fab732012-10-26 10:58:18 +02008003 if (dev_priv->display.modeset_global_resources)
8004 dev_priv->display.modeset_global_resources(dev);
8005
Daniel Vettera6778b32012-07-02 09:56:42 +02008006 /* Set up the DPLL and any encoders state that needs to adjust or depend
8007 * on the DPLL.
8008 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008009 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008010 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008011 x, y, fb);
8012 if (ret)
8013 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008014 }
8015
8016 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008017 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8018 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008019
Daniel Vetter25c5b262012-07-08 22:08:04 +02008020 if (modeset_pipes) {
8021 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008022 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008023
Daniel Vetter25c5b262012-07-08 22:08:04 +02008024 /* Calculate and store various constants which
8025 * are later needed by vblank and swap-completion
8026 * timestamping. They are derived from true hwmode.
8027 */
8028 drm_calc_timestamping_constants(crtc);
8029 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008030
8031 /* FIXME: add subpixel order */
8032done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008033 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008034 crtc->hwmode = *saved_hwmode;
8035 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008036 }
8037
Tim Gardner3ac18232012-12-07 07:54:26 -07008038out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008039 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008040 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008041 return ret;
8042}
8043
Daniel Vetterf30da182013-04-11 20:22:50 +02008044int intel_set_mode(struct drm_crtc *crtc,
8045 struct drm_display_mode *mode,
8046 int x, int y, struct drm_framebuffer *fb)
8047{
8048 int ret;
8049
8050 ret = __intel_set_mode(crtc, mode, x, y, fb);
8051
8052 if (ret == 0)
8053 intel_modeset_check_state(crtc->dev);
8054
8055 return ret;
8056}
8057
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008058void intel_crtc_restore_mode(struct drm_crtc *crtc)
8059{
8060 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8061}
8062
Daniel Vetter25c5b262012-07-08 22:08:04 +02008063#undef for_each_intel_crtc_masked
8064
Daniel Vetterd9e55602012-07-04 22:16:09 +02008065static void intel_set_config_free(struct intel_set_config *config)
8066{
8067 if (!config)
8068 return;
8069
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008070 kfree(config->save_connector_encoders);
8071 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008072 kfree(config);
8073}
8074
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008075static int intel_set_config_save_state(struct drm_device *dev,
8076 struct intel_set_config *config)
8077{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008078 struct drm_encoder *encoder;
8079 struct drm_connector *connector;
8080 int count;
8081
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008082 config->save_encoder_crtcs =
8083 kcalloc(dev->mode_config.num_encoder,
8084 sizeof(struct drm_crtc *), GFP_KERNEL);
8085 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008086 return -ENOMEM;
8087
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008088 config->save_connector_encoders =
8089 kcalloc(dev->mode_config.num_connector,
8090 sizeof(struct drm_encoder *), GFP_KERNEL);
8091 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008092 return -ENOMEM;
8093
8094 /* Copy data. Note that driver private data is not affected.
8095 * Should anything bad happen only the expected state is
8096 * restored, not the drivers personal bookkeeping.
8097 */
8098 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008099 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008100 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008101 }
8102
8103 count = 0;
8104 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008105 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008106 }
8107
8108 return 0;
8109}
8110
8111static void intel_set_config_restore_state(struct drm_device *dev,
8112 struct intel_set_config *config)
8113{
Daniel Vetter9a935852012-07-05 22:34:27 +02008114 struct intel_encoder *encoder;
8115 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008116 int count;
8117
8118 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008119 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8120 encoder->new_crtc =
8121 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008122 }
8123
8124 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008125 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8126 connector->new_encoder =
8127 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008128 }
8129}
8130
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008131static void
8132intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8133 struct intel_set_config *config)
8134{
8135
8136 /* We should be able to check here if the fb has the same properties
8137 * and then just flip_or_move it */
8138 if (set->crtc->fb != set->fb) {
8139 /* If we have no fb then treat it as a full mode set */
8140 if (set->crtc->fb == NULL) {
8141 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8142 config->mode_changed = true;
8143 } else if (set->fb == NULL) {
8144 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008145 } else if (set->fb->pixel_format !=
8146 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008147 config->mode_changed = true;
8148 } else
8149 config->fb_changed = true;
8150 }
8151
Daniel Vetter835c5872012-07-10 18:11:08 +02008152 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008153 config->fb_changed = true;
8154
8155 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8156 DRM_DEBUG_KMS("modes are different, full mode set\n");
8157 drm_mode_debug_printmodeline(&set->crtc->mode);
8158 drm_mode_debug_printmodeline(set->mode);
8159 config->mode_changed = true;
8160 }
8161}
8162
Daniel Vetter2e431052012-07-04 22:42:15 +02008163static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008164intel_modeset_stage_output_state(struct drm_device *dev,
8165 struct drm_mode_set *set,
8166 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008167{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008168 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008169 struct intel_connector *connector;
8170 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008171 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008172
Damien Lespiau9abdda72013-02-13 13:29:23 +00008173 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008174 * of connectors. For paranoia, double-check this. */
8175 WARN_ON(!set->fb && (set->num_connectors != 0));
8176 WARN_ON(set->fb && (set->num_connectors == 0));
8177
Daniel Vetter50f56112012-07-02 09:35:43 +02008178 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008179 list_for_each_entry(connector, &dev->mode_config.connector_list,
8180 base.head) {
8181 /* Otherwise traverse passed in connector list and get encoders
8182 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008183 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008184 if (set->connectors[ro] == &connector->base) {
8185 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008186 break;
8187 }
8188 }
8189
Daniel Vetter9a935852012-07-05 22:34:27 +02008190 /* If we disable the crtc, disable all its connectors. Also, if
8191 * the connector is on the changing crtc but not on the new
8192 * connector list, disable it. */
8193 if ((!set->fb || ro == set->num_connectors) &&
8194 connector->base.encoder &&
8195 connector->base.encoder->crtc == set->crtc) {
8196 connector->new_encoder = NULL;
8197
8198 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8199 connector->base.base.id,
8200 drm_get_connector_name(&connector->base));
8201 }
8202
8203
8204 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008205 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008206 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008207 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008208 }
8209 /* connector->new_encoder is now updated for all connectors. */
8210
8211 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008212 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008213 list_for_each_entry(connector, &dev->mode_config.connector_list,
8214 base.head) {
8215 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008216 continue;
8217
Daniel Vetter9a935852012-07-05 22:34:27 +02008218 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008219
8220 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008221 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008222 new_crtc = set->crtc;
8223 }
8224
8225 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008226 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8227 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008228 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008229 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008230 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8231
8232 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8233 connector->base.base.id,
8234 drm_get_connector_name(&connector->base),
8235 new_crtc->base.id);
8236 }
8237
8238 /* Check for any encoders that needs to be disabled. */
8239 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8240 base.head) {
8241 list_for_each_entry(connector,
8242 &dev->mode_config.connector_list,
8243 base.head) {
8244 if (connector->new_encoder == encoder) {
8245 WARN_ON(!connector->new_encoder->new_crtc);
8246
8247 goto next_encoder;
8248 }
8249 }
8250 encoder->new_crtc = NULL;
8251next_encoder:
8252 /* Only now check for crtc changes so we don't miss encoders
8253 * that will be disabled. */
8254 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008255 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008256 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008257 }
8258 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008259 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008260
Daniel Vetter2e431052012-07-04 22:42:15 +02008261 return 0;
8262}
8263
8264static int intel_crtc_set_config(struct drm_mode_set *set)
8265{
8266 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008267 struct drm_mode_set save_set;
8268 struct intel_set_config *config;
8269 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008270
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008271 BUG_ON(!set);
8272 BUG_ON(!set->crtc);
8273 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008274
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008275 /* Enforce sane interface api - has been abused by the fb helper. */
8276 BUG_ON(!set->mode && set->fb);
8277 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008278
Daniel Vetter2e431052012-07-04 22:42:15 +02008279 if (set->fb) {
8280 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8281 set->crtc->base.id, set->fb->base.id,
8282 (int)set->num_connectors, set->x, set->y);
8283 } else {
8284 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008285 }
8286
8287 dev = set->crtc->dev;
8288
8289 ret = -ENOMEM;
8290 config = kzalloc(sizeof(*config), GFP_KERNEL);
8291 if (!config)
8292 goto out_config;
8293
8294 ret = intel_set_config_save_state(dev, config);
8295 if (ret)
8296 goto out_config;
8297
8298 save_set.crtc = set->crtc;
8299 save_set.mode = &set->crtc->mode;
8300 save_set.x = set->crtc->x;
8301 save_set.y = set->crtc->y;
8302 save_set.fb = set->crtc->fb;
8303
8304 /* Compute whether we need a full modeset, only an fb base update or no
8305 * change at all. In the future we might also check whether only the
8306 * mode changed, e.g. for LVDS where we only change the panel fitter in
8307 * such cases. */
8308 intel_set_config_compute_mode_changes(set, config);
8309
Daniel Vetter9a935852012-07-05 22:34:27 +02008310 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008311 if (ret)
8312 goto fail;
8313
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008314 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008315 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008316 DRM_DEBUG_KMS("attempting to set mode from"
8317 " userspace\n");
8318 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008319 }
8320
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008321 ret = intel_set_mode(set->crtc, set->mode,
8322 set->x, set->y, set->fb);
8323 if (ret) {
8324 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8325 set->crtc->base.id, ret);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008326 goto fail;
8327 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008328 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008329 intel_crtc_wait_for_pending_flips(set->crtc);
8330
Daniel Vetter4f660f42012-07-02 09:47:37 +02008331 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008332 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008333 }
8334
Daniel Vetterd9e55602012-07-04 22:16:09 +02008335 intel_set_config_free(config);
8336
Daniel Vetter50f56112012-07-02 09:35:43 +02008337 return 0;
8338
8339fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008340 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008341
8342 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008343 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008344 intel_set_mode(save_set.crtc, save_set.mode,
8345 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008346 DRM_ERROR("failed to restore config after modeset failure\n");
8347
Daniel Vetterd9e55602012-07-04 22:16:09 +02008348out_config:
8349 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008350 return ret;
8351}
8352
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008353static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008354 .cursor_set = intel_crtc_cursor_set,
8355 .cursor_move = intel_crtc_cursor_move,
8356 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008357 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008358 .destroy = intel_crtc_destroy,
8359 .page_flip = intel_crtc_page_flip,
8360};
8361
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008362static void intel_cpu_pll_init(struct drm_device *dev)
8363{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008364 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008365 intel_ddi_pll_init(dev);
8366}
8367
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008368static void intel_pch_pll_init(struct drm_device *dev)
8369{
8370 drm_i915_private_t *dev_priv = dev->dev_private;
8371 int i;
8372
8373 if (dev_priv->num_pch_pll == 0) {
8374 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8375 return;
8376 }
8377
8378 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8379 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8380 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8381 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8382 }
8383}
8384
Hannes Ederb358d0a2008-12-18 21:18:47 +01008385static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008386{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008387 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008388 struct intel_crtc *intel_crtc;
8389 int i;
8390
8391 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8392 if (intel_crtc == NULL)
8393 return;
8394
8395 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8396
8397 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008398 for (i = 0; i < 256; i++) {
8399 intel_crtc->lut_r[i] = i;
8400 intel_crtc->lut_g[i] = i;
8401 intel_crtc->lut_b[i] = i;
8402 }
8403
Jesse Barnes80824002009-09-10 15:28:06 -07008404 /* Swap pipes & planes for FBC on pre-965 */
8405 intel_crtc->pipe = pipe;
8406 intel_crtc->plane = pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02008407 intel_crtc->config.cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008408 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008409 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008410 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008411 }
8412
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008413 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8414 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8415 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8416 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8417
Jesse Barnes79e53942008-11-07 14:24:08 -08008418 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008419}
8420
Carl Worth08d7b3d2009-04-29 14:43:54 -07008421int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008422 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008423{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008424 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008425 struct drm_mode_object *drmmode_obj;
8426 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008427
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008428 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8429 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008430
Daniel Vetterc05422d2009-08-11 16:05:30 +02008431 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8432 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008433
Daniel Vetterc05422d2009-08-11 16:05:30 +02008434 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008435 DRM_ERROR("no such CRTC id\n");
8436 return -EINVAL;
8437 }
8438
Daniel Vetterc05422d2009-08-11 16:05:30 +02008439 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8440 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008441
Daniel Vetterc05422d2009-08-11 16:05:30 +02008442 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008443}
8444
Daniel Vetter66a92782012-07-12 20:08:18 +02008445static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008446{
Daniel Vetter66a92782012-07-12 20:08:18 +02008447 struct drm_device *dev = encoder->base.dev;
8448 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008449 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008450 int entry = 0;
8451
Daniel Vetter66a92782012-07-12 20:08:18 +02008452 list_for_each_entry(source_encoder,
8453 &dev->mode_config.encoder_list, base.head) {
8454
8455 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008456 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008457
8458 /* Intel hw has only one MUX where enocoders could be cloned. */
8459 if (encoder->cloneable && source_encoder->cloneable)
8460 index_mask |= (1 << entry);
8461
Jesse Barnes79e53942008-11-07 14:24:08 -08008462 entry++;
8463 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008464
Jesse Barnes79e53942008-11-07 14:24:08 -08008465 return index_mask;
8466}
8467
Chris Wilson4d302442010-12-14 19:21:29 +00008468static bool has_edp_a(struct drm_device *dev)
8469{
8470 struct drm_i915_private *dev_priv = dev->dev_private;
8471
8472 if (!IS_MOBILE(dev))
8473 return false;
8474
8475 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8476 return false;
8477
8478 if (IS_GEN5(dev) &&
8479 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8480 return false;
8481
8482 return true;
8483}
8484
Jesse Barnes79e53942008-11-07 14:24:08 -08008485static void intel_setup_outputs(struct drm_device *dev)
8486{
Eric Anholt725e30a2009-01-22 13:01:02 -08008487 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008488 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008489 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008490 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008491
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008492 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008493 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8494 /* disable the panel fitter on everything but LVDS */
8495 I915_WRITE(PFIT_CONTROL, 0);
8496 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008497
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008498 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008499 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008500
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008501 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008502 int found;
8503
8504 /* Haswell uses DDI functions to detect digital outputs */
8505 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8506 /* DDI A only supports eDP */
8507 if (found)
8508 intel_ddi_init(dev, PORT_A);
8509
8510 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8511 * register */
8512 found = I915_READ(SFUSE_STRAP);
8513
8514 if (found & SFUSE_STRAP_DDIB_DETECTED)
8515 intel_ddi_init(dev, PORT_B);
8516 if (found & SFUSE_STRAP_DDIC_DETECTED)
8517 intel_ddi_init(dev, PORT_C);
8518 if (found & SFUSE_STRAP_DDID_DETECTED)
8519 intel_ddi_init(dev, PORT_D);
8520 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008521 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008522 dpd_is_edp = intel_dpd_is_edp(dev);
8523
8524 if (has_edp_a(dev))
8525 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008526
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008527 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008528 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008529 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008530 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008531 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008532 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008533 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008534 }
8535
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008536 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008537 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008538
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008539 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008540 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008541
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008542 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008543 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008544
Daniel Vetter270b3042012-10-27 15:52:05 +02008545 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008546 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008547 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308548 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008549 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8550 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308551
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008552 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03008553 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
8554 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008555 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8556 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008557 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08008558 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008559 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008560
Paulo Zanonie2debe92013-02-18 19:00:27 -03008561 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008562 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008563 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008564 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8565 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008566 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008567 }
Ma Ling27185ae2009-08-24 13:50:23 +08008568
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008569 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8570 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008571 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008572 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008573 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008574
8575 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008576
Paulo Zanonie2debe92013-02-18 19:00:27 -03008577 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008578 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008579 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008580 }
Ma Ling27185ae2009-08-24 13:50:23 +08008581
Paulo Zanonie2debe92013-02-18 19:00:27 -03008582 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008583
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008584 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8585 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008586 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008587 }
8588 if (SUPPORTS_INTEGRATED_DP(dev)) {
8589 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008590 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008591 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008592 }
Ma Ling27185ae2009-08-24 13:50:23 +08008593
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008594 if (SUPPORTS_INTEGRATED_DP(dev) &&
8595 (I915_READ(DP_D) & DP_DETECTED)) {
8596 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008597 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008598 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008599 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008600 intel_dvo_init(dev);
8601
Zhenyu Wang103a1962009-11-27 11:44:36 +08008602 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008603 intel_tv_init(dev);
8604
Chris Wilson4ef69c72010-09-09 15:14:28 +01008605 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8606 encoder->base.possible_crtcs = encoder->crtc_mask;
8607 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008608 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008609 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008610
Paulo Zanonidde86e22012-12-01 12:04:25 -02008611 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008612
8613 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008614}
8615
8616static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8617{
8618 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008619
8620 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008621 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008622
8623 kfree(intel_fb);
8624}
8625
8626static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008627 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008628 unsigned int *handle)
8629{
8630 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008631 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008632
Chris Wilson05394f32010-11-08 19:18:58 +00008633 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008634}
8635
8636static const struct drm_framebuffer_funcs intel_fb_funcs = {
8637 .destroy = intel_user_framebuffer_destroy,
8638 .create_handle = intel_user_framebuffer_create_handle,
8639};
8640
Dave Airlie38651672010-03-30 05:34:13 +00008641int intel_framebuffer_init(struct drm_device *dev,
8642 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008643 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008644 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008645{
Jesse Barnes79e53942008-11-07 14:24:08 -08008646 int ret;
8647
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008648 if (obj->tiling_mode == I915_TILING_Y) {
8649 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01008650 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008651 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008652
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008653 if (mode_cmd->pitches[0] & 63) {
8654 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
8655 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01008656 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008657 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008658
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008659 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008660 if (mode_cmd->pitches[0] > 32768) {
8661 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
8662 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008663 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008664 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008665
8666 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008667 mode_cmd->pitches[0] != obj->stride) {
8668 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
8669 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008670 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008671 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008672
Ville Syrjälä57779d02012-10-31 17:50:14 +02008673 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008674 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008675 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008676 case DRM_FORMAT_RGB565:
8677 case DRM_FORMAT_XRGB8888:
8678 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008679 break;
8680 case DRM_FORMAT_XRGB1555:
8681 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008682 if (INTEL_INFO(dev)->gen > 3) {
8683 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008684 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008685 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02008686 break;
8687 case DRM_FORMAT_XBGR8888:
8688 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008689 case DRM_FORMAT_XRGB2101010:
8690 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008691 case DRM_FORMAT_XBGR2101010:
8692 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008693 if (INTEL_INFO(dev)->gen < 4) {
8694 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008695 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008696 }
Jesse Barnesb5626742011-06-24 12:19:27 -07008697 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008698 case DRM_FORMAT_YUYV:
8699 case DRM_FORMAT_UYVY:
8700 case DRM_FORMAT_YVYU:
8701 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008702 if (INTEL_INFO(dev)->gen < 5) {
8703 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008704 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008705 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008706 break;
8707 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008708 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008709 return -EINVAL;
8710 }
8711
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008712 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8713 if (mode_cmd->offsets[0] != 0)
8714 return -EINVAL;
8715
Daniel Vetterc7d73f62012-12-13 23:38:38 +01008716 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
8717 intel_fb->obj = obj;
8718
Jesse Barnes79e53942008-11-07 14:24:08 -08008719 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8720 if (ret) {
8721 DRM_ERROR("framebuffer init failed %d\n", ret);
8722 return ret;
8723 }
8724
Jesse Barnes79e53942008-11-07 14:24:08 -08008725 return 0;
8726}
8727
Jesse Barnes79e53942008-11-07 14:24:08 -08008728static struct drm_framebuffer *
8729intel_user_framebuffer_create(struct drm_device *dev,
8730 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008731 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008732{
Chris Wilson05394f32010-11-08 19:18:58 +00008733 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008734
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008735 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8736 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008737 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008738 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008739
Chris Wilsond2dff872011-04-19 08:36:26 +01008740 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008741}
8742
Jesse Barnes79e53942008-11-07 14:24:08 -08008743static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008744 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008745 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008746};
8747
Jesse Barnese70236a2009-09-21 10:42:27 -07008748/* Set up chip specific display functions */
8749static void intel_init_display(struct drm_device *dev)
8750{
8751 struct drm_i915_private *dev_priv = dev->dev_private;
8752
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008753 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008754 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008755 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008756 dev_priv->display.crtc_enable = haswell_crtc_enable;
8757 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008758 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008759 dev_priv->display.update_plane = ironlake_update_plane;
8760 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008761 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07008762 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008763 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8764 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008765 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008766 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008767 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008768 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07008769 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008770 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8771 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008772 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008773 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008774 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008775
Jesse Barnese70236a2009-09-21 10:42:27 -07008776 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07008777 if (IS_VALLEYVIEW(dev))
8778 dev_priv->display.get_display_clock_speed =
8779 valleyview_get_display_clock_speed;
8780 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008781 dev_priv->display.get_display_clock_speed =
8782 i945_get_display_clock_speed;
8783 else if (IS_I915G(dev))
8784 dev_priv->display.get_display_clock_speed =
8785 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008786 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008787 dev_priv->display.get_display_clock_speed =
8788 i9xx_misc_get_display_clock_speed;
8789 else if (IS_I915GM(dev))
8790 dev_priv->display.get_display_clock_speed =
8791 i915gm_get_display_clock_speed;
8792 else if (IS_I865G(dev))
8793 dev_priv->display.get_display_clock_speed =
8794 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008795 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008796 dev_priv->display.get_display_clock_speed =
8797 i855_get_display_clock_speed;
8798 else /* 852, 830 */
8799 dev_priv->display.get_display_clock_speed =
8800 i830_get_display_clock_speed;
8801
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008802 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008803 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008804 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008805 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008806 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008807 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008808 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008809 } else if (IS_IVYBRIDGE(dev)) {
8810 /* FIXME: detect B0+ stepping and use auto training */
8811 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008812 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02008813 dev_priv->display.modeset_global_resources =
8814 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03008815 } else if (IS_HASWELL(dev)) {
8816 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08008817 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02008818 dev_priv->display.modeset_global_resources =
8819 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02008820 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07008821 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008822 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008823 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008824
8825 /* Default just returns -ENODEV to indicate unsupported */
8826 dev_priv->display.queue_flip = intel_default_queue_flip;
8827
8828 switch (INTEL_INFO(dev)->gen) {
8829 case 2:
8830 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8831 break;
8832
8833 case 3:
8834 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8835 break;
8836
8837 case 4:
8838 case 5:
8839 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8840 break;
8841
8842 case 6:
8843 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8844 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008845 case 7:
8846 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8847 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008848 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008849}
8850
Jesse Barnesb690e962010-07-19 13:53:12 -07008851/*
8852 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8853 * resume, or other times. This quirk makes sure that's the case for
8854 * affected systems.
8855 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008856static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008857{
8858 struct drm_i915_private *dev_priv = dev->dev_private;
8859
8860 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008861 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008862}
8863
Keith Packard435793d2011-07-12 14:56:22 -07008864/*
8865 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8866 */
8867static void quirk_ssc_force_disable(struct drm_device *dev)
8868{
8869 struct drm_i915_private *dev_priv = dev->dev_private;
8870 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008871 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07008872}
8873
Carsten Emde4dca20e2012-03-15 15:56:26 +01008874/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01008875 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
8876 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01008877 */
8878static void quirk_invert_brightness(struct drm_device *dev)
8879{
8880 struct drm_i915_private *dev_priv = dev->dev_private;
8881 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008882 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008883}
8884
8885struct intel_quirk {
8886 int device;
8887 int subsystem_vendor;
8888 int subsystem_device;
8889 void (*hook)(struct drm_device *dev);
8890};
8891
Egbert Eich5f85f1762012-10-14 15:46:38 +02008892/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
8893struct intel_dmi_quirk {
8894 void (*hook)(struct drm_device *dev);
8895 const struct dmi_system_id (*dmi_id_list)[];
8896};
8897
8898static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
8899{
8900 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
8901 return 1;
8902}
8903
8904static const struct intel_dmi_quirk intel_dmi_quirks[] = {
8905 {
8906 .dmi_id_list = &(const struct dmi_system_id[]) {
8907 {
8908 .callback = intel_dmi_reverse_brightness,
8909 .ident = "NCR Corporation",
8910 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
8911 DMI_MATCH(DMI_PRODUCT_NAME, ""),
8912 },
8913 },
8914 { } /* terminating entry */
8915 },
8916 .hook = quirk_invert_brightness,
8917 },
8918};
8919
Ben Widawskyc43b5632012-04-16 14:07:40 -07008920static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07008921 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008922 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008923
Jesse Barnesb690e962010-07-19 13:53:12 -07008924 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8925 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8926
Jesse Barnesb690e962010-07-19 13:53:12 -07008927 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8928 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8929
Daniel Vetterccd0d362012-10-10 23:13:59 +02008930 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07008931 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02008932 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008933
8934 /* Lenovo U160 cannot use SSC on LVDS */
8935 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008936
8937 /* Sony Vaio Y cannot use SSC on LVDS */
8938 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01008939
8940 /* Acer Aspire 5734Z must invert backlight brightness */
8941 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02008942
8943 /* Acer/eMachines G725 */
8944 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02008945
8946 /* Acer/eMachines e725 */
8947 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02008948
8949 /* Acer/Packard Bell NCL20 */
8950 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01008951
8952 /* Acer Aspire 4736Z */
8953 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07008954};
8955
8956static void intel_init_quirks(struct drm_device *dev)
8957{
8958 struct pci_dev *d = dev->pdev;
8959 int i;
8960
8961 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8962 struct intel_quirk *q = &intel_quirks[i];
8963
8964 if (d->device == q->device &&
8965 (d->subsystem_vendor == q->subsystem_vendor ||
8966 q->subsystem_vendor == PCI_ANY_ID) &&
8967 (d->subsystem_device == q->subsystem_device ||
8968 q->subsystem_device == PCI_ANY_ID))
8969 q->hook(dev);
8970 }
Egbert Eich5f85f1762012-10-14 15:46:38 +02008971 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
8972 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
8973 intel_dmi_quirks[i].hook(dev);
8974 }
Jesse Barnesb690e962010-07-19 13:53:12 -07008975}
8976
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008977/* Disable the VGA plane that we never use */
8978static void i915_disable_vga(struct drm_device *dev)
8979{
8980 struct drm_i915_private *dev_priv = dev->dev_private;
8981 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02008982 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008983
8984 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07008985 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008986 sr1 = inb(VGA_SR_DATA);
8987 outb(sr1 | 1<<5, VGA_SR_DATA);
8988 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8989 udelay(300);
8990
8991 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8992 POSTING_READ(vga_reg);
8993}
8994
Daniel Vetterf8175862012-04-10 15:50:11 +02008995void intel_modeset_init_hw(struct drm_device *dev)
8996{
Paulo Zanonifa42e232013-01-25 16:59:11 -02008997 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03008998
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03008999 intel_prepare_ddi(dev);
9000
Daniel Vetterf8175862012-04-10 15:50:11 +02009001 intel_init_clock_gating(dev);
9002
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009003 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009004 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009005 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009006}
9007
Jesse Barnes79e53942008-11-07 14:24:08 -08009008void intel_modeset_init(struct drm_device *dev)
9009{
Jesse Barnes652c3932009-08-17 13:31:43 -07009010 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009011 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009012
9013 drm_mode_config_init(dev);
9014
9015 dev->mode_config.min_width = 0;
9016 dev->mode_config.min_height = 0;
9017
Dave Airlie019d96c2011-09-29 16:20:42 +01009018 dev->mode_config.preferred_depth = 24;
9019 dev->mode_config.prefer_shadow = 1;
9020
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009021 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009022
Jesse Barnesb690e962010-07-19 13:53:12 -07009023 intel_init_quirks(dev);
9024
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009025 intel_init_pm(dev);
9026
Ben Widawskye3c74752013-04-05 13:12:39 -07009027 if (INTEL_INFO(dev)->num_pipes == 0)
9028 return;
9029
Jesse Barnese70236a2009-09-21 10:42:27 -07009030 intel_init_display(dev);
9031
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009032 if (IS_GEN2(dev)) {
9033 dev->mode_config.max_width = 2048;
9034 dev->mode_config.max_height = 2048;
9035 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009036 dev->mode_config.max_width = 4096;
9037 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009038 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009039 dev->mode_config.max_width = 8192;
9040 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009041 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009042 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009043
Zhao Yakui28c97732009-10-09 11:39:41 +08009044 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009045 INTEL_INFO(dev)->num_pipes,
9046 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009047
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009048 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009049 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009050 for (j = 0; j < dev_priv->num_plane; j++) {
9051 ret = intel_plane_init(dev, i, j);
9052 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009053 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9054 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009055 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009056 }
9057
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009058 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009059 intel_pch_pll_init(dev);
9060
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009061 /* Just disable it once at startup */
9062 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009063 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009064
9065 /* Just in case the BIOS is doing something questionable. */
9066 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009067}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009068
Daniel Vetter24929352012-07-02 20:28:59 +02009069static void
9070intel_connector_break_all_links(struct intel_connector *connector)
9071{
9072 connector->base.dpms = DRM_MODE_DPMS_OFF;
9073 connector->base.encoder = NULL;
9074 connector->encoder->connectors_active = false;
9075 connector->encoder->base.crtc = NULL;
9076}
9077
Daniel Vetter7fad7982012-07-04 17:51:47 +02009078static void intel_enable_pipe_a(struct drm_device *dev)
9079{
9080 struct intel_connector *connector;
9081 struct drm_connector *crt = NULL;
9082 struct intel_load_detect_pipe load_detect_temp;
9083
9084 /* We can't just switch on the pipe A, we need to set things up with a
9085 * proper mode and output configuration. As a gross hack, enable pipe A
9086 * by enabling the load detect pipe once. */
9087 list_for_each_entry(connector,
9088 &dev->mode_config.connector_list,
9089 base.head) {
9090 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9091 crt = &connector->base;
9092 break;
9093 }
9094 }
9095
9096 if (!crt)
9097 return;
9098
9099 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9100 intel_release_load_detect_pipe(crt, &load_detect_temp);
9101
9102
9103}
9104
Daniel Vetterfa555832012-10-10 23:14:00 +02009105static bool
9106intel_check_plane_mapping(struct intel_crtc *crtc)
9107{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009108 struct drm_device *dev = crtc->base.dev;
9109 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009110 u32 reg, val;
9111
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009112 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009113 return true;
9114
9115 reg = DSPCNTR(!crtc->plane);
9116 val = I915_READ(reg);
9117
9118 if ((val & DISPLAY_PLANE_ENABLE) &&
9119 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9120 return false;
9121
9122 return true;
9123}
9124
Daniel Vetter24929352012-07-02 20:28:59 +02009125static void intel_sanitize_crtc(struct intel_crtc *crtc)
9126{
9127 struct drm_device *dev = crtc->base.dev;
9128 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009129 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009130
Daniel Vetter24929352012-07-02 20:28:59 +02009131 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009132 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009133 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9134
9135 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009136 * disable the crtc (and hence change the state) if it is wrong. Note
9137 * that gen4+ has a fixed plane -> pipe mapping. */
9138 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009139 struct intel_connector *connector;
9140 bool plane;
9141
Daniel Vetter24929352012-07-02 20:28:59 +02009142 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9143 crtc->base.base.id);
9144
9145 /* Pipe has the wrong plane attached and the plane is active.
9146 * Temporarily change the plane mapping and disable everything
9147 * ... */
9148 plane = crtc->plane;
9149 crtc->plane = !plane;
9150 dev_priv->display.crtc_disable(&crtc->base);
9151 crtc->plane = plane;
9152
9153 /* ... and break all links. */
9154 list_for_each_entry(connector, &dev->mode_config.connector_list,
9155 base.head) {
9156 if (connector->encoder->base.crtc != &crtc->base)
9157 continue;
9158
9159 intel_connector_break_all_links(connector);
9160 }
9161
9162 WARN_ON(crtc->active);
9163 crtc->base.enabled = false;
9164 }
Daniel Vetter24929352012-07-02 20:28:59 +02009165
Daniel Vetter7fad7982012-07-04 17:51:47 +02009166 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9167 crtc->pipe == PIPE_A && !crtc->active) {
9168 /* BIOS forgot to enable pipe A, this mostly happens after
9169 * resume. Force-enable the pipe to fix this, the update_dpms
9170 * call below we restore the pipe to the right state, but leave
9171 * the required bits on. */
9172 intel_enable_pipe_a(dev);
9173 }
9174
Daniel Vetter24929352012-07-02 20:28:59 +02009175 /* Adjust the state of the output pipe according to whether we
9176 * have active connectors/encoders. */
9177 intel_crtc_update_dpms(&crtc->base);
9178
9179 if (crtc->active != crtc->base.enabled) {
9180 struct intel_encoder *encoder;
9181
9182 /* This can happen either due to bugs in the get_hw_state
9183 * functions or because the pipe is force-enabled due to the
9184 * pipe A quirk. */
9185 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9186 crtc->base.base.id,
9187 crtc->base.enabled ? "enabled" : "disabled",
9188 crtc->active ? "enabled" : "disabled");
9189
9190 crtc->base.enabled = crtc->active;
9191
9192 /* Because we only establish the connector -> encoder ->
9193 * crtc links if something is active, this means the
9194 * crtc is now deactivated. Break the links. connector
9195 * -> encoder links are only establish when things are
9196 * actually up, hence no need to break them. */
9197 WARN_ON(crtc->active);
9198
9199 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9200 WARN_ON(encoder->connectors_active);
9201 encoder->base.crtc = NULL;
9202 }
9203 }
9204}
9205
9206static void intel_sanitize_encoder(struct intel_encoder *encoder)
9207{
9208 struct intel_connector *connector;
9209 struct drm_device *dev = encoder->base.dev;
9210
9211 /* We need to check both for a crtc link (meaning that the
9212 * encoder is active and trying to read from a pipe) and the
9213 * pipe itself being active. */
9214 bool has_active_crtc = encoder->base.crtc &&
9215 to_intel_crtc(encoder->base.crtc)->active;
9216
9217 if (encoder->connectors_active && !has_active_crtc) {
9218 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9219 encoder->base.base.id,
9220 drm_get_encoder_name(&encoder->base));
9221
9222 /* Connector is active, but has no active pipe. This is
9223 * fallout from our resume register restoring. Disable
9224 * the encoder manually again. */
9225 if (encoder->base.crtc) {
9226 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9227 encoder->base.base.id,
9228 drm_get_encoder_name(&encoder->base));
9229 encoder->disable(encoder);
9230 }
9231
9232 /* Inconsistent output/port/pipe state happens presumably due to
9233 * a bug in one of the get_hw_state functions. Or someplace else
9234 * in our code, like the register restore mess on resume. Clamp
9235 * things to off as a safer default. */
9236 list_for_each_entry(connector,
9237 &dev->mode_config.connector_list,
9238 base.head) {
9239 if (connector->encoder != encoder)
9240 continue;
9241
9242 intel_connector_break_all_links(connector);
9243 }
9244 }
9245 /* Enabled encoders without active connectors will be fixed in
9246 * the crtc fixup. */
9247}
9248
Daniel Vetter44cec742013-01-25 17:53:21 +01009249void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009250{
9251 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009252 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009253
9254 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9255 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009256 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009257 }
9258}
9259
Daniel Vetter24929352012-07-02 20:28:59 +02009260/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9261 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009262void intel_modeset_setup_hw_state(struct drm_device *dev,
9263 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009264{
9265 struct drm_i915_private *dev_priv = dev->dev_private;
9266 enum pipe pipe;
9267 u32 tmp;
Jesse Barnesb5644d02013-03-26 13:25:27 -07009268 struct drm_plane *plane;
Daniel Vetter24929352012-07-02 20:28:59 +02009269 struct intel_crtc *crtc;
9270 struct intel_encoder *encoder;
9271 struct intel_connector *connector;
9272
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009273 if (HAS_DDI(dev)) {
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009274 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9275
9276 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9277 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9278 case TRANS_DDI_EDP_INPUT_A_ON:
9279 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9280 pipe = PIPE_A;
9281 break;
9282 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9283 pipe = PIPE_B;
9284 break;
9285 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9286 pipe = PIPE_C;
9287 break;
Damien Lespiauaaa148e2013-03-07 15:30:26 +00009288 default:
9289 /* A bogus value has been programmed, disable
9290 * the transcoder */
9291 WARN(1, "Bogus eDP source %08x\n", tmp);
9292 intel_ddi_disable_transcoder_func(dev_priv,
9293 TRANSCODER_EDP);
9294 goto setup_pipes;
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009295 }
9296
9297 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Daniel Vetter3b117c82013-04-17 20:15:07 +02009298 crtc->config.cpu_transcoder = TRANSCODER_EDP;
Paulo Zanonie28d54c2012-10-24 16:09:25 -02009299
9300 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
9301 pipe_name(pipe));
9302 }
9303 }
9304
Damien Lespiauaaa148e2013-03-07 15:30:26 +00009305setup_pipes:
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009306 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9307 base.head) {
Daniel Vetter3b117c82013-04-17 20:15:07 +02009308 enum transcoder tmp = crtc->config.cpu_transcoder;
Daniel Vetter88adfff2013-03-28 10:42:01 +01009309 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009310 crtc->config.cpu_transcoder = tmp;
9311
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009312 crtc->active = dev_priv->display.get_pipe_config(crtc,
9313 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009314
9315 crtc->base.enabled = crtc->active;
9316
9317 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9318 crtc->base.base.id,
9319 crtc->active ? "enabled" : "disabled");
9320 }
9321
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009322 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009323 intel_ddi_setup_hw_pll_state(dev);
9324
Daniel Vetter24929352012-07-02 20:28:59 +02009325 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9326 base.head) {
9327 pipe = 0;
9328
9329 if (encoder->get_hw_state(encoder, &pipe)) {
9330 encoder->base.crtc =
9331 dev_priv->pipe_to_crtc_mapping[pipe];
9332 } else {
9333 encoder->base.crtc = NULL;
9334 }
9335
9336 encoder->connectors_active = false;
9337 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9338 encoder->base.base.id,
9339 drm_get_encoder_name(&encoder->base),
9340 encoder->base.crtc ? "enabled" : "disabled",
9341 pipe);
9342 }
9343
9344 list_for_each_entry(connector, &dev->mode_config.connector_list,
9345 base.head) {
9346 if (connector->get_hw_state(connector)) {
9347 connector->base.dpms = DRM_MODE_DPMS_ON;
9348 connector->encoder->connectors_active = true;
9349 connector->base.encoder = &connector->encoder->base;
9350 } else {
9351 connector->base.dpms = DRM_MODE_DPMS_OFF;
9352 connector->base.encoder = NULL;
9353 }
9354 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9355 connector->base.base.id,
9356 drm_get_connector_name(&connector->base),
9357 connector->base.encoder ? "enabled" : "disabled");
9358 }
9359
9360 /* HW state is read out, now we need to sanitize this mess. */
9361 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9362 base.head) {
9363 intel_sanitize_encoder(encoder);
9364 }
9365
9366 for_each_pipe(pipe) {
9367 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9368 intel_sanitize_crtc(crtc);
9369 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009370
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009371 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009372 /*
9373 * We need to use raw interfaces for restoring state to avoid
9374 * checking (bogus) intermediate states.
9375 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009376 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009377 struct drm_crtc *crtc =
9378 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009379
9380 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9381 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009382 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009383 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9384 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009385
9386 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009387 } else {
9388 intel_modeset_update_staged_output_state(dev);
9389 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009390
9391 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009392
9393 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009394}
9395
9396void intel_modeset_gem_init(struct drm_device *dev)
9397{
Chris Wilson1833b132012-05-09 11:56:28 +01009398 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009399
9400 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009401
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009402 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009403}
9404
9405void intel_modeset_cleanup(struct drm_device *dev)
9406{
Jesse Barnes652c3932009-08-17 13:31:43 -07009407 struct drm_i915_private *dev_priv = dev->dev_private;
9408 struct drm_crtc *crtc;
9409 struct intel_crtc *intel_crtc;
9410
Keith Packardf87ea762010-10-03 19:36:26 -07009411 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009412 mutex_lock(&dev->struct_mutex);
9413
Jesse Barnes723bfd72010-10-07 16:01:13 -07009414 intel_unregister_dsm_handler();
9415
9416
Jesse Barnes652c3932009-08-17 13:31:43 -07009417 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9418 /* Skip inactive CRTCs */
9419 if (!crtc->fb)
9420 continue;
9421
9422 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009423 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009424 }
9425
Chris Wilson973d04f2011-07-08 12:22:37 +01009426 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009427
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009428 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009429
Daniel Vetter930ebb42012-06-29 23:32:16 +02009430 ironlake_teardown_rc6(dev);
9431
Jesse Barnes57f350b2012-03-28 13:39:25 -07009432 if (IS_VALLEYVIEW(dev))
9433 vlv_init_dpio(dev);
9434
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009435 mutex_unlock(&dev->struct_mutex);
9436
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009437 /* Disable the irq before mode object teardown, for the irq might
9438 * enqueue unpin/hotplug work. */
9439 drm_irq_uninstall(dev);
9440 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02009441 cancel_work_sync(&dev_priv->rps.work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009442
Chris Wilson1630fe72011-07-08 12:22:42 +01009443 /* flush any delayed tasks or pending work */
9444 flush_scheduled_work();
9445
Jani Nikuladc652f92013-04-12 15:18:38 +03009446 /* destroy backlight, if any, before the connectors */
9447 intel_panel_destroy_backlight(dev);
9448
Jesse Barnes79e53942008-11-07 14:24:08 -08009449 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009450
9451 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009452}
9453
Dave Airlie28d52042009-09-21 14:33:58 +10009454/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009455 * Return which encoder is currently attached for connector.
9456 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009457struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009458{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009459 return &intel_attached_encoder(connector)->base;
9460}
Jesse Barnes79e53942008-11-07 14:24:08 -08009461
Chris Wilsondf0e9242010-09-09 16:20:55 +01009462void intel_connector_attach_encoder(struct intel_connector *connector,
9463 struct intel_encoder *encoder)
9464{
9465 connector->encoder = encoder;
9466 drm_mode_connector_attach_encoder(&connector->base,
9467 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009468}
Dave Airlie28d52042009-09-21 14:33:58 +10009469
9470/*
9471 * set vga decode state - true == enable VGA decode
9472 */
9473int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9474{
9475 struct drm_i915_private *dev_priv = dev->dev_private;
9476 u16 gmch_ctrl;
9477
9478 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9479 if (state)
9480 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9481 else
9482 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9483 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9484 return 0;
9485}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009486
9487#ifdef CONFIG_DEBUG_FS
9488#include <linux/seq_file.h>
9489
9490struct intel_display_error_state {
9491 struct intel_cursor_error_state {
9492 u32 control;
9493 u32 position;
9494 u32 base;
9495 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009496 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009497
9498 struct intel_pipe_error_state {
9499 u32 conf;
9500 u32 source;
9501
9502 u32 htotal;
9503 u32 hblank;
9504 u32 hsync;
9505 u32 vtotal;
9506 u32 vblank;
9507 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009508 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009509
9510 struct intel_plane_error_state {
9511 u32 control;
9512 u32 stride;
9513 u32 size;
9514 u32 pos;
9515 u32 addr;
9516 u32 surface;
9517 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009518 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009519};
9520
9521struct intel_display_error_state *
9522intel_display_capture_error_state(struct drm_device *dev)
9523{
Akshay Joshi0206e352011-08-16 15:34:10 -04009524 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009525 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009526 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009527 int i;
9528
9529 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9530 if (error == NULL)
9531 return NULL;
9532
Damien Lespiau52331302012-08-15 19:23:25 +01009533 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009534 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9535
Paulo Zanonia18c4c32013-03-06 20:03:12 -03009536 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
9537 error->cursor[i].control = I915_READ(CURCNTR(i));
9538 error->cursor[i].position = I915_READ(CURPOS(i));
9539 error->cursor[i].base = I915_READ(CURBASE(i));
9540 } else {
9541 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
9542 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
9543 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
9544 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009545
9546 error->plane[i].control = I915_READ(DSPCNTR(i));
9547 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009548 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009549 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009550 error->plane[i].pos = I915_READ(DSPPOS(i));
9551 }
Paulo Zanonica291362013-03-06 20:03:14 -03009552 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9553 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009554 if (INTEL_INFO(dev)->gen >= 4) {
9555 error->plane[i].surface = I915_READ(DSPSURF(i));
9556 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9557 }
9558
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009559 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009560 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009561 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9562 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9563 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9564 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9565 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9566 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009567 }
9568
9569 return error;
9570}
9571
9572void
9573intel_display_print_error_state(struct seq_file *m,
9574 struct drm_device *dev,
9575 struct intel_display_error_state *error)
9576{
9577 int i;
9578
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009579 seq_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Damien Lespiau52331302012-08-15 19:23:25 +01009580 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009581 seq_printf(m, "Pipe [%d]:\n", i);
9582 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9583 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9584 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9585 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9586 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9587 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9588 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9589 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9590
9591 seq_printf(m, "Plane [%d]:\n", i);
9592 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9593 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009594 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009595 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009596 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9597 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -03009598 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Paulo Zanonica291362013-03-06 20:03:14 -03009599 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009600 if (INTEL_INFO(dev)->gen >= 4) {
9601 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9602 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9603 }
9604
9605 seq_printf(m, "Cursor [%d]:\n", i);
9606 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9607 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9608 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9609 }
9610}
9611#endif