blob: 4bb52da3ace9d8e111a6569745bb5b57711d54e6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
Mengdong Linb8dfc4622012-08-23 17:32:30 +080049#include <linux/pm_runtime.h>
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -050050#include <linux/clocksource.h>
51#include <linux/time.h>
52
Takashi Iwai27fe48d92011-09-28 17:16:09 +020053#ifdef CONFIG_X86
54/* for snoop control */
55#include <asm/pgtable.h>
56#include <asm/cacheflush.h>
57#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#include <sound/core.h>
59#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020060#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020061#include <linux/vga_switcheroo.h>
Takashi Iwai4918cda2012-08-09 12:33:28 +020062#include <linux/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070063#include "hda_codec.h"
64
65
Takashi Iwai5aba4f82008-01-07 15:16:37 +010066static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
67static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103068static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010069static char *model[SNDRV_CARDS];
Takashi Iwai1dac6692012-09-13 14:59:47 +020070static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020071static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010072static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010073static int probe_only[SNDRV_CARDS];
David Henningsson26a6cb62012-10-09 15:04:21 +020074static int jackpoll_ms[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103075static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020076static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020077#ifdef CONFIG_SND_HDA_PATCH_LOADER
78static char *patch[SNDRV_CARDS];
79#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010080#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +020081static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010082 CONFIG_SND_HDA_INPUT_BEEP_MODE};
83#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010087module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010089module_param_array(enable, bool, NULL, 0444);
90MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
91module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070092MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010093module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020094MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwai1dac6692012-09-13 14:59:47 +020095 "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020096module_param_array(bdl_pos_adj, int, NULL, 0644);
97MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010098module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010099MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +0100100module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +0100101MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
David Henningsson26a6cb62012-10-09 15:04:21 +0200102module_param_array(jackpoll_ms, int, NULL, 0444);
103MODULE_PARM_DESC(jackpoll_ms, "Ms between polling for jack events (default = 0, using unsol events only)");
Takashi Iwai27346162006-01-12 18:28:44 +0100104module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200105MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
106 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +0100107module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100108MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200109#ifdef CONFIG_SND_HDA_PATCH_LOADER
110module_param_array(patch, charp, NULL, 0444);
111MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
112#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100113#ifdef CONFIG_SND_HDA_INPUT_BEEP
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200114module_param_array(beep_mode, bool, NULL, 0444);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100115MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
Takashi Iwai0920c9b2012-07-03 16:58:48 +0200116 "(0=off, 1=on) (default=1).");
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100117#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100118
Takashi Iwai83012a72012-08-24 18:38:08 +0200119#ifdef CONFIG_PM
Takashi Iwai65fcd412012-08-14 17:13:32 +0200120static int param_set_xint(const char *val, const struct kernel_param *kp);
121static struct kernel_param_ops param_ops_xint = {
122 .set = param_set_xint,
123 .get = param_get_int,
124};
125#define param_check_xint param_check_int
126
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100127static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200128module_param(power_save, xint, 0644);
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100129MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
130 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131
Takashi Iwaidee1b662007-08-13 16:10:30 +0200132/* reset the HD-audio controller in power save mode.
133 * this may give more power-saving, but will take longer time to
134 * wake up.
135 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030136static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200137module_param(power_save_controller, bool, 0644);
138MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
Takashi Iwai83012a72012-08-24 18:38:08 +0200139#endif /* CONFIG_PM */
Takashi Iwaidee1b662007-08-13 16:10:30 +0200140
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100141static int align_buffer_size = -1;
142module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500143MODULE_PARM_DESC(align_buffer_size,
144 "Force buffer and period sizes to be multiple of 128 bytes.");
145
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200146#ifdef CONFIG_X86
147static bool hda_snoop = true;
148module_param_named(snoop, hda_snoop, bool, 0444);
149MODULE_PARM_DESC(snoop, "Enable/disable snooping");
150#define azx_snoop(chip) (chip)->snoop
151#else
152#define hda_snoop true
153#define azx_snoop(chip) true
154#endif
155
156
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157MODULE_LICENSE("GPL");
158MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
159 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700160 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200161 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100162 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100163 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100164 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700165 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800166 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700167 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800168 "{Intel, LPT},"
James Ralston144dad92012-08-09 09:38:59 -0700169 "{Intel, LPT_LP},"
Wang Xingchaoe926f2c2012-06-13 10:23:51 +0800170 "{Intel, HPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700171 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100172 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200173 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200174 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200175 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200176 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200177 "{ATI, RS780},"
178 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100179 "{ATI, RV630},"
180 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100181 "{ATI, RV670},"
182 "{ATI, RV635},"
183 "{ATI, RV620},"
184 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200185 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200186 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200187 "{SiS, SIS966},"
188 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189MODULE_DESCRIPTION("Intel HDA driver");
190
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200191#ifdef CONFIG_SND_VERBOSE_PRINTK
192#define SFX /* nop */
193#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200195#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200196
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200197#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
198#ifdef CONFIG_SND_HDA_CODEC_HDMI
199#define SUPPORT_VGA_SWITCHEROO
200#endif
201#endif
202
203
Takashi Iwaicb53c622007-08-10 17:21:45 +0200204/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 * registers
206 */
207#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200208#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
209#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
210#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
211#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
212#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213#define ICH6_REG_VMIN 0x02
214#define ICH6_REG_VMAJ 0x03
215#define ICH6_REG_OUTPAY 0x04
216#define ICH6_REG_INPAY 0x06
217#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200218#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200219#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
220#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221#define ICH6_REG_WAKEEN 0x0c
222#define ICH6_REG_STATESTS 0x0e
223#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200224#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225#define ICH6_REG_INTCTL 0x20
226#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200227#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200228#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
229#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230#define ICH6_REG_CORBLBASE 0x40
231#define ICH6_REG_CORBUBASE 0x44
232#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200233#define ICH6_REG_CORBRP 0x4a
234#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200236#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
237#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200239#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240#define ICH6_REG_CORBSIZE 0x4e
241
242#define ICH6_REG_RIRBLBASE 0x50
243#define ICH6_REG_RIRBUBASE 0x54
244#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200245#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246#define ICH6_REG_RINTCNT 0x5a
247#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200248#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
249#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
250#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200252#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
253#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254#define ICH6_REG_RIRBSIZE 0x5e
255
256#define ICH6_REG_IC 0x60
257#define ICH6_REG_IR 0x64
258#define ICH6_REG_IRS 0x68
259#define ICH6_IRS_VALID (1<<1)
260#define ICH6_IRS_BUSY (1<<0)
261
262#define ICH6_REG_DPLBASE 0x70
263#define ICH6_REG_DPUBASE 0x74
264#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
265
266/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
267enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
268
269/* stream register offsets from stream base */
270#define ICH6_REG_SD_CTL 0x00
271#define ICH6_REG_SD_STS 0x03
272#define ICH6_REG_SD_LPIB 0x04
273#define ICH6_REG_SD_CBL 0x08
274#define ICH6_REG_SD_LVI 0x0c
275#define ICH6_REG_SD_FIFOW 0x0e
276#define ICH6_REG_SD_FIFOSIZE 0x10
277#define ICH6_REG_SD_FORMAT 0x12
278#define ICH6_REG_SD_BDLPL 0x18
279#define ICH6_REG_SD_BDLPU 0x1c
280
281/* PCI space */
282#define ICH6_PCIREG_TCSEL 0x44
283
284/*
285 * other constants
286 */
287
288/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200289/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200290#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200291#define ICH6_NUM_PLAYBACK 4
292
293/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200294#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200295#define ULI_NUM_PLAYBACK 6
296
Felix Kuehling778b6e12006-05-17 11:22:21 +0200297/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200298#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200299#define ATIHDMI_NUM_PLAYBACK 1
300
Kailang Yangf2690022008-05-27 11:44:55 +0200301/* TERA has 4 playback and 3 capture */
302#define TERA_NUM_CAPTURE 3
303#define TERA_NUM_PLAYBACK 4
304
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200305/* this number is statically defined for simplicity */
306#define MAX_AZX_DEV 16
307
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100309#define BDL_SIZE 4096
310#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
311#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312/* max buffer size - no h/w limit, you can increase as you like */
313#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
315/* RIRB int mask: overrun[2], response[0] */
316#define RIRB_INT_RESPONSE 0x01
317#define RIRB_INT_OVERRUN 0x04
318#define RIRB_INT_MASK 0x05
319
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200320/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800321#define AZX_MAX_CODECS 8
322#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800323#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324
325/* SD_CTL bits */
326#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
327#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100328#define SD_CTL_STRIPE (3 << 16) /* stripe control */
329#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
330#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
332#define SD_CTL_STREAM_TAG_SHIFT 20
333
334/* SD_CTL and SD_STS */
335#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
336#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
337#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200338#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
339 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
341/* SD_STS */
342#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
343
344/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200345#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
346#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
347#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349/* below are so far hardcoded - should read registers in future */
350#define ICH6_MAX_CORB_ENTRIES 256
351#define ICH6_MAX_RIRB_ENTRIES 256
352
Takashi Iwaic74db862005-05-12 14:26:27 +0200353/* position fix mode */
354enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200355 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200356 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200357 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200358 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100359 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200360};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
Frederick Lif5d40b32005-05-12 14:55:20 +0200362/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200363#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
364#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
365
Vinod Gda3fca22005-09-13 18:49:12 +0200366/* Defines for Nvidia HDA support */
367#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
368#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700369#define NVIDIA_HDA_ISTRM_COH 0x4d
370#define NVIDIA_HDA_OSTRM_COH 0x4c
371#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200372
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100373/* Defines for Intel SCH HDA snoop control */
374#define INTEL_SCH_HDA_DEVC 0x78
375#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
376
Joseph Chan0e153472008-08-26 14:38:03 +0200377/* Define IN stream 0 FIFO size offset in VIA controller */
378#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
379/* Define VIA HD Audio Device ID*/
380#define VIA_HDAC_DEVICE_ID 0x3288
381
Yang, Libinc4da29c2008-11-13 11:07:07 +0100382/* HD Audio class code */
383#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 */
387
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100388struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100389 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200390 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
Takashi Iwaid01ce992007-07-27 16:52:19 +0200392 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200393 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200394 unsigned int frags; /* number for period in the play buffer */
395 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200396 unsigned long start_wallclk; /* start + minimum wallclk */
397 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
Takashi Iwaid01ce992007-07-27 16:52:19 +0200399 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400
Takashi Iwaid01ce992007-07-27 16:52:19 +0200401 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402
403 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200404 struct snd_pcm_substream *substream; /* assigned substream,
405 * set in PCM open
406 */
407 unsigned int format_val; /* format value to be set in the
408 * controller and the codec
409 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 unsigned char stream_tag; /* assigned stream */
411 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200412 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
Pavel Machek927fc862006-08-31 17:03:43 +0200414 unsigned int opened :1;
415 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200416 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200417 /*
418 * For VIA:
419 * A flag to ensure DMA position is 0
420 * when link position is not greater than FIFO size
421 */
422 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200423 unsigned int wc_marked:1;
Takashi Iwai915bf292012-09-11 15:19:10 +0200424 unsigned int no_period_wakeup:1;
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -0500425
426 struct timecounter azx_tc;
427 struct cyclecounter azx_cc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428};
429
430/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100431struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 u32 *buf; /* CORB/RIRB buffer
433 * Each CORB entry is 4byte, RIRB is 8byte
434 */
435 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
436 /* for RIRB */
437 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800438 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
439 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440};
441
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100442struct azx_pcm {
443 struct azx *chip;
444 struct snd_pcm *pcm;
445 struct hda_codec *codec;
446 struct hda_pcm_stream *hinfo[2];
447 struct list_head list;
448};
449
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100450struct azx {
451 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200453 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200455 /* chip type specific */
456 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200457 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200458 int playback_streams;
459 int playback_index_offset;
460 int capture_streams;
461 int capture_index_offset;
462 int num_streams;
463
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 /* pci resources */
465 unsigned long addr;
466 void __iomem *remap_addr;
467 int irq;
468
469 /* locks */
470 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100471 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200473 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100474 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475
476 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100477 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
479 /* HD codec */
480 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100481 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100483 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
485 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100486 struct azx_rb corb;
487 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100489 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 struct snd_dma_buffer rb;
491 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200492
Takashi Iwai4918cda2012-08-09 12:33:28 +0200493#ifdef CONFIG_SND_HDA_PATCH_LOADER
494 const struct firmware *fw;
495#endif
496
Takashi Iwaic74db862005-05-12 14:26:27 +0200497 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200498 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200499 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200500 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200501 unsigned int initialized :1;
502 unsigned int single_cmd :1;
503 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200504 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200505 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100506 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200507 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100508 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200509 unsigned int region_requested:1;
510
511 /* VGA-switcheroo setup */
512 unsigned int use_vga_switcheroo:1;
Takashi Iwai128960a2012-10-12 17:28:18 +0200513 unsigned int vga_switcheroo_registered:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200514 unsigned int init_failed:1; /* delayed init failed */
515 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200516
517 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800518 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200519
520 /* for pending irqs */
521 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100522
523 /* reboot notifier (for mysterious hangup problem at power-down) */
524 struct notifier_block reboot_notifier;
Takashi Iwai65fcd412012-08-14 17:13:32 +0200525
526 /* card list (for power_save trigger) */
527 struct list_head list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528};
529
Takashi Iwai1a8506d2012-10-16 15:10:08 +0200530#define CREATE_TRACE_POINTS
531#include "hda_intel_trace.h"
532
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200533/* driver types */
534enum {
535 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800536 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100537 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200538 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200539 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800540 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200541 AZX_DRIVER_VIA,
542 AZX_DRIVER_SIS,
543 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200544 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200545 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200546 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200547 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100548 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200549 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200550};
551
Takashi Iwai9477c582011-05-25 09:11:37 +0200552/* driver quirks (capabilities) */
553/* bits 0-7 are used for indicating driver type */
554#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
555#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
556#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
557#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
558#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
559#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
560#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
561#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
562#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
563#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
564#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
565#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200566#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500567#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100568#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200569#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -0500570#define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +0100571#define AZX_DCAPS_PM_RUNTIME (1 << 26) /* runtime PM support */
572
573/* quirks for Intel PCH */
574#define AZX_DCAPS_INTEL_PCH \
575 (AZX_DCAPS_SCH_SNOOP | AZX_DCAPS_BUFSIZE | \
576 AZX_DCAPS_COUNT_LPIB_DELAY | AZX_DCAPS_PM_RUNTIME)
Takashi Iwai9477c582011-05-25 09:11:37 +0200577
578/* quirks for ATI SB / AMD Hudson */
579#define AZX_DCAPS_PRESET_ATI_SB \
580 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
581 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
582
583/* quirks for ATI/AMD HDMI */
584#define AZX_DCAPS_PRESET_ATI_HDMI \
585 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
586
587/* quirks for Nvidia */
588#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100589 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
590 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200591
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200592#define AZX_DCAPS_PRESET_CTHDA \
593 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
594
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200595/*
596 * VGA-switcher support
597 */
598#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwai5cb543d2012-08-09 13:49:23 +0200599#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
600#else
601#define use_vga_switcheroo(chip) 0
602#endif
603
604#if defined(SUPPORT_VGA_SWITCHEROO) || defined(CONFIG_SND_HDA_PATCH_LOADER)
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200605#define DELAYED_INIT_MARK
606#define DELAYED_INITDATA_MARK
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200607#else
608#define DELAYED_INIT_MARK __devinit
609#define DELAYED_INITDATA_MARK __devinitdata
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200610#endif
611
612static char *driver_short_names[] DELAYED_INITDATA_MARK = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200613 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800614 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100615 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200616 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200617 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800618 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200619 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
620 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200621 [AZX_DRIVER_ULI] = "HDA ULI M5461",
622 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200623 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200624 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200625 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100626 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200627};
628
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629/*
630 * macros for easy use
631 */
632#define azx_writel(chip,reg,value) \
633 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
634#define azx_readl(chip,reg) \
635 readl((chip)->remap_addr + ICH6_REG_##reg)
636#define azx_writew(chip,reg,value) \
637 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
638#define azx_readw(chip,reg) \
639 readw((chip)->remap_addr + ICH6_REG_##reg)
640#define azx_writeb(chip,reg,value) \
641 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
642#define azx_readb(chip,reg) \
643 readb((chip)->remap_addr + ICH6_REG_##reg)
644
645#define azx_sd_writel(dev,reg,value) \
646 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
647#define azx_sd_readl(dev,reg) \
648 readl((dev)->sd_addr + ICH6_REG_##reg)
649#define azx_sd_writew(dev,reg,value) \
650 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
651#define azx_sd_readw(dev,reg) \
652 readw((dev)->sd_addr + ICH6_REG_##reg)
653#define azx_sd_writeb(dev,reg,value) \
654 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
655#define azx_sd_readb(dev,reg) \
656 readb((dev)->sd_addr + ICH6_REG_##reg)
657
658/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100659#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200661#ifdef CONFIG_X86
662static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
663{
664 if (azx_snoop(chip))
665 return;
666 if (addr && size) {
667 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
668 if (on)
669 set_memory_wc((unsigned long)addr, pages);
670 else
671 set_memory_wb((unsigned long)addr, pages);
672 }
673}
674
675static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
676 bool on)
677{
678 __mark_pages_wc(chip, buf->area, buf->bytes, on);
679}
680static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
681 struct snd_pcm_runtime *runtime, bool on)
682{
683 if (azx_dev->wc_marked != on) {
684 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
685 azx_dev->wc_marked = on;
686 }
687}
688#else
689/* NOP for other archs */
690static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
691 bool on)
692{
693}
694static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
695 struct snd_pcm_runtime *runtime, bool on)
696{
697}
698#endif
699
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200700static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200701static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702/*
703 * Interface for HD codec
704 */
705
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706/*
707 * CORB / RIRB interface
708 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100709static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710{
711 int err;
712
713 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200714 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
715 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 PAGE_SIZE, &chip->rb);
717 if (err < 0) {
718 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
719 return err;
720 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200721 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 return 0;
723}
724
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100725static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800727 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 /* CORB set up */
729 chip->corb.addr = chip->rb.addr;
730 chip->corb.buf = (u32 *)chip->rb.area;
731 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200732 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200734 /* set the corb size to 256 entries (ULI requires explicitly) */
735 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 /* set the corb write pointer to 0 */
737 azx_writew(chip, CORBWP, 0);
738 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200739 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200741 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742
743 /* RIRB set up */
744 chip->rirb.addr = chip->rb.addr + 2048;
745 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800746 chip->rirb.wp = chip->rirb.rp = 0;
747 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200749 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200751 /* set the rirb size to 256 entries (ULI requires explicitly) */
752 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200754 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200756 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200757 azx_writew(chip, RINTCNT, 0xc0);
758 else
759 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800762 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763}
764
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100765static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800767 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 /* disable ringbuffer DMAs */
769 azx_writeb(chip, RIRBCTL, 0);
770 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800771 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772}
773
Wu Fengguangdeadff12009-08-01 18:45:16 +0800774static unsigned int azx_command_addr(u32 cmd)
775{
776 unsigned int addr = cmd >> 28;
777
778 if (addr >= AZX_MAX_CODECS) {
779 snd_BUG();
780 addr = 0;
781 }
782
783 return addr;
784}
785
786static unsigned int azx_response_addr(u32 res)
787{
788 unsigned int addr = res & 0xf;
789
790 if (addr >= AZX_MAX_CODECS) {
791 snd_BUG();
792 addr = 0;
793 }
794
795 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796}
797
798/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100799static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100801 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800802 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804
Wu Fengguangc32649f2009-08-01 18:48:12 +0800805 spin_lock_irq(&chip->reg_lock);
806
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 /* add command to corb */
808 wp = azx_readb(chip, CORBWP);
809 wp++;
810 wp %= ICH6_MAX_CORB_ENTRIES;
811
Wu Fengguangdeadff12009-08-01 18:45:16 +0800812 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 chip->corb.buf[wp] = cpu_to_le32(val);
814 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800815
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 spin_unlock_irq(&chip->reg_lock);
817
818 return 0;
819}
820
821#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
822
823/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100824static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825{
826 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800827 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 u32 res, res_ex;
829
830 wp = azx_readb(chip, RIRBWP);
831 if (wp == chip->rirb.wp)
832 return;
833 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800834
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 while (chip->rirb.rp != wp) {
836 chip->rirb.rp++;
837 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
838
839 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
840 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
841 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800842 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
844 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800845 else if (chip->rirb.cmds[addr]) {
846 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100847 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800848 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800849 } else
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200850 snd_printk(KERN_ERR SFX "%s: spurious response %#x:%#x, "
Wu Fengguange310bb02009-08-01 19:18:45 +0800851 "last cmd=%#08x\n",
Takashi Iwai9e3d3522012-10-17 08:39:37 +0200852 pci_name(chip->pci),
Wu Fengguange310bb02009-08-01 19:18:45 +0800853 res, res_ex,
854 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855 }
856}
857
858/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800859static unsigned int azx_rirb_get_response(struct hda_bus *bus,
860 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100862 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200863 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200864 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200865 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200867 again:
868 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200869
870 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200871 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200872 spin_lock_irq(&chip->reg_lock);
873 azx_update_rirb(chip);
874 spin_unlock_irq(&chip->reg_lock);
875 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800876 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100877 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100878 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200879
880 if (!do_poll)
881 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800882 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100883 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100884 if (time_after(jiffies, timeout))
885 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200886 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100887 msleep(2); /* temporary workaround */
888 else {
889 udelay(10);
890 cond_resched();
891 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100892 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200893
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200894 if (!chip->polling_mode && chip->poll_count < 2) {
895 snd_printdd(SFX "azx_get_response timeout, "
896 "polling the codec once: last cmd=0x%08x\n",
897 chip->last_cmd[addr]);
898 do_poll = 1;
899 chip->poll_count++;
900 goto again;
901 }
902
903
Takashi Iwai23c4a882009-10-30 13:21:49 +0100904 if (!chip->polling_mode) {
905 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
906 "switching to polling mode: last cmd=0x%08x\n",
907 chip->last_cmd[addr]);
908 chip->polling_mode = 1;
909 goto again;
910 }
911
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200912 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200913 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800914 "disabling MSI: last cmd=0x%08x\n",
915 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200916 free_irq(chip->irq, chip);
917 chip->irq = -1;
918 pci_disable_msi(chip->pci);
919 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100920 if (azx_acquire_irq(chip, 1) < 0) {
921 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200922 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100923 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200924 goto again;
925 }
926
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100927 if (chip->probing) {
928 /* If this critical timeout happens during the codec probing
929 * phase, this is likely an access to a non-existing codec
930 * slot. Better to return an error and reset the system.
931 */
932 return -1;
933 }
934
Takashi Iwai8dd78332009-06-02 01:16:07 +0200935 /* a fatal communication error; need either to reset or to fallback
936 * to the single_cmd mode
937 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100938 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200939 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200940 bus->response_reset = 1;
941 return -1; /* give a chance to retry */
942 }
943
944 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
945 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800946 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200947 chip->single_cmd = 1;
948 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100949 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200950 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100951 /* disable unsolicited responses */
952 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200953 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954}
955
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956/*
957 * Use the single immediate command instead of CORB/RIRB for simplicity
958 *
959 * Note: according to Intel, this is not preferred use. The command was
960 * intended for the BIOS only, and may get confused with unsolicited
961 * responses. So, we shouldn't use it for normal operation from the
962 * driver.
963 * I left the codes, however, for debugging/testing purposes.
964 */
965
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200966/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800967static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200968{
969 int timeout = 50;
970
971 while (timeout--) {
972 /* check IRV busy bit */
973 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
974 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800975 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200976 return 0;
977 }
978 udelay(1);
979 }
980 if (printk_ratelimit())
981 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
982 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800983 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200984 return -EIO;
985}
986
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100988static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100990 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800991 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 int timeout = 50;
993
Takashi Iwai8dd78332009-06-02 01:16:07 +0200994 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 while (timeout--) {
996 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200997 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200999 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1000 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001002 azx_writew(chip, IRS, azx_readw(chip, IRS) |
1003 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001004 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 }
1006 udelay(1);
1007 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +01001008 if (printk_ratelimit())
1009 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
1010 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 return -EIO;
1012}
1013
1014/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001015static unsigned int azx_single_get_response(struct hda_bus *bus,
1016 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001018 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +08001019 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020}
1021
Takashi Iwai111d3af2006-02-16 18:17:58 +01001022/*
1023 * The below are the main callbacks from hda_codec.
1024 *
1025 * They are just the skeleton to call sub-callbacks according to the
1026 * current setting of chip->single_cmd.
1027 */
1028
1029/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001030static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001031{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001032 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +02001033
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001034 if (chip->disabled)
1035 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +08001036 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001037 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001038 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001039 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001040 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001041}
1042
1043/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001044static unsigned int azx_get_response(struct hda_bus *bus,
1045 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001046{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001047 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001048 if (chip->disabled)
1049 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001050 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001051 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001052 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001053 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001054}
1055
Takashi Iwai83012a72012-08-24 18:38:08 +02001056#ifdef CONFIG_PM
Takashi Iwai68467f52012-08-28 09:14:29 -07001057static void azx_power_notify(struct hda_bus *bus, bool power_up);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001058#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001059
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001061static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062{
1063 int count;
1064
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001065 if (!full_reset)
1066 goto __skip;
1067
Danny Tholene8a7f132007-09-11 21:41:56 +02001068 /* clear STATESTS */
1069 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1070
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 /* reset controller */
1072 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1073
1074 count = 50;
1075 while (azx_readb(chip, GCTL) && --count)
1076 msleep(1);
1077
1078 /* delay for >= 100us for codec PLL to settle per spec
1079 * Rev 0.9 section 5.5.1
1080 */
1081 msleep(1);
1082
1083 /* Bring controller out of reset */
1084 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1085
1086 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +02001087 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 msleep(1);
1089
Pavel Machek927fc862006-08-31 17:03:43 +02001090 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 msleep(1);
1092
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001093 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001095 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001096 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097 return -EBUSY;
1098 }
1099
Matt41e2fce2005-07-04 17:49:55 +02001100 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001101 if (!chip->single_cmd)
1102 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1103 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001104
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001106 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001108 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 }
1110
1111 return 0;
1112}
1113
1114
1115/*
1116 * Lowlevel interface
1117 */
1118
1119/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001120static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121{
1122 /* enable controller CIE and GIE */
1123 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1124 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1125}
1126
1127/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001128static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129{
1130 int i;
1131
1132 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001133 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001134 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 azx_sd_writeb(azx_dev, SD_CTL,
1136 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1137 }
1138
1139 /* disable SIE for all streams */
1140 azx_writeb(chip, INTCTL, 0);
1141
1142 /* disable controller CIE and GIE */
1143 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1144 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1145}
1146
1147/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001148static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149{
1150 int i;
1151
1152 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001153 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001154 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1156 }
1157
1158 /* clear STATESTS */
1159 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1160
1161 /* clear rirb status */
1162 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1163
1164 /* clear int status */
1165 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1166}
1167
1168/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001169static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170{
Joseph Chan0e153472008-08-26 14:38:03 +02001171 /*
1172 * Before stream start, initialize parameter
1173 */
1174 azx_dev->insufficient = 1;
1175
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001177 azx_writel(chip, INTCTL,
1178 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 /* set DMA start and interrupt mask */
1180 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1181 SD_CTL_DMA_START | SD_INT_MASK);
1182}
1183
Takashi Iwai1dddab42009-03-18 15:15:37 +01001184/* stop DMA */
1185static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1188 ~(SD_CTL_DMA_START | SD_INT_MASK));
1189 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001190}
1191
1192/* stop a stream */
1193static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1194{
1195 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001197 azx_writel(chip, INTCTL,
1198 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199}
1200
1201
1202/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001203 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001205static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001207 if (chip->initialized)
1208 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209
1210 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001211 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212
1213 /* initialize interrupts */
1214 azx_int_clear(chip);
1215 azx_int_enable(chip);
1216
1217 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001218 if (!chip->single_cmd)
1219 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001221 /* program the position buffer */
1222 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001223 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001224
Takashi Iwaicb53c622007-08-10 17:21:45 +02001225 chip->initialized = 1;
1226}
1227
1228/*
1229 * initialize the PCI registers
1230 */
1231/* update bits in a PCI register byte */
1232static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1233 unsigned char mask, unsigned char val)
1234{
1235 unsigned char data;
1236
1237 pci_read_config_byte(pci, reg, &data);
1238 data &= ~mask;
1239 data |= (val & mask);
1240 pci_write_config_byte(pci, reg, data);
1241}
1242
1243static void azx_init_pci(struct azx *chip)
1244{
1245 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1246 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1247 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001248 * codecs.
1249 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001250 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001251 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001252 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001253 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001254 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001255
Takashi Iwai9477c582011-05-25 09:11:37 +02001256 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1257 * we need to enable snoop.
1258 */
1259 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001260 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001261 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001262 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1263 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001264 }
1265
1266 /* For NVIDIA HDA, enable snoop */
1267 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001268 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001269 update_pci_byte(chip->pci,
1270 NVIDIA_HDA_TRANSREG_ADDR,
1271 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001272 update_pci_byte(chip->pci,
1273 NVIDIA_HDA_ISTRM_COH,
1274 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1275 update_pci_byte(chip->pci,
1276 NVIDIA_HDA_OSTRM_COH,
1277 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001278 }
1279
1280 /* Enable SCH/PCH snoop if needed */
1281 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001282 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001283 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001284 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1285 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1286 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1287 if (!azx_snoop(chip))
1288 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1289 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001290 pci_read_config_word(chip->pci,
1291 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001292 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001293 snd_printdd(SFX "SCH snoop: %s\n",
1294 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1295 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001296 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297}
1298
1299
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001300static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1301
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302/*
1303 * interrupt handler
1304 */
David Howells7d12e782006-10-05 14:55:46 +01001305static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001307 struct azx *chip = dev_id;
1308 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001310 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001311 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312
Mengdong Linb8dfc4622012-08-23 17:32:30 +08001313#ifdef CONFIG_PM_RUNTIME
1314 if (chip->pci->dev.power.runtime_status != RPM_ACTIVE)
1315 return IRQ_NONE;
1316#endif
1317
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 spin_lock(&chip->reg_lock);
1319
Dan Carpenter60911062012-05-18 10:36:11 +03001320 if (chip->disabled) {
1321 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001322 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001323 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001324
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 status = azx_readl(chip, INTSTS);
1326 if (status == 0) {
1327 spin_unlock(&chip->reg_lock);
1328 return IRQ_NONE;
1329 }
1330
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001331 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 azx_dev = &chip->azx_dev[i];
1333 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001334 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001336 if (!azx_dev->substream || !azx_dev->running ||
1337 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001338 continue;
1339 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001340 ok = azx_position_ok(chip, azx_dev);
1341 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001342 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343 spin_unlock(&chip->reg_lock);
1344 snd_pcm_period_elapsed(azx_dev->substream);
1345 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001346 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001347 /* bogus IRQ, process it later */
1348 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001349 queue_work(chip->bus->workq,
1350 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 }
1352 }
1353 }
1354
1355 /* clear rirb int */
1356 status = azx_readb(chip, RIRBSTS);
1357 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001358 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001359 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001360 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001362 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1364 }
1365
1366#if 0
1367 /* clear state status int */
1368 if (azx_readb(chip, STATESTS) & 0x04)
1369 azx_writeb(chip, STATESTS, 0x04);
1370#endif
1371 spin_unlock(&chip->reg_lock);
1372
1373 return IRQ_HANDLED;
1374}
1375
1376
1377/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001378 * set up a BDL entry
1379 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001380static int setup_bdle(struct azx *chip,
1381 struct snd_pcm_substream *substream,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001382 struct azx_dev *azx_dev, u32 **bdlp,
1383 int ofs, int size, int with_ioc)
1384{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001385 u32 *bdl = *bdlp;
1386
1387 while (size > 0) {
1388 dma_addr_t addr;
1389 int chunk;
1390
1391 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1392 return -EINVAL;
1393
Takashi Iwai77a23f22008-08-21 13:00:13 +02001394 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001395 /* program the address field of the BDL entry */
1396 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001397 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001398 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001399 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001400 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1401 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1402 u32 remain = 0x1000 - (ofs & 0xfff);
1403 if (chunk > remain)
1404 chunk = remain;
1405 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001406 bdl[2] = cpu_to_le32(chunk);
1407 /* program the IOC to enable interrupt
1408 * only when the whole fragment is processed
1409 */
1410 size -= chunk;
1411 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1412 bdl += 4;
1413 azx_dev->frags++;
1414 ofs += chunk;
1415 }
1416 *bdlp = bdl;
1417 return ofs;
1418}
1419
1420/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 * set up BDL entries
1422 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001423static int azx_setup_periods(struct azx *chip,
1424 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001425 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001427 u32 *bdl;
1428 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001429 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430
1431 /* reset BDL address */
1432 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1433 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1434
Takashi Iwai97b71c92009-03-18 15:09:13 +01001435 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001436 periods = azx_dev->bufsize / period_bytes;
1437
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001439 bdl = (u32 *)azx_dev->bdl.area;
1440 ofs = 0;
1441 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001442 pos_adj = bdl_pos_adj[chip->dev_index];
Takashi Iwai915bf292012-09-11 15:19:10 +02001443 if (!azx_dev->no_period_wakeup && pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001444 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001445 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001446 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001447 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001448 pos_adj = pos_align;
1449 else
1450 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1451 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001452 pos_adj = frames_to_bytes(runtime, pos_adj);
1453 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001454 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001455 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001456 pos_adj = 0;
1457 } else {
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001458 ofs = setup_bdle(chip, substream, azx_dev,
Takashi Iwai915bf292012-09-11 15:19:10 +02001459 &bdl, ofs, pos_adj, true);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001460 if (ofs < 0)
1461 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001462 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001463 } else
1464 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001465 for (i = 0; i < periods; i++) {
1466 if (i == periods - 1 && pos_adj)
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001467 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001468 period_bytes - pos_adj, 0);
1469 else
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001470 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001471 period_bytes,
Takashi Iwai915bf292012-09-11 15:19:10 +02001472 !azx_dev->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001473 if (ofs < 0)
1474 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001476 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001477
1478 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001479 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001480 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001481 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482}
1483
Takashi Iwai1dddab42009-03-18 15:15:37 +01001484/* reset stream */
1485static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486{
1487 unsigned char val;
1488 int timeout;
1489
Takashi Iwai1dddab42009-03-18 15:15:37 +01001490 azx_stream_clear(chip, azx_dev);
1491
Takashi Iwaid01ce992007-07-27 16:52:19 +02001492 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1493 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494 udelay(3);
1495 timeout = 300;
1496 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1497 --timeout)
1498 ;
1499 val &= ~SD_CTL_STREAM_RESET;
1500 azx_sd_writeb(azx_dev, SD_CTL, val);
1501 udelay(3);
1502
1503 timeout = 300;
1504 /* waiting for hardware to report that the stream is out of reset */
1505 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1506 --timeout)
1507 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001508
1509 /* reset first position - may not be synced with hw at this time */
1510 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001511}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512
Takashi Iwai1dddab42009-03-18 15:15:37 +01001513/*
1514 * set up the SD for streaming
1515 */
1516static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1517{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001518 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001519 /* make sure the run bit is zero for SD */
1520 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001522 val = azx_sd_readl(azx_dev, SD_CTL);
1523 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1524 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1525 if (!azx_snoop(chip))
1526 val |= SD_CTL_TRAFFIC_PRIO;
1527 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
1529 /* program the length of samples in cyclic buffer */
1530 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1531
1532 /* program the stream format */
1533 /* this value needs to be the same as the one programmed */
1534 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1535
1536 /* program the stream LVI (last valid index) of the BDL */
1537 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1538
1539 /* program the BDL address */
1540 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001541 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001543 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001545 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001546 if (chip->position_fix[0] != POS_FIX_LPIB ||
1547 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001548 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1549 azx_writel(chip, DPLBASE,
1550 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1551 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001552
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001554 azx_sd_writel(azx_dev, SD_CTL,
1555 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556
1557 return 0;
1558}
1559
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001560/*
1561 * Probe the given codec address
1562 */
1563static int probe_codec(struct azx *chip, int addr)
1564{
1565 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1566 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1567 unsigned int res;
1568
Wu Fengguanga678cde2009-08-01 18:46:46 +08001569 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001570 chip->probing = 1;
1571 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001572 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001573 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001574 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001575 if (res == -1)
1576 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001577 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001578 return 0;
1579}
1580
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001581static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1582 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001583static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584
Takashi Iwai8dd78332009-06-02 01:16:07 +02001585static void azx_bus_reset(struct hda_bus *bus)
1586{
1587 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001588
1589 bus->in_reset = 1;
1590 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001591 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001592#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001593 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001594 struct azx_pcm *p;
1595 list_for_each_entry(p, &chip->pcm_list, list)
1596 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001597 snd_hda_suspend(chip->bus);
1598 snd_hda_resume(chip->bus);
1599 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001600#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001601 bus->in_reset = 0;
1602}
1603
David Henningsson26a6cb62012-10-09 15:04:21 +02001604static int get_jackpoll_interval(struct azx *chip)
1605{
1606 int i = jackpoll_ms[chip->dev_index];
1607 unsigned int j;
1608 if (i == 0)
1609 return 0;
1610 if (i < 50 || i > 60000)
1611 j = 0;
1612 else
1613 j = msecs_to_jiffies(i);
1614 if (j == 0)
1615 snd_printk(KERN_WARNING SFX
1616 "jackpoll_ms value out of range: %d\n", i);
1617 return j;
1618}
1619
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620/*
1621 * Codec initialization
1622 */
1623
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001624/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001625static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] DELAYED_INITDATA_MARK = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001626 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001627 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001628};
1629
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001630static int DELAYED_INIT_MARK azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631{
1632 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001633 int c, codecs, err;
1634 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635
1636 memset(&bus_temp, 0, sizeof(bus_temp));
1637 bus_temp.private_data = chip;
1638 bus_temp.modelname = model;
1639 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001640 bus_temp.ops.command = azx_send_cmd;
1641 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001642 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001643 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwai83012a72012-08-24 18:38:08 +02001644#ifdef CONFIG_PM
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001645 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001646 bus_temp.ops.pm_notify = azx_power_notify;
1647#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648
Takashi Iwaid01ce992007-07-27 16:52:19 +02001649 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1650 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651 return err;
1652
Takashi Iwai9477c582011-05-25 09:11:37 +02001653 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1654 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001655 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001656 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001657
Takashi Iwai34c25352008-10-28 11:38:58 +01001658 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001659 max_slots = azx_max_codecs[chip->driver_type];
1660 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001661 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001662
1663 /* First try to probe all given codec slots */
1664 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001665 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001666 if (probe_codec(chip, c) < 0) {
1667 /* Some BIOSen give you wrong codec addresses
1668 * that don't exist
1669 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001670 snd_printk(KERN_WARNING SFX
1671 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001672 "disabling it...\n", c);
1673 chip->codec_mask &= ~(1 << c);
1674 /* More badly, accessing to a non-existing
1675 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001676 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001677 * Thus if an error occurs during probing,
1678 * better to reset the controller chip to
1679 * get back to the sanity state.
1680 */
1681 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001682 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001683 }
1684 }
1685 }
1686
Takashi Iwaid507cd62011-04-26 15:25:02 +02001687 /* AMD chipsets often cause the communication stalls upon certain
1688 * sequence like the pin-detection. It seems that forcing the synced
1689 * access works around the stall. Grrr...
1690 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001691 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1692 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001693 chip->bus->sync_write = 1;
1694 chip->bus->allow_bus_reset = 1;
1695 }
1696
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001697 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001698 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001699 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001700 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001701 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702 if (err < 0)
1703 continue;
David Henningsson26a6cb62012-10-09 15:04:21 +02001704 codec->jackpoll_interval = get_jackpoll_interval(chip);
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001705 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001707 }
1708 }
1709 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1711 return -ENXIO;
1712 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001713 return 0;
1714}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001716/* configure each codec instance */
1717static int __devinit azx_codec_configure(struct azx *chip)
1718{
1719 struct hda_codec *codec;
1720 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1721 snd_hda_codec_configure(codec);
1722 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723 return 0;
1724}
1725
1726
1727/*
1728 * PCM support
1729 */
1730
1731/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001732static inline struct azx_dev *
1733azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001735 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001736 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001737 /* make a non-zero unique key for the substream */
1738 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1739 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001740
1741 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001742 dev = chip->playback_index_offset;
1743 nums = chip->playback_streams;
1744 } else {
1745 dev = chip->capture_index_offset;
1746 nums = chip->capture_streams;
1747 }
1748 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001749 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001750 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001751 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001752 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001754 if (res) {
1755 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001756 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001757 }
1758 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759}
1760
1761/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001762static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763{
1764 azx_dev->opened = 0;
1765}
1766
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001767static cycle_t azx_cc_read(const struct cyclecounter *cc)
1768{
1769 struct azx_dev *azx_dev = container_of(cc, struct azx_dev, azx_cc);
1770 struct snd_pcm_substream *substream = azx_dev->substream;
1771 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1772 struct azx *chip = apcm->chip;
1773
1774 return azx_readl(chip, WALLCLK);
1775}
1776
1777static void azx_timecounter_init(struct snd_pcm_substream *substream,
1778 bool force, cycle_t last)
1779{
1780 struct azx_dev *azx_dev = get_azx_dev(substream);
1781 struct timecounter *tc = &azx_dev->azx_tc;
1782 struct cyclecounter *cc = &azx_dev->azx_cc;
1783 u64 nsec;
1784
1785 cc->read = azx_cc_read;
1786 cc->mask = CLOCKSOURCE_MASK(32);
1787
1788 /*
1789 * Converting from 24 MHz to ns means applying a 125/3 factor.
1790 * To avoid any saturation issues in intermediate operations,
1791 * the 125 factor is applied first. The division is applied
1792 * last after reading the timecounter value.
1793 * Applying the 1/3 factor as part of the multiplication
1794 * requires at least 20 bits for a decent precision, however
1795 * overflows occur after about 4 hours or less, not a option.
1796 */
1797
1798 cc->mult = 125; /* saturation after 195 years */
1799 cc->shift = 0;
1800
1801 nsec = 0; /* audio time is elapsed time since trigger */
1802 timecounter_init(tc, cc, nsec);
1803 if (force)
1804 /*
1805 * force timecounter to use predefined value,
1806 * used for synchronized starts
1807 */
1808 tc->cycle_last = last;
1809}
1810
1811static int azx_get_wallclock_tstamp(struct snd_pcm_substream *substream,
1812 struct timespec *ts)
1813{
1814 struct azx_dev *azx_dev = get_azx_dev(substream);
1815 u64 nsec;
1816
1817 nsec = timecounter_read(&azx_dev->azx_tc);
1818 nsec = div_u64(nsec, 3); /* can be optimized */
1819
1820 *ts = ns_to_timespec(nsec);
1821
1822 return 0;
1823}
1824
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001825static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001826 .info = (SNDRV_PCM_INFO_MMAP |
1827 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1829 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001830 /* No full-resume yet implemented */
1831 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001832 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001833 SNDRV_PCM_INFO_SYNC_START |
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001834 SNDRV_PCM_INFO_HAS_WALL_CLOCK |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001835 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1837 .rates = SNDRV_PCM_RATE_48000,
1838 .rate_min = 48000,
1839 .rate_max = 48000,
1840 .channels_min = 2,
1841 .channels_max = 2,
1842 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1843 .period_bytes_min = 128,
1844 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1845 .periods_min = 2,
1846 .periods_max = AZX_MAX_FRAG,
1847 .fifo_size = 0,
1848};
1849
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001850static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851{
1852 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1853 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001854 struct azx *chip = apcm->chip;
1855 struct azx_dev *azx_dev;
1856 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857 unsigned long flags;
1858 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001859 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860
Ingo Molnar62932df2006-01-16 16:34:20 +01001861 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001862 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001864 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865 return -EBUSY;
1866 }
1867 runtime->hw = azx_pcm_hw;
1868 runtime->hw.channels_min = hinfo->channels_min;
1869 runtime->hw.channels_max = hinfo->channels_max;
1870 runtime->hw.formats = hinfo->formats;
1871 runtime->hw.rates = hinfo->rates;
1872 snd_pcm_limit_hw_rates(runtime);
1873 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001874
1875 /* avoid wrap-around with wall-clock */
1876 snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
1877 20,
1878 178000000);
1879
Takashi Iwai52409aa2012-01-23 17:10:24 +01001880 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001881 /* constrain buffer sizes to be multiple of 128
1882 bytes. This is more efficient in terms of memory
1883 access but isn't required by the HDA spec and
1884 prevents users from specifying exact period/buffer
1885 sizes. For example for 44.1kHz, a period size set
1886 to 20ms will be rounded to 19.59ms. */
1887 buff_step = 128;
1888 else
1889 /* Don't enforce steps on buffer sizes, still need to
1890 be multiple of 4 bytes (HDA spec). Tested on Intel
1891 HDA controllers, may not work on all devices where
1892 option needs to be disabled */
1893 buff_step = 4;
1894
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001895 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001896 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001897 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001898 buff_step);
Dylan Reidb4a91cf2012-06-15 19:36:23 -07001899 snd_hda_power_up_d3wait(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001900 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1901 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001903 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001904 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905 return err;
1906 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001907 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001908 /* sanity check */
1909 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1910 snd_BUG_ON(!runtime->hw.channels_max) ||
1911 snd_BUG_ON(!runtime->hw.formats) ||
1912 snd_BUG_ON(!runtime->hw.rates)) {
1913 azx_release_device(azx_dev);
1914 hinfo->ops.close(hinfo, apcm->codec, substream);
1915 snd_hda_power_down(apcm->codec);
1916 mutex_unlock(&chip->open_mutex);
1917 return -EINVAL;
1918 }
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05001919
1920 /* disable WALLCLOCK timestamps for capture streams
1921 until we figure out how to handle digital inputs */
1922 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
1923 runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK;
1924
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925 spin_lock_irqsave(&chip->reg_lock, flags);
1926 azx_dev->substream = substream;
1927 azx_dev->running = 0;
1928 spin_unlock_irqrestore(&chip->reg_lock, flags);
1929
1930 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001931 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001932 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933 return 0;
1934}
1935
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001936static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937{
1938 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1939 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001940 struct azx *chip = apcm->chip;
1941 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942 unsigned long flags;
1943
Ingo Molnar62932df2006-01-16 16:34:20 +01001944 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945 spin_lock_irqsave(&chip->reg_lock, flags);
1946 azx_dev->substream = NULL;
1947 azx_dev->running = 0;
1948 spin_unlock_irqrestore(&chip->reg_lock, flags);
1949 azx_release_device(azx_dev);
1950 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001951 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001952 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953 return 0;
1954}
1955
Takashi Iwaid01ce992007-07-27 16:52:19 +02001956static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1957 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001959 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1960 struct azx *chip = apcm->chip;
1961 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001962 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001963 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001964
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001965 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001966 azx_dev->bufsize = 0;
1967 azx_dev->period_bytes = 0;
1968 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001969 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001970 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001971 if (ret < 0)
1972 return ret;
1973 mark_runtime_wc(chip, azx_dev, runtime, true);
1974 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975}
1976
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001977static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978{
1979 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001980 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001981 struct azx *chip = apcm->chip;
1982 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1984
1985 /* reset BDL address */
1986 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1987 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1988 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001989 azx_dev->bufsize = 0;
1990 azx_dev->period_bytes = 0;
1991 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992
Takashi Iwaieb541332010-08-06 13:48:11 +02001993 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001995 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996 return snd_pcm_lib_free_pages(substream);
1997}
1998
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001999static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000{
2001 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002002 struct azx *chip = apcm->chip;
2003 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002005 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002006 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002007 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06002008 struct hda_spdif_out *spdif =
2009 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
2010 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002012 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002013 format_val = snd_hda_calc_stream_format(runtime->rate,
2014 runtime->channels,
2015 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03002016 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06002017 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01002018 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02002019 snd_printk(KERN_ERR SFX
2020 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002021 runtime->rate, runtime->channels, runtime->format);
2022 return -EINVAL;
2023 }
2024
Takashi Iwai97b71c92009-03-18 15:09:13 +01002025 bufsize = snd_pcm_lib_buffer_bytes(substream);
2026 period_bytes = snd_pcm_lib_period_bytes(substream);
2027
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002028 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01002029 bufsize, format_val);
2030
2031 if (bufsize != azx_dev->bufsize ||
2032 period_bytes != azx_dev->period_bytes ||
Takashi Iwai915bf292012-09-11 15:19:10 +02002033 format_val != azx_dev->format_val ||
2034 runtime->no_period_wakeup != azx_dev->no_period_wakeup) {
Takashi Iwai97b71c92009-03-18 15:09:13 +01002035 azx_dev->bufsize = bufsize;
2036 azx_dev->period_bytes = period_bytes;
2037 azx_dev->format_val = format_val;
Takashi Iwai915bf292012-09-11 15:19:10 +02002038 azx_dev->no_period_wakeup = runtime->no_period_wakeup;
Takashi Iwai97b71c92009-03-18 15:09:13 +01002039 err = azx_setup_periods(chip, substream, azx_dev);
2040 if (err < 0)
2041 return err;
2042 }
2043
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002044 /* wallclk has 24Mhz clock source */
2045 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
2046 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047 azx_setup_controller(chip, azx_dev);
2048 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
2049 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
2050 else
2051 azx_dev->fifo_size = 0;
2052
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002053 stream_tag = azx_dev->stream_tag;
2054 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02002055 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02002056 stream_tag > chip->capture_streams)
2057 stream_tag -= chip->capture_streams;
2058 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02002059 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002060}
2061
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002062static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063{
2064 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002065 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002066 struct azx_dev *azx_dev;
2067 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002068 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002069 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002071 azx_dev = get_azx_dev(substream);
2072 trace_azx_pcm_trigger(chip, azx_dev, cmd);
2073
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002075 case SNDRV_PCM_TRIGGER_START:
2076 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
2078 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002079 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080 break;
2081 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02002082 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002084 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085 break;
2086 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01002087 return -EINVAL;
2088 }
2089
2090 snd_pcm_group_for_each_entry(s, substream) {
2091 if (s->pcm->card != substream->pcm->card)
2092 continue;
2093 azx_dev = get_azx_dev(s);
2094 sbits |= 1 << azx_dev->index;
2095 nsync++;
2096 snd_pcm_trigger_done(s, substream);
2097 }
2098
2099 spin_lock(&chip->reg_lock);
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002100
2101 /* first, set SYNC bits of corresponding streams */
2102 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2103 azx_writel(chip, OLD_SSYNC,
2104 azx_readl(chip, OLD_SSYNC) | sbits);
2105 else
2106 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
2107
Takashi Iwai850f0e52008-03-18 17:11:05 +01002108 snd_pcm_group_for_each_entry(s, substream) {
2109 if (s->pcm->card != substream->pcm->card)
2110 continue;
2111 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002112 if (start) {
2113 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
2114 if (!rstart)
2115 azx_dev->start_wallclk -=
2116 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01002117 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002118 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002119 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002120 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002121 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122 }
2123 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002124 if (start) {
Takashi Iwai850f0e52008-03-18 17:11:05 +01002125 /* wait until all FIFOs get ready */
2126 for (timeout = 5000; timeout; timeout--) {
2127 nwait = 0;
2128 snd_pcm_group_for_each_entry(s, substream) {
2129 if (s->pcm->card != substream->pcm->card)
2130 continue;
2131 azx_dev = get_azx_dev(s);
2132 if (!(azx_sd_readb(azx_dev, SD_STS) &
2133 SD_STS_FIFO_READY))
2134 nwait++;
2135 }
2136 if (!nwait)
2137 break;
2138 cpu_relax();
2139 }
2140 } else {
2141 /* wait until all RUN bits are cleared */
2142 for (timeout = 5000; timeout; timeout--) {
2143 nwait = 0;
2144 snd_pcm_group_for_each_entry(s, substream) {
2145 if (s->pcm->card != substream->pcm->card)
2146 continue;
2147 azx_dev = get_azx_dev(s);
2148 if (azx_sd_readb(azx_dev, SD_CTL) &
2149 SD_CTL_DMA_START)
2150 nwait++;
2151 }
2152 if (!nwait)
2153 break;
2154 cpu_relax();
2155 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002156 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002157 spin_lock(&chip->reg_lock);
2158 /* reset SYNC bits */
2159 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2160 azx_writel(chip, OLD_SSYNC,
2161 azx_readl(chip, OLD_SSYNC) & ~sbits);
2162 else
2163 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002164 if (start) {
2165 azx_timecounter_init(substream, 0, 0);
2166 if (nsync > 1) {
2167 cycle_t cycle_last;
2168
2169 /* same start cycle for master and group */
2170 azx_dev = get_azx_dev(substream);
2171 cycle_last = azx_dev->azx_tc.cycle_last;
2172
2173 snd_pcm_group_for_each_entry(s, substream) {
2174 if (s->pcm->card != substream->pcm->card)
2175 continue;
2176 azx_timecounter_init(s, 1, cycle_last);
2177 }
2178 }
2179 }
Pierre-Louis Bossart172d3b22012-09-21 18:39:05 -05002180 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002181 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182}
2183
Joseph Chan0e153472008-08-26 14:38:03 +02002184/* get the current DMA position with correction on VIA chips */
2185static unsigned int azx_via_get_position(struct azx *chip,
2186 struct azx_dev *azx_dev)
2187{
2188 unsigned int link_pos, mini_pos, bound_pos;
2189 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2190 unsigned int fifo_size;
2191
2192 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002193 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002194 /* Playback, no problem using link position */
2195 return link_pos;
2196 }
2197
2198 /* Capture */
2199 /* For new chipset,
2200 * use mod to get the DMA position just like old chipset
2201 */
2202 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2203 mod_dma_pos %= azx_dev->period_bytes;
2204
2205 /* azx_dev->fifo_size can't get FIFO size of in stream.
2206 * Get from base address + offset.
2207 */
2208 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2209
2210 if (azx_dev->insufficient) {
2211 /* Link position never gather than FIFO size */
2212 if (link_pos <= fifo_size)
2213 return 0;
2214
2215 azx_dev->insufficient = 0;
2216 }
2217
2218 if (link_pos <= fifo_size)
2219 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2220 else
2221 mini_pos = link_pos - fifo_size;
2222
2223 /* Find nearest previous boudary */
2224 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2225 mod_link_pos = link_pos % azx_dev->period_bytes;
2226 if (mod_link_pos >= fifo_size)
2227 bound_pos = link_pos - mod_link_pos;
2228 else if (mod_dma_pos >= mod_mini_pos)
2229 bound_pos = mini_pos - mod_mini_pos;
2230 else {
2231 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2232 if (bound_pos >= azx_dev->bufsize)
2233 bound_pos = 0;
2234 }
2235
2236 /* Calculate real DMA position we want */
2237 return bound_pos + mod_dma_pos;
2238}
2239
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002240static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002241 struct azx_dev *azx_dev,
2242 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002244 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002245 int stream = azx_dev->substream->stream;
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002246 int delay = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002247
David Henningsson4cb36312010-09-30 10:12:50 +02002248 switch (chip->position_fix[stream]) {
2249 case POS_FIX_LPIB:
2250 /* read LPIB */
2251 pos = azx_sd_readl(azx_dev, SD_LPIB);
2252 break;
2253 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002254 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002255 break;
2256 default:
2257 /* use the position buffer */
2258 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002259 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002260 if (!pos || pos == (u32)-1) {
2261 printk(KERN_WARNING
2262 "hda-intel: Invalid position buffer, "
2263 "using LPIB read method instead.\n");
2264 chip->position_fix[stream] = POS_FIX_LPIB;
2265 pos = azx_sd_readl(azx_dev, SD_LPIB);
2266 } else
2267 chip->position_fix[stream] = POS_FIX_POSBUF;
2268 }
2269 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002270 }
David Henningsson4cb36312010-09-30 10:12:50 +02002271
Linus Torvalds1da177e2005-04-16 15:20:36 -07002272 if (pos >= azx_dev->bufsize)
2273 pos = 0;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002274
2275 /* calculate runtime delay from LPIB */
2276 if (azx_dev->substream->runtime &&
2277 chip->position_fix[stream] == POS_FIX_POSBUF &&
2278 (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) {
2279 unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB);
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002280 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
2281 delay = pos - lpib_pos;
2282 else
2283 delay = lpib_pos - pos;
2284 if (delay < 0)
2285 delay += azx_dev->bufsize;
2286 if (delay >= azx_dev->period_bytes) {
Takashi Iwai1f046612012-10-16 16:52:26 +02002287 snd_printk(KERN_WARNING SFX
2288 "Unstable LPIB (%d >= %d); "
2289 "disabling LPIB delay counting\n",
2290 delay, azx_dev->period_bytes);
2291 delay = 0;
2292 chip->driver_caps &= ~AZX_DCAPS_COUNT_LPIB_DELAY;
Pierre-Louis Bossart90accc52012-09-21 18:39:06 -05002293 }
2294 azx_dev->substream->runtime->delay =
2295 bytes_to_frames(azx_dev->substream->runtime, delay);
2296 }
Takashi Iwai1a8506d2012-10-16 15:10:08 +02002297 trace_azx_get_position(chip, azx_dev, pos, delay);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002298 return pos;
2299}
2300
2301static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2302{
2303 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2304 struct azx *chip = apcm->chip;
2305 struct azx_dev *azx_dev = get_azx_dev(substream);
2306 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002307 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002308}
2309
2310/*
2311 * Check whether the current DMA position is acceptable for updating
2312 * periods. Returns non-zero if it's OK.
2313 *
2314 * Many HD-audio controllers appear pretty inaccurate about
2315 * the update-IRQ timing. The IRQ is issued before actually the
2316 * data is processed. So, we need to process it afterwords in a
2317 * workqueue.
2318 */
2319static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2320{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002321 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002322 unsigned int pos;
2323
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002324 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2325 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002326 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002327
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002328 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002329
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002330 if (WARN_ONCE(!azx_dev->period_bytes,
2331 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002332 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002333 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002334 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2335 /* NG - it's below the first next period boundary */
2336 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002337 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002338 return 1; /* OK, it's fine */
2339}
2340
2341/*
2342 * The work for pending PCM period updates.
2343 */
2344static void azx_irq_pending_work(struct work_struct *work)
2345{
2346 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002347 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002348
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002349 if (!chip->irq_pending_warned) {
2350 printk(KERN_WARNING
2351 "hda-intel: IRQ timing workaround is activated "
2352 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2353 chip->card->number);
2354 chip->irq_pending_warned = 1;
2355 }
2356
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002357 for (;;) {
2358 pending = 0;
2359 spin_lock_irq(&chip->reg_lock);
2360 for (i = 0; i < chip->num_streams; i++) {
2361 struct azx_dev *azx_dev = &chip->azx_dev[i];
2362 if (!azx_dev->irq_pending ||
2363 !azx_dev->substream ||
2364 !azx_dev->running)
2365 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002366 ok = azx_position_ok(chip, azx_dev);
2367 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002368 azx_dev->irq_pending = 0;
2369 spin_unlock(&chip->reg_lock);
2370 snd_pcm_period_elapsed(azx_dev->substream);
2371 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002372 } else if (ok < 0) {
2373 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002374 } else
2375 pending++;
2376 }
2377 spin_unlock_irq(&chip->reg_lock);
2378 if (!pending)
2379 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002380 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002381 }
2382}
2383
2384/* clear irq_pending flags and assure no on-going workq */
2385static void azx_clear_irq_pending(struct azx *chip)
2386{
2387 int i;
2388
2389 spin_lock_irq(&chip->reg_lock);
2390 for (i = 0; i < chip->num_streams; i++)
2391 chip->azx_dev[i].irq_pending = 0;
2392 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002393}
2394
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002395#ifdef CONFIG_X86
2396static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2397 struct vm_area_struct *area)
2398{
2399 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2400 struct azx *chip = apcm->chip;
2401 if (!azx_snoop(chip))
2402 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2403 return snd_pcm_lib_default_mmap(substream, area);
2404}
2405#else
2406#define azx_pcm_mmap NULL
2407#endif
2408
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002409static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002410 .open = azx_pcm_open,
2411 .close = azx_pcm_close,
2412 .ioctl = snd_pcm_lib_ioctl,
2413 .hw_params = azx_pcm_hw_params,
2414 .hw_free = azx_pcm_hw_free,
2415 .prepare = azx_pcm_prepare,
2416 .trigger = azx_pcm_trigger,
2417 .pointer = azx_pcm_pointer,
Pierre-Louis Bossart5d890f52012-10-22 16:42:16 -05002418 .wall_clock = azx_get_wallclock_tstamp,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002419 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002420 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421};
2422
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002423static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002424{
Takashi Iwai176d5332008-07-30 15:01:44 +02002425 struct azx_pcm *apcm = pcm->private_data;
2426 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002427 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002428 kfree(apcm);
2429 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002430}
2431
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002432#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2433
Takashi Iwai176d5332008-07-30 15:01:44 +02002434static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002435azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2436 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002437{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002438 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002439 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002440 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002441 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002442 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002443 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002445 list_for_each_entry(apcm, &chip->pcm_list, list) {
2446 if (apcm->pcm->device == pcm_dev) {
2447 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2448 return -EBUSY;
2449 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002450 }
2451 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2452 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2453 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002454 &pcm);
2455 if (err < 0)
2456 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002457 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002458 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002459 if (apcm == NULL)
2460 return -ENOMEM;
2461 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002462 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002463 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002464 pcm->private_data = apcm;
2465 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002466 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2467 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002468 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002469 cpcm->pcm = pcm;
2470 for (s = 0; s < 2; s++) {
2471 apcm->hinfo[s] = &cpcm->stream[s];
2472 if (cpcm->stream[s].substreams)
2473 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2474 }
2475 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002476 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2477 if (size > MAX_PREALLOC_SIZE)
2478 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002479 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002481 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482 return 0;
2483}
2484
2485/*
2486 * mixer creation - all stuff is implemented in hda module
2487 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002488static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002489{
2490 return snd_hda_build_controls(chip->bus);
2491}
2492
2493
2494/*
2495 * initialize SD streams
2496 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002497static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498{
2499 int i;
2500
2501 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002502 * assign the starting bdl address to each stream (device)
2503 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002504 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002505 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002506 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002507 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2509 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2510 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2511 azx_dev->sd_int_sta_mask = 1 << i;
2512 /* stream tag: must be non-zero and unique */
2513 azx_dev->index = i;
2514 azx_dev->stream_tag = i + 1;
2515 }
2516
2517 return 0;
2518}
2519
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002520static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2521{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002522 if (request_irq(chip->pci->irq, azx_interrupt,
2523 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002524 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002525 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2526 "disabling device\n", chip->pci->irq);
2527 if (do_disconnect)
2528 snd_card_disconnect(chip->card);
2529 return -1;
2530 }
2531 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002532 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002533 return 0;
2534}
2535
Linus Torvalds1da177e2005-04-16 15:20:36 -07002536
Takashi Iwaicb53c622007-08-10 17:21:45 +02002537static void azx_stop_chip(struct azx *chip)
2538{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002539 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002540 return;
2541
2542 /* disable interrupts */
2543 azx_int_disable(chip);
2544 azx_int_clear(chip);
2545
2546 /* disable CORB/RIRB */
2547 azx_free_cmd_io(chip);
2548
2549 /* disable position buffer */
2550 azx_writel(chip, DPLBASE, 0);
2551 azx_writel(chip, DPUBASE, 0);
2552
2553 chip->initialized = 0;
2554}
2555
Takashi Iwai83012a72012-08-24 18:38:08 +02002556#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02002557/* power-up/down the controller */
Takashi Iwai68467f52012-08-28 09:14:29 -07002558static void azx_power_notify(struct hda_bus *bus, bool power_up)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002559{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002560 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002561
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002562 if (!(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
2563 return;
2564
Takashi Iwai68467f52012-08-28 09:14:29 -07002565 if (power_up)
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002566 pm_runtime_get_sync(&chip->pci->dev);
2567 else
2568 pm_runtime_put_sync(&chip->pci->dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002569}
Takashi Iwai65fcd412012-08-14 17:13:32 +02002570
2571static DEFINE_MUTEX(card_list_lock);
2572static LIST_HEAD(card_list);
2573
2574static void azx_add_card_list(struct azx *chip)
2575{
2576 mutex_lock(&card_list_lock);
2577 list_add(&chip->list, &card_list);
2578 mutex_unlock(&card_list_lock);
2579}
2580
2581static void azx_del_card_list(struct azx *chip)
2582{
2583 mutex_lock(&card_list_lock);
2584 list_del_init(&chip->list);
2585 mutex_unlock(&card_list_lock);
2586}
2587
2588/* trigger power-save check at writing parameter */
2589static int param_set_xint(const char *val, const struct kernel_param *kp)
2590{
2591 struct azx *chip;
2592 struct hda_codec *c;
2593 int prev = power_save;
2594 int ret = param_set_int(val, kp);
2595
2596 if (ret || prev == power_save)
2597 return ret;
2598
2599 mutex_lock(&card_list_lock);
2600 list_for_each_entry(chip, &card_list, list) {
2601 if (!chip->bus || chip->disabled)
2602 continue;
2603 list_for_each_entry(c, &chip->bus->codec_list, list)
2604 snd_hda_power_sync(c);
2605 }
2606 mutex_unlock(&card_list_lock);
2607 return 0;
2608}
2609#else
2610#define azx_add_card_list(chip) /* NOP */
2611#define azx_del_card_list(chip) /* NOP */
Takashi Iwai83012a72012-08-24 18:38:08 +02002612#endif /* CONFIG_PM */
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002613
Takashi Iwai7ccbde52012-08-14 18:10:09 +02002614#if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO)
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002615/*
2616 * power management
2617 */
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002618static int azx_suspend(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002619{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002620 struct pci_dev *pci = to_pci_dev(dev);
2621 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002622 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002623 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002624
Takashi Iwai421a1252005-11-17 16:11:09 +01002625 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002626 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002627 list_for_each_entry(p, &chip->pcm_list, list)
2628 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002629 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002630 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002631 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002632 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002633 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002634 chip->irq = -1;
2635 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002636 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002637 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002638 pci_disable_device(pci);
2639 pci_save_state(pci);
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002640 pci_set_power_state(pci, PCI_D3hot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002641 return 0;
2642}
2643
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002644static int azx_resume(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002645{
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002646 struct pci_dev *pci = to_pci_dev(dev);
2647 struct snd_card *card = dev_get_drvdata(dev);
Takashi Iwai421a1252005-11-17 16:11:09 +01002648 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002649
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002650 pci_set_power_state(pci, PCI_D0);
2651 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002652 if (pci_enable_device(pci) < 0) {
2653 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2654 "disabling device\n");
2655 snd_card_disconnect(card);
2656 return -EIO;
2657 }
2658 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002659 if (chip->msi)
2660 if (pci_enable_msi(pci) < 0)
2661 chip->msi = 0;
2662 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002663 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002664 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002665
Takashi Iwai7f308302012-05-08 16:52:23 +02002666 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002667
Linus Torvalds1da177e2005-04-16 15:20:36 -07002668 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002669 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002670 return 0;
2671}
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002672#endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */
2673
2674#ifdef CONFIG_PM_RUNTIME
2675static int azx_runtime_suspend(struct device *dev)
2676{
2677 struct snd_card *card = dev_get_drvdata(dev);
2678 struct azx *chip = card->private_data;
2679
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01002680 if (!power_save_controller ||
2681 !(chip->driver_caps & AZX_DCAPS_PM_RUNTIME))
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002682 return -EAGAIN;
2683
2684 azx_stop_chip(chip);
2685 azx_clear_irq_pending(chip);
2686 return 0;
2687}
2688
2689static int azx_runtime_resume(struct device *dev)
2690{
2691 struct snd_card *card = dev_get_drvdata(dev);
2692 struct azx *chip = card->private_data;
2693
2694 azx_init_pci(chip);
2695 azx_init_chip(chip, 1);
2696 return 0;
2697}
2698#endif /* CONFIG_PM_RUNTIME */
2699
2700#ifdef CONFIG_PM
2701static const struct dev_pm_ops azx_pm = {
2702 SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume)
2703 SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, NULL)
2704};
2705
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002706#define AZX_PM_OPS &azx_pm
2707#else
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002708#define AZX_PM_OPS NULL
Mengdong Linb8dfc4622012-08-23 17:32:30 +08002709#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002710
2711
2712/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002713 * reboot notifier for hang-up problem at power-down
2714 */
2715static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2716{
2717 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002718 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002719 azx_stop_chip(chip);
2720 return NOTIFY_OK;
2721}
2722
2723static void azx_notifier_register(struct azx *chip)
2724{
2725 chip->reboot_notifier.notifier_call = azx_halt;
2726 register_reboot_notifier(&chip->reboot_notifier);
2727}
2728
2729static void azx_notifier_unregister(struct azx *chip)
2730{
2731 if (chip->reboot_notifier.notifier_call)
2732 unregister_reboot_notifier(&chip->reboot_notifier);
2733}
2734
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002735static int DELAYED_INIT_MARK azx_first_init(struct azx *chip);
2736static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip);
2737
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002738#ifdef SUPPORT_VGA_SWITCHEROO
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002739static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci);
2740
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002741static void azx_vs_set_state(struct pci_dev *pci,
2742 enum vga_switcheroo_state state)
2743{
2744 struct snd_card *card = pci_get_drvdata(pci);
2745 struct azx *chip = card->private_data;
2746 bool disabled;
2747
2748 if (chip->init_failed)
2749 return;
2750
2751 disabled = (state == VGA_SWITCHEROO_OFF);
2752 if (chip->disabled == disabled)
2753 return;
2754
2755 if (!chip->bus) {
2756 chip->disabled = disabled;
2757 if (!disabled) {
2758 snd_printk(KERN_INFO SFX
2759 "%s: Start delayed initialization\n",
2760 pci_name(chip->pci));
2761 if (azx_first_init(chip) < 0 ||
2762 azx_probe_continue(chip) < 0) {
2763 snd_printk(KERN_ERR SFX
2764 "%s: initialization error\n",
2765 pci_name(chip->pci));
2766 chip->init_failed = true;
2767 }
2768 }
2769 } else {
2770 snd_printk(KERN_INFO SFX
2771 "%s %s via VGA-switcheroo\n",
2772 disabled ? "Disabling" : "Enabling",
2773 pci_name(chip->pci));
2774 if (disabled) {
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002775 azx_suspend(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002776 chip->disabled = true;
Takashi Iwai128960a2012-10-12 17:28:18 +02002777 if (snd_hda_lock_devices(chip->bus))
2778 snd_printk(KERN_WARNING SFX
2779 "Cannot lock devices!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002780 } else {
2781 snd_hda_unlock_devices(chip->bus);
2782 chip->disabled = false;
Takashi Iwai68cb2b52012-07-02 15:20:37 +02002783 azx_resume(&pci->dev);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002784 }
2785 }
2786}
2787
2788static bool azx_vs_can_switch(struct pci_dev *pci)
2789{
2790 struct snd_card *card = pci_get_drvdata(pci);
2791 struct azx *chip = card->private_data;
2792
2793 if (chip->init_failed)
2794 return false;
2795 if (chip->disabled || !chip->bus)
2796 return true;
2797 if (snd_hda_lock_devices(chip->bus))
2798 return false;
2799 snd_hda_unlock_devices(chip->bus);
2800 return true;
2801}
2802
2803static void __devinit init_vga_switcheroo(struct azx *chip)
2804{
2805 struct pci_dev *p = get_bound_vga(chip->pci);
2806 if (p) {
2807 snd_printk(KERN_INFO SFX
2808 "%s: Handle VGA-switcheroo audio client\n",
2809 pci_name(chip->pci));
2810 chip->use_vga_switcheroo = 1;
2811 pci_dev_put(p);
2812 }
2813}
2814
2815static const struct vga_switcheroo_client_ops azx_vs_ops = {
2816 .set_gpu_state = azx_vs_set_state,
2817 .can_switch = azx_vs_can_switch,
2818};
2819
2820static int __devinit register_vga_switcheroo(struct azx *chip)
2821{
Takashi Iwai128960a2012-10-12 17:28:18 +02002822 int err;
2823
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002824 if (!chip->use_vga_switcheroo)
2825 return 0;
2826 /* FIXME: currently only handling DIS controller
2827 * is there any machine with two switchable HDMI audio controllers?
2828 */
Takashi Iwai128960a2012-10-12 17:28:18 +02002829 err = vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002830 VGA_SWITCHEROO_DIS,
2831 chip->bus != NULL);
Takashi Iwai128960a2012-10-12 17:28:18 +02002832 if (err < 0)
2833 return err;
2834 chip->vga_switcheroo_registered = 1;
2835 return 0;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002836}
2837#else
2838#define init_vga_switcheroo(chip) /* NOP */
2839#define register_vga_switcheroo(chip) 0
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002840#define check_hdmi_disabled(pci) false
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002841#endif /* SUPPORT_VGA_SWITCHER */
2842
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002843/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002844 * destructor
2845 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002846static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002847{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002848 int i;
2849
Takashi Iwai65fcd412012-08-14 17:13:32 +02002850 azx_del_card_list(chip);
2851
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002852 azx_notifier_unregister(chip);
2853
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002854 if (use_vga_switcheroo(chip)) {
2855 if (chip->disabled && chip->bus)
2856 snd_hda_unlock_devices(chip->bus);
Takashi Iwai128960a2012-10-12 17:28:18 +02002857 if (chip->vga_switcheroo_registered)
2858 vga_switcheroo_unregister_client(chip->pci);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002859 }
2860
Takashi Iwaice43fba2005-05-30 20:33:44 +02002861 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002862 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002863 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002864 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002865 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002866 }
2867
Jeff Garzikf000fd82008-04-22 13:50:34 +02002868 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002869 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002870 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002871 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002872 if (chip->remap_addr)
2873 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002874
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002875 if (chip->azx_dev) {
2876 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002877 if (chip->azx_dev[i].bdl.area) {
2878 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002879 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002880 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002881 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002882 if (chip->rb.area) {
2883 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002884 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002885 }
2886 if (chip->posbuf.area) {
2887 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002888 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002889 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002890 if (chip->region_requested)
2891 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002892 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002893 kfree(chip->azx_dev);
Takashi Iwai4918cda2012-08-09 12:33:28 +02002894#ifdef CONFIG_SND_HDA_PATCH_LOADER
2895 if (chip->fw)
2896 release_firmware(chip->fw);
2897#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002898 kfree(chip);
2899
2900 return 0;
2901}
2902
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002903static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002904{
2905 return azx_free(device->device_data);
2906}
2907
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002908#ifdef SUPPORT_VGA_SWITCHEROO
Linus Torvalds1da177e2005-04-16 15:20:36 -07002909/*
Takashi Iwai91219472012-04-26 12:13:25 +02002910 * Check of disabled HDMI controller by vga-switcheroo
2911 */
2912static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci)
2913{
2914 struct pci_dev *p;
2915
2916 /* check only discrete GPU */
2917 switch (pci->vendor) {
2918 case PCI_VENDOR_ID_ATI:
2919 case PCI_VENDOR_ID_AMD:
2920 case PCI_VENDOR_ID_NVIDIA:
2921 if (pci->devfn == 1) {
2922 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
2923 pci->bus->number, 0);
2924 if (p) {
2925 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
2926 return p;
2927 pci_dev_put(p);
2928 }
2929 }
2930 break;
2931 }
2932 return NULL;
2933}
2934
2935static bool __devinit check_hdmi_disabled(struct pci_dev *pci)
2936{
2937 bool vga_inactive = false;
2938 struct pci_dev *p = get_bound_vga(pci);
2939
2940 if (p) {
Takashi Iwai12b78a72012-06-07 12:15:16 +02002941 if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF)
Takashi Iwai91219472012-04-26 12:13:25 +02002942 vga_inactive = true;
2943 pci_dev_put(p);
2944 }
2945 return vga_inactive;
2946}
Steven Newbury8393ec4a2012-06-08 13:06:29 +02002947#endif /* SUPPORT_VGA_SWITCHEROO */
Takashi Iwai91219472012-04-26 12:13:25 +02002948
2949/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002950 * white/black-listing for position_fix
2951 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002952static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002953 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2954 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002955 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002956 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002957 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002958 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002959 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002960 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002961 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002962 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002963 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002964 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002965 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002966 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002967 {}
2968};
2969
2970static int __devinit check_position_fix(struct azx *chip, int fix)
2971{
2972 const struct snd_pci_quirk *q;
2973
Takashi Iwaic673ba12009-03-17 07:49:14 +01002974 switch (fix) {
Takashi Iwai1dac6692012-09-13 14:59:47 +02002975 case POS_FIX_AUTO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002976 case POS_FIX_LPIB:
2977 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002978 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002979 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002980 return fix;
2981 }
2982
Takashi Iwaic673ba12009-03-17 07:49:14 +01002983 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2984 if (q) {
2985 printk(KERN_INFO
2986 "hda_intel: position_fix set to %d "
2987 "for device %04x:%04x\n",
2988 q->value, q->subvendor, q->subdevice);
2989 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002990 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002991
2992 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002993 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
2994 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02002995 return POS_FIX_VIACOMBO;
2996 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002997 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
2998 snd_printd(SFX "Using LPIB position fix\n");
2999 return POS_FIX_LPIB;
3000 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01003001 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01003002}
3003
3004/*
Takashi Iwai669ba272007-08-17 09:17:36 +02003005 * black-lists for probe_mask
3006 */
3007static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
3008 /* Thinkpad often breaks the controller communication when accessing
3009 * to the non-working (or non-existing) modem codec slot.
3010 */
3011 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
3012 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
3013 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01003014 /* broken BIOS */
3015 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01003016 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
3017 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003018 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03003019 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01003020 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02003021 /* WinFast VP200 H (Teradici) user reported broken communication */
3022 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02003023 {}
3024};
3025
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003026#define AZX_FORCE_CODEC_MASK 0x100
3027
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003028static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02003029{
3030 const struct snd_pci_quirk *q;
3031
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003032 chip->codec_probe_mask = probe_mask[dev];
3033 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02003034 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
3035 if (q) {
3036 printk(KERN_INFO
3037 "hda_intel: probe_mask set to 0x%x "
3038 "for device %04x:%04x\n",
3039 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003040 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02003041 }
3042 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01003043
3044 /* check forced option */
3045 if (chip->codec_probe_mask != -1 &&
3046 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
3047 chip->codec_mask = chip->codec_probe_mask & 0xff;
3048 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
3049 chip->codec_mask);
3050 }
Takashi Iwai669ba272007-08-17 09:17:36 +02003051}
3052
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003053/*
Takashi Iwai716238552009-09-28 13:14:04 +02003054 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003055 */
Takashi Iwai716238552009-09-28 13:14:04 +02003056static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01003057 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01003058 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01003059 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01003060 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02003061 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003062 {}
3063};
3064
3065static void __devinit check_msi(struct azx *chip)
3066{
3067 const struct snd_pci_quirk *q;
3068
Takashi Iwai716238552009-09-28 13:14:04 +02003069 if (enable_msi >= 0) {
3070 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003071 return;
Takashi Iwai716238552009-09-28 13:14:04 +02003072 }
3073 chip->msi = 1; /* enable MSI as default */
3074 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003075 if (q) {
3076 printk(KERN_INFO
3077 "hda_intel: msi for device %04x:%04x set to %d\n",
3078 q->subvendor, q->subdevice, q->value);
3079 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003080 return;
3081 }
3082
3083 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003084 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
3085 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01003086 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003087 }
3088}
3089
Takashi Iwaia1585d72011-12-14 09:27:04 +01003090/* check the snoop mode availability */
3091static void __devinit azx_check_snoop_available(struct azx *chip)
3092{
3093 bool snoop = chip->snoop;
3094
3095 switch (chip->driver_type) {
3096 case AZX_DRIVER_VIA:
3097 /* force to non-snoop mode for a new VIA controller
3098 * when BIOS is set
3099 */
3100 if (snoop) {
3101 u8 val;
3102 pci_read_config_byte(chip->pci, 0x42, &val);
3103 if (!(val & 0x80) && chip->pci->revision == 0x30)
3104 snoop = false;
3105 }
3106 break;
3107 case AZX_DRIVER_ATIHDMI_NS:
3108 /* new ATI HDMI requires non-snoop */
3109 snoop = false;
3110 break;
3111 }
3112
3113 if (snoop != chip->snoop) {
3114 snd_printk(KERN_INFO SFX "Force to %s mode\n",
3115 snoop ? "snoop" : "non-snoop");
3116 chip->snoop = snoop;
3117 }
3118}
Takashi Iwai669ba272007-08-17 09:17:36 +02003119
3120/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003121 * constructor
3122 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003123static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02003124 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003125 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003126{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003127 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003128 .dev_free = azx_dev_free,
3129 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003130 struct azx *chip;
3131 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003132
3133 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01003134
Pavel Machek927fc862006-08-31 17:03:43 +02003135 err = pci_enable_device(pci);
3136 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003137 return err;
3138
Takashi Iwaie560d8d2005-09-09 14:21:46 +02003139 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003140 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003141 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
3142 pci_disable_device(pci);
3143 return -ENOMEM;
3144 }
3145
3146 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01003147 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003148 chip->card = card;
3149 chip->pci = pci;
3150 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02003151 chip->driver_caps = driver_caps;
3152 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02003153 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02003154 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02003155 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01003156 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003157 INIT_LIST_HEAD(&chip->list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003158 init_vga_switcheroo(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003159
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02003160 chip->position_fix[0] = chip->position_fix[1] =
3161 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01003162 /* combo mode uses LPIB for playback */
3163 if (chip->position_fix[0] == POS_FIX_COMBO) {
3164 chip->position_fix[0] = POS_FIX_LPIB;
3165 chip->position_fix[1] = POS_FIX_AUTO;
3166 }
3167
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003168 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01003169
Takashi Iwai27346162006-01-12 18:28:44 +01003170 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003171 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01003172 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02003173
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003174 if (bdl_pos_adj[dev] < 0) {
3175 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003176 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08003177 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003178 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003179 break;
3180 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02003181 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02003182 break;
3183 }
3184 }
3185
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003186 if (check_hdmi_disabled(pci)) {
3187 snd_printk(KERN_INFO SFX "VGA controller for %s is disabled\n",
3188 pci_name(pci));
3189 if (use_vga_switcheroo(chip)) {
3190 snd_printk(KERN_INFO SFX "Delaying initialization\n");
3191 chip->disabled = true;
3192 goto ok;
3193 }
3194 kfree(chip);
3195 pci_disable_device(pci);
3196 return -ENXIO;
3197 }
3198
3199 err = azx_first_init(chip);
3200 if (err < 0) {
3201 azx_free(chip);
3202 return err;
3203 }
3204
3205 ok:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003206 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
3207 if (err < 0) {
3208 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
3209 azx_free(chip);
3210 return err;
3211 }
3212
3213 *rchip = chip;
3214 return 0;
3215}
3216
3217static int DELAYED_INIT_MARK azx_first_init(struct azx *chip)
3218{
3219 int dev = chip->dev_index;
3220 struct pci_dev *pci = chip->pci;
3221 struct snd_card *card = chip->card;
3222 int i, err;
3223 unsigned short gcap;
3224
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003225#if BITS_PER_LONG != 64
3226 /* Fix up base address on ULI M5461 */
3227 if (chip->driver_type == AZX_DRIVER_ULI) {
3228 u16 tmp3;
3229 pci_read_config_word(pci, 0x40, &tmp3);
3230 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
3231 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
3232 }
3233#endif
3234
Pavel Machek927fc862006-08-31 17:03:43 +02003235 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003236 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003237 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003238 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003239
Pavel Machek927fc862006-08-31 17:03:43 +02003240 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07003241 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003242 if (chip->remap_addr == NULL) {
3243 snd_printk(KERN_ERR SFX "ioremap error\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003244 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003245 }
3246
Takashi Iwai68e7fff2006-10-23 13:40:59 +02003247 if (chip->msi)
3248 if (pci_enable_msi(pci) < 0)
3249 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02003250
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003251 if (azx_acquire_irq(chip, 0) < 0)
3252 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003253
3254 pci_set_master(pci);
3255 synchronize_irq(chip->irq);
3256
Tobin Davisbcd72002008-01-15 11:23:55 +01003257 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003258 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003259
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003260 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003261 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003262 struct pci_dev *p_smbus;
3263 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3264 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3265 NULL);
3266 if (p_smbus) {
3267 if (p_smbus->revision < 0x30)
3268 gcap &= ~ICH6_GCAP_64OK;
3269 pci_dev_put(p_smbus);
3270 }
3271 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003272
Takashi Iwai9477c582011-05-25 09:11:37 +02003273 /* disable 64bit DMA address on some devices */
3274 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
3275 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003276 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003277 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003278
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003279 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003280 if (align_buffer_size >= 0)
3281 chip->align_buffer_size = !!align_buffer_size;
3282 else {
3283 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3284 chip->align_buffer_size = 0;
3285 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3286 chip->align_buffer_size = 1;
3287 else
3288 chip->align_buffer_size = 1;
3289 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003290
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003291 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003292 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003293 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003294 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003295 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3296 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003297 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003298
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003299 /* read number of streams from GCAP register instead of using
3300 * hardcoded value
3301 */
3302 chip->capture_streams = (gcap >> 8) & 0x0f;
3303 chip->playback_streams = (gcap >> 12) & 0x0f;
3304 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003305 /* gcap didn't give any info, switching to old method */
3306
3307 switch (chip->driver_type) {
3308 case AZX_DRIVER_ULI:
3309 chip->playback_streams = ULI_NUM_PLAYBACK;
3310 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003311 break;
3312 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003313 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003314 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3315 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003316 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003317 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003318 default:
3319 chip->playback_streams = ICH6_NUM_PLAYBACK;
3320 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003321 break;
3322 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003323 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003324 chip->capture_index_offset = 0;
3325 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003326 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003327 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3328 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003329 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003330 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003331 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003332 }
3333
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003334 for (i = 0; i < chip->num_streams; i++) {
3335 /* allocate memory for the BDL for each stream */
3336 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3337 snd_dma_pci_data(chip->pci),
3338 BDL_SIZE, &chip->azx_dev[i].bdl);
3339 if (err < 0) {
3340 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003341 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003342 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003343 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003344 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003345 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003346 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3347 snd_dma_pci_data(chip->pci),
3348 chip->num_streams * 8, &chip->posbuf);
3349 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003350 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003351 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003352 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02003353 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003354 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02003355 err = azx_alloc_cmd_io(chip);
3356 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003357 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003358
3359 /* initialize streams */
3360 azx_init_stream(chip);
3361
3362 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003363 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003364 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003365
3366 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003367 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003368 snd_printk(KERN_ERR SFX "no codecs found!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003369 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003370 }
3371
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003372 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003373 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3374 sizeof(card->shortname));
3375 snprintf(card->longname, sizeof(card->longname),
3376 "%s at 0x%lx irq %i",
3377 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003378
Linus Torvalds1da177e2005-04-16 15:20:36 -07003379 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003380}
3381
Takashi Iwaicb53c622007-08-10 17:21:45 +02003382static void power_down_all_codecs(struct azx *chip)
3383{
Takashi Iwai83012a72012-08-24 18:38:08 +02003384#ifdef CONFIG_PM
Takashi Iwaicb53c622007-08-10 17:21:45 +02003385 /* The codecs were powered up in snd_hda_codec_new().
3386 * Now all initialization done, so turn them down if possible
3387 */
3388 struct hda_codec *codec;
3389 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3390 snd_hda_power_down(codec);
3391 }
3392#endif
3393}
3394
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003395#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003396/* callback from request_firmware_nowait() */
3397static void azx_firmware_cb(const struct firmware *fw, void *context)
3398{
3399 struct snd_card *card = context;
3400 struct azx *chip = card->private_data;
3401 struct pci_dev *pci = chip->pci;
3402
3403 if (!fw) {
3404 snd_printk(KERN_ERR SFX "Cannot load firmware, aborting\n");
3405 goto error;
3406 }
3407
3408 chip->fw = fw;
3409 if (!chip->disabled) {
3410 /* continue probing */
3411 if (azx_probe_continue(chip))
3412 goto error;
3413 }
3414 return; /* OK */
3415
3416 error:
3417 snd_card_free(card);
3418 pci_set_drvdata(pci, NULL);
3419}
Takashi Iwai97c6a3d2012-08-09 17:40:46 +02003420#endif
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003421
Takashi Iwaid01ce992007-07-27 16:52:19 +02003422static int __devinit azx_probe(struct pci_dev *pci,
3423 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003424{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003425 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003426 struct snd_card *card;
3427 struct azx *chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003428 bool probe_now;
Pavel Machek927fc862006-08-31 17:03:43 +02003429 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003430
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003431 if (dev >= SNDRV_CARDS)
3432 return -ENODEV;
3433 if (!enable[dev]) {
3434 dev++;
3435 return -ENOENT;
3436 }
3437
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003438 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3439 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003440 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003441 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003442 }
3443
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003444 snd_card_set_dev(card, &pci->dev);
3445
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003446 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003447 if (err < 0)
3448 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003449 card->private_data = chip;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003450 probe_now = !chip->disabled;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003451
Takashi Iwai4918cda2012-08-09 12:33:28 +02003452#ifdef CONFIG_SND_HDA_PATCH_LOADER
3453 if (patch[dev] && *patch[dev]) {
3454 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
3455 patch[dev]);
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003456 err = request_firmware_nowait(THIS_MODULE, true, patch[dev],
3457 &pci->dev, GFP_KERNEL, card,
3458 azx_firmware_cb);
Takashi Iwai4918cda2012-08-09 12:33:28 +02003459 if (err < 0)
3460 goto out_free;
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003461 probe_now = false; /* continued in azx_firmware_cb() */
Takashi Iwai4918cda2012-08-09 12:33:28 +02003462 }
3463#endif /* CONFIG_SND_HDA_PATCH_LOADER */
3464
Takashi Iwai5cb543d2012-08-09 13:49:23 +02003465 if (probe_now) {
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003466 err = azx_probe_continue(chip);
3467 if (err < 0)
3468 goto out_free;
3469 }
3470
3471 pci_set_drvdata(pci, card);
3472
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003473 if (pci_dev_run_wake(pci))
3474 pm_runtime_put_noidle(&pci->dev);
3475
Takashi Iwai128960a2012-10-12 17:28:18 +02003476 err = register_vga_switcheroo(chip);
3477 if (err < 0) {
3478 snd_printk(KERN_ERR SFX
3479 "Error registering VGA-switcheroo client\n");
3480 goto out_free;
3481 }
3482
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003483 dev++;
3484 return 0;
3485
3486out_free:
3487 snd_card_free(card);
3488 return err;
3489}
3490
3491static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip)
3492{
3493 int dev = chip->dev_index;
3494 int err;
3495
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003496#ifdef CONFIG_SND_HDA_INPUT_BEEP
3497 chip->beep_mode = beep_mode[dev];
3498#endif
3499
Linus Torvalds1da177e2005-04-16 15:20:36 -07003500 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003501 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003502 if (err < 0)
3503 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003504#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai4918cda2012-08-09 12:33:28 +02003505 if (chip->fw) {
3506 err = snd_hda_load_patch(chip->bus, chip->fw->size,
3507 chip->fw->data);
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003508 if (err < 0)
3509 goto out_free;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003510#ifndef CONFIG_PM
Takashi Iwai4918cda2012-08-09 12:33:28 +02003511 release_firmware(chip->fw); /* no longer needed */
3512 chip->fw = NULL;
Takashi Iwaie39ae852012-11-22 16:18:13 +01003513#endif
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003514 }
3515#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003516 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003517 err = azx_codec_configure(chip);
3518 if (err < 0)
3519 goto out_free;
3520 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003521
3522 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003523 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003524 if (err < 0)
3525 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003526
3527 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003528 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003529 if (err < 0)
3530 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003531
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003532 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003533 if (err < 0)
3534 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003535
Takashi Iwaicb53c622007-08-10 17:21:45 +02003536 chip->running = 1;
3537 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003538 azx_notifier_register(chip);
Takashi Iwai65fcd412012-08-14 17:13:32 +02003539 azx_add_card_list(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003540
Takashi Iwai91219472012-04-26 12:13:25 +02003541 return 0;
3542
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003543out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003544 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003545 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003546}
3547
3548static void __devexit azx_remove(struct pci_dev *pci)
3549{
Takashi Iwai91219472012-04-26 12:13:25 +02003550 struct snd_card *card = pci_get_drvdata(pci);
Mengdong Linb8dfc4622012-08-23 17:32:30 +08003551
3552 if (pci_dev_run_wake(pci))
3553 pm_runtime_get_noresume(&pci->dev);
3554
Takashi Iwai91219472012-04-26 12:13:25 +02003555 if (card)
3556 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003557 pci_set_drvdata(pci, NULL);
3558}
3559
3560/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003561static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003562 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003563 { PCI_DEVICE(0x8086, 0x1c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003564 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Seth Heasleycea310e2010-09-10 16:29:56 -07003565 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003566 { PCI_DEVICE(0x8086, 0x1d20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003567 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003568 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003569 { PCI_DEVICE(0x8086, 0x1e20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003570 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003571 /* Lynx Point */
3572 { PCI_DEVICE(0x8086, 0x8c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003573 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003574 /* Lynx Point-LP */
3575 { PCI_DEVICE(0x8086, 0x9c20),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003576 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
James Ralston144dad92012-08-09 09:38:59 -07003577 /* Lynx Point-LP */
3578 { PCI_DEVICE(0x8086, 0x9c21),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003579 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaoe926f2c2012-06-13 10:23:51 +08003580 /* Haswell */
3581 { PCI_DEVICE(0x8086, 0x0c0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003582 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Wang Xingchaod279fae2012-09-17 13:10:23 +08003583 { PCI_DEVICE(0x8086, 0x0d0c),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003584 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Pierre-Louis Bossart99df18b2012-09-21 18:39:07 -05003585 /* 5 Series/3400 */
3586 { PCI_DEVICE(0x8086, 0x3b56),
Takashi Iwai2ea3c6a2012-11-19 20:03:37 +01003587 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_INTEL_PCH },
Takashi Iwai87218e92008-02-21 08:13:11 +01003588 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003589 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003590 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003591 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003592 { PCI_DEVICE(0x8086, 0x080a),
3593 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003594 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003595 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003596 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003597 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3598 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003599 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003600 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3601 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003602 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003603 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3604 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003605 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003606 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3607 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003608 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003609 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3610 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003611 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003612 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3613 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003614 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003615 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3616 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003617 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003618 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3619 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003620 /* Generic Intel */
3621 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3622 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3623 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003624 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003625 /* ATI SB 450/600/700/800/900 */
3626 { PCI_DEVICE(0x1002, 0x437b),
3627 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3628 { PCI_DEVICE(0x1002, 0x4383),
3629 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3630 /* AMD Hudson */
3631 { PCI_DEVICE(0x1022, 0x780d),
3632 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003633 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003634 { PCI_DEVICE(0x1002, 0x793b),
3635 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3636 { PCI_DEVICE(0x1002, 0x7919),
3637 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3638 { PCI_DEVICE(0x1002, 0x960f),
3639 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3640 { PCI_DEVICE(0x1002, 0x970f),
3641 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3642 { PCI_DEVICE(0x1002, 0xaa00),
3643 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3644 { PCI_DEVICE(0x1002, 0xaa08),
3645 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3646 { PCI_DEVICE(0x1002, 0xaa10),
3647 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3648 { PCI_DEVICE(0x1002, 0xaa18),
3649 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3650 { PCI_DEVICE(0x1002, 0xaa20),
3651 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3652 { PCI_DEVICE(0x1002, 0xaa28),
3653 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3654 { PCI_DEVICE(0x1002, 0xaa30),
3655 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3656 { PCI_DEVICE(0x1002, 0xaa38),
3657 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3658 { PCI_DEVICE(0x1002, 0xaa40),
3659 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3660 { PCI_DEVICE(0x1002, 0xaa48),
3661 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003662 { PCI_DEVICE(0x1002, 0x9902),
3663 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3664 { PCI_DEVICE(0x1002, 0xaaa0),
3665 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3666 { PCI_DEVICE(0x1002, 0xaaa8),
3667 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3668 { PCI_DEVICE(0x1002, 0xaab0),
3669 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003670 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003671 { PCI_DEVICE(0x1106, 0x3288),
3672 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08003673 /* VIA GFX VT7122/VX900 */
3674 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
3675 /* VIA GFX VT6122/VX11 */
3676 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01003677 /* SIS966 */
3678 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3679 /* ULI M5461 */
3680 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3681 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003682 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3683 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3684 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003685 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003686 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003687 { PCI_DEVICE(0x6549, 0x1200),
3688 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Lars R. Damerowf0b3da92012-11-02 13:10:39 -07003689 { PCI_DEVICE(0x6549, 0x2200),
3690 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003691 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwaif2a8eca2012-06-11 15:51:54 +02003692 /* CTHDA chips */
3693 { PCI_DEVICE(0x1102, 0x0010),
3694 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3695 { PCI_DEVICE(0x1102, 0x0012),
3696 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003697#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3698 /* the following entry conflicts with snd-ctxfi driver,
3699 * as ctxfi driver mutates from HD-audio to native mode with
3700 * a special command sequence.
3701 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003702 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3703 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3704 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003705 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003706 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003707#else
3708 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003709 { PCI_DEVICE(0x1102, 0x0009),
3710 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003711 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003712#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003713 /* Vortex86MX */
3714 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003715 /* VMware HDAudio */
3716 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003717 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003718 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3719 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3720 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003721 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003722 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3723 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3724 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003725 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003726 { 0, }
3727};
3728MODULE_DEVICE_TABLE(pci, azx_ids);
3729
3730/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003731static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003732 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003733 .id_table = azx_ids,
3734 .probe = azx_probe,
3735 .remove = __devexit_p(azx_remove),
Takashi Iwai68cb2b52012-07-02 15:20:37 +02003736 .driver = {
3737 .pm = AZX_PM_OPS,
3738 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003739};
3740
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003741module_pci_driver(azx_driver);