blob: a7482ab140e1af5c3608ee317ff589c35c2a6021 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats for gen <= 3 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010049static const uint32_t i8xx_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010050 DRM_FORMAT_C8,
51 DRM_FORMAT_RGB565,
Matt Roper465c1202014-05-29 08:06:54 -070052 DRM_FORMAT_XRGB1555,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010053 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070054};
55
56/* Primary plane formats for gen >= 4 */
Damien Lespiau568db4f2015-05-12 16:13:18 +010057static const uint32_t i965_primary_formats[] = {
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010058 DRM_FORMAT_C8,
59 DRM_FORMAT_RGB565,
60 DRM_FORMAT_XRGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070061 DRM_FORMAT_XBGR8888,
Damien Lespiau6c0fd452015-05-19 12:29:16 +010062 DRM_FORMAT_XRGB2101010,
63 DRM_FORMAT_XBGR2101010,
64};
65
66static const uint32_t skl_primary_formats[] = {
67 DRM_FORMAT_C8,
68 DRM_FORMAT_RGB565,
69 DRM_FORMAT_XRGB8888,
70 DRM_FORMAT_XBGR8888,
Damien Lespiau67fe7dc2015-05-15 19:06:00 +010071 DRM_FORMAT_ARGB8888,
Matt Roper465c1202014-05-29 08:06:54 -070072 DRM_FORMAT_ABGR8888,
73 DRM_FORMAT_XRGB2101010,
Matt Roper465c1202014-05-29 08:06:54 -070074 DRM_FORMAT_XBGR2101010,
Matt Roper465c1202014-05-29 08:06:54 -070075};
76
Matt Roper3d7d6512014-06-10 08:28:13 -070077/* Cursor formats */
78static const uint32_t intel_cursor_formats[] = {
79 DRM_FORMAT_ARGB8888,
80};
81
Chris Wilson6b383a72010-09-13 13:54:26 +010082static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080083
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020085 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030086static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020087 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030088
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020089static int intel_set_mode(struct drm_atomic_state *state);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
95static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070097 struct intel_link_m_n *m_n,
98 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200103 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200104static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200105 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800106static void intel_begin_crtc_commit(struct drm_crtc *crtc);
107static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Chandra Konduru549e2bf2015-04-07 15:28:38 -0700108static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
109 struct intel_crtc_state *crtc_state);
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200110static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
111 int num_connectors);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100112
Dave Airlie0e32b392014-05-02 14:02:48 +1000113static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
114{
115 if (!connector->mst_port)
116 return connector->encoder;
117 else
118 return &connector->mst_port->mst_encoders[pipe]->base;
119}
120
Jesse Barnes79e53942008-11-07 14:24:08 -0800121typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800123} intel_range_t;
124
125typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400126 int dot_limit;
127 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800128} intel_p2_t;
129
Ma Lingd4906092009-03-18 20:13:27 +0800130typedef struct intel_limit intel_limit_t;
131struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400132 intel_range_t dot, vco, n, m, m1, m2, p, p1;
133 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800134};
Jesse Barnes79e53942008-11-07 14:24:08 -0800135
Daniel Vetterd2acd212012-10-20 20:57:43 +0200136int
137intel_pch_rawclk(struct drm_device *dev)
138{
139 struct drm_i915_private *dev_priv = dev->dev_private;
140
141 WARN_ON(!HAS_PCH_SPLIT(dev));
142
143 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
144}
145
Chris Wilson021357a2010-09-07 20:54:59 +0100146static inline u32 /* units of 100MHz */
147intel_fdi_link_freq(struct drm_device *dev)
148{
Chris Wilson8b99e682010-10-13 09:59:17 +0100149 if (IS_GEN5(dev)) {
150 struct drm_i915_private *dev_priv = dev->dev_private;
151 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
152 } else
153 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100154}
155
Daniel Vetter5d536e22013-07-06 12:52:06 +0200156static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400157 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200158 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200159 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400160 .m = { .min = 96, .max = 140 },
161 .m1 = { .min = 18, .max = 26 },
162 .m2 = { .min = 6, .max = 16 },
163 .p = { .min = 4, .max = 128 },
164 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700165 .p2 = { .dot_limit = 165000,
166 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700167};
168
Daniel Vetter5d536e22013-07-06 12:52:06 +0200169static const intel_limit_t intel_limits_i8xx_dvo = {
170 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200171 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200172 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200173 .m = { .min = 96, .max = 140 },
174 .m1 = { .min = 18, .max = 26 },
175 .m2 = { .min = 6, .max = 16 },
176 .p = { .min = 4, .max = 128 },
177 .p1 = { .min = 2, .max = 33 },
178 .p2 = { .dot_limit = 165000,
179 .p2_slow = 4, .p2_fast = 4 },
180};
181
Keith Packarde4b36692009-06-05 19:22:17 -0700182static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400183 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200184 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200185 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400186 .m = { .min = 96, .max = 140 },
187 .m1 = { .min = 18, .max = 26 },
188 .m2 = { .min = 6, .max = 16 },
189 .p = { .min = 4, .max = 128 },
190 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700191 .p2 = { .dot_limit = 165000,
192 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700193};
Eric Anholt273e27c2011-03-30 13:01:10 -0700194
Keith Packarde4b36692009-06-05 19:22:17 -0700195static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400196 .dot = { .min = 20000, .max = 400000 },
197 .vco = { .min = 1400000, .max = 2800000 },
198 .n = { .min = 1, .max = 6 },
199 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100200 .m1 = { .min = 8, .max = 18 },
201 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400202 .p = { .min = 5, .max = 80 },
203 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700204 .p2 = { .dot_limit = 200000,
205 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700206};
207
208static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400209 .dot = { .min = 20000, .max = 400000 },
210 .vco = { .min = 1400000, .max = 2800000 },
211 .n = { .min = 1, .max = 6 },
212 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100213 .m1 = { .min = 8, .max = 18 },
214 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400215 .p = { .min = 7, .max = 98 },
216 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700217 .p2 = { .dot_limit = 112000,
218 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700219};
220
Eric Anholt273e27c2011-03-30 13:01:10 -0700221
Keith Packarde4b36692009-06-05 19:22:17 -0700222static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700223 .dot = { .min = 25000, .max = 270000 },
224 .vco = { .min = 1750000, .max = 3500000},
225 .n = { .min = 1, .max = 4 },
226 .m = { .min = 104, .max = 138 },
227 .m1 = { .min = 17, .max = 23 },
228 .m2 = { .min = 5, .max = 11 },
229 .p = { .min = 10, .max = 30 },
230 .p1 = { .min = 1, .max = 3},
231 .p2 = { .dot_limit = 270000,
232 .p2_slow = 10,
233 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800234 },
Keith Packarde4b36692009-06-05 19:22:17 -0700235};
236
237static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .dot = { .min = 22000, .max = 400000 },
239 .vco = { .min = 1750000, .max = 3500000},
240 .n = { .min = 1, .max = 4 },
241 .m = { .min = 104, .max = 138 },
242 .m1 = { .min = 16, .max = 23 },
243 .m2 = { .min = 5, .max = 11 },
244 .p = { .min = 5, .max = 80 },
245 .p1 = { .min = 1, .max = 8},
246 .p2 = { .dot_limit = 165000,
247 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700248};
249
250static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700251 .dot = { .min = 20000, .max = 115000 },
252 .vco = { .min = 1750000, .max = 3500000 },
253 .n = { .min = 1, .max = 3 },
254 .m = { .min = 104, .max = 138 },
255 .m1 = { .min = 17, .max = 23 },
256 .m2 = { .min = 5, .max = 11 },
257 .p = { .min = 28, .max = 112 },
258 .p1 = { .min = 2, .max = 8 },
259 .p2 = { .dot_limit = 0,
260 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800261 },
Keith Packarde4b36692009-06-05 19:22:17 -0700262};
263
264static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700265 .dot = { .min = 80000, .max = 224000 },
266 .vco = { .min = 1750000, .max = 3500000 },
267 .n = { .min = 1, .max = 3 },
268 .m = { .min = 104, .max = 138 },
269 .m1 = { .min = 17, .max = 23 },
270 .m2 = { .min = 5, .max = 11 },
271 .p = { .min = 14, .max = 42 },
272 .p1 = { .min = 2, .max = 6 },
273 .p2 = { .dot_limit = 0,
274 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800275 },
Keith Packarde4b36692009-06-05 19:22:17 -0700276};
277
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500278static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400279 .dot = { .min = 20000, .max = 400000},
280 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400282 .n = { .min = 3, .max = 6 },
283 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700284 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .m1 = { .min = 0, .max = 0 },
286 .m2 = { .min = 0, .max = 254 },
287 .p = { .min = 5, .max = 80 },
288 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700289 .p2 = { .dot_limit = 200000,
290 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700291};
292
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500293static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .dot = { .min = 20000, .max = 400000 },
295 .vco = { .min = 1700000, .max = 3500000 },
296 .n = { .min = 3, .max = 6 },
297 .m = { .min = 2, .max = 256 },
298 .m1 = { .min = 0, .max = 0 },
299 .m2 = { .min = 0, .max = 254 },
300 .p = { .min = 7, .max = 112 },
301 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .p2 = { .dot_limit = 112000,
303 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700304};
305
Eric Anholt273e27c2011-03-30 13:01:10 -0700306/* Ironlake / Sandybridge
307 *
308 * We calculate clock using (register_value + 2) for N/M1/M2, so here
309 * the range value for them is (actual_value - 2).
310 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800311static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 25000, .max = 350000 },
313 .vco = { .min = 1760000, .max = 3510000 },
314 .n = { .min = 1, .max = 5 },
315 .m = { .min = 79, .max = 127 },
316 .m1 = { .min = 12, .max = 22 },
317 .m2 = { .min = 5, .max = 9 },
318 .p = { .min = 5, .max = 80 },
319 .p1 = { .min = 1, .max = 8 },
320 .p2 = { .dot_limit = 225000,
321 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700322};
323
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800324static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700325 .dot = { .min = 25000, .max = 350000 },
326 .vco = { .min = 1760000, .max = 3510000 },
327 .n = { .min = 1, .max = 3 },
328 .m = { .min = 79, .max = 118 },
329 .m1 = { .min = 12, .max = 22 },
330 .m2 = { .min = 5, .max = 9 },
331 .p = { .min = 28, .max = 112 },
332 .p1 = { .min = 2, .max = 8 },
333 .p2 = { .dot_limit = 225000,
334 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800335};
336
337static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700338 .dot = { .min = 25000, .max = 350000 },
339 .vco = { .min = 1760000, .max = 3510000 },
340 .n = { .min = 1, .max = 3 },
341 .m = { .min = 79, .max = 127 },
342 .m1 = { .min = 12, .max = 22 },
343 .m2 = { .min = 5, .max = 9 },
344 .p = { .min = 14, .max = 56 },
345 .p1 = { .min = 2, .max = 8 },
346 .p2 = { .dot_limit = 225000,
347 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800348};
349
Eric Anholt273e27c2011-03-30 13:01:10 -0700350/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800351static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .dot = { .min = 25000, .max = 350000 },
353 .vco = { .min = 1760000, .max = 3510000 },
354 .n = { .min = 1, .max = 2 },
355 .m = { .min = 79, .max = 126 },
356 .m1 = { .min = 12, .max = 22 },
357 .m2 = { .min = 5, .max = 9 },
358 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 .p2 = { .dot_limit = 225000,
361 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362};
363
364static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .dot = { .min = 25000, .max = 350000 },
366 .vco = { .min = 1760000, .max = 3510000 },
367 .n = { .min = 1, .max = 3 },
368 .m = { .min = 79, .max = 126 },
369 .m1 = { .min = 12, .max = 22 },
370 .m2 = { .min = 5, .max = 9 },
371 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400372 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700373 .p2 = { .dot_limit = 225000,
374 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800375};
376
Ville Syrjälädc730512013-09-24 21:26:30 +0300377static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300378 /*
379 * These are the data rate limits (measured in fast clocks)
380 * since those are the strictest limits we have. The fast
381 * clock and actual rate limits are more relaxed, so checking
382 * them would make no difference.
383 */
384 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200385 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700386 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700387 .m1 = { .min = 2, .max = 3 },
388 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300389 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300390 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700391};
392
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300393static const intel_limit_t intel_limits_chv = {
394 /*
395 * These are the data rate limits (measured in fast clocks)
396 * since those are the strictest limits we have. The fast
397 * clock and actual rate limits are more relaxed, so checking
398 * them would make no difference.
399 */
400 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200401 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300402 .n = { .min = 1, .max = 1 },
403 .m1 = { .min = 2, .max = 2 },
404 .m2 = { .min = 24 << 22, .max = 175 << 22 },
405 .p1 = { .min = 2, .max = 4 },
406 .p2 = { .p2_slow = 1, .p2_fast = 14 },
407};
408
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200409static const intel_limit_t intel_limits_bxt = {
410 /* FIXME: find real dot limits */
411 .dot = { .min = 0, .max = INT_MAX },
Vandana Kannane6292552015-07-01 17:02:57 +0530412 .vco = { .min = 4800000, .max = 6700000 },
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200413 .n = { .min = 1, .max = 1 },
414 .m1 = { .min = 2, .max = 2 },
415 /* FIXME: find real m2 limits */
416 .m2 = { .min = 2 << 22, .max = 255 << 22 },
417 .p1 = { .min = 2, .max = 4 },
418 .p2 = { .p2_slow = 1, .p2_fast = 20 },
419};
420
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +0200421static bool
422needs_modeset(struct drm_crtc_state *state)
423{
424 return state->mode_changed || state->active_changed;
425}
426
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300427/**
428 * Returns whether any output on the specified pipe is of the specified type
429 */
Damien Lespiau40935612014-10-29 11:16:59 +0000430bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300431{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300432 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300433 struct intel_encoder *encoder;
434
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300435 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300436 if (encoder->type == type)
437 return true;
438
439 return false;
440}
441
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200442/**
443 * Returns whether any output on the specified pipe will have the specified
444 * type after a staged modeset is complete, i.e., the same as
445 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
446 * encoder->crtc.
447 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200448static bool intel_pipe_will_have_type(const struct intel_crtc_state *crtc_state,
449 int type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200450{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200451 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300452 struct drm_connector *connector;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200453 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200454 struct intel_encoder *encoder;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200455 int i, num_connectors = 0;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200456
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +0300457 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200458 if (connector_state->crtc != crtc_state->base.crtc)
459 continue;
460
461 num_connectors++;
462
463 encoder = to_intel_encoder(connector_state->best_encoder);
464 if (encoder->type == type)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200465 return true;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200466 }
467
468 WARN_ON(num_connectors == 0);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200469
470 return false;
471}
472
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200473static const intel_limit_t *
474intel_ironlake_limit(struct intel_crtc_state *crtc_state, int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800475{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200476 struct drm_device *dev = crtc_state->base.crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800477 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800478
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200479 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100480 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000481 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800482 limit = &intel_limits_ironlake_dual_lvds_100m;
483 else
484 limit = &intel_limits_ironlake_dual_lvds;
485 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000486 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800487 limit = &intel_limits_ironlake_single_lvds_100m;
488 else
489 limit = &intel_limits_ironlake_single_lvds;
490 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200491 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800492 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800493
494 return limit;
495}
496
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200497static const intel_limit_t *
498intel_g4x_limit(struct intel_crtc_state *crtc_state)
Ma Ling044c7c42009-03-18 20:13:23 +0800499{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200500 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800501 const intel_limit_t *limit;
502
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200503 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100504 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700505 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800506 else
Keith Packarde4b36692009-06-05 19:22:17 -0700507 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200508 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI) ||
509 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700510 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200511 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700512 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800513 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800515
516 return limit;
517}
518
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200519static const intel_limit_t *
520intel_limit(struct intel_crtc_state *crtc_state, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800521{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200522 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 const intel_limit_t *limit;
524
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200525 if (IS_BROXTON(dev))
526 limit = &intel_limits_bxt;
527 else if (HAS_PCH_SPLIT(dev))
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200528 limit = intel_ironlake_limit(crtc_state, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800529 else if (IS_G4X(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200530 limit = intel_g4x_limit(crtc_state);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200532 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500533 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800534 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500535 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300536 } else if (IS_CHERRYVIEW(dev)) {
537 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700538 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300539 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100540 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200541 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100542 limit = &intel_limits_i9xx_lvds;
543 else
544 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800545 } else {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200546 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700547 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200548 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700549 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200550 else
551 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 }
553 return limit;
554}
555
Imre Deakdccbea32015-06-22 23:35:51 +0300556/*
557 * Platform specific helpers to calculate the port PLL loopback- (clock.m),
558 * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
559 * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
560 * The helpers' return value is the rate of the clock that is fed to the
561 * display engine's pipe which can be the above fast dot clock rate or a
562 * divided-down version of it.
563 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500564/* m1 is reserved as 0 in Pineview, n is a ring counter */
Imre Deakdccbea32015-06-22 23:35:51 +0300565static int pnv_calc_dpll_params(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800566{
Shaohua Li21778322009-02-23 15:19:16 +0800567 clock->m = clock->m2 + 2;
568 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200569 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300570 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300571 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
572 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300573
574 return clock->dot;
Shaohua Li21778322009-02-23 15:19:16 +0800575}
576
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200577static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
578{
579 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
580}
581
Imre Deakdccbea32015-06-22 23:35:51 +0300582static int i9xx_calc_dpll_params(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800583{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200584 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800585 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200586 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300587 return 0;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300588 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
589 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300590
591 return clock->dot;
Jesse Barnes79e53942008-11-07 14:24:08 -0800592}
593
Imre Deakdccbea32015-06-22 23:35:51 +0300594static int vlv_calc_dpll_params(int refclk, intel_clock_t *clock)
Imre Deak589eca62015-06-22 23:35:50 +0300595{
596 clock->m = clock->m1 * clock->m2;
597 clock->p = clock->p1 * clock->p2;
598 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300599 return 0;
Imre Deak589eca62015-06-22 23:35:50 +0300600 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
601 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300602
603 return clock->dot / 5;
Imre Deak589eca62015-06-22 23:35:50 +0300604}
605
Imre Deakdccbea32015-06-22 23:35:51 +0300606int chv_calc_dpll_params(int refclk, intel_clock_t *clock)
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300607{
608 clock->m = clock->m1 * clock->m2;
609 clock->p = clock->p1 * clock->p2;
610 if (WARN_ON(clock->n == 0 || clock->p == 0))
Imre Deakdccbea32015-06-22 23:35:51 +0300611 return 0;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300612 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
613 clock->n << 22);
614 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Imre Deakdccbea32015-06-22 23:35:51 +0300615
616 return clock->dot / 5;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300617}
618
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800619#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800620/**
621 * Returns whether the given set of divisors are valid for a given refclk with
622 * the given connectors.
623 */
624
Chris Wilson1b894b52010-12-14 20:04:54 +0000625static bool intel_PLL_is_valid(struct drm_device *dev,
626 const intel_limit_t *limit,
627 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800628{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300629 if (clock->n < limit->n.min || limit->n.max < clock->n)
630 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800631 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400632 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800633 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400634 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400636 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300637
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200638 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300639 if (clock->m1 <= clock->m2)
640 INTELPllInvalid("m1 <= m2\n");
641
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200642 if (!IS_VALLEYVIEW(dev) && !IS_BROXTON(dev)) {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300643 if (clock->p < limit->p.min || limit->p.max < clock->p)
644 INTELPllInvalid("p out of range\n");
645 if (clock->m < limit->m.min || limit->m.max < clock->m)
646 INTELPllInvalid("m out of range\n");
647 }
648
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400650 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
652 * connector, etc., rather than just a single range.
653 */
654 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400655 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800656
657 return true;
658}
659
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300660static int
661i9xx_select_p2_div(const intel_limit_t *limit,
662 const struct intel_crtc_state *crtc_state,
663 int target)
Jesse Barnes79e53942008-11-07 14:24:08 -0800664{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300665 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800666
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200667 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100669 * For LVDS just rely on its current settings for dual-channel.
670 * We haven't figured out how to reliably set up different
671 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800672 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100673 if (intel_is_dual_link_lvds(dev))
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300674 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800675 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300676 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800677 } else {
678 if (target < limit->p2.dot_limit)
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300679 return limit->p2.p2_slow;
Jesse Barnes79e53942008-11-07 14:24:08 -0800680 else
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300681 return limit->p2.p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800682 }
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300683}
684
685static bool
686i9xx_find_best_dpll(const intel_limit_t *limit,
687 struct intel_crtc_state *crtc_state,
688 int target, int refclk, intel_clock_t *match_clock,
689 intel_clock_t *best_clock)
690{
691 struct drm_device *dev = crtc_state->base.crtc->dev;
692 intel_clock_t clock;
693 int err = target;
Jesse Barnes79e53942008-11-07 14:24:08 -0800694
Akshay Joshi0206e352011-08-16 15:34:10 -0400695 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800696
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300697 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
698
Zhao Yakui42158662009-11-20 11:24:18 +0800699 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
700 clock.m1++) {
701 for (clock.m2 = limit->m2.min;
702 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200703 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800704 break;
705 for (clock.n = limit->n.min;
706 clock.n <= limit->n.max; clock.n++) {
707 for (clock.p1 = limit->p1.min;
708 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800709 int this_err;
710
Imre Deakdccbea32015-06-22 23:35:51 +0300711 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000712 if (!intel_PLL_is_valid(dev, limit,
713 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800715 if (match_clock &&
716 clock.p != match_clock->p)
717 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800718
719 this_err = abs(clock.dot - target);
720 if (this_err < err) {
721 *best_clock = clock;
722 err = this_err;
723 }
724 }
725 }
726 }
727 }
728
729 return (err != target);
730}
731
Ma Lingd4906092009-03-18 20:13:27 +0800732static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200733pnv_find_best_dpll(const intel_limit_t *limit,
734 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200735 int target, int refclk, intel_clock_t *match_clock,
736 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200737{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300738 struct drm_device *dev = crtc_state->base.crtc->dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200739 intel_clock_t clock;
740 int err = target;
741
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200742 memset(best_clock, 0, sizeof(*best_clock));
743
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300744 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
745
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200746 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
747 clock.m1++) {
748 for (clock.m2 = limit->m2.min;
749 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200750 for (clock.n = limit->n.min;
751 clock.n <= limit->n.max; clock.n++) {
752 for (clock.p1 = limit->p1.min;
753 clock.p1 <= limit->p1.max; clock.p1++) {
754 int this_err;
755
Imre Deakdccbea32015-06-22 23:35:51 +0300756 pnv_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800757 if (!intel_PLL_is_valid(dev, limit,
758 &clock))
759 continue;
760 if (match_clock &&
761 clock.p != match_clock->p)
762 continue;
763
764 this_err = abs(clock.dot - target);
765 if (this_err < err) {
766 *best_clock = clock;
767 err = this_err;
768 }
769 }
770 }
771 }
772 }
773
774 return (err != target);
775}
776
Ma Lingd4906092009-03-18 20:13:27 +0800777static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200778g4x_find_best_dpll(const intel_limit_t *limit,
779 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200780 int target, int refclk, intel_clock_t *match_clock,
781 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800782{
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300783 struct drm_device *dev = crtc_state->base.crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800784 intel_clock_t clock;
785 int max_n;
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300786 bool found = false;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400787 /* approximately equals target * 0.00585 */
788 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800789
790 memset(best_clock, 0, sizeof(*best_clock));
Ville Syrjälä3b1429d2015-06-18 13:47:22 +0300791
792 clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
793
Ma Lingd4906092009-03-18 20:13:27 +0800794 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200795 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800796 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200797 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800798 for (clock.m1 = limit->m1.max;
799 clock.m1 >= limit->m1.min; clock.m1--) {
800 for (clock.m2 = limit->m2.max;
801 clock.m2 >= limit->m2.min; clock.m2--) {
802 for (clock.p1 = limit->p1.max;
803 clock.p1 >= limit->p1.min; clock.p1--) {
804 int this_err;
805
Imre Deakdccbea32015-06-22 23:35:51 +0300806 i9xx_calc_dpll_params(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000807 if (!intel_PLL_is_valid(dev, limit,
808 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800809 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000810
811 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800812 if (this_err < err_most) {
813 *best_clock = clock;
814 err_most = this_err;
815 max_n = clock.n;
816 found = true;
817 }
818 }
819 }
820 }
821 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800822 return found;
823}
Ma Lingd4906092009-03-18 20:13:27 +0800824
Imre Deakd5dd62b2015-03-17 11:40:03 +0200825/*
826 * Check if the calculated PLL configuration is more optimal compared to the
827 * best configuration and error found so far. Return the calculated error.
828 */
829static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
830 const intel_clock_t *calculated_clock,
831 const intel_clock_t *best_clock,
832 unsigned int best_error_ppm,
833 unsigned int *error_ppm)
834{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200835 /*
836 * For CHV ignore the error and consider only the P value.
837 * Prefer a bigger P value based on HW requirements.
838 */
839 if (IS_CHERRYVIEW(dev)) {
840 *error_ppm = 0;
841
842 return calculated_clock->p > best_clock->p;
843 }
844
Imre Deak24be4e42015-03-17 11:40:04 +0200845 if (WARN_ON_ONCE(!target_freq))
846 return false;
847
Imre Deakd5dd62b2015-03-17 11:40:03 +0200848 *error_ppm = div_u64(1000000ULL *
849 abs(target_freq - calculated_clock->dot),
850 target_freq);
851 /*
852 * Prefer a better P value over a better (smaller) error if the error
853 * is small. Ensure this preference for future configurations too by
854 * setting the error to 0.
855 */
856 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
857 *error_ppm = 0;
858
859 return true;
860 }
861
862 return *error_ppm + 10 < best_error_ppm;
863}
864
Zhenyu Wang2c072452009-06-05 15:38:42 +0800865static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200866vlv_find_best_dpll(const intel_limit_t *limit,
867 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200868 int target, int refclk, intel_clock_t *match_clock,
869 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700870{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200871 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300872 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300873 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300874 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300875 /* min update 19.2 MHz */
876 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300877 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700878
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300879 target *= 5; /* fast clock */
880
881 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700882
883 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300884 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300885 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300886 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300887 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300888 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700889 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300890 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200891 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300892
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300893 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
894 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300895
Imre Deakdccbea32015-06-22 23:35:51 +0300896 vlv_calc_dpll_params(refclk, &clock);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300897
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300898 if (!intel_PLL_is_valid(dev, limit,
899 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300900 continue;
901
Imre Deakd5dd62b2015-03-17 11:40:03 +0200902 if (!vlv_PLL_is_optimal(dev, target,
903 &clock,
904 best_clock,
905 bestppm, &ppm))
906 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300907
Imre Deakd5dd62b2015-03-17 11:40:03 +0200908 *best_clock = clock;
909 bestppm = ppm;
910 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700911 }
912 }
913 }
914 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700915
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300916 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700917}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700918
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300919static bool
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200920chv_find_best_dpll(const intel_limit_t *limit,
921 struct intel_crtc_state *crtc_state,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300922 int target, int refclk, intel_clock_t *match_clock,
923 intel_clock_t *best_clock)
924{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200925 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300926 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200927 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300928 intel_clock_t clock;
929 uint64_t m2;
930 int found = false;
931
932 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200933 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300934
935 /*
936 * Based on hardware doc, the n always set to 1, and m1 always
937 * set to 2. If requires to support 200Mhz refclk, we need to
938 * revisit this because n may not 1 anymore.
939 */
940 clock.n = 1, clock.m1 = 2;
941 target *= 5; /* fast clock */
942
943 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
944 for (clock.p2 = limit->p2.p2_fast;
945 clock.p2 >= limit->p2.p2_slow;
946 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200947 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300948
949 clock.p = clock.p1 * clock.p2;
950
951 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
952 clock.n) << 22, refclk * clock.m1);
953
954 if (m2 > INT_MAX/clock.m1)
955 continue;
956
957 clock.m2 = m2;
958
Imre Deakdccbea32015-06-22 23:35:51 +0300959 chv_calc_dpll_params(refclk, &clock);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300960
961 if (!intel_PLL_is_valid(dev, limit, &clock))
962 continue;
963
Imre Deak9ca3ba02015-03-17 11:40:05 +0200964 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
965 best_error_ppm, &error_ppm))
966 continue;
967
968 *best_clock = clock;
969 best_error_ppm = error_ppm;
970 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300971 }
972 }
973
974 return found;
975}
976
Imre Deak5ab7b0b2015-03-06 03:29:25 +0200977bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
978 intel_clock_t *best_clock)
979{
980 int refclk = i9xx_get_refclk(crtc_state, 0);
981
982 return chv_find_best_dpll(intel_limit(crtc_state, refclk), crtc_state,
983 target_clock, refclk, NULL, best_clock);
984}
985
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300986bool intel_crtc_active(struct drm_crtc *crtc)
987{
988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
989
990 /* Be paranoid as we can arrive here with only partial
991 * state retrieved from the hardware during setup.
992 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100993 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300994 * as Haswell has gained clock readout/fastboot support.
995 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000996 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300997 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700998 *
999 * FIXME: The intel_crtc->active here should be switched to
1000 * crtc->state->active once we have proper CRTC states wired up
1001 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001002 */
Matt Roperc3d1f432015-03-09 10:19:23 -07001003 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001004 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001005}
1006
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001007enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1008 enum pipe pipe)
1009{
1010 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1011 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1012
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001013 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02001014}
1015
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001016static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
1017{
1018 struct drm_i915_private *dev_priv = dev->dev_private;
1019 u32 reg = PIPEDSL(pipe);
1020 u32 line1, line2;
1021 u32 line_mask;
1022
1023 if (IS_GEN2(dev))
1024 line_mask = DSL_LINEMASK_GEN2;
1025 else
1026 line_mask = DSL_LINEMASK_GEN3;
1027
1028 line1 = I915_READ(reg) & line_mask;
Daniel Vetter6adfb1e2015-07-07 09:10:40 +02001029 msleep(5);
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001030 line2 = I915_READ(reg) & line_mask;
1031
1032 return line1 == line2;
1033}
1034
Keith Packardab7ad7f2010-10-03 00:33:06 -07001035/*
1036 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001037 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001038 *
1039 * After disabling a pipe, we can't wait for vblank in the usual way,
1040 * spinning on the vblank interrupt status bit, since we won't actually
1041 * see an interrupt when the pipe is disabled.
1042 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001043 * On Gen4 and above:
1044 * wait for the pipe register state bit to turn off
1045 *
1046 * Otherwise:
1047 * wait for the display line value to settle (it usually
1048 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001049 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001050 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001051static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001052{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001053 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001054 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001055 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03001056 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001057
Keith Packardab7ad7f2010-10-03 00:33:06 -07001058 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001059 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001060
Keith Packardab7ad7f2010-10-03 00:33:06 -07001061 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001062 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1063 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001064 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001065 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001066 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001067 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001068 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001069 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001070}
1071
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001072/*
1073 * ibx_digital_port_connected - is the specified port connected?
1074 * @dev_priv: i915 private structure
1075 * @port: the port to test
1076 *
1077 * Returns true if @port is connected, false otherwise.
1078 */
1079bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1080 struct intel_digital_port *port)
1081{
1082 u32 bit;
1083
Damien Lespiauc36346e2012-12-13 16:09:03 +00001084 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001085 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001086 case PORT_B:
1087 bit = SDE_PORTB_HOTPLUG;
1088 break;
1089 case PORT_C:
1090 bit = SDE_PORTC_HOTPLUG;
1091 break;
1092 case PORT_D:
1093 bit = SDE_PORTD_HOTPLUG;
1094 break;
1095 default:
1096 return true;
1097 }
1098 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001099 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001100 case PORT_B:
1101 bit = SDE_PORTB_HOTPLUG_CPT;
1102 break;
1103 case PORT_C:
1104 bit = SDE_PORTC_HOTPLUG_CPT;
1105 break;
1106 case PORT_D:
1107 bit = SDE_PORTD_HOTPLUG_CPT;
1108 break;
1109 default:
1110 return true;
1111 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001112 }
1113
1114 return I915_READ(SDEISR) & bit;
1115}
1116
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117static const char *state_string(bool enabled)
1118{
1119 return enabled ? "on" : "off";
1120}
1121
1122/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001123void assert_pll(struct drm_i915_private *dev_priv,
1124 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001125{
1126 int reg;
1127 u32 val;
1128 bool cur_state;
1129
1130 reg = DPLL(pipe);
1131 val = I915_READ(reg);
1132 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001133 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134 "PLL state assertion failure (expected %s, current %s)\n",
1135 state_string(state), state_string(cur_state));
1136}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137
Jani Nikula23538ef2013-08-27 15:12:22 +03001138/* XXX: the dsi pll is shared between MIPI DSI ports */
1139static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1140{
1141 u32 val;
1142 bool cur_state;
1143
Ville Syrjäläa5805162015-05-26 20:42:30 +03001144 mutex_lock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001145 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03001146 mutex_unlock(&dev_priv->sb_lock);
Jani Nikula23538ef2013-08-27 15:12:22 +03001147
1148 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001149 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001150 "DSI PLL state assertion failure (expected %s, current %s)\n",
1151 state_string(state), state_string(cur_state));
1152}
1153#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1154#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1155
Daniel Vetter55607e82013-06-16 21:42:39 +02001156struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001157intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001158{
Daniel Vettere2b78262013-06-07 23:10:03 +02001159 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1160
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001161 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001162 return NULL;
1163
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001164 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001165}
1166
Jesse Barnesb24e7172011-01-04 15:09:30 -08001167/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001168void assert_shared_dpll(struct drm_i915_private *dev_priv,
1169 struct intel_shared_dpll *pll,
1170 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001171{
Jesse Barnes040484a2011-01-03 12:14:26 -08001172 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001173 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001174
Chris Wilson92b27b02012-05-20 18:10:50 +01001175 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001176 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001177 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001178
Daniel Vetter53589012013-06-05 13:34:16 +02001179 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001180 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001181 "%s assertion failure (expected %s, current %s)\n",
1182 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001183}
Jesse Barnes040484a2011-01-03 12:14:26 -08001184
1185static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1186 enum pipe pipe, bool state)
1187{
1188 int reg;
1189 u32 val;
1190 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001191 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1192 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001193
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001194 if (HAS_DDI(dev_priv->dev)) {
1195 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001196 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001197 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001198 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001199 } else {
1200 reg = FDI_TX_CTL(pipe);
1201 val = I915_READ(reg);
1202 cur_state = !!(val & FDI_TX_ENABLE);
1203 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001204 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001205 "FDI TX state assertion failure (expected %s, current %s)\n",
1206 state_string(state), state_string(cur_state));
1207}
1208#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1209#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1210
1211static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1212 enum pipe pipe, bool state)
1213{
1214 int reg;
1215 u32 val;
1216 bool cur_state;
1217
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001218 reg = FDI_RX_CTL(pipe);
1219 val = I915_READ(reg);
1220 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001221 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001222 "FDI RX state assertion failure (expected %s, current %s)\n",
1223 state_string(state), state_string(cur_state));
1224}
1225#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1226#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1227
1228static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1229 enum pipe pipe)
1230{
1231 int reg;
1232 u32 val;
1233
1234 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001235 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001236 return;
1237
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001238 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001239 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001240 return;
1241
Jesse Barnes040484a2011-01-03 12:14:26 -08001242 reg = FDI_TX_CTL(pipe);
1243 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001244 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001245}
1246
Daniel Vetter55607e82013-06-16 21:42:39 +02001247void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1248 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001249{
1250 int reg;
1251 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001252 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001253
1254 reg = FDI_RX_CTL(pipe);
1255 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001256 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001257 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001258 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1259 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001260}
1261
Daniel Vetterb680c372014-09-19 18:27:27 +02001262void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001264{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001265 struct drm_device *dev = dev_priv->dev;
1266 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001267 u32 val;
1268 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001269 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001270
Jani Nikulabedd4db2014-08-22 15:04:13 +03001271 if (WARN_ON(HAS_DDI(dev)))
1272 return;
1273
1274 if (HAS_PCH_SPLIT(dev)) {
1275 u32 port_sel;
1276
Jesse Barnesea0760c2011-01-04 15:09:32 -08001277 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001278 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1279
1280 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1281 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1282 panel_pipe = PIPE_B;
1283 /* XXX: else fix for eDP */
1284 } else if (IS_VALLEYVIEW(dev)) {
1285 /* presumably write lock depends on pipe, not port select */
1286 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1287 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001288 } else {
1289 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001290 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1291 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001292 }
1293
1294 val = I915_READ(pp_reg);
1295 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001296 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001297 locked = false;
1298
Rob Clarke2c719b2014-12-15 13:56:32 -05001299 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001300 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001301 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001302}
1303
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001304static void assert_cursor(struct drm_i915_private *dev_priv,
1305 enum pipe pipe, bool state)
1306{
1307 struct drm_device *dev = dev_priv->dev;
1308 bool cur_state;
1309
Paulo Zanonid9d82082014-02-27 16:30:56 -03001310 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001311 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001312 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001313 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001314
Rob Clarke2c719b2014-12-15 13:56:32 -05001315 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001316 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1317 pipe_name(pipe), state_string(state), state_string(cur_state));
1318}
1319#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1320#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1321
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001322void assert_pipe(struct drm_i915_private *dev_priv,
1323 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001324{
1325 int reg;
1326 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001327 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001328 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1329 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001330
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001331 /* if we need the pipe quirk it must be always on */
1332 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1333 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001334 state = true;
1335
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001336 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001337 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001338 cur_state = false;
1339 } else {
1340 reg = PIPECONF(cpu_transcoder);
1341 val = I915_READ(reg);
1342 cur_state = !!(val & PIPECONF_ENABLE);
1343 }
1344
Rob Clarke2c719b2014-12-15 13:56:32 -05001345 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001346 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001347 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001348}
1349
Chris Wilson931872f2012-01-16 23:01:13 +00001350static void assert_plane(struct drm_i915_private *dev_priv,
1351 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001352{
1353 int reg;
1354 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001355 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001356
1357 reg = DSPCNTR(plane);
1358 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001359 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001360 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001361 "plane %c assertion failure (expected %s, current %s)\n",
1362 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001363}
1364
Chris Wilson931872f2012-01-16 23:01:13 +00001365#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1366#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1367
Jesse Barnesb24e7172011-01-04 15:09:30 -08001368static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1369 enum pipe pipe)
1370{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001371 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001372 int reg, i;
1373 u32 val;
1374 int cur_pipe;
1375
Ville Syrjälä653e1022013-06-04 13:49:05 +03001376 /* Primary planes are fixed to pipes on gen4+ */
1377 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001378 reg = DSPCNTR(pipe);
1379 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001380 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001381 "plane %c assertion failure, should be disabled but not\n",
1382 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001383 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001384 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001385
Jesse Barnesb24e7172011-01-04 15:09:30 -08001386 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001387 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001388 reg = DSPCNTR(i);
1389 val = I915_READ(reg);
1390 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1391 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001392 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001393 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1394 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001395 }
1396}
1397
Jesse Barnes19332d72013-03-28 09:55:38 -07001398static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1399 enum pipe pipe)
1400{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001401 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001402 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001403 u32 val;
1404
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001405 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001406 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001407 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001408 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001409 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1410 sprite, pipe_name(pipe));
1411 }
1412 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001413 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001414 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001415 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001416 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001417 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001418 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001419 }
1420 } else if (INTEL_INFO(dev)->gen >= 7) {
1421 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001422 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001423 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001424 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001425 plane_name(pipe), pipe_name(pipe));
1426 } else if (INTEL_INFO(dev)->gen >= 5) {
1427 reg = DVSCNTR(pipe);
1428 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001429 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001430 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1431 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001432 }
1433}
1434
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001435static void assert_vblank_disabled(struct drm_crtc *crtc)
1436{
Rob Clarke2c719b2014-12-15 13:56:32 -05001437 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001438 drm_crtc_vblank_put(crtc);
1439}
1440
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001441static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001442{
1443 u32 val;
1444 bool enabled;
1445
Rob Clarke2c719b2014-12-15 13:56:32 -05001446 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001447
Jesse Barnes92f25842011-01-04 15:09:34 -08001448 val = I915_READ(PCH_DREF_CONTROL);
1449 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1450 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001451 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001452}
1453
Daniel Vetterab9412b2013-05-03 11:49:46 +02001454static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1455 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001456{
1457 int reg;
1458 u32 val;
1459 bool enabled;
1460
Daniel Vetterab9412b2013-05-03 11:49:46 +02001461 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001462 val = I915_READ(reg);
1463 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001464 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001465 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1466 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001467}
1468
Keith Packard4e634382011-08-06 10:39:45 -07001469static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1470 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001471{
1472 if ((val & DP_PORT_EN) == 0)
1473 return false;
1474
1475 if (HAS_PCH_CPT(dev_priv->dev)) {
1476 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1477 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1478 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1479 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001480 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1481 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1482 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001483 } else {
1484 if ((val & DP_PIPE_MASK) != (pipe << 30))
1485 return false;
1486 }
1487 return true;
1488}
1489
Keith Packard1519b992011-08-06 10:35:34 -07001490static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1491 enum pipe pipe, u32 val)
1492{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001493 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001494 return false;
1495
1496 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001497 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001498 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001499 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1500 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1501 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001502 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001503 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001504 return false;
1505 }
1506 return true;
1507}
1508
1509static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1510 enum pipe pipe, u32 val)
1511{
1512 if ((val & LVDS_PORT_EN) == 0)
1513 return false;
1514
1515 if (HAS_PCH_CPT(dev_priv->dev)) {
1516 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1517 return false;
1518 } else {
1519 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1520 return false;
1521 }
1522 return true;
1523}
1524
1525static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1526 enum pipe pipe, u32 val)
1527{
1528 if ((val & ADPA_DAC_ENABLE) == 0)
1529 return false;
1530 if (HAS_PCH_CPT(dev_priv->dev)) {
1531 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1532 return false;
1533 } else {
1534 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1535 return false;
1536 }
1537 return true;
1538}
1539
Jesse Barnes291906f2011-02-02 12:28:03 -08001540static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001541 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001542{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001543 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001544 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001545 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001546 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001547
Rob Clarke2c719b2014-12-15 13:56:32 -05001548 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001549 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001550 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001551}
1552
1553static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1554 enum pipe pipe, int reg)
1555{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001556 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001557 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001558 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001559 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001560
Rob Clarke2c719b2014-12-15 13:56:32 -05001561 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001562 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001563 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001564}
1565
1566static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1567 enum pipe pipe)
1568{
1569 int reg;
1570 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001571
Keith Packardf0575e92011-07-25 22:12:43 -07001572 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1573 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1574 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001575
1576 reg = PCH_ADPA;
1577 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001578 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001579 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001580 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001581
1582 reg = PCH_LVDS;
1583 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001584 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001585 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001586 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001587
Paulo Zanonie2debe92013-02-18 19:00:27 -03001588 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1589 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1590 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001591}
1592
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001593static void intel_init_dpio(struct drm_device *dev)
1594{
1595 struct drm_i915_private *dev_priv = dev->dev_private;
1596
1597 if (!IS_VALLEYVIEW(dev))
1598 return;
1599
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001600 /*
1601 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1602 * CHV x1 PHY (DP/HDMI D)
1603 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1604 */
1605 if (IS_CHERRYVIEW(dev)) {
1606 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1607 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1608 } else {
1609 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1610 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001611}
1612
Ville Syrjäläd288f652014-10-28 13:20:22 +02001613static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001614 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615{
Daniel Vetter426115c2013-07-11 22:13:42 +02001616 struct drm_device *dev = crtc->base.dev;
1617 struct drm_i915_private *dev_priv = dev->dev_private;
1618 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001619 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001620
Daniel Vetter426115c2013-07-11 22:13:42 +02001621 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001622
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001623 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001624 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1625
1626 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001627 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001628 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001629
Daniel Vetter426115c2013-07-11 22:13:42 +02001630 I915_WRITE(reg, dpll);
1631 POSTING_READ(reg);
1632 udelay(150);
1633
1634 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1635 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1636
Ville Syrjäläd288f652014-10-28 13:20:22 +02001637 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001638 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001639
1640 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001641 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001642 POSTING_READ(reg);
1643 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001644 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001645 POSTING_READ(reg);
1646 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001647 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001648 POSTING_READ(reg);
1649 udelay(150); /* wait for warmup */
1650}
1651
Ville Syrjäläd288f652014-10-28 13:20:22 +02001652static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001653 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001654{
1655 struct drm_device *dev = crtc->base.dev;
1656 struct drm_i915_private *dev_priv = dev->dev_private;
1657 int pipe = crtc->pipe;
1658 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001659 u32 tmp;
1660
1661 assert_pipe_disabled(dev_priv, crtc->pipe);
1662
1663 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1664
Ville Syrjäläa5805162015-05-26 20:42:30 +03001665 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001666
1667 /* Enable back the 10bit clock to display controller */
1668 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1669 tmp |= DPIO_DCLKP_EN;
1670 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1671
Ville Syrjälä54433e92015-05-26 20:42:31 +03001672 mutex_unlock(&dev_priv->sb_lock);
1673
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001674 /*
1675 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1676 */
1677 udelay(1);
1678
1679 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001680 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001681
1682 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001683 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001684 DRM_ERROR("PLL %d failed to lock\n", pipe);
1685
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001686 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001687 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001688 POSTING_READ(DPLL_MD(pipe));
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001689}
1690
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001691static int intel_num_dvo_pipes(struct drm_device *dev)
1692{
1693 struct intel_crtc *crtc;
1694 int count = 0;
1695
1696 for_each_intel_crtc(dev, crtc)
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001697 count += crtc->base.state->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001698 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001699
1700 return count;
1701}
1702
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001703static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001704{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001705 struct drm_device *dev = crtc->base.dev;
1706 struct drm_i915_private *dev_priv = dev->dev_private;
1707 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001708 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001709
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001710 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001711
1712 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001713 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001714
1715 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001716 if (IS_MOBILE(dev) && !IS_I830(dev))
1717 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001718
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001719 /* Enable DVO 2x clock on both PLLs if necessary */
1720 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1721 /*
1722 * It appears to be important that we don't enable this
1723 * for the current pipe before otherwise configuring the
1724 * PLL. No idea how this should be handled if multiple
1725 * DVO outputs are enabled simultaneosly.
1726 */
1727 dpll |= DPLL_DVO_2X_MODE;
1728 I915_WRITE(DPLL(!crtc->pipe),
1729 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1730 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001731
1732 /* Wait for the clocks to stabilize. */
1733 POSTING_READ(reg);
1734 udelay(150);
1735
1736 if (INTEL_INFO(dev)->gen >= 4) {
1737 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001738 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001739 } else {
1740 /* The pixel multiplier can only be updated once the
1741 * DPLL is enabled and the clocks are stable.
1742 *
1743 * So write it again.
1744 */
1745 I915_WRITE(reg, dpll);
1746 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001747
1748 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001749 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001750 POSTING_READ(reg);
1751 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001752 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001753 POSTING_READ(reg);
1754 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001755 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001756 POSTING_READ(reg);
1757 udelay(150); /* wait for warmup */
1758}
1759
1760/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001761 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001762 * @dev_priv: i915 private structure
1763 * @pipe: pipe PLL to disable
1764 *
1765 * Disable the PLL for @pipe, making sure the pipe is off first.
1766 *
1767 * Note! This is for pre-ILK only.
1768 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001769static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001770{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001771 struct drm_device *dev = crtc->base.dev;
1772 struct drm_i915_private *dev_priv = dev->dev_private;
1773 enum pipe pipe = crtc->pipe;
1774
1775 /* Disable DVO 2x clock on both PLLs if necessary */
1776 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001777 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Maarten Lankhorst3538b9d2015-06-01 12:50:10 +02001778 !intel_num_dvo_pipes(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001779 I915_WRITE(DPLL(PIPE_B),
1780 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1781 I915_WRITE(DPLL(PIPE_A),
1782 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1783 }
1784
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001785 /* Don't disable pipe or pipe PLLs if needed */
1786 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1787 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001788 return;
1789
1790 /* Make sure the pipe isn't still relying on us */
1791 assert_pipe_disabled(dev_priv, pipe);
1792
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001793 I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
Daniel Vetter50b44a42013-06-05 13:34:33 +02001794 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001795}
1796
Jesse Barnesf6071162013-10-01 10:41:38 -07001797static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1798{
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001799 u32 val;
Jesse Barnesf6071162013-10-01 10:41:38 -07001800
1801 /* Make sure the pipe isn't still relying on us */
1802 assert_pipe_disabled(dev_priv, pipe);
1803
Imre Deake5cbfbf2014-01-09 17:08:16 +02001804 /*
1805 * Leave integrated clock source and reference clock enabled for pipe B.
1806 * The latter is needed for VGA hotplug / manual detection.
1807 */
Ville Syrjäläb8afb912015-06-29 15:25:48 +03001808 val = DPLL_VGA_MODE_DIS;
Jesse Barnesf6071162013-10-01 10:41:38 -07001809 if (pipe == PIPE_B)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001810 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REF_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001811 I915_WRITE(DPLL(pipe), val);
1812 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001813
1814}
1815
1816static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1817{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001818 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001819 u32 val;
1820
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001821 /* Make sure the pipe isn't still relying on us */
1822 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001823
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001824 /* Set PLL en = 0 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03001825 val = DPLL_SSC_REF_CLK_CHV |
1826 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001827 if (pipe != PIPE_A)
1828 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1829 I915_WRITE(DPLL(pipe), val);
1830 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001831
Ville Syrjäläa5805162015-05-26 20:42:30 +03001832 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd7520482014-04-09 13:28:59 +03001833
1834 /* Disable 10bit clock to display controller */
1835 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1836 val &= ~DPIO_DCLKP_EN;
1837 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1838
Ville Syrjälä61407f62014-05-27 16:32:55 +03001839 /* disable left/right clock distribution */
1840 if (pipe != PIPE_B) {
1841 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1842 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1843 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1844 } else {
1845 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1846 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1847 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1848 }
1849
Ville Syrjäläa5805162015-05-26 20:42:30 +03001850 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001851}
1852
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001853void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001854 struct intel_digital_port *dport,
1855 unsigned int expected_mask)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001856{
1857 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001858 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001859
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001860 switch (dport->port) {
1861 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001862 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001863 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001864 break;
1865 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001866 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001867 dpll_reg = DPLL(0);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001868 expected_mask <<= 4;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001869 break;
1870 case PORT_D:
1871 port_mask = DPLL_PORTD_READY_MASK;
1872 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001873 break;
1874 default:
1875 BUG();
1876 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001877
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03001878 if (wait_for((I915_READ(dpll_reg) & port_mask) == expected_mask, 1000))
1879 WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
1880 port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001881}
1882
Daniel Vetterb14b1052014-04-24 23:55:13 +02001883static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1884{
1885 struct drm_device *dev = crtc->base.dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
1887 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1888
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001889 if (WARN_ON(pll == NULL))
1890 return;
1891
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001892 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001893 if (pll->active == 0) {
1894 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1895 WARN_ON(pll->on);
1896 assert_shared_dpll_disabled(dev_priv, pll);
1897
1898 pll->mode_set(dev_priv, pll);
1899 }
1900}
1901
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001902/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001903 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001904 * @dev_priv: i915 private structure
1905 * @pipe: pipe PLL to enable
1906 *
1907 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1908 * drives the transcoder clock.
1909 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001910static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001911{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001912 struct drm_device *dev = crtc->base.dev;
1913 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001914 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001915
Daniel Vetter87a875b2013-06-05 13:34:19 +02001916 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001917 return;
1918
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001919 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001920 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001921
Damien Lespiau74dd6922014-07-29 18:06:17 +01001922 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001923 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001924 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001925
Daniel Vettercdbd2312013-06-05 13:34:03 +02001926 if (pll->active++) {
1927 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001928 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001929 return;
1930 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001931 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001932
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001933 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1934
Daniel Vetter46edb022013-06-05 13:34:12 +02001935 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001936 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001937 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001938}
1939
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001940static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001941{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001942 struct drm_device *dev = crtc->base.dev;
1943 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001944 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001945
Jesse Barnes92f25842011-01-04 15:09:34 -08001946 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001947 BUG_ON(INTEL_INFO(dev)->gen < 5);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001948 if (pll == NULL)
1949 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001950
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02001951 if (WARN_ON(!(pll->config.crtc_mask & (1 << drm_crtc_index(&crtc->base)))))
Chris Wilson48da64a2012-05-13 20:16:12 +01001952 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001953
Daniel Vetter46edb022013-06-05 13:34:12 +02001954 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1955 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001956 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001957
Chris Wilson48da64a2012-05-13 20:16:12 +01001958 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001959 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001960 return;
1961 }
1962
Daniel Vettere9d69442013-06-05 13:34:15 +02001963 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001964 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001965 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001966 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001967
Daniel Vetter46edb022013-06-05 13:34:12 +02001968 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001969 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001970 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001971
1972 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001973}
1974
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001975static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1976 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001977{
Daniel Vetter23670b322012-11-01 09:15:30 +01001978 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001979 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001981 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001982
1983 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001984 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001985
1986 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001987 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001988 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001989
1990 /* FDI must be feeding us bits for PCH ports */
1991 assert_fdi_tx_enabled(dev_priv, pipe);
1992 assert_fdi_rx_enabled(dev_priv, pipe);
1993
Daniel Vetter23670b322012-11-01 09:15:30 +01001994 if (HAS_PCH_CPT(dev)) {
1995 /* Workaround: Set the timing override bit before enabling the
1996 * pch transcoder. */
1997 reg = TRANS_CHICKEN2(pipe);
1998 val = I915_READ(reg);
1999 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
2000 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03002001 }
Daniel Vetter23670b322012-11-01 09:15:30 +01002002
Daniel Vetterab9412b2013-05-03 11:49:46 +02002003 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002004 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002005 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07002006
2007 if (HAS_PCH_IBX(dev_priv->dev)) {
2008 /*
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002009 * Make the BPC in transcoder be consistent with
2010 * that in pipeconf reg. For HDMI we must use 8bpc
2011 * here for both 8bpc and 12bpc.
Jesse Barnese9bcff52011-06-24 12:19:20 -07002012 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002013 val &= ~PIPECONF_BPC_MASK;
Ville Syrjäläc5de7c62015-05-05 17:06:22 +03002014 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_HDMI))
2015 val |= PIPECONF_8BPC;
2016 else
2017 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07002018 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002019
2020 val &= ~TRANS_INTERLACE_MASK;
2021 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002022 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002023 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02002024 val |= TRANS_LEGACY_INTERLACED_ILK;
2025 else
2026 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02002027 else
2028 val |= TRANS_PROGRESSIVE;
2029
Jesse Barnes040484a2011-01-03 12:14:26 -08002030 I915_WRITE(reg, val | TRANS_ENABLE);
2031 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002032 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08002033}
2034
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002035static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02002036 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08002037{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002038 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002039
2040 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03002041 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002042
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002043 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01002044 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02002045 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002046
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002047 /* Workaround: set timing override bit. */
2048 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002049 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002050 I915_WRITE(_TRANSA_CHICKEN2, val);
2051
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02002052 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02002053 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002054
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02002055 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
2056 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02002057 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002058 else
2059 val |= TRANS_PROGRESSIVE;
2060
Daniel Vetterab9412b2013-05-03 11:49:46 +02002061 I915_WRITE(LPT_TRANSCONF, val);
2062 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02002063 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002064}
2065
Paulo Zanonib8a4f402012-10-31 18:12:42 -02002066static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2067 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002068{
Daniel Vetter23670b322012-11-01 09:15:30 +01002069 struct drm_device *dev = dev_priv->dev;
2070 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002071
2072 /* FDI relies on the transcoder */
2073 assert_fdi_tx_disabled(dev_priv, pipe);
2074 assert_fdi_rx_disabled(dev_priv, pipe);
2075
Jesse Barnes291906f2011-02-02 12:28:03 -08002076 /* Ports must be off as well */
2077 assert_pch_ports_disabled(dev_priv, pipe);
2078
Daniel Vetterab9412b2013-05-03 11:49:46 +02002079 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002080 val = I915_READ(reg);
2081 val &= ~TRANS_ENABLE;
2082 I915_WRITE(reg, val);
2083 /* wait for PCH transcoder off, transcoder state */
2084 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002085 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002086
2087 if (!HAS_PCH_IBX(dev)) {
2088 /* Workaround: Clear the timing override chicken bit again. */
2089 reg = TRANS_CHICKEN2(pipe);
2090 val = I915_READ(reg);
2091 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2092 I915_WRITE(reg, val);
2093 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002094}
2095
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002096static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002097{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002098 u32 val;
2099
Daniel Vetterab9412b2013-05-03 11:49:46 +02002100 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002101 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002102 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002103 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002104 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002105 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002106
2107 /* Workaround: clear timing override bit. */
2108 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002109 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002110 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002111}
2112
2113/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002114 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002115 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002117 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002118 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002119 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002120static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002121{
Paulo Zanoni03722642014-01-17 13:51:09 -02002122 struct drm_device *dev = crtc->base.dev;
2123 struct drm_i915_private *dev_priv = dev->dev_private;
2124 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002125 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2126 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002127 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002128 int reg;
2129 u32 val;
2130
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002131 DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
2132
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002133 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002134 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002135 assert_sprites_disabled(dev_priv, pipe);
2136
Paulo Zanoni681e5812012-12-06 11:12:38 -02002137 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002138 pch_transcoder = TRANSCODER_A;
2139 else
2140 pch_transcoder = pipe;
2141
Jesse Barnesb24e7172011-01-04 15:09:30 -08002142 /*
2143 * A pipe without a PLL won't actually be able to drive bits from
2144 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2145 * need the check.
2146 */
Imre Deak50360402015-01-16 00:55:16 -08002147 if (HAS_GMCH_DISPLAY(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002148 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002149 assert_dsi_pll_enabled(dev_priv);
2150 else
2151 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002152 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002153 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002154 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002155 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002156 assert_fdi_tx_pll_enabled(dev_priv,
2157 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002158 }
2159 /* FIXME: assert CPU port conditions for SNB+ */
2160 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002162 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002164 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002165 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2166 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002167 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002168 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002169
2170 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002171 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172}
2173
2174/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002175 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002176 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002178 * Disable the pipe of @crtc, making sure that various hardware
2179 * specific requirements are met, if applicable, e.g. plane
2180 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181 *
2182 * Will wait until the pipe has shut down before returning.
2183 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002184static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002185{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002186 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002187 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002188 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002189 int reg;
2190 u32 val;
2191
Ville Syrjälä9e2ee2d2015-06-24 21:59:35 +03002192 DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
2193
Jesse Barnesb24e7172011-01-04 15:09:30 -08002194 /*
2195 * Make sure planes won't keep trying to pump pixels to us,
2196 * or we might hang the display.
2197 */
2198 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002199 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002200 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002201
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002202 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002203 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002204 if ((val & PIPECONF_ENABLE) == 0)
2205 return;
2206
Ville Syrjälä67adc642014-08-15 01:21:57 +03002207 /*
2208 * Double wide has implications for planes
2209 * so best keep it disabled when not needed.
2210 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002211 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002212 val &= ~PIPECONF_DOUBLE_WIDE;
2213
2214 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002215 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2216 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002217 val &= ~PIPECONF_ENABLE;
2218
2219 I915_WRITE(reg, val);
2220 if ((val & PIPECONF_ENABLE) == 0)
2221 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002222}
2223
Chris Wilson693db182013-03-05 14:52:39 +00002224static bool need_vtd_wa(struct drm_device *dev)
2225{
2226#ifdef CONFIG_INTEL_IOMMU
2227 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2228 return true;
2229#endif
2230 return false;
2231}
2232
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002233unsigned int
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002234intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2235 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002236{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002237 unsigned int tile_height;
2238 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002239
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002240 switch (fb_format_modifier) {
2241 case DRM_FORMAT_MOD_NONE:
2242 tile_height = 1;
2243 break;
2244 case I915_FORMAT_MOD_X_TILED:
2245 tile_height = IS_GEN2(dev) ? 16 : 8;
2246 break;
2247 case I915_FORMAT_MOD_Y_TILED:
2248 tile_height = 32;
2249 break;
2250 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002251 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2252 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002253 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002254 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002255 tile_height = 64;
2256 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002257 case 2:
2258 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002259 tile_height = 32;
2260 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002261 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002262 tile_height = 16;
2263 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002264 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002265 WARN_ONCE(1,
2266 "128-bit pixels are not supported for display!");
2267 tile_height = 16;
2268 break;
2269 }
2270 break;
2271 default:
2272 MISSING_CASE(fb_format_modifier);
2273 tile_height = 1;
2274 break;
2275 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002276
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002277 return tile_height;
2278}
2279
2280unsigned int
2281intel_fb_align_height(struct drm_device *dev, unsigned int height,
2282 uint32_t pixel_format, uint64_t fb_format_modifier)
2283{
2284 return ALIGN(height, intel_tile_height(dev, pixel_format,
2285 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002286}
2287
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002288static int
2289intel_fill_fb_ggtt_view(struct i915_ggtt_view *view, struct drm_framebuffer *fb,
2290 const struct drm_plane_state *plane_state)
2291{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002292 struct intel_rotation_info *info = &view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002293 unsigned int tile_height, tile_pitch;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002294
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002295 *view = i915_ggtt_view_normal;
2296
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002297 if (!plane_state)
2298 return 0;
2299
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002300 if (!intel_rotation_90_or_270(plane_state->rotation))
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002301 return 0;
2302
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002303 *view = i915_ggtt_view_rotated;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002304
2305 info->height = fb->height;
2306 info->pixel_format = fb->pixel_format;
2307 info->pitch = fb->pitches[0];
2308 info->fb_modifier = fb->modifier[0];
2309
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002310 tile_height = intel_tile_height(fb->dev, fb->pixel_format,
2311 fb->modifier[0]);
2312 tile_pitch = PAGE_SIZE / tile_height;
2313 info->width_pages = DIV_ROUND_UP(fb->pitches[0], tile_pitch);
2314 info->height_pages = DIV_ROUND_UP(fb->height, tile_height);
2315 info->size = info->width_pages * info->height_pages * PAGE_SIZE;
2316
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002317 return 0;
2318}
2319
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002320static unsigned int intel_linear_alignment(struct drm_i915_private *dev_priv)
2321{
2322 if (INTEL_INFO(dev_priv)->gen >= 9)
2323 return 256 * 1024;
Ville Syrjälä985b8bb2015-06-11 16:31:15 +03002324 else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
2325 IS_VALLEYVIEW(dev_priv))
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002326 return 128 * 1024;
2327 else if (INTEL_INFO(dev_priv)->gen >= 4)
2328 return 4 * 1024;
2329 else
Ville Syrjälä44c59052015-06-11 16:31:16 +03002330 return 0;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002331}
2332
Chris Wilson127bd2a2010-07-23 23:32:05 +01002333int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002334intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2335 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002336 const struct drm_plane_state *plane_state,
John Harrison91af1272015-06-18 13:14:56 +01002337 struct intel_engine_cs *pipelined,
2338 struct drm_i915_gem_request **pipelined_request)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002339{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002340 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002341 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002342 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002343 struct i915_ggtt_view view;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002344 u32 alignment;
2345 int ret;
2346
Matt Roperebcdd392014-07-09 16:22:11 -07002347 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2348
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002349 switch (fb->modifier[0]) {
2350 case DRM_FORMAT_MOD_NONE:
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002351 alignment = intel_linear_alignment(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002352 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002353 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002354 if (INTEL_INFO(dev)->gen >= 9)
2355 alignment = 256 * 1024;
2356 else {
2357 /* pin() will align the object as required by fence */
2358 alignment = 0;
2359 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002360 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002361 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002362 case I915_FORMAT_MOD_Yf_TILED:
2363 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2364 "Y tiling bo slipped through, driver bug!\n"))
2365 return -EINVAL;
2366 alignment = 1 * 1024 * 1024;
2367 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002368 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002369 MISSING_CASE(fb->modifier[0]);
2370 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002371 }
2372
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002373 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2374 if (ret)
2375 return ret;
2376
Chris Wilson693db182013-03-05 14:52:39 +00002377 /* Note that the w/a also requires 64 PTE of padding following the
2378 * bo. We currently fill all unused PTE with the shadow page and so
2379 * we should always have valid PTE following the scanout preventing
2380 * the VT-d warning.
2381 */
2382 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2383 alignment = 256 * 1024;
2384
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002385 /*
2386 * Global gtt pte registers are special registers which actually forward
2387 * writes to a chunk of system memory. Which means that there is no risk
2388 * that the register values disappear as soon as we call
2389 * intel_runtime_pm_put(), so it is correct to wrap only the
2390 * pin/unpin/fence and not more.
2391 */
2392 intel_runtime_pm_get(dev_priv);
2393
Chris Wilsonce453d82011-02-21 14:43:56 +00002394 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002395 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
John Harrison91af1272015-06-18 13:14:56 +01002396 pipelined_request, &view);
Chris Wilson48b956c2010-09-14 12:50:34 +01002397 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002398 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002399
2400 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2401 * fence, whereas 965+ only requires a fence if using
2402 * framebuffer compression. For simplicity, we always install
2403 * a fence as the cost is not that onerous.
2404 */
Chris Wilson06d98132012-04-17 15:31:24 +01002405 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002406 if (ret)
2407 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002408
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002409 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002410
Chris Wilsonce453d82011-02-21 14:43:56 +00002411 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002412 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002413 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002414
2415err_unpin:
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002416 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilsonce453d82011-02-21 14:43:56 +00002417err_interruptible:
2418 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002419 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002420 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002421}
2422
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002423static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2424 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002425{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002426 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002427 struct i915_ggtt_view view;
2428 int ret;
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002429
Matt Roperebcdd392014-07-09 16:22:11 -07002430 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2431
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002432 ret = intel_fill_fb_ggtt_view(&view, fb, plane_state);
2433 WARN_ONCE(ret, "Couldn't get view from plane state!");
2434
Chris Wilson1690e1e2011-12-14 13:57:08 +01002435 i915_gem_object_unpin_fence(obj);
Tvrtko Ursulinf64b98c2015-03-23 11:10:35 +00002436 i915_gem_object_unpin_from_display_plane(obj, &view);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002437}
2438
Daniel Vetterc2c75132012-07-05 12:17:30 +02002439/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2440 * is assumed to be a power-of-two. */
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002441unsigned long intel_gen4_compute_page_offset(struct drm_i915_private *dev_priv,
2442 int *x, int *y,
Chris Wilsonbc752862013-02-21 20:04:31 +00002443 unsigned int tiling_mode,
2444 unsigned int cpp,
2445 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002446{
Chris Wilsonbc752862013-02-21 20:04:31 +00002447 if (tiling_mode != I915_TILING_NONE) {
2448 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002449
Chris Wilsonbc752862013-02-21 20:04:31 +00002450 tile_rows = *y / 8;
2451 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002452
Chris Wilsonbc752862013-02-21 20:04:31 +00002453 tiles = *x / (512/cpp);
2454 *x %= 512/cpp;
2455
2456 return tile_rows * pitch * 8 + tiles * 4096;
2457 } else {
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002458 unsigned int alignment = intel_linear_alignment(dev_priv) - 1;
Chris Wilsonbc752862013-02-21 20:04:31 +00002459 unsigned int offset;
2460
2461 offset = *y * pitch + *x * cpp;
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002462 *y = (offset & alignment) / pitch;
2463 *x = ((offset & alignment) - *y * pitch) / cpp;
2464 return offset & ~alignment;
Chris Wilsonbc752862013-02-21 20:04:31 +00002465 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002466}
2467
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002468static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002469{
2470 switch (format) {
2471 case DISPPLANE_8BPP:
2472 return DRM_FORMAT_C8;
2473 case DISPPLANE_BGRX555:
2474 return DRM_FORMAT_XRGB1555;
2475 case DISPPLANE_BGRX565:
2476 return DRM_FORMAT_RGB565;
2477 default:
2478 case DISPPLANE_BGRX888:
2479 return DRM_FORMAT_XRGB8888;
2480 case DISPPLANE_RGBX888:
2481 return DRM_FORMAT_XBGR8888;
2482 case DISPPLANE_BGRX101010:
2483 return DRM_FORMAT_XRGB2101010;
2484 case DISPPLANE_RGBX101010:
2485 return DRM_FORMAT_XBGR2101010;
2486 }
2487}
2488
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002489static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2490{
2491 switch (format) {
2492 case PLANE_CTL_FORMAT_RGB_565:
2493 return DRM_FORMAT_RGB565;
2494 default:
2495 case PLANE_CTL_FORMAT_XRGB_8888:
2496 if (rgb_order) {
2497 if (alpha)
2498 return DRM_FORMAT_ABGR8888;
2499 else
2500 return DRM_FORMAT_XBGR8888;
2501 } else {
2502 if (alpha)
2503 return DRM_FORMAT_ARGB8888;
2504 else
2505 return DRM_FORMAT_XRGB8888;
2506 }
2507 case PLANE_CTL_FORMAT_XRGB_2101010:
2508 if (rgb_order)
2509 return DRM_FORMAT_XBGR2101010;
2510 else
2511 return DRM_FORMAT_XRGB2101010;
2512 }
2513}
2514
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002515static bool
Daniel Vetterf6936e22015-03-26 12:17:05 +01002516intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
2517 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002518{
2519 struct drm_device *dev = crtc->base.dev;
2520 struct drm_i915_gem_object *obj = NULL;
2521 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002522 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002523 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2524 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2525 PAGE_SIZE);
2526
2527 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002528
Chris Wilsonff2652e2014-03-10 08:07:02 +00002529 if (plane_config->size == 0)
2530 return false;
2531
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002532 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2533 base_aligned,
2534 base_aligned,
2535 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002536 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002537 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002538
Damien Lespiau49af4492015-01-20 12:51:44 +00002539 obj->tiling_mode = plane_config->tiling;
2540 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002541 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002542
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002543 mode_cmd.pixel_format = fb->pixel_format;
2544 mode_cmd.width = fb->width;
2545 mode_cmd.height = fb->height;
2546 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002547 mode_cmd.modifier[0] = fb->modifier[0];
2548 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002549
2550 mutex_lock(&dev->struct_mutex);
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002551 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002552 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002553 DRM_DEBUG_KMS("intel fb init failed\n");
2554 goto out_unref_obj;
2555 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002556 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002557
Daniel Vetterf6936e22015-03-26 12:17:05 +01002558 DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002559 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002560
2561out_unref_obj:
2562 drm_gem_object_unreference(&obj->base);
2563 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002564 return false;
2565}
2566
Matt Roperafd65eb2015-02-03 13:10:04 -08002567/* Update plane->state->fb to match plane->fb after driver-internal updates */
2568static void
2569update_state_fb(struct drm_plane *plane)
2570{
2571 if (plane->fb == plane->state->fb)
2572 return;
2573
2574 if (plane->state->fb)
2575 drm_framebuffer_unreference(plane->state->fb);
2576 plane->state->fb = plane->fb;
2577 if (plane->state->fb)
2578 drm_framebuffer_reference(plane->state->fb);
2579}
2580
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002581static void
Daniel Vetterf6936e22015-03-26 12:17:05 +01002582intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
2583 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002584{
2585 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002586 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002587 struct drm_crtc *c;
2588 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002589 struct drm_i915_gem_object *obj;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002590 struct drm_plane *primary = intel_crtc->base.primary;
2591 struct drm_framebuffer *fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002592
Damien Lespiau2d140302015-02-05 17:22:18 +00002593 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002594 return;
2595
Daniel Vetterf6936e22015-03-26 12:17:05 +01002596 if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002597 fb = &plane_config->fb->base;
2598 goto valid_fb;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002599 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002600
Damien Lespiau2d140302015-02-05 17:22:18 +00002601 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002602
2603 /*
2604 * Failed to alloc the obj, check to see if we should share
2605 * an fb with another CRTC instead
2606 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002607 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002608 i = to_intel_crtc(c);
2609
2610 if (c == &intel_crtc->base)
2611 continue;
2612
Matt Roper2ff8fde2014-07-08 07:50:07 -07002613 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002614 continue;
2615
Daniel Vetter88595ac2015-03-26 12:42:24 +01002616 fb = c->primary->fb;
2617 if (!fb)
Matt Roper2ff8fde2014-07-08 07:50:07 -07002618 continue;
2619
Daniel Vetter88595ac2015-03-26 12:42:24 +01002620 obj = intel_fb_obj(fb);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002621 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Daniel Vetter88595ac2015-03-26 12:42:24 +01002622 drm_framebuffer_reference(fb);
2623 goto valid_fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002624 }
2625 }
Daniel Vetter88595ac2015-03-26 12:42:24 +01002626
2627 return;
2628
2629valid_fb:
2630 obj = intel_fb_obj(fb);
2631 if (obj->tiling_mode != I915_TILING_NONE)
2632 dev_priv->preserve_bios_swizzle = true;
2633
2634 primary->fb = fb;
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002635 primary->crtc = primary->state->crtc = &intel_crtc->base;
Daniel Vetter88595ac2015-03-26 12:42:24 +01002636 update_state_fb(primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +02002637 intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03002638 obj->frontbuffer_bits |= to_intel_plane(primary)->frontbuffer_bit;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002639}
2640
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002641static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2642 struct drm_framebuffer *fb,
2643 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002644{
2645 struct drm_device *dev = crtc->dev;
2646 struct drm_i915_private *dev_priv = dev->dev_private;
2647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002648 struct drm_plane *primary = crtc->primary;
2649 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002650 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002651 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002652 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002653 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002654 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302655 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002656
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002657 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002658 I915_WRITE(reg, 0);
2659 if (INTEL_INFO(dev)->gen >= 4)
2660 I915_WRITE(DSPSURF(plane), 0);
2661 else
2662 I915_WRITE(DSPADDR(plane), 0);
2663 POSTING_READ(reg);
2664 return;
2665 }
2666
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002667 obj = intel_fb_obj(fb);
2668 if (WARN_ON(obj == NULL))
2669 return;
2670
2671 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2672
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002673 dspcntr = DISPPLANE_GAMMA_ENABLE;
2674
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002675 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002676
2677 if (INTEL_INFO(dev)->gen < 4) {
2678 if (intel_crtc->pipe == PIPE_B)
2679 dspcntr |= DISPPLANE_SEL_PIPE_B;
2680
2681 /* pipesrc and dspsize control the size that is scaled from,
2682 * which should always be the user's requested size.
2683 */
2684 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002685 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2686 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002687 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002688 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2689 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002690 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2691 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002692 I915_WRITE(PRIMPOS(plane), 0);
2693 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002694 }
2695
Ville Syrjälä57779d02012-10-31 17:50:14 +02002696 switch (fb->pixel_format) {
2697 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002698 dspcntr |= DISPPLANE_8BPP;
2699 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002700 case DRM_FORMAT_XRGB1555:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002701 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002702 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002703 case DRM_FORMAT_RGB565:
2704 dspcntr |= DISPPLANE_BGRX565;
2705 break;
2706 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002707 dspcntr |= DISPPLANE_BGRX888;
2708 break;
2709 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002710 dspcntr |= DISPPLANE_RGBX888;
2711 break;
2712 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002713 dspcntr |= DISPPLANE_BGRX101010;
2714 break;
2715 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002716 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002717 break;
2718 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002719 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002720 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002721
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002722 if (INTEL_INFO(dev)->gen >= 4 &&
2723 obj->tiling_mode != I915_TILING_NONE)
2724 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002725
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002726 if (IS_G4X(dev))
2727 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2728
Ville Syrjäläb98971272014-08-27 16:51:22 +03002729 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002730
Daniel Vetterc2c75132012-07-05 12:17:30 +02002731 if (INTEL_INFO(dev)->gen >= 4) {
2732 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002733 intel_gen4_compute_page_offset(dev_priv,
2734 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002735 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002736 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002737 linear_offset -= intel_crtc->dspaddr_offset;
2738 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002739 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002740 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002741
Matt Roper8e7d6882015-01-21 16:35:41 -08002742 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302743 dspcntr |= DISPPLANE_ROTATE_180;
2744
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002745 x += (intel_crtc->config->pipe_src_w - 1);
2746 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302747
2748 /* Finding the last pixel of the last line of the display
2749 data and adding to linear_offset*/
2750 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002751 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2752 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302753 }
2754
2755 I915_WRITE(reg, dspcntr);
2756
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002757 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002758 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002759 I915_WRITE(DSPSURF(plane),
2760 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002761 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002762 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002763 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002764 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002765 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002766}
2767
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002768static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2769 struct drm_framebuffer *fb,
2770 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002771{
2772 struct drm_device *dev = crtc->dev;
2773 struct drm_i915_private *dev_priv = dev->dev_private;
2774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002775 struct drm_plane *primary = crtc->primary;
2776 bool visible = to_intel_plane_state(primary->state)->visible;
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002777 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002778 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002779 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002780 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002781 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302782 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002783
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03002784 if (!visible || !fb) {
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002785 I915_WRITE(reg, 0);
2786 I915_WRITE(DSPSURF(plane), 0);
2787 POSTING_READ(reg);
2788 return;
2789 }
2790
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002791 obj = intel_fb_obj(fb);
2792 if (WARN_ON(obj == NULL))
2793 return;
2794
2795 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2796
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002797 dspcntr = DISPPLANE_GAMMA_ENABLE;
2798
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002799 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002800
2801 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2802 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2803
Ville Syrjälä57779d02012-10-31 17:50:14 +02002804 switch (fb->pixel_format) {
2805 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002806 dspcntr |= DISPPLANE_8BPP;
2807 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002808 case DRM_FORMAT_RGB565:
2809 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002810 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002811 case DRM_FORMAT_XRGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002812 dspcntr |= DISPPLANE_BGRX888;
2813 break;
2814 case DRM_FORMAT_XBGR8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002815 dspcntr |= DISPPLANE_RGBX888;
2816 break;
2817 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002818 dspcntr |= DISPPLANE_BGRX101010;
2819 break;
2820 case DRM_FORMAT_XBGR2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002821 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002822 break;
2823 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002824 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002825 }
2826
2827 if (obj->tiling_mode != I915_TILING_NONE)
2828 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002829
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002830 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002831 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002832
Ville Syrjäläb98971272014-08-27 16:51:22 +03002833 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002834 intel_crtc->dspaddr_offset =
Ville Syrjälä4e9a86b2015-06-11 16:31:14 +03002835 intel_gen4_compute_page_offset(dev_priv,
2836 &x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002837 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002838 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002839 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002840 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302841 dspcntr |= DISPPLANE_ROTATE_180;
2842
2843 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002844 x += (intel_crtc->config->pipe_src_w - 1);
2845 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302846
2847 /* Finding the last pixel of the last line of the display
2848 data and adding to linear_offset*/
2849 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002850 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2851 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302852 }
2853 }
2854
2855 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002856
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002857 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002858 I915_WRITE(DSPSURF(plane),
2859 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002860 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002861 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2862 } else {
2863 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2864 I915_WRITE(DSPLINOFF(plane), linear_offset);
2865 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002866 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002867}
2868
Damien Lespiaub3218032015-02-27 11:15:18 +00002869u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2870 uint32_t pixel_format)
2871{
2872 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2873
2874 /*
2875 * The stride is either expressed as a multiple of 64 bytes
2876 * chunks for linear buffers or in number of tiles for tiled
2877 * buffers.
2878 */
2879 switch (fb_modifier) {
2880 case DRM_FORMAT_MOD_NONE:
2881 return 64;
2882 case I915_FORMAT_MOD_X_TILED:
2883 if (INTEL_INFO(dev)->gen == 2)
2884 return 128;
2885 return 512;
2886 case I915_FORMAT_MOD_Y_TILED:
2887 /* No need to check for old gens and Y tiling since this is
2888 * about the display engine and those will be blocked before
2889 * we get here.
2890 */
2891 return 128;
2892 case I915_FORMAT_MOD_Yf_TILED:
2893 if (bits_per_pixel == 8)
2894 return 64;
2895 else
2896 return 128;
2897 default:
2898 MISSING_CASE(fb_modifier);
2899 return 64;
2900 }
2901}
2902
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002903unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
2904 struct drm_i915_gem_object *obj)
2905{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002906 const struct i915_ggtt_view *view = &i915_ggtt_view_normal;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002907
2908 if (intel_rotation_90_or_270(intel_plane->base.state->rotation))
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002909 view = &i915_ggtt_view_rotated;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00002910
2911 return i915_gem_obj_ggtt_offset_view(obj, view);
2912}
2913
Chandra Kondurua1b22782015-04-07 15:28:45 -07002914/*
2915 * This function detaches (aka. unbinds) unused scalers in hardware
2916 */
Maarten Lankhorst05832362015-06-15 12:33:48 +02002917static void skl_detach_scalers(struct intel_crtc *intel_crtc)
Chandra Kondurua1b22782015-04-07 15:28:45 -07002918{
2919 struct drm_device *dev;
2920 struct drm_i915_private *dev_priv;
2921 struct intel_crtc_scaler_state *scaler_state;
2922 int i;
2923
Chandra Kondurua1b22782015-04-07 15:28:45 -07002924 dev = intel_crtc->base.dev;
2925 dev_priv = dev->dev_private;
2926 scaler_state = &intel_crtc->config->scaler_state;
2927
2928 /* loop through and disable scalers that aren't in use */
2929 for (i = 0; i < intel_crtc->num_scalers; i++) {
2930 if (!scaler_state->scalers[i].in_use) {
2931 I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, i), 0);
2932 I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, i), 0);
2933 I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, i), 0);
2934 DRM_DEBUG_KMS("CRTC:%d Disabled scaler id %u.%u\n",
2935 intel_crtc->base.base.id, intel_crtc->pipe, i);
2936 }
2937 }
2938}
2939
Chandra Konduru6156a452015-04-27 13:48:39 -07002940u32 skl_plane_ctl_format(uint32_t pixel_format)
2941{
Chandra Konduru6156a452015-04-27 13:48:39 -07002942 switch (pixel_format) {
Damien Lespiaud161cf72015-05-12 16:13:17 +01002943 case DRM_FORMAT_C8:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002944 return PLANE_CTL_FORMAT_INDEXED;
Chandra Konduru6156a452015-04-27 13:48:39 -07002945 case DRM_FORMAT_RGB565:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002946 return PLANE_CTL_FORMAT_RGB_565;
Chandra Konduru6156a452015-04-27 13:48:39 -07002947 case DRM_FORMAT_XBGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002948 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
Chandra Konduru6156a452015-04-27 13:48:39 -07002949 case DRM_FORMAT_XRGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002950 return PLANE_CTL_FORMAT_XRGB_8888;
Chandra Konduru6156a452015-04-27 13:48:39 -07002951 /*
2952 * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
2953 * to be already pre-multiplied. We need to add a knob (or a different
2954 * DRM_FORMAT) for user-space to configure that.
2955 */
2956 case DRM_FORMAT_ABGR8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002957 return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
Chandra Konduru6156a452015-04-27 13:48:39 -07002958 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002959 case DRM_FORMAT_ARGB8888:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002960 return PLANE_CTL_FORMAT_XRGB_8888 |
Chandra Konduru6156a452015-04-27 13:48:39 -07002961 PLANE_CTL_ALPHA_SW_PREMULTIPLY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002962 case DRM_FORMAT_XRGB2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002963 return PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002964 case DRM_FORMAT_XBGR2101010:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002965 return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
Chandra Konduru6156a452015-04-27 13:48:39 -07002966 case DRM_FORMAT_YUYV:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002967 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
Chandra Konduru6156a452015-04-27 13:48:39 -07002968 case DRM_FORMAT_YVYU:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002969 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
Chandra Konduru6156a452015-04-27 13:48:39 -07002970 case DRM_FORMAT_UYVY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002971 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002972 case DRM_FORMAT_VYUY:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002973 return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
Chandra Konduru6156a452015-04-27 13:48:39 -07002974 default:
Damien Lespiau4249eee2015-05-12 16:13:16 +01002975 MISSING_CASE(pixel_format);
Chandra Konduru6156a452015-04-27 13:48:39 -07002976 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002977
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002978 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002979}
2980
2981u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
2982{
Chandra Konduru6156a452015-04-27 13:48:39 -07002983 switch (fb_modifier) {
2984 case DRM_FORMAT_MOD_NONE:
2985 break;
2986 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002987 return PLANE_CTL_TILED_X;
Chandra Konduru6156a452015-04-27 13:48:39 -07002988 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002989 return PLANE_CTL_TILED_Y;
Chandra Konduru6156a452015-04-27 13:48:39 -07002990 case I915_FORMAT_MOD_Yf_TILED:
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002991 return PLANE_CTL_TILED_YF;
Chandra Konduru6156a452015-04-27 13:48:39 -07002992 default:
2993 MISSING_CASE(fb_modifier);
2994 }
Damien Lespiau8cfcba42015-05-12 16:13:14 +01002995
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01002996 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07002997}
2998
2999u32 skl_plane_ctl_rotation(unsigned int rotation)
3000{
Chandra Konduru6156a452015-04-27 13:48:39 -07003001 switch (rotation) {
3002 case BIT(DRM_ROTATE_0):
3003 break;
Sonika Jindal1e8df162015-05-20 13:40:48 +05303004 /*
3005 * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
3006 * while i915 HW rotation is clockwise, thats why this swapping.
3007 */
Chandra Konduru6156a452015-04-27 13:48:39 -07003008 case BIT(DRM_ROTATE_90):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303009 return PLANE_CTL_ROTATE_270;
Chandra Konduru6156a452015-04-27 13:48:39 -07003010 case BIT(DRM_ROTATE_180):
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003011 return PLANE_CTL_ROTATE_180;
Chandra Konduru6156a452015-04-27 13:48:39 -07003012 case BIT(DRM_ROTATE_270):
Sonika Jindal1e8df162015-05-20 13:40:48 +05303013 return PLANE_CTL_ROTATE_90;
Chandra Konduru6156a452015-04-27 13:48:39 -07003014 default:
3015 MISSING_CASE(rotation);
3016 }
3017
Damien Lespiauc34ce3d2015-05-15 15:07:02 +01003018 return 0;
Chandra Konduru6156a452015-04-27 13:48:39 -07003019}
3020
Damien Lespiau70d21f02013-07-03 21:06:04 +01003021static void skylake_update_primary_plane(struct drm_crtc *crtc,
3022 struct drm_framebuffer *fb,
3023 int x, int y)
3024{
3025 struct drm_device *dev = crtc->dev;
3026 struct drm_i915_private *dev_priv = dev->dev_private;
3027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003028 struct drm_plane *plane = crtc->primary;
3029 bool visible = to_intel_plane_state(plane->state)->visible;
Damien Lespiau70d21f02013-07-03 21:06:04 +01003030 struct drm_i915_gem_object *obj;
3031 int pipe = intel_crtc->pipe;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303032 u32 plane_ctl, stride_div, stride;
3033 u32 tile_height, plane_offset, plane_size;
3034 unsigned int rotation;
3035 int x_offset, y_offset;
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003036 unsigned long surf_addr;
Chandra Konduru6156a452015-04-27 13:48:39 -07003037 struct intel_crtc_state *crtc_state = intel_crtc->config;
3038 struct intel_plane_state *plane_state;
3039 int src_x = 0, src_y = 0, src_w = 0, src_h = 0;
3040 int dst_x = 0, dst_y = 0, dst_w = 0, dst_h = 0;
3041 int scaler_id = -1;
3042
Chandra Konduru6156a452015-04-27 13:48:39 -07003043 plane_state = to_intel_plane_state(plane->state);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003044
Maarten Lankhorstb70709a2015-04-21 17:12:53 +03003045 if (!visible || !fb) {
Damien Lespiau70d21f02013-07-03 21:06:04 +01003046 I915_WRITE(PLANE_CTL(pipe, 0), 0);
3047 I915_WRITE(PLANE_SURF(pipe, 0), 0);
3048 POSTING_READ(PLANE_CTL(pipe, 0));
3049 return;
3050 }
3051
3052 plane_ctl = PLANE_CTL_ENABLE |
3053 PLANE_CTL_PIPE_GAMMA_ENABLE |
3054 PLANE_CTL_PIPE_CSC_ENABLE;
3055
Chandra Konduru6156a452015-04-27 13:48:39 -07003056 plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
3057 plane_ctl |= skl_plane_ctl_tiling(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003058 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303059
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303060 rotation = plane->state->rotation;
Chandra Konduru6156a452015-04-27 13:48:39 -07003061 plane_ctl |= skl_plane_ctl_rotation(rotation);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003062
Damien Lespiaub3218032015-02-27 11:15:18 +00003063 obj = intel_fb_obj(fb);
3064 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
3065 fb->pixel_format);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303066 surf_addr = intel_plane_obj_offset(to_intel_plane(plane), obj);
3067
Chandra Konduru6156a452015-04-27 13:48:39 -07003068 /*
3069 * FIXME: intel_plane_state->src, dst aren't set when transitional
3070 * update_plane helpers are called from legacy paths.
3071 * Once full atomic crtc is available, below check can be avoided.
3072 */
3073 if (drm_rect_width(&plane_state->src)) {
3074 scaler_id = plane_state->scaler_id;
3075 src_x = plane_state->src.x1 >> 16;
3076 src_y = plane_state->src.y1 >> 16;
3077 src_w = drm_rect_width(&plane_state->src) >> 16;
3078 src_h = drm_rect_height(&plane_state->src) >> 16;
3079 dst_x = plane_state->dst.x1;
3080 dst_y = plane_state->dst.y1;
3081 dst_w = drm_rect_width(&plane_state->dst);
3082 dst_h = drm_rect_height(&plane_state->dst);
3083
3084 WARN_ON(x != src_x || y != src_y);
3085 } else {
3086 src_w = intel_crtc->config->pipe_src_w;
3087 src_h = intel_crtc->config->pipe_src_h;
3088 }
3089
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303090 if (intel_rotation_90_or_270(rotation)) {
3091 /* stride = Surface height in tiles */
Chandra Konduru2614f172015-05-08 20:22:46 -07003092 tile_height = intel_tile_height(dev, fb->pixel_format,
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303093 fb->modifier[0]);
3094 stride = DIV_ROUND_UP(fb->height, tile_height);
Chandra Konduru6156a452015-04-27 13:48:39 -07003095 x_offset = stride * tile_height - y - src_h;
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303096 y_offset = x;
Chandra Konduru6156a452015-04-27 13:48:39 -07003097 plane_size = (src_w - 1) << 16 | (src_h - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303098 } else {
3099 stride = fb->pitches[0] / stride_div;
3100 x_offset = x;
3101 y_offset = y;
Chandra Konduru6156a452015-04-27 13:48:39 -07003102 plane_size = (src_h - 1) << 16 | (src_w - 1);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303103 }
3104 plane_offset = y_offset << 16 | x_offset;
Damien Lespiaub3218032015-02-27 11:15:18 +00003105
Damien Lespiau70d21f02013-07-03 21:06:04 +01003106 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
Sonika Jindal3b7a5112015-04-10 14:37:29 +05303107 I915_WRITE(PLANE_OFFSET(pipe, 0), plane_offset);
3108 I915_WRITE(PLANE_SIZE(pipe, 0), plane_size);
3109 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
Chandra Konduru6156a452015-04-27 13:48:39 -07003110
3111 if (scaler_id >= 0) {
3112 uint32_t ps_ctrl = 0;
3113
3114 WARN_ON(!dst_w || !dst_h);
3115 ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
3116 crtc_state->scaler_state.scalers[scaler_id].mode;
3117 I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
3118 I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
3119 I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
3120 I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
3121 I915_WRITE(PLANE_POS(pipe, 0), 0);
3122 } else {
3123 I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
3124 }
3125
Tvrtko Ursulin121920f2015-03-23 11:10:37 +00003126 I915_WRITE(PLANE_SURF(pipe, 0), surf_addr);
Damien Lespiau70d21f02013-07-03 21:06:04 +01003127
3128 POSTING_READ(PLANE_SURF(pipe, 0));
3129}
3130
Jesse Barnes17638cd2011-06-24 12:19:23 -07003131/* Assume fb object is pinned & idle & fenced and just update base pointers */
3132static int
3133intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
3134 int x, int y, enum mode_set_atomic state)
3135{
3136 struct drm_device *dev = crtc->dev;
3137 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07003138
Paulo Zanoniff2a3112015-07-07 15:26:03 -03003139 if (dev_priv->fbc.disable_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03003140 dev_priv->fbc.disable_fbc(dev_priv);
Jesse Barnes81255562010-08-02 12:07:50 -07003141
Daniel Vetter29b9bde2014-04-24 23:55:01 +02003142 dev_priv->display.update_primary_plane(crtc, fb, x, y);
3143
3144 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07003145}
3146
Ville Syrjälä75147472014-11-24 18:28:11 +02003147static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02003148{
Ville Syrjälä96a02912013-02-18 19:08:49 +02003149 struct drm_crtc *crtc;
3150
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003151 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3153 enum plane plane = intel_crtc->plane;
3154
3155 intel_prepare_page_flip(dev, plane);
3156 intel_finish_page_flip_plane(dev, plane);
3157 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003158}
3159
3160static void intel_update_primary_planes(struct drm_device *dev)
3161{
3162 struct drm_i915_private *dev_priv = dev->dev_private;
3163 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02003164
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003165 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02003166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3167
Rob Clark51fd3712013-11-19 12:10:12 -05003168 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003169 /*
3170 * FIXME: Once we have proper support for primary planes (and
3171 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10003172 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00003173 */
Matt Roperf4510a22014-04-01 15:22:40 -07003174 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07003175 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10003176 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07003177 crtc->x,
3178 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05003179 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02003180 }
3181}
3182
Ville Syrjälä75147472014-11-24 18:28:11 +02003183void intel_prepare_reset(struct drm_device *dev)
3184{
3185 /* no reset support for gen2 */
3186 if (IS_GEN2(dev))
3187 return;
3188
3189 /* reset doesn't touch the display */
3190 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3191 return;
3192
3193 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003194 /*
3195 * Disabling the crtcs gracefully seems nicer. Also the
3196 * g33 docs say we should at least disable all the planes.
3197 */
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02003198 intel_display_suspend(dev);
Ville Syrjälä75147472014-11-24 18:28:11 +02003199}
3200
3201void intel_finish_reset(struct drm_device *dev)
3202{
3203 struct drm_i915_private *dev_priv = to_i915(dev);
3204
3205 /*
3206 * Flips in the rings will be nuked by the reset,
3207 * so complete all pending flips so that user space
3208 * will get its events and not get stuck.
3209 */
3210 intel_complete_page_flips(dev);
3211
3212 /* no reset support for gen2 */
3213 if (IS_GEN2(dev))
3214 return;
3215
3216 /* reset doesn't touch the display */
3217 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3218 /*
3219 * Flips in the rings have been nuked by the reset,
3220 * so update the base address of all primary
3221 * planes to the the last fb to make sure we're
3222 * showing the correct fb after a reset.
3223 */
3224 intel_update_primary_planes(dev);
3225 return;
3226 }
3227
3228 /*
3229 * The display has been reset as well,
3230 * so need a full re-initialization.
3231 */
3232 intel_runtime_pm_disable_interrupts(dev_priv);
3233 intel_runtime_pm_enable_interrupts(dev_priv);
3234
3235 intel_modeset_init_hw(dev);
3236
3237 spin_lock_irq(&dev_priv->irq_lock);
3238 if (dev_priv->display.hpd_irq_setup)
3239 dev_priv->display.hpd_irq_setup(dev);
3240 spin_unlock_irq(&dev_priv->irq_lock);
3241
3242 intel_modeset_setup_hw_state(dev, true);
3243
3244 intel_hpd_init(dev_priv);
3245
3246 drm_modeset_unlock_all(dev);
3247}
3248
Chris Wilson2e2f3512015-04-27 13:41:14 +01003249static void
Chris Wilson14667a42012-04-03 17:58:35 +01003250intel_finish_fb(struct drm_framebuffer *old_fb)
3251{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003252 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson2e2f3512015-04-27 13:41:14 +01003253 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson14667a42012-04-03 17:58:35 +01003254 bool was_interruptible = dev_priv->mm.interruptible;
3255 int ret;
3256
Chris Wilson14667a42012-04-03 17:58:35 +01003257 /* Big Hammer, we also need to ensure that any pending
3258 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3259 * current scanout is retired before unpinning the old
Chris Wilson2e2f3512015-04-27 13:41:14 +01003260 * framebuffer. Note that we rely on userspace rendering
3261 * into the buffer attached to the pipe they are waiting
3262 * on. If not, userspace generates a GPU hang with IPEHR
3263 * point to the MI_WAIT_FOR_EVENT.
Chris Wilson14667a42012-04-03 17:58:35 +01003264 *
3265 * This should only fail upon a hung GPU, in which case we
3266 * can safely continue.
3267 */
3268 dev_priv->mm.interruptible = false;
Chris Wilson2e2f3512015-04-27 13:41:14 +01003269 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson14667a42012-04-03 17:58:35 +01003270 dev_priv->mm.interruptible = was_interruptible;
3271
Chris Wilson2e2f3512015-04-27 13:41:14 +01003272 WARN_ON(ret);
Chris Wilson14667a42012-04-03 17:58:35 +01003273}
3274
Chris Wilson7d5e3792014-03-04 13:15:08 +00003275static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3276{
3277 struct drm_device *dev = crtc->dev;
3278 struct drm_i915_private *dev_priv = dev->dev_private;
3279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003280 bool pending;
3281
3282 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3283 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3284 return false;
3285
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003286 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003287 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003288 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003289
3290 return pending;
3291}
3292
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003293static void intel_update_pipe_size(struct intel_crtc *crtc)
3294{
3295 struct drm_device *dev = crtc->base.dev;
3296 struct drm_i915_private *dev_priv = dev->dev_private;
3297 const struct drm_display_mode *adjusted_mode;
3298
3299 if (!i915.fastboot)
3300 return;
3301
3302 /*
3303 * Update pipe size and adjust fitter if needed: the reason for this is
3304 * that in compute_mode_changes we check the native mode (not the pfit
3305 * mode) to see if we can flip rather than do a full mode set. In the
3306 * fastboot case, we'll flip, but if we don't update the pipesrc and
3307 * pfit state, we'll end up with a big fb scanned out into the wrong
3308 * sized surface.
3309 *
3310 * To fix this properly, we need to hoist the checks up into
3311 * compute_mode_changes (or above), check the actual pfit state and
3312 * whether the platform allows pfit disable with pipe active, and only
3313 * then update the pipesrc and pfit state, even on the flip path.
3314 */
3315
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003316 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003317
3318 I915_WRITE(PIPESRC(crtc->pipe),
3319 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3320 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003321 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003322 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3323 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003324 I915_WRITE(PF_CTL(crtc->pipe), 0);
3325 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3326 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3327 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003328 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3329 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003330}
3331
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003332static void intel_fdi_normal_train(struct drm_crtc *crtc)
3333{
3334 struct drm_device *dev = crtc->dev;
3335 struct drm_i915_private *dev_priv = dev->dev_private;
3336 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3337 int pipe = intel_crtc->pipe;
3338 u32 reg, temp;
3339
3340 /* enable normal train */
3341 reg = FDI_TX_CTL(pipe);
3342 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003343 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003344 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3345 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003346 } else {
3347 temp &= ~FDI_LINK_TRAIN_NONE;
3348 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003349 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003350 I915_WRITE(reg, temp);
3351
3352 reg = FDI_RX_CTL(pipe);
3353 temp = I915_READ(reg);
3354 if (HAS_PCH_CPT(dev)) {
3355 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3356 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3357 } else {
3358 temp &= ~FDI_LINK_TRAIN_NONE;
3359 temp |= FDI_LINK_TRAIN_NONE;
3360 }
3361 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3362
3363 /* wait one idle pattern time */
3364 POSTING_READ(reg);
3365 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003366
3367 /* IVB wants error correction enabled */
3368 if (IS_IVYBRIDGE(dev))
3369 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3370 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003371}
3372
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003373/* The FDI link training functions for ILK/Ibexpeak. */
3374static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3375{
3376 struct drm_device *dev = crtc->dev;
3377 struct drm_i915_private *dev_priv = dev->dev_private;
3378 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3379 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003380 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003381
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003382 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003383 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003384
Adam Jacksone1a44742010-06-25 15:32:14 -04003385 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3386 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003387 reg = FDI_RX_IMR(pipe);
3388 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003389 temp &= ~FDI_RX_SYMBOL_LOCK;
3390 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003391 I915_WRITE(reg, temp);
3392 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003393 udelay(150);
3394
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003395 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003396 reg = FDI_TX_CTL(pipe);
3397 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003398 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003399 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003400 temp &= ~FDI_LINK_TRAIN_NONE;
3401 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003403
Chris Wilson5eddb702010-09-11 13:48:45 +01003404 reg = FDI_RX_CTL(pipe);
3405 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003406 temp &= ~FDI_LINK_TRAIN_NONE;
3407 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003408 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3409
3410 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003411 udelay(150);
3412
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003413 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003414 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3415 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3416 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003417
Chris Wilson5eddb702010-09-11 13:48:45 +01003418 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003419 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003420 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003421 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3422
3423 if ((temp & FDI_RX_BIT_LOCK)) {
3424 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003425 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003426 break;
3427 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003428 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003429 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003430 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003431
3432 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003433 reg = FDI_TX_CTL(pipe);
3434 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003435 temp &= ~FDI_LINK_TRAIN_NONE;
3436 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003437 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003438
Chris Wilson5eddb702010-09-11 13:48:45 +01003439 reg = FDI_RX_CTL(pipe);
3440 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003441 temp &= ~FDI_LINK_TRAIN_NONE;
3442 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003443 I915_WRITE(reg, temp);
3444
3445 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003446 udelay(150);
3447
Chris Wilson5eddb702010-09-11 13:48:45 +01003448 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003449 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003450 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003451 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3452
3453 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003454 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003455 DRM_DEBUG_KMS("FDI train 2 done.\n");
3456 break;
3457 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003458 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003459 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003460 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003461
3462 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003463
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003464}
3465
Akshay Joshi0206e352011-08-16 15:34:10 -04003466static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003467 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3468 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3469 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3470 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3471};
3472
3473/* The FDI link training functions for SNB/Cougarpoint. */
3474static void gen6_fdi_link_train(struct drm_crtc *crtc)
3475{
3476 struct drm_device *dev = crtc->dev;
3477 struct drm_i915_private *dev_priv = dev->dev_private;
3478 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3479 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003480 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003481
Adam Jacksone1a44742010-06-25 15:32:14 -04003482 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3483 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003484 reg = FDI_RX_IMR(pipe);
3485 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003486 temp &= ~FDI_RX_SYMBOL_LOCK;
3487 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003488 I915_WRITE(reg, temp);
3489
3490 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003491 udelay(150);
3492
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003493 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003494 reg = FDI_TX_CTL(pipe);
3495 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003496 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003497 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003498 temp &= ~FDI_LINK_TRAIN_NONE;
3499 temp |= FDI_LINK_TRAIN_PATTERN_1;
3500 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3501 /* SNB-B */
3502 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003503 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003504
Daniel Vetterd74cf322012-10-26 10:58:13 +02003505 I915_WRITE(FDI_RX_MISC(pipe),
3506 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3507
Chris Wilson5eddb702010-09-11 13:48:45 +01003508 reg = FDI_RX_CTL(pipe);
3509 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003510 if (HAS_PCH_CPT(dev)) {
3511 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3512 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3513 } else {
3514 temp &= ~FDI_LINK_TRAIN_NONE;
3515 temp |= FDI_LINK_TRAIN_PATTERN_1;
3516 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003517 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3518
3519 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003520 udelay(150);
3521
Akshay Joshi0206e352011-08-16 15:34:10 -04003522 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003523 reg = FDI_TX_CTL(pipe);
3524 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003525 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3526 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003527 I915_WRITE(reg, temp);
3528
3529 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003530 udelay(500);
3531
Sean Paulfa37d392012-03-02 12:53:39 -05003532 for (retry = 0; retry < 5; retry++) {
3533 reg = FDI_RX_IIR(pipe);
3534 temp = I915_READ(reg);
3535 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3536 if (temp & FDI_RX_BIT_LOCK) {
3537 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3538 DRM_DEBUG_KMS("FDI train 1 done.\n");
3539 break;
3540 }
3541 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003542 }
Sean Paulfa37d392012-03-02 12:53:39 -05003543 if (retry < 5)
3544 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003545 }
3546 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003547 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003548
3549 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003550 reg = FDI_TX_CTL(pipe);
3551 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003552 temp &= ~FDI_LINK_TRAIN_NONE;
3553 temp |= FDI_LINK_TRAIN_PATTERN_2;
3554 if (IS_GEN6(dev)) {
3555 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3556 /* SNB-B */
3557 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3558 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003559 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003560
Chris Wilson5eddb702010-09-11 13:48:45 +01003561 reg = FDI_RX_CTL(pipe);
3562 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003563 if (HAS_PCH_CPT(dev)) {
3564 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3565 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3566 } else {
3567 temp &= ~FDI_LINK_TRAIN_NONE;
3568 temp |= FDI_LINK_TRAIN_PATTERN_2;
3569 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003570 I915_WRITE(reg, temp);
3571
3572 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003573 udelay(150);
3574
Akshay Joshi0206e352011-08-16 15:34:10 -04003575 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003576 reg = FDI_TX_CTL(pipe);
3577 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003578 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3579 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003580 I915_WRITE(reg, temp);
3581
3582 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003583 udelay(500);
3584
Sean Paulfa37d392012-03-02 12:53:39 -05003585 for (retry = 0; retry < 5; retry++) {
3586 reg = FDI_RX_IIR(pipe);
3587 temp = I915_READ(reg);
3588 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3589 if (temp & FDI_RX_SYMBOL_LOCK) {
3590 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3591 DRM_DEBUG_KMS("FDI train 2 done.\n");
3592 break;
3593 }
3594 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003595 }
Sean Paulfa37d392012-03-02 12:53:39 -05003596 if (retry < 5)
3597 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003598 }
3599 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003600 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003601
3602 DRM_DEBUG_KMS("FDI train done.\n");
3603}
3604
Jesse Barnes357555c2011-04-28 15:09:55 -07003605/* Manual link training for Ivy Bridge A0 parts */
3606static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3607{
3608 struct drm_device *dev = crtc->dev;
3609 struct drm_i915_private *dev_priv = dev->dev_private;
3610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3611 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003612 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003613
3614 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3615 for train result */
3616 reg = FDI_RX_IMR(pipe);
3617 temp = I915_READ(reg);
3618 temp &= ~FDI_RX_SYMBOL_LOCK;
3619 temp &= ~FDI_RX_BIT_LOCK;
3620 I915_WRITE(reg, temp);
3621
3622 POSTING_READ(reg);
3623 udelay(150);
3624
Daniel Vetter01a415f2012-10-27 15:58:40 +02003625 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3626 I915_READ(FDI_RX_IIR(pipe)));
3627
Jesse Barnes139ccd32013-08-19 11:04:55 -07003628 /* Try each vswing and preemphasis setting twice before moving on */
3629 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3630 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003631 reg = FDI_TX_CTL(pipe);
3632 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003633 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3634 temp &= ~FDI_TX_ENABLE;
3635 I915_WRITE(reg, temp);
3636
3637 reg = FDI_RX_CTL(pipe);
3638 temp = I915_READ(reg);
3639 temp &= ~FDI_LINK_TRAIN_AUTO;
3640 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3641 temp &= ~FDI_RX_ENABLE;
3642 I915_WRITE(reg, temp);
3643
3644 /* enable CPU FDI TX and PCH FDI RX */
3645 reg = FDI_TX_CTL(pipe);
3646 temp = I915_READ(reg);
3647 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003648 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003649 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003650 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003651 temp |= snb_b_fdi_train_param[j/2];
3652 temp |= FDI_COMPOSITE_SYNC;
3653 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3654
3655 I915_WRITE(FDI_RX_MISC(pipe),
3656 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3657
3658 reg = FDI_RX_CTL(pipe);
3659 temp = I915_READ(reg);
3660 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3661 temp |= FDI_COMPOSITE_SYNC;
3662 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3663
3664 POSTING_READ(reg);
3665 udelay(1); /* should be 0.5us */
3666
3667 for (i = 0; i < 4; i++) {
3668 reg = FDI_RX_IIR(pipe);
3669 temp = I915_READ(reg);
3670 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3671
3672 if (temp & FDI_RX_BIT_LOCK ||
3673 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3674 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3675 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3676 i);
3677 break;
3678 }
3679 udelay(1); /* should be 0.5us */
3680 }
3681 if (i == 4) {
3682 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3683 continue;
3684 }
3685
3686 /* Train 2 */
3687 reg = FDI_TX_CTL(pipe);
3688 temp = I915_READ(reg);
3689 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3690 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3691 I915_WRITE(reg, temp);
3692
3693 reg = FDI_RX_CTL(pipe);
3694 temp = I915_READ(reg);
3695 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3696 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003697 I915_WRITE(reg, temp);
3698
3699 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003700 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003701
Jesse Barnes139ccd32013-08-19 11:04:55 -07003702 for (i = 0; i < 4; i++) {
3703 reg = FDI_RX_IIR(pipe);
3704 temp = I915_READ(reg);
3705 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003706
Jesse Barnes139ccd32013-08-19 11:04:55 -07003707 if (temp & FDI_RX_SYMBOL_LOCK ||
3708 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3709 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3710 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3711 i);
3712 goto train_done;
3713 }
3714 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003715 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003716 if (i == 4)
3717 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003718 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003719
Jesse Barnes139ccd32013-08-19 11:04:55 -07003720train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003721 DRM_DEBUG_KMS("FDI train done.\n");
3722}
3723
Daniel Vetter88cefb62012-08-12 19:27:14 +02003724static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003725{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003726 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003727 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003728 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003729 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003730
Jesse Barnesc64e3112010-09-10 11:27:03 -07003731
Jesse Barnes0e23b992010-09-10 11:10:00 -07003732 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003733 reg = FDI_RX_CTL(pipe);
3734 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003735 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003736 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003737 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003738 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3739
3740 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003741 udelay(200);
3742
3743 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003744 temp = I915_READ(reg);
3745 I915_WRITE(reg, temp | FDI_PCDCLK);
3746
3747 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003748 udelay(200);
3749
Paulo Zanoni20749732012-11-23 15:30:38 -02003750 /* Enable CPU FDI TX PLL, always on for Ironlake */
3751 reg = FDI_TX_CTL(pipe);
3752 temp = I915_READ(reg);
3753 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3754 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003755
Paulo Zanoni20749732012-11-23 15:30:38 -02003756 POSTING_READ(reg);
3757 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003758 }
3759}
3760
Daniel Vetter88cefb62012-08-12 19:27:14 +02003761static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3762{
3763 struct drm_device *dev = intel_crtc->base.dev;
3764 struct drm_i915_private *dev_priv = dev->dev_private;
3765 int pipe = intel_crtc->pipe;
3766 u32 reg, temp;
3767
3768 /* Switch from PCDclk to Rawclk */
3769 reg = FDI_RX_CTL(pipe);
3770 temp = I915_READ(reg);
3771 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3772
3773 /* Disable CPU FDI TX PLL */
3774 reg = FDI_TX_CTL(pipe);
3775 temp = I915_READ(reg);
3776 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3777
3778 POSTING_READ(reg);
3779 udelay(100);
3780
3781 reg = FDI_RX_CTL(pipe);
3782 temp = I915_READ(reg);
3783 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3784
3785 /* Wait for the clocks to turn off. */
3786 POSTING_READ(reg);
3787 udelay(100);
3788}
3789
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003790static void ironlake_fdi_disable(struct drm_crtc *crtc)
3791{
3792 struct drm_device *dev = crtc->dev;
3793 struct drm_i915_private *dev_priv = dev->dev_private;
3794 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3795 int pipe = intel_crtc->pipe;
3796 u32 reg, temp;
3797
3798 /* disable CPU FDI tx and PCH FDI rx */
3799 reg = FDI_TX_CTL(pipe);
3800 temp = I915_READ(reg);
3801 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3802 POSTING_READ(reg);
3803
3804 reg = FDI_RX_CTL(pipe);
3805 temp = I915_READ(reg);
3806 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003807 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003808 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3809
3810 POSTING_READ(reg);
3811 udelay(100);
3812
3813 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003814 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003815 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003816
3817 /* still set train pattern 1 */
3818 reg = FDI_TX_CTL(pipe);
3819 temp = I915_READ(reg);
3820 temp &= ~FDI_LINK_TRAIN_NONE;
3821 temp |= FDI_LINK_TRAIN_PATTERN_1;
3822 I915_WRITE(reg, temp);
3823
3824 reg = FDI_RX_CTL(pipe);
3825 temp = I915_READ(reg);
3826 if (HAS_PCH_CPT(dev)) {
3827 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3828 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3829 } else {
3830 temp &= ~FDI_LINK_TRAIN_NONE;
3831 temp |= FDI_LINK_TRAIN_PATTERN_1;
3832 }
3833 /* BPC in FDI rx is consistent with that in PIPECONF */
3834 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003835 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003836 I915_WRITE(reg, temp);
3837
3838 POSTING_READ(reg);
3839 udelay(100);
3840}
3841
Chris Wilson5dce5b932014-01-20 10:17:36 +00003842bool intel_has_pending_fb_unpin(struct drm_device *dev)
3843{
3844 struct intel_crtc *crtc;
3845
3846 /* Note that we don't need to be called with mode_config.lock here
3847 * as our list of CRTC objects is static for the lifetime of the
3848 * device and so cannot disappear as we iterate. Similarly, we can
3849 * happily treat the predicates as racy, atomic checks as userspace
3850 * cannot claim and pin a new fb without at least acquring the
3851 * struct_mutex and so serialising with us.
3852 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003853 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003854 if (atomic_read(&crtc->unpin_work_count) == 0)
3855 continue;
3856
3857 if (crtc->unpin_work)
3858 intel_wait_for_vblank(dev, crtc->pipe);
3859
3860 return true;
3861 }
3862
3863 return false;
3864}
3865
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003866static void page_flip_completed(struct intel_crtc *intel_crtc)
3867{
3868 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3869 struct intel_unpin_work *work = intel_crtc->unpin_work;
3870
3871 /* ensure that the unpin work is consistent wrt ->pending. */
3872 smp_rmb();
3873 intel_crtc->unpin_work = NULL;
3874
3875 if (work->event)
3876 drm_send_vblank_event(intel_crtc->base.dev,
3877 intel_crtc->pipe,
3878 work->event);
3879
3880 drm_crtc_vblank_put(&intel_crtc->base);
3881
3882 wake_up_all(&dev_priv->pending_flip_queue);
3883 queue_work(dev_priv->wq, &work->work);
3884
3885 trace_i915_flip_complete(intel_crtc->plane,
3886 work->pending_flip_obj);
3887}
3888
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003889void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003890{
Chris Wilson0f911282012-04-17 10:05:38 +01003891 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003892 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003893
Daniel Vetter2c10d572012-12-20 21:24:07 +01003894 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003895 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3896 !intel_crtc_has_pending_flip(crtc),
3897 60*HZ) == 0)) {
3898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003899
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003900 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003901 if (intel_crtc->unpin_work) {
3902 WARN_ONCE(1, "Removing stuck page flip\n");
3903 page_flip_completed(intel_crtc);
3904 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003905 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003906 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003907
Chris Wilson975d5682014-08-20 13:13:34 +01003908 if (crtc->primary->fb) {
3909 mutex_lock(&dev->struct_mutex);
3910 intel_finish_fb(crtc->primary->fb);
3911 mutex_unlock(&dev->struct_mutex);
3912 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003913}
3914
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003915/* Program iCLKIP clock to the desired frequency */
3916static void lpt_program_iclkip(struct drm_crtc *crtc)
3917{
3918 struct drm_device *dev = crtc->dev;
3919 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003920 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003921 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3922 u32 temp;
3923
Ville Syrjäläa5805162015-05-26 20:42:30 +03003924 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01003925
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003926 /* It is necessary to ungate the pixclk gate prior to programming
3927 * the divisors, and gate it back when it is done.
3928 */
3929 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3930
3931 /* Disable SSCCTL */
3932 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003933 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3934 SBI_SSCCTL_DISABLE,
3935 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003936
3937 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003938 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003939 auxdiv = 1;
3940 divsel = 0x41;
3941 phaseinc = 0x20;
3942 } else {
3943 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003944 * but the adjusted_mode->crtc_clock in in KHz. To get the
3945 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003946 * convert the virtual clock precision to KHz here for higher
3947 * precision.
3948 */
3949 u32 iclk_virtual_root_freq = 172800 * 1000;
3950 u32 iclk_pi_range = 64;
3951 u32 desired_divisor, msb_divisor_value, pi_value;
3952
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003953 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003954 msb_divisor_value = desired_divisor / iclk_pi_range;
3955 pi_value = desired_divisor % iclk_pi_range;
3956
3957 auxdiv = 0;
3958 divsel = msb_divisor_value - 2;
3959 phaseinc = pi_value;
3960 }
3961
3962 /* This should not happen with any sane values */
3963 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3964 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3965 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3966 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3967
3968 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003969 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003970 auxdiv,
3971 divsel,
3972 phasedir,
3973 phaseinc);
3974
3975 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003976 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003977 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3978 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3979 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3980 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3981 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3982 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003983 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003984
3985 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003986 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003987 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3988 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003989 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003990
3991 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003992 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003993 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003994 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003995
3996 /* Wait for initialization time */
3997 udelay(24);
3998
3999 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01004000
Ville Syrjäläa5805162015-05-26 20:42:30 +03004001 mutex_unlock(&dev_priv->sb_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03004002}
4003
Daniel Vetter275f01b22013-05-03 11:49:47 +02004004static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
4005 enum pipe pch_transcoder)
4006{
4007 struct drm_device *dev = crtc->base.dev;
4008 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004009 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02004010
4011 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
4012 I915_READ(HTOTAL(cpu_transcoder)));
4013 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
4014 I915_READ(HBLANK(cpu_transcoder)));
4015 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
4016 I915_READ(HSYNC(cpu_transcoder)));
4017
4018 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
4019 I915_READ(VTOTAL(cpu_transcoder)));
4020 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
4021 I915_READ(VBLANK(cpu_transcoder)));
4022 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
4023 I915_READ(VSYNC(cpu_transcoder)));
4024 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
4025 I915_READ(VSYNCSHIFT(cpu_transcoder)));
4026}
4027
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004028static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004029{
4030 struct drm_i915_private *dev_priv = dev->dev_private;
4031 uint32_t temp;
4032
4033 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004034 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004035 return;
4036
4037 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
4038 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
4039
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004040 temp &= ~FDI_BC_BIFURCATION_SELECT;
4041 if (enable)
4042 temp |= FDI_BC_BIFURCATION_SELECT;
4043
4044 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004045 I915_WRITE(SOUTH_CHICKEN1, temp);
4046 POSTING_READ(SOUTH_CHICKEN1);
4047}
4048
4049static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
4050{
4051 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004052
4053 switch (intel_crtc->pipe) {
4054 case PIPE_A:
4055 break;
4056 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004057 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004058 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004059 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004060 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004061
4062 break;
4063 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02004064 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004065
4066 break;
4067 default:
4068 BUG();
4069 }
4070}
4071
Jesse Barnesf67a5592011-01-05 10:31:48 -08004072/*
4073 * Enable PCH resources required for PCH ports:
4074 * - PCH PLLs
4075 * - FDI training & RX/TX
4076 * - update transcoder timings
4077 * - DP transcoding bits
4078 * - transcoder
4079 */
4080static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004081{
4082 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004083 struct drm_i915_private *dev_priv = dev->dev_private;
4084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4085 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004086 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004087
Daniel Vetterab9412b2013-05-03 11:49:46 +02004088 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01004089
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01004090 if (IS_IVYBRIDGE(dev))
4091 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
4092
Daniel Vettercd986ab2012-10-26 10:58:12 +02004093 /* Write the TU size bits before fdi link training, so that error
4094 * detection works. */
4095 I915_WRITE(FDI_RX_TUSIZE1(pipe),
4096 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
4097
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004098 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07004099 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004100
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004101 /* We need to program the right clock selection before writing the pixel
4102 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004103 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004104 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004105
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004106 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004107 temp |= TRANS_DPLL_ENABLE(pipe);
4108 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004109 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004110 temp |= sel;
4111 else
4112 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004113 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004114 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004115
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004116 /* XXX: pch pll's can be enabled any time before we enable the PCH
4117 * transcoder, and we actually should do this to not upset any PCH
4118 * transcoder that already use the clock when we share it.
4119 *
4120 * Note that enable_shared_dpll tries to do the right thing, but
4121 * get_shared_dpll unconditionally resets the pll - we need that to have
4122 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02004123 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02004124
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08004125 /* set transcoder timing, panel must allow it */
4126 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02004127 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004128
Paulo Zanoni303b81e2012-10-31 18:12:23 -02004129 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08004130
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004131 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004132 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004133 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01004134 reg = TRANS_DP_CTL(pipe);
4135 temp = I915_READ(reg);
4136 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08004137 TRANS_DP_SYNC_MASK |
4138 TRANS_DP_BPC_MASK);
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03004139 temp |= TRANS_DP_OUTPUT_ENABLE;
Jesse Barnes9325c9f2011-06-24 12:19:21 -07004140 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004141
4142 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004143 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004144 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01004145 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004146
4147 switch (intel_trans_dp_port_sel(crtc)) {
4148 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01004149 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004150 break;
4151 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01004152 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004153 break;
4154 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01004155 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004156 break;
4157 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02004158 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004159 }
4160
Chris Wilson5eddb702010-09-11 13:48:45 +01004161 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07004162 }
4163
Paulo Zanonib8a4f402012-10-31 18:12:42 -02004164 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004165}
4166
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004167static void lpt_pch_enable(struct drm_crtc *crtc)
4168{
4169 struct drm_device *dev = crtc->dev;
4170 struct drm_i915_private *dev_priv = dev->dev_private;
4171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004172 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004173
Daniel Vetterab9412b2013-05-03 11:49:46 +02004174 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004175
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02004176 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004177
Paulo Zanoni0540e482012-10-31 18:12:40 -02004178 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004179 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004180
Paulo Zanoni937bb612012-10-31 18:12:47 -02004181 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004182}
4183
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004184struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4185 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004186{
Daniel Vettere2b78262013-06-07 23:10:03 +02004187 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004188 struct intel_shared_dpll *pll;
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004189 struct intel_shared_dpll_config *shared_dpll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004190 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004191
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004192 shared_dpll = intel_atomic_get_shared_dpll_state(crtc_state->base.state);
4193
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004194 if (HAS_PCH_IBX(dev_priv->dev)) {
4195 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004196 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004197 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004198
Daniel Vetter46edb022013-06-05 13:34:12 +02004199 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4200 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004201
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004202 WARN_ON(shared_dpll[i].crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004203
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004204 goto found;
4205 }
4206
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304207 if (IS_BROXTON(dev_priv->dev)) {
4208 /* PLL is attached to port in bxt */
4209 struct intel_encoder *encoder;
4210 struct intel_digital_port *intel_dig_port;
4211
4212 encoder = intel_ddi_get_crtc_new_encoder(crtc_state);
4213 if (WARN_ON(!encoder))
4214 return NULL;
4215
4216 intel_dig_port = enc_to_dig_port(&encoder->base);
4217 /* 1:1 mapping between ports and PLLs */
4218 i = (enum intel_dpll_id)intel_dig_port->port;
4219 pll = &dev_priv->shared_dplls[i];
4220 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4221 crtc->base.base.id, pll->name);
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004222 WARN_ON(shared_dpll[i].crtc_mask);
Satheeshakrishna Mbcddf612014-08-22 09:49:10 +05304223
4224 goto found;
4225 }
4226
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004227 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4228 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004229
4230 /* Only want to check enabled timings first */
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004231 if (shared_dpll[i].crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004232 continue;
4233
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004234 if (memcmp(&crtc_state->dpll_hw_state,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004235 &shared_dpll[i].hw_state,
4236 sizeof(crtc_state->dpll_hw_state)) == 0) {
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004237 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004238 crtc->base.base.id, pll->name,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004239 shared_dpll[i].crtc_mask,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004240 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004241 goto found;
4242 }
4243 }
4244
4245 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004246 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4247 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004248 if (shared_dpll[i].crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004249 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4250 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004251 goto found;
4252 }
4253 }
4254
4255 return NULL;
4256
4257found:
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004258 if (shared_dpll[i].crtc_mask == 0)
4259 shared_dpll[i].hw_state =
4260 crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004261
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004262 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004263 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4264 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004265
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004266 shared_dpll[i].crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004267
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004268 return pll;
4269}
4270
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004271static void intel_shared_dpll_commit(struct drm_atomic_state *state)
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004272{
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004273 struct drm_i915_private *dev_priv = to_i915(state->dev);
4274 struct intel_shared_dpll_config *shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004275 struct intel_shared_dpll *pll;
4276 enum intel_dpll_id i;
4277
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004278 if (!to_intel_atomic_state(state)->dpll_set)
4279 return;
4280
4281 shared_dpll = to_intel_atomic_state(state)->shared_dpll;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004282 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4283 pll = &dev_priv->shared_dplls[i];
Maarten Lankhorstde419ab2015-06-04 10:21:28 +02004284 pll->config = shared_dpll[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004285 }
4286}
4287
Daniel Vettera1520312013-05-03 11:49:50 +02004288static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004289{
4290 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004291 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004292 u32 temp;
4293
4294 temp = I915_READ(dslreg);
4295 udelay(500);
4296 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004297 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004298 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004299 }
4300}
4301
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004302static int
4303skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
4304 unsigned scaler_user, int *scaler_id, unsigned int rotation,
4305 int src_w, int src_h, int dst_w, int dst_h)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004306{
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004307 struct intel_crtc_scaler_state *scaler_state =
4308 &crtc_state->scaler_state;
4309 struct intel_crtc *intel_crtc =
4310 to_intel_crtc(crtc_state->base.crtc);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004311 int need_scaling;
Chandra Konduru6156a452015-04-27 13:48:39 -07004312
4313 need_scaling = intel_rotation_90_or_270(rotation) ?
4314 (src_h != dst_w || src_w != dst_h):
4315 (src_w != dst_w || src_h != dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004316
4317 /*
4318 * if plane is being disabled or scaler is no more required or force detach
4319 * - free scaler binded to this plane/crtc
4320 * - in order to do this, update crtc->scaler_usage
4321 *
4322 * Here scaler state in crtc_state is set free so that
4323 * scaler can be assigned to other user. Actual register
4324 * update to free the scaler is done in plane/panel-fit programming.
4325 * For this purpose crtc/plane_state->scaler_id isn't reset here.
4326 */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004327 if (force_detach || !need_scaling) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004328 if (*scaler_id >= 0) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004329 scaler_state->scaler_users &= ~(1 << scaler_user);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004330 scaler_state->scalers[*scaler_id].in_use = 0;
4331
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004332 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4333 "Staged freeing scaler id %d scaler_users = 0x%x\n",
4334 intel_crtc->pipe, scaler_user, *scaler_id,
Chandra Kondurua1b22782015-04-07 15:28:45 -07004335 scaler_state->scaler_users);
4336 *scaler_id = -1;
4337 }
4338 return 0;
4339 }
4340
4341 /* range checks */
4342 if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
4343 dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
4344
4345 src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
4346 dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004347 DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
Chandra Kondurua1b22782015-04-07 15:28:45 -07004348 "size is out of scaler range\n",
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004349 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004350 return -EINVAL;
4351 }
4352
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004353 /* mark this plane as a scaler user in crtc_state */
4354 scaler_state->scaler_users |= (1 << scaler_user);
4355 DRM_DEBUG_KMS("scaler_user index %u.%u: "
4356 "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
4357 intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
4358 scaler_state->scaler_users);
4359
4360 return 0;
4361}
4362
4363/**
4364 * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
4365 *
4366 * @state: crtc's scaler state
4367 * @force_detach: whether to forcibly disable scaler
4368 *
4369 * Return
4370 * 0 - scaler_usage updated successfully
4371 * error - requested scaling cannot be supported or other error condition
4372 */
4373int skl_update_scaler_crtc(struct intel_crtc_state *state, int force_detach)
4374{
4375 struct intel_crtc *intel_crtc = to_intel_crtc(state->base.crtc);
4376 struct drm_display_mode *adjusted_mode =
4377 &state->base.adjusted_mode;
4378
4379 DRM_DEBUG_KMS("Updating scaler for [CRTC:%i] scaler_user index %u.%u\n",
4380 intel_crtc->base.base.id, intel_crtc->pipe, SKL_CRTC_INDEX);
4381
4382 return skl_update_scaler(state, force_detach, SKL_CRTC_INDEX,
4383 &state->scaler_state.scaler_id, DRM_ROTATE_0,
4384 state->pipe_src_w, state->pipe_src_h,
Imre Deak8c6cda22015-06-23 20:40:27 +03004385 adjusted_mode->hdisplay, adjusted_mode->vdisplay);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004386}
4387
4388/**
4389 * skl_update_scaler_plane - Stages update to scaler state for a given plane.
4390 *
4391 * @state: crtc's scaler state
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004392 * @plane_state: atomic plane state to update
4393 *
4394 * Return
4395 * 0 - scaler_usage updated successfully
4396 * error - requested scaling cannot be supported or other error condition
4397 */
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004398static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
4399 struct intel_plane_state *plane_state)
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004400{
4401
4402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
Maarten Lankhorstda20eab2015-06-15 12:33:44 +02004403 struct intel_plane *intel_plane =
4404 to_intel_plane(plane_state->base.plane);
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004405 struct drm_framebuffer *fb = plane_state->base.fb;
4406 int ret;
4407
4408 bool force_detach = !fb || !plane_state->visible;
4409
4410 DRM_DEBUG_KMS("Updating scaler for [PLANE:%d] scaler_user index %u.%u\n",
4411 intel_plane->base.base.id, intel_crtc->pipe,
4412 drm_plane_index(&intel_plane->base));
4413
4414 ret = skl_update_scaler(crtc_state, force_detach,
4415 drm_plane_index(&intel_plane->base),
4416 &plane_state->scaler_id,
4417 plane_state->base.rotation,
4418 drm_rect_width(&plane_state->src) >> 16,
4419 drm_rect_height(&plane_state->src) >> 16,
4420 drm_rect_width(&plane_state->dst),
4421 drm_rect_height(&plane_state->dst));
4422
4423 if (ret || plane_state->scaler_id < 0)
4424 return ret;
4425
Chandra Kondurua1b22782015-04-07 15:28:45 -07004426 /* check colorkey */
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004427 if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004428 DRM_DEBUG_KMS("[PLANE:%d] scaling with color key not allowed",
Maarten Lankhorst818ed962015-06-15 12:33:54 +02004429 intel_plane->base.base.id);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004430 return -EINVAL;
4431 }
4432
4433 /* Check src format */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004434 switch (fb->pixel_format) {
4435 case DRM_FORMAT_RGB565:
4436 case DRM_FORMAT_XBGR8888:
4437 case DRM_FORMAT_XRGB8888:
4438 case DRM_FORMAT_ABGR8888:
4439 case DRM_FORMAT_ARGB8888:
4440 case DRM_FORMAT_XRGB2101010:
4441 case DRM_FORMAT_XBGR2101010:
4442 case DRM_FORMAT_YUYV:
4443 case DRM_FORMAT_YVYU:
4444 case DRM_FORMAT_UYVY:
4445 case DRM_FORMAT_VYUY:
4446 break;
4447 default:
4448 DRM_DEBUG_KMS("[PLANE:%d] FB:%d unsupported scaling format 0x%x\n",
4449 intel_plane->base.base.id, fb->base.id, fb->pixel_format);
4450 return -EINVAL;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004451 }
4452
Chandra Kondurua1b22782015-04-07 15:28:45 -07004453 return 0;
4454}
4455
4456static void skylake_pfit_update(struct intel_crtc *crtc, int enable)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004457{
4458 struct drm_device *dev = crtc->base.dev;
4459 struct drm_i915_private *dev_priv = dev->dev_private;
4460 int pipe = crtc->pipe;
Chandra Kondurua1b22782015-04-07 15:28:45 -07004461 struct intel_crtc_scaler_state *scaler_state =
4462 &crtc->config->scaler_state;
4463
4464 DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
4465
4466 /* To update pfit, first update scaler state */
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02004467 skl_update_scaler_crtc(crtc->config, !enable);
Chandra Kondurua1b22782015-04-07 15:28:45 -07004468 intel_atomic_setup_scalers(crtc->base.dev, crtc, crtc->config);
4469 skl_detach_scalers(crtc);
4470 if (!enable)
4471 return;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004472
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004473 if (crtc->config->pch_pfit.enabled) {
Chandra Kondurua1b22782015-04-07 15:28:45 -07004474 int id;
4475
4476 if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
4477 DRM_ERROR("Requesting pfit without getting a scaler first\n");
4478 return;
4479 }
4480
4481 id = scaler_state->scaler_id;
4482 I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
4483 PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
4484 I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
4485 I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
4486
4487 DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004488 }
4489}
4490
Jesse Barnesb074cec2013-04-25 12:55:02 -07004491static void ironlake_pfit_enable(struct intel_crtc *crtc)
4492{
4493 struct drm_device *dev = crtc->base.dev;
4494 struct drm_i915_private *dev_priv = dev->dev_private;
4495 int pipe = crtc->pipe;
4496
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004497 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004498 /* Force use of hard-coded filter coefficients
4499 * as some pre-programmed values are broken,
4500 * e.g. x201.
4501 */
4502 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4503 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4504 PF_PIPE_SEL_IVB(pipe));
4505 else
4506 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004507 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4508 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004509 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004510}
4511
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004512void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004513{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004514 struct drm_device *dev = crtc->base.dev;
4515 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004516
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004517 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004518 return;
4519
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004520 /* We can only enable IPS after we enable a plane and wait for a vblank */
4521 intel_wait_for_vblank(dev, crtc->pipe);
4522
Paulo Zanonid77e4532013-09-24 13:52:55 -03004523 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004524 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004525 mutex_lock(&dev_priv->rps.hw_lock);
4526 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4527 mutex_unlock(&dev_priv->rps.hw_lock);
4528 /* Quoting Art Runyan: "its not safe to expect any particular
4529 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004530 * mailbox." Moreover, the mailbox may return a bogus state,
4531 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004532 */
4533 } else {
4534 I915_WRITE(IPS_CTL, IPS_ENABLE);
4535 /* The bit only becomes 1 in the next vblank, so this wait here
4536 * is essentially intel_wait_for_vblank. If we don't have this
4537 * and don't wait for vblanks until the end of crtc_enable, then
4538 * the HW state readout code will complain that the expected
4539 * IPS_CTL value is not the one we read. */
4540 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4541 DRM_ERROR("Timed out waiting for IPS enable\n");
4542 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004543}
4544
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004545void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004546{
4547 struct drm_device *dev = crtc->base.dev;
4548 struct drm_i915_private *dev_priv = dev->dev_private;
4549
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004550 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004551 return;
4552
4553 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004554 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004555 mutex_lock(&dev_priv->rps.hw_lock);
4556 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4557 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004558 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4559 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4560 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004561 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004562 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004563 POSTING_READ(IPS_CTL);
4564 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004565
4566 /* We need to wait for a vblank before we can disable the plane. */
4567 intel_wait_for_vblank(dev, crtc->pipe);
4568}
4569
4570/** Loads the palette/gamma unit for the CRTC with the prepared values */
4571static void intel_crtc_load_lut(struct drm_crtc *crtc)
4572{
4573 struct drm_device *dev = crtc->dev;
4574 struct drm_i915_private *dev_priv = dev->dev_private;
4575 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4576 enum pipe pipe = intel_crtc->pipe;
4577 int palreg = PALETTE(pipe);
4578 int i;
4579 bool reenable_ips = false;
4580
4581 /* The clocks have to be on to load the palette. */
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004582 if (!crtc->state->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004583 return;
4584
Imre Deak50360402015-01-16 00:55:16 -08004585 if (HAS_GMCH_DISPLAY(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004586 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004587 assert_dsi_pll_enabled(dev_priv);
4588 else
4589 assert_pll_enabled(dev_priv, pipe);
4590 }
4591
4592 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304593 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004594 palreg = LGC_PALETTE(pipe);
4595
4596 /* Workaround : Do not read or write the pipe palette/gamma data while
4597 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4598 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004599 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004600 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4601 GAMMA_MODE_MODE_SPLIT)) {
4602 hsw_disable_ips(intel_crtc);
4603 reenable_ips = true;
4604 }
4605
4606 for (i = 0; i < 256; i++) {
4607 I915_WRITE(palreg + 4 * i,
4608 (intel_crtc->lut_r[i] << 16) |
4609 (intel_crtc->lut_g[i] << 8) |
4610 intel_crtc->lut_b[i]);
4611 }
4612
4613 if (reenable_ips)
4614 hsw_enable_ips(intel_crtc);
4615}
4616
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004617static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004618{
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004619 if (intel_crtc->overlay) {
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004620 struct drm_device *dev = intel_crtc->base.dev;
4621 struct drm_i915_private *dev_priv = dev->dev_private;
4622
4623 mutex_lock(&dev->struct_mutex);
4624 dev_priv->mm.interruptible = false;
4625 (void) intel_overlay_switch_off(intel_crtc->overlay);
4626 dev_priv->mm.interruptible = true;
4627 mutex_unlock(&dev->struct_mutex);
4628 }
4629
4630 /* Let userspace switch the overlay on again. In most cases userspace
4631 * has to recompute where to put it anyway.
4632 */
4633}
4634
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004635/**
4636 * intel_post_enable_primary - Perform operations after enabling primary plane
4637 * @crtc: the CRTC whose primary plane was just enabled
4638 *
4639 * Performs potentially sleeping operations that must be done after the primary
4640 * plane is enabled, such as updating FBC and IPS. Note that this may be
4641 * called due to an explicit primary plane update, or due to an implicit
4642 * re-enable that is caused when a sprite plane is updated to no longer
4643 * completely hide the primary plane.
4644 */
4645static void
4646intel_post_enable_primary(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004647{
4648 struct drm_device *dev = crtc->dev;
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004649 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004650 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4651 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004652
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004653 /*
4654 * BDW signals flip done immediately if the plane
4655 * is disabled, even if the plane enable is already
4656 * armed to occur at the next vblank :(
4657 */
4658 if (IS_BROADWELL(dev))
4659 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004660
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004661 /*
4662 * FIXME IPS should be fine as long as one plane is
4663 * enabled, but in practice it seems to have problems
4664 * when going from primary only to sprite only and vice
4665 * versa.
4666 */
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004667 hsw_enable_ips(intel_crtc);
4668
Daniel Vetterf99d7062014-06-19 16:01:59 +02004669 /*
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004670 * Gen2 reports pipe underruns whenever all planes are disabled.
4671 * So don't enable underrun reporting before at least some planes
4672 * are enabled.
4673 * FIXME: Need to fix the logic to work when we turn off all planes
4674 * but leave the pipe running.
Daniel Vetterf99d7062014-06-19 16:01:59 +02004675 */
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004676 if (IS_GEN2(dev))
4677 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4678
4679 /* Underruns don't raise interrupts, so check manually. */
4680 if (HAS_GMCH_DISPLAY(dev))
4681 i9xx_check_fifo_underruns(dev_priv);
4682}
4683
4684/**
4685 * intel_pre_disable_primary - Perform operations before disabling primary plane
4686 * @crtc: the CRTC whose primary plane is to be disabled
4687 *
4688 * Performs potentially sleeping operations that must be done before the
4689 * primary plane is disabled, such as updating FBC and IPS. Note that this may
4690 * be called due to an explicit primary plane update, or due to an implicit
4691 * disable that is caused when a sprite plane completely hides the primary
4692 * plane.
4693 */
4694static void
4695intel_pre_disable_primary(struct drm_crtc *crtc)
4696{
4697 struct drm_device *dev = crtc->dev;
4698 struct drm_i915_private *dev_priv = dev->dev_private;
4699 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4700 int pipe = intel_crtc->pipe;
4701
4702 /*
4703 * Gen2 reports pipe underruns whenever all planes are disabled.
4704 * So diasble underrun reporting before all the planes get disabled.
4705 * FIXME: Need to fix the logic to work when we turn off all planes
4706 * but leave the pipe running.
4707 */
4708 if (IS_GEN2(dev))
4709 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
4710
4711 /*
4712 * Vblank time updates from the shadow to live plane control register
4713 * are blocked if the memory self-refresh mode is active at that
4714 * moment. So to make sure the plane gets truly disabled, disable
4715 * first the self-refresh mode. The self-refresh enable bit in turn
4716 * will be checked/applied by the HW only at the next frame start
4717 * event which is after the vblank start event, so we need to have a
4718 * wait-for-vblank between disabling the plane and the pipe.
4719 */
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004720 if (HAS_GMCH_DISPLAY(dev)) {
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004721 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03004722 dev_priv->wm.vlv.cxsr = false;
4723 intel_wait_for_vblank(dev, pipe);
4724 }
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004725
Maarten Lankhorst87d43002015-04-21 17:12:54 +03004726 /*
4727 * FIXME IPS should be fine as long as one plane is
4728 * enabled, but in practice it seems to have problems
4729 * when going from primary only to sprite only and vice
4730 * versa.
4731 */
4732 hsw_disable_ips(intel_crtc);
4733}
4734
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004735static void intel_post_plane_update(struct intel_crtc *crtc)
4736{
4737 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4738 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -03004739 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004740 struct drm_plane *plane;
4741
4742 if (atomic->wait_vblank)
4743 intel_wait_for_vblank(dev, crtc->pipe);
4744
4745 intel_frontbuffer_flip(dev, atomic->fb_bits);
4746
Ville Syrjälä852eb002015-06-24 22:00:07 +03004747 if (atomic->disable_cxsr)
4748 crtc->wm.cxsr_allowed = true;
4749
Ville Syrjäläf015c552015-06-24 22:00:02 +03004750 if (crtc->atomic.update_wm_post)
4751 intel_update_watermarks(&crtc->base);
4752
Paulo Zanonic80ac852015-07-02 19:25:13 -03004753 if (atomic->update_fbc)
Paulo Zanoni7733b492015-07-07 15:26:04 -03004754 intel_fbc_update(dev_priv);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004755
4756 if (atomic->post_enable_primary)
4757 intel_post_enable_primary(&crtc->base);
4758
4759 drm_for_each_plane_mask(plane, dev, atomic->update_sprite_watermarks)
4760 intel_update_sprite_watermarks(plane, &crtc->base,
4761 0, 0, 0, false, false);
4762
4763 memset(atomic, 0, sizeof(*atomic));
4764}
4765
4766static void intel_pre_plane_update(struct intel_crtc *crtc)
4767{
4768 struct drm_device *dev = crtc->base.dev;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +02004769 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004770 struct intel_crtc_atomic_commit *atomic = &crtc->atomic;
4771 struct drm_plane *p;
4772
4773 /* Track fb's for any planes being disabled */
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004774 drm_for_each_plane_mask(p, dev, atomic->disabled_planes) {
4775 struct intel_plane *plane = to_intel_plane(p);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004776
4777 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +03004778 i915_gem_track_fb(intel_fb_obj(plane->base.fb), NULL,
4779 plane->frontbuffer_bit);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004780 mutex_unlock(&dev->struct_mutex);
4781 }
4782
4783 if (atomic->wait_for_flips)
4784 intel_crtc_wait_for_pending_flips(&crtc->base);
4785
Paulo Zanonic80ac852015-07-02 19:25:13 -03004786 if (atomic->disable_fbc)
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03004787 intel_fbc_disable_crtc(crtc);
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004788
Rodrigo Vivi066cf552015-06-26 13:55:54 -07004789 if (crtc->atomic.disable_ips)
4790 hsw_disable_ips(crtc);
4791
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004792 if (atomic->pre_disable_primary)
4793 intel_pre_disable_primary(&crtc->base);
Ville Syrjälä852eb002015-06-24 22:00:07 +03004794
4795 if (atomic->disable_cxsr) {
4796 crtc->wm.cxsr_allowed = false;
4797 intel_set_memory_cxsr(dev_priv, false);
4798 }
Maarten Lankhorstac21b222015-06-15 12:33:49 +02004799}
4800
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004801static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004802{
4803 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004805 struct drm_plane *p;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004806 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004807
Maarten Lankhorst7cac9452015-04-21 17:12:55 +03004808 intel_crtc_dpms_overlay_disable(intel_crtc);
Maarten Lankhorst27321ae2015-04-21 17:12:52 +03004809
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02004810 drm_for_each_plane_mask(p, dev, plane_mask)
4811 to_intel_plane(p)->disable_plane(p, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004812
Daniel Vetterf99d7062014-06-19 16:01:59 +02004813 /*
4814 * FIXME: Once we grow proper nuclear flip support out of this we need
4815 * to compute the mask of flip planes precisely. For the time being
4816 * consider this a flip to a NULL plane.
4817 */
4818 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004819}
4820
Jesse Barnesf67a5592011-01-05 10:31:48 -08004821static void ironlake_crtc_enable(struct drm_crtc *crtc)
4822{
4823 struct drm_device *dev = crtc->dev;
4824 struct drm_i915_private *dev_priv = dev->dev_private;
4825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004826 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004827 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004828
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004829 if (WARN_ON(intel_crtc->active))
Jesse Barnesf67a5592011-01-05 10:31:48 -08004830 return;
4831
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004832 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004833 intel_prepare_shared_dpll(intel_crtc);
4834
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004835 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304836 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004837
4838 intel_set_pipe_timings(intel_crtc);
4839
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004840 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004841 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004842 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004843 }
4844
4845 ironlake_set_pipeconf(crtc);
4846
Jesse Barnesf67a5592011-01-05 10:31:48 -08004847 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004848
Daniel Vettera72e4c92014-09-30 10:56:47 +02004849 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4850 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004851
Daniel Vetterf6736a12013-06-05 13:34:30 +02004852 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004853 if (encoder->pre_enable)
4854 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004855
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004856 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004857 /* Note: FDI PLL enabling _must_ be done before we enable the
4858 * cpu pipes, hence this is separate from all the other fdi/pch
4859 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004860 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004861 } else {
4862 assert_fdi_tx_disabled(dev_priv, pipe);
4863 assert_fdi_rx_disabled(dev_priv, pipe);
4864 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004865
Jesse Barnesb074cec2013-04-25 12:55:02 -07004866 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004867
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004868 /*
4869 * On ILK+ LUT must be loaded before the pipe is running but with
4870 * clocks enabled
4871 */
4872 intel_crtc_load_lut(crtc);
4873
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004874 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004875 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004876
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004877 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004878 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004879
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004880 assert_vblank_disabled(crtc);
4881 drm_crtc_vblank_on(crtc);
4882
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004883 for_each_encoder_on_crtc(dev, crtc, encoder)
4884 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004885
4886 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004887 cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004888}
4889
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004890/* IPS only exists on ULT machines and is tied to pipe A. */
4891static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4892{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004893 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004894}
4895
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004896static void haswell_crtc_enable(struct drm_crtc *crtc)
4897{
4898 struct drm_device *dev = crtc->dev;
4899 struct drm_i915_private *dev_priv = dev->dev_private;
4900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4901 struct intel_encoder *encoder;
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004902 int pipe = intel_crtc->pipe, hsw_workaround_pipe;
4903 struct intel_crtc_state *pipe_config =
4904 to_intel_crtc_state(crtc->state);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004905
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02004906 if (WARN_ON(intel_crtc->active))
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004907 return;
4908
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004909 if (intel_crtc_to_shared_dpll(intel_crtc))
4910 intel_enable_shared_dpll(intel_crtc);
4911
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004912 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304913 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004914
4915 intel_set_pipe_timings(intel_crtc);
4916
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004917 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4918 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4919 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004920 }
4921
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004922 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004923 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004924 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004925 }
4926
4927 haswell_set_pipeconf(crtc);
4928
4929 intel_set_pipe_csc(crtc);
4930
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004931 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004932
Daniel Vettera72e4c92014-09-30 10:56:47 +02004933 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004934 for_each_encoder_on_crtc(dev, crtc, encoder)
4935 if (encoder->pre_enable)
4936 encoder->pre_enable(encoder);
4937
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004938 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004939 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4940 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004941 dev_priv->display.fdi_link_train(crtc);
4942 }
4943
Paulo Zanoni1f544382012-10-24 11:32:00 -02004944 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004945
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004946 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07004947 skylake_pfit_update(intel_crtc, 1);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004948 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004949 ironlake_pfit_enable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08004950 else
4951 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004952
4953 /*
4954 * On ILK+ LUT must be loaded before the pipe is running but with
4955 * clocks enabled
4956 */
4957 intel_crtc_load_lut(crtc);
4958
Paulo Zanoni1f544382012-10-24 11:32:00 -02004959 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004960 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004961
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004962 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004963 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004964
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004965 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004966 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004967
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004968 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004969 intel_ddi_set_vc_payload_alloc(crtc, true);
4970
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004971 assert_vblank_disabled(crtc);
4972 drm_crtc_vblank_on(crtc);
4973
Jani Nikula8807e552013-08-30 19:40:32 +03004974 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004975 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004976 intel_opregion_notify_encoder(encoder, true);
4977 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004978
Paulo Zanonie4916942013-09-20 16:21:19 -03004979 /* If we change the relative order between pipe/planes enabling, we need
4980 * to change the workaround. */
Maarten Lankhorst99d736a2015-06-01 12:50:09 +02004981 hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
4982 if (IS_HASWELL(dev) && hsw_workaround_pipe != INVALID_PIPE) {
4983 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4984 intel_wait_for_vblank(dev, hsw_workaround_pipe);
4985 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004986}
4987
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004988static void ironlake_pfit_disable(struct intel_crtc *crtc)
4989{
4990 struct drm_device *dev = crtc->base.dev;
4991 struct drm_i915_private *dev_priv = dev->dev_private;
4992 int pipe = crtc->pipe;
4993
4994 /* To avoid upsetting the power well on haswell only disable the pfit if
4995 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004996 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004997 I915_WRITE(PF_CTL(pipe), 0);
4998 I915_WRITE(PF_WIN_POS(pipe), 0);
4999 I915_WRITE(PF_WIN_SZ(pipe), 0);
5000 }
5001}
5002
Jesse Barnes6be4a602010-09-10 10:26:01 -07005003static void ironlake_crtc_disable(struct drm_crtc *crtc)
5004{
5005 struct drm_device *dev = crtc->dev;
5006 struct drm_i915_private *dev_priv = dev->dev_private;
5007 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005008 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005009 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01005010 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07005011
Daniel Vetterea9d7582012-07-10 10:42:52 +02005012 for_each_encoder_on_crtc(dev, crtc, encoder)
5013 encoder->disable(encoder);
5014
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005015 drm_crtc_vblank_off(crtc);
5016 assert_vblank_disabled(crtc);
5017
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005018 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005019 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02005020
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005021 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005022
Daniel Vetter3f8dce32013-05-08 10:36:30 +02005023 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005024
Ville Syrjälä5a74f702015-05-05 17:17:38 +03005025 if (intel_crtc->config->has_pch_encoder)
5026 ironlake_fdi_disable(crtc);
5027
Daniel Vetterbf49ec82012-09-06 22:15:40 +02005028 for_each_encoder_on_crtc(dev, crtc, encoder)
5029 if (encoder->post_disable)
5030 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005031
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005032 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02005033 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005034
Daniel Vetterd925c592013-06-05 13:34:04 +02005035 if (HAS_PCH_CPT(dev)) {
5036 /* disable TRANS_DP_CTL */
5037 reg = TRANS_DP_CTL(pipe);
5038 temp = I915_READ(reg);
5039 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
5040 TRANS_DP_PORT_SEL_MASK);
5041 temp |= TRANS_DP_PORT_SEL_NONE;
5042 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005043
Daniel Vetterd925c592013-06-05 13:34:04 +02005044 /* disable DPLL_SEL */
5045 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02005046 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02005047 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005048 }
Daniel Vetterd925c592013-06-05 13:34:04 +02005049
Daniel Vetterd925c592013-06-05 13:34:04 +02005050 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07005051 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07005052}
5053
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005054static void haswell_crtc_disable(struct drm_crtc *crtc)
5055{
5056 struct drm_device *dev = crtc->dev;
5057 struct drm_i915_private *dev_priv = dev->dev_private;
5058 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5059 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005060 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005061
Jani Nikula8807e552013-08-30 19:40:32 +03005062 for_each_encoder_on_crtc(dev, crtc, encoder) {
5063 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005064 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03005065 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005066
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005067 drm_crtc_vblank_off(crtc);
5068 assert_vblank_disabled(crtc);
5069
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005070 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02005071 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
5072 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005073 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005074
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005075 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03005076 intel_ddi_set_vc_payload_alloc(crtc, false);
5077
Paulo Zanoniad80a812012-10-24 16:06:19 -02005078 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005079
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005080 if (INTEL_INFO(dev)->gen == 9)
Chandra Kondurua1b22782015-04-07 15:28:45 -07005081 skylake_pfit_update(intel_crtc, 0);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005082 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005083 ironlake_pfit_disable(intel_crtc);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08005084 else
5085 MISSING_CASE(INTEL_INFO(dev)->gen);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005086
Paulo Zanoni1f544382012-10-24 11:32:00 -02005087 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005088
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005089 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02005090 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02005091 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02005092 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005093
Imre Deak97b040a2014-06-25 22:01:50 +03005094 for_each_encoder_on_crtc(dev, crtc, encoder)
5095 if (encoder->post_disable)
5096 encoder->post_disable(encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02005097}
5098
Jesse Barnes2dd24552013-04-25 12:55:01 -07005099static void i9xx_pfit_enable(struct intel_crtc *crtc)
5100{
5101 struct drm_device *dev = crtc->base.dev;
5102 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005103 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07005104
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005105 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07005106 return;
5107
Daniel Vetterc0b03412013-05-28 12:05:54 +02005108 /*
5109 * The panel fitter should only be adjusted whilst the pipe is disabled,
5110 * according to register description and PRM.
5111 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07005112 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
5113 assert_pipe_disabled(dev_priv, crtc->pipe);
5114
Jesse Barnesb074cec2013-04-25 12:55:02 -07005115 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
5116 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02005117
5118 /* Border color in case we don't scale up to the full screen. Black by
5119 * default, change to something else for debugging. */
5120 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07005121}
5122
Dave Airlied05410f2014-06-05 13:22:59 +10005123static enum intel_display_power_domain port_to_power_domain(enum port port)
5124{
5125 switch (port) {
5126 case PORT_A:
5127 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
5128 case PORT_B:
5129 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
5130 case PORT_C:
5131 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
5132 case PORT_D:
5133 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
5134 default:
5135 WARN_ON_ONCE(1);
5136 return POWER_DOMAIN_PORT_OTHER;
5137 }
5138}
5139
Imre Deak77d22dc2014-03-05 16:20:52 +02005140#define for_each_power_domain(domain, mask) \
5141 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
5142 if ((1 << (domain)) & (mask))
5143
Imre Deak319be8a2014-03-04 19:22:57 +02005144enum intel_display_power_domain
5145intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02005146{
Imre Deak319be8a2014-03-04 19:22:57 +02005147 struct drm_device *dev = intel_encoder->base.dev;
5148 struct intel_digital_port *intel_dig_port;
5149
5150 switch (intel_encoder->type) {
5151 case INTEL_OUTPUT_UNKNOWN:
5152 /* Only DDI platforms should ever use this output type */
5153 WARN_ON_ONCE(!HAS_DDI(dev));
5154 case INTEL_OUTPUT_DISPLAYPORT:
5155 case INTEL_OUTPUT_HDMI:
5156 case INTEL_OUTPUT_EDP:
5157 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10005158 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10005159 case INTEL_OUTPUT_DP_MST:
5160 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
5161 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02005162 case INTEL_OUTPUT_ANALOG:
5163 return POWER_DOMAIN_PORT_CRT;
5164 case INTEL_OUTPUT_DSI:
5165 return POWER_DOMAIN_PORT_DSI;
5166 default:
5167 return POWER_DOMAIN_PORT_OTHER;
5168 }
5169}
5170
5171static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
5172{
5173 struct drm_device *dev = crtc->dev;
5174 struct intel_encoder *intel_encoder;
5175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5176 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02005177 unsigned long mask;
5178 enum transcoder transcoder;
5179
5180 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
5181
5182 mask = BIT(POWER_DOMAIN_PIPE(pipe));
5183 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005184 if (intel_crtc->config->pch_pfit.enabled ||
5185 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02005186 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
5187
Imre Deak319be8a2014-03-04 19:22:57 +02005188 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5189 mask |= BIT(intel_display_port_power_domain(intel_encoder));
5190
Imre Deak77d22dc2014-03-05 16:20:52 +02005191 return mask;
5192}
5193
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005194static void modeset_update_crtc_power_domains(struct drm_atomic_state *state)
Imre Deak77d22dc2014-03-05 16:20:52 +02005195{
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +02005196 struct drm_device *dev = state->dev;
Imre Deak77d22dc2014-03-05 16:20:52 +02005197 struct drm_i915_private *dev_priv = dev->dev_private;
5198 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
5199 struct intel_crtc *crtc;
5200
5201 /*
5202 * First get all needed power domains, then put all unneeded, to avoid
5203 * any unnecessary toggling of the power wells.
5204 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005205 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005206 enum intel_display_power_domain domain;
5207
Matt Roper83d65732015-02-25 13:12:16 -08005208 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02005209 continue;
5210
Imre Deak319be8a2014-03-04 19:22:57 +02005211 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02005212
5213 for_each_power_domain(domain, pipe_domains[crtc->pipe])
5214 intel_display_power_get(dev_priv, domain);
5215 }
5216
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005217 if (dev_priv->display.modeset_commit_cdclk) {
5218 unsigned int cdclk = to_intel_atomic_state(state)->cdclk;
5219
5220 if (cdclk != dev_priv->cdclk_freq &&
5221 !WARN_ON(!state->allow_modeset))
5222 dev_priv->display.modeset_commit_cdclk(state);
5223 }
Ville Syrjälä50f6e502014-11-06 14:49:12 +02005224
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005225 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02005226 enum intel_display_power_domain domain;
5227
5228 for_each_power_domain(domain, crtc->enabled_power_domains)
5229 intel_display_power_put(dev_priv, domain);
5230
5231 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
5232 }
5233
5234 intel_display_set_init_power(dev_priv, false);
5235}
5236
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005237static void intel_update_max_cdclk(struct drm_device *dev)
5238{
5239 struct drm_i915_private *dev_priv = dev->dev_private;
5240
5241 if (IS_SKYLAKE(dev)) {
5242 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
5243
5244 if (limit == SKL_DFSM_CDCLK_LIMIT_675)
5245 dev_priv->max_cdclk_freq = 675000;
5246 else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
5247 dev_priv->max_cdclk_freq = 540000;
5248 else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
5249 dev_priv->max_cdclk_freq = 450000;
5250 else
5251 dev_priv->max_cdclk_freq = 337500;
5252 } else if (IS_BROADWELL(dev)) {
5253 /*
5254 * FIXME with extra cooling we can allow
5255 * 540 MHz for ULX and 675 Mhz for ULT.
5256 * How can we know if extra cooling is
5257 * available? PCI ID, VTB, something else?
5258 */
5259 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
5260 dev_priv->max_cdclk_freq = 450000;
5261 else if (IS_BDW_ULX(dev))
5262 dev_priv->max_cdclk_freq = 450000;
5263 else if (IS_BDW_ULT(dev))
5264 dev_priv->max_cdclk_freq = 540000;
5265 else
5266 dev_priv->max_cdclk_freq = 675000;
Mika Kahola0904dea2015-06-12 10:11:32 +03005267 } else if (IS_CHERRYVIEW(dev)) {
5268 dev_priv->max_cdclk_freq = 320000;
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005269 } else if (IS_VALLEYVIEW(dev)) {
5270 dev_priv->max_cdclk_freq = 400000;
5271 } else {
5272 /* otherwise assume cdclk is fixed */
5273 dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
5274 }
5275
5276 DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
5277 dev_priv->max_cdclk_freq);
5278}
5279
5280static void intel_update_cdclk(struct drm_device *dev)
5281{
5282 struct drm_i915_private *dev_priv = dev->dev_private;
5283
5284 dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
5285 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
5286 dev_priv->cdclk_freq);
5287
5288 /*
5289 * Program the gmbus_freq based on the cdclk frequency.
5290 * BSpec erroneously claims we should aim for 4MHz, but
5291 * in fact 1MHz is the correct frequency.
5292 */
5293 if (IS_VALLEYVIEW(dev)) {
5294 /*
5295 * Program the gmbus_freq based on the cdclk frequency.
5296 * BSpec erroneously claims we should aim for 4MHz, but
5297 * in fact 1MHz is the correct frequency.
5298 */
5299 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
5300 }
5301
5302 if (dev_priv->max_cdclk_freq == 0)
5303 intel_update_max_cdclk(dev);
5304}
5305
Damien Lespiau70d0c572015-06-04 18:21:29 +01005306static void broxton_set_cdclk(struct drm_device *dev, int frequency)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305307{
5308 struct drm_i915_private *dev_priv = dev->dev_private;
5309 uint32_t divider;
5310 uint32_t ratio;
5311 uint32_t current_freq;
5312 int ret;
5313
5314 /* frequency = 19.2MHz * ratio / 2 / div{1,1.5,2,4} */
5315 switch (frequency) {
5316 case 144000:
5317 divider = BXT_CDCLK_CD2X_DIV_SEL_4;
5318 ratio = BXT_DE_PLL_RATIO(60);
5319 break;
5320 case 288000:
5321 divider = BXT_CDCLK_CD2X_DIV_SEL_2;
5322 ratio = BXT_DE_PLL_RATIO(60);
5323 break;
5324 case 384000:
5325 divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
5326 ratio = BXT_DE_PLL_RATIO(60);
5327 break;
5328 case 576000:
5329 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5330 ratio = BXT_DE_PLL_RATIO(60);
5331 break;
5332 case 624000:
5333 divider = BXT_CDCLK_CD2X_DIV_SEL_1;
5334 ratio = BXT_DE_PLL_RATIO(65);
5335 break;
5336 case 19200:
5337 /*
5338 * Bypass frequency with DE PLL disabled. Init ratio, divider
5339 * to suppress GCC warning.
5340 */
5341 ratio = 0;
5342 divider = 0;
5343 break;
5344 default:
5345 DRM_ERROR("unsupported CDCLK freq %d", frequency);
5346
5347 return;
5348 }
5349
5350 mutex_lock(&dev_priv->rps.hw_lock);
5351 /* Inform power controller of upcoming frequency change */
5352 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5353 0x80000000);
5354 mutex_unlock(&dev_priv->rps.hw_lock);
5355
5356 if (ret) {
5357 DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
5358 ret, frequency);
5359 return;
5360 }
5361
5362 current_freq = I915_READ(CDCLK_CTL) & CDCLK_FREQ_DECIMAL_MASK;
5363 /* convert from .1 fixpoint MHz with -1MHz offset to kHz */
5364 current_freq = current_freq * 500 + 1000;
5365
5366 /*
5367 * DE PLL has to be disabled when
5368 * - setting to 19.2MHz (bypass, PLL isn't used)
5369 * - before setting to 624MHz (PLL needs toggling)
5370 * - before setting to any frequency from 624MHz (PLL needs toggling)
5371 */
5372 if (frequency == 19200 || frequency == 624000 ||
5373 current_freq == 624000) {
5374 I915_WRITE(BXT_DE_PLL_ENABLE, ~BXT_DE_PLL_PLL_ENABLE);
5375 /* Timeout 200us */
5376 if (wait_for(!(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK),
5377 1))
5378 DRM_ERROR("timout waiting for DE PLL unlock\n");
5379 }
5380
5381 if (frequency != 19200) {
5382 uint32_t val;
5383
5384 val = I915_READ(BXT_DE_PLL_CTL);
5385 val &= ~BXT_DE_PLL_RATIO_MASK;
5386 val |= ratio;
5387 I915_WRITE(BXT_DE_PLL_CTL, val);
5388
5389 I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
5390 /* Timeout 200us */
5391 if (wait_for(I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK, 1))
5392 DRM_ERROR("timeout waiting for DE PLL lock\n");
5393
5394 val = I915_READ(CDCLK_CTL);
5395 val &= ~BXT_CDCLK_CD2X_DIV_SEL_MASK;
5396 val |= divider;
5397 /*
5398 * Disable SSA Precharge when CD clock frequency < 500 MHz,
5399 * enable otherwise.
5400 */
5401 val &= ~BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5402 if (frequency >= 500000)
5403 val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
5404
5405 val &= ~CDCLK_FREQ_DECIMAL_MASK;
5406 /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
5407 val |= (frequency - 1000) / 500;
5408 I915_WRITE(CDCLK_CTL, val);
5409 }
5410
5411 mutex_lock(&dev_priv->rps.hw_lock);
5412 ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
5413 DIV_ROUND_UP(frequency, 25000));
5414 mutex_unlock(&dev_priv->rps.hw_lock);
5415
5416 if (ret) {
5417 DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
5418 ret, frequency);
5419 return;
5420 }
5421
Damien Lespiaua47871b2015-06-04 18:21:34 +01005422 intel_update_cdclk(dev);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305423}
5424
5425void broxton_init_cdclk(struct drm_device *dev)
5426{
5427 struct drm_i915_private *dev_priv = dev->dev_private;
5428 uint32_t val;
5429
5430 /*
5431 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
5432 * or else the reset will hang because there is no PCH to respond.
5433 * Move the handshake programming to initialization sequence.
5434 * Previously was left up to BIOS.
5435 */
5436 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5437 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
5438 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
5439
5440 /* Enable PG1 for cdclk */
5441 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5442
5443 /* check if cd clock is enabled */
5444 if (I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_PLL_ENABLE) {
5445 DRM_DEBUG_KMS("Display already initialized\n");
5446 return;
5447 }
5448
5449 /*
5450 * FIXME:
5451 * - The initial CDCLK needs to be read from VBT.
5452 * Need to make this change after VBT has changes for BXT.
5453 * - check if setting the max (or any) cdclk freq is really necessary
5454 * here, it belongs to modeset time
5455 */
5456 broxton_set_cdclk(dev, 624000);
5457
5458 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005459 POSTING_READ(DBUF_CTL);
5460
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305461 udelay(10);
5462
5463 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5464 DRM_ERROR("DBuf power enable timeout!\n");
5465}
5466
5467void broxton_uninit_cdclk(struct drm_device *dev)
5468{
5469 struct drm_i915_private *dev_priv = dev->dev_private;
5470
5471 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
Ville Syrjälä22e02c02015-05-06 14:28:57 +03005472 POSTING_READ(DBUF_CTL);
5473
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305474 udelay(10);
5475
5476 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5477 DRM_ERROR("DBuf power disable timeout!\n");
5478
5479 /* Set minimum (bypass) frequency, in effect turning off the DE PLL */
5480 broxton_set_cdclk(dev, 19200);
5481
5482 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5483}
5484
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005485static const struct skl_cdclk_entry {
5486 unsigned int freq;
5487 unsigned int vco;
5488} skl_cdclk_frequencies[] = {
5489 { .freq = 308570, .vco = 8640 },
5490 { .freq = 337500, .vco = 8100 },
5491 { .freq = 432000, .vco = 8640 },
5492 { .freq = 450000, .vco = 8100 },
5493 { .freq = 540000, .vco = 8100 },
5494 { .freq = 617140, .vco = 8640 },
5495 { .freq = 675000, .vco = 8100 },
5496};
5497
5498static unsigned int skl_cdclk_decimal(unsigned int freq)
5499{
5500 return (freq - 1000) / 500;
5501}
5502
5503static unsigned int skl_cdclk_get_vco(unsigned int freq)
5504{
5505 unsigned int i;
5506
5507 for (i = 0; i < ARRAY_SIZE(skl_cdclk_frequencies); i++) {
5508 const struct skl_cdclk_entry *e = &skl_cdclk_frequencies[i];
5509
5510 if (e->freq == freq)
5511 return e->vco;
5512 }
5513
5514 return 8100;
5515}
5516
5517static void
5518skl_dpll0_enable(struct drm_i915_private *dev_priv, unsigned int required_vco)
5519{
5520 unsigned int min_freq;
5521 u32 val;
5522
5523 /* select the minimum CDCLK before enabling DPLL 0 */
5524 val = I915_READ(CDCLK_CTL);
5525 val &= ~CDCLK_FREQ_SEL_MASK | ~CDCLK_FREQ_DECIMAL_MASK;
5526 val |= CDCLK_FREQ_337_308;
5527
5528 if (required_vco == 8640)
5529 min_freq = 308570;
5530 else
5531 min_freq = 337500;
5532
5533 val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_freq);
5534
5535 I915_WRITE(CDCLK_CTL, val);
5536 POSTING_READ(CDCLK_CTL);
5537
5538 /*
5539 * We always enable DPLL0 with the lowest link rate possible, but still
5540 * taking into account the VCO required to operate the eDP panel at the
5541 * desired frequency. The usual DP link rates operate with a VCO of
5542 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
5543 * The modeset code is responsible for the selection of the exact link
5544 * rate later on, with the constraint of choosing a frequency that
5545 * works with required_vco.
5546 */
5547 val = I915_READ(DPLL_CTRL1);
5548
5549 val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
5550 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
5551 val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
5552 if (required_vco == 8640)
5553 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
5554 SKL_DPLL0);
5555 else
5556 val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
5557 SKL_DPLL0);
5558
5559 I915_WRITE(DPLL_CTRL1, val);
5560 POSTING_READ(DPLL_CTRL1);
5561
5562 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
5563
5564 if (wait_for(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK, 5))
5565 DRM_ERROR("DPLL0 not locked\n");
5566}
5567
5568static bool skl_cdclk_pcu_ready(struct drm_i915_private *dev_priv)
5569{
5570 int ret;
5571 u32 val;
5572
5573 /* inform PCU we want to change CDCLK */
5574 val = SKL_CDCLK_PREPARE_FOR_CHANGE;
5575 mutex_lock(&dev_priv->rps.hw_lock);
5576 ret = sandybridge_pcode_read(dev_priv, SKL_PCODE_CDCLK_CONTROL, &val);
5577 mutex_unlock(&dev_priv->rps.hw_lock);
5578
5579 return ret == 0 && (val & SKL_CDCLK_READY_FOR_CHANGE);
5580}
5581
5582static bool skl_cdclk_wait_for_pcu_ready(struct drm_i915_private *dev_priv)
5583{
5584 unsigned int i;
5585
5586 for (i = 0; i < 15; i++) {
5587 if (skl_cdclk_pcu_ready(dev_priv))
5588 return true;
5589 udelay(10);
5590 }
5591
5592 return false;
5593}
5594
5595static void skl_set_cdclk(struct drm_i915_private *dev_priv, unsigned int freq)
5596{
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005597 struct drm_device *dev = dev_priv->dev;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005598 u32 freq_select, pcu_ack;
5599
5600 DRM_DEBUG_DRIVER("Changing CDCLK to %dKHz\n", freq);
5601
5602 if (!skl_cdclk_wait_for_pcu_ready(dev_priv)) {
5603 DRM_ERROR("failed to inform PCU about cdclk change\n");
5604 return;
5605 }
5606
5607 /* set CDCLK_CTL */
5608 switch(freq) {
5609 case 450000:
5610 case 432000:
5611 freq_select = CDCLK_FREQ_450_432;
5612 pcu_ack = 1;
5613 break;
5614 case 540000:
5615 freq_select = CDCLK_FREQ_540;
5616 pcu_ack = 2;
5617 break;
5618 case 308570:
5619 case 337500:
5620 default:
5621 freq_select = CDCLK_FREQ_337_308;
5622 pcu_ack = 0;
5623 break;
5624 case 617140:
5625 case 675000:
5626 freq_select = CDCLK_FREQ_675_617;
5627 pcu_ack = 3;
5628 break;
5629 }
5630
5631 I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(freq));
5632 POSTING_READ(CDCLK_CTL);
5633
5634 /* inform PCU of the change */
5635 mutex_lock(&dev_priv->rps.hw_lock);
5636 sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
5637 mutex_unlock(&dev_priv->rps.hw_lock);
Damien Lespiau560a7ae2015-06-04 18:21:33 +01005638
5639 intel_update_cdclk(dev);
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01005640}
5641
5642void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
5643{
5644 /* disable DBUF power */
5645 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) & ~DBUF_POWER_REQUEST);
5646 POSTING_READ(DBUF_CTL);
5647
5648 udelay(10);
5649
5650 if (I915_READ(DBUF_CTL) & DBUF_POWER_STATE)
5651 DRM_ERROR("DBuf power disable timeout\n");
5652
5653 /* disable DPLL0 */
5654 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
5655 if (wait_for(!(I915_READ(LCPLL1_CTL) & LCPLL_PLL_LOCK), 1))
5656 DRM_ERROR("Couldn't disable DPLL0\n");
5657
5658 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
5659}
5660
5661void skl_init_cdclk(struct drm_i915_private *dev_priv)
5662{
5663 u32 val;
5664 unsigned int required_vco;
5665
5666 /* enable PCH reset handshake */
5667 val = I915_READ(HSW_NDE_RSTWRN_OPT);
5668 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
5669
5670 /* enable PG1 and Misc I/O */
5671 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
5672
5673 /* DPLL0 already enabed !? */
5674 if (I915_READ(LCPLL1_CTL) & LCPLL_PLL_ENABLE) {
5675 DRM_DEBUG_DRIVER("DPLL0 already running\n");
5676 return;
5677 }
5678
5679 /* enable DPLL0 */
5680 required_vco = skl_cdclk_get_vco(dev_priv->skl_boot_cdclk);
5681 skl_dpll0_enable(dev_priv, required_vco);
5682
5683 /* set CDCLK to the frequency the BIOS chose */
5684 skl_set_cdclk(dev_priv, dev_priv->skl_boot_cdclk);
5685
5686 /* enable DBUF power */
5687 I915_WRITE(DBUF_CTL, I915_READ(DBUF_CTL) | DBUF_POWER_REQUEST);
5688 POSTING_READ(DBUF_CTL);
5689
5690 udelay(10);
5691
5692 if (!(I915_READ(DBUF_CTL) & DBUF_POWER_STATE))
5693 DRM_ERROR("DBuf power enable timeout\n");
5694}
5695
Ville Syrjälädfcab172014-06-13 13:37:47 +03005696/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005697static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005698{
Jesse Barnes586f49d2013-11-04 16:06:59 -08005699 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08005700
Jesse Barnes586f49d2013-11-04 16:06:59 -08005701 /* Obtain SKU information */
Ville Syrjäläa5805162015-05-26 20:42:30 +03005702 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes586f49d2013-11-04 16:06:59 -08005703 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
5704 CCK_FUSE_HPLL_FREQ_MASK;
Ville Syrjäläa5805162015-05-26 20:42:30 +03005705 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005706
Ville Syrjälädfcab172014-06-13 13:37:47 +03005707 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005708}
5709
5710/* Adjust CDclk dividers to allow high res or save power if possible */
5711static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
5712{
5713 struct drm_i915_private *dev_priv = dev->dev_private;
5714 u32 val, cmd;
5715
Vandana Kannan164dfd22014-11-24 13:37:41 +05305716 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5717 != dev_priv->cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02005718
Ville Syrjälädfcab172014-06-13 13:37:47 +03005719 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08005720 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03005721 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005722 cmd = 1;
5723 else
5724 cmd = 0;
5725
5726 mutex_lock(&dev_priv->rps.hw_lock);
5727 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5728 val &= ~DSPFREQGUAR_MASK;
5729 val |= (cmd << DSPFREQGUAR_SHIFT);
5730 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5731 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5732 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
5733 50)) {
5734 DRM_ERROR("timed out waiting for CDclk change\n");
5735 }
5736 mutex_unlock(&dev_priv->rps.hw_lock);
5737
Ville Syrjälä54433e92015-05-26 20:42:31 +03005738 mutex_lock(&dev_priv->sb_lock);
5739
Ville Syrjälädfcab172014-06-13 13:37:47 +03005740 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005741 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005742
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005743 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005744
Jesse Barnes30a970c2013-11-04 13:48:12 -08005745 /* adjust cdclk divider */
5746 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03005747 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005748 val |= divider;
5749 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03005750
5751 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
5752 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5753 50))
5754 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08005755 }
5756
Jesse Barnes30a970c2013-11-04 13:48:12 -08005757 /* adjust self-refresh exit latency value */
5758 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
5759 val &= ~0x7f;
5760
5761 /*
5762 * For high bandwidth configs, we set a higher latency in the bunit
5763 * so that the core display fetch happens in time to avoid underruns.
5764 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005765 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005766 val |= 4500 / 250; /* 4.5 usec */
5767 else
5768 val |= 3000 / 250; /* 3.0 usec */
5769 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
Ville Syrjälä54433e92015-05-26 20:42:31 +03005770
Ville Syrjäläa5805162015-05-26 20:42:30 +03005771 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005772
Ville Syrjäläb6283052015-06-03 15:45:07 +03005773 intel_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005774}
5775
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005776static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5777{
5778 struct drm_i915_private *dev_priv = dev->dev_private;
5779 u32 val, cmd;
5780
Vandana Kannan164dfd22014-11-24 13:37:41 +05305781 WARN_ON(dev_priv->display.get_display_clock_speed(dev)
5782 != dev_priv->cdclk_freq);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005783
5784 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005785 case 333333:
5786 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005787 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005788 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005789 break;
5790 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005791 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005792 return;
5793 }
5794
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005795 /*
5796 * Specs are full of misinformation, but testing on actual
5797 * hardware has shown that we just need to write the desired
5798 * CCK divider into the Punit register.
5799 */
5800 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5801
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005802 mutex_lock(&dev_priv->rps.hw_lock);
5803 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5804 val &= ~DSPFREQGUAR_MASK_CHV;
5805 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5806 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5807 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5808 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5809 50)) {
5810 DRM_ERROR("timed out waiting for CDclk change\n");
5811 }
5812 mutex_unlock(&dev_priv->rps.hw_lock);
5813
Ville Syrjäläb6283052015-06-03 15:45:07 +03005814 intel_update_cdclk(dev);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005815}
5816
Jesse Barnes30a970c2013-11-04 13:48:12 -08005817static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5818 int max_pixclk)
5819{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005820 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005821 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005822
Jesse Barnes30a970c2013-11-04 13:48:12 -08005823 /*
5824 * Really only a few cases to deal with, as only 4 CDclks are supported:
5825 * 200MHz
5826 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005827 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005828 * 400MHz (VLV only)
5829 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5830 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005831 *
5832 * We seem to get an unstable or solid color picture at 200MHz.
5833 * Not sure what's wrong. For now use 200MHz only when all pipes
5834 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005835 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005836 if (!IS_CHERRYVIEW(dev_priv) &&
5837 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005838 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005839 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005840 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005841 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005842 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005843 else
5844 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005845}
5846
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305847static int broxton_calc_cdclk(struct drm_i915_private *dev_priv,
5848 int max_pixclk)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005849{
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305850 /*
5851 * FIXME:
5852 * - remove the guardband, it's not needed on BXT
5853 * - set 19.2MHz bypass frequency if there are no active pipes
5854 */
5855 if (max_pixclk > 576000*9/10)
5856 return 624000;
5857 else if (max_pixclk > 384000*9/10)
5858 return 576000;
5859 else if (max_pixclk > 288000*9/10)
5860 return 384000;
5861 else if (max_pixclk > 144000*9/10)
5862 return 288000;
5863 else
5864 return 144000;
5865}
5866
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005867/* Compute the max pixel clock for new configuration. Uses atomic state if
5868 * that's non-NULL, look at current state otherwise. */
5869static int intel_mode_max_pixclk(struct drm_device *dev,
5870 struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005871{
Jesse Barnes30a970c2013-11-04 13:48:12 -08005872 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005873 struct intel_crtc_state *crtc_state;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005874 int max_pixclk = 0;
5875
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005876 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005877 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005878 if (IS_ERR(crtc_state))
5879 return PTR_ERR(crtc_state);
5880
5881 if (!crtc_state->base.enable)
5882 continue;
5883
5884 max_pixclk = max(max_pixclk,
5885 crtc_state->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005886 }
5887
5888 return max_pixclk;
5889}
5890
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005891static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005892{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005893 struct drm_device *dev = state->dev;
5894 struct drm_i915_private *dev_priv = dev->dev_private;
5895 int max_pixclk = intel_mode_max_pixclk(dev, state);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005896
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005897 if (max_pixclk < 0)
5898 return max_pixclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005899
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005900 to_intel_atomic_state(state)->cdclk =
5901 valleyview_calc_cdclk(dev_priv, max_pixclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305902
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005903 return 0;
5904}
Jesse Barnes30a970c2013-11-04 13:48:12 -08005905
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005906static int broxton_modeset_calc_cdclk(struct drm_atomic_state *state)
5907{
5908 struct drm_device *dev = state->dev;
5909 struct drm_i915_private *dev_priv = dev->dev_private;
5910 int max_pixclk = intel_mode_max_pixclk(dev, state);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005911
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005912 if (max_pixclk < 0)
5913 return max_pixclk;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005914
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005915 to_intel_atomic_state(state)->cdclk =
5916 broxton_calc_cdclk(dev_priv, max_pixclk);
Maarten Lankhorst85a96e72015-06-01 12:49:53 +02005917
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005918 return 0;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005919}
5920
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005921static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5922{
5923 unsigned int credits, default_credits;
5924
5925 if (IS_CHERRYVIEW(dev_priv))
5926 default_credits = PFI_CREDIT(12);
5927 else
5928 default_credits = PFI_CREDIT(8);
5929
Vandana Kannan164dfd22014-11-24 13:37:41 +05305930 if (DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005931 /* CHV suggested value is 31 or 63 */
5932 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläfcc00082015-05-26 20:22:40 +03005933 credits = PFI_CREDIT_63;
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005934 else
5935 credits = PFI_CREDIT(15);
5936 } else {
5937 credits = default_credits;
5938 }
5939
5940 /*
5941 * WA - write default credits before re-programming
5942 * FIXME: should we also set the resend bit here?
5943 */
5944 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5945 default_credits);
5946
5947 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5948 credits | PFI_CREDIT_RESEND);
5949
5950 /*
5951 * FIXME is this guaranteed to clear
5952 * immediately or should we poll for it?
5953 */
5954 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5955}
5956
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005957static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005958{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03005959 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005960 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005961 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005962
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005963 /*
5964 * FIXME: We can end up here with all power domains off, yet
5965 * with a CDCLK frequency other than the minimum. To account
5966 * for this take the PIPE-A power domain, which covers the HW
5967 * blocks needed for the following programming. This can be
5968 * removed once it's guaranteed that we get here either with
5969 * the minimum CDCLK set, or the required power domains
5970 * enabled.
5971 */
5972 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
Ander Conselvan de Oliveira304603f2015-04-02 14:47:56 +03005973
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005974 if (IS_CHERRYVIEW(dev))
5975 cherryview_set_cdclk(dev, req_cdclk);
5976 else
5977 valleyview_set_cdclk(dev, req_cdclk);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005978
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005979 vlv_program_pfi_credits(dev_priv);
Imre Deak738c05c2014-11-19 16:25:37 +02005980
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02005981 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005982}
5983
Jesse Barnes89b667f2013-04-18 14:51:36 -07005984static void valleyview_crtc_enable(struct drm_crtc *crtc)
5985{
5986 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005987 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5989 struct intel_encoder *encoder;
5990 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005991 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005992
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02005993 if (WARN_ON(intel_crtc->active))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005994 return;
5995
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005996 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305997
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005998 if (!is_dsi) {
5999 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006000 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006001 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006002 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006003 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02006004
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006005 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306006 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006007
6008 intel_set_pipe_timings(intel_crtc);
6009
Ville Syrjäläc14b0482014-10-16 20:52:34 +03006010 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
6011 struct drm_i915_private *dev_priv = dev->dev_private;
6012
6013 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
6014 I915_WRITE(CHV_CANVAS(pipe), 0);
6015 }
6016
Daniel Vetter5b18e572014-04-24 23:55:06 +02006017 i9xx_set_pipeconf(intel_crtc);
6018
Jesse Barnes89b667f2013-04-18 14:51:36 -07006019 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07006020
Daniel Vettera72e4c92014-09-30 10:56:47 +02006021 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006022
Jesse Barnes89b667f2013-04-18 14:51:36 -07006023 for_each_encoder_on_crtc(dev, crtc, encoder)
6024 if (encoder->pre_pll_enable)
6025 encoder->pre_pll_enable(encoder);
6026
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006027 if (!is_dsi) {
6028 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006029 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006030 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006031 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006032 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07006033
6034 for_each_encoder_on_crtc(dev, crtc, encoder)
6035 if (encoder->pre_enable)
6036 encoder->pre_enable(encoder);
6037
Jesse Barnes2dd24552013-04-25 12:55:01 -07006038 i9xx_pfit_enable(intel_crtc);
6039
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006040 intel_crtc_load_lut(crtc);
6041
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006042 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006043
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006044 assert_vblank_disabled(crtc);
6045 drm_crtc_vblank_on(crtc);
6046
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006047 for_each_encoder_on_crtc(dev, crtc, encoder)
6048 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006049}
6050
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006051static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
6052{
6053 struct drm_device *dev = crtc->base.dev;
6054 struct drm_i915_private *dev_priv = dev->dev_private;
6055
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006056 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
6057 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006058}
6059
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006060static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08006061{
6062 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02006063 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006064 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006065 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006066 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08006067
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +02006068 if (WARN_ON(intel_crtc->active))
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006069 return;
6070
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02006071 i9xx_set_pll_dividers(intel_crtc);
6072
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006073 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306074 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02006075
6076 intel_set_pipe_timings(intel_crtc);
6077
Daniel Vetter5b18e572014-04-24 23:55:06 +02006078 i9xx_set_pipeconf(intel_crtc);
6079
Chris Wilsonf7abfe82010-09-13 14:19:16 +01006080 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01006081
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006082 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006083 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006084
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02006085 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02006086 if (encoder->pre_enable)
6087 encoder->pre_enable(encoder);
6088
Daniel Vetterf6736a12013-06-05 13:34:30 +02006089 i9xx_enable_pll(intel_crtc);
6090
Jesse Barnes2dd24552013-04-25 12:55:01 -07006091 i9xx_pfit_enable(intel_crtc);
6092
Ville Syrjälä63cbb072013-06-04 13:48:59 +03006093 intel_crtc_load_lut(crtc);
6094
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03006095 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02006096 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02006097
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006098 assert_vblank_disabled(crtc);
6099 drm_crtc_vblank_on(crtc);
6100
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006101 for_each_encoder_on_crtc(dev, crtc, encoder)
6102 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006103}
6104
Daniel Vetter87476d62013-04-11 16:29:06 +02006105static void i9xx_pfit_disable(struct intel_crtc *crtc)
6106{
6107 struct drm_device *dev = crtc->base.dev;
6108 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02006109
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006110 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02006111 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02006112
6113 assert_pipe_disabled(dev_priv, crtc->pipe);
6114
Daniel Vetter328d8e82013-05-08 10:36:31 +02006115 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
6116 I915_READ(PFIT_CONTROL));
6117 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02006118}
6119
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006120static void i9xx_crtc_disable(struct drm_crtc *crtc)
6121{
6122 struct drm_device *dev = crtc->dev;
6123 struct drm_i915_private *dev_priv = dev->dev_private;
6124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006125 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006126 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02006127
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006128 /*
6129 * On gen2 planes are double buffered but the pipe isn't, so we must
6130 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03006131 * We also need to wait on all gmch platforms because of the
6132 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006133 */
Imre Deak564ed192014-06-13 14:54:21 +03006134 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03006135
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03006136 for_each_encoder_on_crtc(dev, crtc, encoder)
6137 encoder->disable(encoder);
6138
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01006139 drm_crtc_vblank_off(crtc);
6140 assert_vblank_disabled(crtc);
6141
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03006142 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006143
Daniel Vetter87476d62013-04-11 16:29:06 +02006144 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02006145
Jesse Barnes89b667f2013-04-18 14:51:36 -07006146 for_each_encoder_on_crtc(dev, crtc, encoder)
6147 if (encoder->post_disable)
6148 encoder->post_disable(encoder);
6149
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006150 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006151 if (IS_CHERRYVIEW(dev))
6152 chv_disable_pll(dev_priv, pipe);
6153 else if (IS_VALLEYVIEW(dev))
6154 vlv_disable_pll(dev_priv, pipe);
6155 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006156 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03006157 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006158
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03006159 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02006160 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07006161}
6162
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006163static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006164{
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006166 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006167 enum intel_display_power_domain domain;
6168 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02006169
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006170 if (!intel_crtc->active)
6171 return;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006172
Maarten Lankhorsta5392052015-06-15 12:33:52 +02006173 if (to_intel_plane_state(crtc->primary->state)->visible) {
6174 intel_crtc_wait_for_pending_flips(crtc);
6175 intel_pre_disable_primary(crtc);
6176 }
6177
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +02006178 intel_crtc_disable_planes(crtc, crtc->state->plane_mask);
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006179 dev_priv->display.crtc_disable(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006180
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006181 domains = intel_crtc->enabled_power_domains;
6182 for_each_power_domain(domain, domains)
6183 intel_display_power_put(dev_priv, domain);
6184 intel_crtc->enabled_power_domains = 0;
6185}
6186
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006187/*
6188 * turn all crtc's off, but do not adjust state
6189 * This has to be paired with a call to intel_modeset_setup_hw_state.
6190 */
Maarten Lankhorst9716c692015-06-10 10:24:19 +02006191void intel_display_suspend(struct drm_device *dev)
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006192{
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006193 struct drm_crtc *crtc;
6194
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +02006195 for_each_crtc(dev, crtc)
6196 intel_crtc_disable_noatomic(crtc);
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02006197}
6198
Chris Wilsoncdd59982010-09-08 16:30:16 +01006199/* Master function to enable/disable CRTC and corresponding power wells */
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006200int intel_crtc_control(struct drm_crtc *crtc, bool enable)
Daniel Vetter976f8a22012-07-08 22:34:21 +02006201{
6202 struct drm_device *dev = crtc->dev;
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006203 struct drm_mode_config *config = &dev->mode_config;
6204 struct drm_modeset_acquire_ctx *ctx = config->acquire_ctx;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006206 struct intel_crtc_state *pipe_config;
6207 struct drm_atomic_state *state;
6208 int ret;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006209
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006210 if (enable == intel_crtc->active)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006211 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006212
6213 if (enable && !crtc->state->enable)
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006214 return 0;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02006215
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006216 /* this function should be called with drm_modeset_lock_all for now */
6217 if (WARN_ON(!ctx))
6218 return -EIO;
6219 lockdep_assert_held(&ctx->ww_ctx);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006220
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006221 state = drm_atomic_state_alloc(dev);
6222 if (WARN_ON(!state))
6223 return -ENOMEM;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006224
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006225 state->acquire_ctx = ctx;
6226 state->allow_modeset = true;
6227
6228 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
6229 if (IS_ERR(pipe_config)) {
6230 ret = PTR_ERR(pipe_config);
6231 goto err;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02006232 }
Maarten Lankhorst5da76e92015-06-01 12:50:04 +02006233 pipe_config->base.active = enable;
6234
6235 ret = intel_set_mode(state);
6236 if (!ret)
6237 return ret;
6238
6239err:
6240 DRM_ERROR("Updating crtc active failed with %i\n", ret);
6241 drm_atomic_state_free(state);
6242 return ret;
Borun Fub04c5bd2014-07-12 10:02:27 +05306243}
6244
6245/**
6246 * Sets the power management mode of the pipe and plane.
6247 */
6248void intel_crtc_update_dpms(struct drm_crtc *crtc)
6249{
6250 struct drm_device *dev = crtc->dev;
6251 struct intel_encoder *intel_encoder;
6252 bool enable = false;
6253
6254 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
6255 enable |= intel_encoder->connectors_active;
6256
6257 intel_crtc_control(crtc, enable);
Chris Wilsoncdd59982010-09-08 16:30:16 +01006258}
6259
Chris Wilsonea5b2132010-08-04 13:50:23 +01006260void intel_encoder_destroy(struct drm_encoder *encoder)
6261{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006262 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01006263
Chris Wilsonea5b2132010-08-04 13:50:23 +01006264 drm_encoder_cleanup(encoder);
6265 kfree(intel_encoder);
6266}
6267
Damien Lespiau92373292013-08-08 22:28:57 +01006268/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006269 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
6270 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01006271static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006272{
6273 if (mode == DRM_MODE_DPMS_ON) {
6274 encoder->connectors_active = true;
6275
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006276 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006277 } else {
6278 encoder->connectors_active = false;
6279
Daniel Vetterb2cabb02012-07-01 22:42:24 +02006280 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006281 }
6282}
6283
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006284/* Cross check the actual hw state with our own modeset state tracking (and it's
6285 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02006286static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006287{
6288 if (connector->get_hw_state(connector)) {
6289 struct intel_encoder *encoder = connector->encoder;
6290 struct drm_crtc *crtc;
6291 bool encoder_enabled;
6292 enum pipe pipe;
6293
6294 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
6295 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03006296 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006297
Dave Airlie0e32b392014-05-02 14:02:48 +10006298 /* there is no real hw state for MST connectors */
6299 if (connector->mst_port)
6300 return;
6301
Rob Clarke2c719b2014-12-15 13:56:32 -05006302 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006303 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006304 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006305 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006306
Dave Airlie36cd7442014-05-02 13:44:18 +10006307 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05006308 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10006309 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006310
Dave Airlie36cd7442014-05-02 13:44:18 +10006311 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05006312 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
6313 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10006314 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006315
Dave Airlie36cd7442014-05-02 13:44:18 +10006316 crtc = encoder->base.crtc;
6317
Matt Roper83d65732015-02-25 13:12:16 -08006318 I915_STATE_WARN(!crtc->state->enable,
6319 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05006320 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
6321 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10006322 "encoder active on the wrong pipe\n");
6323 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006324 }
6325}
6326
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03006327int intel_connector_init(struct intel_connector *connector)
6328{
6329 struct drm_connector_state *connector_state;
6330
6331 connector_state = kzalloc(sizeof *connector_state, GFP_KERNEL);
6332 if (!connector_state)
6333 return -ENOMEM;
6334
6335 connector->base.state = connector_state;
6336 return 0;
6337}
6338
6339struct intel_connector *intel_connector_alloc(void)
6340{
6341 struct intel_connector *connector;
6342
6343 connector = kzalloc(sizeof *connector, GFP_KERNEL);
6344 if (!connector)
6345 return NULL;
6346
6347 if (intel_connector_init(connector) < 0) {
6348 kfree(connector);
6349 return NULL;
6350 }
6351
6352 return connector;
6353}
6354
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006355/* Even simpler default implementation, if there's really no special case to
6356 * consider. */
6357void intel_connector_dpms(struct drm_connector *connector, int mode)
6358{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006359 /* All the simple cases only support two dpms states. */
6360 if (mode != DRM_MODE_DPMS_ON)
6361 mode = DRM_MODE_DPMS_OFF;
6362
6363 if (mode == connector->dpms)
6364 return;
6365
6366 connector->dpms = mode;
6367
6368 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01006369 if (connector->encoder)
6370 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02006371
Daniel Vetterb9805142012-08-31 17:37:33 +02006372 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02006373}
6374
Daniel Vetterf0947c32012-07-02 13:10:34 +02006375/* Simple connector->get_hw_state implementation for encoders that support only
6376 * one connector and no cloning and hence the encoder state determines the state
6377 * of the connector. */
6378bool intel_connector_get_hw_state(struct intel_connector *connector)
6379{
Daniel Vetter24929352012-07-02 20:28:59 +02006380 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02006381 struct intel_encoder *encoder = connector->encoder;
6382
6383 return encoder->get_hw_state(encoder, &pipe);
6384}
6385
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006386static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006387{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006388 if (crtc_state->base.enable && crtc_state->has_pch_encoder)
6389 return crtc_state->fdi_lanes;
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02006390
6391 return 0;
6392}
6393
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006394static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006395 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006396{
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006397 struct drm_atomic_state *state = pipe_config->base.state;
6398 struct intel_crtc *other_crtc;
6399 struct intel_crtc_state *other_crtc_state;
6400
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006401 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
6402 pipe_name(pipe), pipe_config->fdi_lanes);
6403 if (pipe_config->fdi_lanes > 4) {
6404 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
6405 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006406 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006407 }
6408
Paulo Zanonibafb6552013-11-02 21:07:44 -07006409 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006410 if (pipe_config->fdi_lanes > 2) {
6411 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
6412 pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006413 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006414 } else {
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006415 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006416 }
6417 }
6418
6419 if (INTEL_INFO(dev)->num_pipes == 2)
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006420 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006421
6422 /* Ivybridge 3 pipe is really complicated */
6423 switch (pipe) {
6424 case PIPE_A:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006425 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006426 case PIPE_B:
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006427 if (pipe_config->fdi_lanes <= 2)
6428 return 0;
6429
6430 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_C));
6431 other_crtc_state =
6432 intel_atomic_get_crtc_state(state, other_crtc);
6433 if (IS_ERR(other_crtc_state))
6434 return PTR_ERR(other_crtc_state);
6435
6436 if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006437 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
6438 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006439 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006440 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006441 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006442 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02006443 if (pipe_config->fdi_lanes > 2) {
6444 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
6445 pipe_name(pipe), pipe_config->fdi_lanes);
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006446 return -EINVAL;
Ville Syrjälä251cc672015-03-11 18:52:30 +02006447 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006448
6449 other_crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, PIPE_B));
6450 other_crtc_state =
6451 intel_atomic_get_crtc_state(state, other_crtc);
6452 if (IS_ERR(other_crtc_state))
6453 return PTR_ERR(other_crtc_state);
6454
6455 if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006456 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006457 return -EINVAL;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006458 }
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006459 return 0;
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006460 default:
6461 BUG();
6462 }
6463}
6464
Daniel Vettere29c22c2013-02-21 00:00:16 +01006465#define RETRY 1
6466static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006467 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02006468{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006469 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006470 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006471 int lane, link_bw, fdi_dotclock, ret;
6472 bool needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006473
Daniel Vettere29c22c2013-02-21 00:00:16 +01006474retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02006475 /* FDI is a binary signal running at ~2.7GHz, encoding
6476 * each output octet as 10 bits. The actual frequency
6477 * is stored as a divider into a 100MHz clock, and the
6478 * mode pixel clock is stored in units of 1KHz.
6479 * Hence the bw of each lane in terms of the mode signal
6480 * is:
6481 */
6482 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
6483
Damien Lespiau241bfc32013-09-25 16:45:37 +01006484 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006485
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006486 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006487 pipe_config->pipe_bpp);
6488
6489 pipe_config->fdi_lanes = lane;
6490
Daniel Vetter2bd89a02013-06-01 17:16:19 +02006491 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02006492 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006493
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006494 ret = ironlake_check_fdi_lanes(intel_crtc->base.dev,
6495 intel_crtc->pipe, pipe_config);
6496 if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
Daniel Vettere29c22c2013-02-21 00:00:16 +01006497 pipe_config->pipe_bpp -= 2*3;
6498 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
6499 pipe_config->pipe_bpp);
6500 needs_recompute = true;
6501 pipe_config->bw_constrained = true;
6502
6503 goto retry;
6504 }
6505
6506 if (needs_recompute)
6507 return RETRY;
6508
Ander Conselvan de Oliveira6d293982015-03-30 08:33:12 +03006509 return ret;
Daniel Vetter877d48d2013-04-19 11:24:43 +02006510}
6511
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006512static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
6513 struct intel_crtc_state *pipe_config)
6514{
6515 if (pipe_config->pipe_bpp > 24)
6516 return false;
6517
6518 /* HSW can handle pixel rate up to cdclk? */
6519 if (IS_HASWELL(dev_priv->dev))
6520 return true;
6521
6522 /*
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006523 * We compare against max which means we must take
6524 * the increased cdclk requirement into account when
6525 * calculating the new cdclk.
6526 *
6527 * Should measure whether using a lower cdclk w/o IPS
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006528 */
6529 return ilk_pipe_pixel_rate(pipe_config) <=
6530 dev_priv->max_cdclk_freq * 95 / 100;
6531}
6532
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006533static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006534 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006535{
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006536 struct drm_device *dev = crtc->base.dev;
6537 struct drm_i915_private *dev_priv = dev->dev_private;
6538
Jani Nikulad330a952014-01-21 11:24:25 +02006539 pipe_config->ips_enabled = i915.enable_ips &&
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03006540 hsw_crtc_supports_ips(crtc) &&
6541 pipe_config_supports_ips(dev_priv, pipe_config);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03006542}
6543
Daniel Vettera43f6e02013-06-07 23:10:32 +02006544static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006545 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08006546{
Daniel Vettera43f6e02013-06-07 23:10:32 +02006547 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02006548 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006549 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01006550
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006551 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006552 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä44913152015-06-03 15:45:10 +03006553 int clock_limit = dev_priv->max_cdclk_freq;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006554
6555 /*
6556 * Enable pixel doubling when the dot clock
6557 * is > 90% of the (display) core speed.
6558 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03006559 * GDG double wide on either pipe,
6560 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006561 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03006562 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01006563 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006564 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006565 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03006566 }
6567
Damien Lespiau241bfc32013-09-25 16:45:37 +01006568 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006569 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006570 }
Chris Wilson89749352010-09-12 18:25:19 +01006571
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006572 /*
6573 * Pipe horizontal size must be even in:
6574 * - DVO ganged mode
6575 * - LVDS dual channel mode
6576 * - Double wide pipe
6577 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02006578 if ((intel_pipe_will_have_type(pipe_config, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03006579 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
6580 pipe_config->pipe_src_w &= ~1;
6581
Damien Lespiau8693a822013-05-03 18:48:11 +01006582 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
6583 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03006584 */
6585 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
6586 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01006587 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03006588
Damien Lespiauf5adf942013-06-24 18:29:34 +01006589 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02006590 hsw_compute_ips_config(crtc, pipe_config);
6591
Daniel Vetter877d48d2013-04-19 11:24:43 +02006592 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02006593 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02006594
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +02006595 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006596}
6597
Ville Syrjälä1652d192015-03-31 14:12:01 +03006598static int skylake_get_display_clock_speed(struct drm_device *dev)
6599{
6600 struct drm_i915_private *dev_priv = to_i915(dev);
6601 uint32_t lcpll1 = I915_READ(LCPLL1_CTL);
6602 uint32_t cdctl = I915_READ(CDCLK_CTL);
6603 uint32_t linkrate;
6604
Damien Lespiau414355a2015-06-04 18:21:31 +01006605 if (!(lcpll1 & LCPLL_PLL_ENABLE))
Ville Syrjälä1652d192015-03-31 14:12:01 +03006606 return 24000; /* 24MHz is the cd freq with NSSC ref */
Ville Syrjälä1652d192015-03-31 14:12:01 +03006607
6608 if ((cdctl & CDCLK_FREQ_SEL_MASK) == CDCLK_FREQ_540)
6609 return 540000;
6610
6611 linkrate = (I915_READ(DPLL_CTRL1) &
Damien Lespiau71cd8422015-04-30 16:39:17 +01006612 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) >> 1;
Ville Syrjälä1652d192015-03-31 14:12:01 +03006613
Damien Lespiau71cd8422015-04-30 16:39:17 +01006614 if (linkrate == DPLL_CTRL1_LINK_RATE_2160 ||
6615 linkrate == DPLL_CTRL1_LINK_RATE_1080) {
Ville Syrjälä1652d192015-03-31 14:12:01 +03006616 /* vco 8640 */
6617 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6618 case CDCLK_FREQ_450_432:
6619 return 432000;
6620 case CDCLK_FREQ_337_308:
6621 return 308570;
6622 case CDCLK_FREQ_675_617:
6623 return 617140;
6624 default:
6625 WARN(1, "Unknown cd freq selection\n");
6626 }
6627 } else {
6628 /* vco 8100 */
6629 switch (cdctl & CDCLK_FREQ_SEL_MASK) {
6630 case CDCLK_FREQ_450_432:
6631 return 450000;
6632 case CDCLK_FREQ_337_308:
6633 return 337500;
6634 case CDCLK_FREQ_675_617:
6635 return 675000;
6636 default:
6637 WARN(1, "Unknown cd freq selection\n");
6638 }
6639 }
6640
6641 /* error case, do as if DPLL0 isn't enabled */
6642 return 24000;
6643}
6644
Bob Paauweacd3f3d2015-06-23 14:14:26 -07006645static int broxton_get_display_clock_speed(struct drm_device *dev)
6646{
6647 struct drm_i915_private *dev_priv = to_i915(dev);
6648 uint32_t cdctl = I915_READ(CDCLK_CTL);
6649 uint32_t pll_ratio = I915_READ(BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
6650 uint32_t pll_enab = I915_READ(BXT_DE_PLL_ENABLE);
6651 int cdclk;
6652
6653 if (!(pll_enab & BXT_DE_PLL_PLL_ENABLE))
6654 return 19200;
6655
6656 cdclk = 19200 * pll_ratio / 2;
6657
6658 switch (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) {
6659 case BXT_CDCLK_CD2X_DIV_SEL_1:
6660 return cdclk; /* 576MHz or 624MHz */
6661 case BXT_CDCLK_CD2X_DIV_SEL_1_5:
6662 return cdclk * 2 / 3; /* 384MHz */
6663 case BXT_CDCLK_CD2X_DIV_SEL_2:
6664 return cdclk / 2; /* 288MHz */
6665 case BXT_CDCLK_CD2X_DIV_SEL_4:
6666 return cdclk / 4; /* 144MHz */
6667 }
6668
6669 /* error case, do as if DE PLL isn't enabled */
6670 return 19200;
6671}
6672
Ville Syrjälä1652d192015-03-31 14:12:01 +03006673static int broadwell_get_display_clock_speed(struct drm_device *dev)
6674{
6675 struct drm_i915_private *dev_priv = dev->dev_private;
6676 uint32_t lcpll = I915_READ(LCPLL_CTL);
6677 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6678
6679 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6680 return 800000;
6681 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6682 return 450000;
6683 else if (freq == LCPLL_CLK_FREQ_450)
6684 return 450000;
6685 else if (freq == LCPLL_CLK_FREQ_54O_BDW)
6686 return 540000;
6687 else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
6688 return 337500;
6689 else
6690 return 675000;
6691}
6692
6693static int haswell_get_display_clock_speed(struct drm_device *dev)
6694{
6695 struct drm_i915_private *dev_priv = dev->dev_private;
6696 uint32_t lcpll = I915_READ(LCPLL_CTL);
6697 uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
6698
6699 if (lcpll & LCPLL_CD_SOURCE_FCLK)
6700 return 800000;
6701 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
6702 return 450000;
6703 else if (freq == LCPLL_CLK_FREQ_450)
6704 return 450000;
6705 else if (IS_HSW_ULT(dev))
6706 return 337500;
6707 else
6708 return 540000;
Jesse Barnes79e53942008-11-07 14:24:08 -08006709}
6710
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006711static int valleyview_get_display_clock_speed(struct drm_device *dev)
6712{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006713 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006714 u32 val;
6715 int divider;
6716
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006717 if (dev_priv->hpll_freq == 0)
6718 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
6719
Ville Syrjäläa5805162015-05-26 20:42:30 +03006720 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006721 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjäläa5805162015-05-26 20:42:30 +03006722 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03006723
6724 divider = val & DISPLAY_FREQUENCY_VALUES;
6725
Ville Syrjälä7d007f42014-06-13 13:37:53 +03006726 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
6727 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
6728 "cdclk change in progress\n");
6729
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03006730 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07006731}
6732
Ville Syrjäläb37a6432015-03-31 14:11:54 +03006733static int ilk_get_display_clock_speed(struct drm_device *dev)
6734{
6735 return 450000;
6736}
6737
Jesse Barnese70236a2009-09-21 10:42:27 -07006738static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08006739{
Jesse Barnese70236a2009-09-21 10:42:27 -07006740 return 400000;
6741}
Jesse Barnes79e53942008-11-07 14:24:08 -08006742
Jesse Barnese70236a2009-09-21 10:42:27 -07006743static int i915_get_display_clock_speed(struct drm_device *dev)
6744{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006745 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006746}
Jesse Barnes79e53942008-11-07 14:24:08 -08006747
Jesse Barnese70236a2009-09-21 10:42:27 -07006748static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
6749{
6750 return 200000;
6751}
Jesse Barnes79e53942008-11-07 14:24:08 -08006752
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006753static int pnv_get_display_clock_speed(struct drm_device *dev)
6754{
6755 u16 gcfgc = 0;
6756
6757 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6758
6759 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6760 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006761 return 266667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006762 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006763 return 333333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006764 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006765 return 444444;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006766 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
6767 return 200000;
6768 default:
6769 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
6770 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006771 return 133333;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006772 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006773 return 166667;
Daniel Vetter257a7ff2013-07-26 08:35:42 +02006774 }
6775}
6776
Jesse Barnese70236a2009-09-21 10:42:27 -07006777static int i915gm_get_display_clock_speed(struct drm_device *dev)
6778{
6779 u16 gcfgc = 0;
6780
6781 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
6782
6783 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Ville Syrjäläe907f172015-03-31 14:09:47 +03006784 return 133333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006785 else {
6786 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
6787 case GC_DISPLAY_CLOCK_333_MHZ:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006788 return 333333;
Jesse Barnese70236a2009-09-21 10:42:27 -07006789 default:
6790 case GC_DISPLAY_CLOCK_190_200_MHZ:
6791 return 190000;
6792 }
6793 }
6794}
Jesse Barnes79e53942008-11-07 14:24:08 -08006795
Jesse Barnese70236a2009-09-21 10:42:27 -07006796static int i865_get_display_clock_speed(struct drm_device *dev)
6797{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006798 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006799}
6800
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006801static int i85x_get_display_clock_speed(struct drm_device *dev)
Jesse Barnese70236a2009-09-21 10:42:27 -07006802{
6803 u16 hpllcc = 0;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006804
Ville Syrjälä65cd2b32015-05-22 11:22:32 +03006805 /*
6806 * 852GM/852GMV only supports 133 MHz and the HPLLCC
6807 * encoding is different :(
6808 * FIXME is this the right way to detect 852GM/852GMV?
6809 */
6810 if (dev->pdev->revision == 0x1)
6811 return 133333;
6812
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006813 pci_bus_read_config_word(dev->pdev->bus,
6814 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
6815
Jesse Barnese70236a2009-09-21 10:42:27 -07006816 /* Assume that the hardware is in the high speed state. This
6817 * should be the default.
6818 */
6819 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
6820 case GC_CLOCK_133_200:
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006821 case GC_CLOCK_133_200_2:
Jesse Barnese70236a2009-09-21 10:42:27 -07006822 case GC_CLOCK_100_200:
6823 return 200000;
6824 case GC_CLOCK_166_250:
6825 return 250000;
6826 case GC_CLOCK_100_133:
Ville Syrjäläe907f172015-03-31 14:09:47 +03006827 return 133333;
Ville Syrjälä1b1d2712015-05-22 11:22:31 +03006828 case GC_CLOCK_133_266:
6829 case GC_CLOCK_133_266_2:
6830 case GC_CLOCK_166_266:
6831 return 266667;
Jesse Barnese70236a2009-09-21 10:42:27 -07006832 }
6833
6834 /* Shouldn't happen */
6835 return 0;
6836}
6837
6838static int i830_get_display_clock_speed(struct drm_device *dev)
6839{
Ville Syrjäläe907f172015-03-31 14:09:47 +03006840 return 133333;
Jesse Barnes79e53942008-11-07 14:24:08 -08006841}
6842
Ville Syrjälä34edce22015-05-22 11:22:33 +03006843static unsigned int intel_hpll_vco(struct drm_device *dev)
6844{
6845 struct drm_i915_private *dev_priv = dev->dev_private;
6846 static const unsigned int blb_vco[8] = {
6847 [0] = 3200000,
6848 [1] = 4000000,
6849 [2] = 5333333,
6850 [3] = 4800000,
6851 [4] = 6400000,
6852 };
6853 static const unsigned int pnv_vco[8] = {
6854 [0] = 3200000,
6855 [1] = 4000000,
6856 [2] = 5333333,
6857 [3] = 4800000,
6858 [4] = 2666667,
6859 };
6860 static const unsigned int cl_vco[8] = {
6861 [0] = 3200000,
6862 [1] = 4000000,
6863 [2] = 5333333,
6864 [3] = 6400000,
6865 [4] = 3333333,
6866 [5] = 3566667,
6867 [6] = 4266667,
6868 };
6869 static const unsigned int elk_vco[8] = {
6870 [0] = 3200000,
6871 [1] = 4000000,
6872 [2] = 5333333,
6873 [3] = 4800000,
6874 };
6875 static const unsigned int ctg_vco[8] = {
6876 [0] = 3200000,
6877 [1] = 4000000,
6878 [2] = 5333333,
6879 [3] = 6400000,
6880 [4] = 2666667,
6881 [5] = 4266667,
6882 };
6883 const unsigned int *vco_table;
6884 unsigned int vco;
6885 uint8_t tmp = 0;
6886
6887 /* FIXME other chipsets? */
6888 if (IS_GM45(dev))
6889 vco_table = ctg_vco;
6890 else if (IS_G4X(dev))
6891 vco_table = elk_vco;
6892 else if (IS_CRESTLINE(dev))
6893 vco_table = cl_vco;
6894 else if (IS_PINEVIEW(dev))
6895 vco_table = pnv_vco;
6896 else if (IS_G33(dev))
6897 vco_table = blb_vco;
6898 else
6899 return 0;
6900
6901 tmp = I915_READ(IS_MOBILE(dev) ? HPLLVCO_MOBILE : HPLLVCO);
6902
6903 vco = vco_table[tmp & 0x7];
6904 if (vco == 0)
6905 DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
6906 else
6907 DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
6908
6909 return vco;
6910}
6911
6912static int gm45_get_display_clock_speed(struct drm_device *dev)
6913{
6914 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6915 uint16_t tmp = 0;
6916
6917 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6918
6919 cdclk_sel = (tmp >> 12) & 0x1;
6920
6921 switch (vco) {
6922 case 2666667:
6923 case 4000000:
6924 case 5333333:
6925 return cdclk_sel ? 333333 : 222222;
6926 case 3200000:
6927 return cdclk_sel ? 320000 : 228571;
6928 default:
6929 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
6930 return 222222;
6931 }
6932}
6933
6934static int i965gm_get_display_clock_speed(struct drm_device *dev)
6935{
6936 static const uint8_t div_3200[] = { 16, 10, 8 };
6937 static const uint8_t div_4000[] = { 20, 12, 10 };
6938 static const uint8_t div_5333[] = { 24, 16, 14 };
6939 const uint8_t *div_table;
6940 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6941 uint16_t tmp = 0;
6942
6943 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6944
6945 cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
6946
6947 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6948 goto fail;
6949
6950 switch (vco) {
6951 case 3200000:
6952 div_table = div_3200;
6953 break;
6954 case 4000000:
6955 div_table = div_4000;
6956 break;
6957 case 5333333:
6958 div_table = div_5333;
6959 break;
6960 default:
6961 goto fail;
6962 }
6963
6964 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
6965
Damien Lespiaucaf4e252015-06-04 16:56:18 +01006966fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03006967 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
6968 return 200000;
6969}
6970
6971static int g33_get_display_clock_speed(struct drm_device *dev)
6972{
6973 static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
6974 static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
6975 static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
6976 static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
6977 const uint8_t *div_table;
6978 unsigned int cdclk_sel, vco = intel_hpll_vco(dev);
6979 uint16_t tmp = 0;
6980
6981 pci_read_config_word(dev->pdev, GCFGC, &tmp);
6982
6983 cdclk_sel = (tmp >> 4) & 0x7;
6984
6985 if (cdclk_sel >= ARRAY_SIZE(div_3200))
6986 goto fail;
6987
6988 switch (vco) {
6989 case 3200000:
6990 div_table = div_3200;
6991 break;
6992 case 4000000:
6993 div_table = div_4000;
6994 break;
6995 case 4800000:
6996 div_table = div_4800;
6997 break;
6998 case 5333333:
6999 div_table = div_5333;
7000 break;
7001 default:
7002 goto fail;
7003 }
7004
7005 return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
7006
Damien Lespiaucaf4e252015-06-04 16:56:18 +01007007fail:
Ville Syrjälä34edce22015-05-22 11:22:33 +03007008 DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
7009 return 190476;
7010}
7011
Zhenyu Wang2c072452009-06-05 15:38:42 +08007012static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007013intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007014{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007015 while (*num > DATA_LINK_M_N_MASK ||
7016 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08007017 *num >>= 1;
7018 *den >>= 1;
7019 }
7020}
7021
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007022static void compute_m_n(unsigned int m, unsigned int n,
7023 uint32_t *ret_m, uint32_t *ret_n)
7024{
7025 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
7026 *ret_m = div_u64((uint64_t) m * *ret_n, n);
7027 intel_reduce_m_n_ratio(ret_m, ret_n);
7028}
7029
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007030void
7031intel_link_compute_m_n(int bits_per_pixel, int nlanes,
7032 int pixel_clock, int link_clock,
7033 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08007034{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01007035 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03007036
7037 compute_m_n(bits_per_pixel * pixel_clock,
7038 link_clock * nlanes * 8,
7039 &m_n->gmch_m, &m_n->gmch_n);
7040
7041 compute_m_n(pixel_clock, link_clock,
7042 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08007043}
7044
Chris Wilsona7615032011-01-12 17:04:08 +00007045static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
7046{
Jani Nikulad330a952014-01-21 11:24:25 +02007047 if (i915.panel_use_ssc >= 0)
7048 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007049 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07007050 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00007051}
7052
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007053static int i9xx_get_refclk(const struct intel_crtc_state *crtc_state,
7054 int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007055{
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007056 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007057 struct drm_i915_private *dev_priv = dev->dev_private;
7058 int refclk;
7059
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007060 WARN_ON(!crtc_state->base.state);
7061
Imre Deak5ab7b0b2015-03-06 03:29:25 +02007062 if (IS_VALLEYVIEW(dev) || IS_BROXTON(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02007063 refclk = 100000;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007064 } else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007065 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007066 refclk = dev_priv->vbt.lvds_ssc_freq;
7067 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007068 } else if (!IS_GEN2(dev)) {
7069 refclk = 96000;
7070 } else {
7071 refclk = 48000;
7072 }
7073
7074 return refclk;
7075}
7076
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007077static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007078{
Daniel Vetter7df00d72013-05-21 21:54:55 +02007079 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007080}
Daniel Vetterf47709a2013-03-28 10:42:02 +01007081
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007082static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
7083{
7084 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08007085}
7086
Daniel Vetterf47709a2013-03-28 10:42:02 +01007087static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007088 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08007089 intel_clock_t *reduced_clock)
7090{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007091 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007092 u32 fp, fp2 = 0;
7093
7094 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007095 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007096 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007097 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007098 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007099 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007100 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007101 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08007102 }
7103
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007104 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007105
Daniel Vetterf47709a2013-03-28 10:42:02 +01007106 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007107 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Rodrigo Viviab585de2015-03-24 12:40:09 -07007108 reduced_clock) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007109 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007110 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007111 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007112 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08007113 }
7114}
7115
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007116static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
7117 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07007118{
7119 u32 reg_val;
7120
7121 /*
7122 * PLLB opamp always calibrates to max value of 0x3f, force enable it
7123 * and set it to a reasonable value instead.
7124 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007125 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007126 reg_val &= 0xffffff00;
7127 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007128 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007129
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007130 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007131 reg_val &= 0x8cffffff;
7132 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007133 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007134
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007135 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007136 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007137 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007138
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007139 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007140 reg_val &= 0x00ffffff;
7141 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007142 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007143}
7144
Daniel Vetterb5518422013-05-03 11:49:48 +02007145static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
7146 struct intel_link_m_n *m_n)
7147{
7148 struct drm_device *dev = crtc->base.dev;
7149 struct drm_i915_private *dev_priv = dev->dev_private;
7150 int pipe = crtc->pipe;
7151
Daniel Vettere3b95f12013-05-03 11:49:49 +02007152 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7153 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
7154 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
7155 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007156}
7157
7158static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07007159 struct intel_link_m_n *m_n,
7160 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02007161{
7162 struct drm_device *dev = crtc->base.dev;
7163 struct drm_i915_private *dev_priv = dev->dev_private;
7164 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007165 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02007166
7167 if (INTEL_INFO(dev)->gen >= 5) {
7168 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
7169 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
7170 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
7171 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07007172 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
7173 * for gen < 8) and if DRRS is supported (to make sure the
7174 * registers are not unnecessarily accessed).
7175 */
Durgadoss R44395bf2015-02-13 15:33:02 +05307176 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007177 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07007178 I915_WRITE(PIPE_DATA_M2(transcoder),
7179 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
7180 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
7181 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
7182 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
7183 }
Daniel Vetterb5518422013-05-03 11:49:48 +02007184 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02007185 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
7186 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
7187 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
7188 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02007189 }
7190}
7191
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307192void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007193{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307194 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
7195
7196 if (m_n == M1_N1) {
7197 dp_m_n = &crtc->config->dp_m_n;
7198 dp_m2_n2 = &crtc->config->dp_m2_n2;
7199 } else if (m_n == M2_N2) {
7200
7201 /*
7202 * M2_N2 registers are not supported. Hence m2_n2 divider value
7203 * needs to be programmed into M1_N1.
7204 */
7205 dp_m_n = &crtc->config->dp_m2_n2;
7206 } else {
7207 DRM_ERROR("Unsupported divider value\n");
7208 return;
7209 }
7210
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007211 if (crtc->config->has_pch_encoder)
7212 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007213 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05307214 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007215}
7216
Daniel Vetter251ac862015-06-18 10:30:24 +02007217static void vlv_compute_dpll(struct intel_crtc *crtc,
7218 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007219{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007220 u32 dpll, dpll_md;
7221
7222 /*
7223 * Enable DPIO clock input. We should never disable the reference
7224 * clock for pipe B, since VGA hotplug / manual detection depends
7225 * on it.
7226 */
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007227 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REF_CLK_ENABLE_VLV |
7228 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_REF_CLK_VLV;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007229 /* We should never disable this, set it here for state tracking */
7230 if (crtc->pipe == PIPE_B)
7231 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
7232 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007233 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007234
Ville Syrjäläd288f652014-10-28 13:20:22 +02007235 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007236 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02007237 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007238}
7239
Ville Syrjäläd288f652014-10-28 13:20:22 +02007240static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007241 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007242{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007243 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007244 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007245 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007246 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007247 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007248 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007249
Ville Syrjäläa5805162015-05-26 20:42:30 +03007250 mutex_lock(&dev_priv->sb_lock);
Daniel Vetter09153002012-12-12 14:06:44 +01007251
Ville Syrjäläd288f652014-10-28 13:20:22 +02007252 bestn = pipe_config->dpll.n;
7253 bestm1 = pipe_config->dpll.m1;
7254 bestm2 = pipe_config->dpll.m2;
7255 bestp1 = pipe_config->dpll.p1;
7256 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007257
Jesse Barnes89b667f2013-04-18 14:51:36 -07007258 /* See eDP HDMI DPIO driver vbios notes doc */
7259
7260 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007261 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08007262 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007263
7264 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007265 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007266
7267 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007268 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007269 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007270 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007271
7272 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007273 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007274
7275 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007276 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
7277 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
7278 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007279 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07007280
7281 /*
7282 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
7283 * but we don't support that).
7284 * Note: don't use the DAC post divider as it seems unstable.
7285 */
7286 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007287 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007288
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007289 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007290 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007291
Jesse Barnes89b667f2013-04-18 14:51:36 -07007292 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02007293 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007294 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
7295 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007296 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03007297 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007298 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007299 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007300 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007301
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007302 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07007303 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007304 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007305 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007306 0x0df40000);
7307 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007308 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007309 0x0df70000);
7310 } else { /* HDMI or VGA */
7311 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02007312 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007313 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007314 0x0df70000);
7315 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007316 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07007317 0x0df40000);
7318 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007319
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007320 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07007321 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007322 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
7323 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07007324 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007325 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07007326
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007327 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03007328 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07007329}
7330
Daniel Vetter251ac862015-06-18 10:30:24 +02007331static void chv_compute_dpll(struct intel_crtc *crtc,
7332 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007333{
Ville Syrjälä60bfe442015-06-29 15:25:49 +03007334 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
7335 DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007336 DPLL_VCO_ENABLE;
7337 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02007338 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007339
Ville Syrjäläd288f652014-10-28 13:20:22 +02007340 pipe_config->dpll_hw_state.dpll_md =
7341 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007342}
7343
Ville Syrjäläd288f652014-10-28 13:20:22 +02007344static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007345 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03007346{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007347 struct drm_device *dev = crtc->base.dev;
7348 struct drm_i915_private *dev_priv = dev->dev_private;
7349 int pipe = crtc->pipe;
7350 int dpll_reg = DPLL(crtc->pipe);
7351 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307352 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007353 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307354 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307355 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007356
Ville Syrjäläd288f652014-10-28 13:20:22 +02007357 bestn = pipe_config->dpll.n;
7358 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
7359 bestm1 = pipe_config->dpll.m1;
7360 bestm2 = pipe_config->dpll.m2 >> 22;
7361 bestp1 = pipe_config->dpll.p1;
7362 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307363 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307364 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307365 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007366
7367 /*
7368 * Enable Refclk and SSC
7369 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007370 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007371 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03007372
Ville Syrjäläa5805162015-05-26 20:42:30 +03007373 mutex_lock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007374
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007375 /* p1 and p2 divider */
7376 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
7377 5 << DPIO_CHV_S1_DIV_SHIFT |
7378 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
7379 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
7380 1 << DPIO_CHV_K_DIV_SHIFT);
7381
7382 /* Feedback post-divider - m2 */
7383 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
7384
7385 /* Feedback refclk divider - n and m1 */
7386 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
7387 DPIO_CHV_M1_DIV_BY_2 |
7388 1 << DPIO_CHV_N_DIV_SHIFT);
7389
7390 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307391 if (bestm2_frac)
7392 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007393
7394 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05307395 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
7396 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
7397 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
7398 if (bestm2_frac)
7399 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
7400 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007401
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05307402 /* Program digital lock detect threshold */
7403 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
7404 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
7405 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
7406 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
7407 if (!bestm2_frac)
7408 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
7409 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
7410
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007411 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307412 if (vco == 5400000) {
7413 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
7414 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
7415 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
7416 tribuf_calcntr = 0x9;
7417 } else if (vco <= 6200000) {
7418 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
7419 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
7420 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7421 tribuf_calcntr = 0x9;
7422 } else if (vco <= 6480000) {
7423 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7424 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7425 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7426 tribuf_calcntr = 0x8;
7427 } else {
7428 /* Not supported. Apply the same limits as in the max case */
7429 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
7430 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
7431 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
7432 tribuf_calcntr = 0;
7433 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007434 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
7435
Ville Syrjälä968040b2015-03-11 22:52:08 +02007436 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05307437 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
7438 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
7439 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
7440
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007441 /* AFC Recal */
7442 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
7443 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
7444 DPIO_AFC_RECAL);
7445
Ville Syrjäläa5805162015-05-26 20:42:30 +03007446 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007447}
7448
Ville Syrjäläd288f652014-10-28 13:20:22 +02007449/**
7450 * vlv_force_pll_on - forcibly enable just the PLL
7451 * @dev_priv: i915 private structure
7452 * @pipe: pipe PLL to enable
7453 * @dpll: PLL configuration
7454 *
7455 * Enable the PLL for @pipe using the supplied @dpll config. To be used
7456 * in cases where we need the PLL enabled even when @pipe is not going to
7457 * be enabled.
7458 */
7459void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
7460 const struct dpll *dpll)
7461{
7462 struct intel_crtc *crtc =
7463 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007464 struct intel_crtc_state pipe_config = {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007465 .base.crtc = &crtc->base,
Ville Syrjäläd288f652014-10-28 13:20:22 +02007466 .pixel_multiplier = 1,
7467 .dpll = *dpll,
7468 };
7469
7470 if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007471 chv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007472 chv_prepare_pll(crtc, &pipe_config);
7473 chv_enable_pll(crtc, &pipe_config);
7474 } else {
Daniel Vetter251ac862015-06-18 10:30:24 +02007475 vlv_compute_dpll(crtc, &pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +02007476 vlv_prepare_pll(crtc, &pipe_config);
7477 vlv_enable_pll(crtc, &pipe_config);
7478 }
7479}
7480
7481/**
7482 * vlv_force_pll_off - forcibly disable just the PLL
7483 * @dev_priv: i915 private structure
7484 * @pipe: pipe PLL to disable
7485 *
7486 * Disable the PLL for @pipe. To be used in cases where we need
7487 * the PLL enabled even when @pipe is not going to be enabled.
7488 */
7489void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
7490{
7491 if (IS_CHERRYVIEW(dev))
7492 chv_disable_pll(to_i915(dev), pipe);
7493 else
7494 vlv_disable_pll(to_i915(dev), pipe);
7495}
7496
Daniel Vetter251ac862015-06-18 10:30:24 +02007497static void i9xx_compute_dpll(struct intel_crtc *crtc,
7498 struct intel_crtc_state *crtc_state,
7499 intel_clock_t *reduced_clock,
7500 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007501{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007502 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007503 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007504 u32 dpll;
7505 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007506 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007507
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007508 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307509
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007510 is_sdvo = intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_SDVO) ||
7511 intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007512
7513 dpll = DPLL_VGA_MODE_DIS;
7514
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007515 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007516 dpll |= DPLLB_MODE_LVDS;
7517 else
7518 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007519
Daniel Vetteref1b4602013-06-01 17:17:04 +02007520 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007521 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02007522 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007523 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02007524
7525 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007526 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007527
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007528 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007529 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007530
7531 /* compute bitmask from p1 value */
7532 if (IS_PINEVIEW(dev))
7533 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
7534 else {
7535 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7536 if (IS_G4X(dev) && reduced_clock)
7537 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
7538 }
7539 switch (clock->p2) {
7540 case 5:
7541 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7542 break;
7543 case 7:
7544 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7545 break;
7546 case 10:
7547 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7548 break;
7549 case 14:
7550 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7551 break;
7552 }
7553 if (INTEL_INFO(dev)->gen >= 4)
7554 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
7555
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007556 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007557 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007558 else if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007559 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7560 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7561 else
7562 dpll |= PLL_REF_INPUT_DREFCLK;
7563
7564 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007565 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02007566
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007567 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007568 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007569 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007570 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007571 }
7572}
7573
Daniel Vetter251ac862015-06-18 10:30:24 +02007574static void i8xx_compute_dpll(struct intel_crtc *crtc,
7575 struct intel_crtc_state *crtc_state,
7576 intel_clock_t *reduced_clock,
7577 int num_connectors)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007578{
Daniel Vetterf47709a2013-03-28 10:42:02 +01007579 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007580 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007581 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007582 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007583
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007584 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05307585
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007586 dpll = DPLL_VGA_MODE_DIS;
7587
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007588 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007589 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7590 } else {
7591 if (clock->p1 == 2)
7592 dpll |= PLL_P1_DIVIDE_BY_TWO;
7593 else
7594 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
7595 if (clock->p2 == 4)
7596 dpll |= PLL_P2_DIVIDE_BY_4;
7597 }
7598
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007599 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02007600 dpll |= DPLL_DVO_2X_MODE;
7601
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007602 if (intel_pipe_will_have_type(crtc_state, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007603 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
7604 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
7605 else
7606 dpll |= PLL_REF_INPUT_DREFCLK;
7607
7608 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007609 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02007610}
7611
Daniel Vetter8a654f32013-06-01 17:16:22 +02007612static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007613{
7614 struct drm_device *dev = intel_crtc->base.dev;
7615 struct drm_i915_private *dev_priv = dev->dev_private;
7616 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007617 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02007618 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007619 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007620 uint32_t crtc_vtotal, crtc_vblank_end;
7621 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007622
7623 /* We need to be careful not to changed the adjusted mode, for otherwise
7624 * the hw state checker will get angry at the mismatch. */
7625 crtc_vtotal = adjusted_mode->crtc_vtotal;
7626 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007627
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007628 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007629 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007630 crtc_vtotal -= 1;
7631 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007632
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007633 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02007634 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
7635 else
7636 vsyncshift = adjusted_mode->crtc_hsync_start -
7637 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02007638 if (vsyncshift < 0)
7639 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007640 }
7641
7642 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007643 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007644
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007645 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007646 (adjusted_mode->crtc_hdisplay - 1) |
7647 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007648 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007649 (adjusted_mode->crtc_hblank_start - 1) |
7650 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007651 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007652 (adjusted_mode->crtc_hsync_start - 1) |
7653 ((adjusted_mode->crtc_hsync_end - 1) << 16));
7654
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007655 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007656 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007657 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007658 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007659 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02007660 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007661 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007662 (adjusted_mode->crtc_vsync_start - 1) |
7663 ((adjusted_mode->crtc_vsync_end - 1) << 16));
7664
Paulo Zanonib5e508d2012-10-24 11:34:43 -02007665 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
7666 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
7667 * documented on the DDI_FUNC_CTL register description, EDP Input Select
7668 * bits. */
7669 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
7670 (pipe == PIPE_B || pipe == PIPE_C))
7671 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
7672
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007673 /* pipesrc controls the size that is scaled from, which should
7674 * always be the user's requested size.
7675 */
7676 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007677 ((intel_crtc->config->pipe_src_w - 1) << 16) |
7678 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03007679}
7680
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007681static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007682 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007683{
7684 struct drm_device *dev = crtc->base.dev;
7685 struct drm_i915_private *dev_priv = dev->dev_private;
7686 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
7687 uint32_t tmp;
7688
7689 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007690 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
7691 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007692 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007693 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
7694 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007695 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007696 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
7697 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007698
7699 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007700 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
7701 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007702 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007703 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
7704 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007705 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007706 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
7707 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007708
7709 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007710 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
7711 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
7712 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007713 }
7714
7715 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03007716 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
7717 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
7718
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007719 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
7720 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007721}
7722
Daniel Vetterf6a83282014-02-11 15:28:57 -08007723void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007724 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03007725{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007726 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
7727 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
7728 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
7729 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007730
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007731 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
7732 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
7733 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
7734 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03007735
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007736 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007737
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02007738 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
7739 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03007740}
7741
Daniel Vetter84b046f2013-02-19 18:48:54 +01007742static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
7743{
7744 struct drm_device *dev = intel_crtc->base.dev;
7745 struct drm_i915_private *dev_priv = dev->dev_private;
7746 uint32_t pipeconf;
7747
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007748 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007749
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03007750 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
7751 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
7752 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02007753
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007754 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03007755 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01007756
Daniel Vetterff9ce462013-04-24 14:57:17 +02007757 /* only g4x and later have fancy bpc/dither controls */
7758 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007759 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007760 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02007761 pipeconf |= PIPECONF_DITHER_EN |
7762 PIPECONF_DITHER_TYPE_SP;
7763
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007764 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02007765 case 18:
7766 pipeconf |= PIPECONF_6BPC;
7767 break;
7768 case 24:
7769 pipeconf |= PIPECONF_8BPC;
7770 break;
7771 case 30:
7772 pipeconf |= PIPECONF_10BPC;
7773 break;
7774 default:
7775 /* Case prevented by intel_choose_pipe_bpp_dither. */
7776 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01007777 }
7778 }
7779
7780 if (HAS_PIPE_CXSR(dev)) {
7781 if (intel_crtc->lowfreq_avail) {
7782 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
7783 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
7784 } else {
7785 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01007786 }
7787 }
7788
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007789 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007790 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007791 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02007792 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
7793 else
7794 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
7795 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01007796 pipeconf |= PIPECONF_PROGRESSIVE;
7797
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007798 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02007799 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03007800
Daniel Vetter84b046f2013-02-19 18:48:54 +01007801 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
7802 POSTING_READ(PIPECONF(intel_crtc->pipe));
7803}
7804
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007805static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
7806 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007807{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007808 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007809 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07007810 int refclk, num_connectors = 0;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007811 intel_clock_t clock;
7812 bool ok;
7813 bool is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01007814 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08007815 const intel_limit_t *limit;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007816 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007817 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007818 struct drm_connector_state *connector_state;
7819 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007820
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03007821 memset(&crtc_state->dpll_hw_state, 0,
7822 sizeof(crtc_state->dpll_hw_state));
7823
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03007824 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02007825 if (connector_state->crtc != &crtc->base)
7826 continue;
7827
7828 encoder = to_intel_encoder(connector_state->best_encoder);
7829
Chris Wilson5eddb702010-09-11 13:48:45 +01007830 switch (encoder->type) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007831 case INTEL_OUTPUT_DSI:
7832 is_dsi = true;
7833 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007834 default:
7835 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007836 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007837
Eric Anholtc751ce42010-03-25 11:48:48 -07007838 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08007839 }
7840
Jani Nikulaf2335332013-09-13 11:03:09 +03007841 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02007842 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007843
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007844 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007845 refclk = i9xx_get_refclk(crtc_state, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03007846
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007847 /*
7848 * Returns a set of divisors for the desired target clock with
7849 * the given refclk, or FALSE. The returned values represent
7850 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
7851 * 2) / p1 / p2.
7852 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02007853 limit = intel_limit(crtc_state, refclk);
7854 ok = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007855 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007856 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03007857 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007858 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7859 return -EINVAL;
7860 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007861
Jani Nikulaf2335332013-09-13 11:03:09 +03007862 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007863 crtc_state->dpll.n = clock.n;
7864 crtc_state->dpll.m1 = clock.m1;
7865 crtc_state->dpll.m2 = clock.m2;
7866 crtc_state->dpll.p1 = clock.p1;
7867 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007868 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007869
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007870 if (IS_GEN2(dev)) {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007871 i8xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007872 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03007873 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007874 chv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007875 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter251ac862015-06-18 10:30:24 +02007876 vlv_compute_dpll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007877 } else {
Daniel Vetterc329a4e2015-06-18 10:30:23 +02007878 i9xx_compute_dpll(crtc, crtc_state, NULL,
Daniel Vetter251ac862015-06-18 10:30:24 +02007879 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03007880 }
Eric Anholtf564048e2011-03-30 13:01:02 -07007881
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007882 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07007883}
7884
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007885static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007886 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007887{
7888 struct drm_device *dev = crtc->base.dev;
7889 struct drm_i915_private *dev_priv = dev->dev_private;
7890 uint32_t tmp;
7891
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02007892 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
7893 return;
7894
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007895 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02007896 if (!(tmp & PFIT_ENABLE))
7897 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007898
Daniel Vetter06922822013-07-11 13:35:40 +02007899 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007900 if (INTEL_INFO(dev)->gen < 4) {
7901 if (crtc->pipe != PIPE_B)
7902 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007903 } else {
7904 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
7905 return;
7906 }
7907
Daniel Vetter06922822013-07-11 13:35:40 +02007908 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007909 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
7910 if (INTEL_INFO(dev)->gen < 5)
7911 pipe_config->gmch_pfit.lvds_border_bits =
7912 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
7913}
7914
Jesse Barnesacbec812013-09-20 11:29:32 -07007915static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007916 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07007917{
7918 struct drm_device *dev = crtc->base.dev;
7919 struct drm_i915_private *dev_priv = dev->dev_private;
7920 int pipe = pipe_config->cpu_transcoder;
7921 intel_clock_t clock;
7922 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07007923 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07007924
Shobhit Kumarf573de52014-07-30 20:32:37 +05307925 /* In case of MIPI DPLL will not even be used */
7926 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
7927 return;
7928
Ville Syrjäläa5805162015-05-26 20:42:30 +03007929 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08007930 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Ville Syrjäläa5805162015-05-26 20:42:30 +03007931 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007932
7933 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
7934 clock.m2 = mdiv & DPIO_M2DIV_MASK;
7935 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
7936 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
7937 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
7938
Imre Deakdccbea32015-06-22 23:35:51 +03007939 pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07007940}
7941
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007942static void
7943i9xx_get_initial_plane_config(struct intel_crtc *crtc,
7944 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007945{
7946 struct drm_device *dev = crtc->base.dev;
7947 struct drm_i915_private *dev_priv = dev->dev_private;
7948 u32 val, base, offset;
7949 int pipe = crtc->pipe, plane = crtc->plane;
7950 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007951 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007952 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007953 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007954
Damien Lespiau42a7b082015-02-05 19:35:13 +00007955 val = I915_READ(DSPCNTR(plane));
7956 if (!(val & DISPLAY_PLANE_ENABLE))
7957 return;
7958
Damien Lespiaud9806c92015-01-21 14:07:19 +00007959 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007960 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007961 DRM_DEBUG_KMS("failed to alloc fb\n");
7962 return;
7963 }
7964
Damien Lespiau1b842c82015-01-21 13:50:54 +00007965 fb = &intel_fb->base;
7966
Daniel Vetter18c52472015-02-10 17:16:09 +00007967 if (INTEL_INFO(dev)->gen >= 4) {
7968 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007969 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007970 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7971 }
7972 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007973
7974 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007975 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007976 fb->pixel_format = fourcc;
7977 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007978
7979 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007980 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007981 offset = I915_READ(DSPTILEOFF(plane));
7982 else
7983 offset = I915_READ(DSPLINOFF(plane));
7984 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7985 } else {
7986 base = I915_READ(DSPADDR(plane));
7987 }
7988 plane_config->base = base;
7989
7990 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007991 fb->width = ((val >> 16) & 0xfff) + 1;
7992 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007993
7994 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007995 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08007996
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007997 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007998 fb->pixel_format,
7999 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008000
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008001 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008002
Damien Lespiau2844a922015-01-20 12:51:48 +00008003 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8004 pipe_name(pipe), plane, fb->width, fb->height,
8005 fb->bits_per_pixel, base, fb->pitches[0],
8006 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008007
Damien Lespiau2d140302015-02-05 17:22:18 +00008008 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08008009}
8010
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008011static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008012 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008013{
8014 struct drm_device *dev = crtc->base.dev;
8015 struct drm_i915_private *dev_priv = dev->dev_private;
8016 int pipe = pipe_config->cpu_transcoder;
8017 enum dpio_channel port = vlv_pipe_to_channel(pipe);
8018 intel_clock_t clock;
8019 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
8020 int refclk = 100000;
8021
Ville Syrjäläa5805162015-05-26 20:42:30 +03008022 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008023 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
8024 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
8025 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
8026 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
Ville Syrjäläa5805162015-05-26 20:42:30 +03008027 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008028
8029 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
8030 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
8031 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
8032 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
8033 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
8034
Imre Deakdccbea32015-06-22 23:35:51 +03008035 pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008036}
8037
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008038static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008039 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008040{
8041 struct drm_device *dev = crtc->base.dev;
8042 struct drm_i915_private *dev_priv = dev->dev_private;
8043 uint32_t tmp;
8044
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008045 if (!intel_display_power_is_enabled(dev_priv,
8046 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02008047 return false;
8048
Daniel Vettere143a212013-07-04 12:01:15 +02008049 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008050 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008051
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008052 tmp = I915_READ(PIPECONF(crtc->pipe));
8053 if (!(tmp & PIPECONF_ENABLE))
8054 return false;
8055
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008056 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
8057 switch (tmp & PIPECONF_BPC_MASK) {
8058 case PIPECONF_6BPC:
8059 pipe_config->pipe_bpp = 18;
8060 break;
8061 case PIPECONF_8BPC:
8062 pipe_config->pipe_bpp = 24;
8063 break;
8064 case PIPECONF_10BPC:
8065 pipe_config->pipe_bpp = 30;
8066 break;
8067 default:
8068 break;
8069 }
8070 }
8071
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008072 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
8073 pipe_config->limited_color_range = true;
8074
Ville Syrjälä282740f2013-09-04 18:30:03 +03008075 if (INTEL_INFO(dev)->gen < 4)
8076 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
8077
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008078 intel_get_pipe_timings(crtc, pipe_config);
8079
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008080 i9xx_get_pfit_config(crtc, pipe_config);
8081
Daniel Vetter6c49f242013-06-06 12:45:25 +02008082 if (INTEL_INFO(dev)->gen >= 4) {
8083 tmp = I915_READ(DPLL_MD(crtc->pipe));
8084 pipe_config->pixel_multiplier =
8085 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
8086 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008087 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02008088 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
8089 tmp = I915_READ(DPLL(crtc->pipe));
8090 pipe_config->pixel_multiplier =
8091 ((tmp & SDVO_MULTIPLIER_MASK)
8092 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
8093 } else {
8094 /* Note that on i915G/GM the pixel multiplier is in the sdvo
8095 * port and will be fixed up in the encoder->get_config
8096 * function. */
8097 pipe_config->pixel_multiplier = 1;
8098 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008099 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
8100 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03008101 /*
8102 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
8103 * on 830. Filter it out here so that we don't
8104 * report errors due to that.
8105 */
8106 if (IS_I830(dev))
8107 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
8108
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008109 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
8110 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03008111 } else {
8112 /* Mask out read-only status bits. */
8113 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
8114 DPLL_PORTC_READY_MASK |
8115 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008116 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008117
Ville Syrjälä70b23a92014-04-09 13:28:22 +03008118 if (IS_CHERRYVIEW(dev))
8119 chv_crtc_clock_get(crtc, pipe_config);
8120 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07008121 vlv_crtc_clock_get(crtc, pipe_config);
8122 else
8123 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03008124
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008125 return true;
8126}
8127
Paulo Zanonidde86e22012-12-01 12:04:25 -02008128static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07008129{
8130 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008131 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008132 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008133 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008134 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07008135 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07008136 bool has_ck505 = false;
8137 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008138
8139 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01008140 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07008141 switch (encoder->type) {
8142 case INTEL_OUTPUT_LVDS:
8143 has_panel = true;
8144 has_lvds = true;
8145 break;
8146 case INTEL_OUTPUT_EDP:
8147 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03008148 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07008149 has_cpu_edp = true;
8150 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008151 default:
8152 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008153 }
8154 }
8155
Keith Packard99eb6a02011-09-26 14:29:12 -07008156 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008157 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07008158 can_ssc = has_ck505;
8159 } else {
8160 has_ck505 = false;
8161 can_ssc = true;
8162 }
8163
Imre Deak2de69052013-05-08 13:14:04 +03008164 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
8165 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008166
8167 /* Ironlake: try to setup display ref clock before DPLL
8168 * enabling. This is only under driver's control after
8169 * PCH B stepping, previous chipset stepping should be
8170 * ignoring this setting.
8171 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008172 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008173
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008174 /* As we must carefully and slowly disable/enable each source in turn,
8175 * compute the final state we want first and check if we need to
8176 * make any changes at all.
8177 */
8178 final = val;
8179 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07008180 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008181 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07008182 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008183 final |= DREF_NONSPREAD_SOURCE_ENABLE;
8184
8185 final &= ~DREF_SSC_SOURCE_MASK;
8186 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
8187 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008188
Keith Packard199e5d72011-09-22 12:01:57 -07008189 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008190 final |= DREF_SSC_SOURCE_ENABLE;
8191
8192 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8193 final |= DREF_SSC1_ENABLE;
8194
8195 if (has_cpu_edp) {
8196 if (intel_panel_use_ssc(dev_priv) && can_ssc)
8197 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
8198 else
8199 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
8200 } else
8201 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8202 } else {
8203 final |= DREF_SSC_SOURCE_DISABLE;
8204 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
8205 }
8206
8207 if (final == val)
8208 return;
8209
8210 /* Always enable nonspread source */
8211 val &= ~DREF_NONSPREAD_SOURCE_MASK;
8212
8213 if (has_ck505)
8214 val |= DREF_NONSPREAD_CK505_ENABLE;
8215 else
8216 val |= DREF_NONSPREAD_SOURCE_ENABLE;
8217
8218 if (has_panel) {
8219 val &= ~DREF_SSC_SOURCE_MASK;
8220 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008221
Keith Packard199e5d72011-09-22 12:01:57 -07008222 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07008223 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008224 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008225 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02008226 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008227 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008228
8229 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008230 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008231 POSTING_READ(PCH_DREF_CONTROL);
8232 udelay(200);
8233
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008234 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07008235
8236 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07008237 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07008238 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07008239 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008240 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02008241 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008242 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07008243 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008244 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008245
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008246 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008247 POSTING_READ(PCH_DREF_CONTROL);
8248 udelay(200);
8249 } else {
8250 DRM_DEBUG_KMS("Disabling SSC entirely\n");
8251
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008252 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07008253
8254 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008255 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008256
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008257 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07008258 POSTING_READ(PCH_DREF_CONTROL);
8259 udelay(200);
8260
8261 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008262 val &= ~DREF_SSC_SOURCE_MASK;
8263 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008264
8265 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008266 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07008267
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008268 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008269 POSTING_READ(PCH_DREF_CONTROL);
8270 udelay(200);
8271 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07008272
8273 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07008274}
8275
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008276static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02008277{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008278 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008279
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008280 tmp = I915_READ(SOUTH_CHICKEN2);
8281 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
8282 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008283
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008284 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
8285 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
8286 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02008287
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008288 tmp = I915_READ(SOUTH_CHICKEN2);
8289 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
8290 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008291
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008292 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
8293 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
8294 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008295}
8296
8297/* WaMPhyProgramming:hsw */
8298static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
8299{
8300 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02008301
8302 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
8303 tmp &= ~(0xFF << 24);
8304 tmp |= (0x12 << 24);
8305 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
8306
Paulo Zanonidde86e22012-12-01 12:04:25 -02008307 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
8308 tmp |= (1 << 11);
8309 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
8310
8311 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
8312 tmp |= (1 << 11);
8313 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
8314
Paulo Zanonidde86e22012-12-01 12:04:25 -02008315 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
8316 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8317 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
8318
8319 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
8320 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
8321 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
8322
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008323 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
8324 tmp &= ~(7 << 13);
8325 tmp |= (5 << 13);
8326 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008327
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008328 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
8329 tmp &= ~(7 << 13);
8330 tmp |= (5 << 13);
8331 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008332
8333 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
8334 tmp &= ~0xFF;
8335 tmp |= 0x1C;
8336 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
8337
8338 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
8339 tmp &= ~0xFF;
8340 tmp |= 0x1C;
8341 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
8342
8343 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
8344 tmp &= ~(0xFF << 16);
8345 tmp |= (0x1C << 16);
8346 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
8347
8348 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
8349 tmp &= ~(0xFF << 16);
8350 tmp |= (0x1C << 16);
8351 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
8352
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008353 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
8354 tmp |= (1 << 27);
8355 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008356
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008357 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
8358 tmp |= (1 << 27);
8359 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008360
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008361 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
8362 tmp &= ~(0xF << 28);
8363 tmp |= (4 << 28);
8364 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008365
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03008366 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
8367 tmp &= ~(0xF << 28);
8368 tmp |= (4 << 28);
8369 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008370}
8371
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008372/* Implements 3 different sequences from BSpec chapter "Display iCLK
8373 * Programming" based on the parameters passed:
8374 * - Sequence to enable CLKOUT_DP
8375 * - Sequence to enable CLKOUT_DP without spread
8376 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
8377 */
8378static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
8379 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008380{
8381 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008382 uint32_t reg, tmp;
8383
8384 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
8385 with_spread = true;
8386 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
8387 with_fdi, "LP PCH doesn't have FDI\n"))
8388 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008389
Ville Syrjäläa5805162015-05-26 20:42:30 +03008390 mutex_lock(&dev_priv->sb_lock);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008391
8392 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8393 tmp &= ~SBI_SSCCTL_DISABLE;
8394 tmp |= SBI_SSCCTL_PATHALT;
8395 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8396
8397 udelay(24);
8398
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008399 if (with_spread) {
8400 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8401 tmp &= ~SBI_SSCCTL_PATHALT;
8402 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03008403
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008404 if (with_fdi) {
8405 lpt_reset_fdi_mphy(dev_priv);
8406 lpt_program_fdi_mphy(dev_priv);
8407 }
8408 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02008409
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03008410 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8411 SBI_GEN0 : SBI_DBUFF0;
8412 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8413 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8414 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01008415
Ville Syrjäläa5805162015-05-26 20:42:30 +03008416 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02008417}
8418
Paulo Zanoni47701c32013-07-23 11:19:25 -03008419/* Sequence to disable CLKOUT_DP */
8420static void lpt_disable_clkout_dp(struct drm_device *dev)
8421{
8422 struct drm_i915_private *dev_priv = dev->dev_private;
8423 uint32_t reg, tmp;
8424
Ville Syrjäläa5805162015-05-26 20:42:30 +03008425 mutex_lock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008426
8427 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
8428 SBI_GEN0 : SBI_DBUFF0;
8429 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
8430 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
8431 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
8432
8433 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
8434 if (!(tmp & SBI_SSCCTL_DISABLE)) {
8435 if (!(tmp & SBI_SSCCTL_PATHALT)) {
8436 tmp |= SBI_SSCCTL_PATHALT;
8437 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8438 udelay(32);
8439 }
8440 tmp |= SBI_SSCCTL_DISABLE;
8441 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
8442 }
8443
Ville Syrjäläa5805162015-05-26 20:42:30 +03008444 mutex_unlock(&dev_priv->sb_lock);
Paulo Zanoni47701c32013-07-23 11:19:25 -03008445}
8446
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008447static void lpt_init_pch_refclk(struct drm_device *dev)
8448{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008449 struct intel_encoder *encoder;
8450 bool has_vga = false;
8451
Damien Lespiaub2784e12014-08-05 11:29:37 +01008452 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008453 switch (encoder->type) {
8454 case INTEL_OUTPUT_ANALOG:
8455 has_vga = true;
8456 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008457 default:
8458 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008459 }
8460 }
8461
Paulo Zanoni47701c32013-07-23 11:19:25 -03008462 if (has_vga)
8463 lpt_enable_clkout_dp(dev, true, true);
8464 else
8465 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03008466}
8467
Paulo Zanonidde86e22012-12-01 12:04:25 -02008468/*
8469 * Initialize reference clocks when the driver loads
8470 */
8471void intel_init_pch_refclk(struct drm_device *dev)
8472{
8473 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8474 ironlake_init_pch_refclk(dev);
8475 else if (HAS_PCH_LPT(dev))
8476 lpt_init_pch_refclk(dev);
8477}
8478
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008479static int ironlake_get_refclk(struct intel_crtc_state *crtc_state)
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008480{
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008481 struct drm_device *dev = crtc_state->base.crtc->dev;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008482 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008483 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008484 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008485 struct drm_connector_state *connector_state;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008486 struct intel_encoder *encoder;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008487 int num_connectors = 0, i;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008488 bool is_lvds = false;
8489
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008490 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008491 if (connector_state->crtc != crtc_state->base.crtc)
8492 continue;
8493
8494 encoder = to_intel_encoder(connector_state->best_encoder);
8495
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008496 switch (encoder->type) {
8497 case INTEL_OUTPUT_LVDS:
8498 is_lvds = true;
8499 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008500 default:
8501 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008502 }
8503 num_connectors++;
8504 }
8505
8506 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008507 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03008508 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008509 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07008510 }
8511
8512 return 120000;
8513}
8514
Daniel Vetter6ff93602013-04-19 11:24:36 +02008515static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03008516{
8517 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
8518 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8519 int pipe = intel_crtc->pipe;
8520 uint32_t val;
8521
Daniel Vetter78114072013-06-13 00:54:57 +02008522 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03008523
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008524 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03008525 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008526 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008527 break;
8528 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008529 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008530 break;
8531 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008532 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008533 break;
8534 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01008535 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03008536 break;
8537 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03008538 /* Case prevented by intel_choose_pipe_bpp_dither. */
8539 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03008540 }
8541
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008542 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03008543 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8544
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008545 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03008546 val |= PIPECONF_INTERLACED_ILK;
8547 else
8548 val |= PIPECONF_PROGRESSIVE;
8549
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008550 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008551 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02008552
Paulo Zanonic8203562012-09-12 10:06:29 -03008553 I915_WRITE(PIPECONF(pipe), val);
8554 POSTING_READ(PIPECONF(pipe));
8555}
8556
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008557/*
8558 * Set up the pipe CSC unit.
8559 *
8560 * Currently only full range RGB to limited range RGB conversion
8561 * is supported, but eventually this should handle various
8562 * RGB<->YCbCr scenarios as well.
8563 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01008564static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008565{
8566 struct drm_device *dev = crtc->dev;
8567 struct drm_i915_private *dev_priv = dev->dev_private;
8568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8569 int pipe = intel_crtc->pipe;
8570 uint16_t coeff = 0x7800; /* 1.0 */
8571
8572 /*
8573 * TODO: Check what kind of values actually come out of the pipe
8574 * with these coeff/postoff values and adjust to get the best
8575 * accuracy. Perhaps we even need to take the bpc value into
8576 * consideration.
8577 */
8578
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008579 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008580 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
8581
8582 /*
8583 * GY/GU and RY/RU should be the other way around according
8584 * to BSpec, but reality doesn't agree. Just set them up in
8585 * a way that results in the correct picture.
8586 */
8587 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
8588 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
8589
8590 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
8591 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
8592
8593 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
8594 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
8595
8596 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
8597 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
8598 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
8599
8600 if (INTEL_INFO(dev)->gen > 6) {
8601 uint16_t postoff = 0;
8602
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008603 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02008604 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008605
8606 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
8607 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
8608 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
8609
8610 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
8611 } else {
8612 uint32_t mode = CSC_MODE_YUV_TO_RGB;
8613
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008614 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02008615 mode |= CSC_BLACK_SCREEN_OFFSET;
8616
8617 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
8618 }
8619}
8620
Daniel Vetter6ff93602013-04-19 11:24:36 +02008621static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008622{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008623 struct drm_device *dev = crtc->dev;
8624 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008625 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008626 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008627 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008628 uint32_t val;
8629
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008630 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008631
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008632 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008633 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
8634
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008635 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008636 val |= PIPECONF_INTERLACED_ILK;
8637 else
8638 val |= PIPECONF_PROGRESSIVE;
8639
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008640 I915_WRITE(PIPECONF(cpu_transcoder), val);
8641 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02008642
8643 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
8644 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008645
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05308646 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008647 val = 0;
8648
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008649 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008650 case 18:
8651 val |= PIPEMISC_DITHER_6_BPC;
8652 break;
8653 case 24:
8654 val |= PIPEMISC_DITHER_8_BPC;
8655 break;
8656 case 30:
8657 val |= PIPEMISC_DITHER_10_BPC;
8658 break;
8659 case 36:
8660 val |= PIPEMISC_DITHER_12_BPC;
8661 break;
8662 default:
8663 /* Case prevented by pipe_config_set_bpp. */
8664 BUG();
8665 }
8666
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008667 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07008668 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
8669
8670 I915_WRITE(PIPEMISC(pipe), val);
8671 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03008672}
8673
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008674static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008675 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008676 intel_clock_t *clock,
8677 bool *has_reduced_clock,
8678 intel_clock_t *reduced_clock)
8679{
8680 struct drm_device *dev = crtc->dev;
8681 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008682 int refclk;
8683 const intel_limit_t *limit;
Daniel Vetterc329a4e2015-06-18 10:30:23 +02008684 bool ret;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008685
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008686 refclk = ironlake_get_refclk(crtc_state);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008687
8688 /*
8689 * Returns a set of divisors for the desired target clock with the given
8690 * refclk, or FALSE. The returned values represent the clock equation:
8691 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
8692 */
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +02008693 limit = intel_limit(crtc_state, refclk);
8694 ret = dev_priv->display.find_dpll(limit, crtc_state,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008695 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02008696 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008697 if (!ret)
8698 return false;
8699
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008700 return true;
8701}
8702
Paulo Zanonid4b19312012-11-29 11:29:32 -02008703int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
8704{
8705 /*
8706 * Account for spread spectrum to avoid
8707 * oversubscribing the link. Max center spread
8708 * is 2.5%; use 5% for safety's sake.
8709 */
8710 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02008711 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02008712}
8713
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008714static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02008715{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008716 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03008717}
8718
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008719static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008720 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008721 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008722 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008723{
8724 struct drm_crtc *crtc = &intel_crtc->base;
8725 struct drm_device *dev = crtc->dev;
8726 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008727 struct drm_atomic_state *state = crtc_state->base.state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008728 struct drm_connector *connector;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008729 struct drm_connector_state *connector_state;
8730 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008731 uint32_t dpll;
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008732 int factor, num_connectors = 0, i;
Daniel Vetter09ede542013-04-30 14:01:45 +02008733 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008734
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +03008735 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira55bb9992015-03-20 16:18:19 +02008736 if (connector_state->crtc != crtc_state->base.crtc)
8737 continue;
8738
8739 encoder = to_intel_encoder(connector_state->best_encoder);
8740
8741 switch (encoder->type) {
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008742 case INTEL_OUTPUT_LVDS:
8743 is_lvds = true;
8744 break;
8745 case INTEL_OUTPUT_SDVO:
8746 case INTEL_OUTPUT_HDMI:
8747 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008748 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02008749 default:
8750 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008751 }
8752
8753 num_connectors++;
8754 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008755
Chris Wilsonc1858122010-12-03 21:35:48 +00008756 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07008757 factor = 21;
8758 if (is_lvds) {
8759 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008760 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02008761 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07008762 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008763 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07008764 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00008765
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008766 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02008767 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00008768
Daniel Vetter9a7c7892013-04-04 22:20:34 +02008769 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
8770 *fp2 |= FP_CB_TUNE;
8771
Chris Wilson5eddb702010-09-11 13:48:45 +01008772 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08008773
Eric Anholta07d6782011-03-30 13:01:08 -07008774 if (is_lvds)
8775 dpll |= DPLLB_MODE_LVDS;
8776 else
8777 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008778
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008779 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02008780 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02008781
8782 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008783 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008784 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02008785 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08008786
Eric Anholta07d6782011-03-30 13:01:08 -07008787 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008788 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008789 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008790 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07008791
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008792 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07008793 case 5:
8794 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
8795 break;
8796 case 7:
8797 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
8798 break;
8799 case 10:
8800 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
8801 break;
8802 case 14:
8803 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
8804 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008805 }
8806
Daniel Vetterb4c09f32013-04-30 14:01:42 +02008807 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05008808 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08008809 else
8810 dpll |= PLL_REF_INPUT_DREFCLK;
8811
Daniel Vetter959e16d2013-06-05 13:34:21 +02008812 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03008813}
8814
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008815static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
8816 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08008817{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008818 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008819 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008820 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03008821 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01008822 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008823 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008824
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03008825 memset(&crtc_state->dpll_hw_state, 0,
8826 sizeof(crtc_state->dpll_hw_state));
8827
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03008828 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08008829
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008830 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
8831 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
8832
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008833 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03008834 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008835 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008836 DRM_ERROR("Couldn't find PLL settings for mode!\n");
8837 return -EINVAL;
8838 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01008839 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008840 if (!crtc_state->clock_set) {
8841 crtc_state->dpll.n = clock.n;
8842 crtc_state->dpll.m1 = clock.m1;
8843 crtc_state->dpll.m2 = clock.m2;
8844 crtc_state->dpll.p1 = clock.p1;
8845 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01008846 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008847
Paulo Zanoni5dc52982012-10-05 12:05:56 -03008848 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008849 if (crtc_state->has_pch_encoder) {
8850 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008851 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02008852 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008853
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008854 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02008855 &fp, &reduced_clock,
8856 has_reduced_clock ? &fp2 : NULL);
8857
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008858 crtc_state->dpll_hw_state.dpll = dpll;
8859 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008860 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008861 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008862 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008863 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02008864
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008865 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008866 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03008867 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008868 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07008869 return -EINVAL;
8870 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02008871 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008872
Rodrigo Viviab585de2015-03-24 12:40:09 -07008873 if (is_lvds && has_reduced_clock)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008874 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02008875 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008876 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02008877
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008878 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008879}
8880
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008881static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
8882 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02008883{
8884 struct drm_device *dev = crtc->base.dev;
8885 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008886 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02008887
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008888 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
8889 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
8890 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
8891 & ~TU_SIZE_MASK;
8892 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
8893 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
8894 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8895}
8896
8897static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
8898 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008899 struct intel_link_m_n *m_n,
8900 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008901{
8902 struct drm_device *dev = crtc->base.dev;
8903 struct drm_i915_private *dev_priv = dev->dev_private;
8904 enum pipe pipe = crtc->pipe;
8905
8906 if (INTEL_INFO(dev)->gen >= 5) {
8907 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
8908 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
8909 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
8910 & ~TU_SIZE_MASK;
8911 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
8912 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
8913 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008914 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
8915 * gen < 8) and if DRRS is supported (to make sure the
8916 * registers are not unnecessarily read).
8917 */
8918 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008919 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008920 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
8921 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
8922 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
8923 & ~TU_SIZE_MASK;
8924 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
8925 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
8926 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8927 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008928 } else {
8929 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
8930 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
8931 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
8932 & ~TU_SIZE_MASK;
8933 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
8934 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
8935 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
8936 }
8937}
8938
8939void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008940 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008941{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02008942 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008943 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
8944 else
8945 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008946 &pipe_config->dp_m_n,
8947 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008948}
8949
Daniel Vetter72419202013-04-04 13:28:53 +02008950static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008951 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02008952{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008953 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07008954 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02008955}
8956
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008957static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008958 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008959{
8960 struct drm_device *dev = crtc->base.dev;
8961 struct drm_i915_private *dev_priv = dev->dev_private;
Chandra Kondurua1b22782015-04-07 15:28:45 -07008962 struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
8963 uint32_t ps_ctrl = 0;
8964 int id = -1;
8965 int i;
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008966
Chandra Kondurua1b22782015-04-07 15:28:45 -07008967 /* find scaler attached to this pipe */
8968 for (i = 0; i < crtc->num_scalers; i++) {
8969 ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
8970 if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
8971 id = i;
8972 pipe_config->pch_pfit.enabled = true;
8973 pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
8974 pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
8975 break;
8976 }
8977 }
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008978
Chandra Kondurua1b22782015-04-07 15:28:45 -07008979 scaler_state->scaler_id = id;
8980 if (id >= 0) {
8981 scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
8982 } else {
8983 scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008984 }
8985}
8986
Damien Lespiau5724dbd2015-01-20 12:51:52 +00008987static void
8988skylake_get_initial_plane_config(struct intel_crtc *crtc,
8989 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008990{
8991 struct drm_device *dev = crtc->base.dev;
8992 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00008993 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008994 int pipe = crtc->pipe;
8995 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00008996 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008997 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00008998 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00008999
Damien Lespiaud9806c92015-01-21 14:07:19 +00009000 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009001 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009002 DRM_DEBUG_KMS("failed to alloc fb\n");
9003 return;
9004 }
9005
Damien Lespiau1b842c82015-01-21 13:50:54 +00009006 fb = &intel_fb->base;
9007
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009008 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00009009 if (!(val & PLANE_CTL_ENABLE))
9010 goto error;
9011
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009012 pixel_format = val & PLANE_CTL_FORMAT_MASK;
9013 fourcc = skl_format_to_fourcc(pixel_format,
9014 val & PLANE_CTL_ORDER_RGBX,
9015 val & PLANE_CTL_ALPHA_MASK);
9016 fb->pixel_format = fourcc;
9017 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
9018
Damien Lespiau40f46282015-02-27 11:15:21 +00009019 tiling = val & PLANE_CTL_TILED_MASK;
9020 switch (tiling) {
9021 case PLANE_CTL_TILED_LINEAR:
9022 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
9023 break;
9024 case PLANE_CTL_TILED_X:
9025 plane_config->tiling = I915_TILING_X;
9026 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9027 break;
9028 case PLANE_CTL_TILED_Y:
9029 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
9030 break;
9031 case PLANE_CTL_TILED_YF:
9032 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
9033 break;
9034 default:
9035 MISSING_CASE(tiling);
9036 goto error;
9037 }
9038
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009039 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
9040 plane_config->base = base;
9041
9042 offset = I915_READ(PLANE_OFFSET(pipe, 0));
9043
9044 val = I915_READ(PLANE_SIZE(pipe, 0));
9045 fb->height = ((val >> 16) & 0xfff) + 1;
9046 fb->width = ((val >> 0) & 0x1fff) + 1;
9047
9048 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00009049 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
9050 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009051 fb->pitches[0] = (val & 0x3ff) * stride_mult;
9052
9053 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009054 fb->pixel_format,
9055 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009056
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009057 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009058
9059 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9060 pipe_name(pipe), fb->width, fb->height,
9061 fb->bits_per_pixel, base, fb->pitches[0],
9062 plane_config->size);
9063
Damien Lespiau2d140302015-02-05 17:22:18 +00009064 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00009065 return;
9066
9067error:
9068 kfree(fb);
9069}
9070
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009071static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009072 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009073{
9074 struct drm_device *dev = crtc->base.dev;
9075 struct drm_i915_private *dev_priv = dev->dev_private;
9076 uint32_t tmp;
9077
9078 tmp = I915_READ(PF_CTL(crtc->pipe));
9079
9080 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009081 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009082 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
9083 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02009084
9085 /* We currently do not free assignements of panel fitters on
9086 * ivb/hsw (since we don't use the higher upscaling modes which
9087 * differentiates them) so just WARN about this case for now. */
9088 if (IS_GEN7(dev)) {
9089 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
9090 PF_PIPE_SEL_IVB(crtc->pipe));
9091 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009092 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009093}
9094
Damien Lespiau5724dbd2015-01-20 12:51:52 +00009095static void
9096ironlake_get_initial_plane_config(struct intel_crtc *crtc,
9097 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009098{
9099 struct drm_device *dev = crtc->base.dev;
9100 struct drm_i915_private *dev_priv = dev->dev_private;
9101 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009102 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009103 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00009104 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009105 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00009106 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009107
Damien Lespiau42a7b082015-02-05 19:35:13 +00009108 val = I915_READ(DSPCNTR(pipe));
9109 if (!(val & DISPLAY_PLANE_ENABLE))
9110 return;
9111
Damien Lespiaud9806c92015-01-21 14:07:19 +00009112 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00009113 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009114 DRM_DEBUG_KMS("failed to alloc fb\n");
9115 return;
9116 }
9117
Damien Lespiau1b842c82015-01-21 13:50:54 +00009118 fb = &intel_fb->base;
9119
Daniel Vetter18c52472015-02-10 17:16:09 +00009120 if (INTEL_INFO(dev)->gen >= 4) {
9121 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00009122 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00009123 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
9124 }
9125 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009126
9127 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00009128 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009129 fb->pixel_format = fourcc;
9130 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009131
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009132 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009133 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009134 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009135 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00009136 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009137 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009138 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00009139 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009140 }
9141 plane_config->base = base;
9142
9143 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009144 fb->width = ((val >> 16) & 0xfff) + 1;
9145 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009146
9147 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009148 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009149
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009150 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00009151 fb->pixel_format,
9152 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009153
Daniel Vetterf37b5c22015-02-10 23:12:27 +01009154 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009155
Damien Lespiau2844a922015-01-20 12:51:48 +00009156 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
9157 pipe_name(pipe), fb->width, fb->height,
9158 fb->bits_per_pixel, base, fb->pitches[0],
9159 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00009160
Damien Lespiau2d140302015-02-05 17:22:18 +00009161 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08009162}
9163
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009164static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009165 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009166{
9167 struct drm_device *dev = crtc->base.dev;
9168 struct drm_i915_private *dev_priv = dev->dev_private;
9169 uint32_t tmp;
9170
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009171 if (!intel_display_power_is_enabled(dev_priv,
9172 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03009173 return false;
9174
Daniel Vettere143a212013-07-04 12:01:15 +02009175 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009176 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02009177
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009178 tmp = I915_READ(PIPECONF(crtc->pipe));
9179 if (!(tmp & PIPECONF_ENABLE))
9180 return false;
9181
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009182 switch (tmp & PIPECONF_BPC_MASK) {
9183 case PIPECONF_6BPC:
9184 pipe_config->pipe_bpp = 18;
9185 break;
9186 case PIPECONF_8BPC:
9187 pipe_config->pipe_bpp = 24;
9188 break;
9189 case PIPECONF_10BPC:
9190 pipe_config->pipe_bpp = 30;
9191 break;
9192 case PIPECONF_12BPC:
9193 pipe_config->pipe_bpp = 36;
9194 break;
9195 default:
9196 break;
9197 }
9198
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02009199 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
9200 pipe_config->limited_color_range = true;
9201
Daniel Vetterab9412b2013-05-03 11:49:46 +02009202 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02009203 struct intel_shared_dpll *pll;
9204
Daniel Vetter88adfff2013-03-28 10:42:01 +01009205 pipe_config->has_pch_encoder = true;
9206
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009207 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
9208 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9209 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02009210
9211 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009212
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009213 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02009214 pipe_config->shared_dpll =
9215 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009216 } else {
9217 tmp = I915_READ(PCH_DPLL_SEL);
9218 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
9219 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
9220 else
9221 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
9222 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02009223
9224 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9225
9226 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9227 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009228
9229 tmp = pipe_config->dpll_hw_state.dpll;
9230 pipe_config->pixel_multiplier =
9231 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
9232 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009233
9234 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009235 } else {
9236 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009237 }
9238
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009239 intel_get_pipe_timings(crtc, pipe_config);
9240
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009241 ironlake_get_pfit_config(crtc, pipe_config);
9242
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009243 return true;
9244}
9245
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009246static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
9247{
9248 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009249 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009250
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009251 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05009252 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009253 pipe_name(crtc->pipe));
9254
Rob Clarke2c719b2014-12-15 13:56:32 -05009255 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
9256 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
9257 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
9258 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
9259 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
9260 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009261 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03009262 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05009263 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03009264 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009265 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009266 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009267 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009268 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05009269 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009270
Paulo Zanoni9926ada2014-04-01 19:39:47 -03009271 /*
9272 * In theory we can still leave IRQs enabled, as long as only the HPD
9273 * interrupts remain enabled. We used to check for that, but since it's
9274 * gen-specific and since we only disable LCPLL after we fully disable
9275 * the interrupts, the check below should be enough.
9276 */
Rob Clarke2c719b2014-12-15 13:56:32 -05009277 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009278}
9279
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009280static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
9281{
9282 struct drm_device *dev = dev_priv->dev;
9283
9284 if (IS_HASWELL(dev))
9285 return I915_READ(D_COMP_HSW);
9286 else
9287 return I915_READ(D_COMP_BDW);
9288}
9289
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009290static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
9291{
9292 struct drm_device *dev = dev_priv->dev;
9293
9294 if (IS_HASWELL(dev)) {
9295 mutex_lock(&dev_priv->rps.hw_lock);
9296 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
9297 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03009298 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009299 mutex_unlock(&dev_priv->rps.hw_lock);
9300 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009301 I915_WRITE(D_COMP_BDW, val);
9302 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009303 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009304}
9305
9306/*
9307 * This function implements pieces of two sequences from BSpec:
9308 * - Sequence for display software to disable LCPLL
9309 * - Sequence for display software to allow package C8+
9310 * The steps implemented here are just the steps that actually touch the LCPLL
9311 * register. Callers should take care of disabling all the display engine
9312 * functions, doing the mode unset, fixing interrupts, etc.
9313 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009314static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
9315 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009316{
9317 uint32_t val;
9318
9319 assert_can_disable_lcpll(dev_priv);
9320
9321 val = I915_READ(LCPLL_CTL);
9322
9323 if (switch_to_fclk) {
9324 val |= LCPLL_CD_SOURCE_FCLK;
9325 I915_WRITE(LCPLL_CTL, val);
9326
9327 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9328 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9329 DRM_ERROR("Switching to FCLK failed\n");
9330
9331 val = I915_READ(LCPLL_CTL);
9332 }
9333
9334 val |= LCPLL_PLL_DISABLE;
9335 I915_WRITE(LCPLL_CTL, val);
9336 POSTING_READ(LCPLL_CTL);
9337
9338 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
9339 DRM_ERROR("LCPLL still locked\n");
9340
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009341 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009342 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009343 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009344 ndelay(100);
9345
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009346 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
9347 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009348 DRM_ERROR("D_COMP RCOMP still in progress\n");
9349
9350 if (allow_power_down) {
9351 val = I915_READ(LCPLL_CTL);
9352 val |= LCPLL_POWER_DOWN_ALLOW;
9353 I915_WRITE(LCPLL_CTL, val);
9354 POSTING_READ(LCPLL_CTL);
9355 }
9356}
9357
9358/*
9359 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
9360 * source.
9361 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03009362static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009363{
9364 uint32_t val;
9365
9366 val = I915_READ(LCPLL_CTL);
9367
9368 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
9369 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
9370 return;
9371
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009372 /*
9373 * Make sure we're not on PC8 state before disabling PC8, otherwise
9374 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03009375 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02009376 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03009377
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009378 if (val & LCPLL_POWER_DOWN_ALLOW) {
9379 val &= ~LCPLL_POWER_DOWN_ALLOW;
9380 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02009381 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009382 }
9383
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03009384 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009385 val |= D_COMP_COMP_FORCE;
9386 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03009387 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009388
9389 val = I915_READ(LCPLL_CTL);
9390 val &= ~LCPLL_PLL_DISABLE;
9391 I915_WRITE(LCPLL_CTL, val);
9392
9393 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
9394 DRM_ERROR("LCPLL not locked yet\n");
9395
9396 if (val & LCPLL_CD_SOURCE_FCLK) {
9397 val = I915_READ(LCPLL_CTL);
9398 val &= ~LCPLL_CD_SOURCE_FCLK;
9399 I915_WRITE(LCPLL_CTL, val);
9400
9401 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9402 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9403 DRM_ERROR("Switching back to LCPLL failed\n");
9404 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03009405
Mika Kuoppala59bad942015-01-16 11:34:40 +02009406 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ville Syrjäläb6283052015-06-03 15:45:07 +03009407 intel_update_cdclk(dev_priv->dev);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03009408}
9409
Paulo Zanoni765dab672014-03-07 20:08:18 -03009410/*
9411 * Package states C8 and deeper are really deep PC states that can only be
9412 * reached when all the devices on the system allow it, so even if the graphics
9413 * device allows PC8+, it doesn't mean the system will actually get to these
9414 * states. Our driver only allows PC8+ when going into runtime PM.
9415 *
9416 * The requirements for PC8+ are that all the outputs are disabled, the power
9417 * well is disabled and most interrupts are disabled, and these are also
9418 * requirements for runtime PM. When these conditions are met, we manually do
9419 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
9420 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
9421 * hang the machine.
9422 *
9423 * When we really reach PC8 or deeper states (not just when we allow it) we lose
9424 * the state of some registers, so when we come back from PC8+ we need to
9425 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
9426 * need to take care of the registers kept by RC6. Notice that this happens even
9427 * if we don't put the device in PCI D3 state (which is what currently happens
9428 * because of the runtime PM support).
9429 *
9430 * For more, read "Display Sequences for Package C8" on the hardware
9431 * documentation.
9432 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009433void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009434{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009435 struct drm_device *dev = dev_priv->dev;
9436 uint32_t val;
9437
Paulo Zanonic67a4702013-08-19 13:18:09 -03009438 DRM_DEBUG_KMS("Enabling package C8+\n");
9439
Paulo Zanonic67a4702013-08-19 13:18:09 -03009440 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9441 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9442 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
9443 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9444 }
9445
9446 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009447 hsw_disable_lcpll(dev_priv, true, true);
9448}
9449
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03009450void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03009451{
9452 struct drm_device *dev = dev_priv->dev;
9453 uint32_t val;
9454
Paulo Zanonic67a4702013-08-19 13:18:09 -03009455 DRM_DEBUG_KMS("Disabling package C8+\n");
9456
9457 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009458 lpt_init_pch_refclk(dev);
9459
9460 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
9461 val = I915_READ(SOUTH_DSPCLK_GATE_D);
9462 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
9463 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
9464 }
9465
9466 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009467}
9468
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009469static void broxton_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309470{
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +03009471 struct drm_device *dev = old_state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009472 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309473
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009474 broxton_set_cdclk(dev, req_cdclk);
Vandana Kannanf8437dd12014-11-24 13:37:39 +05309475}
9476
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009477/* compute the max rate for new configuration */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009478static int ilk_max_pixel_rate(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009479{
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009480 struct intel_crtc *intel_crtc;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009481 struct intel_crtc_state *crtc_state;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009482 int max_pixel_rate = 0;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009483
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009484 for_each_intel_crtc(state->dev, intel_crtc) {
9485 int pixel_rate;
9486
9487 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
9488 if (IS_ERR(crtc_state))
9489 return PTR_ERR(crtc_state);
9490
9491 if (!crtc_state->base.enable)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009492 continue;
9493
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009494 pixel_rate = ilk_pipe_pixel_rate(crtc_state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009495
9496 /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009497 if (IS_BROADWELL(state->dev) && crtc_state->ips_enabled)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009498 pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
9499
9500 max_pixel_rate = max(max_pixel_rate, pixel_rate);
9501 }
9502
9503 return max_pixel_rate;
9504}
9505
9506static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
9507{
9508 struct drm_i915_private *dev_priv = dev->dev_private;
9509 uint32_t val, data;
9510 int ret;
9511
9512 if (WARN((I915_READ(LCPLL_CTL) &
9513 (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
9514 LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
9515 LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
9516 LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
9517 "trying to change cdclk frequency with cdclk not enabled\n"))
9518 return;
9519
9520 mutex_lock(&dev_priv->rps.hw_lock);
9521 ret = sandybridge_pcode_write(dev_priv,
9522 BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
9523 mutex_unlock(&dev_priv->rps.hw_lock);
9524 if (ret) {
9525 DRM_ERROR("failed to inform pcode about cdclk change\n");
9526 return;
9527 }
9528
9529 val = I915_READ(LCPLL_CTL);
9530 val |= LCPLL_CD_SOURCE_FCLK;
9531 I915_WRITE(LCPLL_CTL, val);
9532
9533 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
9534 LCPLL_CD_SOURCE_FCLK_DONE, 1))
9535 DRM_ERROR("Switching to FCLK failed\n");
9536
9537 val = I915_READ(LCPLL_CTL);
9538 val &= ~LCPLL_CLK_FREQ_MASK;
9539
9540 switch (cdclk) {
9541 case 450000:
9542 val |= LCPLL_CLK_FREQ_450;
9543 data = 0;
9544 break;
9545 case 540000:
9546 val |= LCPLL_CLK_FREQ_54O_BDW;
9547 data = 1;
9548 break;
9549 case 337500:
9550 val |= LCPLL_CLK_FREQ_337_5_BDW;
9551 data = 2;
9552 break;
9553 case 675000:
9554 val |= LCPLL_CLK_FREQ_675_BDW;
9555 data = 3;
9556 break;
9557 default:
9558 WARN(1, "invalid cdclk frequency\n");
9559 return;
9560 }
9561
9562 I915_WRITE(LCPLL_CTL, val);
9563
9564 val = I915_READ(LCPLL_CTL);
9565 val &= ~LCPLL_CD_SOURCE_FCLK;
9566 I915_WRITE(LCPLL_CTL, val);
9567
9568 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
9569 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
9570 DRM_ERROR("Switching back to LCPLL failed\n");
9571
9572 mutex_lock(&dev_priv->rps.hw_lock);
9573 sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
9574 mutex_unlock(&dev_priv->rps.hw_lock);
9575
9576 intel_update_cdclk(dev);
9577
9578 WARN(cdclk != dev_priv->cdclk_freq,
9579 "cdclk requested %d kHz but got %d kHz\n",
9580 cdclk, dev_priv->cdclk_freq);
9581}
9582
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009583static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009584{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009585 struct drm_i915_private *dev_priv = to_i915(state->dev);
9586 int max_pixclk = ilk_max_pixel_rate(state);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009587 int cdclk;
9588
9589 /*
9590 * FIXME should also account for plane ratio
9591 * once 64bpp pixel formats are supported.
9592 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009593 if (max_pixclk > 540000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009594 cdclk = 675000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009595 else if (max_pixclk > 450000)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009596 cdclk = 540000;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009597 else if (max_pixclk > 337500)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009598 cdclk = 450000;
9599 else
9600 cdclk = 337500;
9601
9602 /*
9603 * FIXME move the cdclk caclulation to
9604 * compute_config() so we can fail gracegully.
9605 */
9606 if (cdclk > dev_priv->max_cdclk_freq) {
9607 DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
9608 cdclk, dev_priv->max_cdclk_freq);
9609 cdclk = dev_priv->max_cdclk_freq;
9610 }
9611
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009612 to_intel_atomic_state(state)->cdclk = cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009613
9614 return 0;
9615}
9616
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009617static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009618{
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009619 struct drm_device *dev = old_state->dev;
9620 unsigned int req_cdclk = to_intel_atomic_state(old_state)->cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009621
Maarten Lankhorst27c329e2015-06-15 12:33:56 +02009622 broadwell_set_cdclk(dev, req_cdclk);
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03009623}
9624
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009625static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
9626 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03009627{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02009628 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009629 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03009630
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03009631 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02009632
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02009633 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009634}
9635
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309636static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
9637 enum port port,
9638 struct intel_crtc_state *pipe_config)
9639{
9640 switch (port) {
9641 case PORT_A:
9642 pipe_config->ddi_pll_sel = SKL_DPLL0;
9643 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9644 break;
9645 case PORT_B:
9646 pipe_config->ddi_pll_sel = SKL_DPLL1;
9647 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9648 break;
9649 case PORT_C:
9650 pipe_config->ddi_pll_sel = SKL_DPLL2;
9651 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9652 break;
9653 default:
9654 DRM_ERROR("Incorrect port type\n");
9655 }
9656}
9657
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009658static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
9659 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009660 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009661{
Damien Lespiau3148ade2014-11-21 16:14:56 +00009662 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009663
9664 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
9665 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
9666
9667 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00009668 case SKL_DPLL0:
9669 /*
9670 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
9671 * of the shared DPLL framework and thus needs to be read out
9672 * separately
9673 */
9674 dpll_ctl1 = I915_READ(DPLL_CTRL1);
9675 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
9676 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009677 case SKL_DPLL1:
9678 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
9679 break;
9680 case SKL_DPLL2:
9681 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
9682 break;
9683 case SKL_DPLL3:
9684 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
9685 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009686 }
9687}
9688
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009689static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
9690 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009691 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01009692{
9693 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
9694
9695 switch (pipe_config->ddi_pll_sel) {
9696 case PORT_CLK_SEL_WRPLL1:
9697 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
9698 break;
9699 case PORT_CLK_SEL_WRPLL2:
9700 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
9701 break;
9702 }
9703}
9704
Daniel Vetter26804af2014-06-25 22:01:55 +03009705static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009706 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03009707{
9708 struct drm_device *dev = crtc->base.dev;
9709 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009710 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03009711 enum port port;
9712 uint32_t tmp;
9713
9714 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
9715
9716 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
9717
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009718 if (IS_SKYLAKE(dev))
9719 skylake_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M3760b592014-08-22 09:49:11 +05309720 else if (IS_BROXTON(dev))
9721 bxt_get_ddi_pll(dev_priv, port, pipe_config);
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00009722 else
9723 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03009724
Daniel Vetterd452c5b2014-07-04 11:27:39 -03009725 if (pipe_config->shared_dpll >= 0) {
9726 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
9727
9728 WARN_ON(!pll->get_hw_state(dev_priv, pll,
9729 &pipe_config->dpll_hw_state));
9730 }
9731
Daniel Vetter26804af2014-06-25 22:01:55 +03009732 /*
9733 * Haswell has only FDI/PCH transcoder A. It is which is connected to
9734 * DDI E. So just check whether this pipe is wired to DDI E and whether
9735 * the PCH transcoder is on.
9736 */
Damien Lespiauca370452013-12-03 13:56:24 +00009737 if (INTEL_INFO(dev)->gen < 9 &&
9738 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03009739 pipe_config->has_pch_encoder = true;
9740
9741 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
9742 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
9743 FDI_DP_PORT_WIDTH_SHIFT) + 1;
9744
9745 ironlake_get_fdi_m_n_config(crtc, pipe_config);
9746 }
9747}
9748
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009749static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009750 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009751{
9752 struct drm_device *dev = crtc->base.dev;
9753 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009754 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009755 uint32_t tmp;
9756
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009757 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02009758 POWER_DOMAIN_PIPE(crtc->pipe)))
9759 return false;
9760
Daniel Vettere143a212013-07-04 12:01:15 +02009761 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009762 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
9763
Daniel Vettereccb1402013-05-22 00:50:22 +02009764 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
9765 if (tmp & TRANS_DDI_FUNC_ENABLE) {
9766 enum pipe trans_edp_pipe;
9767 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
9768 default:
9769 WARN(1, "unknown pipe linked to edp transcoder\n");
9770 case TRANS_DDI_EDP_INPUT_A_ONOFF:
9771 case TRANS_DDI_EDP_INPUT_A_ON:
9772 trans_edp_pipe = PIPE_A;
9773 break;
9774 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9775 trans_edp_pipe = PIPE_B;
9776 break;
9777 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9778 trans_edp_pipe = PIPE_C;
9779 break;
9780 }
9781
9782 if (trans_edp_pipe == crtc->pipe)
9783 pipe_config->cpu_transcoder = TRANSCODER_EDP;
9784 }
9785
Daniel Vetterf458ebb2014-09-30 10:56:39 +02009786 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02009787 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03009788 return false;
9789
Daniel Vettereccb1402013-05-22 00:50:22 +02009790 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009791 if (!(tmp & PIPECONF_ENABLE))
9792 return false;
9793
Daniel Vetter26804af2014-06-25 22:01:55 +03009794 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009795
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009796 intel_get_pipe_timings(crtc, pipe_config);
9797
Chandra Kondurua1b22782015-04-07 15:28:45 -07009798 if (INTEL_INFO(dev)->gen >= 9) {
9799 skl_init_scalers(dev, crtc, pipe_config);
9800 }
9801
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009802 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Chandra Konduruaf99ced2015-05-11 14:35:47 -07009803
9804 if (INTEL_INFO(dev)->gen >= 9) {
9805 pipe_config->scaler_state.scaler_id = -1;
9806 pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
9807 }
9808
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009809 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009810 if (INTEL_INFO(dev)->gen == 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009811 skylake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009812 else if (INTEL_INFO(dev)->gen < 9)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009813 ironlake_get_pfit_config(crtc, pipe_config);
Jesse Barnesff6d9f52015-01-21 17:19:54 -08009814 else
9815 MISSING_CASE(INTEL_INFO(dev)->gen);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00009816 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01009817
Jesse Barnese59150d2014-01-07 13:30:45 -08009818 if (IS_HASWELL(dev))
9819 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
9820 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009821
Clint Taylorebb69c92014-09-30 10:30:22 -07009822 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
9823 pipe_config->pixel_multiplier =
9824 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
9825 } else {
9826 pipe_config->pixel_multiplier = 1;
9827 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009828
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009829 return true;
9830}
9831
Chris Wilson560b85b2010-08-07 11:01:38 +01009832static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
9833{
9834 struct drm_device *dev = crtc->dev;
9835 struct drm_i915_private *dev_priv = dev->dev_private;
9836 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03009837 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01009838
Ville Syrjälädc41c152014-08-13 11:57:05 +03009839 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009840 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
9841 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03009842 unsigned int stride = roundup_pow_of_two(width) * 4;
9843
9844 switch (stride) {
9845 default:
9846 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
9847 width, stride);
9848 stride = 256;
9849 /* fallthrough */
9850 case 256:
9851 case 512:
9852 case 1024:
9853 case 2048:
9854 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009855 }
9856
Ville Syrjälädc41c152014-08-13 11:57:05 +03009857 cntl |= CURSOR_ENABLE |
9858 CURSOR_GAMMA_ENABLE |
9859 CURSOR_FORMAT_ARGB |
9860 CURSOR_STRIDE(stride);
9861
9862 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009863 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009864
Ville Syrjälädc41c152014-08-13 11:57:05 +03009865 if (intel_crtc->cursor_cntl != 0 &&
9866 (intel_crtc->cursor_base != base ||
9867 intel_crtc->cursor_size != size ||
9868 intel_crtc->cursor_cntl != cntl)) {
9869 /* On these chipsets we can only modify the base/size/stride
9870 * whilst the cursor is disabled.
9871 */
9872 I915_WRITE(_CURACNTR, 0);
9873 POSTING_READ(_CURACNTR);
9874 intel_crtc->cursor_cntl = 0;
9875 }
9876
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009877 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03009878 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009879 intel_crtc->cursor_base = base;
9880 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03009881
9882 if (intel_crtc->cursor_size != size) {
9883 I915_WRITE(CURSIZE, size);
9884 intel_crtc->cursor_size = size;
9885 }
9886
Chris Wilson4b0e3332014-05-30 16:35:26 +03009887 if (intel_crtc->cursor_cntl != cntl) {
9888 I915_WRITE(_CURACNTR, cntl);
9889 POSTING_READ(_CURACNTR);
9890 intel_crtc->cursor_cntl = cntl;
9891 }
Chris Wilson560b85b2010-08-07 11:01:38 +01009892}
9893
9894static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
9895{
9896 struct drm_device *dev = crtc->dev;
9897 struct drm_i915_private *dev_priv = dev->dev_private;
9898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9899 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03009900 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01009901
Chris Wilson4b0e3332014-05-30 16:35:26 +03009902 cntl = 0;
9903 if (base) {
9904 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08009905 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309906 case 64:
9907 cntl |= CURSOR_MODE_64_ARGB_AX;
9908 break;
9909 case 128:
9910 cntl |= CURSOR_MODE_128_ARGB_AX;
9911 break;
9912 case 256:
9913 cntl |= CURSOR_MODE_256_ARGB_AX;
9914 break;
9915 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08009916 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05309917 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01009918 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009919 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03009920
9921 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
9922 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01009923 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03009924
Matt Roper8e7d6882015-01-21 16:35:41 -08009925 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009926 cntl |= CURSOR_ROTATE_180;
9927
Chris Wilson4b0e3332014-05-30 16:35:26 +03009928 if (intel_crtc->cursor_cntl != cntl) {
9929 I915_WRITE(CURCNTR(pipe), cntl);
9930 POSTING_READ(CURCNTR(pipe));
9931 intel_crtc->cursor_cntl = cntl;
9932 }
9933
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009934 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009935 I915_WRITE(CURBASE(pipe), base);
9936 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03009937
9938 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07009939}
9940
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009941/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01009942static void intel_crtc_update_cursor(struct drm_crtc *crtc,
9943 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009944{
9945 struct drm_device *dev = crtc->dev;
9946 struct drm_i915_private *dev_priv = dev->dev_private;
9947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9948 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07009949 int x = crtc->cursor_x;
9950 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009951 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009952
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009953 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009954 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009955
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009956 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03009957 base = 0;
9958
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009959 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009960 base = 0;
9961
9962 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009963 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009964 base = 0;
9965
9966 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
9967 x = -x;
9968 }
9969 pos |= x << CURSOR_X_SHIFT;
9970
9971 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009972 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009973 base = 0;
9974
9975 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
9976 y = -y;
9977 }
9978 pos |= y << CURSOR_Y_SHIFT;
9979
Chris Wilson4b0e3332014-05-30 16:35:26 +03009980 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009981 return;
9982
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009983 I915_WRITE(CURPOS(pipe), pos);
9984
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009985 /* ILK+ do this automagically */
9986 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08009987 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08009988 base += (intel_crtc->base.cursor->state->crtc_h *
9989 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07009990 }
9991
Ville Syrjälä8ac54662014-08-12 19:39:54 +03009992 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03009993 i845_update_cursor(crtc, base);
9994 else
9995 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01009996}
9997
Ville Syrjälädc41c152014-08-13 11:57:05 +03009998static bool cursor_size_ok(struct drm_device *dev,
9999 uint32_t width, uint32_t height)
10000{
10001 if (width == 0 || height == 0)
10002 return false;
10003
10004 /*
10005 * 845g/865g are special in that they are only limited by
10006 * the width of their cursors, the height is arbitrary up to
10007 * the precision of the register. Everything else requires
10008 * square cursors, limited to a few power-of-two sizes.
10009 */
10010 if (IS_845G(dev) || IS_I865G(dev)) {
10011 if ((width & 63) != 0)
10012 return false;
10013
10014 if (width > (IS_845G(dev) ? 64 : 512))
10015 return false;
10016
10017 if (height > 1023)
10018 return false;
10019 } else {
10020 switch (width | height) {
10021 case 256:
10022 case 128:
10023 if (IS_GEN2(dev))
10024 return false;
10025 case 64:
10026 break;
10027 default:
10028 return false;
10029 }
10030 }
10031
10032 return true;
10033}
10034
Jesse Barnes79e53942008-11-07 14:24:08 -080010035static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +010010036 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -080010037{
James Simmons72034252010-08-03 01:33:19 +010010038 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -080010039 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080010040
James Simmons72034252010-08-03 01:33:19 +010010041 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010042 intel_crtc->lut_r[i] = red[i] >> 8;
10043 intel_crtc->lut_g[i] = green[i] >> 8;
10044 intel_crtc->lut_b[i] = blue[i] >> 8;
10045 }
10046
10047 intel_crtc_load_lut(crtc);
10048}
10049
Jesse Barnes79e53942008-11-07 14:24:08 -080010050/* VESA 640x480x72Hz mode to set on the pipe */
10051static struct drm_display_mode load_detect_mode = {
10052 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
10053 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
10054};
10055
Daniel Vettera8bb6812014-02-10 18:00:39 +010010056struct drm_framebuffer *
10057__intel_framebuffer_create(struct drm_device *dev,
10058 struct drm_mode_fb_cmd2 *mode_cmd,
10059 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +010010060{
10061 struct intel_framebuffer *intel_fb;
10062 int ret;
10063
10064 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
10065 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010066 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +010010067 return ERR_PTR(-ENOMEM);
10068 }
10069
10070 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010071 if (ret)
10072 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +010010073
10074 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010075err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +030010076 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010077 kfree(intel_fb);
10078
10079 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +010010080}
10081
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010082static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +010010083intel_framebuffer_create(struct drm_device *dev,
10084 struct drm_mode_fb_cmd2 *mode_cmd,
10085 struct drm_i915_gem_object *obj)
10086{
10087 struct drm_framebuffer *fb;
10088 int ret;
10089
10090 ret = i915_mutex_lock_interruptible(dev);
10091 if (ret)
10092 return ERR_PTR(ret);
10093 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
10094 mutex_unlock(&dev->struct_mutex);
10095
10096 return fb;
10097}
10098
Chris Wilsond2dff872011-04-19 08:36:26 +010010099static u32
10100intel_framebuffer_pitch_for_width(int width, int bpp)
10101{
10102 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
10103 return ALIGN(pitch, 64);
10104}
10105
10106static u32
10107intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
10108{
10109 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +020010110 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +010010111}
10112
10113static struct drm_framebuffer *
10114intel_framebuffer_create_for_mode(struct drm_device *dev,
10115 struct drm_display_mode *mode,
10116 int depth, int bpp)
10117{
10118 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +000010119 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +010010120
10121 obj = i915_gem_alloc_object(dev,
10122 intel_framebuffer_size_for_mode(mode, bpp));
10123 if (obj == NULL)
10124 return ERR_PTR(-ENOMEM);
10125
10126 mode_cmd.width = mode->hdisplay;
10127 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010128 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
10129 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +000010130 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +010010131
10132 return intel_framebuffer_create(dev, &mode_cmd, obj);
10133}
10134
10135static struct drm_framebuffer *
10136mode_fits_in_fbdev(struct drm_device *dev,
10137 struct drm_display_mode *mode)
10138{
Daniel Vetter4520f532013-10-09 09:18:51 +020010139#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +010010140 struct drm_i915_private *dev_priv = dev->dev_private;
10141 struct drm_i915_gem_object *obj;
10142 struct drm_framebuffer *fb;
10143
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010144 if (!dev_priv->fbdev)
10145 return NULL;
10146
10147 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +010010148 return NULL;
10149
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010150 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +010010151 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +010010152
Jesse Barnes8bcd4552014-02-07 12:10:38 -080010153 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010154 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
10155 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +010010156 return NULL;
10157
Ville Syrjälä01f2c772011-12-20 00:06:49 +020010158 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +010010159 return NULL;
10160
10161 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +020010162#else
10163 return NULL;
10164#endif
Chris Wilsond2dff872011-04-19 08:36:26 +010010165}
10166
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010167static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
10168 struct drm_crtc *crtc,
10169 struct drm_display_mode *mode,
10170 struct drm_framebuffer *fb,
10171 int x, int y)
10172{
10173 struct drm_plane_state *plane_state;
10174 int hdisplay, vdisplay;
10175 int ret;
10176
10177 plane_state = drm_atomic_get_plane_state(state, crtc->primary);
10178 if (IS_ERR(plane_state))
10179 return PTR_ERR(plane_state);
10180
10181 if (mode)
10182 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
10183 else
10184 hdisplay = vdisplay = 0;
10185
10186 ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
10187 if (ret)
10188 return ret;
10189 drm_atomic_set_fb_for_plane(plane_state, fb);
10190 plane_state->crtc_x = 0;
10191 plane_state->crtc_y = 0;
10192 plane_state->crtc_w = hdisplay;
10193 plane_state->crtc_h = vdisplay;
10194 plane_state->src_x = x << 16;
10195 plane_state->src_y = y << 16;
10196 plane_state->src_w = hdisplay << 16;
10197 plane_state->src_h = vdisplay << 16;
10198
10199 return 0;
10200}
10201
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010202bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +010010203 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -050010204 struct intel_load_detect_pipe *old,
10205 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010206{
10207 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010208 struct intel_encoder *intel_encoder =
10209 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -080010210 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010211 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010212 struct drm_crtc *crtc = NULL;
10213 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +020010214 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -050010215 struct drm_mode_config *config = &dev->mode_config;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010216 struct drm_atomic_state *state = NULL;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010217 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010218 struct intel_crtc_state *crtc_state;
Rob Clark51fd3712013-11-19 12:10:12 -050010219 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010220
Chris Wilsond2dff872011-04-19 08:36:26 +010010221 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010222 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010223 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010224
Rob Clark51fd3712013-11-19 12:10:12 -050010225retry:
10226 ret = drm_modeset_lock(&config->connection_mutex, ctx);
10227 if (ret)
10228 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020010229
Jesse Barnes79e53942008-11-07 14:24:08 -080010230 /*
10231 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +010010232 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010233 * - if the connector already has an assigned crtc, use it (but make
10234 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +010010235 *
Jesse Barnes79e53942008-11-07 14:24:08 -080010236 * - try to find the first unused crtc that can drive this connector,
10237 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -080010238 */
10239
10240 /* See if we already have a CRTC for this connector */
10241 if (encoder->crtc) {
10242 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +010010243
Rob Clark51fd3712013-11-19 12:10:12 -050010244 ret = drm_modeset_lock(&crtc->mutex, ctx);
10245 if (ret)
10246 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010247 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10248 if (ret)
10249 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +010010250
Daniel Vetter24218aa2012-08-12 19:27:11 +020010251 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010252 old->load_detect_temp = false;
10253
10254 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010255 if (connector->dpms != DRM_MODE_DPMS_ON)
10256 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +010010257
Chris Wilson71731882011-04-19 23:10:58 +010010258 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -080010259 }
10260
10261 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010262 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010263 i++;
10264 if (!(encoder->possible_crtcs & (1 << i)))
10265 continue;
Matt Roper83d65732015-02-25 13:12:16 -080010266 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +030010267 continue;
10268 /* This can occur when applying the pipe A quirk on resume. */
10269 if (to_intel_crtc(possible_crtc)->new_enabled)
10270 continue;
10271
10272 crtc = possible_crtc;
10273 break;
Jesse Barnes79e53942008-11-07 14:24:08 -080010274 }
10275
10276 /*
10277 * If we didn't find an unused CRTC, don't use any.
10278 */
10279 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +010010280 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -050010281 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -080010282 }
10283
Rob Clark51fd3712013-11-19 12:10:12 -050010284 ret = drm_modeset_lock(&crtc->mutex, ctx);
10285 if (ret)
10286 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +010010287 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
10288 if (ret)
10289 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +020010290 intel_encoder->new_crtc = to_intel_crtc(crtc);
10291 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010292
10293 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010294 intel_crtc->new_enabled = true;
Daniel Vetter24218aa2012-08-12 19:27:11 +020010295 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +010010296 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +010010297 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -080010298
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010299 state = drm_atomic_state_alloc(dev);
10300 if (!state)
10301 return false;
10302
10303 state->acquire_ctx = ctx;
10304
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010305 connector_state = drm_atomic_get_connector_state(state, connector);
10306 if (IS_ERR(connector_state)) {
10307 ret = PTR_ERR(connector_state);
10308 goto fail;
10309 }
10310
10311 connector_state->crtc = crtc;
10312 connector_state->best_encoder = &intel_encoder->base;
10313
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010314 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10315 if (IS_ERR(crtc_state)) {
10316 ret = PTR_ERR(crtc_state);
10317 goto fail;
10318 }
10319
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010320 crtc_state->base.active = crtc_state->base.enable = true;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010321
Chris Wilson64927112011-04-20 07:25:26 +010010322 if (!mode)
10323 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -080010324
Chris Wilsond2dff872011-04-19 08:36:26 +010010325 /* We need a framebuffer large enough to accommodate all accesses
10326 * that the plane may generate whilst we perform load detection.
10327 * We can not rely on the fbcon either being present (we get called
10328 * during its initialisation to detect all boot displays, or it may
10329 * not even exist) or that it is large enough to satisfy the
10330 * requested mode.
10331 */
Daniel Vetter94352cf2012-07-05 22:51:56 +020010332 fb = mode_fits_in_fbdev(dev, mode);
10333 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010334 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010335 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
10336 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +010010337 } else
10338 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +020010339 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +010010340 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010341 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010342 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010343
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010344 ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
10345 if (ret)
10346 goto fail;
10347
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030010348 drm_mode_copy(&crtc_state->base.mode, mode);
10349
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010350 if (intel_set_mode(state)) {
Chris Wilson64927112011-04-20 07:25:26 +010010351 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +010010352 if (old->release_fb)
10353 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010354 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080010355 }
Daniel Vetter9128b042015-03-03 17:31:21 +010010356 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +010010357
Jesse Barnes79e53942008-11-07 14:24:08 -080010358 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -070010359 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +010010360 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010361
10362 fail:
Matt Roper83d65732015-02-25 13:12:16 -080010363 intel_crtc->new_enabled = crtc->state->enable;
Rob Clark51fd3712013-11-19 12:10:12 -050010364fail_unlock:
Ander Conselvan de Oliveirae5d958e2015-04-21 17:12:57 +030010365 drm_atomic_state_free(state);
10366 state = NULL;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010367
Rob Clark51fd3712013-11-19 12:10:12 -050010368 if (ret == -EDEADLK) {
10369 drm_modeset_backoff(ctx);
10370 goto retry;
10371 }
10372
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010373 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010374}
10375
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010376void intel_release_load_detect_pipe(struct drm_connector *connector,
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020010377 struct intel_load_detect_pipe *old,
10378 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -080010379{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010380 struct drm_device *dev = connector->dev;
Daniel Vetterd2434ab2012-08-12 21:20:10 +020010381 struct intel_encoder *intel_encoder =
10382 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +010010383 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +010010384 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010386 struct drm_atomic_state *state;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010387 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010388 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010389 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010390
Chris Wilsond2dff872011-04-19 08:36:26 +010010391 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +030010392 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +030010393 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +010010394
Chris Wilson8261b192011-04-19 23:18:09 +010010395 if (old->load_detect_temp) {
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010396 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010397 if (!state)
10398 goto fail;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020010399
10400 state->acquire_ctx = ctx;
10401
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010402 connector_state = drm_atomic_get_connector_state(state, connector);
10403 if (IS_ERR(connector_state))
10404 goto fail;
10405
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010406 crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
10407 if (IS_ERR(crtc_state))
10408 goto fail;
10409
Daniel Vetterfc303102012-07-09 10:40:58 +020010410 to_intel_connector(connector)->new_encoder = NULL;
10411 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +020010412 intel_crtc->new_enabled = false;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010413
10414 connector_state->best_encoder = NULL;
10415 connector_state->crtc = NULL;
10416
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020010417 crtc_state->base.enable = crtc_state->base.active = false;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030010418
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030010419 ret = intel_modeset_setup_plane_state(state, crtc, NULL, NULL,
10420 0, 0);
10421 if (ret)
10422 goto fail;
10423
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020010424 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030010425 if (ret)
10426 goto fail;
Chris Wilsond2dff872011-04-19 08:36:26 +010010427
Daniel Vetter36206362012-12-10 20:42:17 +010010428 if (old->release_fb) {
10429 drm_framebuffer_unregister_private(old->release_fb);
10430 drm_framebuffer_unreference(old->release_fb);
10431 }
Chris Wilsond2dff872011-04-19 08:36:26 +010010432
Chris Wilson0622a532011-04-21 09:32:11 +010010433 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010434 }
10435
Eric Anholtc751ce42010-03-25 11:48:48 -070010436 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +020010437 if (old->dpms_mode != DRM_MODE_DPMS_ON)
10438 connector->funcs->dpms(connector, old->dpms_mode);
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020010439
10440 return;
10441fail:
10442 DRM_DEBUG_KMS("Couldn't release load detect pipe.\n");
10443 drm_atomic_state_free(state);
Jesse Barnes79e53942008-11-07 14:24:08 -080010444}
10445
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010446static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010447 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010448{
10449 struct drm_i915_private *dev_priv = dev->dev_private;
10450 u32 dpll = pipe_config->dpll_hw_state.dpll;
10451
10452 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +020010453 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010454 else if (HAS_PCH_SPLIT(dev))
10455 return 120000;
10456 else if (!IS_GEN2(dev))
10457 return 96000;
10458 else
10459 return 48000;
10460}
10461
Jesse Barnes79e53942008-11-07 14:24:08 -080010462/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010463static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010464 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -080010465{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010466 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080010467 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010468 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010469 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -080010470 u32 fp;
10471 intel_clock_t clock;
Imre Deakdccbea32015-06-22 23:35:51 +030010472 int port_clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010473 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -080010474
10475 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +030010476 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010477 else
Ville Syrjälä293623f2013-09-13 16:18:46 +030010478 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -080010479
10480 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010481 if (IS_PINEVIEW(dev)) {
10482 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
10483 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +080010484 } else {
10485 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
10486 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
10487 }
10488
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010489 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -050010490 if (IS_PINEVIEW(dev))
10491 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
10492 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +080010493 else
10494 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -080010495 DPLL_FPA01_P1_POST_DIV_SHIFT);
10496
10497 switch (dpll & DPLL_MODE_MASK) {
10498 case DPLLB_MODE_DAC_SERIAL:
10499 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
10500 5 : 10;
10501 break;
10502 case DPLLB_MODE_LVDS:
10503 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
10504 7 : 14;
10505 break;
10506 default:
Zhao Yakui28c97732009-10-09 11:39:41 +080010507 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -080010508 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010509 return;
Jesse Barnes79e53942008-11-07 14:24:08 -080010510 }
10511
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010512 if (IS_PINEVIEW(dev))
Imre Deakdccbea32015-06-22 23:35:51 +030010513 port_clock = pnv_calc_dpll_params(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +020010514 else
Imre Deakdccbea32015-06-22 23:35:51 +030010515 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010516 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +020010517 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010518 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -080010519
10520 if (is_lvds) {
10521 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
10522 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +020010523
10524 if (lvds & LVDS_CLKB_POWER_UP)
10525 clock.p2 = 7;
10526 else
10527 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -080010528 } else {
10529 if (dpll & PLL_P1_DIVIDE_BY_TWO)
10530 clock.p1 = 2;
10531 else {
10532 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
10533 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
10534 }
10535 if (dpll & PLL_P2_DIVIDE_BY_4)
10536 clock.p2 = 4;
10537 else
10538 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -080010539 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +030010540
Imre Deakdccbea32015-06-22 23:35:51 +030010541 port_clock = i9xx_calc_dpll_params(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080010542 }
10543
Ville Syrjälä18442d02013-09-13 16:00:08 +030010544 /*
10545 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +010010546 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +030010547 * encoder's get_config() function.
10548 */
Imre Deakdccbea32015-06-22 23:35:51 +030010549 pipe_config->port_clock = port_clock;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010550}
10551
Ville Syrjälä6878da02013-09-13 15:59:11 +030010552int intel_dotclock_calculate(int link_freq,
10553 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010554{
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010555 /*
10556 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010557 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010558 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010559 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010560 *
10561 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +030010562 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -080010563 */
10564
Ville Syrjälä6878da02013-09-13 15:59:11 +030010565 if (!m_n->link_n)
10566 return 0;
10567
10568 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
10569}
10570
Ville Syrjälä18442d02013-09-13 16:00:08 +030010571static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010572 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +030010573{
10574 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +030010575
10576 /* read out port_clock from the DPLL */
10577 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +030010578
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010579 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +030010580 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +010010581 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +030010582 * agree once we know their relationship in the encoder's
10583 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010584 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010585 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +030010586 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
10587 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -080010588}
10589
10590/** Returns the currently programmed mode of the given pipe. */
10591struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
10592 struct drm_crtc *crtc)
10593{
Jesse Barnes548f2452011-02-17 10:40:53 -080010594 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010595 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010596 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010597 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010598 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -020010599 int htot = I915_READ(HTOTAL(cpu_transcoder));
10600 int hsync = I915_READ(HSYNC(cpu_transcoder));
10601 int vtot = I915_READ(VTOTAL(cpu_transcoder));
10602 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +030010603 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -080010604
10605 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
10606 if (!mode)
10607 return NULL;
10608
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010609 /*
10610 * Construct a pipe_config sufficient for getting the clock info
10611 * back out of crtc_clock_get.
10612 *
10613 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
10614 * to use a real value here instead.
10615 */
Ville Syrjälä293623f2013-09-13 16:18:46 +030010616 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010617 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +030010618 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
10619 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
10620 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010621 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
10622
Ville Syrjälä773ae032013-09-23 17:48:20 +030010623 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -080010624 mode->hdisplay = (htot & 0xffff) + 1;
10625 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
10626 mode->hsync_start = (hsync & 0xffff) + 1;
10627 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
10628 mode->vdisplay = (vtot & 0xffff) + 1;
10629 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
10630 mode->vsync_start = (vsync & 0xffff) + 1;
10631 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
10632
10633 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -080010634
10635 return mode;
10636}
10637
Chris Wilsonf047e392012-07-21 12:31:41 +010010638void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -070010639{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010640 struct drm_i915_private *dev_priv = dev->dev_private;
10641
Chris Wilsonf62a0072014-02-21 17:55:39 +000010642 if (dev_priv->mm.busy)
10643 return;
10644
Paulo Zanoni43694d62014-03-07 20:08:08 -030010645 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -030010646 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +000010647 if (INTEL_INFO(dev)->gen >= 6)
10648 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +000010649 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +010010650}
10651
10652void intel_mark_idle(struct drm_device *dev)
10653{
Paulo Zanonic67a4702013-08-19 13:18:09 -030010654 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +000010655
Chris Wilsonf62a0072014-02-21 17:55:39 +000010656 if (!dev_priv->mm.busy)
10657 return;
10658
10659 dev_priv->mm.busy = false;
10660
Damien Lespiau3d13ef22014-02-07 19:12:47 +000010661 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +010010662 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -030010663
Paulo Zanoni43694d62014-03-07 20:08:08 -030010664 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +010010665}
10666
Jesse Barnes79e53942008-11-07 14:24:08 -080010667static void intel_crtc_destroy(struct drm_crtc *crtc)
10668{
10669 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010670 struct drm_device *dev = crtc->dev;
10671 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +020010672
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010673 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010674 work = intel_crtc->unpin_work;
10675 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010676 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010677
10678 if (work) {
10679 cancel_work_sync(&work->work);
10680 kfree(work);
10681 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010682
10683 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +020010684
Jesse Barnes79e53942008-11-07 14:24:08 -080010685 kfree(intel_crtc);
10686}
10687
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010688static void intel_unpin_work_fn(struct work_struct *__work)
10689{
10690 struct intel_unpin_work *work =
10691 container_of(__work, struct intel_unpin_work, work);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010692 struct intel_crtc *crtc = to_intel_crtc(work->crtc);
10693 struct drm_device *dev = crtc->base.dev;
Paulo Zanoni7733b492015-07-07 15:26:04 -030010694 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010695 struct drm_plane *primary = crtc->base.primary;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010696
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010697 mutex_lock(&dev->struct_mutex);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010698 intel_unpin_fb_obj(work->old_fb, primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +000010699 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +000010700
Paulo Zanoni7733b492015-07-07 15:26:04 -030010701 intel_fbc_update(dev_priv);
John Harrisonf06cc1b2014-11-24 18:49:37 +000010702
10703 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +000010704 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010705 mutex_unlock(&dev->struct_mutex);
10706
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010707 intel_frontbuffer_flip_complete(dev, to_intel_plane(primary)->frontbuffer_bit);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010708 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010709
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030010710 BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
10711 atomic_dec(&crtc->unpin_work_count);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010712
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010713 kfree(work);
10714}
10715
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010716static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +010010717 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010718{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010719 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10720 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010721 unsigned long flags;
10722
10723 /* Ignore early vblank irqs */
10724 if (intel_crtc == NULL)
10725 return;
10726
Daniel Vetterf3260382014-09-15 14:55:23 +020010727 /*
10728 * This is called both by irq handlers and the reset code (to complete
10729 * lost pageflips) so needs the full irqsave spinlocks.
10730 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010731 spin_lock_irqsave(&dev->event_lock, flags);
10732 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +000010733
10734 /* Ensure we don't miss a work->pending update ... */
10735 smp_rmb();
10736
10737 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010738 spin_unlock_irqrestore(&dev->event_lock, flags);
10739 return;
10740 }
10741
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010742 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +010010743
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010744 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010745}
10746
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010747void intel_finish_page_flip(struct drm_device *dev, int pipe)
10748{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010749 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010750 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
10751
Mario Kleiner49b14a52010-12-09 07:00:07 +010010752 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010753}
10754
10755void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
10756{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010757 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010758 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
10759
Mario Kleiner49b14a52010-12-09 07:00:07 +010010760 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -070010761}
10762
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010763/* Is 'a' after or equal to 'b'? */
10764static bool g4x_flip_count_after_eq(u32 a, u32 b)
10765{
10766 return !((a - b) & 0x80000000);
10767}
10768
10769static bool page_flip_finished(struct intel_crtc *crtc)
10770{
10771 struct drm_device *dev = crtc->base.dev;
10772 struct drm_i915_private *dev_priv = dev->dev_private;
10773
Ville Syrjäläbdfa7542014-05-27 21:33:09 +030010774 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
10775 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
10776 return true;
10777
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010778 /*
10779 * The relevant registers doen't exist on pre-ctg.
10780 * As the flip done interrupt doesn't trigger for mmio
10781 * flips on gmch platforms, a flip count check isn't
10782 * really needed there. But since ctg has the registers,
10783 * include it in the check anyway.
10784 */
10785 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
10786 return true;
10787
10788 /*
10789 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
10790 * used the same base address. In that case the mmio flip might
10791 * have completed, but the CS hasn't even executed the flip yet.
10792 *
10793 * A flip count check isn't enough as the CS might have updated
10794 * the base address just after start of vblank, but before we
10795 * managed to process the interrupt. This means we'd complete the
10796 * CS flip too soon.
10797 *
10798 * Combining both checks should get us a good enough result. It may
10799 * still happen that the CS flip has been executed, but has not
10800 * yet actually completed. But in case the base address is the same
10801 * anyway, we don't really care.
10802 */
10803 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
10804 crtc->unpin_work->gtt_offset &&
10805 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
10806 crtc->unpin_work->flip_count);
10807}
10808
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010809void intel_prepare_page_flip(struct drm_device *dev, int plane)
10810{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010811 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010812 struct intel_crtc *intel_crtc =
10813 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
10814 unsigned long flags;
10815
Daniel Vetterf3260382014-09-15 14:55:23 +020010816
10817 /*
10818 * This is called both by irq handlers and the reset code (to complete
10819 * lost pageflips) so needs the full irqsave spinlocks.
10820 *
10821 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +000010822 * generate a page-flip completion irq, i.e. every modeset
10823 * is also accompanied by a spurious intel_prepare_page_flip().
10824 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010825 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010826 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +000010827 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010828 spin_unlock_irqrestore(&dev->event_lock, flags);
10829}
10830
Robin Schroereba905b2014-05-18 02:24:50 +020010831static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +000010832{
10833 /* Ensure that the work item is consistent when activating it ... */
10834 smp_wmb();
10835 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
10836 /* and that it is marked active as soon as the irq could fire. */
10837 smp_wmb();
10838}
10839
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010840static int intel_gen2_queue_flip(struct drm_device *dev,
10841 struct drm_crtc *crtc,
10842 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010843 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010844 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010845 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010846{
John Harrison6258fbe2015-05-29 17:43:48 +010010847 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010849 u32 flip_mask;
10850 int ret;
10851
John Harrison5fb9de12015-05-29 17:44:07 +010010852 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010853 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010854 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010855
10856 /* Can't queue multiple flips, so wait for the previous
10857 * one to finish before executing the next.
10858 */
10859 if (intel_crtc->plane)
10860 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10861 else
10862 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010863 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10864 intel_ring_emit(ring, MI_NOOP);
10865 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10866 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10867 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010868 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010869 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +000010870
10871 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010872 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010873}
10874
10875static int intel_gen3_queue_flip(struct drm_device *dev,
10876 struct drm_crtc *crtc,
10877 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010878 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010879 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010880 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010881{
John Harrison6258fbe2015-05-29 17:43:48 +010010882 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010884 u32 flip_mask;
10885 int ret;
10886
John Harrison5fb9de12015-05-29 17:44:07 +010010887 ret = intel_ring_begin(req, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010888 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010889 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010890
10891 if (intel_crtc->plane)
10892 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
10893 else
10894 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010895 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
10896 intel_ring_emit(ring, MI_NOOP);
10897 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
10898 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10899 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010900 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +020010901 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010902
Chris Wilsone7d841c2012-12-03 11:36:30 +000010903 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010904 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010905}
10906
10907static int intel_gen4_queue_flip(struct drm_device *dev,
10908 struct drm_crtc *crtc,
10909 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010910 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010911 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010912 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010913{
John Harrison6258fbe2015-05-29 17:43:48 +010010914 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010915 struct drm_i915_private *dev_priv = dev->dev_private;
10916 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10917 uint32_t pf, pipesrc;
10918 int ret;
10919
John Harrison5fb9de12015-05-29 17:44:07 +010010920 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010921 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010922 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010923
10924 /* i965+ uses the linear or tiled offsets from the
10925 * Display Registers (which do not change across a page-flip)
10926 * so we need only reprogram the base address.
10927 */
Daniel Vetter6d90c952012-04-26 23:28:05 +020010928 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10929 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10930 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010931 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +020010932 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010933
10934 /* XXX Enabling the panel-fitter across page-flip is so far
10935 * untested on non-native modes, so ignore it for now.
10936 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
10937 */
10938 pf = 0;
10939 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010940 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010941
10942 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010943 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010944}
10945
10946static int intel_gen6_queue_flip(struct drm_device *dev,
10947 struct drm_crtc *crtc,
10948 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010949 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010950 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010951 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010952{
John Harrison6258fbe2015-05-29 17:43:48 +010010953 struct intel_engine_cs *ring = req->ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010954 struct drm_i915_private *dev_priv = dev->dev_private;
10955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
10956 uint32_t pf, pipesrc;
10957 int ret;
10958
John Harrison5fb9de12015-05-29 17:44:07 +010010959 ret = intel_ring_begin(req, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010960 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010961 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010962
Daniel Vetter6d90c952012-04-26 23:28:05 +020010963 intel_ring_emit(ring, MI_DISPLAY_FLIP |
10964 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
10965 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010966 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010967
Chris Wilson99d9acd2012-04-17 20:37:00 +010010968 /* Contrary to the suggestions in the documentation,
10969 * "Enable Panel Fitter" does not seem to be required when page
10970 * flipping with a non-native mode, and worse causes a normal
10971 * modeset to fail.
10972 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
10973 */
10974 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010975 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +020010976 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +000010977
10978 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010010979 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010980}
10981
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010982static int intel_gen7_queue_flip(struct drm_device *dev,
10983 struct drm_crtc *crtc,
10984 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070010985 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010010986 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070010987 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010988{
John Harrison6258fbe2015-05-29 17:43:48 +010010989 struct intel_engine_cs *ring = req->ring;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010990 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010991 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +010010992 int len, ret;
10993
Robin Schroereba905b2014-05-18 02:24:50 +020010994 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +020010995 case PLANE_A:
10996 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
10997 break;
10998 case PLANE_B:
10999 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
11000 break;
11001 case PLANE_C:
11002 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
11003 break;
11004 default:
11005 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011006 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011007 }
11008
Chris Wilsonffe74d72013-08-26 20:58:12 +010011009 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +010011010 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +010011011 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +010011012 /*
11013 * On Gen 8, SRM is now taking an extra dword to accommodate
11014 * 48bits addresses, and we need a NOOP for the batch size to
11015 * stay even.
11016 */
11017 if (IS_GEN8(dev))
11018 len += 2;
11019 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011020
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011021 /*
11022 * BSpec MI_DISPLAY_FLIP for IVB:
11023 * "The full packet must be contained within the same cache line."
11024 *
11025 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
11026 * cacheline, if we ever start emitting more commands before
11027 * the MI_DISPLAY_FLIP we may need to first emit everything else,
11028 * then do the cacheline alignment, and finally emit the
11029 * MI_DISPLAY_FLIP.
11030 */
John Harrisonbba09b12015-05-29 17:44:06 +010011031 ret = intel_ring_cacheline_align(req);
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011032 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011033 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +020011034
John Harrison5fb9de12015-05-29 17:44:07 +010011035 ret = intel_ring_begin(req, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011036 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011037 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011038
Chris Wilsonffe74d72013-08-26 20:58:12 +010011039 /* Unmask the flip-done completion message. Note that the bspec says that
11040 * we should do this for both the BCS and RCS, and that we must not unmask
11041 * more than one flip event at any time (or ensure that one flip message
11042 * can be sent by waiting for flip-done prior to queueing new flips).
11043 * Experimentation says that BCS works despite DERRMR masking all
11044 * flip-done completion events and that unmasking all planes at once
11045 * for the RCS also doesn't appear to drop events. Setting the DERRMR
11046 * to zero does lead to lockups within MI_DISPLAY_FLIP.
11047 */
11048 if (ring->id == RCS) {
11049 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
11050 intel_ring_emit(ring, DERRMR);
11051 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
11052 DERRMR_PIPEB_PRI_FLIP_DONE |
11053 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +010011054 if (IS_GEN8(dev))
11055 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
11056 MI_SRM_LRM_GLOBAL_GTT);
11057 else
11058 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
11059 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +010011060 intel_ring_emit(ring, DERRMR);
11061 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +010011062 if (IS_GEN8(dev)) {
11063 intel_ring_emit(ring, 0);
11064 intel_ring_emit(ring, MI_NOOP);
11065 }
Chris Wilsonffe74d72013-08-26 20:58:12 +010011066 }
11067
Daniel Vettercb05d8d2012-05-23 14:02:00 +020011068 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +020011069 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011070 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011071 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +000011072
11073 intel_mark_page_flip_active(intel_crtc);
Chris Wilson83d40922012-04-17 19:35:53 +010011074 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011075}
11076
Sourab Gupta84c33a62014-06-02 16:47:17 +053011077static bool use_mmio_flip(struct intel_engine_cs *ring,
11078 struct drm_i915_gem_object *obj)
11079{
11080 /*
11081 * This is not being used for older platforms, because
11082 * non-availability of flip done interrupt forces us to use
11083 * CS flips. Older platforms derive flip done using some clever
11084 * tricks involving the flip_pending status bits and vblank irqs.
11085 * So using MMIO flips there would disrupt this mechanism.
11086 */
11087
Chris Wilson8e09bf82014-07-08 10:40:30 +010011088 if (ring == NULL)
11089 return true;
11090
Sourab Gupta84c33a62014-06-02 16:47:17 +053011091 if (INTEL_INFO(ring->dev)->gen < 5)
11092 return false;
11093
11094 if (i915.use_mmio_flip < 0)
11095 return false;
11096 else if (i915.use_mmio_flip > 0)
11097 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +010011098 else if (i915.enable_execlists)
11099 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011100 else
Chris Wilsonb4716182015-04-27 13:41:17 +010011101 return ring != i915_gem_request_get_ring(obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011102}
11103
Damien Lespiauff944562014-11-20 14:58:16 +000011104static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
11105{
11106 struct drm_device *dev = intel_crtc->base.dev;
11107 struct drm_i915_private *dev_priv = dev->dev_private;
11108 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
Damien Lespiauff944562014-11-20 14:58:16 +000011109 const enum pipe pipe = intel_crtc->pipe;
11110 u32 ctl, stride;
11111
11112 ctl = I915_READ(PLANE_CTL(pipe, 0));
11113 ctl &= ~PLANE_CTL_TILED_MASK;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011114 switch (fb->modifier[0]) {
11115 case DRM_FORMAT_MOD_NONE:
11116 break;
11117 case I915_FORMAT_MOD_X_TILED:
Damien Lespiauff944562014-11-20 14:58:16 +000011118 ctl |= PLANE_CTL_TILED_X;
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011119 break;
11120 case I915_FORMAT_MOD_Y_TILED:
11121 ctl |= PLANE_CTL_TILED_Y;
11122 break;
11123 case I915_FORMAT_MOD_Yf_TILED:
11124 ctl |= PLANE_CTL_TILED_YF;
11125 break;
11126 default:
11127 MISSING_CASE(fb->modifier[0]);
11128 }
Damien Lespiauff944562014-11-20 14:58:16 +000011129
11130 /*
11131 * The stride is either expressed as a multiple of 64 bytes chunks for
11132 * linear buffers or in number of tiles for tiled buffers.
11133 */
Tvrtko Ursulin2ebef632015-04-20 16:22:48 +010011134 stride = fb->pitches[0] /
11135 intel_fb_stride_alignment(dev, fb->modifier[0],
11136 fb->pixel_format);
Damien Lespiauff944562014-11-20 14:58:16 +000011137
11138 /*
11139 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
11140 * PLANE_SURF updates, the update is then guaranteed to be atomic.
11141 */
11142 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
11143 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
11144
11145 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
11146 POSTING_READ(PLANE_SURF(pipe, 0));
11147}
11148
11149static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011150{
11151 struct drm_device *dev = intel_crtc->base.dev;
11152 struct drm_i915_private *dev_priv = dev->dev_private;
11153 struct intel_framebuffer *intel_fb =
11154 to_intel_framebuffer(intel_crtc->base.primary->fb);
11155 struct drm_i915_gem_object *obj = intel_fb->obj;
11156 u32 dspcntr;
11157 u32 reg;
11158
Sourab Gupta84c33a62014-06-02 16:47:17 +053011159 reg = DSPCNTR(intel_crtc->plane);
11160 dspcntr = I915_READ(reg);
11161
Damien Lespiauc5d97472014-10-25 00:11:11 +010011162 if (obj->tiling_mode != I915_TILING_NONE)
11163 dspcntr |= DISPPLANE_TILED;
11164 else
11165 dspcntr &= ~DISPPLANE_TILED;
11166
Sourab Gupta84c33a62014-06-02 16:47:17 +053011167 I915_WRITE(reg, dspcntr);
11168
11169 I915_WRITE(DSPSURF(intel_crtc->plane),
11170 intel_crtc->unpin_work->gtt_offset);
11171 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011172
Damien Lespiauff944562014-11-20 14:58:16 +000011173}
11174
11175/*
11176 * XXX: This is the temporary way to update the plane registers until we get
11177 * around to using the usual plane update functions for MMIO flips
11178 */
11179static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
11180{
11181 struct drm_device *dev = intel_crtc->base.dev;
11182 bool atomic_update;
11183 u32 start_vbl_count;
11184
11185 intel_mark_page_flip_active(intel_crtc);
11186
11187 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
11188
11189 if (INTEL_INFO(dev)->gen >= 9)
11190 skl_do_mmio_flip(intel_crtc);
11191 else
11192 /* use_mmio_flip() retricts MMIO flips to ilk+ */
11193 ilk_do_mmio_flip(intel_crtc);
11194
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011195 if (atomic_update)
11196 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011197}
11198
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020011199static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +053011200{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011201 struct intel_mmio_flip *mmio_flip =
11202 container_of(work, struct intel_mmio_flip, work);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011203
Daniel Vettereed29a52015-05-21 14:21:25 +020011204 if (mmio_flip->req)
11205 WARN_ON(__i915_wait_request(mmio_flip->req,
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011206 mmio_flip->crtc->reset_counter,
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011207 false, NULL,
11208 &mmio_flip->i915->rps.mmioflips));
Sourab Gupta84c33a62014-06-02 16:47:17 +053011209
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011210 intel_do_mmio_flip(mmio_flip->crtc);
11211
Daniel Vettereed29a52015-05-21 14:21:25 +020011212 i915_gem_request_unreference__unlocked(mmio_flip->req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011213 kfree(mmio_flip);
Sourab Gupta84c33a62014-06-02 16:47:17 +053011214}
11215
11216static int intel_queue_mmio_flip(struct drm_device *dev,
11217 struct drm_crtc *crtc,
11218 struct drm_framebuffer *fb,
11219 struct drm_i915_gem_object *obj,
11220 struct intel_engine_cs *ring,
11221 uint32_t flags)
11222{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011223 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011224
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011225 mmio_flip = kmalloc(sizeof(*mmio_flip), GFP_KERNEL);
11226 if (mmio_flip == NULL)
11227 return -ENOMEM;
Sourab Gupta84c33a62014-06-02 16:47:17 +053011228
Chris Wilsonbcafc4e2015-04-27 13:41:21 +010011229 mmio_flip->i915 = to_i915(dev);
Daniel Vettereed29a52015-05-21 14:21:25 +020011230 mmio_flip->req = i915_gem_request_reference(obj->last_write_req);
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +010011231 mmio_flip->crtc = to_intel_crtc(crtc);
11232
11233 INIT_WORK(&mmio_flip->work, intel_mmio_flip_work_func);
11234 schedule_work(&mmio_flip->work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +020011235
Sourab Gupta84c33a62014-06-02 16:47:17 +053011236 return 0;
11237}
11238
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011239static int intel_default_queue_flip(struct drm_device *dev,
11240 struct drm_crtc *crtc,
11241 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011242 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +010011243 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -070011244 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011245{
11246 return -ENODEV;
11247}
11248
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011249static bool __intel_pageflip_stall_check(struct drm_device *dev,
11250 struct drm_crtc *crtc)
11251{
11252 struct drm_i915_private *dev_priv = dev->dev_private;
11253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11254 struct intel_unpin_work *work = intel_crtc->unpin_work;
11255 u32 addr;
11256
11257 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
11258 return true;
11259
11260 if (!work->enable_stall_check)
11261 return false;
11262
11263 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +010011264 if (work->flip_queued_req &&
11265 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011266 return false;
11267
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011268 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011269 }
11270
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011271 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011272 return false;
11273
11274 /* Potential stall - if we see that the flip has happened,
11275 * assume a missed interrupt. */
11276 if (INTEL_INFO(dev)->gen >= 4)
11277 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
11278 else
11279 addr = I915_READ(DSPADDR(intel_crtc->plane));
11280
11281 /* There is a potential issue here with a false positive after a flip
11282 * to the same address. We could address this by checking for a
11283 * non-incrementing frame counter.
11284 */
11285 return addr == work->gtt_offset;
11286}
11287
11288void intel_check_page_flip(struct drm_device *dev, int pipe)
11289{
11290 struct drm_i915_private *dev_priv = dev->dev_private;
11291 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
11292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011293 struct intel_unpin_work *work;
Daniel Vetterf3260382014-09-15 14:55:23 +020011294
Dave Gordon6c51d462015-03-06 15:34:26 +000011295 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011296
11297 if (crtc == NULL)
11298 return;
11299
Daniel Vetterf3260382014-09-15 14:55:23 +020011300 spin_lock(&dev->event_lock);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011301 work = intel_crtc->unpin_work;
11302 if (work != NULL && __intel_pageflip_stall_check(dev, crtc)) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011303 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Chris Wilson6ad790c2015-04-07 16:20:31 +010011304 work->flip_queued_vblank, drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011305 page_flip_completed(intel_crtc);
Chris Wilson6ad790c2015-04-07 16:20:31 +010011306 work = NULL;
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011307 }
Chris Wilson6ad790c2015-04-07 16:20:31 +010011308 if (work != NULL &&
11309 drm_vblank_count(dev, pipe) - work->flip_queued_vblank > 1)
11310 intel_queue_rps_boost_for_request(dev, work->flip_queued_req);
Daniel Vetterf3260382014-09-15 14:55:23 +020011311 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011312}
11313
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011314static int intel_crtc_page_flip(struct drm_crtc *crtc,
11315 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -070011316 struct drm_pending_vblank_event *event,
11317 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011318{
11319 struct drm_device *dev = crtc->dev;
11320 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -070011321 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011322 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011324 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +020011325 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011326 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +010011327 struct intel_engine_cs *ring;
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011328 bool mmio_flip;
John Harrison91af1272015-06-18 13:14:56 +010011329 struct drm_i915_gem_request *request = NULL;
Chris Wilson52e68632010-08-08 10:15:59 +010011330 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011331
Matt Roper2ff8fde2014-07-08 07:50:07 -070011332 /*
11333 * drm_mode_page_flip_ioctl() should already catch this, but double
11334 * check to be safe. In the future we may enable pageflipping from
11335 * a disabled primary plane.
11336 */
11337 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
11338 return -EBUSY;
11339
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011340 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -070011341 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011342 return -EINVAL;
11343
11344 /*
11345 * TILEOFF/LINOFF registers can't be changed via MI display flips.
11346 * Note that pitch changes could also affect these register.
11347 */
11348 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -070011349 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
11350 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +030011351 return -EINVAL;
11352
Chris Wilsonf900db42014-02-20 09:26:13 +000011353 if (i915_terminally_wedged(&dev_priv->gpu_error))
11354 goto out_hang;
11355
Daniel Vetterb14c5672013-09-19 12:18:32 +020011356 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011357 if (work == NULL)
11358 return -ENOMEM;
11359
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011360 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011361 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011362 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011363 INIT_WORK(&work->work, intel_unpin_work_fn);
11364
Daniel Vetter87b6b102014-05-15 15:33:46 +020011365 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011366 if (ret)
11367 goto free_work;
11368
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011369 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011370 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011371 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011372 /* Before declaring the flip queue wedged, check if
11373 * the hardware completed the operation behind our backs.
11374 */
11375 if (__intel_pageflip_stall_check(dev, crtc)) {
11376 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
11377 page_flip_completed(intel_crtc);
11378 } else {
11379 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011380 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +010011381
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011382 drm_crtc_vblank_put(crtc);
11383 kfree(work);
11384 return -EBUSY;
11385 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011386 }
11387 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011388 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011389
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011390 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
11391 flush_workqueue(dev_priv->wq);
11392
Jesse Barnes75dfca82010-02-10 15:09:44 -080011393 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011394 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011395 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011396
Matt Roperf4510a22014-04-01 15:22:40 -070011397 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011398 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080011399
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011400 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011401
Chris Wilson89ed88b2015-02-16 14:31:49 +000011402 ret = i915_mutex_lock_interruptible(dev);
11403 if (ret)
11404 goto cleanup;
11405
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011406 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020011407 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010011408
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011409 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020011410 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030011411
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011412 if (IS_VALLEYVIEW(dev)) {
11413 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011414 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010011415 /* vlv: DISPLAY_FLIP fails to change tiling */
11416 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000011417 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010011418 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011419 } else if (INTEL_INFO(dev)->gen >= 7) {
Chris Wilsonb4716182015-04-27 13:41:17 +010011420 ring = i915_gem_request_get_ring(obj->last_write_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011421 if (ring == NULL || ring->id != RCS)
11422 ring = &dev_priv->ring[BCS];
11423 } else {
11424 ring = &dev_priv->ring[RCS];
11425 }
11426
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011427 mmio_flip = use_mmio_flip(ring, obj);
11428
11429 /* When using CS flips, we want to emit semaphores between rings.
11430 * However, when using mmio flips we will create a task to do the
11431 * synchronisation, so all we want here is to pin the framebuffer
11432 * into the display plane and skip any waits.
11433 */
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011434 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011435 crtc->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010011436 mmio_flip ? i915_gem_request_get_ring(obj->last_write_req) : ring, &request);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011437 if (ret)
11438 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011439
Tvrtko Ursulin121920f2015-03-23 11:10:37 +000011440 work->gtt_offset = intel_plane_obj_offset(to_intel_plane(primary), obj)
11441 + intel_crtc->dspaddr_offset;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011442
Chris Wilsoncf5d8a42015-04-07 16:20:26 +010011443 if (mmio_flip) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053011444 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
11445 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011446 if (ret)
11447 goto cleanup_unpin;
11448
John Harrisonf06cc1b2014-11-24 18:49:37 +000011449 i915_gem_request_assign(&work->flip_queued_req,
11450 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011451 } else {
John Harrison6258fbe2015-05-29 17:43:48 +010011452 if (!request) {
11453 ret = i915_gem_request_alloc(ring, ring->default_context, &request);
11454 if (ret)
11455 goto cleanup_unpin;
11456 }
11457
11458 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011459 page_flip_flags);
11460 if (ret)
11461 goto cleanup_unpin;
11462
John Harrison6258fbe2015-05-29 17:43:48 +010011463 i915_gem_request_assign(&work->flip_queued_req, request);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011464 }
11465
John Harrison91af1272015-06-18 13:14:56 +010011466 if (request)
John Harrison75289872015-05-29 17:43:49 +010011467 i915_add_request_no_flush(request);
John Harrison91af1272015-06-18 13:14:56 +010011468
Daniel Vetter1e3feef2015-02-13 21:03:45 +010011469 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010011470 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011471
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000011472 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011473 to_intel_plane(primary)->frontbuffer_bit);
Paulo Zanonic80ac852015-07-02 19:25:13 -030011474 mutex_unlock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +020011475
Paulo Zanoni7733b492015-07-07 15:26:04 -030011476 intel_fbc_disable(dev_priv);
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011477 intel_frontbuffer_flip_prepare(dev,
11478 to_intel_plane(primary)->frontbuffer_bit);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011479
Jesse Barnese5510fa2010-07-01 16:48:37 -070011480 trace_i915_flip_request(intel_crtc->plane, obj);
11481
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011482 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010011483
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030011484cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000011485 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011486cleanup_pending:
John Harrison91af1272015-06-18 13:14:56 +010011487 if (request)
11488 i915_gem_request_cancel(request);
Chris Wilsonb4a98e52012-11-01 09:26:26 +000011489 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000011490 mutex_unlock(&dev->struct_mutex);
11491cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070011492 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080011493 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010011494
Chris Wilson89ed88b2015-02-16 14:31:49 +000011495 drm_gem_object_unreference_unlocked(&obj->base);
11496 drm_framebuffer_unreference(work->old_fb);
11497
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011498 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011499 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011500 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010011501
Daniel Vetter87b6b102014-05-15 15:33:46 +020011502 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070011503free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010011504 kfree(work);
11505
Chris Wilsonf900db42014-02-20 09:26:13 +000011506 if (ret == -EIO) {
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011507 struct drm_atomic_state *state;
11508 struct drm_plane_state *plane_state;
11509
Chris Wilsonf900db42014-02-20 09:26:13 +000011510out_hang:
Maarten Lankhorst02e0efb2015-06-12 11:15:40 +020011511 state = drm_atomic_state_alloc(dev);
11512 if (!state)
11513 return -ENOMEM;
11514 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
11515
11516retry:
11517 plane_state = drm_atomic_get_plane_state(state, primary);
11518 ret = PTR_ERR_OR_ZERO(plane_state);
11519 if (!ret) {
11520 drm_atomic_set_fb_for_plane(plane_state, fb);
11521
11522 ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
11523 if (!ret)
11524 ret = drm_atomic_commit(state);
11525 }
11526
11527 if (ret == -EDEADLK) {
11528 drm_modeset_backoff(state->acquire_ctx);
11529 drm_atomic_state_clear(state);
11530 goto retry;
11531 }
11532
11533 if (ret)
11534 drm_atomic_state_free(state);
11535
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011536 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011537 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020011538 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020011539 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010011540 }
Chris Wilsonf900db42014-02-20 09:26:13 +000011541 }
Chris Wilson96b099f2010-06-07 14:03:04 +010011542 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050011543}
11544
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011545
11546/**
11547 * intel_wm_need_update - Check whether watermarks need updating
11548 * @plane: drm plane
11549 * @state: new plane state
11550 *
11551 * Check current plane state versus the new one to determine whether
11552 * watermarks need to be recalculated.
11553 *
11554 * Returns true or false.
11555 */
11556static bool intel_wm_need_update(struct drm_plane *plane,
11557 struct drm_plane_state *state)
11558{
11559 /* Update watermarks on tiling changes. */
11560 if (!plane->state->fb || !state->fb ||
11561 plane->state->fb->modifier[0] != state->fb->modifier[0] ||
11562 plane->state->rotation != state->rotation)
11563 return true;
11564
11565 if (plane->state->crtc_w != state->crtc_w)
11566 return true;
11567
11568 return false;
11569}
11570
11571int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
11572 struct drm_plane_state *plane_state)
11573{
11574 struct drm_crtc *crtc = crtc_state->crtc;
11575 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11576 struct drm_plane *plane = plane_state->plane;
11577 struct drm_device *dev = crtc->dev;
11578 struct drm_i915_private *dev_priv = dev->dev_private;
11579 struct intel_plane_state *old_plane_state =
11580 to_intel_plane_state(plane->state);
11581 int idx = intel_crtc->base.base.id, ret;
11582 int i = drm_plane_index(plane);
11583 bool mode_changed = needs_modeset(crtc_state);
11584 bool was_crtc_enabled = crtc->state->active;
11585 bool is_crtc_enabled = crtc_state->active;
11586
11587 bool turn_off, turn_on, visible, was_visible;
11588 struct drm_framebuffer *fb = plane_state->fb;
11589
11590 if (crtc_state && INTEL_INFO(dev)->gen >= 9 &&
11591 plane->type != DRM_PLANE_TYPE_CURSOR) {
11592 ret = skl_update_scaler_plane(
11593 to_intel_crtc_state(crtc_state),
11594 to_intel_plane_state(plane_state));
11595 if (ret)
11596 return ret;
11597 }
11598
11599 /*
11600 * Disabling a plane is always okay; we just need to update
11601 * fb tracking in a special way since cleanup_fb() won't
11602 * get called by the plane helpers.
11603 */
11604 if (old_plane_state->base.fb && !fb)
11605 intel_crtc->atomic.disabled_planes |= 1 << i;
11606
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011607 was_visible = old_plane_state->visible;
11608 visible = to_intel_plane_state(plane_state)->visible;
11609
11610 if (!was_crtc_enabled && WARN_ON(was_visible))
11611 was_visible = false;
11612
11613 if (!is_crtc_enabled && WARN_ON(visible))
11614 visible = false;
11615
11616 if (!was_visible && !visible)
11617 return 0;
11618
11619 turn_off = was_visible && (!visible || mode_changed);
11620 turn_on = visible && (!was_visible || mode_changed);
11621
11622 DRM_DEBUG_ATOMIC("[CRTC:%i] has [PLANE:%i] with fb %i\n", idx,
11623 plane->base.id, fb ? fb->base.id : -1);
11624
11625 DRM_DEBUG_ATOMIC("[PLANE:%i] visible %i -> %i, off %i, on %i, ms %i\n",
11626 plane->base.id, was_visible, visible,
11627 turn_off, turn_on, mode_changed);
11628
Ville Syrjälä852eb002015-06-24 22:00:07 +030011629 if (turn_on) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011630 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011631 /* must disable cxsr around plane enable/disable */
11632 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11633 intel_crtc->atomic.disable_cxsr = true;
11634 /* to potentially re-enable cxsr */
11635 intel_crtc->atomic.wait_vblank = true;
11636 intel_crtc->atomic.update_wm_post = true;
11637 }
11638 } else if (turn_off) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011639 intel_crtc->atomic.update_wm_post = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011640 /* must disable cxsr around plane enable/disable */
11641 if (plane->type != DRM_PLANE_TYPE_CURSOR) {
11642 if (is_crtc_enabled)
11643 intel_crtc->atomic.wait_vblank = true;
11644 intel_crtc->atomic.disable_cxsr = true;
11645 }
11646 } else if (intel_wm_need_update(plane, plane_state)) {
Ville Syrjäläf015c552015-06-24 22:00:02 +030011647 intel_crtc->atomic.update_wm_pre = true;
Ville Syrjälä852eb002015-06-24 22:00:07 +030011648 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011649
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030011650 if (visible)
11651 intel_crtc->atomic.fb_bits |=
11652 to_intel_plane(plane)->frontbuffer_bit;
11653
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011654 switch (plane->type) {
11655 case DRM_PLANE_TYPE_PRIMARY:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011656 intel_crtc->atomic.wait_for_flips = true;
11657 intel_crtc->atomic.pre_disable_primary = turn_off;
11658 intel_crtc->atomic.post_enable_primary = turn_on;
11659
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011660 if (turn_off) {
11661 /*
11662 * FIXME: Actually if we will still have any other
11663 * plane enabled on the pipe we could let IPS enabled
11664 * still, but for now lets consider that when we make
11665 * primary invisible by setting DSPCNTR to 0 on
11666 * update_primary_plane function IPS needs to be
11667 * disable.
11668 */
11669 intel_crtc->atomic.disable_ips = true;
11670
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011671 intel_crtc->atomic.disable_fbc = true;
Rodrigo Vivi066cf552015-06-26 13:55:54 -070011672 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011673
11674 /*
11675 * FBC does not work on some platforms for rotated
11676 * planes, so disable it when rotation is not 0 and
11677 * update it when rotation is set back to 0.
11678 *
11679 * FIXME: This is redundant with the fbc update done in
11680 * the primary plane enable function except that that
11681 * one is done too late. We eventually need to unify
11682 * this.
11683 */
11684
11685 if (visible &&
11686 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11687 dev_priv->fbc.crtc == intel_crtc &&
11688 plane_state->rotation != BIT(DRM_ROTATE_0))
11689 intel_crtc->atomic.disable_fbc = true;
11690
11691 /*
11692 * BDW signals flip done immediately if the plane
11693 * is disabled, even if the plane enable is already
11694 * armed to occur at the next vblank :(
11695 */
11696 if (turn_on && IS_BROADWELL(dev))
11697 intel_crtc->atomic.wait_vblank = true;
11698
11699 intel_crtc->atomic.update_fbc |= visible || mode_changed;
11700 break;
11701 case DRM_PLANE_TYPE_CURSOR:
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011702 break;
11703 case DRM_PLANE_TYPE_OVERLAY:
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011704 if (turn_off && !mode_changed) {
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011705 intel_crtc->atomic.wait_vblank = true;
11706 intel_crtc->atomic.update_sprite_watermarks |=
11707 1 << i;
11708 }
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020011709 }
11710 return 0;
11711}
11712
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011713static bool encoders_cloneable(const struct intel_encoder *a,
11714 const struct intel_encoder *b)
11715{
11716 /* masks could be asymmetric, so check both ways */
11717 return a == b || (a->cloneable & (1 << b->type) &&
11718 b->cloneable & (1 << a->type));
11719}
11720
11721static bool check_single_encoder_cloning(struct drm_atomic_state *state,
11722 struct intel_crtc *crtc,
11723 struct intel_encoder *encoder)
11724{
11725 struct intel_encoder *source_encoder;
11726 struct drm_connector *connector;
11727 struct drm_connector_state *connector_state;
11728 int i;
11729
11730 for_each_connector_in_state(state, connector, connector_state, i) {
11731 if (connector_state->crtc != &crtc->base)
11732 continue;
11733
11734 source_encoder =
11735 to_intel_encoder(connector_state->best_encoder);
11736 if (!encoders_cloneable(encoder, source_encoder))
11737 return false;
11738 }
11739
11740 return true;
11741}
11742
11743static bool check_encoder_cloning(struct drm_atomic_state *state,
11744 struct intel_crtc *crtc)
11745{
11746 struct intel_encoder *encoder;
11747 struct drm_connector *connector;
11748 struct drm_connector_state *connector_state;
11749 int i;
11750
11751 for_each_connector_in_state(state, connector, connector_state, i) {
11752 if (connector_state->crtc != &crtc->base)
11753 continue;
11754
11755 encoder = to_intel_encoder(connector_state->best_encoder);
11756 if (!check_single_encoder_cloning(state, crtc, encoder))
11757 return false;
11758 }
11759
11760 return true;
11761}
11762
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011763static void intel_crtc_check_initial_planes(struct drm_crtc *crtc,
11764 struct drm_crtc_state *crtc_state)
11765{
11766 struct intel_crtc_state *pipe_config =
11767 to_intel_crtc_state(crtc_state);
11768 struct drm_plane *p;
11769 unsigned visible_mask = 0;
11770
11771 drm_for_each_plane_mask(p, crtc->dev, crtc_state->plane_mask) {
11772 struct drm_plane_state *plane_state =
11773 drm_atomic_get_existing_plane_state(crtc_state->state, p);
11774
11775 if (WARN_ON(!plane_state))
11776 continue;
11777
11778 if (!plane_state->fb)
11779 crtc_state->plane_mask &=
11780 ~(1 << drm_plane_index(p));
11781 else if (to_intel_plane_state(plane_state)->visible)
11782 visible_mask |= 1 << drm_plane_index(p);
11783 }
11784
11785 if (!visible_mask)
11786 return;
11787
11788 pipe_config->quirks &= ~PIPE_CONFIG_QUIRK_INITIAL_PLANES;
11789}
11790
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011791static int intel_crtc_atomic_check(struct drm_crtc *crtc,
11792 struct drm_crtc_state *crtc_state)
11793{
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011794 struct drm_device *dev = crtc->dev;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011795 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011797 struct intel_crtc_state *pipe_config =
11798 to_intel_crtc_state(crtc_state);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011799 struct drm_atomic_state *state = crtc_state->state;
Maarten Lankhorstad421372015-06-15 12:33:42 +020011800 int ret, idx = crtc->base.id;
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011801 bool mode_changed = needs_modeset(crtc_state);
11802
11803 if (mode_changed && !check_encoder_cloning(state, intel_crtc)) {
11804 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
11805 return -EINVAL;
11806 }
11807
11808 I915_STATE_WARN(crtc->state->active != intel_crtc->active,
11809 "[CRTC:%i] mismatch between state->active(%i) and crtc->active(%i)\n",
11810 idx, crtc->state->active, intel_crtc->active);
11811
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020011812 /* plane mask is fixed up after all initial planes are calculated */
11813 if (pipe_config->quirks & PIPE_CONFIG_QUIRK_INITIAL_PLANES)
11814 intel_crtc_check_initial_planes(crtc, crtc_state);
11815
Ville Syrjälä852eb002015-06-24 22:00:07 +030011816 if (mode_changed && !crtc_state->active)
11817 intel_crtc->atomic.update_wm_post = true;
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020011818
Maarten Lankhorstad421372015-06-15 12:33:42 +020011819 if (mode_changed && crtc_state->enable &&
11820 dev_priv->display.crtc_compute_clock &&
11821 !WARN_ON(pipe_config->shared_dpll != DPLL_ID_PRIVATE)) {
11822 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11823 pipe_config);
11824 if (ret)
11825 return ret;
11826 }
11827
Maarten Lankhorstcf5a15b2015-06-15 12:33:41 +020011828 return intel_atomic_setup_scalers(dev, intel_crtc, pipe_config);
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011829}
11830
Jani Nikula65b38e02015-04-13 11:26:56 +030011831static const struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011832 .mode_set_base_atomic = intel_pipe_set_base_atomic,
11833 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080011834 .atomic_begin = intel_begin_crtc_commit,
11835 .atomic_flush = intel_finish_crtc_commit,
Maarten Lankhorst6d3a1ce2015-06-15 12:33:40 +020011836 .atomic_check = intel_crtc_atomic_check,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011837};
11838
Daniel Vetter9a935852012-07-05 22:34:27 +020011839/**
11840 * intel_modeset_update_staged_output_state
11841 *
11842 * Updates the staged output configuration state, e.g. after we've read out the
11843 * current hw state.
11844 */
11845static void intel_modeset_update_staged_output_state(struct drm_device *dev)
11846{
Ville Syrjälä76688512014-01-10 11:28:06 +020011847 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011848 struct intel_encoder *encoder;
11849 struct intel_connector *connector;
11850
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011851 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011852 connector->new_encoder =
11853 to_intel_encoder(connector->base.encoder);
11854 }
11855
Damien Lespiaub2784e12014-08-05 11:29:37 +010011856 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011857 encoder->new_crtc =
11858 to_intel_crtc(encoder->base.crtc);
11859 }
Ville Syrjälä76688512014-01-10 11:28:06 +020011860
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011861 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011862 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011863 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011864}
11865
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020011866/* Transitional helper to copy current connector/encoder state to
11867 * connector->state. This is needed so that code that is partially
11868 * converted to atomic does the right thing.
11869 */
11870static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
11871{
11872 struct intel_connector *connector;
11873
11874 for_each_intel_connector(dev, connector) {
11875 if (connector->base.encoder) {
11876 connector->base.state->best_encoder =
11877 connector->base.encoder;
11878 connector->base.state->crtc =
11879 connector->base.encoder->crtc;
11880 } else {
11881 connector->base.state->best_encoder = NULL;
11882 connector->base.state->crtc = NULL;
11883 }
11884 }
11885}
11886
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011887static void
Robin Schroereba905b2014-05-18 02:24:50 +020011888connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011889 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011890{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011891 int bpp = pipe_config->pipe_bpp;
11892
11893 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
11894 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011895 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011896
11897 /* Don't use an invalid EDID bpc value */
11898 if (connector->base.display_info.bpc &&
11899 connector->base.display_info.bpc * 3 < bpp) {
11900 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
11901 bpp, connector->base.display_info.bpc*3);
11902 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
11903 }
11904
11905 /* Clamp bpp to 8 on screens without EDID 1.4 */
11906 if (connector->base.display_info.bpc == 0 && bpp > 24) {
11907 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
11908 bpp);
11909 pipe_config->pipe_bpp = 24;
11910 }
11911}
11912
11913static int
11914compute_baseline_pipe_bpp(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011915 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020011916{
11917 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011918 struct drm_atomic_state *state;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011919 struct drm_connector *connector;
11920 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011921 int bpp, i;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011922
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011923 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)))
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011924 bpp = 10*3;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020011925 else if (INTEL_INFO(dev)->gen >= 5)
11926 bpp = 12*3;
11927 else
11928 bpp = 8*3;
11929
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011930
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011931 pipe_config->pipe_bpp = bpp;
11932
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011933 state = pipe_config->base.state;
11934
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011935 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011936 for_each_connector_in_state(state, connector, connector_state, i) {
11937 if (connector_state->crtc != &crtc->base)
Ander Conselvan de Oliveira14860172015-03-20 16:18:09 +020011938 continue;
11939
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030011940 connected_sink_compute_bpp(to_intel_connector(connector),
11941 pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011942 }
11943
11944 return bpp;
11945}
11946
Daniel Vetter644db712013-09-19 14:53:58 +020011947static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
11948{
11949 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
11950 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010011951 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020011952 mode->crtc_hdisplay, mode->crtc_hsync_start,
11953 mode->crtc_hsync_end, mode->crtc_htotal,
11954 mode->crtc_vdisplay, mode->crtc_vsync_start,
11955 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
11956}
11957
Daniel Vetterc0b03412013-05-28 12:05:54 +020011958static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011959 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011960 const char *context)
11961{
Chandra Konduru6a60cd82015-04-07 15:28:40 -070011962 struct drm_device *dev = crtc->base.dev;
11963 struct drm_plane *plane;
11964 struct intel_plane *intel_plane;
11965 struct intel_plane_state *state;
11966 struct drm_framebuffer *fb;
11967
11968 DRM_DEBUG_KMS("[CRTC:%d]%s config %p for pipe %c\n", crtc->base.base.id,
11969 context, pipe_config, pipe_name(crtc->pipe));
Daniel Vetterc0b03412013-05-28 12:05:54 +020011970
11971 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
11972 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
11973 pipe_config->pipe_bpp, pipe_config->dither);
11974 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11975 pipe_config->has_pch_encoder,
11976 pipe_config->fdi_lanes,
11977 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
11978 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
11979 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030011980 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
11981 pipe_config->has_dp_encoder,
11982 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
11983 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
11984 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070011985
11986 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
11987 pipe_config->has_dp_encoder,
11988 pipe_config->dp_m2_n2.gmch_m,
11989 pipe_config->dp_m2_n2.gmch_n,
11990 pipe_config->dp_m2_n2.link_m,
11991 pipe_config->dp_m2_n2.link_n,
11992 pipe_config->dp_m2_n2.tu);
11993
Daniel Vetter55072d12014-11-20 16:10:28 +010011994 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
11995 pipe_config->has_audio,
11996 pipe_config->has_infoframe);
11997
Daniel Vetterc0b03412013-05-28 12:05:54 +020011998 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011999 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012000 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012001 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
12002 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030012003 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012004 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
12005 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Tvrtko Ursulin0ec463d2015-05-13 16:51:08 +010012006 DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
12007 crtc->num_scalers,
12008 pipe_config->scaler_state.scaler_users,
12009 pipe_config->scaler_state.scaler_id);
Daniel Vetterc0b03412013-05-28 12:05:54 +020012010 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
12011 pipe_config->gmch_pfit.control,
12012 pipe_config->gmch_pfit.pgm_ratios,
12013 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012014 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020012015 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012016 pipe_config->pch_pfit.size,
12017 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012018 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030012019 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012020
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012021 if (IS_BROXTON(dev)) {
Imre Deak05712c12015-06-18 17:25:54 +030012022 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012023 "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
Imre Deakc8453332015-06-18 17:25:55 +030012024 "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012025 pipe_config->ddi_pll_sel,
12026 pipe_config->dpll_hw_state.ebb0,
Imre Deak05712c12015-06-18 17:25:54 +030012027 pipe_config->dpll_hw_state.ebb4,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012028 pipe_config->dpll_hw_state.pll0,
12029 pipe_config->dpll_hw_state.pll1,
12030 pipe_config->dpll_hw_state.pll2,
12031 pipe_config->dpll_hw_state.pll3,
12032 pipe_config->dpll_hw_state.pll6,
12033 pipe_config->dpll_hw_state.pll8,
Imre Deak05712c12015-06-18 17:25:54 +030012034 pipe_config->dpll_hw_state.pll9,
Imre Deakc8453332015-06-18 17:25:55 +030012035 pipe_config->dpll_hw_state.pll10,
Tvrtko Ursulin415ff0f2015-05-14 13:38:31 +010012036 pipe_config->dpll_hw_state.pcsdw12);
12037 } else if (IS_SKYLAKE(dev)) {
12038 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: "
12039 "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
12040 pipe_config->ddi_pll_sel,
12041 pipe_config->dpll_hw_state.ctrl1,
12042 pipe_config->dpll_hw_state.cfgcr1,
12043 pipe_config->dpll_hw_state.cfgcr2);
12044 } else if (HAS_DDI(dev)) {
12045 DRM_DEBUG_KMS("ddi_pll_sel: %u; dpll_hw_state: wrpll: 0x%x\n",
12046 pipe_config->ddi_pll_sel,
12047 pipe_config->dpll_hw_state.wrpll);
12048 } else {
12049 DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
12050 "fp0: 0x%x, fp1: 0x%x\n",
12051 pipe_config->dpll_hw_state.dpll,
12052 pipe_config->dpll_hw_state.dpll_md,
12053 pipe_config->dpll_hw_state.fp0,
12054 pipe_config->dpll_hw_state.fp1);
12055 }
12056
Chandra Konduru6a60cd82015-04-07 15:28:40 -070012057 DRM_DEBUG_KMS("planes on this crtc\n");
12058 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
12059 intel_plane = to_intel_plane(plane);
12060 if (intel_plane->pipe != crtc->pipe)
12061 continue;
12062
12063 state = to_intel_plane_state(plane->state);
12064 fb = state->base.fb;
12065 if (!fb) {
12066 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d "
12067 "disabled, scaler_id = %d\n",
12068 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12069 plane->base.id, intel_plane->pipe,
12070 (crtc->base.primary == plane) ? 0 : intel_plane->plane + 1,
12071 drm_plane_index(plane), state->scaler_id);
12072 continue;
12073 }
12074
12075 DRM_DEBUG_KMS("%s PLANE:%d plane: %u.%u idx: %d enabled",
12076 plane->type == DRM_PLANE_TYPE_CURSOR ? "CURSOR" : "STANDARD",
12077 plane->base.id, intel_plane->pipe,
12078 crtc->base.primary == plane ? 0 : intel_plane->plane + 1,
12079 drm_plane_index(plane));
12080 DRM_DEBUG_KMS("\tFB:%d, fb = %ux%u format = 0x%x",
12081 fb->base.id, fb->width, fb->height, fb->pixel_format);
12082 DRM_DEBUG_KMS("\tscaler:%d src (%u, %u) %ux%u dst (%u, %u) %ux%u\n",
12083 state->scaler_id,
12084 state->src.x1 >> 16, state->src.y1 >> 16,
12085 drm_rect_width(&state->src) >> 16,
12086 drm_rect_height(&state->src) >> 16,
12087 state->dst.x1, state->dst.y1,
12088 drm_rect_width(&state->dst), drm_rect_height(&state->dst));
12089 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020012090}
12091
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012092static bool check_digital_port_conflicts(struct drm_atomic_state *state)
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012093{
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012094 struct drm_device *dev = state->dev;
12095 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012096 struct drm_connector *connector;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012097 struct drm_connector_state *connector_state;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012098 unsigned int used_ports = 0;
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012099 int i;
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012100
12101 /*
12102 * Walk the connector list instead of the encoder
12103 * list to detect the problem on ddi platforms
12104 * where there's just one encoder per digital port.
12105 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012106 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira5448a002015-04-02 14:47:59 +030012107 if (!connector_state->best_encoder)
12108 continue;
12109
12110 encoder = to_intel_encoder(connector_state->best_encoder);
12111
12112 WARN_ON(!connector_state->crtc);
Ville Syrjälä00f0b372014-12-02 14:10:46 +020012113
12114 switch (encoder->type) {
12115 unsigned int port_mask;
12116 case INTEL_OUTPUT_UNKNOWN:
12117 if (WARN_ON(!HAS_DDI(dev)))
12118 break;
12119 case INTEL_OUTPUT_DISPLAYPORT:
12120 case INTEL_OUTPUT_HDMI:
12121 case INTEL_OUTPUT_EDP:
12122 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
12123
12124 /* the same port mustn't appear more than once */
12125 if (used_ports & port_mask)
12126 return false;
12127
12128 used_ports |= port_mask;
12129 default:
12130 break;
12131 }
12132 }
12133
12134 return true;
12135}
12136
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012137static void
12138clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
12139{
12140 struct drm_crtc_state tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012141 struct intel_crtc_scaler_state scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012142 struct intel_dpll_hw_state dpll_hw_state;
12143 enum intel_dpll_id shared_dpll;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012144 uint32_t ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012145
Ander Conselvan de Oliveira7546a382015-05-20 09:03:27 +030012146 /* FIXME: before the switch to atomic started, a new pipe_config was
12147 * kzalloc'd. Code that depends on any field being zero should be
12148 * fixed, so that the crtc_state can be safely duplicated. For now,
12149 * only fields that are know to not cause problems are preserved. */
12150
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012151 tmp_state = crtc_state->base;
Chandra Konduru663a3642015-04-07 15:28:41 -070012152 scaler_state = crtc_state->scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012153 shared_dpll = crtc_state->shared_dpll;
12154 dpll_hw_state = crtc_state->dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012155 ddi_pll_sel = crtc_state->ddi_pll_sel;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012156
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012157 memset(crtc_state, 0, sizeof *crtc_state);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012158
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012159 crtc_state->base = tmp_state;
Chandra Konduru663a3642015-04-07 15:28:41 -070012160 crtc_state->scaler_state = scaler_state;
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012161 crtc_state->shared_dpll = shared_dpll;
12162 crtc_state->dpll_hw_state = dpll_hw_state;
Ander Conselvan de Oliveira8504c742015-05-15 11:51:50 +030012163 crtc_state->ddi_pll_sel = ddi_pll_sel;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012164}
12165
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012166static int
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012167intel_modeset_pipe_config(struct drm_crtc *crtc,
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012168 struct intel_crtc_state *pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020012169{
Maarten Lankhorstb3592832015-06-15 12:33:38 +020012170 struct drm_atomic_state *state = pipe_config->base.state;
Daniel Vetter7758a112012-07-08 19:40:39 +020012171 struct intel_encoder *encoder;
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012172 struct drm_connector *connector;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012173 struct drm_connector_state *connector_state;
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012174 int base_bpp, ret = -EINVAL;
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012175 int i;
Daniel Vettere29c22c2013-02-21 00:00:16 +010012176 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020012177
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020012178 clear_intel_crtc_state(pipe_config);
Daniel Vetter7758a112012-07-08 19:40:39 +020012179
Daniel Vettere143a212013-07-04 12:01:15 +020012180 pipe_config->cpu_transcoder =
12181 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010012182
Imre Deak2960bc92013-07-30 13:36:32 +030012183 /*
12184 * Sanitize sync polarity flags based on requested ones. If neither
12185 * positive or negative polarity is requested, treat this as meaning
12186 * negative polarity.
12187 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012188 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012189 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012190 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012191
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012192 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030012193 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012194 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030012195
Daniel Vetter050f7ae2013-06-02 13:26:23 +020012196 /* Compute a starting value for pipe_config->pipe_bpp taking the source
12197 * plane pixel format and any sink constraints into account. Returns the
12198 * source plane bpp so that dithering can be selected on mismatches
12199 * after encoders and crtc also have had their say. */
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012200 base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
12201 pipe_config);
12202 if (base_bpp < 0)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012203 goto fail;
12204
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012205 /*
12206 * Determine the real pipe dimensions. Note that stereo modes can
12207 * increase the actual pipe size due to the frame doubling and
12208 * insertion of additional space for blanks between the frame. This
12209 * is stored in the crtc timings. We use the requested mode to do this
12210 * computation to clearly distinguish it from the adjusted mode, which
12211 * can be changed by the connectors in the below retry loop.
12212 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012213 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080012214 &pipe_config->pipe_src_w,
12215 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030012216
Daniel Vettere29c22c2013-02-21 00:00:16 +010012217encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020012218 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020012219 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020012220 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012221
Daniel Vetter135c81b2013-07-21 21:37:09 +020012222 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012223 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
12224 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020012225
Daniel Vetter7758a112012-07-08 19:40:39 +020012226 /* Pass our mode to the connectors and the CRTC to give them a chance to
12227 * adjust it according to limitations or connector properties, and also
12228 * a chance to reject the mode entirely.
12229 */
Ander Conselvan de Oliveirada3ced2982015-04-21 17:12:59 +030012230 for_each_connector_in_state(state, connector, connector_state, i) {
Ander Conselvan de Oliveira0b901872015-03-20 16:18:08 +020012231 if (connector_state->crtc != crtc)
12232 continue;
12233
12234 encoder = to_intel_encoder(connector_state->best_encoder);
12235
Daniel Vetterefea6e82013-07-21 21:36:59 +020012236 if (!(encoder->compute_config(encoder, pipe_config))) {
12237 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020012238 goto fail;
12239 }
12240 }
12241
Daniel Vetterff9a6752013-06-01 17:16:21 +020012242 /* Set default port clock if not overwritten by the encoder. Needs to be
12243 * done afterwards in case the encoder adjusts the mode. */
12244 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012245 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010012246 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020012247
Daniel Vettera43f6e02013-06-07 23:10:32 +020012248 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010012249 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020012250 DRM_DEBUG_KMS("CRTC fixup failed\n");
12251 goto fail;
12252 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010012253
12254 if (ret == RETRY) {
12255 if (WARN(!retry, "loop in pipe configuration computation\n")) {
12256 ret = -EINVAL;
12257 goto fail;
12258 }
12259
12260 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
12261 retry = false;
12262 goto encoder_retry;
12263 }
12264
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012265 pipe_config->dither = pipe_config->pipe_bpp != base_bpp;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012266 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
Daniel Vetterd328c9d2015-04-10 16:22:37 +020012267 base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010012268
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012269 /* Check if we need to force a modeset */
12270 if (pipe_config->has_audio !=
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012271 to_intel_crtc_state(crtc->state)->has_audio) {
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012272 pipe_config->base.mode_changed = true;
Maarten Lankhorst85a96e72015-06-01 12:49:53 +020012273 ret = drm_atomic_add_affected_planes(state, crtc);
12274 }
Ander Conselvan de Oliveiracdba9542015-06-01 12:49:51 +020012275
12276 /*
12277 * Note we have an issue here with infoframes: current code
12278 * only updates them on the full mode set path per hw
12279 * requirements. So here we should be checking for any
12280 * required changes and forcing a mode set.
12281 */
Daniel Vetter7758a112012-07-08 19:40:39 +020012282fail:
Ander Conselvan de Oliveira548ee152015-04-21 17:13:02 +030012283 return ret;
Daniel Vetter7758a112012-07-08 19:40:39 +020012284}
12285
Daniel Vetterea9d7582012-07-10 10:42:52 +020012286static bool intel_crtc_in_use(struct drm_crtc *crtc)
12287{
12288 struct drm_encoder *encoder;
12289 struct drm_device *dev = crtc->dev;
12290
12291 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
12292 if (encoder->crtc == crtc)
12293 return true;
12294
12295 return false;
12296}
12297
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012298static void
12299intel_modeset_update_state(struct drm_atomic_state *state)
12300{
12301 struct drm_device *dev = state->dev;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012302 struct intel_encoder *intel_encoder;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012303 struct drm_crtc *crtc;
12304 struct drm_crtc_state *crtc_state;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012305 struct drm_connector *connector;
12306
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020012307 intel_shared_dpll_commit(state);
Daniel Vetterba41c0de2014-11-03 15:04:55 +010012308
Damien Lespiaub2784e12014-08-05 11:29:37 +010012309 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020012310 if (!intel_encoder->base.crtc)
12311 continue;
12312
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012313 crtc = intel_encoder->base.crtc;
12314 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12315 if (!crtc_state || !needs_modeset(crtc->state))
12316 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012317
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012318 intel_encoder->connectors_active = false;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012319 }
12320
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012321 drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
Maarten Lankhorstf7217902015-06-10 10:24:20 +020012322 intel_modeset_update_staged_output_state(state->dev);
Daniel Vetterea9d7582012-07-10 10:42:52 +020012323
Ville Syrjälä76688512014-01-10 11:28:06 +020012324 /* Double check state. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012325 for_each_crtc(dev, crtc) {
12326 WARN_ON(crtc->state->enable != intel_crtc_in_use(crtc));
Maarten Lankhorst3cb480b2015-06-01 12:49:49 +020012327
12328 to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +020012329
12330 /* Update hwmode for vblank functions */
12331 if (crtc->state->active)
12332 crtc->hwmode = crtc->state->adjusted_mode;
12333 else
12334 crtc->hwmode.crtc_clock = 0;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012335 }
12336
12337 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
12338 if (!connector->encoder || !connector->encoder->crtc)
12339 continue;
12340
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012341 crtc = connector->encoder->crtc;
12342 crtc_state = drm_atomic_get_existing_crtc_state(state, crtc);
12343 if (!crtc_state || !needs_modeset(crtc->state))
12344 continue;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012345
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012346 if (crtc->state->active) {
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012347 struct drm_property *dpms_property =
12348 dev->mode_config.dpms_property;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012349
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012350 connector->dpms = DRM_MODE_DPMS_ON;
12351 drm_object_property_set_value(&connector->base, dpms_property, DRM_MODE_DPMS_ON);
Daniel Vetter68d34722012-09-06 22:08:35 +020012352
Maarten Lankhorst69024de2015-06-01 12:49:46 +020012353 intel_encoder = to_intel_encoder(connector->encoder);
12354 intel_encoder->connectors_active = true;
12355 } else
12356 connector->dpms = DRM_MODE_DPMS_OFF;
Daniel Vetterea9d7582012-07-10 10:42:52 +020012357 }
Daniel Vetterea9d7582012-07-10 10:42:52 +020012358}
12359
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012360static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012361{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030012362 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030012363
12364 if (clock1 == clock2)
12365 return true;
12366
12367 if (!clock1 || !clock2)
12368 return false;
12369
12370 diff = abs(clock1 - clock2);
12371
12372 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
12373 return true;
12374
12375 return false;
12376}
12377
Daniel Vetter25c5b262012-07-08 22:08:04 +020012378#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
12379 list_for_each_entry((intel_crtc), \
12380 &(dev)->mode_config.crtc_list, \
12381 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020012382 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020012383
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012384static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012385intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012386 struct intel_crtc_state *current_config,
12387 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012388{
Daniel Vetter66e985c2013-06-05 13:34:20 +020012389#define PIPE_CONF_CHECK_X(name) \
12390 if (current_config->name != pipe_config->name) { \
12391 DRM_ERROR("mismatch in " #name " " \
12392 "(expected 0x%08x, found 0x%08x)\n", \
12393 current_config->name, \
12394 pipe_config->name); \
12395 return false; \
12396 }
12397
Daniel Vetter08a24032013-04-19 11:25:34 +020012398#define PIPE_CONF_CHECK_I(name) \
12399 if (current_config->name != pipe_config->name) { \
12400 DRM_ERROR("mismatch in " #name " " \
12401 "(expected %i, found %i)\n", \
12402 current_config->name, \
12403 pipe_config->name); \
12404 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010012405 }
12406
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012407/* This is required for BDW+ where there is only one set of registers for
12408 * switching between high and low RR.
12409 * This macro can be used whenever a comparison has to be made between one
12410 * hw state and multiple sw state variables.
12411 */
12412#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
12413 if ((current_config->name != pipe_config->name) && \
12414 (current_config->alt_name != pipe_config->name)) { \
12415 DRM_ERROR("mismatch in " #name " " \
12416 "(expected %i or %i, found %i)\n", \
12417 current_config->name, \
12418 current_config->alt_name, \
12419 pipe_config->name); \
12420 return false; \
12421 }
12422
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012423#define PIPE_CONF_CHECK_FLAGS(name, mask) \
12424 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070012425 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012426 "(expected %i, found %i)\n", \
12427 current_config->name & (mask), \
12428 pipe_config->name & (mask)); \
12429 return false; \
12430 }
12431
Ville Syrjälä5e550652013-09-06 23:29:07 +030012432#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
12433 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
12434 DRM_ERROR("mismatch in " #name " " \
12435 "(expected %i, found %i)\n", \
12436 current_config->name, \
12437 pipe_config->name); \
12438 return false; \
12439 }
12440
Daniel Vetterbb760062013-06-06 14:55:52 +020012441#define PIPE_CONF_QUIRK(quirk) \
12442 ((current_config->quirks | pipe_config->quirks) & (quirk))
12443
Daniel Vettereccb1402013-05-22 00:50:22 +020012444 PIPE_CONF_CHECK_I(cpu_transcoder);
12445
Daniel Vetter08a24032013-04-19 11:25:34 +020012446 PIPE_CONF_CHECK_I(has_pch_encoder);
12447 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020012448 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
12449 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
12450 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
12451 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
12452 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020012453
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012454 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012455
12456 if (INTEL_INFO(dev)->gen < 8) {
12457 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
12458 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
12459 PIPE_CONF_CHECK_I(dp_m_n.link_m);
12460 PIPE_CONF_CHECK_I(dp_m_n.link_n);
12461 PIPE_CONF_CHECK_I(dp_m_n.tu);
12462
12463 if (current_config->has_drrs) {
12464 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
12465 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
12466 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
12467 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
12468 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
12469 }
12470 } else {
12471 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
12472 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
12473 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
12474 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
12475 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
12476 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030012477
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012478 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
12479 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
12480 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
12481 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
12482 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
12483 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012484
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012485 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
12486 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
12487 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
12488 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
12489 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
12490 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012491
Daniel Vetterc93f54c2013-06-27 19:47:19 +020012492 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020012493 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020012494 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
12495 IS_VALLEYVIEW(dev))
12496 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080012497 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020012498
Daniel Vetter9ed109a2014-04-24 23:54:52 +020012499 PIPE_CONF_CHECK_I(has_audio);
12500
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012501 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012502 DRM_MODE_FLAG_INTERLACE);
12503
Daniel Vetterbb760062013-06-06 14:55:52 +020012504 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012505 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012506 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012507 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012508 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012509 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012510 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012511 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020012512 DRM_MODE_FLAG_NVSYNC);
12513 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012514
Ville Syrjälä37327ab2013-09-04 18:25:28 +030012515 PIPE_CONF_CHECK_I(pipe_src_w);
12516 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012517
Daniel Vetter99535992014-04-13 12:00:33 +020012518 /*
12519 * FIXME: BIOS likes to set up a cloned config with lvds+external
12520 * screen. Since we don't yet re-compute the pipe config when moving
12521 * just the lvds port away to another pipe the sw tracking won't match.
12522 *
12523 * Proper atomic modesets with recomputed global state will fix this.
12524 * Until then just don't check gmch state for inherited modes.
12525 */
12526 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
12527 PIPE_CONF_CHECK_I(gmch_pfit.control);
12528 /* pfit ratios are autocomputed by the hw on gen4+ */
12529 if (INTEL_INFO(dev)->gen < 4)
12530 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
12531 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
12532 }
12533
Chris Wilsonfd4daa92013-08-27 17:04:17 +010012534 PIPE_CONF_CHECK_I(pch_pfit.enabled);
12535 if (current_config->pch_pfit.enabled) {
12536 PIPE_CONF_CHECK_I(pch_pfit.pos);
12537 PIPE_CONF_CHECK_I(pch_pfit.size);
12538 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020012539
Chandra Kondurua1b22782015-04-07 15:28:45 -070012540 PIPE_CONF_CHECK_I(scaler_state.scaler_id);
12541
Jesse Barnese59150d2014-01-07 13:30:45 -080012542 /* BDW+ don't expose a synchronous way to read the state */
12543 if (IS_HASWELL(dev))
12544 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030012545
Ville Syrjälä282740f2013-09-04 18:30:03 +030012546 PIPE_CONF_CHECK_I(double_wide);
12547
Daniel Vetter26804af2014-06-25 22:01:55 +030012548 PIPE_CONF_CHECK_X(ddi_pll_sel);
12549
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012550 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012551 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020012552 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012553 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
12554 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030012555 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000012556 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
12557 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
12558 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020012559
Ville Syrjälä42571ae2013-09-06 23:29:00 +030012560 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
12561 PIPE_CONF_CHECK_I(pipe_bpp);
12562
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012563 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080012564 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030012565
Daniel Vetter66e985c2013-06-05 13:34:20 +020012566#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020012567#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070012568#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020012569#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030012570#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020012571#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020012572
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012573 return true;
12574}
12575
Damien Lespiau08db6652014-11-04 17:06:52 +000012576static void check_wm_state(struct drm_device *dev)
12577{
12578 struct drm_i915_private *dev_priv = dev->dev_private;
12579 struct skl_ddb_allocation hw_ddb, *sw_ddb;
12580 struct intel_crtc *intel_crtc;
12581 int plane;
12582
12583 if (INTEL_INFO(dev)->gen < 9)
12584 return;
12585
12586 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
12587 sw_ddb = &dev_priv->wm.skl_hw.ddb;
12588
12589 for_each_intel_crtc(dev, intel_crtc) {
12590 struct skl_ddb_entry *hw_entry, *sw_entry;
12591 const enum pipe pipe = intel_crtc->pipe;
12592
12593 if (!intel_crtc->active)
12594 continue;
12595
12596 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000012597 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000012598 hw_entry = &hw_ddb.plane[pipe][plane];
12599 sw_entry = &sw_ddb->plane[pipe][plane];
12600
12601 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12602 continue;
12603
12604 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
12605 "(expected (%u,%u), found (%u,%u))\n",
12606 pipe_name(pipe), plane + 1,
12607 sw_entry->start, sw_entry->end,
12608 hw_entry->start, hw_entry->end);
12609 }
12610
12611 /* cursor */
12612 hw_entry = &hw_ddb.cursor[pipe];
12613 sw_entry = &sw_ddb->cursor[pipe];
12614
12615 if (skl_ddb_entry_equal(hw_entry, sw_entry))
12616 continue;
12617
12618 DRM_ERROR("mismatch in DDB state pipe %c cursor "
12619 "(expected (%u,%u), found (%u,%u))\n",
12620 pipe_name(pipe),
12621 sw_entry->start, sw_entry->end,
12622 hw_entry->start, hw_entry->end);
12623 }
12624}
12625
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012626static void
12627check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012628{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012629 struct intel_connector *connector;
12630
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012631 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012632 /* This also checks the encoder/connector hw state with the
12633 * ->get_hw_state callbacks. */
12634 intel_connector_check_state(connector);
12635
Rob Clarke2c719b2014-12-15 13:56:32 -050012636 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012637 "connector's staged encoder doesn't match current encoder\n");
12638 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012639}
12640
12641static void
12642check_encoder_state(struct drm_device *dev)
12643{
12644 struct intel_encoder *encoder;
12645 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012646
Damien Lespiaub2784e12014-08-05 11:29:37 +010012647 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012648 bool enabled = false;
12649 bool active = false;
12650 enum pipe pipe, tracked_pipe;
12651
12652 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
12653 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012654 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012655
Rob Clarke2c719b2014-12-15 13:56:32 -050012656 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012657 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012658 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012659 "encoder's active_connectors set, but no crtc\n");
12660
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020012661 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012662 if (connector->base.encoder != &encoder->base)
12663 continue;
12664 enabled = true;
12665 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
12666 active = true;
12667 }
Dave Airlie0e32b392014-05-02 14:02:48 +100012668 /*
12669 * for MST connectors if we unplug the connector is gone
12670 * away but the encoder is still connected to a crtc
12671 * until a modeset happens in response to the hotplug.
12672 */
12673 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
12674 continue;
12675
Rob Clarke2c719b2014-12-15 13:56:32 -050012676 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012677 "encoder's enabled state mismatch "
12678 "(expected %i, found %i)\n",
12679 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050012680 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012681 "active encoder with no crtc\n");
12682
Rob Clarke2c719b2014-12-15 13:56:32 -050012683 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012684 "encoder's computed active state doesn't match tracked active state "
12685 "(expected %i, found %i)\n", active, encoder->connectors_active);
12686
12687 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050012688 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012689 "encoder's hw state doesn't match sw tracking "
12690 "(expected %i, found %i)\n",
12691 encoder->connectors_active, active);
12692
12693 if (!encoder->base.crtc)
12694 continue;
12695
12696 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050012697 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012698 "active encoder's pipe doesn't match"
12699 "(expected %i, found %i)\n",
12700 tracked_pipe, pipe);
12701
12702 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012703}
12704
12705static void
12706check_crtc_state(struct drm_device *dev)
12707{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012708 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012709 struct intel_crtc *crtc;
12710 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012711 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012712
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012713 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012714 bool enabled = false;
12715 bool active = false;
12716
Jesse Barnes045ac3b2013-05-14 17:08:26 -070012717 memset(&pipe_config, 0, sizeof(pipe_config));
12718
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012719 DRM_DEBUG_KMS("[CRTC:%d]\n",
12720 crtc->base.base.id);
12721
Matt Roper83d65732015-02-25 13:12:16 -080012722 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012723 "active crtc, but not enabled in sw tracking\n");
12724
Damien Lespiaub2784e12014-08-05 11:29:37 +010012725 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012726 if (encoder->base.crtc != &crtc->base)
12727 continue;
12728 enabled = true;
12729 if (encoder->connectors_active)
12730 active = true;
12731 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020012732
Rob Clarke2c719b2014-12-15 13:56:32 -050012733 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012734 "crtc's computed active state doesn't match tracked active state "
12735 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080012736 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012737 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080012738 "(expected %i, found %i)\n", enabled,
12739 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012740
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012741 active = dev_priv->display.get_pipe_config(crtc,
12742 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020012743
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012744 /* hw state is inconsistent with the pipe quirk */
12745 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
12746 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020012747 active = crtc->active;
12748
Damien Lespiaub2784e12014-08-05 11:29:37 +010012749 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030012750 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020012751 if (encoder->base.crtc != &crtc->base)
12752 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010012753 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020012754 encoder->get_config(encoder, &pipe_config);
12755 }
12756
Rob Clarke2c719b2014-12-15 13:56:32 -050012757 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012758 "crtc active state doesn't match with hw state "
12759 "(expected %i, found %i)\n", crtc->active, active);
12760
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020012761 I915_STATE_WARN(crtc->active != crtc->base.state->active,
12762 "transitional active state does not match atomic hw state "
12763 "(expected %i, found %i)\n", crtc->base.state->active, crtc->active);
12764
Daniel Vetterc0b03412013-05-28 12:05:54 +020012765 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012766 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050012767 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020012768 intel_dump_pipe_config(crtc, &pipe_config,
12769 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012770 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020012771 "[sw state]");
12772 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012773 }
12774}
12775
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012776static void
12777check_shared_dpll_state(struct drm_device *dev)
12778{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012779 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012780 struct intel_crtc *crtc;
12781 struct intel_dpll_hw_state dpll_hw_state;
12782 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020012783
12784 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12785 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12786 int enabled_crtcs = 0, active_crtcs = 0;
12787 bool active;
12788
12789 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
12790
12791 DRM_DEBUG_KMS("%s\n", pll->name);
12792
12793 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
12794
Rob Clarke2c719b2014-12-15 13:56:32 -050012795 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020012796 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012797 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050012798 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020012799 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012800 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020012801 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050012802 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020012803 "pll on state mismatch (expected %i, found %i)\n",
12804 pll->on, active);
12805
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012806 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080012807 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020012808 enabled_crtcs++;
12809 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12810 active_crtcs++;
12811 }
Rob Clarke2c719b2014-12-15 13:56:32 -050012812 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012813 "pll active crtcs mismatch (expected %i, found %i)\n",
12814 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050012815 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020012816 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020012817 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020012818
Rob Clarke2c719b2014-12-15 13:56:32 -050012819 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020012820 sizeof(dpll_hw_state)),
12821 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020012822 }
Daniel Vettere2e1ed42012-07-08 21:14:38 +020012823}
12824
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012825void
12826intel_modeset_check_state(struct drm_device *dev)
12827{
Damien Lespiau08db6652014-11-04 17:06:52 +000012828 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020012829 check_connector_state(dev);
12830 check_encoder_state(dev);
12831 check_crtc_state(dev);
12832 check_shared_dpll_state(dev);
12833}
12834
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020012835void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030012836 int dotclock)
12837{
12838 /*
12839 * FDI already provided one idea for the dotclock.
12840 * Yell if the encoder disagrees.
12841 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012842 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030012843 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020012844 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030012845}
12846
Ville Syrjälä80715b22014-05-15 20:23:23 +030012847static void update_scanline_offset(struct intel_crtc *crtc)
12848{
12849 struct drm_device *dev = crtc->base.dev;
12850
12851 /*
12852 * The scanline counter increments at the leading edge of hsync.
12853 *
12854 * On most platforms it starts counting from vtotal-1 on the
12855 * first active line. That means the scanline counter value is
12856 * always one less than what we would expect. Ie. just after
12857 * start of vblank, which also occurs at start of hsync (on the
12858 * last active line), the scanline counter will read vblank_start-1.
12859 *
12860 * On gen2 the scanline counter starts counting from 1 instead
12861 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
12862 * to keep the value positive), instead of adding one.
12863 *
12864 * On HSW+ the behaviour of the scanline counter depends on the output
12865 * type. For DP ports it behaves like most other platforms, but on HDMI
12866 * there's an extra 1 line difference. So we need to add two instead of
12867 * one to the value.
12868 */
12869 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020012870 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012871 int vtotal;
12872
12873 vtotal = mode->crtc_vtotal;
12874 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
12875 vtotal /= 2;
12876
12877 crtc->scanline_offset = vtotal - 1;
12878 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030012879 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030012880 crtc->scanline_offset = 2;
12881 } else
12882 crtc->scanline_offset = 1;
12883}
12884
Maarten Lankhorstad421372015-06-15 12:33:42 +020012885static void intel_modeset_clear_plls(struct drm_atomic_state *state)
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012886{
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012887 struct drm_device *dev = state->dev;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012888 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012889 struct intel_shared_dpll_config *shared_dpll = NULL;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012890 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012891 struct intel_crtc_state *intel_crtc_state;
12892 struct drm_crtc *crtc;
12893 struct drm_crtc_state *crtc_state;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012894 int i;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012895
12896 if (!dev_priv->display.crtc_compute_clock)
Maarten Lankhorstad421372015-06-15 12:33:42 +020012897 return;
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012898
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012899 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorstad421372015-06-15 12:33:42 +020012900 int dpll;
12901
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012902 intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira4978cc92015-04-21 17:13:21 +030012903 intel_crtc_state = to_intel_crtc_state(crtc_state);
Maarten Lankhorstad421372015-06-15 12:33:42 +020012904 dpll = intel_crtc_state->shared_dpll;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012905
Maarten Lankhorstad421372015-06-15 12:33:42 +020012906 if (!needs_modeset(crtc_state) || dpll == DPLL_ID_PRIVATE)
Ander Conselvan de Oliveira225da592015-04-02 14:47:57 +030012907 continue;
12908
Maarten Lankhorstad421372015-06-15 12:33:42 +020012909 intel_crtc_state->shared_dpll = DPLL_ID_PRIVATE;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030012910
Maarten Lankhorstad421372015-06-15 12:33:42 +020012911 if (!shared_dpll)
12912 shared_dpll = intel_atomic_get_shared_dpll_state(state);
12913
12914 shared_dpll[dpll].crtc_mask &= ~(1 << intel_crtc->pipe);
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012915 }
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020012916}
12917
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020012918/*
12919 * This implements the workaround described in the "notes" section of the mode
12920 * set sequence documentation. When going from no pipes or single pipe to
12921 * multiple pipes, and planes are enabled after the pipe, we need to wait at
12922 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
12923 */
12924static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
12925{
12926 struct drm_crtc_state *crtc_state;
12927 struct intel_crtc *intel_crtc;
12928 struct drm_crtc *crtc;
12929 struct intel_crtc_state *first_crtc_state = NULL;
12930 struct intel_crtc_state *other_crtc_state = NULL;
12931 enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
12932 int i;
12933
12934 /* look at all crtc's that are going to be enabled in during modeset */
12935 for_each_crtc_in_state(state, crtc, crtc_state, i) {
12936 intel_crtc = to_intel_crtc(crtc);
12937
12938 if (!crtc_state->active || !needs_modeset(crtc_state))
12939 continue;
12940
12941 if (first_crtc_state) {
12942 other_crtc_state = to_intel_crtc_state(crtc_state);
12943 break;
12944 } else {
12945 first_crtc_state = to_intel_crtc_state(crtc_state);
12946 first_pipe = intel_crtc->pipe;
12947 }
12948 }
12949
12950 /* No workaround needed? */
12951 if (!first_crtc_state)
12952 return 0;
12953
12954 /* w/a possibly needed, check how many crtc's are already enabled. */
12955 for_each_intel_crtc(state->dev, intel_crtc) {
12956 struct intel_crtc_state *pipe_config;
12957
12958 pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
12959 if (IS_ERR(pipe_config))
12960 return PTR_ERR(pipe_config);
12961
12962 pipe_config->hsw_workaround_pipe = INVALID_PIPE;
12963
12964 if (!pipe_config->base.active ||
12965 needs_modeset(&pipe_config->base))
12966 continue;
12967
12968 /* 2 or more enabled crtcs means no need for w/a */
12969 if (enabled_pipe != INVALID_PIPE)
12970 return 0;
12971
12972 enabled_pipe = intel_crtc->pipe;
12973 }
12974
12975 if (enabled_pipe != INVALID_PIPE)
12976 first_crtc_state->hsw_workaround_pipe = enabled_pipe;
12977 else if (other_crtc_state)
12978 other_crtc_state->hsw_workaround_pipe = first_pipe;
12979
12980 return 0;
12981}
12982
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020012983static int intel_modeset_all_pipes(struct drm_atomic_state *state)
12984{
12985 struct drm_crtc *crtc;
12986 struct drm_crtc_state *crtc_state;
12987 int ret = 0;
12988
12989 /* add all active pipes to the state */
12990 for_each_crtc(state->dev, crtc) {
12991 crtc_state = drm_atomic_get_crtc_state(state, crtc);
12992 if (IS_ERR(crtc_state))
12993 return PTR_ERR(crtc_state);
12994
12995 if (!crtc_state->active || needs_modeset(crtc_state))
12996 continue;
12997
12998 crtc_state->mode_changed = true;
12999
13000 ret = drm_atomic_add_affected_connectors(state, crtc);
13001 if (ret)
13002 break;
13003
13004 ret = drm_atomic_add_affected_planes(state, crtc);
13005 if (ret)
13006 break;
13007 }
13008
13009 return ret;
13010}
13011
13012
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013013/* Code that should eventually be part of atomic_check() */
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013014static int intel_modeset_checks(struct drm_atomic_state *state)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013015{
13016 struct drm_device *dev = state->dev;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013017 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013018 int ret;
13019
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013020 if (!check_digital_port_conflicts(state)) {
13021 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
13022 return -EINVAL;
13023 }
13024
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013025 /*
13026 * See if the config requires any additional preparation, e.g.
13027 * to adjust global state with pipes off. We need to do this
13028 * here so we can get the modeset_pipe updated config for the new
13029 * mode set on this crtc. For other crtcs we need to use the
13030 * adjusted_mode bits in the crtc directly.
13031 */
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013032 if (dev_priv->display.modeset_calc_cdclk) {
13033 unsigned int cdclk;
Ville Syrjäläb432e5c2015-06-03 15:45:13 +030013034
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013035 ret = dev_priv->display.modeset_calc_cdclk(state);
13036
13037 cdclk = to_intel_atomic_state(state)->cdclk;
13038 if (!ret && cdclk != dev_priv->cdclk_freq)
13039 ret = intel_modeset_all_pipes(state);
13040
13041 if (ret < 0)
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013042 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013043 } else
13044 to_intel_atomic_state(state)->cdclk = dev_priv->cdclk_freq;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013045
Maarten Lankhorstad421372015-06-15 12:33:42 +020013046 intel_modeset_clear_plls(state);
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013047
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013048 if (IS_HASWELL(dev))
Maarten Lankhorstad421372015-06-15 12:33:42 +020013049 return haswell_mode_set_planes_workaround(state);
Maarten Lankhorst99d736a2015-06-01 12:50:09 +020013050
Maarten Lankhorstad421372015-06-15 12:33:42 +020013051 return 0;
Ander Conselvan de Oliveira054518d2015-04-21 17:13:06 +030013052}
13053
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013054static int
13055intel_modeset_compute_config(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013056{
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013057 struct drm_crtc *crtc;
13058 struct drm_crtc_state *crtc_state;
13059 int ret, i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013060 bool any_ms = false;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013061
13062 ret = drm_atomic_helper_check_modeset(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013063 if (ret)
13064 return ret;
13065
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013066 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013067 if (!crtc_state->enable) {
13068 if (needs_modeset(crtc_state))
13069 any_ms = true;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013070 continue;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013071 }
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013072
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020013073 if (to_intel_crtc_state(crtc_state)->quirks &
13074 PIPE_CONFIG_QUIRK_INITIAL_PLANES) {
13075 ret = drm_atomic_add_affected_planes(state, crtc);
13076 if (ret)
13077 return ret;
13078
13079 /*
13080 * We ought to handle i915.fastboot here.
13081 * If no modeset is required and the primary plane has
13082 * a fb, update the members of crtc_state as needed,
13083 * and run the necessary updates during vblank evasion.
13084 */
13085 }
13086
Maarten Lankhorstb3592832015-06-15 12:33:38 +020013087 if (!needs_modeset(crtc_state)) {
13088 ret = drm_atomic_add_affected_connectors(state, crtc);
13089 if (ret)
13090 return ret;
13091 }
13092
13093 ret = intel_modeset_pipe_config(crtc,
13094 to_intel_crtc_state(crtc_state));
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013095 if (ret)
13096 return ret;
13097
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013098 if (needs_modeset(crtc_state))
13099 any_ms = true;
13100
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013101 intel_dump_pipe_config(to_intel_crtc(crtc),
13102 to_intel_crtc_state(crtc_state),
13103 "[modeset]");
13104 }
13105
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013106 if (any_ms) {
13107 ret = intel_modeset_checks(state);
13108
13109 if (ret)
13110 return ret;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013111 } else
13112 to_intel_atomic_state(state)->cdclk =
13113 to_i915(state->dev)->cdclk_freq;
Ander Conselvan de Oliveirac347a672015-06-01 12:50:02 +020013114
13115 return drm_atomic_helper_check_planes(state->dev, state);
Daniel Vettera6778b32012-07-02 09:56:42 +020013116}
13117
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020013118static int __intel_set_mode(struct drm_atomic_state *state)
Daniel Vettera6778b32012-07-02 09:56:42 +020013119{
Ander Conselvan de Oliveirac72d9692015-06-01 12:49:50 +020013120 struct drm_device *dev = state->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030013121 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013122 struct drm_crtc *crtc;
13123 struct drm_crtc_state *crtc_state;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013124 int ret = 0;
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013125 int i;
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013126 bool any_ms = false;
Daniel Vettera6778b32012-07-02 09:56:42 +020013127
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013128 ret = drm_atomic_helper_prepare_planes(dev, state);
13129 if (ret)
13130 return ret;
13131
Maarten Lankhorst1c5e19f2015-06-01 12:50:06 +020013132 drm_atomic_helper_swap_state(dev, state);
13133
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013134 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
13136
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013137 if (!needs_modeset(crtc->state))
13138 continue;
13139
13140 any_ms = true;
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013141 intel_pre_plane_update(intel_crtc);
Daniel Vetter460da9162013-03-27 00:44:51 +010013142
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013143 if (crtc_state->active) {
13144 intel_crtc_disable_planes(crtc, crtc_state->plane_mask);
13145 dev_priv->display.crtc_disable(crtc);
Maarten Lankhorsteddfcbc2015-06-15 12:33:53 +020013146 intel_crtc->active = false;
13147 intel_disable_shared_dpll(intel_crtc);
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013148 }
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010013149 }
Daniel Vetter7758a112012-07-08 19:40:39 +020013150
Daniel Vetterea9d7582012-07-10 10:42:52 +020013151 /* Only after disabling all output pipelines that will be changed can we
13152 * update the the output configuration. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013153 intel_modeset_update_state(state);
Daniel Vetterea9d7582012-07-10 10:42:52 +020013154
Ander Conselvan de Oliveiraa821fc42015-04-21 17:13:23 +030013155 /* The state has been swaped above, so state actually contains the
13156 * old state now. */
Maarten Lankhorst61333b62015-06-15 12:33:50 +020013157 if (any_ms)
13158 modeset_update_crtc_power_domains(state);
Daniel Vetter47fab732012-10-26 10:58:18 +020013159
Daniel Vettera6778b32012-07-02 09:56:42 +020013160 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ander Conselvan de Oliveira0a9ab302015-04-21 17:13:04 +030013161 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013162 if (needs_modeset(crtc->state) && crtc->state->active) {
13163 update_scanline_offset(to_intel_crtc(crtc));
13164 dev_priv->display.crtc_enable(crtc);
13165 }
13166
Maarten Lankhorst5ac1c4b2015-06-01 12:50:01 +020013167 drm_atomic_helper_commit_planes_on_crtc(crtc_state);
Ville Syrjälä80715b22014-05-15 20:23:23 +030013168 }
Daniel Vettera6778b32012-07-02 09:56:42 +020013169
Daniel Vettera6778b32012-07-02 09:56:42 +020013170 /* FIXME: add subpixel order */
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013171
Ander Conselvan de Oliveirad4afb8c2015-04-21 17:13:22 +030013172 drm_atomic_helper_cleanup_planes(dev, state);
13173
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013174 drm_atomic_state_free(state);
13175
Ander Conselvan de Oliveira9eb45f22015-04-21 17:13:07 +030013176 return 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020013177}
13178
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013179static int intel_set_mode_checked(struct drm_atomic_state *state)
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013180{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013181 struct drm_device *dev = state->dev;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013182 int ret;
13183
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013184 ret = __intel_set_mode(state);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013185 if (ret == 0)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013186 intel_modeset_check_state(dev);
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013187
13188 return ret;
13189}
13190
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013191static int intel_set_mode(struct drm_atomic_state *state)
Daniel Vetterf30da182013-04-11 20:22:50 +020013192{
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013193 int ret;
Daniel Vetterf30da182013-04-11 20:22:50 +020013194
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013195 ret = intel_modeset_compute_config(state);
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013196 if (ret)
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013197 return ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013198
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013199 return intel_set_mode_checked(state);
Daniel Vetterf30da182013-04-11 20:22:50 +020013200}
13201
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013202void intel_crtc_restore_mode(struct drm_crtc *crtc)
13203{
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013204 struct drm_device *dev = crtc->dev;
13205 struct drm_atomic_state *state;
13206 struct intel_encoder *encoder;
13207 struct intel_connector *connector;
13208 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013209 struct intel_crtc_state *crtc_state;
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013210 int ret;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013211
13212 state = drm_atomic_state_alloc(dev);
13213 if (!state) {
13214 DRM_DEBUG_KMS("[CRTC:%d] mode restore failed, out of memory",
13215 crtc->base.id);
13216 return;
13217 }
13218
13219 state->acquire_ctx = dev->mode_config.acquire_ctx;
13220
13221 /* The force restore path in the HW readout code relies on the staged
13222 * config still keeping the user requested config while the actual
13223 * state has been overwritten by the configuration read from HW. We
13224 * need to copy the staged config to the atomic state, otherwise the
13225 * mode set will just reapply the state the HW is already in. */
13226 for_each_intel_encoder(dev, encoder) {
13227 if (&encoder->new_crtc->base != crtc)
13228 continue;
13229
13230 for_each_intel_connector(dev, connector) {
13231 if (connector->new_encoder != encoder)
13232 continue;
13233
13234 connector_state = drm_atomic_get_connector_state(state, &connector->base);
13235 if (IS_ERR(connector_state)) {
13236 DRM_DEBUG_KMS("Failed to add [CONNECTOR:%d:%s] to state: %ld\n",
13237 connector->base.base.id,
13238 connector->base.name,
13239 PTR_ERR(connector_state));
13240 continue;
13241 }
13242
13243 connector_state->crtc = crtc;
13244 connector_state->best_encoder = &encoder->base;
13245 }
13246 }
13247
Ander Conselvan de Oliveira4ed9fb32015-06-16 11:49:45 +030013248 crtc_state = intel_atomic_get_crtc_state(state, to_intel_crtc(crtc));
13249 if (IS_ERR(crtc_state)) {
13250 DRM_DEBUG_KMS("Failed to add [CRTC:%d] to state: %ld\n",
13251 crtc->base.id, PTR_ERR(crtc_state));
13252 drm_atomic_state_free(state);
13253 return;
Ander Conselvan de Oliveira4be07312015-04-21 17:13:01 +030013254 }
13255
Ander Conselvan de Oliveira4ed9fb32015-06-16 11:49:45 +030013256 crtc_state->base.active = crtc_state->base.enable =
13257 to_intel_crtc(crtc)->new_enabled;
13258
13259 drm_mode_copy(&crtc_state->base.mode, &crtc->mode);
13260
Ander Conselvan de Oliveirad3a40d12015-04-21 17:13:09 +030013261 intel_modeset_setup_plane_state(state, crtc, &crtc->mode,
13262 crtc->primary->fb, crtc->x, crtc->y);
13263
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013264 ret = intel_set_mode(state);
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013265 if (ret)
13266 drm_atomic_state_free(state);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000013267}
13268
Daniel Vetter25c5b262012-07-08 22:08:04 +020013269#undef for_each_intel_crtc_masked
13270
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013271static bool intel_connector_in_mode_set(struct intel_connector *connector,
13272 struct drm_mode_set *set)
13273{
13274 int ro;
13275
13276 for (ro = 0; ro < set->num_connectors; ro++)
13277 if (set->connectors[ro] == &connector->base)
13278 return true;
13279
13280 return false;
13281}
13282
Daniel Vetter2e431052012-07-04 22:42:15 +020013283static int
Daniel Vetter9a935852012-07-05 22:34:27 +020013284intel_modeset_stage_output_state(struct drm_device *dev,
13285 struct drm_mode_set *set,
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013286 struct drm_atomic_state *state)
Daniel Vetter50f56112012-07-02 09:35:43 +020013287{
Daniel Vetter9a935852012-07-05 22:34:27 +020013288 struct intel_connector *connector;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013289 struct drm_connector *drm_connector;
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013290 struct drm_connector_state *connector_state;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013291 struct drm_crtc *crtc;
13292 struct drm_crtc_state *crtc_state;
13293 int i, ret;
Daniel Vetter50f56112012-07-02 09:35:43 +020013294
Damien Lespiau9abdda72013-02-13 13:29:23 +000013295 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020013296 * of connectors. For paranoia, double-check this. */
13297 WARN_ON(!set->fb && (set->num_connectors != 0));
13298 WARN_ON(set->fb && (set->num_connectors == 0));
13299
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013300 for_each_intel_connector(dev, connector) {
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013301 bool in_mode_set = intel_connector_in_mode_set(connector, set);
13302
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013303 if (!in_mode_set && connector->base.state->crtc != set->crtc)
13304 continue;
13305
13306 connector_state =
13307 drm_atomic_get_connector_state(state, &connector->base);
13308 if (IS_ERR(connector_state))
13309 return PTR_ERR(connector_state);
13310
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013311 if (in_mode_set) {
13312 int pipe = to_intel_crtc(set->crtc)->pipe;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013313 connector_state->best_encoder =
13314 &intel_find_encoder(connector, pipe)->base;
Daniel Vetter50f56112012-07-02 09:35:43 +020013315 }
13316
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013317 if (connector->base.state->crtc != set->crtc)
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013318 continue;
13319
Daniel Vetter9a935852012-07-05 22:34:27 +020013320 /* If we disable the crtc, disable all its connectors. Also, if
13321 * the connector is on the changing crtc but not on the new
13322 * connector list, disable it. */
Ander Conselvan de Oliveirab7885262015-04-21 17:13:14 +030013323 if (!set->fb || !in_mode_set) {
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013324 connector_state->best_encoder = NULL;
Daniel Vetter9a935852012-07-05 22:34:27 +020013325
13326 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
13327 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013328 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020013329 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013330 }
13331 /* connector->new_encoder is now updated for all connectors. */
13332
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013333 for_each_connector_in_state(state, drm_connector, connector_state, i) {
13334 connector = to_intel_connector(drm_connector);
Ville Syrjälä76688512014-01-10 11:28:06 +020013335
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013336 if (!connector_state->best_encoder) {
13337 ret = drm_atomic_set_crtc_for_connector(connector_state,
13338 NULL);
13339 if (ret)
13340 return ret;
13341
Daniel Vetter50f56112012-07-02 09:35:43 +020013342 continue;
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013343 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013344
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013345 if (intel_connector_in_mode_set(connector, set)) {
13346 struct drm_crtc *crtc = connector->base.state->crtc;
13347
13348 /* If this connector was in a previous crtc, add it
13349 * to the state. We might need to disable it. */
13350 if (crtc) {
13351 crtc_state =
13352 drm_atomic_get_crtc_state(state, crtc);
13353 if (IS_ERR(crtc_state))
13354 return PTR_ERR(crtc_state);
13355 }
13356
13357 ret = drm_atomic_set_crtc_for_connector(connector_state,
13358 set->crtc);
13359 if (ret)
13360 return ret;
13361 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013362
13363 /* Make sure the new CRTC will work with the encoder */
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013364 if (!drm_encoder_crtc_ok(connector_state->best_encoder,
13365 connector_state->crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020013366 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020013367 }
Ander Conselvan de Oliveira944b0c72015-03-20 16:18:07 +020013368
Daniel Vetter9a935852012-07-05 22:34:27 +020013369 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
13370 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013371 connector->base.name,
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013372 connector_state->crtc->base.id);
13373
13374 if (connector_state->best_encoder != &connector->encoder->base)
13375 connector->encoder =
13376 to_intel_encoder(connector_state->best_encoder);
Daniel Vetter9a935852012-07-05 22:34:27 +020013377 }
13378
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013379 for_each_crtc_in_state(state, crtc, crtc_state, i) {
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013380 bool has_connectors;
13381
Ander Conselvan de Oliveirad5432a9d2015-04-21 17:13:15 +030013382 ret = drm_atomic_add_affected_connectors(state, crtc);
13383 if (ret)
13384 return ret;
Paulo Zanoni5a65f352014-01-07 14:55:53 -020013385
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020013386 has_connectors = !!drm_atomic_connectors_for_crtc(state, crtc);
13387 if (has_connectors != crtc_state->enable)
13388 crtc_state->enable =
13389 crtc_state->active = has_connectors;
Ville Syrjälä76688512014-01-10 11:28:06 +020013390 }
13391
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013392 ret = intel_modeset_setup_plane_state(state, set->crtc, set->mode,
13393 set->fb, set->x, set->y);
13394 if (ret)
13395 return ret;
13396
13397 crtc_state = drm_atomic_get_crtc_state(state, set->crtc);
13398 if (IS_ERR(crtc_state))
13399 return PTR_ERR(crtc_state);
13400
Matt Roperce522992015-06-05 15:08:24 -070013401 ret = drm_atomic_set_mode_for_crtc(crtc_state, set->mode);
13402 if (ret)
13403 return ret;
Ander Conselvan de Oliveira8c7b5cc2015-04-21 17:13:19 +030013404
13405 if (set->num_connectors)
13406 crtc_state->active = true;
13407
Daniel Vetter2e431052012-07-04 22:42:15 +020013408 return 0;
13409}
13410
13411static int intel_crtc_set_config(struct drm_mode_set *set)
13412{
13413 struct drm_device *dev;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013414 struct drm_atomic_state *state = NULL;
Daniel Vetter2e431052012-07-04 22:42:15 +020013415 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020013416
Daniel Vetter8d3e3752012-07-05 16:09:09 +020013417 BUG_ON(!set);
13418 BUG_ON(!set->crtc);
13419 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020013420
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010013421 /* Enforce sane interface api - has been abused by the fb helper. */
13422 BUG_ON(!set->mode && set->fb);
13423 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020013424
Daniel Vetter2e431052012-07-04 22:42:15 +020013425 if (set->fb) {
13426 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
13427 set->crtc->base.id, set->fb->base.id,
13428 (int)set->num_connectors, set->x, set->y);
13429 } else {
13430 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020013431 }
13432
13433 dev = set->crtc->dev;
13434
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013435 state = drm_atomic_state_alloc(dev);
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013436 if (!state)
13437 return -ENOMEM;
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020013438
13439 state->acquire_ctx = dev->mode_config.acquire_ctx;
13440
Ander Conselvan de Oliveira462a4252015-04-21 17:13:00 +030013441 ret = intel_modeset_stage_output_state(dev, set, state);
Daniel Vetter2e431052012-07-04 22:42:15 +020013442 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013443 goto out;
Daniel Vetter2e431052012-07-04 22:42:15 +020013444
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013445 ret = intel_modeset_compute_config(state);
13446 if (ret)
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013447 goto out;
Jesse Barnes50f52752014-11-07 13:11:00 -080013448
Jesse Barnes1f9954d2014-11-05 14:26:10 -080013449 intel_update_pipe_size(to_intel_crtc(set->crtc));
13450
Ander Conselvan de Oliveira568c6342015-06-01 12:49:57 +020013451 ret = intel_set_mode_checked(state);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013452 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020013453 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
13454 set->crtc->base.id, ret);
Chris Wilson2d05eae2013-05-03 17:36:25 +010013455 }
Daniel Vetter50f56112012-07-02 09:35:43 +020013456
Ander Conselvan de Oliveira7cbf41d2015-04-21 17:13:16 +030013457out:
Ander Conselvan de Oliveira2bfb4622015-04-21 17:13:20 +030013458 if (ret)
13459 drm_atomic_state_free(state);
Daniel Vetter50f56112012-07-02 09:35:43 +020013460 return ret;
13461}
13462
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013463static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013464 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020013465 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013466 .destroy = intel_crtc_destroy,
13467 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080013468 .atomic_duplicate_state = intel_crtc_duplicate_state,
13469 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010013470};
13471
Daniel Vetter53589012013-06-05 13:34:16 +020013472static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
13473 struct intel_shared_dpll *pll,
13474 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013475{
Daniel Vetter53589012013-06-05 13:34:16 +020013476 uint32_t val;
13477
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013478 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013479 return false;
13480
Daniel Vetter53589012013-06-05 13:34:16 +020013481 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020013482 hw_state->dpll = val;
13483 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
13484 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020013485
13486 return val & DPLL_VCO_ENABLE;
13487}
13488
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013489static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
13490 struct intel_shared_dpll *pll)
13491{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013492 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
13493 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013494}
13495
Daniel Vettere7b903d2013-06-05 13:34:14 +020013496static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
13497 struct intel_shared_dpll *pll)
13498{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013499 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020013500 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020013501
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013502 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013503
13504 /* Wait for the clocks to stabilize. */
13505 POSTING_READ(PCH_DPLL(pll->id));
13506 udelay(150);
13507
13508 /* The pixel multiplier can only be updated once the
13509 * DPLL is enabled and the clocks are stable.
13510 *
13511 * So write it again.
13512 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013513 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013514 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013515 udelay(200);
13516}
13517
13518static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
13519 struct intel_shared_dpll *pll)
13520{
13521 struct drm_device *dev = dev_priv->dev;
13522 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013523
13524 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013525 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020013526 if (intel_crtc_to_shared_dpll(crtc) == pll)
13527 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
13528 }
13529
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013530 I915_WRITE(PCH_DPLL(pll->id), 0);
13531 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020013532 udelay(200);
13533}
13534
Daniel Vetter46edb022013-06-05 13:34:12 +020013535static char *ibx_pch_dpll_names[] = {
13536 "PCH DPLL A",
13537 "PCH DPLL B",
13538};
13539
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013540static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013541{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013542 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013543 int i;
13544
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013545 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013546
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013547 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020013548 dev_priv->shared_dplls[i].id = i;
13549 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020013550 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020013551 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
13552 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020013553 dev_priv->shared_dplls[i].get_hw_state =
13554 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013555 }
13556}
13557
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013558static void intel_shared_dpll_init(struct drm_device *dev)
13559{
Daniel Vettere7b903d2013-06-05 13:34:14 +020013560 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013561
Ville Syrjäläb6283052015-06-03 15:45:07 +030013562 intel_update_cdclk(dev);
13563
Daniel Vetter9cd86932014-06-25 22:01:57 +030013564 if (HAS_DDI(dev))
13565 intel_ddi_pll_init(dev);
13566 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013567 ibx_pch_dpll_init(dev);
13568 else
13569 dev_priv->num_shared_dpll = 0;
13570
13571 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020013572}
13573
Matt Roper6beb8c232014-12-01 15:40:14 -080013574/**
13575 * intel_prepare_plane_fb - Prepare fb for usage on plane
13576 * @plane: drm plane to prepare for
13577 * @fb: framebuffer to prepare for presentation
13578 *
13579 * Prepares a framebuffer for usage on a display plane. Generally this
13580 * involves pinning the underlying object and updating the frontbuffer tracking
13581 * bits. Some older platforms need special physical address handling for
13582 * cursor planes.
13583 *
13584 * Returns 0 on success, negative error code on failure.
13585 */
13586int
13587intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013588 struct drm_framebuffer *fb,
13589 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070013590{
13591 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080013592 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper6beb8c232014-12-01 15:40:14 -080013593 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13594 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper6beb8c232014-12-01 15:40:14 -080013595 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070013596
Matt Roperea2c67b2014-12-23 10:41:52 -080013597 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070013598 return 0;
13599
Matt Roper4c345742014-07-09 16:22:10 -070013600 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070013601
Matt Roper6beb8c232014-12-01 15:40:14 -080013602 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
13603 INTEL_INFO(dev)->cursor_needs_physical) {
13604 int align = IS_I830(dev) ? 16 * 1024 : 256;
13605 ret = i915_gem_object_attach_phys(obj, align);
13606 if (ret)
13607 DRM_DEBUG_KMS("failed to attach phys object\n");
13608 } else {
John Harrison91af1272015-06-18 13:14:56 +010013609 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080013610 }
13611
13612 if (ret == 0)
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013613 i915_gem_track_fb(old_obj, obj, intel_plane->frontbuffer_bit);
Matt Roper6beb8c232014-12-01 15:40:14 -080013614
13615 mutex_unlock(&dev->struct_mutex);
13616
13617 return ret;
13618}
13619
Matt Roper38f3ce32014-12-02 07:45:25 -080013620/**
13621 * intel_cleanup_plane_fb - Cleans up an fb after plane use
13622 * @plane: drm plane to clean up for
13623 * @fb: old framebuffer that was on plane
13624 *
13625 * Cleans up a framebuffer that has just been removed from a plane.
13626 */
13627void
13628intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000013629 struct drm_framebuffer *fb,
13630 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080013631{
13632 struct drm_device *dev = plane->dev;
13633 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
13634
13635 if (WARN_ON(!obj))
13636 return;
13637
13638 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
13639 !INTEL_INFO(dev)->cursor_needs_physical) {
13640 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013641 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080013642 mutex_unlock(&dev->struct_mutex);
13643 }
Matt Roper465c1202014-05-29 08:06:54 -070013644}
13645
Chandra Konduru6156a452015-04-27 13:48:39 -070013646int
13647skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
13648{
13649 int max_scale;
13650 struct drm_device *dev;
13651 struct drm_i915_private *dev_priv;
13652 int crtc_clock, cdclk;
13653
13654 if (!intel_crtc || !crtc_state)
13655 return DRM_PLANE_HELPER_NO_SCALING;
13656
13657 dev = intel_crtc->base.dev;
13658 dev_priv = dev->dev_private;
13659 crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020013660 cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
Chandra Konduru6156a452015-04-27 13:48:39 -070013661
13662 if (!crtc_clock || !cdclk)
13663 return DRM_PLANE_HELPER_NO_SCALING;
13664
13665 /*
13666 * skl max scale is lower of:
13667 * close to 3 but not 3, -1 is for that purpose
13668 * or
13669 * cdclk/crtc_clock
13670 */
13671 max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
13672
13673 return max_scale;
13674}
13675
Matt Roper465c1202014-05-29 08:06:54 -070013676static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013677intel_check_primary_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013678 struct intel_crtc_state *crtc_state,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013679 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070013680{
Matt Roper2b875c22014-12-01 15:40:13 -080013681 struct drm_crtc *crtc = state->base.crtc;
13682 struct drm_framebuffer *fb = state->base.fb;
Chandra Konduru6156a452015-04-27 13:48:39 -070013683 int min_scale = DRM_PLANE_HELPER_NO_SCALING;
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013684 int max_scale = DRM_PLANE_HELPER_NO_SCALING;
13685 bool can_position = false;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013686
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013687 /* use scaler when colorkey is not required */
13688 if (INTEL_INFO(plane->dev)->gen >= 9 &&
Maarten Lankhorst818ed962015-06-15 12:33:54 +020013689 state->ckey.flags == I915_SET_COLORKEY_NONE) {
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013690 min_scale = 1;
13691 max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
Sonika Jindald8106362015-04-10 14:37:28 +053013692 can_position = true;
Chandra Konduru6156a452015-04-27 13:48:39 -070013693 }
Sonika Jindald8106362015-04-10 14:37:28 +053013694
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013695 return drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13696 &state->dst, &state->clip,
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013697 min_scale, max_scale,
13698 can_position, true,
13699 &state->visible);
Matt Roper465c1202014-05-29 08:06:54 -070013700}
13701
Gustavo Padovan14af2932014-10-24 14:51:31 +010013702static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013703intel_commit_primary_plane(struct drm_plane *plane,
13704 struct intel_plane_state *state)
13705{
Matt Roper2b875c22014-12-01 15:40:13 -080013706 struct drm_crtc *crtc = state->base.crtc;
13707 struct drm_framebuffer *fb = state->base.fb;
13708 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053013709 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080013710 struct intel_crtc *intel_crtc;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013711 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080013712
Matt Roperea2c67b2014-12-23 10:41:52 -080013713 crtc = crtc ? crtc : plane->crtc;
13714 intel_crtc = to_intel_crtc(crtc);
13715
Matt Ropercf4c7c12014-12-04 10:27:42 -080013716 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080013717 crtc->x = src->x1 >> 16;
13718 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013719
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013720 if (!crtc->state->active)
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013721 return;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013722
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013723 if (state->visible)
13724 /* FIXME: kill this fastboot hack */
13725 intel_update_pipe_size(intel_crtc);
13726
13727 dev_priv->display.update_primary_plane(crtc, fb, crtc->x, crtc->y);
Matt Roper32b7eee2014-12-24 07:59:06 -080013728}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013729
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013730static void
13731intel_disable_primary_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013732 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013733{
13734 struct drm_device *dev = plane->dev;
13735 struct drm_i915_private *dev_priv = dev->dev_private;
13736
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013737 dev_priv->display.update_primary_plane(crtc, NULL, 0, 0);
13738}
13739
Matt Roper32b7eee2014-12-24 07:59:06 -080013740static void intel_begin_crtc_commit(struct drm_crtc *crtc)
13741{
13742 struct drm_device *dev = crtc->dev;
13743 struct drm_i915_private *dev_priv = dev->dev_private;
13744 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030013745
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013746 if (!needs_modeset(crtc->state))
13747 intel_pre_plane_update(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013748
Ville Syrjäläf015c552015-06-24 22:00:02 +030013749 if (intel_crtc->atomic.update_wm_pre)
Matt Roper32b7eee2014-12-24 07:59:06 -080013750 intel_update_watermarks(crtc);
13751
13752 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080013753
13754 /* Perform vblank evasion around commit operation */
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013755 if (crtc->state->active)
Matt Roperc34c9ee2014-12-23 10:41:50 -080013756 intel_crtc->atomic.evade =
13757 intel_pipe_update_start(intel_crtc,
13758 &intel_crtc->atomic.start_vbl_count);
Maarten Lankhorst05832362015-06-15 12:33:48 +020013759
13760 if (!needs_modeset(crtc->state) && INTEL_INFO(dev)->gen >= 9)
13761 skl_detach_scalers(intel_crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013762}
13763
13764static void intel_finish_crtc_commit(struct drm_crtc *crtc)
13765{
13766 struct drm_device *dev = crtc->dev;
13767 struct drm_i915_private *dev_priv = dev->dev_private;
13768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper32b7eee2014-12-24 07:59:06 -080013769
Matt Roperc34c9ee2014-12-23 10:41:50 -080013770 if (intel_crtc->atomic.evade)
13771 intel_pipe_update_end(intel_crtc,
13772 intel_crtc->atomic.start_vbl_count);
13773
Matt Roper32b7eee2014-12-24 07:59:06 -080013774 intel_runtime_pm_put(dev_priv);
13775
Maarten Lankhorstac21b222015-06-15 12:33:49 +020013776 intel_post_plane_update(intel_crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030013777}
13778
Matt Ropercf4c7c12014-12-04 10:27:42 -080013779/**
Matt Roper4a3b8762014-12-23 10:41:51 -080013780 * intel_plane_destroy - destroy a plane
13781 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080013782 *
Matt Roper4a3b8762014-12-23 10:41:51 -080013783 * Common destruction function for all types of planes (primary, cursor,
13784 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080013785 */
Matt Roper4a3b8762014-12-23 10:41:51 -080013786void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070013787{
13788 struct intel_plane *intel_plane = to_intel_plane(plane);
13789 drm_plane_cleanup(plane);
13790 kfree(intel_plane);
13791}
13792
Matt Roper65a3fea2015-01-21 16:35:42 -080013793const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper70a101f2015-04-08 18:56:53 -070013794 .update_plane = drm_atomic_helper_update_plane,
13795 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070013796 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080013797 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080013798 .atomic_get_property = intel_plane_atomic_get_property,
13799 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080013800 .atomic_duplicate_state = intel_plane_duplicate_state,
13801 .atomic_destroy_state = intel_plane_destroy_state,
13802
Matt Roper465c1202014-05-29 08:06:54 -070013803};
13804
13805static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
13806 int pipe)
13807{
13808 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080013809 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070013810 const uint32_t *intel_primary_formats;
13811 int num_formats;
13812
13813 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
13814 if (primary == NULL)
13815 return NULL;
13816
Matt Roper8e7d6882015-01-21 16:35:41 -080013817 state = intel_create_plane_state(&primary->base);
13818 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013819 kfree(primary);
13820 return NULL;
13821 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013822 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013823
Matt Roper465c1202014-05-29 08:06:54 -070013824 primary->can_scale = false;
13825 primary->max_downscale = 1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013826 if (INTEL_INFO(dev)->gen >= 9) {
13827 primary->can_scale = true;
Chandra Konduruaf99ced2015-05-11 14:35:47 -070013828 state->scaler_id = -1;
Chandra Konduru6156a452015-04-27 13:48:39 -070013829 }
Matt Roper465c1202014-05-29 08:06:54 -070013830 primary->pipe = pipe;
13831 primary->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013832 primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013833 primary->check_plane = intel_check_primary_plane;
13834 primary->commit_plane = intel_commit_primary_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013835 primary->disable_plane = intel_disable_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070013836 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
13837 primary->plane = !pipe;
13838
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013839 if (INTEL_INFO(dev)->gen >= 9) {
13840 intel_primary_formats = skl_primary_formats;
13841 num_formats = ARRAY_SIZE(skl_primary_formats);
13842 } else if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau568db4f2015-05-12 16:13:18 +010013843 intel_primary_formats = i965_primary_formats;
13844 num_formats = ARRAY_SIZE(i965_primary_formats);
Damien Lespiau6c0fd452015-05-19 12:29:16 +010013845 } else {
13846 intel_primary_formats = i8xx_primary_formats;
13847 num_formats = ARRAY_SIZE(i8xx_primary_formats);
Matt Roper465c1202014-05-29 08:06:54 -070013848 }
13849
13850 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013851 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070013852 intel_primary_formats, num_formats,
13853 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053013854
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013855 if (INTEL_INFO(dev)->gen >= 4)
13856 intel_create_rotation_property(dev, primary);
Sonika Jindal48404c12014-08-22 14:06:04 +053013857
Matt Roperea2c67b2014-12-23 10:41:52 -080013858 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
13859
Matt Roper465c1202014-05-29 08:06:54 -070013860 return &primary->base;
13861}
13862
Sonika Jindal3b7a5112015-04-10 14:37:29 +053013863void intel_create_rotation_property(struct drm_device *dev, struct intel_plane *plane)
13864{
13865 if (!dev->mode_config.rotation_property) {
13866 unsigned long flags = BIT(DRM_ROTATE_0) |
13867 BIT(DRM_ROTATE_180);
13868
13869 if (INTEL_INFO(dev)->gen >= 9)
13870 flags |= BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270);
13871
13872 dev->mode_config.rotation_property =
13873 drm_mode_create_rotation_property(dev, flags);
13874 }
13875 if (dev->mode_config.rotation_property)
13876 drm_object_attach_property(&plane->base.base,
13877 dev->mode_config.rotation_property,
13878 plane->base.state->rotation);
13879}
13880
Matt Roper3d7d6512014-06-10 08:28:13 -070013881static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030013882intel_check_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013883 struct intel_crtc_state *crtc_state,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013884 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070013885{
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013886 struct drm_crtc *crtc = crtc_state->base.crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013887 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013888 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013889 unsigned stride;
13890 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013891
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013892 ret = drm_plane_helper_check_update(plane, crtc, fb, &state->src,
13893 &state->dst, &state->clip,
Gustavo Padovan852e7872014-09-05 17:22:31 -030013894 DRM_PLANE_HELPER_NO_SCALING,
13895 DRM_PLANE_HELPER_NO_SCALING,
13896 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013897 if (ret)
13898 return ret;
13899
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013900 /* if we want to turn off the cursor ignore width and height */
13901 if (!obj)
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013902 return 0;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013903
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013904 /* Check for which cursor types we support */
Maarten Lankhorst061e4b82015-06-15 12:33:46 +020013905 if (!cursor_size_ok(plane->dev, state->base.crtc_w, state->base.crtc_h)) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013906 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
13907 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013908 return -EINVAL;
13909 }
13910
Matt Roperea2c67b2014-12-23 10:41:52 -080013911 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
13912 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013913 DRM_DEBUG_KMS("buffer is too small\n");
13914 return -ENOMEM;
13915 }
13916
Ville Syrjälä3a656b52015-03-09 21:08:37 +020013917 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013918 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013919 return -EINVAL;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013920 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030013921
Maarten Lankhorstda20eab2015-06-15 12:33:44 +020013922 return 0;
Gustavo Padovan852e7872014-09-05 17:22:31 -030013923}
13924
Matt Roperf4a2cf22014-12-01 15:40:12 -080013925static void
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013926intel_disable_cursor_plane(struct drm_plane *plane,
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +020013927 struct drm_crtc *crtc)
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013928{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013929 intel_crtc_update_cursor(crtc, false);
13930}
13931
13932static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030013933intel_commit_cursor_plane(struct drm_plane *plane,
13934 struct intel_plane_state *state)
13935{
Matt Roper2b875c22014-12-01 15:40:13 -080013936 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080013937 struct drm_device *dev = plane->dev;
13938 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080013939 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080013940 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070013941
Matt Roperea2c67b2014-12-23 10:41:52 -080013942 crtc = crtc ? crtc : plane->crtc;
13943 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070013944
Matt Roperea2c67b2014-12-23 10:41:52 -080013945 plane->fb = state->base.fb;
13946 crtc->cursor_x = state->base.crtc_x;
13947 crtc->cursor_y = state->base.crtc_y;
13948
Gustavo Padovana912f122014-12-01 15:40:10 -080013949 if (intel_crtc->cursor_bo == obj)
13950 goto update;
13951
Matt Roperf4a2cf22014-12-01 15:40:12 -080013952 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080013953 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080013954 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080013955 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080013956 else
Gustavo Padovana912f122014-12-01 15:40:10 -080013957 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080013958
Gustavo Padovana912f122014-12-01 15:40:10 -080013959 intel_crtc->cursor_addr = addr;
13960 intel_crtc->cursor_bo = obj;
Gustavo Padovana912f122014-12-01 15:40:10 -080013961
Maarten Lankhorst302d19a2015-06-15 12:33:45 +020013962update:
Maarten Lankhorsta5392052015-06-15 12:33:52 +020013963 if (crtc->state->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030013964 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070013965}
Gustavo Padovan852e7872014-09-05 17:22:31 -030013966
Matt Roper3d7d6512014-06-10 08:28:13 -070013967static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
13968 int pipe)
13969{
13970 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080013971 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070013972
13973 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
13974 if (cursor == NULL)
13975 return NULL;
13976
Matt Roper8e7d6882015-01-21 16:35:41 -080013977 state = intel_create_plane_state(&cursor->base);
13978 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080013979 kfree(cursor);
13980 return NULL;
13981 }
Matt Roper8e7d6882015-01-21 16:35:41 -080013982 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080013983
Matt Roper3d7d6512014-06-10 08:28:13 -070013984 cursor->can_scale = false;
13985 cursor->max_downscale = 1;
13986 cursor->pipe = pipe;
13987 cursor->plane = pipe;
Ville Syrjäläa9ff8712015-06-24 21:59:34 +030013988 cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
Matt Roperc59cb172014-12-01 15:40:16 -080013989 cursor->check_plane = intel_check_cursor_plane;
13990 cursor->commit_plane = intel_commit_cursor_plane;
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +030013991 cursor->disable_plane = intel_disable_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070013992
13993 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080013994 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070013995 intel_cursor_formats,
13996 ARRAY_SIZE(intel_cursor_formats),
13997 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070013998
13999 if (INTEL_INFO(dev)->gen >= 4) {
14000 if (!dev->mode_config.rotation_property)
14001 dev->mode_config.rotation_property =
14002 drm_mode_create_rotation_property(dev,
14003 BIT(DRM_ROTATE_0) |
14004 BIT(DRM_ROTATE_180));
14005 if (dev->mode_config.rotation_property)
14006 drm_object_attach_property(&cursor->base.base,
14007 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080014008 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070014009 }
14010
Chandra Konduruaf99ced2015-05-11 14:35:47 -070014011 if (INTEL_INFO(dev)->gen >=9)
14012 state->scaler_id = -1;
14013
Matt Roperea2c67b2014-12-23 10:41:52 -080014014 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
14015
Matt Roper3d7d6512014-06-10 08:28:13 -070014016 return &cursor->base;
14017}
14018
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014019static void skl_init_scalers(struct drm_device *dev, struct intel_crtc *intel_crtc,
14020 struct intel_crtc_state *crtc_state)
14021{
14022 int i;
14023 struct intel_scaler *intel_scaler;
14024 struct intel_crtc_scaler_state *scaler_state = &crtc_state->scaler_state;
14025
14026 for (i = 0; i < intel_crtc->num_scalers; i++) {
14027 intel_scaler = &scaler_state->scalers[i];
14028 intel_scaler->in_use = 0;
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014029 intel_scaler->mode = PS_SCALER_MODE_DYN;
14030 }
14031
14032 scaler_state->scaler_id = -1;
14033}
14034
Hannes Ederb358d0a2008-12-18 21:18:47 +010014035static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080014036{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014037 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080014038 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014039 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070014040 struct drm_plane *primary = NULL;
14041 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070014042 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080014043
Daniel Vetter955382f2013-09-19 14:05:45 +020014044 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080014045 if (intel_crtc == NULL)
14046 return;
14047
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014048 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
14049 if (!crtc_state)
14050 goto fail;
Ander Conselvan de Oliveira550acef2015-04-21 17:13:24 +030014051 intel_crtc->config = crtc_state;
14052 intel_crtc->base.state = &crtc_state->base;
Matt Roper07878242015-02-25 11:43:26 -080014053 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014054
Chandra Konduru549e2bf2015-04-07 15:28:38 -070014055 /* initialize shared scalers */
14056 if (INTEL_INFO(dev)->gen >= 9) {
14057 if (pipe == PIPE_C)
14058 intel_crtc->num_scalers = 1;
14059 else
14060 intel_crtc->num_scalers = SKL_NUM_SCALERS;
14061
14062 skl_init_scalers(dev, intel_crtc, crtc_state);
14063 }
14064
Matt Roper465c1202014-05-29 08:06:54 -070014065 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014066 if (!primary)
14067 goto fail;
14068
14069 cursor = intel_cursor_plane_create(dev, pipe);
14070 if (!cursor)
14071 goto fail;
14072
Matt Roper465c1202014-05-29 08:06:54 -070014073 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070014074 cursor, &intel_crtc_funcs);
14075 if (ret)
14076 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080014077
14078 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080014079 for (i = 0; i < 256; i++) {
14080 intel_crtc->lut_r[i] = i;
14081 intel_crtc->lut_g[i] = i;
14082 intel_crtc->lut_b[i] = i;
14083 }
14084
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014085 /*
14086 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020014087 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020014088 */
Jesse Barnes80824002009-09-10 15:28:06 -070014089 intel_crtc->pipe = pipe;
14090 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010014091 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080014092 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010014093 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070014094 }
14095
Chris Wilson4b0e3332014-05-30 16:35:26 +030014096 intel_crtc->cursor_base = ~0;
14097 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030014098 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030014099
Ville Syrjälä852eb002015-06-24 22:00:07 +030014100 intel_crtc->wm.cxsr_allowed = true;
14101
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080014102 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
14103 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
14104 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
14105 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
14106
Jesse Barnes79e53942008-11-07 14:24:08 -080014107 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020014108
14109 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070014110 return;
14111
14112fail:
14113 if (primary)
14114 drm_plane_cleanup(primary);
14115 if (cursor)
14116 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020014117 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070014118 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080014119}
14120
Jesse Barnes752aa882013-10-31 18:55:49 +020014121enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
14122{
14123 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020014124 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020014125
Rob Clark51fd3712013-11-19 12:10:12 -050014126 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020014127
Ville Syrjäläd3babd32014-11-07 11:16:01 +020014128 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020014129 return INVALID_PIPE;
14130
14131 return to_intel_crtc(encoder->crtc)->pipe;
14132}
14133
Carl Worth08d7b3d2009-04-29 14:43:54 -070014134int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000014135 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070014136{
Carl Worth08d7b3d2009-04-29 14:43:54 -070014137 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040014138 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020014139 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014140
Rob Clark7707e652014-07-17 23:30:04 -040014141 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070014142
Rob Clark7707e652014-07-17 23:30:04 -040014143 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070014144 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030014145 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014146 }
14147
Rob Clark7707e652014-07-17 23:30:04 -040014148 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020014149 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014150
Daniel Vetterc05422d2009-08-11 16:05:30 +020014151 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070014152}
14153
Daniel Vetter66a92782012-07-12 20:08:18 +020014154static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080014155{
Daniel Vetter66a92782012-07-12 20:08:18 +020014156 struct drm_device *dev = encoder->base.dev;
14157 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080014158 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080014159 int entry = 0;
14160
Damien Lespiaub2784e12014-08-05 11:29:37 +010014161 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020014162 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020014163 index_mask |= (1 << entry);
14164
Jesse Barnes79e53942008-11-07 14:24:08 -080014165 entry++;
14166 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010014167
Jesse Barnes79e53942008-11-07 14:24:08 -080014168 return index_mask;
14169}
14170
Chris Wilson4d302442010-12-14 19:21:29 +000014171static bool has_edp_a(struct drm_device *dev)
14172{
14173 struct drm_i915_private *dev_priv = dev->dev_private;
14174
14175 if (!IS_MOBILE(dev))
14176 return false;
14177
14178 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
14179 return false;
14180
Damien Lespiaue3589902014-02-07 19:12:50 +000014181 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000014182 return false;
14183
14184 return true;
14185}
14186
Jesse Barnes84b4e042014-06-25 08:24:29 -070014187static bool intel_crt_present(struct drm_device *dev)
14188{
14189 struct drm_i915_private *dev_priv = dev->dev_private;
14190
Damien Lespiau884497e2013-12-03 13:56:23 +000014191 if (INTEL_INFO(dev)->gen >= 9)
14192 return false;
14193
Damien Lespiaucf404ce2014-10-01 20:04:15 +010014194 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070014195 return false;
14196
14197 if (IS_CHERRYVIEW(dev))
14198 return false;
14199
14200 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
14201 return false;
14202
14203 return true;
14204}
14205
Jesse Barnes79e53942008-11-07 14:24:08 -080014206static void intel_setup_outputs(struct drm_device *dev)
14207{
Eric Anholt725e30a2009-01-22 13:01:02 -080014208 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010014209 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014210 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080014211
Daniel Vetterc9093352013-06-06 22:22:47 +020014212 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014213
Jesse Barnes84b4e042014-06-25 08:24:29 -070014214 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020014215 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014216
Vandana Kannanc776eb22014-08-19 12:05:01 +053014217 if (IS_BROXTON(dev)) {
14218 /*
14219 * FIXME: Broxton doesn't support port detection via the
14220 * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
14221 * detect the ports.
14222 */
14223 intel_ddi_init(dev, PORT_A);
14224 intel_ddi_init(dev, PORT_B);
14225 intel_ddi_init(dev, PORT_C);
14226 } else if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014227 int found;
14228
Jesse Barnesde31fac2015-03-06 15:53:32 -080014229 /*
14230 * Haswell uses DDI functions to detect digital outputs.
14231 * On SKL pre-D0 the strap isn't connected, so we assume
14232 * it's there.
14233 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014234 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080014235 /* WaIgnoreDDIAStrap: skl */
14236 if (found ||
14237 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030014238 intel_ddi_init(dev, PORT_A);
14239
14240 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
14241 * register */
14242 found = I915_READ(SFUSE_STRAP);
14243
14244 if (found & SFUSE_STRAP_DDIB_DETECTED)
14245 intel_ddi_init(dev, PORT_B);
14246 if (found & SFUSE_STRAP_DDIC_DETECTED)
14247 intel_ddi_init(dev, PORT_C);
14248 if (found & SFUSE_STRAP_DDID_DETECTED)
14249 intel_ddi_init(dev, PORT_D);
14250 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014251 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020014252 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020014253
14254 if (has_edp_a(dev))
14255 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040014256
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014257 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080014258 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010014259 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014260 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014261 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014262 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014263 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014264 }
14265
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014266 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014267 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014268
Paulo Zanonidc0fa712013-02-19 16:21:46 -030014269 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030014270 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080014271
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014272 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014273 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080014274
Daniel Vetter270b3042012-10-27 15:52:05 +020014275 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014276 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070014277 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014278 /*
14279 * The DP_DETECTED bit is the latched state of the DDC
14280 * SDA pin at boot. However since eDP doesn't require DDC
14281 * (no way to plug in a DP->HDMI dongle) the DDC pins for
14282 * eDP ports may have been muxed to an alternate function.
14283 * Thus we can't rely on the DP_DETECTED bit alone to detect
14284 * eDP ports. Consult the VBT as well as DP_DETECTED to
14285 * detect eDP ports.
14286 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014287 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
14288 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014289 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
14290 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014291 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
14292 intel_dp_is_edp(dev, PORT_B))
14293 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030014294
Ville Syrjäläd2182a62015-01-09 14:21:14 +020014295 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
14296 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070014297 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
14298 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014299 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
14300 intel_dp_is_edp(dev, PORT_C))
14301 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053014302
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014303 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014304 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014305 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
14306 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030014307 /* eDP not supported on port D, so don't check VBT */
14308 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
14309 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030014310 }
14311
Jani Nikula3cfca972013-08-27 15:12:26 +030014312 intel_dsi_init(dev);
Daniel Vetter09da55d2015-07-07 11:44:32 +020014313 } else if (!IS_GEN2(dev) && !IS_PINEVIEW(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014314 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080014315
Paulo Zanonie2debe92013-02-18 19:00:27 -030014316 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014317 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014318 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014319 if (!found && IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014320 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014321 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014322 }
Ma Ling27185ae2009-08-24 13:50:23 +080014323
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014324 if (!found && IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014325 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080014326 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014327
14328 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040014329
Paulo Zanonie2debe92013-02-18 19:00:27 -030014330 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014331 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014332 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014333 }
Ma Ling27185ae2009-08-24 13:50:23 +080014334
Paulo Zanonie2debe92013-02-18 19:00:27 -030014335 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080014336
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014337 if (IS_G4X(dev)) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014338 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030014339 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080014340 }
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014341 if (IS_G4X(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014342 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080014343 }
Ma Ling27185ae2009-08-24 13:50:23 +080014344
Daniel Vetter3fec3d22015-07-07 09:10:07 +020014345 if (IS_G4X(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030014346 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030014347 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070014348 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014349 intel_dvo_init(dev);
14350
Zhenyu Wang103a1962009-11-27 11:44:36 +080014351 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080014352 intel_tv_init(dev);
14353
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080014354 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070014355
Damien Lespiaub2784e12014-08-05 11:29:37 +010014356 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010014357 encoder->base.possible_crtcs = encoder->crtc_mask;
14358 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020014359 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080014360 }
Chris Wilson47356eb2011-01-11 17:06:04 +000014361
Paulo Zanonidde86e22012-12-01 12:04:25 -020014362 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020014363
14364 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080014365}
14366
14367static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
14368{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014369 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080014370 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080014371
Daniel Vetteref2d6332014-02-10 18:00:38 +010014372 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014373 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010014374 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030014375 drm_gem_object_unreference(&intel_fb->obj->base);
14376 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014377 kfree(intel_fb);
14378}
14379
14380static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000014381 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080014382 unsigned int *handle)
14383{
14384 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000014385 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014386
Chris Wilson05394f32010-11-08 19:18:58 +000014387 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080014388}
14389
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014390static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
14391 struct drm_file *file,
14392 unsigned flags, unsigned color,
14393 struct drm_clip_rect *clips,
14394 unsigned num_clips)
14395{
14396 struct drm_device *dev = fb->dev;
14397 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
14398 struct drm_i915_gem_object *obj = intel_fb->obj;
14399
14400 mutex_lock(&dev->struct_mutex);
14401 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
14402 mutex_unlock(&dev->struct_mutex);
14403
14404 return 0;
14405}
14406
Jesse Barnes79e53942008-11-07 14:24:08 -080014407static const struct drm_framebuffer_funcs intel_fb_funcs = {
14408 .destroy = intel_user_framebuffer_destroy,
14409 .create_handle = intel_user_framebuffer_create_handle,
Rodrigo Vivi86c98582015-07-08 16:22:45 -070014410 .dirty = intel_user_framebuffer_dirty,
Jesse Barnes79e53942008-11-07 14:24:08 -080014411};
14412
Damien Lespiaub3218032015-02-27 11:15:18 +000014413static
14414u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
14415 uint32_t pixel_format)
14416{
14417 u32 gen = INTEL_INFO(dev)->gen;
14418
14419 if (gen >= 9) {
14420 /* "The stride in bytes must not exceed the of the size of 8K
14421 * pixels and 32K bytes."
14422 */
14423 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
14424 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
14425 return 32*1024;
14426 } else if (gen >= 4) {
14427 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14428 return 16*1024;
14429 else
14430 return 32*1024;
14431 } else if (gen >= 3) {
14432 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
14433 return 8*1024;
14434 else
14435 return 16*1024;
14436 } else {
14437 /* XXX DSPC is limited to 4k tiled */
14438 return 8*1024;
14439 }
14440}
14441
Daniel Vetterb5ea6422014-03-02 21:18:00 +010014442static int intel_framebuffer_init(struct drm_device *dev,
14443 struct intel_framebuffer *intel_fb,
14444 struct drm_mode_fb_cmd2 *mode_cmd,
14445 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080014446{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000014447 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080014448 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000014449 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080014450
Daniel Vetterdd4916c2013-10-09 21:23:51 +020014451 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
14452
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014453 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
14454 /* Enforce that fb modifier and tiling mode match, but only for
14455 * X-tiled. This is needed for FBC. */
14456 if (!!(obj->tiling_mode == I915_TILING_X) !=
14457 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
14458 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
14459 return -EINVAL;
14460 }
14461 } else {
14462 if (obj->tiling_mode == I915_TILING_X)
14463 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
14464 else if (obj->tiling_mode == I915_TILING_Y) {
14465 DRM_DEBUG("No Y tiling for legacy addfb\n");
14466 return -EINVAL;
14467 }
14468 }
14469
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000014470 /* Passed in modifier sanity checking. */
14471 switch (mode_cmd->modifier[0]) {
14472 case I915_FORMAT_MOD_Y_TILED:
14473 case I915_FORMAT_MOD_Yf_TILED:
14474 if (INTEL_INFO(dev)->gen < 9) {
14475 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
14476 mode_cmd->modifier[0]);
14477 return -EINVAL;
14478 }
14479 case DRM_FORMAT_MOD_NONE:
14480 case I915_FORMAT_MOD_X_TILED:
14481 break;
14482 default:
Jesse Barnesc0f40422015-03-23 12:43:50 -070014483 DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
14484 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010014485 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014486 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014487
Damien Lespiaub3218032015-02-27 11:15:18 +000014488 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
14489 mode_cmd->pixel_format);
14490 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
14491 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
14492 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010014493 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014494 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014495
Damien Lespiaub3218032015-02-27 11:15:18 +000014496 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
14497 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014498 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000014499 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
14500 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014501 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010014502 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014503 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014504 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014505
Daniel Vetter2a80ead2015-02-10 17:16:06 +000014506 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014507 mode_cmd->pitches[0] != obj->stride) {
14508 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
14509 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014510 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014511 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020014512
Ville Syrjälä57779d02012-10-31 17:50:14 +020014513 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014514 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020014515 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014516 case DRM_FORMAT_RGB565:
14517 case DRM_FORMAT_XRGB8888:
14518 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014519 break;
14520 case DRM_FORMAT_XRGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014521 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014522 DRM_DEBUG("unsupported pixel format: %s\n",
14523 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014524 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014525 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020014526 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +020014527 case DRM_FORMAT_ABGR8888:
Damien Lespiau6c0fd452015-05-19 12:29:16 +010014528 if (!IS_VALLEYVIEW(dev) && INTEL_INFO(dev)->gen < 9) {
14529 DRM_DEBUG("unsupported pixel format: %s\n",
14530 drm_get_format_name(mode_cmd->pixel_format));
14531 return -EINVAL;
14532 }
14533 break;
14534 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020014535 case DRM_FORMAT_XRGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020014536 case DRM_FORMAT_XBGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014537 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014538 DRM_DEBUG("unsupported pixel format: %s\n",
14539 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014540 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014541 }
Jesse Barnesb5626742011-06-24 12:19:27 -070014542 break;
Damien Lespiau75312082015-05-15 19:06:01 +010014543 case DRM_FORMAT_ABGR2101010:
14544 if (!IS_VALLEYVIEW(dev)) {
14545 DRM_DEBUG("unsupported pixel format: %s\n",
14546 drm_get_format_name(mode_cmd->pixel_format));
14547 return -EINVAL;
14548 }
14549 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020014550 case DRM_FORMAT_YUYV:
14551 case DRM_FORMAT_UYVY:
14552 case DRM_FORMAT_YVYU:
14553 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014554 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014555 DRM_DEBUG("unsupported pixel format: %s\n",
14556 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020014557 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000014558 }
Chris Wilson57cd6502010-08-08 12:34:44 +010014559 break;
14560 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000014561 DRM_DEBUG("unsupported pixel format: %s\n",
14562 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010014563 return -EINVAL;
14564 }
14565
Ville Syrjälä90f9a332012-10-31 17:50:19 +020014566 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
14567 if (mode_cmd->offsets[0] != 0)
14568 return -EINVAL;
14569
Damien Lespiauec2c9812015-01-20 12:51:45 +000014570 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000014571 mode_cmd->pixel_format,
14572 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020014573 /* FIXME drm helper for size checks (especially planar formats)? */
14574 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
14575 return -EINVAL;
14576
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014577 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
14578 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020014579 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010014580
Jesse Barnes79e53942008-11-07 14:24:08 -080014581 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
14582 if (ret) {
14583 DRM_ERROR("framebuffer init failed %d\n", ret);
14584 return ret;
14585 }
14586
Jesse Barnes79e53942008-11-07 14:24:08 -080014587 return 0;
14588}
14589
Jesse Barnes79e53942008-11-07 14:24:08 -080014590static struct drm_framebuffer *
14591intel_user_framebuffer_create(struct drm_device *dev,
14592 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014593 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080014594{
Chris Wilson05394f32010-11-08 19:18:58 +000014595 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080014596
Jesse Barnes308e5bc2011-11-14 14:51:28 -080014597 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
14598 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000014599 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010014600 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080014601
Chris Wilsond2dff872011-04-19 08:36:26 +010014602 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080014603}
14604
Daniel Vetter4520f532013-10-09 09:18:51 +020014605#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020014606static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020014607{
14608}
14609#endif
14610
Jesse Barnes79e53942008-11-07 14:24:08 -080014611static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080014612 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020014613 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080014614 .atomic_check = intel_atomic_check,
14615 .atomic_commit = intel_atomic_commit,
Maarten Lankhorstde419ab2015-06-04 10:21:28 +020014616 .atomic_state_alloc = intel_atomic_state_alloc,
14617 .atomic_state_clear = intel_atomic_state_clear,
Jesse Barnes79e53942008-11-07 14:24:08 -080014618};
14619
Jesse Barnese70236a2009-09-21 10:42:27 -070014620/* Set up chip specific display functions */
14621static void intel_init_display(struct drm_device *dev)
14622{
14623 struct drm_i915_private *dev_priv = dev->dev_private;
14624
Daniel Vetteree9300b2013-06-03 22:40:22 +020014625 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
14626 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030014627 else if (IS_CHERRYVIEW(dev))
14628 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020014629 else if (IS_VALLEYVIEW(dev))
14630 dev_priv->display.find_dpll = vlv_find_best_dpll;
14631 else if (IS_PINEVIEW(dev))
14632 dev_priv->display.find_dpll = pnv_find_best_dpll;
14633 else
14634 dev_priv->display.find_dpll = i9xx_find_best_dpll;
14635
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014636 if (INTEL_INFO(dev)->gen >= 9) {
14637 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014638 dev_priv->display.get_initial_plane_config =
14639 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014640 dev_priv->display.crtc_compute_clock =
14641 haswell_crtc_compute_clock;
14642 dev_priv->display.crtc_enable = haswell_crtc_enable;
14643 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014644 dev_priv->display.update_primary_plane =
14645 skylake_update_primary_plane;
14646 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014647 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014648 dev_priv->display.get_initial_plane_config =
14649 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020014650 dev_priv->display.crtc_compute_clock =
14651 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020014652 dev_priv->display.crtc_enable = haswell_crtc_enable;
14653 dev_priv->display.crtc_disable = haswell_crtc_disable;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000014654 dev_priv->display.update_primary_plane =
14655 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030014656 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014657 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014658 dev_priv->display.get_initial_plane_config =
14659 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020014660 dev_priv->display.crtc_compute_clock =
14661 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014662 dev_priv->display.crtc_enable = ironlake_crtc_enable;
14663 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014664 dev_priv->display.update_primary_plane =
14665 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014666 } else if (IS_VALLEYVIEW(dev)) {
14667 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014668 dev_priv->display.get_initial_plane_config =
14669 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014670 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070014671 dev_priv->display.crtc_enable = valleyview_crtc_enable;
14672 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014673 dev_priv->display.update_primary_plane =
14674 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014675 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010014676 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000014677 dev_priv->display.get_initial_plane_config =
14678 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020014679 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020014680 dev_priv->display.crtc_enable = i9xx_crtc_enable;
14681 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Matt Roper262ca2b2014-03-18 17:22:55 -070014682 dev_priv->display.update_primary_plane =
14683 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070014684 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014685
Jesse Barnese70236a2009-09-21 10:42:27 -070014686 /* Returns the core display clock speed */
Ville Syrjälä1652d192015-03-31 14:12:01 +030014687 if (IS_SKYLAKE(dev))
14688 dev_priv->display.get_display_clock_speed =
14689 skylake_get_display_clock_speed;
Bob Paauweacd3f3d2015-06-23 14:14:26 -070014690 else if (IS_BROXTON(dev))
14691 dev_priv->display.get_display_clock_speed =
14692 broxton_get_display_clock_speed;
Ville Syrjälä1652d192015-03-31 14:12:01 +030014693 else if (IS_BROADWELL(dev))
14694 dev_priv->display.get_display_clock_speed =
14695 broadwell_get_display_clock_speed;
14696 else if (IS_HASWELL(dev))
14697 dev_priv->display.get_display_clock_speed =
14698 haswell_get_display_clock_speed;
14699 else if (IS_VALLEYVIEW(dev))
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070014700 dev_priv->display.get_display_clock_speed =
14701 valleyview_get_display_clock_speed;
Ville Syrjäläb37a6432015-03-31 14:11:54 +030014702 else if (IS_GEN5(dev))
14703 dev_priv->display.get_display_clock_speed =
14704 ilk_get_display_clock_speed;
Ville Syrjäläa7c66cd2015-03-31 14:11:56 +030014705 else if (IS_I945G(dev) || IS_BROADWATER(dev) ||
Ville Syrjälä34edce22015-05-22 11:22:33 +030014706 IS_GEN6(dev) || IS_IVYBRIDGE(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014707 dev_priv->display.get_display_clock_speed =
14708 i945_get_display_clock_speed;
Ville Syrjälä34edce22015-05-22 11:22:33 +030014709 else if (IS_GM45(dev))
14710 dev_priv->display.get_display_clock_speed =
14711 gm45_get_display_clock_speed;
14712 else if (IS_CRESTLINE(dev))
14713 dev_priv->display.get_display_clock_speed =
14714 i965gm_get_display_clock_speed;
14715 else if (IS_PINEVIEW(dev))
14716 dev_priv->display.get_display_clock_speed =
14717 pnv_get_display_clock_speed;
14718 else if (IS_G33(dev) || IS_G4X(dev))
14719 dev_priv->display.get_display_clock_speed =
14720 g33_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014721 else if (IS_I915G(dev))
14722 dev_priv->display.get_display_clock_speed =
14723 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014724 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014725 dev_priv->display.get_display_clock_speed =
14726 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020014727 else if (IS_PINEVIEW(dev))
14728 dev_priv->display.get_display_clock_speed =
14729 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070014730 else if (IS_I915GM(dev))
14731 dev_priv->display.get_display_clock_speed =
14732 i915gm_get_display_clock_speed;
14733 else if (IS_I865G(dev))
14734 dev_priv->display.get_display_clock_speed =
14735 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020014736 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070014737 dev_priv->display.get_display_clock_speed =
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030014738 i85x_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014739 else { /* 830 */
14740 WARN(!IS_I830(dev), "Unknown platform. Assuming 133 MHz CDCLK\n");
Jesse Barnese70236a2009-09-21 10:42:27 -070014741 dev_priv->display.get_display_clock_speed =
14742 i830_get_display_clock_speed;
Ville Syrjälä623e01e2015-05-22 11:22:34 +030014743 }
Jesse Barnese70236a2009-09-21 10:42:27 -070014744
Jani Nikula7c10a2b2014-10-27 16:26:43 +020014745 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014746 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014747 } else if (IS_GEN6(dev)) {
14748 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014749 } else if (IS_IVYBRIDGE(dev)) {
14750 /* FIXME: detect B0+ stepping and use auto training */
14751 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030014752 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053014753 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014754 if (IS_BROADWELL(dev)) {
14755 dev_priv->display.modeset_commit_cdclk =
14756 broadwell_modeset_commit_cdclk;
14757 dev_priv->display.modeset_calc_cdclk =
14758 broadwell_modeset_calc_cdclk;
14759 }
Jesse Barnes30a970c2013-11-04 13:48:12 -080014760 } else if (IS_VALLEYVIEW(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014761 dev_priv->display.modeset_commit_cdclk =
14762 valleyview_modeset_commit_cdclk;
14763 dev_priv->display.modeset_calc_cdclk =
14764 valleyview_modeset_calc_cdclk;
Vandana Kannanf8437dd12014-11-24 13:37:39 +053014765 } else if (IS_BROXTON(dev)) {
Maarten Lankhorst27c329e2015-06-15 12:33:56 +020014766 dev_priv->display.modeset_commit_cdclk =
14767 broxton_modeset_commit_cdclk;
14768 dev_priv->display.modeset_calc_cdclk =
14769 broxton_modeset_calc_cdclk;
Jesse Barnese70236a2009-09-21 10:42:27 -070014770 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014771
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014772 switch (INTEL_INFO(dev)->gen) {
14773 case 2:
14774 dev_priv->display.queue_flip = intel_gen2_queue_flip;
14775 break;
14776
14777 case 3:
14778 dev_priv->display.queue_flip = intel_gen3_queue_flip;
14779 break;
14780
14781 case 4:
14782 case 5:
14783 dev_priv->display.queue_flip = intel_gen4_queue_flip;
14784 break;
14785
14786 case 6:
14787 dev_priv->display.queue_flip = intel_gen6_queue_flip;
14788 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014789 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070014790 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070014791 dev_priv->display.queue_flip = intel_gen7_queue_flip;
14792 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000014793 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000014794 /* Drop through - unsupported since execlist only. */
14795 default:
14796 /* Default just returns -ENODEV to indicate unsupported */
14797 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070014798 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020014799
14800 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030014801
14802 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070014803}
14804
Jesse Barnesb690e962010-07-19 13:53:12 -070014805/*
14806 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
14807 * resume, or other times. This quirk makes sure that's the case for
14808 * affected systems.
14809 */
Akshay Joshi0206e352011-08-16 15:34:10 -040014810static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070014811{
14812 struct drm_i915_private *dev_priv = dev->dev_private;
14813
14814 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014815 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014816}
14817
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014818static void quirk_pipeb_force(struct drm_device *dev)
14819{
14820 struct drm_i915_private *dev_priv = dev->dev_private;
14821
14822 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
14823 DRM_INFO("applying pipe b force quirk\n");
14824}
14825
Keith Packard435793d2011-07-12 14:56:22 -070014826/*
14827 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
14828 */
14829static void quirk_ssc_force_disable(struct drm_device *dev)
14830{
14831 struct drm_i915_private *dev_priv = dev->dev_private;
14832 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014833 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070014834}
14835
Carsten Emde4dca20e2012-03-15 15:56:26 +010014836/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010014837 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
14838 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010014839 */
14840static void quirk_invert_brightness(struct drm_device *dev)
14841{
14842 struct drm_i915_private *dev_priv = dev->dev_private;
14843 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020014844 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070014845}
14846
Scot Doyle9c72cc62014-07-03 23:27:50 +000014847/* Some VBT's incorrectly indicate no backlight is present */
14848static void quirk_backlight_present(struct drm_device *dev)
14849{
14850 struct drm_i915_private *dev_priv = dev->dev_private;
14851 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
14852 DRM_INFO("applying backlight present quirk\n");
14853}
14854
Jesse Barnesb690e962010-07-19 13:53:12 -070014855struct intel_quirk {
14856 int device;
14857 int subsystem_vendor;
14858 int subsystem_device;
14859 void (*hook)(struct drm_device *dev);
14860};
14861
Egbert Eich5f85f172012-10-14 15:46:38 +020014862/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
14863struct intel_dmi_quirk {
14864 void (*hook)(struct drm_device *dev);
14865 const struct dmi_system_id (*dmi_id_list)[];
14866};
14867
14868static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
14869{
14870 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
14871 return 1;
14872}
14873
14874static const struct intel_dmi_quirk intel_dmi_quirks[] = {
14875 {
14876 .dmi_id_list = &(const struct dmi_system_id[]) {
14877 {
14878 .callback = intel_dmi_reverse_brightness,
14879 .ident = "NCR Corporation",
14880 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
14881 DMI_MATCH(DMI_PRODUCT_NAME, ""),
14882 },
14883 },
14884 { } /* terminating entry */
14885 },
14886 .hook = quirk_invert_brightness,
14887 },
14888};
14889
Ben Widawskyc43b5632012-04-16 14:07:40 -070014890static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070014891 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
14892 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
14893
Jesse Barnesb690e962010-07-19 13:53:12 -070014894 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
14895 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
14896
Ville Syrjälä5f080c02014-08-15 01:22:06 +030014897 /* 830 needs to leave pipe A & dpll A up */
14898 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
14899
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030014900 /* 830 needs to leave pipe B & dpll B up */
14901 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
14902
Keith Packard435793d2011-07-12 14:56:22 -070014903 /* Lenovo U160 cannot use SSC on LVDS */
14904 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020014905
14906 /* Sony Vaio Y cannot use SSC on LVDS */
14907 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010014908
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010014909 /* Acer Aspire 5734Z must invert backlight brightness */
14910 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
14911
14912 /* Acer/eMachines G725 */
14913 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
14914
14915 /* Acer/eMachines e725 */
14916 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
14917
14918 /* Acer/Packard Bell NCL20 */
14919 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
14920
14921 /* Acer Aspire 4736Z */
14922 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020014923
14924 /* Acer Aspire 5336 */
14925 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000014926
14927 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
14928 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000014929
Scot Doyledfb3d47b2014-08-21 16:08:02 +000014930 /* Acer C720 Chromebook (Core i3 4005U) */
14931 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
14932
jens steinb2a96012014-10-28 20:25:53 +010014933 /* Apple Macbook 2,1 (Core 2 T7400) */
14934 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
14935
Scot Doyled4967d82014-07-03 23:27:52 +000014936 /* Toshiba CB35 Chromebook (Celeron 2955U) */
14937 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000014938
14939 /* HP Chromebook 14 (Celeron 2955U) */
14940 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020014941
14942 /* Dell Chromebook 11 */
14943 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070014944};
14945
14946static void intel_init_quirks(struct drm_device *dev)
14947{
14948 struct pci_dev *d = dev->pdev;
14949 int i;
14950
14951 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
14952 struct intel_quirk *q = &intel_quirks[i];
14953
14954 if (d->device == q->device &&
14955 (d->subsystem_vendor == q->subsystem_vendor ||
14956 q->subsystem_vendor == PCI_ANY_ID) &&
14957 (d->subsystem_device == q->subsystem_device ||
14958 q->subsystem_device == PCI_ANY_ID))
14959 q->hook(dev);
14960 }
Egbert Eich5f85f172012-10-14 15:46:38 +020014961 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
14962 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
14963 intel_dmi_quirks[i].hook(dev);
14964 }
Jesse Barnesb690e962010-07-19 13:53:12 -070014965}
14966
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014967/* Disable the VGA plane that we never use */
14968static void i915_disable_vga(struct drm_device *dev)
14969{
14970 struct drm_i915_private *dev_priv = dev->dev_private;
14971 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020014972 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014973
Ville Syrjälä2b37c612014-01-22 21:32:38 +020014974 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014975 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070014976 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014977 sr1 = inb(VGA_SR_DATA);
14978 outb(sr1 | 1<<5, VGA_SR_DATA);
14979 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
14980 udelay(300);
14981
Ville Syrjälä01f5a622014-12-16 18:38:37 +020014982 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070014983 POSTING_READ(vga_reg);
14984}
14985
Daniel Vetterf8175862012-04-10 15:50:11 +020014986void intel_modeset_init_hw(struct drm_device *dev)
14987{
Ville Syrjäläb6283052015-06-03 15:45:07 +030014988 intel_update_cdclk(dev);
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030014989 intel_prepare_ddi(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014990 intel_init_clock_gating(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020014991 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020014992}
14993
Jesse Barnes79e53942008-11-07 14:24:08 -080014994void intel_modeset_init(struct drm_device *dev)
14995{
Jesse Barnes652c3932009-08-17 13:31:43 -070014996 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000014997 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000014998 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080014999 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080015000
15001 drm_mode_config_init(dev);
15002
15003 dev->mode_config.min_width = 0;
15004 dev->mode_config.min_height = 0;
15005
Dave Airlie019d96c2011-09-29 16:20:42 +010015006 dev->mode_config.preferred_depth = 24;
15007 dev->mode_config.prefer_shadow = 1;
15008
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000015009 dev->mode_config.allow_fb_modifiers = true;
15010
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020015011 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080015012
Jesse Barnesb690e962010-07-19 13:53:12 -070015013 intel_init_quirks(dev);
15014
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030015015 intel_init_pm(dev);
15016
Ben Widawskye3c74752013-04-05 13:12:39 -070015017 if (INTEL_INFO(dev)->num_pipes == 0)
15018 return;
15019
Jesse Barnese70236a2009-09-21 10:42:27 -070015020 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020015021 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070015022
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015023 if (IS_GEN2(dev)) {
15024 dev->mode_config.max_width = 2048;
15025 dev->mode_config.max_height = 2048;
15026 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070015027 dev->mode_config.max_width = 4096;
15028 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080015029 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010015030 dev->mode_config.max_width = 8192;
15031 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080015032 }
Damien Lespiau068be562014-03-28 14:17:49 +000015033
Ville Syrjälädc41c152014-08-13 11:57:05 +030015034 if (IS_845G(dev) || IS_I865G(dev)) {
15035 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
15036 dev->mode_config.cursor_height = 1023;
15037 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000015038 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
15039 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
15040 } else {
15041 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
15042 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
15043 }
15044
Ben Widawsky5d4545a2013-01-17 12:45:15 -080015045 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080015046
Zhao Yakui28c97732009-10-09 11:39:41 +080015047 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015048 INTEL_INFO(dev)->num_pipes,
15049 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080015050
Damien Lespiau055e3932014-08-18 13:49:10 +010015051 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000015052 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000015053 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000015054 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015055 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030015056 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000015057 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070015058 }
Jesse Barnes79e53942008-11-07 14:24:08 -080015059 }
15060
Jesse Barnesf42bb702013-12-16 16:34:23 -080015061 intel_init_dpio(dev);
15062
Daniel Vettere72f9fb2013-06-05 13:34:06 +020015063 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010015064
Jesse Barnes9cce37f2010-08-13 15:11:26 -070015065 /* Just disable it once at startup */
15066 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015067 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000015068
15069 /* Just in case the BIOS is doing something questionable. */
Paulo Zanoni7733b492015-07-07 15:26:04 -030015070 intel_fbc_disable(dev_priv);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015071
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015072 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080015073 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020015074 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015075
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015076 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080015077 if (!crtc->active)
15078 continue;
15079
Jesse Barnes46f297f2014-03-07 08:57:48 -080015080 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080015081 * Note that reserving the BIOS fb up front prevents us
15082 * from stuffing other stolen allocations like the ring
15083 * on top. This prevents some ugliness at boot time, and
15084 * can even allow for smooth boot transitions if the BIOS
15085 * fb is large enough for the active pipe configuration.
15086 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000015087 if (dev_priv->display.get_initial_plane_config) {
15088 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080015089 &crtc->plane_config);
15090 /*
15091 * If the fb is shared between multiple heads, we'll
15092 * just get the first one.
15093 */
Daniel Vetterf6936e22015-03-26 12:17:05 +010015094 intel_find_initial_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080015095 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080015096 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010015097}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080015098
Daniel Vetter7fad7982012-07-04 17:51:47 +020015099static void intel_enable_pipe_a(struct drm_device *dev)
15100{
15101 struct intel_connector *connector;
15102 struct drm_connector *crt = NULL;
15103 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015104 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020015105
15106 /* We can't just switch on the pipe A, we need to set things up with a
15107 * proper mode and output configuration. As a gross hack, enable pipe A
15108 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015109 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020015110 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
15111 crt = &connector->base;
15112 break;
15113 }
15114 }
15115
15116 if (!crt)
15117 return;
15118
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030015119 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +020015120 intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020015121}
15122
Daniel Vetterfa555832012-10-10 23:14:00 +020015123static bool
15124intel_check_plane_mapping(struct intel_crtc *crtc)
15125{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015126 struct drm_device *dev = crtc->base.dev;
15127 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020015128 u32 reg, val;
15129
Ben Widawsky7eb552a2013-03-13 14:05:41 -070015130 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020015131 return true;
15132
15133 reg = DSPCNTR(!crtc->plane);
15134 val = I915_READ(reg);
15135
15136 if ((val & DISPLAY_PLANE_ENABLE) &&
15137 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
15138 return false;
15139
15140 return true;
15141}
15142
Daniel Vetter24929352012-07-02 20:28:59 +020015143static void intel_sanitize_crtc(struct intel_crtc *crtc)
15144{
15145 struct drm_device *dev = crtc->base.dev;
15146 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015147 struct intel_encoder *encoder;
Daniel Vetterfa555832012-10-10 23:14:00 +020015148 u32 reg;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015149 bool enable;
Daniel Vetter24929352012-07-02 20:28:59 +020015150
Daniel Vetter24929352012-07-02 20:28:59 +020015151 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015152 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015153 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
15154
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015155 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010015156 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030015157 if (crtc->active) {
15158 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010015159 drm_crtc_vblank_on(&crtc->base);
15160 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030015161
Daniel Vetter24929352012-07-02 20:28:59 +020015162 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020015163 * disable the crtc (and hence change the state) if it is wrong. Note
15164 * that gen4+ has a fixed plane -> pipe mapping. */
15165 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020015166 bool plane;
15167
Daniel Vetter24929352012-07-02 20:28:59 +020015168 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
15169 crtc->base.base.id);
15170
15171 /* Pipe has the wrong plane attached and the plane is active.
15172 * Temporarily change the plane mapping and disable everything
15173 * ... */
15174 plane = crtc->plane;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015175 to_intel_plane_state(crtc->base.primary->state)->visible = true;
Daniel Vetter24929352012-07-02 20:28:59 +020015176 crtc->plane = !plane;
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015177 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015178 crtc->plane = plane;
Daniel Vetter24929352012-07-02 20:28:59 +020015179 }
Daniel Vetter24929352012-07-02 20:28:59 +020015180
Daniel Vetter7fad7982012-07-04 17:51:47 +020015181 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
15182 crtc->pipe == PIPE_A && !crtc->active) {
15183 /* BIOS forgot to enable pipe A, this mostly happens after
15184 * resume. Force-enable the pipe to fix this, the update_dpms
15185 * call below we restore the pipe to the right state, but leave
15186 * the required bits on. */
15187 intel_enable_pipe_a(dev);
15188 }
15189
Daniel Vetter24929352012-07-02 20:28:59 +020015190 /* Adjust the state of the output pipe according to whether we
15191 * have active connectors/encoders. */
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015192 enable = false;
15193 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
15194 enable |= encoder->connectors_active;
Daniel Vetter24929352012-07-02 20:28:59 +020015195
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015196 if (!enable)
15197 intel_crtc_disable_noatomic(&crtc->base);
Daniel Vetter24929352012-07-02 20:28:59 +020015198
Maarten Lankhorst53d9f4e2015-06-01 12:49:52 +020015199 if (crtc->active != crtc->base.state->active) {
Daniel Vetter24929352012-07-02 20:28:59 +020015200
15201 /* This can happen either due to bugs in the get_hw_state
Maarten Lankhorstb17d48e2015-06-12 11:15:39 +020015202 * functions or because of calls to intel_crtc_disable_noatomic,
15203 * or because the pipe is force-enabled due to the
Daniel Vetter24929352012-07-02 20:28:59 +020015204 * pipe A quirk. */
15205 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
15206 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080015207 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020015208 crtc->active ? "enabled" : "disabled");
15209
Matt Roper83d65732015-02-25 13:12:16 -080015210 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015211 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015212 crtc->base.enabled = crtc->active;
15213
15214 /* Because we only establish the connector -> encoder ->
15215 * crtc links if something is active, this means the
15216 * crtc is now deactivated. Break the links. connector
15217 * -> encoder links are only establish when things are
15218 * actually up, hence no need to break them. */
15219 WARN_ON(crtc->active);
15220
15221 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
15222 WARN_ON(encoder->connectors_active);
15223 encoder->base.crtc = NULL;
15224 }
15225 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015226
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030015227 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010015228 /*
15229 * We start out with underrun reporting disabled to avoid races.
15230 * For correct bookkeeping mark this on active crtcs.
15231 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020015232 * Also on gmch platforms we dont have any hardware bits to
15233 * disable the underrun reporting. Which means we need to start
15234 * out with underrun reporting disabled also on inactive pipes,
15235 * since otherwise we'll complain about the garbage we read when
15236 * e.g. coming up after runtime pm.
15237 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010015238 * No protection against concurrent access is required - at
15239 * worst a fifo underrun happens which also sets this to false.
15240 */
15241 crtc->cpu_fifo_underrun_disabled = true;
15242 crtc->pch_fifo_underrun_disabled = true;
15243 }
Daniel Vetter24929352012-07-02 20:28:59 +020015244}
15245
15246static void intel_sanitize_encoder(struct intel_encoder *encoder)
15247{
15248 struct intel_connector *connector;
15249 struct drm_device *dev = encoder->base.dev;
15250
15251 /* We need to check both for a crtc link (meaning that the
15252 * encoder is active and trying to read from a pipe) and the
15253 * pipe itself being active. */
15254 bool has_active_crtc = encoder->base.crtc &&
15255 to_intel_crtc(encoder->base.crtc)->active;
15256
15257 if (encoder->connectors_active && !has_active_crtc) {
15258 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
15259 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015260 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015261
15262 /* Connector is active, but has no active pipe. This is
15263 * fallout from our resume register restoring. Disable
15264 * the encoder manually again. */
15265 if (encoder->base.crtc) {
15266 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
15267 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015268 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020015269 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030015270 if (encoder->post_disable)
15271 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020015272 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020015273 encoder->base.crtc = NULL;
15274 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020015275
15276 /* Inconsistent output/port/pipe state happens presumably due to
15277 * a bug in one of the get_hw_state functions. Or someplace else
15278 * in our code, like the register restore mess on resume. Clamp
15279 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015280 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015281 if (connector->encoder != encoder)
15282 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020015283 connector->base.dpms = DRM_MODE_DPMS_OFF;
15284 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020015285 }
15286 }
15287 /* Enabled encoders without active connectors will be fixed in
15288 * the crtc fixup. */
15289}
15290
Imre Deak04098752014-02-18 00:02:16 +020015291void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015292{
15293 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020015294 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015295
Imre Deak04098752014-02-18 00:02:16 +020015296 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
15297 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
15298 i915_disable_vga(dev);
15299 }
15300}
15301
15302void i915_redisable_vga(struct drm_device *dev)
15303{
15304 struct drm_i915_private *dev_priv = dev->dev_private;
15305
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015306 /* This function can be called both from intel_modeset_setup_hw_state or
15307 * at a very early point in our resume sequence, where the power well
15308 * structures are not yet restored. Since this function is at a very
15309 * paranoid "someone might have enabled VGA while we were not looking"
15310 * level, just check if the power well is enabled instead of trying to
15311 * follow the "don't touch the power well if we don't need it" policy
15312 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015313 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030015314 return;
15315
Imre Deak04098752014-02-18 00:02:16 +020015316 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010015317}
15318
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015319static bool primary_get_hw_state(struct intel_crtc *crtc)
15320{
15321 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
15322
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015323 return !!(I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE);
15324}
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015325
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015326static void readout_plane_state(struct intel_crtc *crtc,
15327 struct intel_crtc_state *crtc_state)
15328{
15329 struct intel_plane *p;
15330 struct drm_plane_state *drm_plane_state;
15331 bool active = crtc_state->base.active;
15332
15333 if (active) {
15334 crtc_state->quirks |= PIPE_CONFIG_QUIRK_INITIAL_PLANES;
15335
15336 /* apply to previous sw state too */
15337 to_intel_crtc_state(crtc->base.state)->quirks |=
15338 PIPE_CONFIG_QUIRK_INITIAL_PLANES;
15339 }
15340
15341 for_each_intel_plane(crtc->base.dev, p) {
15342 bool visible = active;
15343
15344 if (crtc->pipe != p->pipe)
15345 continue;
15346
15347 drm_plane_state = p->base.state;
15348 if (active && p->base.type == DRM_PLANE_TYPE_PRIMARY) {
15349 visible = primary_get_hw_state(crtc);
15350 to_intel_plane_state(drm_plane_state)->visible = visible;
15351 } else {
15352 /*
15353 * unknown state, assume it's off to force a transition
15354 * to on when calculating state changes.
15355 */
15356 to_intel_plane_state(drm_plane_state)->visible = false;
15357 }
15358
15359 if (visible) {
15360 crtc_state->base.plane_mask |=
15361 1 << drm_plane_index(&p->base);
15362 } else if (crtc_state->base.state) {
15363 /* Make this unconditional for atomic hw readout. */
15364 crtc_state->base.plane_mask &=
15365 ~(1 << drm_plane_index(&p->base));
15366 }
15367 }
Ville Syrjälä98ec7732014-04-30 17:43:01 +030015368}
15369
Daniel Vetter30e984d2013-06-05 13:34:17 +020015370static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020015371{
15372 struct drm_i915_private *dev_priv = dev->dev_private;
15373 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020015374 struct intel_crtc *crtc;
15375 struct intel_encoder *encoder;
15376 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020015377 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020015378
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015379 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015380 memset(crtc->config, 0, sizeof(*crtc->config));
Maarten Lankhorstf7217902015-06-10 10:24:20 +020015381 crtc->config->base.crtc = &crtc->base;
Daniel Vetter3b117c82013-04-17 20:15:07 +020015382
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015383 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020015384
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010015385 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015386 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015387
Matt Roper83d65732015-02-25 13:12:16 -080015388 crtc->base.state->enable = crtc->active;
Maarten Lankhorst49d6fa22015-05-11 10:45:15 +020015389 crtc->base.state->active = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020015390 crtc->base.enabled = crtc->active;
Maarten Lankhorstb8b7fad2015-06-12 11:15:41 +020015391 crtc->base.hwmode = crtc->config->base.adjusted_mode;
Maarten Lankhorstb70709a2015-04-21 17:12:53 +030015392
Maarten Lankhorstd032ffa2015-06-15 12:33:51 +020015393 readout_plane_state(crtc, to_intel_crtc_state(crtc->base.state));
Daniel Vetter24929352012-07-02 20:28:59 +020015394
15395 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
15396 crtc->base.base.id,
15397 crtc->active ? "enabled" : "disabled");
15398 }
15399
Daniel Vetter53589012013-06-05 13:34:16 +020015400 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15401 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15402
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015403 pll->on = pll->get_hw_state(dev_priv, pll,
15404 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020015405 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015406 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015407 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015408 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020015409 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015410 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015411 }
Daniel Vetter53589012013-06-05 13:34:16 +020015412 }
Daniel Vetter53589012013-06-05 13:34:16 +020015413
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020015414 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015415 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015416
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020015417 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030015418 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020015419 }
15420
Damien Lespiaub2784e12014-08-05 11:29:37 +010015421 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015422 pipe = 0;
15423
15424 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070015425 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15426 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015427 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020015428 } else {
15429 encoder->base.crtc = NULL;
15430 }
15431
15432 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015433 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020015434 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030015435 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015436 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010015437 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020015438 }
15439
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020015440 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020015441 if (connector->get_hw_state(connector)) {
15442 connector->base.dpms = DRM_MODE_DPMS_ON;
15443 connector->encoder->connectors_active = true;
15444 connector->base.encoder = &connector->encoder->base;
15445 } else {
15446 connector->base.dpms = DRM_MODE_DPMS_OFF;
15447 connector->base.encoder = NULL;
15448 }
15449 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
15450 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030015451 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020015452 connector->base.encoder ? "enabled" : "disabled");
15453 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020015454}
15455
15456/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
15457 * and i915 state tracking structures. */
15458void intel_modeset_setup_hw_state(struct drm_device *dev,
15459 bool force_restore)
15460{
15461 struct drm_i915_private *dev_priv = dev->dev_private;
15462 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015463 struct intel_crtc *crtc;
15464 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020015465 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020015466
15467 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020015468
Jesse Barnesbabea612013-06-26 18:57:38 +030015469 /*
15470 * Now that we have the config, copy it to each CRTC struct
15471 * Note that this could go away if we move to using crtc_config
15472 * checking everywhere.
15473 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010015474 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020015475 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015476 intel_mode_from_pipe_config(&crtc->base.mode,
15477 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030015478 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
15479 crtc->base.base.id);
15480 drm_mode_debug_printmodeline(&crtc->base.mode);
15481 }
15482 }
15483
Daniel Vetter24929352012-07-02 20:28:59 +020015484 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010015485 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020015486 intel_sanitize_encoder(encoder);
15487 }
15488
Damien Lespiau055e3932014-08-18 13:49:10 +010015489 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020015490 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
15491 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020015492 intel_dump_pipe_config(crtc, crtc->config,
15493 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020015494 }
Daniel Vetter9a935852012-07-05 22:34:27 +020015495
Ander Conselvan de Oliveirad29b2f92015-03-20 16:18:05 +020015496 intel_modeset_update_connector_atomic_state(dev);
15497
Daniel Vetter35c95372013-07-17 06:55:04 +020015498 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
15499 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
15500
15501 if (!pll->on || pll->active)
15502 continue;
15503
15504 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
15505
15506 pll->disable(dev_priv, pll);
15507 pll->on = false;
15508 }
15509
Ville Syrjälä26e1fe42015-06-24 22:00:06 +030015510 if (IS_VALLEYVIEW(dev))
Ville Syrjälä6eb1a682015-06-24 22:00:03 +030015511 vlv_wm_get_hw_state(dev);
15512 else if (IS_GEN9(dev))
Pradeep Bhat30789992014-11-04 17:06:45 +000015513 skl_wm_get_hw_state(dev);
15514 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030015515 ilk_wm_get_hw_state(dev);
15516
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015517 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030015518 i915_redisable_vga(dev);
15519
Daniel Vetterf30da182013-04-11 20:22:50 +020015520 /*
15521 * We need to use raw interfaces for restoring state to avoid
15522 * checking (bogus) intermediate states.
15523 */
Damien Lespiau055e3932014-08-18 13:49:10 +010015524 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070015525 struct drm_crtc *crtc =
15526 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020015527
Ander Conselvan de Oliveira83a57152015-03-20 16:18:03 +020015528 intel_crtc_restore_mode(crtc);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010015529 }
15530 } else {
15531 intel_modeset_update_staged_output_state(dev);
15532 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020015533
15534 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010015535}
15536
15537void intel_modeset_gem_init(struct drm_device *dev)
15538{
Jesse Barnes92122782014-10-09 12:57:42 -070015539 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015540 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070015541 struct drm_i915_gem_object *obj;
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015542 int ret;
Jesse Barnes484b41d2014-03-07 08:57:55 -080015543
Imre Deakae484342014-03-31 15:10:44 +030015544 mutex_lock(&dev->struct_mutex);
15545 intel_init_gt_powersave(dev);
15546 mutex_unlock(&dev->struct_mutex);
15547
Jesse Barnes92122782014-10-09 12:57:42 -070015548 /*
15549 * There may be no VBT; and if the BIOS enabled SSC we can
15550 * just keep using it to avoid unnecessary flicker. Whereas if the
15551 * BIOS isn't using it, don't assume it will work even if the VBT
15552 * indicates as much.
15553 */
15554 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
15555 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
15556 DREF_SSC1_ENABLE);
15557
Chris Wilson1833b132012-05-09 11:56:28 +010015558 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020015559
15560 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080015561
15562 /*
15563 * Make sure any fbs we allocated at startup are properly
15564 * pinned & fenced. When we do the allocation it's too early
15565 * for this.
15566 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010015567 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070015568 obj = intel_fb_obj(c->primary->fb);
15569 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080015570 continue;
15571
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015572 mutex_lock(&dev->struct_mutex);
15573 ret = intel_pin_and_fence_fb_obj(c->primary,
15574 c->primary->fb,
15575 c->primary->state,
John Harrison91af1272015-06-18 13:14:56 +010015576 NULL, NULL);
Tvrtko Ursuline0d61492015-04-13 16:03:03 +010015577 mutex_unlock(&dev->struct_mutex);
15578 if (ret) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080015579 DRM_ERROR("failed to pin boot fb on pipe %d\n",
15580 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100015581 drm_framebuffer_unreference(c->primary->fb);
15582 c->primary->fb = NULL;
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015583 c->primary->crtc = c->primary->state->crtc = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080015584 update_state_fb(c->primary);
Maarten Lankhorst36750f22015-06-01 12:49:54 +020015585 c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
Jesse Barnes484b41d2014-03-07 08:57:55 -080015586 }
15587 }
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015588
15589 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080015590}
15591
Imre Deak4932e2c2014-02-11 17:12:48 +020015592void intel_connector_unregister(struct intel_connector *intel_connector)
15593{
15594 struct drm_connector *connector = &intel_connector->base;
15595
15596 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010015597 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020015598}
15599
Jesse Barnes79e53942008-11-07 14:24:08 -080015600void intel_modeset_cleanup(struct drm_device *dev)
15601{
Jesse Barnes652c3932009-08-17 13:31:43 -070015602 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030015603 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070015604
Imre Deak2eb52522014-11-19 15:30:05 +020015605 intel_disable_gt_powersave(dev);
15606
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020015607 intel_backlight_unregister(dev);
15608
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015609 /*
15610 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020015611 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015612 * experience fancy races otherwise.
15613 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020015614 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070015615
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015616 /*
15617 * Due to the hpd irq storm handling the hotplug work can re-arm the
15618 * poll handlers. Hence disable polling after hpd handling is shut down.
15619 */
Keith Packardf87ea762010-10-03 19:36:26 -070015620 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020015621
Jesse Barnes723bfd72010-10-07 16:01:13 -070015622 intel_unregister_dsm_handler();
15623
Paulo Zanoni7733b492015-07-07 15:26:04 -030015624 intel_fbc_disable(dev_priv);
Kristian Høgsberg69341a52009-11-11 12:19:17 -050015625
Chris Wilson1630fe72011-07-08 12:22:42 +010015626 /* flush any delayed tasks or pending work */
15627 flush_scheduled_work();
15628
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015629 /* destroy the backlight and sysfs files before encoders/connectors */
15630 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020015631 struct intel_connector *intel_connector;
15632
15633 intel_connector = to_intel_connector(connector);
15634 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020015635 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030015636
Jesse Barnes79e53942008-11-07 14:24:08 -080015637 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010015638
15639 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030015640
15641 mutex_lock(&dev->struct_mutex);
15642 intel_cleanup_gt_powersave(dev);
15643 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080015644}
15645
Dave Airlie28d52042009-09-21 14:33:58 +100015646/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080015647 * Return which encoder is currently attached for connector.
15648 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010015649struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080015650{
Chris Wilsondf0e9242010-09-09 16:20:55 +010015651 return &intel_attached_encoder(connector)->base;
15652}
Jesse Barnes79e53942008-11-07 14:24:08 -080015653
Chris Wilsondf0e9242010-09-09 16:20:55 +010015654void intel_connector_attach_encoder(struct intel_connector *connector,
15655 struct intel_encoder *encoder)
15656{
15657 connector->encoder = encoder;
15658 drm_mode_connector_attach_encoder(&connector->base,
15659 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080015660}
Dave Airlie28d52042009-09-21 14:33:58 +100015661
15662/*
15663 * set vga decode state - true == enable VGA decode
15664 */
15665int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
15666{
15667 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000015668 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100015669 u16 gmch_ctrl;
15670
Chris Wilson75fa0412014-02-07 18:37:02 -020015671 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
15672 DRM_ERROR("failed to read control word\n");
15673 return -EIO;
15674 }
15675
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020015676 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
15677 return 0;
15678
Dave Airlie28d52042009-09-21 14:33:58 +100015679 if (state)
15680 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
15681 else
15682 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020015683
15684 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
15685 DRM_ERROR("failed to write control word\n");
15686 return -EIO;
15687 }
15688
Dave Airlie28d52042009-09-21 14:33:58 +100015689 return 0;
15690}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015691
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015692struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015693
15694 u32 power_well_driver;
15695
Chris Wilson63b66e52013-08-08 15:12:06 +020015696 int num_transcoders;
15697
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015698 struct intel_cursor_error_state {
15699 u32 control;
15700 u32 position;
15701 u32 base;
15702 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010015703 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015704
15705 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015706 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015707 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030015708 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010015709 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015710
15711 struct intel_plane_error_state {
15712 u32 control;
15713 u32 stride;
15714 u32 size;
15715 u32 pos;
15716 u32 addr;
15717 u32 surface;
15718 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010015719 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020015720
15721 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020015722 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020015723 enum transcoder cpu_transcoder;
15724
15725 u32 conf;
15726
15727 u32 htotal;
15728 u32 hblank;
15729 u32 hsync;
15730 u32 vtotal;
15731 u32 vblank;
15732 u32 vsync;
15733 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015734};
15735
15736struct intel_display_error_state *
15737intel_display_capture_error_state(struct drm_device *dev)
15738{
Jani Nikulafbee40d2014-03-31 14:27:18 +030015739 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015740 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020015741 int transcoders[] = {
15742 TRANSCODER_A,
15743 TRANSCODER_B,
15744 TRANSCODER_C,
15745 TRANSCODER_EDP,
15746 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015747 int i;
15748
Chris Wilson63b66e52013-08-08 15:12:06 +020015749 if (INTEL_INFO(dev)->num_pipes == 0)
15750 return NULL;
15751
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015752 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015753 if (error == NULL)
15754 return NULL;
15755
Imre Deak190be112013-11-25 17:15:31 +020015756 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015757 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
15758
Damien Lespiau055e3932014-08-18 13:49:10 +010015759 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020015760 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015761 __intel_display_power_is_enabled(dev_priv,
15762 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020015763 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015764 continue;
15765
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030015766 error->cursor[i].control = I915_READ(CURCNTR(i));
15767 error->cursor[i].position = I915_READ(CURPOS(i));
15768 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015769
15770 error->plane[i].control = I915_READ(DSPCNTR(i));
15771 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015772 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030015773 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015774 error->plane[i].pos = I915_READ(DSPPOS(i));
15775 }
Paulo Zanonica291362013-03-06 20:03:14 -030015776 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
15777 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015778 if (INTEL_INFO(dev)->gen >= 4) {
15779 error->plane[i].surface = I915_READ(DSPSURF(i));
15780 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
15781 }
15782
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015783 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030015784
Sonika Jindal3abfce72014-07-21 15:23:43 +053015785 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030015786 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020015787 }
15788
15789 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
15790 if (HAS_DDI(dev_priv->dev))
15791 error->num_transcoders++; /* Account for eDP. */
15792
15793 for (i = 0; i < error->num_transcoders; i++) {
15794 enum transcoder cpu_transcoder = transcoders[i];
15795
Imre Deakddf9c532013-11-27 22:02:02 +020015796 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020015797 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020015798 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015799 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020015800 continue;
15801
Chris Wilson63b66e52013-08-08 15:12:06 +020015802 error->transcoder[i].cpu_transcoder = cpu_transcoder;
15803
15804 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
15805 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
15806 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
15807 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
15808 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
15809 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
15810 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015811 }
15812
15813 return error;
15814}
15815
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015816#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
15817
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015818void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015819intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015820 struct drm_device *dev,
15821 struct intel_display_error_state *error)
15822{
Damien Lespiau055e3932014-08-18 13:49:10 +010015823 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015824 int i;
15825
Chris Wilson63b66e52013-08-08 15:12:06 +020015826 if (!error)
15827 return;
15828
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015829 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020015830 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015831 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030015832 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010015833 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015834 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020015835 err_printf(m, " Power: %s\n",
15836 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015837 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030015838 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015839
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015840 err_printf(m, "Plane [%d]:\n", i);
15841 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
15842 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015843 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015844 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
15845 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030015846 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030015847 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015848 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015849 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015850 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
15851 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015852 }
15853
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030015854 err_printf(m, "Cursor [%d]:\n", i);
15855 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
15856 err_printf(m, " POS: %08x\n", error->cursor[i].position);
15857 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015858 }
Chris Wilson63b66e52013-08-08 15:12:06 +020015859
15860 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010015861 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020015862 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020015863 err_printf(m, " Power: %s\n",
15864 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020015865 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
15866 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
15867 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
15868 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
15869 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
15870 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
15871 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
15872 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000015873}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015874
15875void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
15876{
15877 struct intel_crtc *crtc;
15878
15879 for_each_intel_crtc(dev, crtc) {
15880 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015881
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015882 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015883
15884 work = crtc->unpin_work;
15885
15886 if (work && work->event &&
15887 work->event->base.file_priv == file) {
15888 kfree(work->event);
15889 work->event = NULL;
15890 }
15891
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020015892 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030015893 }
15894}