blob: 0c33a688822e9e8bf4f5f3be01283b240213018a [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
34 ValueType KVT = !cast<ValueType>(!if (!eq (NumElts, 1), "i1",
35 "v" # NumElts # "i1"));
36
Adam Nemet5ed17da2014-08-21 19:50:07 +000037 // The GPR register class that can hold the write mask. Use GR8 for fewer
38 // than 8 elements. Use shift-right and equal to work around the lack of
39 // !lt in tablegen.
40 RegisterClass MRC =
41 !cast<RegisterClass>("GR" #
42 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
43
44 // Suffix used in the instruction mnemonic.
45 string Suffix = suffix;
46
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000047 // VTName is a string name for vector VT. For vector types it will be
48 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
49 // It is a little bit complex for scalar types, where NumElts = 1.
50 // In this case we build v4f32 or v2f64
51 string VTName = "v" # !if (!eq (NumElts, 1),
52 !if (!eq (EltVT.Size, 32), 4,
53 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000054
Adam Nemet5ed17da2014-08-21 19:50:07 +000055 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 string EltTypeName = !cast<string>(EltVT);
59 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
61 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000062
63 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000064 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000065
66 // Size of RC in bits, e.g. 512 for VR512.
67 int Size = VT.Size;
68
69 // The corresponding memory operand, e.g. i512mem for VR512.
70 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000071 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
72
73 // Load patterns
74 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
75 // due to load promotion during legalization
76 PatFrag LdFrag = !cast<PatFrag>("load" #
77 !if (!eq (TypeVariantName, "i"),
78 !if (!eq (Size, 128), "v2i64",
79 !if (!eq (Size, 256), "v4i64",
80 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000081
82 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
83 !if (!eq (TypeVariantName, "i"),
84 !if (!eq (Size, 128), "v2i64",
85 !if (!eq (Size, 256), "v4i64",
Michael Liao66233b72015-08-06 09:06:20 +000086 !if (!eq (Size, 512),
Elena Demikhovsky2689d782015-03-02 12:46:21 +000087 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
88 VTName))), VTName));
89
Robert Khasanov2ea081d2014-08-25 14:49:34 +000090 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000091
92 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000093 // Note: For EltSize < 32, FloatVT is illegal and TableGen
94 // fails to compile, so we choose FloatVT = VT
95 ValueType FloatVT = !cast<ValueType>(
96 !if (!eq (!srl(EltSize,5),0),
97 VTName,
98 !if (!eq(TypeVariantName, "i"),
99 "v" # NumElts # "f" # EltSize,
100 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000102 ValueType IntVT = !cast<ValueType>(
103 !if (!eq (!srl(EltSize,5),0),
104 VTName,
105 !if (!eq(TypeVariantName, "f"),
106 "v" # NumElts # "i" # EltSize,
107 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000108 // The string to specify embedded broadcast in assembly.
109 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000110
Adam Nemet449b3f02014-10-15 23:42:09 +0000111 // 8-bit compressed displacement tuple/subvector format. This is only
112 // defined for NumElts <= 8.
113 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
114 !cast<CD8VForm>("CD8VT" # NumElts), ?);
115
Adam Nemet55536c62014-09-25 23:48:45 +0000116 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
117 !if (!eq (Size, 256), sub_ymm, ?));
118
119 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
120 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
121 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000122
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000123 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
124
Adam Nemet09377232014-10-08 23:25:31 +0000125 // A vector type of the same width with element type i32. This is used to
126 // create the canonical constant zero node ImmAllZerosV.
127 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
128 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000129
130 string ZSuffix = !if (!eq (Size, 128), "Z128",
131 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000132}
133
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000134def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
135def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000136def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
137def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000138def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
139def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000140
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000141// "x" in v32i8x_info means RC = VR256X
142def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
143def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
144def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
145def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000146def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
147def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000148
149def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
150def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
151def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
152def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000153def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
154def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000155
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000156// We map scalar types to the smallest (128-bit) vector type
157// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000158def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
159def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000160def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
161def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
162
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000163class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
164 X86VectorVTInfo i128> {
165 X86VectorVTInfo info512 = i512;
166 X86VectorVTInfo info256 = i256;
167 X86VectorVTInfo info128 = i128;
168}
169
170def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
171 v16i8x_info>;
172def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
173 v8i16x_info>;
174def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
175 v4i32x_info>;
176def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
177 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000178def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
179 v4f32x_info>;
180def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
181 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000182
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000183// This multiclass generates the masking variants from the non-masking
184// variant. It only provides the assembly pieces for the masking variants.
185// It assumes custom ISel patterns for masking which can be provided as
186// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000187multiclass AVX512_maskable_custom<bits<8> O, Format F,
188 dag Outs,
189 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
190 string OpcodeStr,
191 string AttSrcAsm, string IntelSrcAsm,
192 list<dag> Pattern,
193 list<dag> MaskingPattern,
194 list<dag> ZeroMaskingPattern,
195 string MaskingConstraint = "",
196 InstrItinClass itin = NoItinerary,
197 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 let isCommutable = IsCommutable in
199 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000200 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000201 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202 Pattern, itin>;
203
204 // Prefer over VMOV*rrk Pat<>
205 let AddedComplexity = 20 in
206 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000207 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
208 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000209 MaskingPattern, itin>,
210 EVEX_K {
211 // In case of the 3src subclass this is overridden with a let.
212 string Constraints = MaskingConstraint;
213 }
214 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
215 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000216 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
217 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 ZeroMaskingPattern,
219 itin>,
220 EVEX_KZ;
221}
222
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000223
Adam Nemet34801422014-10-08 23:25:39 +0000224// Common base class of AVX512_maskable and AVX512_maskable_3src.
225multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
226 dag Outs,
227 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
228 string OpcodeStr,
229 string AttSrcAsm, string IntelSrcAsm,
230 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000231 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000232 string MaskingConstraint = "",
233 InstrItinClass itin = NoItinerary,
234 bit IsCommutable = 0> :
235 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
236 AttSrcAsm, IntelSrcAsm,
237 [(set _.RC:$dst, RHS)],
238 [(set _.RC:$dst, MaskingRHS)],
239 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000240 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000241 MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000242
Adam Nemet2e91ee52014-08-14 17:13:19 +0000243// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000244// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000245// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000246multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
247 dag Outs, dag Ins, string OpcodeStr,
248 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000249 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000250 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000251 bit IsCommutable = 0> :
252 AVX512_maskable_common<O, F, _, Outs, Ins,
253 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
254 !con((ins _.KRCWM:$mask), Ins),
255 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000256 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000257 "$src0 = $dst", itin, IsCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258
259// This multiclass generates the unconditional/non-masking, the masking and
260// the zero-masking variant of the scalar instruction.
261multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
262 dag Outs, dag Ins, string OpcodeStr,
263 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000264 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 InstrItinClass itin = NoItinerary,
266 bit IsCommutable = 0> :
267 AVX512_maskable_common<O, F, _, Outs, Ins,
268 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
269 !con((ins _.KRCWM:$mask), Ins),
270 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
271 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000272 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000273
Adam Nemet34801422014-10-08 23:25:39 +0000274// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000275// ($src1) is already tied to $dst so we just use that for the preserved
276// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
277// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000278multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
279 dag Outs, dag NonTiedIns, string OpcodeStr,
280 string AttSrcAsm, string IntelSrcAsm,
281 dag RHS> :
282 AVX512_maskable_common<O, F, _, Outs,
283 !con((ins _.RC:$src1), NonTiedIns),
284 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
285 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
286 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
287 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000288
Craig Topperaad5f112015-11-30 00:13:24 +0000289// Similar to AVX512_maskable_3rc but in this case the input VT for the tied
290// operand differs from the output VT. This requires a bitconvert on
291// the preserved vector going into the vselect.
292multiclass AVX512_maskable_3src_cast<bits<8> O, Format F, X86VectorVTInfo OutVT,
293 X86VectorVTInfo InVT,
294 dag Outs, dag NonTiedIns, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
296 dag RHS> :
297 AVX512_maskable_common<O, F, OutVT, Outs,
298 !con((ins InVT.RC:$src1), NonTiedIns),
299 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
300 !con((ins InVT.RC:$src1, InVT.KRCWM:$mask), NonTiedIns),
301 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
302 (vselect InVT.KRCWM:$mask, RHS,
303 (bitconvert InVT.RC:$src1))>;
304
Igor Breger15820b02015-07-01 13:24:28 +0000305multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag NonTiedIns, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
308 dag RHS> :
309 AVX512_maskable_common<O, F, _, Outs,
310 !con((ins _.RC:$src1), NonTiedIns),
311 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
312 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
313 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000314 (X86select _.KRCWM:$mask, RHS, _.RC:$src1), X86select>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000315
Adam Nemet34801422014-10-08 23:25:39 +0000316multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
317 dag Outs, dag Ins,
318 string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
320 list<dag> Pattern> :
321 AVX512_maskable_custom<O, F, Outs, Ins,
322 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
323 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000324 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000325 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000326
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000327
328// Instruction with mask that puts result in mask register,
329// like "compare" and "vptest"
330multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
331 dag Outs,
332 dag Ins, dag MaskingIns,
333 string OpcodeStr,
334 string AttSrcAsm, string IntelSrcAsm,
335 list<dag> Pattern,
Craig Topper156622a2016-01-11 00:44:56 +0000336 list<dag> MaskingPattern> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000337 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000338 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
339 "$dst, "#IntelSrcAsm#"}",
340 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000341
342 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000343 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
344 "$dst {${mask}}, "#IntelSrcAsm#"}",
345 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000346}
347
348multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
349 dag Outs,
350 dag Ins, dag MaskingIns,
351 string OpcodeStr,
352 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000353 dag RHS, dag MaskingRHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000354 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
355 AttSrcAsm, IntelSrcAsm,
356 [(set _.KRC:$dst, RHS)],
Craig Topper156622a2016-01-11 00:44:56 +0000357 [(set _.KRC:$dst, MaskingRHS)]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000358
359multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
360 dag Outs, dag Ins, string OpcodeStr,
361 string AttSrcAsm, string IntelSrcAsm,
Craig Topper156622a2016-01-11 00:44:56 +0000362 dag RHS> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000363 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
364 !con((ins _.KRCWM:$mask), Ins),
365 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper156622a2016-01-11 00:44:56 +0000366 (and _.KRCWM:$mask, RHS)>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000367
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000368multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
369 dag Outs, dag Ins, string OpcodeStr,
370 string AttSrcAsm, string IntelSrcAsm> :
371 AVX512_maskable_custom_cmp<O, F, Outs,
372 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000373 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000374
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000375// Bitcasts between 512-bit vector types. Return the original type since
376// no instruction is needed for the conversion
377let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000378 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000379 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000380 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
381 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
382 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000383 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000384 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
385 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
386 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000387 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000388 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000389 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
390 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000391 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000392 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
393 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000394 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000395 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
396 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000397 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000398 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
399 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
400 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
401 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
402 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
403 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
404 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
405 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
406 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
407 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
408 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000409
410 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
411 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
412 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
413 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
414 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
415 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
416 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
417 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
418 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
419 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
420 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
421 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
422 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
423 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
424 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
425 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
426 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
427 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
428 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
429 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
430 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
431 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
432 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
433 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
434 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
435 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
436 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
437 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
438 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
439 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
440
441// Bitcasts between 256-bit vector types. Return the original type since
442// no instruction is needed for the conversion
443 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
444 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
445 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
446 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
447 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
448 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
449 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
450 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
451 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
452 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
453 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
454 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
455 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
456 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
457 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
458 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
459 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
460 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
461 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
462 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
463 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
464 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
465 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
466 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
467 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
468 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
469 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
470 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
471 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
472 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
473}
474
475//
476// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
477//
478
479let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
480 isPseudo = 1, Predicates = [HasAVX512] in {
481def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
482 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
483}
484
Craig Topperfb1746b2014-01-30 06:03:19 +0000485let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000486def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
487def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
488def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000489}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000490
491//===----------------------------------------------------------------------===//
492// AVX-512 - VECTOR INSERT
493//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000494multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
495 PatFrag vinsert_insert> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000496 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000497 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
498 (ins To.RC:$src1, From.RC:$src2, i32u8imm:$src3),
499 "vinsert" # From.EltTypeName # "x" # From.NumElts,
500 "$src3, $src2, $src1", "$src1, $src2, $src3",
501 (vinsert_insert:$src3 (To.VT To.RC:$src1),
502 (From.VT From.RC:$src2),
503 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000504
Igor Breger0ede3cb2015-09-20 06:52:42 +0000505 let mayLoad = 1 in
506 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
507 (ins To.RC:$src1, From.MemOp:$src2, i32u8imm:$src3),
508 "vinsert" # From.EltTypeName # "x" # From.NumElts,
509 "$src3, $src2, $src1", "$src1, $src2, $src3",
510 (vinsert_insert:$src3 (To.VT To.RC:$src1),
511 (From.VT (bitconvert (From.LdFrag addr:$src2))),
512 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
513 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000514 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000515}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000516
Igor Breger0ede3cb2015-09-20 06:52:42 +0000517multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
518 X86VectorVTInfo To, PatFrag vinsert_insert,
519 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
520 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000521 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000522 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
523 (To.VT (!cast<Instruction>(InstrStr#"rr")
524 To.RC:$src1, From.RC:$src2,
525 (INSERT_get_vinsert_imm To.RC:$ins)))>;
526
527 def : Pat<(vinsert_insert:$ins
528 (To.VT To.RC:$src1),
529 (From.VT (bitconvert (From.LdFrag addr:$src2))),
530 (iPTR imm)),
531 (To.VT (!cast<Instruction>(InstrStr#"rm")
532 To.RC:$src1, addr:$src2,
533 (INSERT_get_vinsert_imm To.RC:$ins)))>;
534 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000535}
536
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000537multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
538 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000539
540 let Predicates = [HasVLX] in
541 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
542 X86VectorVTInfo< 4, EltVT32, VR128X>,
543 X86VectorVTInfo< 8, EltVT32, VR256X>,
544 vinsert128_insert>, EVEX_V256;
545
546 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000547 X86VectorVTInfo< 4, EltVT32, VR128X>,
548 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000549 vinsert128_insert>, EVEX_V512;
550
551 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000552 X86VectorVTInfo< 4, EltVT64, VR256X>,
553 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000554 vinsert256_insert>, VEX_W, EVEX_V512;
555
556 let Predicates = [HasVLX, HasDQI] in
557 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
558 X86VectorVTInfo< 2, EltVT64, VR128X>,
559 X86VectorVTInfo< 4, EltVT64, VR256X>,
560 vinsert128_insert>, VEX_W, EVEX_V256;
561
562 let Predicates = [HasDQI] in {
563 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
564 X86VectorVTInfo< 2, EltVT64, VR128X>,
565 X86VectorVTInfo< 8, EltVT64, VR512>,
566 vinsert128_insert>, VEX_W, EVEX_V512;
567
568 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
569 X86VectorVTInfo< 8, EltVT32, VR256X>,
570 X86VectorVTInfo<16, EltVT32, VR512>,
571 vinsert256_insert>, EVEX_V512;
572 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000573}
574
Adam Nemet4e2ef472014-10-02 23:18:28 +0000575defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
576defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000577
Igor Breger0ede3cb2015-09-20 06:52:42 +0000578// Codegen pattern with the alternative types,
579// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
580defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
581 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
582defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
583 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
584
585defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
586 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
587defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
588 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
589
590defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
591 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
592defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
593 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
594
595// Codegen pattern with the alternative types insert VEC128 into VEC256
596defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
597 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
598defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
599 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
600// Codegen pattern with the alternative types insert VEC128 into VEC512
601defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
602 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
603defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
604 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
605// Codegen pattern with the alternative types insert VEC256 into VEC512
606defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
607 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
608defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
609 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
610
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000611// vinsertps - insert f32 to XMM
612def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000613 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000614 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000615 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000616 EVEX_4V;
617def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000618 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000619 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000620 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000621 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
622 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
623
624//===----------------------------------------------------------------------===//
625// AVX-512 VECTOR EXTRACT
626//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000627
Igor Breger7f69a992015-09-10 12:54:54 +0000628multiclass vextract_for_size_first_position_lowering<X86VectorVTInfo From,
629 X86VectorVTInfo To> {
630 // A subvector extract from the first vector position is
Renato Golindb7ea862015-09-09 19:44:40 +0000631 // a subregister copy that needs no instruction.
Igor Breger7f69a992015-09-10 12:54:54 +0000632 def NAME # To.NumElts:
633 Pat<(To.VT (extract_subvector (From.VT From.RC:$src),(iPTR 0))),
634 (To.VT (EXTRACT_SUBREG (From.VT From.RC:$src), To.SubRegIdx))>;
635}
Renato Golindb7ea862015-09-09 19:44:40 +0000636
Igor Breger7f69a992015-09-10 12:54:54 +0000637multiclass vextract_for_size<int Opcode,
638 X86VectorVTInfo From, X86VectorVTInfo To,
639 PatFrag vextract_extract> :
640 vextract_for_size_first_position_lowering<From, To> {
641
642 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
643 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
644 // vextract_extract), we interesting only in patterns without mask,
645 // intrinsics pattern match generated bellow.
646 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
647 (ins From.RC:$src1, i32u8imm:$idx),
648 "vextract" # To.EltTypeName # "x" # To.NumElts,
649 "$idx, $src1", "$src1, $idx",
650 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
651 (iPTR imm)))]>,
652 AVX512AIi8Base, EVEX;
653 let mayStore = 1 in {
654 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
655 (ins To.MemOp:$dst, From.RC:$src1, i32u8imm:$src2),
656 "vextract" # To.EltTypeName # "x" # To.NumElts #
657 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
658 []>, EVEX;
659
660 def rmk : AVX512AIi8<Opcode, MRMDestMem, (outs),
661 (ins To.MemOp:$dst, To.KRCWM:$mask,
662 From.RC:$src1, i32u8imm:$src2),
663 "vextract" # To.EltTypeName # "x" # To.NumElts #
664 "\t{$src2, $src1, $dst {${mask}}|"
665 "$dst {${mask}}, $src1, $src2}",
666 []>, EVEX_K, EVEX;
667 }//mayStore = 1
668 }
Renato Golindb7ea862015-09-09 19:44:40 +0000669
670 // Intrinsic call with masking.
671 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000672 "x" # To.NumElts # "_" # From.Size)
673 From.RC:$src1, (iPTR imm:$idx), To.RC:$src0, To.MRC:$mask),
674 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
675 From.ZSuffix # "rrk")
676 To.RC:$src0,
677 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
678 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000679
680 // Intrinsic call with zero-masking.
681 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000682 "x" # To.NumElts # "_" # From.Size)
683 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, To.MRC:$mask),
684 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
685 From.ZSuffix # "rrkz")
686 (COPY_TO_REGCLASS To.MRC:$mask, To.KRCWM),
687 From.RC:$src1, imm:$idx)>;
Renato Golindb7ea862015-09-09 19:44:40 +0000688
689 // Intrinsic call without masking.
690 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
Igor Breger7f69a992015-09-10 12:54:54 +0000691 "x" # To.NumElts # "_" # From.Size)
692 From.RC:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
693 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
694 From.ZSuffix # "rr")
695 From.RC:$src1, imm:$idx)>;
Igor Bregerac29a822015-09-09 14:35:09 +0000696}
697
Igor Bregerdefab3c2015-10-08 12:55:01 +0000698// Codegen pattern for the alternative types
699multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
700 X86VectorVTInfo To, PatFrag vextract_extract,
701 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> :
702 vextract_for_size_first_position_lowering<From, To> {
Igor Breger7f69a992015-09-10 12:54:54 +0000703
Igor Bregerdefab3c2015-10-08 12:55:01 +0000704 let Predicates = p in
705 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
706 (To.VT (!cast<Instruction>(InstrStr#"rr")
707 From.RC:$src1,
708 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Igor Breger7f69a992015-09-10 12:54:54 +0000709}
710
711multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000712 ValueType EltVT64, int Opcode256> {
713 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000714 X86VectorVTInfo<16, EltVT32, VR512>,
715 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000716 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000717 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000718 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000719 X86VectorVTInfo< 8, EltVT64, VR512>,
720 X86VectorVTInfo< 4, EltVT64, VR256X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000721 vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000722 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
723 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000724 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000725 X86VectorVTInfo< 8, EltVT32, VR256X>,
726 X86VectorVTInfo< 4, EltVT32, VR128X>,
Igor Bregerdefab3c2015-10-08 12:55:01 +0000727 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000728 EVEX_V256, EVEX_CD8<32, CD8VT4>;
729 let Predicates = [HasVLX, HasDQI] in
730 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
731 X86VectorVTInfo< 4, EltVT64, VR256X>,
732 X86VectorVTInfo< 2, EltVT64, VR128X>,
733 vextract128_extract>,
734 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
735 let Predicates = [HasDQI] in {
736 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
737 X86VectorVTInfo< 8, EltVT64, VR512>,
738 X86VectorVTInfo< 2, EltVT64, VR128X>,
739 vextract128_extract>,
740 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
741 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
742 X86VectorVTInfo<16, EltVT32, VR512>,
743 X86VectorVTInfo< 8, EltVT32, VR256X>,
744 vextract256_extract>,
745 EVEX_V512, EVEX_CD8<32, CD8VT8>;
746 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000747}
748
Adam Nemet55536c62014-09-25 23:48:45 +0000749defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
750defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000751
Igor Bregerdefab3c2015-10-08 12:55:01 +0000752// extract_subvector codegen patterns with the alternative types.
753// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
754defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
755 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
756defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
757 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
758
759defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000760 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000761defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
762 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
763
764defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
765 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
766defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
767 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
768
769// Codegen pattern with the alternative types extract VEC128 from VEC512
770defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
771 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
772defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
773 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
774// Codegen pattern with the alternative types extract VEC256 from VEC512
775defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
776 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
777defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
778 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
779
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000780// A 128-bit subvector insert to the first 512-bit vector position
781// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000782def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
783 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
784def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
785 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
786def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
787 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
788def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
789 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
790def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
791 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
792def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
793 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000794
Igor Bregerfca0a342016-01-28 13:19:25 +0000795def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000796 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000797def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000798 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000799def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000800 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000801def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000802 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000803def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000804 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000805def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000806 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000807
808// vextractps - extract 32 bits from XMM
809def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000810 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000811 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000812 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
813 EVEX;
814
815def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000816 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000817 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000818 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000819 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000820
821//===---------------------------------------------------------------------===//
822// AVX-512 BROADCAST
823//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000824
Igor Breger21296d22015-10-20 11:56:42 +0000825multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
826 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
827
828 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
829 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
830 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
831 T8PD, EVEX;
832 let mayLoad = 1 in
833 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
834 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
835 (DestInfo.VT (X86VBroadcast
836 (SrcInfo.ScalarLdFrag addr:$src)))>,
837 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000838}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000839
Igor Breger21296d22015-10-20 11:56:42 +0000840multiclass avx512_fp_broadcast_vl<bits<8> opc, string OpcodeStr,
841 AVX512VLVectorVTInfo _> {
842 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
Robert Khasanovaf318f72014-10-30 14:21:47 +0000843 EVEX_V512;
844
845 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000846 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
847 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000848 }
849}
850
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000851let ExeDomain = SSEPackedSingle in {
Igor Breger21296d22015-10-20 11:56:42 +0000852 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, "vbroadcastss",
853 avx512vl_f32_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000854 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000855 defm VBROADCASTSSZ128 : avx512_broadcast_rm<0x18, "vbroadcastss",
856 v4f32x_info, v4f32x_info>, EVEX_V128;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000857 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000858}
859
860let ExeDomain = SSEPackedDouble in {
Igor Breger21296d22015-10-20 11:56:42 +0000861 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, "vbroadcastsd",
862 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000863}
864
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000865// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
Michael Liao66233b72015-08-06 09:06:20 +0000866// Later, we can canonize broadcast instructions before ISel phase and
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000867// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000868// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
869// representations of source
870multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
871 X86VectorVTInfo _, RegisterClass SrcRC_v,
872 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000873 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000874 (!cast<Instruction>(InstName##"r")
875 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
876
877 let AddedComplexity = 30 in {
878 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000879 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000880 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
881 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
882
883 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000884 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000885 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
886 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
887 }
888}
889
890defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
891 VR128X, FR32X>;
892defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
893 VR128X, FR64X>;
894
895let Predicates = [HasVLX] in {
896 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
897 v8f32x_info, VR128X, FR32X>;
898 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
899 v4f32x_info, VR128X, FR32X>;
900 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
901 v4f64x_info, VR128X, FR64X>;
902}
903
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000904def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000905 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000906def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000907 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000908
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000909def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000910 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000911def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000912 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000913
Robert Khasanovcbc57032014-12-09 16:38:41 +0000914multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
915 RegisterClass SrcRC> {
Igor Breger0aeda372016-02-07 08:30:50 +0000916 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
917 (ins SrcRC:$src),
918 "vpbroadcast"##_.Suffix, "$src", "$src",
919 (_.VT (X86VBroadcast SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000920}
921
Robert Khasanovcbc57032014-12-09 16:38:41 +0000922multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
923 RegisterClass SrcRC, Predicate prd> {
924 let Predicates = [prd] in
925 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
926 let Predicates = [prd, HasVLX] in {
927 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
928 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
929 }
930}
931
Igor Breger0aeda372016-02-07 08:30:50 +0000932let isCodeGenOnly = 1 in {
933defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR8,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000934 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000935defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR16,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000936 HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000937}
938let isAsmParserOnly = 1 in {
939 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
940 GR32, HasBWI>;
941 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
942 GR32, HasBWI>;
943}
Robert Khasanovcbc57032014-12-09 16:38:41 +0000944defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
945 HasAVX512>;
946defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
947 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000948
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000949def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000950 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000951def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000952 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000953
Igor Breger21296d22015-10-20 11:56:42 +0000954// Provide aliases for broadcast from the same register class that
955// automatically does the extract.
956multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
957 X86VectorVTInfo SrcInfo> {
958 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
959 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
960 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
961}
962
963multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
964 AVX512VLVectorVTInfo _, Predicate prd> {
965 let Predicates = [prd] in {
966 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
967 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
968 EVEX_V512;
969 // Defined separately to avoid redefinition.
970 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
971 }
972 let Predicates = [prd, HasVLX] in {
973 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
974 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
975 EVEX_V256;
976 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
977 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000978 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000979}
980
Igor Breger21296d22015-10-20 11:56:42 +0000981defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
982 avx512vl_i8_info, HasBWI>;
983defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
984 avx512vl_i16_info, HasBWI>;
985defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
986 avx512vl_i32_info, HasAVX512>;
987defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
988 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000989
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000990multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
991 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Asaf Badouhb0d91fa2015-12-27 12:14:34 +0000992 let mayLoad = 1 in
993 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
994 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
995 (_Dst.VT (X86SubVBroadcast
996 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
997 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +0000998}
999
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001000defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1001 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001002 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001003defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1004 v16f32_info, v4f32x_info>,
1005 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1006defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1007 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001008 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001009defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1010 v8f64_info, v4f64x_info>, VEX_W,
1011 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1012
1013let Predicates = [HasVLX] in {
1014defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1015 v8i32x_info, v4i32x_info>,
1016 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1017defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1018 v8f32x_info, v4f32x_info>,
1019 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1020}
1021let Predicates = [HasVLX, HasDQI] in {
1022defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1023 v4i64x_info, v2i64x_info>, VEX_W,
1024 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1025defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1026 v4f64x_info, v2f64x_info>, VEX_W,
1027 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1028}
1029let Predicates = [HasDQI] in {
1030defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1031 v8i64_info, v2i64x_info>, VEX_W,
1032 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1033defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1034 v16i32_info, v8i32x_info>,
1035 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1036defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1037 v8f64_info, v2f64x_info>, VEX_W,
1038 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1039defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1040 v16f32_info, v8f32x_info>,
1041 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1042}
Adam Nemet73f72e12014-06-27 00:43:38 +00001043
Igor Bregerfa798a92015-11-02 07:39:36 +00001044multiclass avx512_broadcast_32x2<bits<8> opc, string OpcodeStr,
1045 X86VectorVTInfo _Dst, X86VectorVTInfo _Src,
1046 SDNode OpNode = X86SubVBroadcast> {
1047
1048 defm r : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
1049 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
1050 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src)))>,
1051 T8PD, EVEX;
1052 let mayLoad = 1 in
1053 defm m : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1054 (ins _Src.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
1055 (_Dst.VT (OpNode
1056 (_Src.VT (scalar_to_vector(loadi64 addr:$src)))))>,
1057 T8PD, EVEX, EVEX_CD8<_Src.EltSize, CD8VT2>;
1058}
1059
1060multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
1061 AVX512VLVectorVTInfo _> {
1062 let Predicates = [HasDQI] in
1063 defm Z : avx512_broadcast_32x2<opc, OpcodeStr, _.info512, _.info128>,
1064 EVEX_V512;
1065 let Predicates = [HasDQI, HasVLX] in
1066 defm Z256 : avx512_broadcast_32x2<opc, OpcodeStr, _.info256, _.info128>,
1067 EVEX_V256;
1068}
1069
1070multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
1071 AVX512VLVectorVTInfo _> :
1072 avx512_common_broadcast_32x2<opc, OpcodeStr, _> {
1073
1074 let Predicates = [HasDQI, HasVLX] in
1075 defm Z128 : avx512_broadcast_32x2<opc, OpcodeStr, _.info128, _.info128,
1076 X86SubV32x2Broadcast>, EVEX_V128;
1077}
1078
1079defm VPBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1080 avx512vl_i32_info>;
1081defm VPBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1082 avx512vl_f32_info>;
1083
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001084def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001085 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001086def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1087 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1088
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001089def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001090 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001091def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1092 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001093
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001094// Provide fallback in case the load node that is used in the patterns above
1095// is used by additional users, which prevents the pattern selection.
1096def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001097 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001098def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001099 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001100
1101
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001102//===----------------------------------------------------------------------===//
1103// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1104//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001105multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1106 X86VectorVTInfo _, RegisterClass KRC> {
1107 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001108 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001109 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001110}
1111
Asaf Badouh0d957b82015-11-18 09:42:45 +00001112multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
1113 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1114 let Predicates = [HasCDI] in
1115 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1116 let Predicates = [HasCDI, HasVLX] in {
1117 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1118 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1119 }
1120}
1121
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001122defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001123 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001124defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001125 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001126
1127//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001128// -- VPERMI2 - 3 source operands form --
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001129multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001130 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001131let Constraints = "$src1 = $dst" in {
Craig Topperaad5f112015-11-30 00:13:24 +00001132 defm rr: AVX512_maskable_3src_cast<opc, MRMSrcReg, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001133 (ins _.RC:$src2, _.RC:$src3),
1134 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001135 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001136 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001137
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001138 let mayLoad = 1 in
Craig Topperaad5f112015-11-30 00:13:24 +00001139 defm rm: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001140 (ins _.RC:$src2, _.MemOp:$src3),
1141 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperaad5f112015-11-30 00:13:24 +00001142 (_.VT (X86VPermi2X IdxVT.RC:$src1, _.RC:$src2,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001143 (_.VT (bitconvert (_.LdFrag addr:$src3)))))>,
1144 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001145 }
1146}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001147multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001148 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001149 let mayLoad = 1, Constraints = "$src1 = $dst" in
Craig Topperaad5f112015-11-30 00:13:24 +00001150 defm rmb: AVX512_maskable_3src_cast<opc, MRMSrcMem, _, IdxVT, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001151 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1152 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1153 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topperaad5f112015-11-30 00:13:24 +00001154 (_.VT (X86VPermi2X IdxVT.RC:$src1,
Michael Liao66233b72015-08-06 09:06:20 +00001155 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001156 AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001157}
1158
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001159multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001160 AVX512VLVectorVTInfo VTInfo,
1161 AVX512VLVectorVTInfo ShuffleMask> {
1162 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1163 ShuffleMask.info512>,
1164 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512,
1165 ShuffleMask.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001166 let Predicates = [HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001167 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1168 ShuffleMask.info128>,
1169 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128,
1170 ShuffleMask.info128>, EVEX_V128;
1171 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1172 ShuffleMask.info256>,
1173 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256,
1174 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001175 }
1176}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001177
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001178multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001179 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001180 AVX512VLVectorVTInfo Idx,
1181 Predicate Prd> {
1182 let Predicates = [Prd] in
Craig Topperaad5f112015-11-30 00:13:24 +00001183 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512,
1184 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001185 let Predicates = [Prd, HasVLX] in {
Craig Topperaad5f112015-11-30 00:13:24 +00001186 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128,
1187 Idx.info128>, EVEX_V128;
1188 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256,
1189 Idx.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001190 }
1191}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001192
Craig Topperaad5f112015-11-30 00:13:24 +00001193defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
1194 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1195defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
1196 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001197defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
1198 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1199 VEX_W, EVEX_CD8<16, CD8VF>;
1200defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
1201 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1202 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001203defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
1204 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
1205defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
1206 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001207
Craig Topperaad5f112015-11-30 00:13:24 +00001208// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001209multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001210 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001211let Constraints = "$src1 = $dst" in {
1212 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1213 (ins IdxVT.RC:$src2, _.RC:$src3),
1214 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001215 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3))>, EVEX_4V,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001216 AVX5128IBase;
1217
1218 let mayLoad = 1 in
1219 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1220 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1221 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001222 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001223 (bitconvert (_.LdFrag addr:$src3))))>,
1224 EVEX_4V, AVX5128IBase;
1225 }
1226}
1227multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001228 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001229 let mayLoad = 1, Constraints = "$src1 = $dst" in
1230 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1231 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1232 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1233 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001234 (_.VT (X86VPermt2 _.RC:$src1,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001235 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))>,
1236 AVX5128IBase, EVEX_4V, EVEX_B;
1237}
1238
1239multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001240 AVX512VLVectorVTInfo VTInfo,
1241 AVX512VLVectorVTInfo ShuffleMask> {
1242 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001243 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001244 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001245 ShuffleMask.info512>, EVEX_V512;
1246 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001247 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001248 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001249 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001250 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001251 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001252 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001253 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1254 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001255 }
1256}
1257
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001258multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001259 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001260 AVX512VLVectorVTInfo Idx,
1261 Predicate Prd> {
1262 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001263 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1264 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001265 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001266 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1267 Idx.info128>, EVEX_V128;
1268 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1269 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001270 }
1271}
1272
Craig Toppera47576f2015-11-26 20:21:29 +00001273defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001274 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001275defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001276 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001277defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1278 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1279 VEX_W, EVEX_CD8<16, CD8VF>;
1280defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1281 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1282 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001283defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001284 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001285defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001286 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001287
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001288//===----------------------------------------------------------------------===//
1289// AVX-512 - BLEND using mask
1290//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001291multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1292 let ExeDomain = _.ExeDomain in {
1293 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1294 (ins _.RC:$src1, _.RC:$src2),
1295 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001296 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001297 []>, EVEX_4V;
1298 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1299 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001300 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001301 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001302 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1303 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1304 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1305 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1306 !strconcat(OpcodeStr,
1307 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1308 []>, EVEX_4V, EVEX_KZ;
1309 let mayLoad = 1 in {
1310 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1311 (ins _.RC:$src1, _.MemOp:$src2),
1312 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001313 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001314 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1315 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1316 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001317 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001318 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001319 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1320 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1321 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1322 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1323 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1324 !strconcat(OpcodeStr,
1325 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1326 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1327 }
1328 }
1329}
1330multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1331
1332 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1333 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1334 !strconcat(OpcodeStr,
1335 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1336 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1337 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1338 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001339 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001340
1341 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1342 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1343 !strconcat(OpcodeStr,
1344 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1345 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001346 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001347
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001348}
1349
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001350multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1351 AVX512VLVectorVTInfo VTInfo> {
1352 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1353 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001354
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001355 let Predicates = [HasVLX] in {
1356 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1357 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1358 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1359 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1360 }
1361}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001362
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001363multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1364 AVX512VLVectorVTInfo VTInfo> {
1365 let Predicates = [HasBWI] in
1366 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001367
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001368 let Predicates = [HasBWI, HasVLX] in {
1369 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1370 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1371 }
1372}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001373
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001374
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001375defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1376defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1377defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1378defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1379defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1380defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001381
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001382
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001383let Predicates = [HasAVX512] in {
1384def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1385 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001386 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001387 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001388 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1389 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1390
1391def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1392 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001393 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001394 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001395 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1396 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1397}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001398//===----------------------------------------------------------------------===//
1399// Compare Instructions
1400//===----------------------------------------------------------------------===//
1401
1402// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001403
1404multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1405
1406 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1407 (outs _.KRC:$dst),
1408 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1409 "vcmp${cc}"#_.Suffix,
1410 "$src2, $src1", "$src1, $src2",
1411 (OpNode (_.VT _.RC:$src1),
1412 (_.VT _.RC:$src2),
1413 imm:$cc)>, EVEX_4V;
1414 let mayLoad = 1 in
1415 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1416 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001417 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001418 "vcmp${cc}"#_.Suffix,
1419 "$src2, $src1", "$src1, $src2",
1420 (OpNode (_.VT _.RC:$src1),
1421 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
1422 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1423
1424 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1425 (outs _.KRC:$dst),
1426 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1427 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001428 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001429 (OpNodeRnd (_.VT _.RC:$src1),
1430 (_.VT _.RC:$src2),
1431 imm:$cc,
1432 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1433 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001434 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001435 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1436 (outs VK1:$dst),
1437 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1438 "vcmp"#_.Suffix,
1439 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
1440 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1441 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001442 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001443 "vcmp"#_.Suffix,
1444 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1445 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1446
1447 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1448 (outs _.KRC:$dst),
1449 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1450 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001451 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001452 EVEX_4V, EVEX_B;
1453 }// let isAsmParserOnly = 1, hasSideEffects = 0
1454
1455 let isCodeGenOnly = 1 in {
1456 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1457 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1458 !strconcat("vcmp${cc}", _.Suffix,
1459 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1460 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1461 _.FRC:$src2,
1462 imm:$cc))],
1463 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001464 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001465 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1466 (outs _.KRC:$dst),
1467 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1468 !strconcat("vcmp${cc}", _.Suffix,
1469 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1470 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1471 (_.ScalarLdFrag addr:$src2),
1472 imm:$cc))],
1473 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001474 }
1475}
1476
1477let Predicates = [HasAVX512] in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001478 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1479 AVX512XSIi8Base;
1480 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1481 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001482}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001483
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001484multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1485 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001486 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001487 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1488 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1489 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001490 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001491 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001492 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001493 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1494 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1495 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1496 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001497 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001498 def rrk : AVX512BI<opc, MRMSrcReg,
1499 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1500 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1501 "$dst {${mask}}, $src1, $src2}"),
1502 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1503 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1504 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1505 let mayLoad = 1 in
1506 def rmk : AVX512BI<opc, MRMSrcMem,
1507 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1508 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1509 "$dst {${mask}}, $src1, $src2}"),
1510 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1511 (OpNode (_.VT _.RC:$src1),
1512 (_.VT (bitconvert
1513 (_.LdFrag addr:$src2))))))],
1514 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001515}
1516
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001517multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001518 X86VectorVTInfo _> :
1519 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001520 let mayLoad = 1 in {
1521 def rmb : AVX512BI<opc, MRMSrcMem,
1522 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1523 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1524 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1525 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1526 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1527 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1528 def rmbk : AVX512BI<opc, MRMSrcMem,
1529 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1530 _.ScalarMemOp:$src2),
1531 !strconcat(OpcodeStr,
1532 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1533 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1534 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1535 (OpNode (_.VT _.RC:$src1),
1536 (X86VBroadcast
1537 (_.ScalarLdFrag addr:$src2)))))],
1538 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1539 }
1540}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001541
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001542multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1543 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1544 let Predicates = [prd] in
1545 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1546 EVEX_V512;
1547
1548 let Predicates = [prd, HasVLX] in {
1549 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1550 EVEX_V256;
1551 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1552 EVEX_V128;
1553 }
1554}
1555
1556multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1557 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1558 Predicate prd> {
1559 let Predicates = [prd] in
1560 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1561 EVEX_V512;
1562
1563 let Predicates = [prd, HasVLX] in {
1564 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1565 EVEX_V256;
1566 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1567 EVEX_V128;
1568 }
1569}
1570
1571defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1572 avx512vl_i8_info, HasBWI>,
1573 EVEX_CD8<8, CD8VF>;
1574
1575defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1576 avx512vl_i16_info, HasBWI>,
1577 EVEX_CD8<16, CD8VF>;
1578
Robert Khasanovf70f7982014-09-18 14:06:55 +00001579defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001580 avx512vl_i32_info, HasAVX512>,
1581 EVEX_CD8<32, CD8VF>;
1582
Robert Khasanovf70f7982014-09-18 14:06:55 +00001583defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001584 avx512vl_i64_info, HasAVX512>,
1585 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1586
1587defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1588 avx512vl_i8_info, HasBWI>,
1589 EVEX_CD8<8, CD8VF>;
1590
1591defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1592 avx512vl_i16_info, HasBWI>,
1593 EVEX_CD8<16, CD8VF>;
1594
Robert Khasanovf70f7982014-09-18 14:06:55 +00001595defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001596 avx512vl_i32_info, HasAVX512>,
1597 EVEX_CD8<32, CD8VF>;
1598
Robert Khasanovf70f7982014-09-18 14:06:55 +00001599defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001600 avx512vl_i64_info, HasAVX512>,
1601 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001602
1603def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001604 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001605 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1606 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1607
1608def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001609 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001610 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1611 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1612
Robert Khasanov29e3b962014-08-27 09:34:37 +00001613multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1614 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001615 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001616 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001617 !strconcat("vpcmp${cc}", Suffix,
1618 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001619 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1620 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001621 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001622 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001623 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001624 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001625 !strconcat("vpcmp${cc}", Suffix,
1626 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001627 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1628 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001629 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001630 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1631 def rrik : AVX512AIi8<opc, MRMSrcReg,
1632 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001633 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001634 !strconcat("vpcmp${cc}", Suffix,
1635 "\t{$src2, $src1, $dst {${mask}}|",
1636 "$dst {${mask}}, $src1, $src2}"),
1637 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1638 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001639 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001640 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1641 let mayLoad = 1 in
1642 def rmik : AVX512AIi8<opc, MRMSrcMem,
1643 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001644 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001645 !strconcat("vpcmp${cc}", Suffix,
1646 "\t{$src2, $src1, $dst {${mask}}|",
1647 "$dst {${mask}}, $src1, $src2}"),
1648 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1649 (OpNode (_.VT _.RC:$src1),
1650 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001651 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001652 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1653
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001654 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001655 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001656 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001657 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001658 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1659 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001660 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001661 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001662 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001663 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001664 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1665 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001666 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001667 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1668 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001669 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001670 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001671 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1672 "$dst {${mask}}, $src1, $src2, $cc}"),
1673 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001674 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001675 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1676 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001677 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001678 !strconcat("vpcmp", Suffix,
1679 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1680 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001681 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001682 }
1683}
1684
Robert Khasanov29e3b962014-08-27 09:34:37 +00001685multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001686 X86VectorVTInfo _> :
1687 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001688 def rmib : AVX512AIi8<opc, MRMSrcMem,
1689 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001690 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001691 !strconcat("vpcmp${cc}", Suffix,
1692 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1693 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1694 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1695 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001696 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001697 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1698 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1699 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001700 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001701 !strconcat("vpcmp${cc}", Suffix,
1702 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1703 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1704 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1705 (OpNode (_.VT _.RC:$src1),
1706 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001707 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001708 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001709
Robert Khasanov29e3b962014-08-27 09:34:37 +00001710 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001711 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001712 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1713 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001714 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001715 !strconcat("vpcmp", Suffix,
1716 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1717 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1718 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1719 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1720 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001721 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001722 !strconcat("vpcmp", Suffix,
1723 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1724 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1725 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1726 }
1727}
1728
1729multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1730 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1731 let Predicates = [prd] in
1732 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1733
1734 let Predicates = [prd, HasVLX] in {
1735 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1736 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1737 }
1738}
1739
1740multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1741 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1742 let Predicates = [prd] in
1743 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1744 EVEX_V512;
1745
1746 let Predicates = [prd, HasVLX] in {
1747 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1748 EVEX_V256;
1749 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1750 EVEX_V128;
1751 }
1752}
1753
1754defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1755 HasBWI>, EVEX_CD8<8, CD8VF>;
1756defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1757 HasBWI>, EVEX_CD8<8, CD8VF>;
1758
1759defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1760 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1761defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1762 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1763
Robert Khasanovf70f7982014-09-18 14:06:55 +00001764defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001765 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001766defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001767 HasAVX512>, EVEX_CD8<32, CD8VF>;
1768
Robert Khasanovf70f7982014-09-18 14:06:55 +00001769defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001770 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001771defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001772 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001773
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001774multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001775
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001776 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1777 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1778 "vcmp${cc}"#_.Suffix,
1779 "$src2, $src1", "$src1, $src2",
1780 (X86cmpm (_.VT _.RC:$src1),
1781 (_.VT _.RC:$src2),
1782 imm:$cc)>;
1783
1784 let mayLoad = 1 in {
1785 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1786 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1787 "vcmp${cc}"#_.Suffix,
1788 "$src2, $src1", "$src1, $src2",
1789 (X86cmpm (_.VT _.RC:$src1),
1790 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1791 imm:$cc)>;
1792
1793 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1794 (outs _.KRC:$dst),
1795 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1796 "vcmp${cc}"#_.Suffix,
1797 "${src2}"##_.BroadcastStr##", $src1",
1798 "$src1, ${src2}"##_.BroadcastStr,
1799 (X86cmpm (_.VT _.RC:$src1),
1800 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1801 imm:$cc)>,EVEX_B;
1802 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001803 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001804 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001805 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1806 (outs _.KRC:$dst),
1807 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1808 "vcmp"#_.Suffix,
1809 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1810
1811 let mayLoad = 1 in {
1812 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1813 (outs _.KRC:$dst),
1814 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1815 "vcmp"#_.Suffix,
1816 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1817
1818 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1819 (outs _.KRC:$dst),
1820 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1821 "vcmp"#_.Suffix,
1822 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1823 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1824 }
1825 }
1826}
1827
1828multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1829 // comparison code form (VCMP[EQ/LT/LE/...]
1830 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1831 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1832 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001833 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001834 (X86cmpmRnd (_.VT _.RC:$src1),
1835 (_.VT _.RC:$src2),
1836 imm:$cc,
1837 (i32 FROUND_NO_EXC))>, EVEX_B;
1838
1839 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1840 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1841 (outs _.KRC:$dst),
1842 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1843 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001844 "$cc, {sae}, $src2, $src1",
1845 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001846 }
1847}
1848
1849multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1850 let Predicates = [HasAVX512] in {
1851 defm Z : avx512_vcmp_common<_.info512>,
1852 avx512_vcmp_sae<_.info512>, EVEX_V512;
1853
1854 }
1855 let Predicates = [HasAVX512,HasVLX] in {
1856 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1857 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001858 }
1859}
1860
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001861defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1862 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1863defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1864 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001865
1866def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1867 (COPY_TO_REGCLASS (VCMPPSZrri
1868 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1869 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1870 imm:$cc), VK8)>;
1871def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1872 (COPY_TO_REGCLASS (VPCMPDZrri
1873 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1874 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1875 imm:$cc), VK8)>;
1876def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1877 (COPY_TO_REGCLASS (VPCMPUDZrri
1878 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1879 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1880 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001881
Asaf Badouh572bbce2015-09-20 08:46:07 +00001882// ----------------------------------------------------------------
1883// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00001884//handle fpclass instruction mask = op(reg_scalar,imm)
1885// op(mem_scalar,imm)
1886multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1887 X86VectorVTInfo _, Predicate prd> {
1888 let Predicates = [prd] in {
1889 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
1890 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001891 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001892 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1893 (i32 imm:$src2)))], NoItinerary>;
1894 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1895 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1896 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001897 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001898 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1899 (OpNode (_.VT _.RC:$src1),
1900 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1901 let mayLoad = 1, AddedComplexity = 20 in {
1902 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1903 (ins _.MemOp:$src1, i32u8imm:$src2),
1904 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001905 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001906 [(set _.KRC:$dst,
1907 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1908 (i32 imm:$src2)))], NoItinerary>;
1909 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1910 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1911 OpcodeStr##_.Suffix##
Craig Topper048e7002016-01-08 06:09:20 +00001912 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00001913 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1914 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
1915 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1916 }
1917 }
1918}
1919
Asaf Badouh572bbce2015-09-20 08:46:07 +00001920//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
1921// fpclass(reg_vec, mem_vec, imm)
1922// fpclass(reg_vec, broadcast(eltVt), imm)
1923multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
1924 X86VectorVTInfo _, string mem, string broadcast>{
1925 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1926 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00001927 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001928 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
1929 (i32 imm:$src2)))], NoItinerary>;
1930 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
1931 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
1932 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00001933 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001934 [(set _.KRC:$dst,(or _.KRCWM:$mask,
1935 (OpNode (_.VT _.RC:$src1),
1936 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1937 let mayLoad = 1 in {
1938 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1939 (ins _.MemOp:$src1, i32u8imm:$src2),
1940 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001941 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001942 [(set _.KRC:$dst,(OpNode
1943 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1944 (i32 imm:$src2)))], NoItinerary>;
1945 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1946 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
1947 OpcodeStr##_.Suffix##mem#
Craig Topper048e7002016-01-08 06:09:20 +00001948 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00001949 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
1950 (_.VT (bitconvert (_.LdFrag addr:$src1))),
1951 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
1952 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1953 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
1954 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001955 _.BroadcastStr##", $dst|$dst, ${src1}"
Asaf Badouh572bbce2015-09-20 08:46:07 +00001956 ##_.BroadcastStr##", $src2}",
1957 [(set _.KRC:$dst,(OpNode
1958 (_.VT (X86VBroadcast
1959 (_.ScalarLdFrag addr:$src1))),
1960 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
1961 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
1962 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
1963 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
Craig Topper048e7002016-01-08 06:09:20 +00001964 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
Asaf Badouh572bbce2015-09-20 08:46:07 +00001965 _.BroadcastStr##", $src2}",
1966 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
1967 (_.VT (X86VBroadcast
1968 (_.ScalarLdFrag addr:$src1))),
1969 (i32 imm:$src2))))], NoItinerary>,
1970 EVEX_B, EVEX_K;
1971 }
1972}
1973
Asaf Badouh572bbce2015-09-20 08:46:07 +00001974multiclass avx512_vector_fpclass_all<string OpcodeStr,
1975 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
1976 string broadcast>{
1977 let Predicates = [prd] in {
1978 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
1979 broadcast>, EVEX_V512;
1980 }
1981 let Predicates = [prd, HasVLX] in {
1982 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
1983 broadcast>, EVEX_V128;
1984 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
1985 broadcast>, EVEX_V256;
1986 }
1987}
1988
1989multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001990 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001991 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001992 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00001993 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00001994 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
1995 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1996 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
1997 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
1998 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00001999}
2000
Asaf Badouh696e8e02015-10-18 11:04:38 +00002001defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2002 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002003
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002004//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002005// Mask register copy, including
2006// - copy between mask registers
2007// - load/store mask registers
2008// - copy from GPR to mask register and vice versa
2009//
2010multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2011 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002012 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002013 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002014 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002015 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002016 let mayLoad = 1 in
2017 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002018 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00002019 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002020 let mayStore = 1 in
2021 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002022 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2023 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002024 }
2025}
2026
2027multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2028 string OpcodeStr,
2029 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002030 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002031 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002032 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002033 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002034 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002035 }
2036}
2037
Robert Khasanov74acbb72014-07-23 14:49:42 +00002038let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002039 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002040 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2041 VEX, PD;
2042
2043let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002044 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002045 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002046 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002047
2048let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002049 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2050 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002051 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2052 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002053 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2054 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002055 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2056 VEX, XD, VEX_W;
2057}
2058
2059// GR from/to mask register
2060let Predicates = [HasDQI] in {
2061 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2062 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
2063 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2064 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
2065}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002066let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002067 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
2068 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
2069 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
2070 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002071}
2072let Predicates = [HasBWI] in {
2073 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
2074 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
2075}
2076let Predicates = [HasBWI] in {
2077 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
2078 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
2079}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002080
Robert Khasanov74acbb72014-07-23 14:49:42 +00002081// Load/store kreg
2082let Predicates = [HasDQI] in {
2083 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2084 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002085 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2086 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002087
2088 def : Pat<(store VK4:$src, addr:$dst),
2089 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2090 def : Pat<(store VK2:$src, addr:$dst),
2091 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002092 def : Pat<(store VK1:$src, addr:$dst),
2093 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002094}
2095let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002096 def : Pat<(store VK1:$src, addr:$dst),
2097 (MOV8mr addr:$dst,
2098 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
2099 sub_8bit))>;
2100 def : Pat<(store VK2:$src, addr:$dst),
2101 (MOV8mr addr:$dst,
2102 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK2:$src, VK16)),
2103 sub_8bit))>;
2104 def : Pat<(store VK4:$src, addr:$dst),
2105 (MOV8mr addr:$dst,
2106 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK4:$src, VK16)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002107 sub_8bit))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002108 def : Pat<(store VK8:$src, addr:$dst),
2109 (MOV8mr addr:$dst,
2110 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2111 sub_8bit))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002112
Elena Demikhovskyba846722015-02-17 09:20:12 +00002113 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2114 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
2115 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2116 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002117}
2118let Predicates = [HasAVX512] in {
2119 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002120 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002121 def : Pat<(i1 (load addr:$src)),
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002122 (COPY_TO_REGCLASS (AND16ri (i16 (SUBREG_TO_REG (i32 0),
2123 (MOV8rm addr:$src), sub_8bit)),
2124 (i16 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002125 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2126 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002127}
2128let Predicates = [HasBWI] in {
2129 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2130 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002131 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2132 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002133}
2134let Predicates = [HasBWI] in {
2135 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2136 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002137 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2138 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002139}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002140
Robert Khasanov74acbb72014-07-23 14:49:42 +00002141let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00002142 def : Pat<(i1 (trunc (i64 GR64:$src))),
2143 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
2144 (i32 1))), VK1)>;
2145
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002146 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002147 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002148
2149 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002150 (COPY_TO_REGCLASS
2151 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
2152 VK1)>;
2153 def : Pat<(i1 (trunc (i16 GR16:$src))),
2154 (COPY_TO_REGCLASS
2155 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
2156 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002157
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002158 def : Pat<(i32 (zext VK1:$src)),
2159 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002160 def : Pat<(i32 (anyext VK1:$src)),
2161 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16))>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002162
Elena Demikhovsky64c95482013-12-24 14:24:07 +00002163 def : Pat<(i8 (zext VK1:$src)),
2164 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002165 (AND32ri (KMOVWrk
2166 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002167 def : Pat<(i8 (anyext VK1:$src)),
2168 (EXTRACT_SUBREG
2169 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_8bit)>;
2170
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002171 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002172 (AND64ri8 (SUBREG_TO_REG (i64 0),
2173 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00002174 def : Pat<(i16 (zext VK1:$src)),
2175 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002176 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
2177 sub_16bit)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002178}
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002179def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
2180 (COPY_TO_REGCLASS VK1:$src, VK16)>;
2181def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
2182 (COPY_TO_REGCLASS VK1:$src, VK8)>;
2183def : Pat<(v4i1 (scalar_to_vector VK1:$src)),
2184 (COPY_TO_REGCLASS VK1:$src, VK4)>;
2185def : Pat<(v2i1 (scalar_to_vector VK1:$src)),
2186 (COPY_TO_REGCLASS VK1:$src, VK2)>;
2187def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
2188 (COPY_TO_REGCLASS VK1:$src, VK32)>;
2189def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
2190 (COPY_TO_REGCLASS VK1:$src, VK64)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002191
Igor Bregerd6c187b2016-01-27 08:43:25 +00002192def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2193def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
2194def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
2195
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002196// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002197let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002198 // GR from/to 8-bit mask without native support
2199 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
2200 (COPY_TO_REGCLASS
Igor Bregerdd6522c2016-01-18 12:02:45 +00002201 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002202 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
2203 (EXTRACT_SUBREG
2204 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
2205 sub_8bit)>;
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002206}
Elena Demikhovskyf61727d2015-05-20 14:32:03 +00002207
Elena Demikhovsky75d14892015-05-10 10:33:32 +00002208let Predicates = [HasAVX512] in {
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002209 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002210 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00002211 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002212 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002213}
2214let Predicates = [HasBWI] in {
2215 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
2216 (COPY_TO_REGCLASS VK32:$src, VK1)>;
2217 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
2218 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002219}
2220
2221// Mask unary operation
2222// - KNOT
2223multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002224 RegisterClass KRC, SDPatternOperator OpNode,
2225 Predicate prd> {
2226 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002227 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002228 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002229 [(set KRC:$dst, (OpNode KRC:$src))]>;
2230}
2231
Robert Khasanov74acbb72014-07-23 14:49:42 +00002232multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2233 SDPatternOperator OpNode> {
2234 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2235 HasDQI>, VEX, PD;
2236 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2237 HasAVX512>, VEX, PS;
2238 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2239 HasBWI>, VEX, PD, VEX_W;
2240 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2241 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002242}
2243
Robert Khasanov74acbb72014-07-23 14:49:42 +00002244defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002245
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002246multiclass avx512_mask_unop_int<string IntName, string InstName> {
2247 let Predicates = [HasAVX512] in
2248 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2249 (i16 GR16:$src)),
2250 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2251 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
2252}
2253defm : avx512_mask_unop_int<"knot", "KNOT">;
2254
Robert Khasanov74acbb72014-07-23 14:49:42 +00002255let Predicates = [HasDQI] in
2256def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
2257let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002258def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002259let Predicates = [HasBWI] in
2260def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
2261let Predicates = [HasBWI] in
2262def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
2263
2264// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00002265let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002266def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
2267 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002268def : Pat<(not VK8:$src),
2269 (COPY_TO_REGCLASS
2270 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002271}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002272def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
2273 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
2274def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
2275 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002276
2277// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002278// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002279multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002280 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002281 Predicate prd, bit IsCommutable> {
2282 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002283 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2284 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002285 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002286 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2287}
2288
Robert Khasanov595683d2014-07-28 13:46:45 +00002289multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002290 SDPatternOperator OpNode, bit IsCommutable,
2291 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002292 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002293 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002294 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002295 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002296 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002297 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002298 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002299 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002300}
2301
2302def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2303def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
2304
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002305defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2306defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2307defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
2308defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2309defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Igor Breger59ac3392015-08-31 11:50:23 +00002310defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002311
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002312multiclass avx512_mask_binop_int<string IntName, string InstName> {
2313 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002314 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
2315 (i16 GR16:$src1), (i16 GR16:$src2)),
2316 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
2317 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2318 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002319}
2320
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002321defm : avx512_mask_binop_int<"kand", "KAND">;
2322defm : avx512_mask_binop_int<"kandn", "KANDN">;
2323defm : avx512_mask_binop_int<"kor", "KOR">;
2324defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
2325defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002326
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002327multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002328 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2329 // for the DQI set, this type is legal and KxxxB instruction is used
2330 let Predicates = [NoDQI] in
2331 def : Pat<(OpNode VK8:$src1, VK8:$src2),
2332 (COPY_TO_REGCLASS
2333 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2334 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2335
2336 // All types smaller than 8 bits require conversion anyway
2337 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2338 (COPY_TO_REGCLASS (Inst
2339 (COPY_TO_REGCLASS VK1:$src1, VK16),
2340 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2341 def : Pat<(OpNode VK2:$src1, VK2:$src2),
2342 (COPY_TO_REGCLASS (Inst
2343 (COPY_TO_REGCLASS VK2:$src1, VK16),
2344 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
2345 def : Pat<(OpNode VK4:$src1, VK4:$src2),
2346 (COPY_TO_REGCLASS (Inst
2347 (COPY_TO_REGCLASS VK4:$src1, VK16),
2348 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002349}
2350
2351defm : avx512_binop_pat<and, KANDWrr>;
2352defm : avx512_binop_pat<andn, KANDNWrr>;
2353defm : avx512_binop_pat<or, KORWrr>;
2354defm : avx512_binop_pat<xnor, KXNORWrr>;
2355defm : avx512_binop_pat<xor, KXORWrr>;
2356
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002357def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
2358 (KXNORWrr VK16:$src1, VK16:$src2)>;
2359def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002360 (KXNORBrr VK8:$src1, VK8:$src2)>, Requires<[HasDQI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002361def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002362 (KXNORDrr VK32:$src1, VK32:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002363def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
Elena Demikhovsky00c9ad52015-06-10 06:49:28 +00002364 (KXNORQrr VK64:$src1, VK64:$src2)>, Requires<[HasBWI]>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002365
2366let Predicates = [NoDQI] in
2367def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2368 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2369 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2370
2371def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2372 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2373 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2374
2375def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2376 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2377 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2378
2379def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2380 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2381 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2382
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002383// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002384multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2385 RegisterClass KRCSrc, Predicate prd> {
2386 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002387 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002388 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2389 (ins KRC:$src1, KRC:$src2),
2390 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2391 VEX_4V, VEX_L;
2392
2393 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2394 (!cast<Instruction>(NAME##rr)
2395 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2396 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2397 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002398}
2399
Igor Bregera54a1a82015-09-08 13:10:00 +00002400defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2401defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2402defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002403
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002404// Mask bit testing
2405multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002406 SDNode OpNode, Predicate prd> {
2407 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002408 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002409 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002410 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2411}
2412
Igor Breger5ea0a6812015-08-31 13:30:19 +00002413multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2414 Predicate prdW = HasAVX512> {
2415 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2416 VEX, PD;
2417 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2418 VEX, PS;
2419 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2420 VEX, PS, VEX_W;
2421 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2422 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002423}
2424
2425defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002426defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002427
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002428// Mask shift
2429multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2430 SDNode OpNode> {
2431 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002432 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002433 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002434 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002435 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2436}
2437
2438multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2439 SDNode OpNode> {
2440 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002441 VEX, TAPD, VEX_W;
2442 let Predicates = [HasDQI] in
2443 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2444 VEX, TAPD;
2445 let Predicates = [HasBWI] in {
2446 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2447 VEX, TAPD, VEX_W;
2448 let Predicates = [HasDQI] in
2449 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2450 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002451 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002452}
2453
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002454defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2455defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002456
2457// Mask setting all 0s or 1s
2458multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2459 let Predicates = [HasAVX512] in
2460 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2461 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2462 [(set KRC:$dst, (VT Val))]>;
2463}
2464
2465multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002466 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002467 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002468 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2469 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002470}
2471
2472defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2473defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2474
2475// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2476let Predicates = [HasAVX512] in {
2477 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2478 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002479 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2480 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002481 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovsky1d6a4952015-05-17 07:28:51 +00002482 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
2483 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSHIFTRWri (KSET1W), (i8 15)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484}
2485def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2486 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
Igor Bregerfca0a342016-01-28 13:19:25 +00002487def : Pat<(v8i1 (extract_subvector (v32i1 VK32:$src), (iPTR 0))),
2488 (v8i1 (COPY_TO_REGCLASS VK32:$src, VK8))>;
2489def : Pat<(v8i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))),
2490 (v8i1 (COPY_TO_REGCLASS VK64:$src, VK8))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002491
2492def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2493 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2494
Igor Breger3ab6f172015-12-07 13:25:18 +00002495def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 0))),
2496 (v16i1 (COPY_TO_REGCLASS VK32:$src, VK16))>;
Igor Bregerfca0a342016-01-28 13:19:25 +00002497def : Pat<(v16i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))),
2498 (v16i1 (COPY_TO_REGCLASS VK64:$src, VK16))>;
Igor Breger3ab6f172015-12-07 13:25:18 +00002499
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002500def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2501 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
2502
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002503def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 0))),
2504 (v32i1 (COPY_TO_REGCLASS VK64:$src, VK32))>;
2505
2506def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2507 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2508
Elena Demikhovsky0fd11522015-11-22 13:57:38 +00002509def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2510 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002511
Elena Demikhovsky0fd11522015-11-22 13:57:38 +00002512def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2513 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2514
2515def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2516 (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>;
2517
2518def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2519 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2520def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2521 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
2522
Igor Bregerfca0a342016-01-28 13:19:25 +00002523def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2524 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2525
Elena Demikhovsky0fd11522015-11-22 13:57:38 +00002526def : Pat<(v32i1 (insert_subvector undef, VK2:$src, (iPTR 0))),
2527 (v32i1 (COPY_TO_REGCLASS VK2:$src, VK32))>;
2528def : Pat<(v32i1 (insert_subvector undef, VK4:$src, (iPTR 0))),
2529 (v32i1 (COPY_TO_REGCLASS VK4:$src, VK32))>;
2530def : Pat<(v32i1 (insert_subvector undef, VK8:$src, (iPTR 0))),
2531 (v32i1 (COPY_TO_REGCLASS VK8:$src, VK32))>;
2532def : Pat<(v32i1 (insert_subvector undef, VK16:$src, (iPTR 0))),
2533 (v32i1 (COPY_TO_REGCLASS VK16:$src, VK32))>;
2534
2535def : Pat<(v64i1 (insert_subvector undef, VK2:$src, (iPTR 0))),
2536 (v64i1 (COPY_TO_REGCLASS VK2:$src, VK64))>;
2537def : Pat<(v64i1 (insert_subvector undef, VK4:$src, (iPTR 0))),
2538 (v64i1 (COPY_TO_REGCLASS VK4:$src, VK64))>;
2539def : Pat<(v64i1 (insert_subvector undef, VK8:$src, (iPTR 0))),
2540 (v64i1 (COPY_TO_REGCLASS VK8:$src, VK64))>;
2541def : Pat<(v64i1 (insert_subvector undef, VK16:$src, (iPTR 0))),
2542 (v64i1 (COPY_TO_REGCLASS VK16:$src, VK64))>;
2543def : Pat<(v64i1 (insert_subvector undef, VK32:$src, (iPTR 0))),
2544 (v64i1 (COPY_TO_REGCLASS VK32:$src, VK64))>;
2545
Robert Khasanov5aa44452014-09-30 11:41:54 +00002546
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002547def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002548 (v8i1 (COPY_TO_REGCLASS
2549 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2550 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002551
2552def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002553 (v8i1 (COPY_TO_REGCLASS
2554 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2555 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002556
2557def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2558 (v4i1 (COPY_TO_REGCLASS
2559 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2560 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2561
2562def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))),
2563 (v4i1 (COPY_TO_REGCLASS
2564 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16),
2565 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2566
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002567//===----------------------------------------------------------------------===//
2568// AVX-512 - Aligned and unaligned load and store
2569//
2570
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002571
2572multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002573 PatFrag ld_frag, PatFrag mload,
2574 bit IsReMaterializable = 1> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002575 let hasSideEffects = 0 in {
2576 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002577 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002578 _.ExeDomain>, EVEX;
2579 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2580 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002581 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002582 "${dst} {${mask}} {z}, $src}"),
Igor Breger7a000f52016-01-21 14:18:11 +00002583 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2584 (_.VT _.RC:$src),
2585 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002586 EVEX, EVEX_KZ;
2587
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002588 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2589 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002590 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002591 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002592 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2593 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002594
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002595 let Constraints = "$src0 = $dst" in {
2596 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2597 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2598 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2599 "${dst} {${mask}}, $src1}"),
2600 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2601 (_.VT _.RC:$src1),
2602 (_.VT _.RC:$src0))))], _.ExeDomain>,
2603 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002604 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002605 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2606 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002607 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2608 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002609 [(set _.RC:$dst, (_.VT
2610 (vselect _.KRCWM:$mask,
2611 (_.VT (bitconvert (ld_frag addr:$src1))),
2612 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002613 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002614 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002615 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2616 (ins _.KRCWM:$mask, _.MemOp:$src),
2617 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2618 "${dst} {${mask}} {z}, $src}",
2619 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2620 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2621 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002622 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002623 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2624 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2625
2626 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2627 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2628
2629 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2630 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2631 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002632}
2633
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002634multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2635 AVX512VLVectorVTInfo _,
2636 Predicate prd,
2637 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002638 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002639 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002640 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002641
2642 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002643 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002644 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002645 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002646 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002647 }
2648}
2649
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002650multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2651 AVX512VLVectorVTInfo _,
2652 Predicate prd,
2653 bit IsReMaterializable = 1> {
2654 let Predicates = [prd] in
2655 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002656 masked_load_unaligned, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002657
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002658 let Predicates = [prd, HasVLX] in {
2659 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002660 masked_load_unaligned, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002661 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002662 masked_load_unaligned, IsReMaterializable>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002663 }
2664}
2665
2666multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002667 PatFrag st_frag, PatFrag mstore> {
Igor Breger81b79de2015-11-19 07:43:43 +00002668
2669 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2670 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
2671 [], _.ExeDomain>, EVEX;
2672 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2673 (ins _.KRCWM:$mask, _.RC:$src),
2674 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2675 "${dst} {${mask}}, $src}",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002676 [], _.ExeDomain>, EVEX, EVEX_K;
Igor Breger81b79de2015-11-19 07:43:43 +00002677 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002678 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002679 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002680 "${dst} {${mask}} {z}, $src}",
2681 [], _.ExeDomain>, EVEX, EVEX_KZ;
Igor Breger81b79de2015-11-19 07:43:43 +00002682
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002683 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002684 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002685 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002686 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002687 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002688 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2689 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2690 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002691 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002692
2693 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2694 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2695 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002696}
2697
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002698
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002699multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2700 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002701 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002702 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2703 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002704
2705 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002706 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2707 masked_store_unaligned>, EVEX_V256;
2708 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2709 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002710 }
2711}
2712
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002713multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2714 AVX512VLVectorVTInfo _, Predicate prd> {
2715 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002716 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2717 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002718
2719 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002720 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2721 masked_store_aligned256>, EVEX_V256;
2722 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2723 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002724 }
2725}
2726
2727defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2728 HasAVX512>,
2729 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2730 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2731
2732defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2733 HasAVX512>,
2734 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2735 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2736
2737defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>,
2738 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002739 PS, EVEX_CD8<32, CD8VF>;
2740
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002741defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>,
2742 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2743 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002744
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002745defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2746 HasAVX512>,
2747 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2748 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002749
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002750defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2751 HasAVX512>,
2752 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2753 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002754
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002755defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2756 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002757 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2758
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002759defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2760 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002761 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2762
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002763defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>,
2764 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002765 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2766
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002767defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>,
2768 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002769 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002770
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002771let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002772def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002773 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002774 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002775 VK8), VR512:$src)>;
2776
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002777def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002778 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002779 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002780}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002781
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002782// Move Int Doubleword to Packed Double Int
2783//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002784def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002785 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002786 [(set VR128X:$dst,
2787 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002788 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002789def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002790 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002791 [(set VR128X:$dst,
2792 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00002793 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002794def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002795 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002796 [(set VR128X:$dst,
2797 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002798 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00002799let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
2800def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
2801 (ins i64mem:$src),
2802 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00002803 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002804let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00002805def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002806 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002807 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002808 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002809def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002810 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002811 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002812 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00002813def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002814 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00002815 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002816 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2817 EVEX_CD8<64, CD8VT1>;
Craig Topperc648c9b2015-12-28 06:11:42 +00002818}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002819
2820// Move Int Doubleword to Single Scalar
2821//
Craig Topper88adf2a2013-10-12 05:41:08 +00002822let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002823def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002824 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002825 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002826 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002827
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002828def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002829 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002830 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00002831 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002832}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002833
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002834// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002835//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002836def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002837 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002838 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002839 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00002840 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002841def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002842 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002843 "vmovd\t{$src, $dst|$dst, $src}",
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00002844 [(store (i32 (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002845 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002846 EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002847
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002848// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002849//
2850def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002851 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002852 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2853 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00002854 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002855 Requires<[HasAVX512, In64BitMode]>;
2856
Craig Topperc648c9b2015-12-28 06:11:42 +00002857let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
2858def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
2859 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00002860 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00002861 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002862
Craig Topperc648c9b2015-12-28 06:11:42 +00002863def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
2864 (ins i64mem:$dst, VR128X:$src),
2865 "vmovq\t{$src, $dst|$dst, $src}",
2866 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2867 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00002868 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002869 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2870
2871let hasSideEffects = 0 in
2872def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
2873 (ins VR128X:$src),
2874 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
Craig Topper401675c2015-12-28 06:32:47 +00002875 EVEX, VEX_W;
Igor Bregere293e832015-11-29 07:41:26 +00002876
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002877// Move Scalar Single to Double Int
2878//
Craig Topper88adf2a2013-10-12 05:41:08 +00002879let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002880def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002881 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002882 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002883 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00002884 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002885def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002886 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002887 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002888 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
Craig Topper401675c2015-12-28 06:32:47 +00002889 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002890}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002891
2892// Move Quadword Int to Packed Quadword Int
2893//
Craig Topperc648c9b2015-12-28 06:11:42 +00002894def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002895 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002896 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002897 [(set VR128X:$dst,
2898 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00002899 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002900
2901//===----------------------------------------------------------------------===//
2902// AVX-512 MOVSS, MOVSD
2903//===----------------------------------------------------------------------===//
2904
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002905multiclass avx512_move_scalar <string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00002906 X86VectorVTInfo _> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002907 defm rr_Int : AVX512_maskable_scalar<0x10, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002908 (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002909 asm, "$src2, $src1","$src1, $src2",
Asaf Badouh41ecf462015-12-06 13:26:56 +00002910 (_.VT (OpNode (_.VT _.RC:$src1),
2911 (_.VT _.RC:$src2))),
2912 IIC_SSE_MOV_S_RR>, EVEX_4V;
2913 let Constraints = "$src1 = $dst" , mayLoad = 1 in
2914 defm rm_Int : AVX512_maskable_3src_scalar<0x10, MRMSrcMem, _,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002915 (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002916 (ins _.ScalarMemOp:$src),
2917 asm,"$src","$src",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002918 (_.VT (OpNode (_.VT _.RC:$src1),
2919 (_.VT (scalar_to_vector
Asaf Badouh41ecf462015-12-06 13:26:56 +00002920 (_.ScalarLdFrag addr:$src)))))>, EVEX;
2921 let isCodeGenOnly = 1 in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002922 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002923 (ins _.RC:$src1, _.FRC:$src2),
2924 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2925 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
2926 (scalar_to_vector _.FRC:$src2))))],
2927 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
2928 let mayLoad = 1 in
2929 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
2930 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2931 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
2932 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
2933 }
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002934 let mayStore = 1 in {
Asaf Badouh41ecf462015-12-06 13:26:56 +00002935 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
2936 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
2937 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
2938 EVEX;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002939 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002940 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
2941 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
2942 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002943 } // mayStore
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002944}
2945
Asaf Badouh41ecf462015-12-06 13:26:56 +00002946defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
2947 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002948
Asaf Badouh41ecf462015-12-06 13:26:56 +00002949defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
2950 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002951
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002952def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002953 (COPY_TO_REGCLASS (VMOVSSZrr_Intk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2954 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),(COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002955
2956def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Asaf Badouh41ecf462015-12-06 13:26:56 +00002957 (COPY_TO_REGCLASS (VMOVSDZrr_Intk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2958 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002959
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002960def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2961 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2962 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2963
Igor Breger4424aaa2015-11-19 07:58:33 +00002964defm VMOVSSZrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f32x_info,
2965 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2966 "vmovss.s", "$src2, $src1", "$src1, $src2", []>,
2967 XS, EVEX_4V, VEX_LIG;
2968
2969defm VMOVSSDrr_REV : AVX512_maskable_in_asm<0x11, MRMDestReg, f64x_info,
2970 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2),
2971 "vmovsd.s", "$src2, $src1", "$src1, $src2", []>,
2972 XD, EVEX_4V, VEX_LIG, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002973
2974let Predicates = [HasAVX512] in {
2975 let AddedComplexity = 15 in {
2976 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2977 // MOVS{S,D} to the lower bits.
2978 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2979 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2980 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2981 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2982 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2983 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2984 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2985 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2986
2987 // Move low f32 and clear high bits.
2988 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2989 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002990 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002991 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2992 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2993 (SUBREG_TO_REG (i32 0),
2994 (VMOVSSZrr (v4i32 (V_SET0)),
2995 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2996 }
2997
2998 let AddedComplexity = 20 in {
2999 // MOVSSrm zeros the high parts of the register; represent this
3000 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3001 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3002 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3003 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3004 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3005 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3006 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3007
3008 // MOVSDrm zeros the high parts of the register; represent this
3009 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3010 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3011 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3012 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3013 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3014 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3015 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3016 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3017 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3018 def : Pat<(v2f64 (X86vzload addr:$src)),
3019 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3020
3021 // Represent the same patterns above but in the form they appear for
3022 // 256-bit types
3023 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3024 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003025 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003026 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3027 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3028 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3029 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3030 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3031 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003032 def : Pat<(v4f64 (X86vzload addr:$src)),
3033 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003034
3035 // Represent the same patterns above but in the form they appear for
3036 // 512-bit types
3037 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3038 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3039 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3040 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3041 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3042 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
3043 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3044 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3045 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003046 def : Pat<(v8f64 (X86vzload addr:$src)),
3047 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003048 }
3049 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3050 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
3051 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
3052 FR32X:$src)), sub_xmm)>;
3053 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3054 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
3055 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
3056 FR64X:$src)), sub_xmm)>;
3057 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3058 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003059 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003060
3061 // Move low f64 and clear high bits.
3062 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3063 (SUBREG_TO_REG (i32 0),
3064 (VMOVSDZrr (v2f64 (V_SET0)),
3065 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
3066
3067 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
3068 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
3069 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
3070
3071 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003072 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003073 addr:$dst),
3074 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003075 def : Pat<(store (f64 (extractelt (v2f64 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003076 addr:$dst),
3077 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
3078
3079 // Shuffle with VMOVSS
3080 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3081 (VMOVSSZrr (v4i32 VR128X:$src1),
3082 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3083 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3084 (VMOVSSZrr (v4f32 VR128X:$src1),
3085 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3086
3087 // 256-bit variants
3088 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3089 (SUBREG_TO_REG (i32 0),
3090 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3091 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3092 sub_xmm)>;
3093 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3094 (SUBREG_TO_REG (i32 0),
3095 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3096 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3097 sub_xmm)>;
3098
3099 // Shuffle with VMOVSD
3100 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3101 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3102 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3103 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3104 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3105 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3106 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
3107 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3108
3109 // 256-bit variants
3110 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3111 (SUBREG_TO_REG (i32 0),
3112 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3113 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3114 sub_xmm)>;
3115 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3116 (SUBREG_TO_REG (i32 0),
3117 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3118 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3119 sub_xmm)>;
3120
3121 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3122 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3123 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3124 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3125 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3126 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3127 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3128 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3129}
3130
3131let AddedComplexity = 15 in
3132def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3133 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003134 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003135 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003136 (v2i64 VR128X:$src))))],
3137 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3138
Igor Breger4ec5abf2015-11-03 07:30:17 +00003139let AddedComplexity = 20 , isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003140def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3141 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003142 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003143 [(set VR128X:$dst, (v2i64 (X86vzmovl
3144 (loadv2i64 addr:$src))))],
3145 IIC_SSE_MOVDQ>, EVEX, VEX_W,
3146 EVEX_CD8<8, CD8VT8>;
3147
3148let Predicates = [HasAVX512] in {
3149 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3150 let AddedComplexity = 20 in {
3151 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3152 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003153 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3154 (VMOV64toPQIZrr GR64:$src)>;
3155 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3156 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003157
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003158 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3159 (VMOVDI2PDIZrm addr:$src)>;
3160 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3161 (VMOVDI2PDIZrm addr:$src)>;
3162 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
3163 (VMOVZPQILo2PQIZrm addr:$src)>;
3164 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
3165 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003166 def : Pat<(v2i64 (X86vzload addr:$src)),
3167 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003168 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003169
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003170 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3171 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3172 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3173 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3174 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3175 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3176 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003177 def : Pat<(v4i64 (X86vzload addr:$src)),
3178 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
3179
3180 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
3181 def : Pat<(v8i64 (X86vzload addr:$src)),
3182 (SUBREG_TO_REG (i64 0), (VMOVZPQILo2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003183}
3184
3185def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
3186 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3187
3188def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
3189 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3190
3191def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
3192 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
3193
3194def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
3195 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
3196
3197//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003198// AVX-512 - Non-temporals
3199//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003200let SchedRW = [WriteLoad] in {
3201 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3202 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
3203 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
3204 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
3205 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003206
Robert Khasanoved882972014-08-13 10:46:00 +00003207 let Predicates = [HasAVX512, HasVLX] in {
3208 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
3209 (ins i256mem:$src),
3210 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3211 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
3212 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003213
Robert Khasanoved882972014-08-13 10:46:00 +00003214 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
3215 (ins i128mem:$src),
3216 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
3217 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
3218 EVEX_CD8<64, CD8VF>;
3219 }
Adam Nemetefd07852014-06-18 16:51:10 +00003220}
3221
Igor Bregerd3341f52016-01-20 13:11:47 +00003222multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3223 PatFrag st_frag = alignednontemporalstore,
3224 InstrItinClass itin = IIC_SSE_MOVNT> {
Robert Khasanoved882972014-08-13 10:46:00 +00003225 let SchedRW = [WriteStore], mayStore = 1,
3226 AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003227 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003228 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003229 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3230 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003231}
3232
Igor Bregerd3341f52016-01-20 13:11:47 +00003233multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3234 AVX512VLVectorVTInfo VTInfo> {
3235 let Predicates = [HasAVX512] in
3236 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003237
Igor Bregerd3341f52016-01-20 13:11:47 +00003238 let Predicates = [HasAVX512, HasVLX] in {
3239 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3240 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003241 }
3242}
3243
Igor Bregerd3341f52016-01-20 13:11:47 +00003244defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3245defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3246defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003247
Adam Nemet7f62b232014-06-10 16:39:53 +00003248//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003249// AVX-512 - Integer arithmetic
3250//
3251multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003252 X86VectorVTInfo _, OpndItins itins,
3253 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003254 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003255 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003256 "$src2, $src1", "$src1, $src2",
3257 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003258 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003259 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003260
Robert Khasanov545d1b72014-10-14 14:36:19 +00003261 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003262 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003263 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003264 "$src2, $src1", "$src1, $src2",
3265 (_.VT (OpNode _.RC:$src1,
3266 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003267 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003268 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003269}
3270
3271multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3272 X86VectorVTInfo _, OpndItins itins,
3273 bit IsCommutable = 0> :
3274 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
3275 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00003276 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003277 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003278 "${src2}"##_.BroadcastStr##", $src1",
3279 "$src1, ${src2}"##_.BroadcastStr,
3280 (_.VT (OpNode _.RC:$src1,
3281 (X86VBroadcast
3282 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003283 itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00003284 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003285}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003286
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003287multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3288 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3289 Predicate prd, bit IsCommutable = 0> {
3290 let Predicates = [prd] in
3291 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3292 IsCommutable>, EVEX_V512;
3293
3294 let Predicates = [prd, HasVLX] in {
3295 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3296 IsCommutable>, EVEX_V256;
3297 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3298 IsCommutable>, EVEX_V128;
3299 }
3300}
3301
Robert Khasanov545d1b72014-10-14 14:36:19 +00003302multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3303 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3304 Predicate prd, bit IsCommutable = 0> {
3305 let Predicates = [prd] in
3306 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3307 IsCommutable>, EVEX_V512;
3308
3309 let Predicates = [prd, HasVLX] in {
3310 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3311 IsCommutable>, EVEX_V256;
3312 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3313 IsCommutable>, EVEX_V128;
3314 }
3315}
3316
3317multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3318 OpndItins itins, Predicate prd,
3319 bit IsCommutable = 0> {
3320 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3321 itins, prd, IsCommutable>,
3322 VEX_W, EVEX_CD8<64, CD8VF>;
3323}
3324
3325multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3326 OpndItins itins, Predicate prd,
3327 bit IsCommutable = 0> {
3328 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3329 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3330}
3331
3332multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3333 OpndItins itins, Predicate prd,
3334 bit IsCommutable = 0> {
3335 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3336 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3337}
3338
3339multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3340 OpndItins itins, Predicate prd,
3341 bit IsCommutable = 0> {
3342 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3343 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3344}
3345
3346multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3347 SDNode OpNode, OpndItins itins, Predicate prd,
3348 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003349 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003350 IsCommutable>;
3351
Igor Bregerf2460112015-07-26 14:41:44 +00003352 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003353 IsCommutable>;
3354}
3355
3356multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3357 SDNode OpNode, OpndItins itins, Predicate prd,
3358 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003359 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003360 IsCommutable>;
3361
Igor Bregerf2460112015-07-26 14:41:44 +00003362 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003363 IsCommutable>;
3364}
3365
3366multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3367 bits<8> opc_d, bits<8> opc_q,
3368 string OpcodeStr, SDNode OpNode,
3369 OpndItins itins, bit IsCommutable = 0> {
3370 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3371 itins, HasAVX512, IsCommutable>,
3372 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3373 itins, HasBWI, IsCommutable>;
3374}
3375
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003376multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003377 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003378 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3379 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003380 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003381 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003382 "$src2, $src1","$src1, $src2",
3383 (_Dst.VT (OpNode
3384 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003385 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003386 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003387 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003388 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003389 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3390 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3391 "$src2, $src1", "$src1, $src2",
3392 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3393 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003394 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003395 AVX512BIBase, EVEX_4V;
3396
3397 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003398 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003399 OpcodeStr,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003400 "${src2}"##_Brdct.BroadcastStr##", $src1",
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003401 "$src1, ${src2}"##_Dst.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003402 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003403 (_Brdct.VT (X86VBroadcast
3404 (_Brdct.ScalarLdFrag addr:$src2)))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003405 itins.rm>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003406 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003407 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003408}
3409
Robert Khasanov545d1b72014-10-14 14:36:19 +00003410defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3411 SSE_INTALU_ITINS_P, 1>;
3412defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3413 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003414defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3415 SSE_INTALU_ITINS_P, HasBWI, 1>;
3416defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3417 SSE_INTALU_ITINS_P, HasBWI, 0>;
3418defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003419 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003420defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003421 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003422defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003423 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003424defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003425 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003426defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003427 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003428defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003429 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003430defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003431 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003432defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003433 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003434defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003435 SSE_INTALU_ITINS_P, HasBWI, 1>;
3436
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003437multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003438 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3439 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3440 let Predicates = [prd] in
3441 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3442 _SrcVTInfo.info512, _DstVTInfo.info512,
3443 v8i64_info, IsCommutable>,
3444 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3445 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003446 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003447 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003448 v4i64x_info, IsCommutable>,
3449 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003450 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003451 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003452 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003453 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3454 }
Michael Liao66233b72015-08-06 09:06:20 +00003455}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003456
3457defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003458 avx512vl_i32_info, avx512vl_i64_info,
3459 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003460defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003461 avx512vl_i32_info, avx512vl_i64_info,
3462 X86pmuludq, HasAVX512, 1>;
3463defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3464 avx512vl_i8_info, avx512vl_i8_info,
3465 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003466
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003467multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3468 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3469 let mayLoad = 1 in {
3470 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003471 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003472 OpcodeStr,
3473 "${src2}"##_Src.BroadcastStr##", $src1",
3474 "$src1, ${src2}"##_Src.BroadcastStr,
Michael Liao66233b72015-08-06 09:06:20 +00003475 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3476 (_Src.VT (X86VBroadcast
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003477 (_Src.ScalarLdFrag addr:$src2))))))>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003478 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3479 }
3480}
3481
Michael Liao66233b72015-08-06 09:06:20 +00003482multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3483 SDNode OpNode,X86VectorVTInfo _Src,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003484 X86VectorVTInfo _Dst> {
Michael Liao66233b72015-08-06 09:06:20 +00003485 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003486 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003487 "$src2, $src1","$src1, $src2",
3488 (_Dst.VT (OpNode
3489 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003490 (_Src.VT _Src.RC:$src2)))>,
3491 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003492 let mayLoad = 1 in {
3493 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3494 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3495 "$src2, $src1", "$src1, $src2",
3496 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003497 (bitconvert (_Src.LdFrag addr:$src2))))>,
3498 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003499 }
3500}
3501
3502multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3503 SDNode OpNode> {
3504 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3505 v32i16_info>,
3506 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3507 v32i16_info>, EVEX_V512;
3508 let Predicates = [HasVLX] in {
3509 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3510 v16i16x_info>,
3511 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3512 v16i16x_info>, EVEX_V256;
3513 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3514 v8i16x_info>,
3515 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3516 v8i16x_info>, EVEX_V128;
3517 }
3518}
3519multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3520 SDNode OpNode> {
3521 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3522 v64i8_info>, EVEX_V512;
3523 let Predicates = [HasVLX] in {
3524 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3525 v32i8x_info>, EVEX_V256;
3526 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3527 v16i8x_info>, EVEX_V128;
3528 }
3529}
Igor Bregerf7fd5472015-07-21 07:11:28 +00003530
3531multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
3532 SDNode OpNode, AVX512VLVectorVTInfo _Src,
3533 AVX512VLVectorVTInfo _Dst> {
3534 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
3535 _Dst.info512>, EVEX_V512;
3536 let Predicates = [HasVLX] in {
3537 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
3538 _Dst.info256>, EVEX_V256;
3539 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
3540 _Dst.info128>, EVEX_V128;
3541 }
3542}
3543
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003544let Predicates = [HasBWI] in {
3545 defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD;
3546 defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD;
3547 defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W;
3548 defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W;
Igor Bregerf7fd5472015-07-21 07:11:28 +00003549
3550 defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
3551 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
3552 defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
3553 avx512vl_i16_info, avx512vl_i32_info>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003554}
3555
Igor Bregerf2460112015-07-26 14:41:44 +00003556defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003557 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003558defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003559 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003560defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003561 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003562
Igor Bregerf2460112015-07-26 14:41:44 +00003563defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003564 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003565defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003566 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003567defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003568 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003569
Igor Bregerf2460112015-07-26 14:41:44 +00003570defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003571 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003572defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003573 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003574defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003575 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003576
Igor Bregerf2460112015-07-26 14:41:44 +00003577defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003578 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003579defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003580 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00003581defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003582 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003583//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003584// AVX-512 Logical Instructions
3585//===----------------------------------------------------------------------===//
3586
Robert Khasanov545d1b72014-10-14 14:36:19 +00003587defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3588 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3589defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3590 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3591defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3592 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3593defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003594 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003595
3596//===----------------------------------------------------------------------===//
3597// AVX-512 FP arithmetic
3598//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003599multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3600 SDNode OpNode, SDNode VecNode, OpndItins itins,
3601 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003602
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003603 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3604 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3605 "$src2, $src1", "$src1, $src2",
3606 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3607 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003608 itins.rr, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003609
3610 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003611 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003612 "$src2, $src1", "$src1, $src2",
3613 (VecNode (_.VT _.RC:$src1),
3614 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3615 (i32 FROUND_CURRENT)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003616 itins.rm, IsCommutable>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003617 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3618 Predicates = [HasAVX512] in {
3619 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003620 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003621 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3622 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3623 itins.rr>;
3624 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00003625 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003626 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3627 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3628 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3629 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003630}
3631
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003632multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003633 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003634
3635 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3636 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3637 "$rc, $src2, $src1", "$src1, $src2, $rc",
3638 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003639 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003640 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003641}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003642multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3643 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3644
3645 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3646 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003647 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003648 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003649 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003650}
3651
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003652multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3653 SDNode VecNode,
3654 SizeItins itins, bit IsCommutable> {
3655 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3656 itins.s, IsCommutable>,
3657 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3658 itins.s, IsCommutable>,
3659 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3660 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3661 itins.d, IsCommutable>,
3662 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3663 itins.d, IsCommutable>,
3664 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3665}
3666
3667multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3668 SDNode VecNode,
3669 SizeItins itins, bit IsCommutable> {
3670 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3671 itins.s, IsCommutable>,
3672 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3673 itins.s, IsCommutable>,
3674 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3675 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3676 itins.d, IsCommutable>,
3677 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3678 itins.d, IsCommutable>,
3679 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3680}
3681defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3682defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3683defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3684defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3685defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3686defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3687
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003688multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003689 X86VectorVTInfo _, bit IsCommutable> {
3690 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3691 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3692 "$src2, $src1", "$src1, $src2",
3693 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003694 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003695 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3696 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3697 "$src2, $src1", "$src1, $src2",
3698 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3699 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3700 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3701 "${src2}"##_.BroadcastStr##", $src1",
3702 "$src1, ${src2}"##_.BroadcastStr,
3703 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3704 (_.ScalarLdFrag addr:$src2))))>,
3705 EVEX_4V, EVEX_B;
3706 }//let mayLoad = 1
3707}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003708
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003709multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003710 X86VectorVTInfo _> {
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003711 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3712 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3713 "$rc, $src2, $src1", "$src1, $src2, $rc",
3714 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3715 EVEX_4V, EVEX_B, EVEX_RC;
3716}
3717
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003718
3719multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003720 X86VectorVTInfo _> {
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003721 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3722 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3723 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
3724 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
3725 EVEX_4V, EVEX_B;
3726}
3727
Michael Liao66233b72015-08-06 09:06:20 +00003728multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003729 bit IsCommutable = 0> {
3730 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3731 IsCommutable>, EVEX_V512, PS,
3732 EVEX_CD8<32, CD8VF>;
3733 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3734 IsCommutable>, EVEX_V512, PD, VEX_W,
3735 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003736
Robert Khasanov595e5982014-10-29 15:43:02 +00003737 // Define only if AVX512VL feature is present.
3738 let Predicates = [HasVLX] in {
3739 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3740 IsCommutable>, EVEX_V128, PS,
3741 EVEX_CD8<32, CD8VF>;
3742 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3743 IsCommutable>, EVEX_V256, PS,
3744 EVEX_CD8<32, CD8VF>;
3745 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3746 IsCommutable>, EVEX_V128, PD, VEX_W,
3747 EVEX_CD8<64, CD8VF>;
3748 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3749 IsCommutable>, EVEX_V256, PD, VEX_W,
3750 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003751 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003752}
3753
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003754multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003755 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003756 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003757 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003758 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3759}
3760
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003761multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003762 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003763 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003764 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003765 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3766}
3767
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003768defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3769 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3770defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3771 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Michael Liao66233b72015-08-06 09:06:20 +00003772defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003773 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3774defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3775 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003776defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>,
3777 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
3778defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>,
3779 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003780let Predicates = [HasDQI] in {
3781 defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>;
3782 defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>;
3783 defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>;
3784 defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>;
3785}
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003786
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003787multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3788 X86VectorVTInfo _> {
3789 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3790 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3791 "$src2, $src1", "$src1, $src2",
3792 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
3793 let mayLoad = 1 in {
3794 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3795 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3796 "$src2, $src1", "$src1, $src2",
3797 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
3798 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3799 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3800 "${src2}"##_.BroadcastStr##", $src1",
3801 "$src1, ${src2}"##_.BroadcastStr,
3802 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3803 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
3804 EVEX_4V, EVEX_B;
3805 }//let mayLoad = 1
3806}
3807
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003808multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
3809 X86VectorVTInfo _> {
3810 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3811 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3812 "$src2, $src1", "$src1, $src2",
3813 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
3814 let mayLoad = 1 in {
3815 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00003816 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003817 "$src2, $src1", "$src1, $src2",
Igor Breger4511e762016-02-22 11:48:27 +00003818 (OpNode _.RC:$src1,
3819 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3820 (i32 FROUND_CURRENT))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003821 }//let mayLoad = 1
3822}
3823
3824multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode> {
Michael Liao66233b72015-08-06 09:06:20 +00003825 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003826 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
3827 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00003828 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003829 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
3830 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003831 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f32x_info>,
3832 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNode, SSE_ALU_ITINS_S.s>,
3833 EVEX_4V,EVEX_CD8<32, CD8VT1>;
3834 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNode, f64x_info>,
3835 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNode, SSE_ALU_ITINS_S.d>,
3836 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
3837
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003838 // Define only if AVX512VL feature is present.
3839 let Predicates = [HasVLX] in {
3840 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
3841 EVEX_V128, EVEX_CD8<32, CD8VF>;
3842 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
3843 EVEX_V256, EVEX_CD8<32, CD8VF>;
3844 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
3845 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
3846 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
3847 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
3848 }
3849}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00003850defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00003851
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003852//===----------------------------------------------------------------------===//
3853// AVX-512 VPTESTM instructions
3854//===----------------------------------------------------------------------===//
3855
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003856multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3857 X86VectorVTInfo _> {
3858 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3859 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3860 "$src2, $src1", "$src1, $src2",
3861 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3862 EVEX_4V;
3863 let mayLoad = 1 in
3864 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3865 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3866 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00003867 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003868 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3869 EVEX_4V,
3870 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003871}
3872
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003873multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3874 X86VectorVTInfo _> {
3875 let mayLoad = 1 in
3876 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3877 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3878 "${src2}"##_.BroadcastStr##", $src1",
3879 "$src1, ${src2}"##_.BroadcastStr,
3880 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3881 (_.ScalarLdFrag addr:$src2))))>,
3882 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003883}
Igor Bregerfca0a342016-01-28 13:19:25 +00003884
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003885// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00003886multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
3887 X86VectorVTInfo _, string Suffix> {
3888 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
3889 (_.KVT (COPY_TO_REGCLASS
3890 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003891 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003892 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003893 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00003894 _.RC:$src2, _.SubRegIdx)),
3895 _.KRC))>;
3896}
3897
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003898multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003899 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003900 let Predicates = [HasAVX512] in
3901 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3902 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3903
3904 let Predicates = [HasAVX512, HasVLX] in {
3905 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3906 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3907 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3908 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3909 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003910 let Predicates = [HasAVX512, NoVLX] in {
3911 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
3912 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003913 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003914}
3915
3916multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3917 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003918 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003919 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00003920 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003921}
3922
3923multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3924 SDNode OpNode> {
3925 let Predicates = [HasBWI] in {
3926 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3927 EVEX_V512, VEX_W;
3928 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3929 EVEX_V512;
3930 }
3931 let Predicates = [HasVLX, HasBWI] in {
3932
3933 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3934 EVEX_V256, VEX_W;
3935 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3936 EVEX_V128, VEX_W;
3937 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3938 EVEX_V256;
3939 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3940 EVEX_V128;
3941 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003942
Igor Bregerfca0a342016-01-28 13:19:25 +00003943 let Predicates = [HasAVX512, NoVLX] in {
3944 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
3945 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
3946 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
3947 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003948 }
Igor Bregerfca0a342016-01-28 13:19:25 +00003949
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003950}
3951
3952multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3953 SDNode OpNode> :
3954 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3955 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3956
3957defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3958defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003959
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003960
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003961//===----------------------------------------------------------------------===//
3962// AVX-512 Shift instructions
3963//===----------------------------------------------------------------------===//
3964multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003965 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003966 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003967 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003968 "$src2, $src1", "$src1, $src2",
3969 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003970 SSE_INTSHIFT_ITINS_P.rr>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003971 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003972 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003973 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003974 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003975 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3976 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003977 SSE_INTSHIFT_ITINS_P.rm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003978}
3979
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003980multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3981 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3982 let mayLoad = 1 in
3983 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3984 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3985 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3986 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00003987 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003988}
3989
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003990multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003991 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003992 // src2 is always 128-bit
3993 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3994 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3995 "$src2, $src1", "$src1, $src2",
3996 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003997 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003998 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3999 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4000 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004001 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004002 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004003 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004004}
4005
Cameron McInally5fb084e2014-12-11 17:13:05 +00004006multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004007 ValueType SrcVT, PatFrag bc_frag,
4008 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4009 let Predicates = [prd] in
4010 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4011 VTInfo.info512>, EVEX_V512,
4012 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4013 let Predicates = [prd, HasVLX] in {
4014 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4015 VTInfo.info256>, EVEX_V256,
4016 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4017 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4018 VTInfo.info128>, EVEX_V128,
4019 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4020 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004021}
4022
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004023multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4024 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004025 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004026 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004027 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004028 avx512vl_i64_info, HasAVX512>, VEX_W;
4029 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4030 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004031}
4032
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004033multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4034 string OpcodeStr, SDNode OpNode,
4035 AVX512VLVectorVTInfo VTInfo> {
4036 let Predicates = [HasAVX512] in
4037 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4038 VTInfo.info512>,
4039 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4040 VTInfo.info512>, EVEX_V512;
4041 let Predicates = [HasAVX512, HasVLX] in {
4042 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4043 VTInfo.info256>,
4044 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4045 VTInfo.info256>, EVEX_V256;
4046 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4047 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004048 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004049 VTInfo.info128>, EVEX_V128;
4050 }
4051}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004052
Michael Liao66233b72015-08-06 09:06:20 +00004053multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004054 Format ImmFormR, Format ImmFormM,
4055 string OpcodeStr, SDNode OpNode> {
4056 let Predicates = [HasBWI] in
4057 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4058 v32i16_info>, EVEX_V512;
4059 let Predicates = [HasVLX, HasBWI] in {
4060 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4061 v16i16x_info>, EVEX_V256;
4062 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4063 v8i16x_info>, EVEX_V128;
4064 }
4065}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004066
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004067multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4068 Format ImmFormR, Format ImmFormM,
4069 string OpcodeStr, SDNode OpNode> {
4070 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4071 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4072 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4073 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4074}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004075
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004076defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004077 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004078
4079defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004080 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004081
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004082defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004083 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004084
Michael Zuckerman298a6802016-01-13 12:39:33 +00004085defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004086defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004087
4088defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4089defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4090defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004091
4092//===-------------------------------------------------------------------===//
4093// Variable Bit Shifts
4094//===-------------------------------------------------------------------===//
4095multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004096 X86VectorVTInfo _> {
4097 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4098 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4099 "$src2, $src1", "$src1, $src2",
4100 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004101 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004102 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00004103 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4104 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4105 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004106 (_.VT (OpNode _.RC:$src1,
4107 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004108 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004109 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004110}
4111
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004112multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4113 X86VectorVTInfo _> {
4114 let mayLoad = 1 in
4115 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4116 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4117 "${src2}"##_.BroadcastStr##", $src1",
4118 "$src1, ${src2}"##_.BroadcastStr,
4119 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4120 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004121 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004122 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4123}
Cameron McInally5fb084e2014-12-11 17:13:05 +00004124multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4125 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004126 let Predicates = [HasAVX512] in
4127 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4128 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4129
4130 let Predicates = [HasAVX512, HasVLX] in {
4131 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4132 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4133 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4134 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4135 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004136}
4137
4138multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4139 SDNode OpNode> {
4140 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004141 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004142 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004143 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004144}
4145
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004146// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Breger7b46b4e2015-12-23 08:06:50 +00004147multiclass avx512_var_shift_w_lowering<AVX512VLVectorVTInfo _, SDNode OpNode> {
4148 let Predicates = [HasBWI, NoVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004149 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004150 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004151 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004152 (!cast<Instruction>(NAME#"WZrr")
4153 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4154 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4155 sub_ymm)>;
4156
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004157 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004158 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004159 (EXTRACT_SUBREG
Igor Breger7b46b4e2015-12-23 08:06:50 +00004160 (!cast<Instruction>(NAME#"WZrr")
4161 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4162 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4163 sub_xmm)>;
4164 }
4165}
4166
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004167multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4168 SDNode OpNode> {
4169 let Predicates = [HasBWI] in
4170 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4171 EVEX_V512, VEX_W;
4172 let Predicates = [HasVLX, HasBWI] in {
4173
4174 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4175 EVEX_V256, VEX_W;
4176 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4177 EVEX_V128, VEX_W;
4178 }
4179}
4180
4181defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004182 avx512_var_shift_w<0x12, "vpsllvw", shl>,
4183 avx512_var_shift_w_lowering<avx512vl_i16_info, shl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004184defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004185 avx512_var_shift_w<0x11, "vpsravw", sra>,
4186 avx512_var_shift_w_lowering<avx512vl_i16_info, sra>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004187defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Igor Breger7b46b4e2015-12-23 08:06:50 +00004188 avx512_var_shift_w<0x10, "vpsrlvw", srl>,
4189 avx512_var_shift_w_lowering<avx512vl_i16_info, srl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004190defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
4191defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004192
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004193//===-------------------------------------------------------------------===//
4194// 1-src variable permutation VPERMW/D/Q
4195//===-------------------------------------------------------------------===//
4196multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4197 AVX512VLVectorVTInfo _> {
4198 let Predicates = [HasAVX512] in
4199 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4200 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4201
4202 let Predicates = [HasAVX512, HasVLX] in
4203 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4204 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4205}
4206
4207multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4208 string OpcodeStr, SDNode OpNode,
4209 AVX512VLVectorVTInfo VTInfo> {
4210 let Predicates = [HasAVX512] in
4211 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4212 VTInfo.info512>,
4213 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4214 VTInfo.info512>, EVEX_V512;
4215 let Predicates = [HasAVX512, HasVLX] in
4216 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4217 VTInfo.info256>,
4218 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4219 VTInfo.info256>, EVEX_V256;
4220}
4221
Michael Zuckermand9cac592016-01-19 17:07:43 +00004222multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
4223 Predicate prd, SDNode OpNode,
4224 AVX512VLVectorVTInfo _> {
4225 let Predicates = [prd] in
4226 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4227 EVEX_V512 ;
4228 let Predicates = [HasVLX, prd] in {
4229 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4230 EVEX_V256 ;
4231 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4232 EVEX_V128 ;
4233 }
4234}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004235
Michael Zuckermand9cac592016-01-19 17:07:43 +00004236defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
4237 avx512vl_i16_info>, VEX_W;
4238defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
4239 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004240
4241defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
4242 avx512vl_i32_info>;
4243defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
4244 avx512vl_i64_info>, VEX_W;
4245defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
4246 avx512vl_f32_info>;
4247defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
4248 avx512vl_f64_info>, VEX_W;
4249
4250defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
4251 X86VPermi, avx512vl_i64_info>,
4252 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
4253defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
4254 X86VPermi, avx512vl_f64_info>,
4255 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00004256//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004257// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00004258//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004259
Igor Breger78741a12015-10-04 07:20:41 +00004260multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
4261 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
4262 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
4263 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
4264 "$src2, $src1", "$src1, $src2",
4265 (_.VT (OpNode _.RC:$src1,
4266 (Ctrl.VT Ctrl.RC:$src2)))>,
4267 T8PD, EVEX_4V;
4268 let mayLoad = 1 in {
4269 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4270 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
4271 "$src2, $src1", "$src1, $src2",
4272 (_.VT (OpNode
4273 _.RC:$src1,
4274 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
4275 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4276 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
4277 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4278 "${src2}"##_.BroadcastStr##", $src1",
4279 "$src1, ${src2}"##_.BroadcastStr,
4280 (_.VT (OpNode
4281 _.RC:$src1,
4282 (Ctrl.VT (X86VBroadcast
4283 (Ctrl.ScalarLdFrag addr:$src2)))))>,
4284 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
4285 }//let mayLoad = 1
4286}
4287
4288multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
4289 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4290 let Predicates = [HasAVX512] in {
4291 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
4292 Ctrl.info512>, EVEX_V512;
4293 }
4294 let Predicates = [HasAVX512, HasVLX] in {
4295 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
4296 Ctrl.info128>, EVEX_V128;
4297 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
4298 Ctrl.info256>, EVEX_V256;
4299 }
4300}
4301
4302multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
4303 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
4304
4305 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
4306 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
4307 X86VPermilpi, _>,
4308 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00004309}
4310
4311defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
4312 avx512vl_i32_info>;
4313defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
4314 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004315//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004316// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
4317//===----------------------------------------------------------------------===//
4318
4319defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00004320 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004321 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
4322defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004323 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004324defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00004325 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00004326
Elena Demikhovsky55a99742015-06-22 13:00:42 +00004327multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4328 let Predicates = [HasBWI] in
4329 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
4330
4331 let Predicates = [HasVLX, HasBWI] in {
4332 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
4333 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
4334 }
4335}
4336
4337defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
4338
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004339//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004340// Move Low to High and High to Low packed FP Instructions
4341//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004342def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
4343 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004344 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004345 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
4346 IIC_SSE_MOV_LH>, EVEX_4V;
4347def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
4348 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004349 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004350 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
4351 IIC_SSE_MOV_LH>, EVEX_4V;
4352
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004353let Predicates = [HasAVX512] in {
4354 // MOVLHPS patterns
4355 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4356 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
4357 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
4358 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004359
Craig Topperdbe8b7d2013-09-27 07:20:47 +00004360 // MOVHLPS patterns
4361 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
4362 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
4363}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004364
4365//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00004366// VMOVHPS/PD VMOVLPS Instructions
4367// All patterns was taken from SSS implementation.
4368//===----------------------------------------------------------------------===//
4369multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
4370 X86VectorVTInfo _> {
4371 let mayLoad = 1 in
4372 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
4373 (ins _.RC:$src1, f64mem:$src2),
4374 !strconcat(OpcodeStr,
4375 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4376 [(set _.RC:$dst,
4377 (OpNode _.RC:$src1,
4378 (_.VT (bitconvert
4379 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
4380 IIC_SSE_MOV_LH>, EVEX_4V;
4381}
4382
4383defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
4384 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4385defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
4386 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4387defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
4388 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
4389defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
4390 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
4391
4392let Predicates = [HasAVX512] in {
4393 // VMOVHPS patterns
4394 def : Pat<(X86Movlhps VR128X:$src1,
4395 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
4396 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4397 def : Pat<(X86Movlhps VR128X:$src1,
4398 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
4399 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
4400 // VMOVHPD patterns
4401 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4402 (scalar_to_vector (loadf64 addr:$src2)))),
4403 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4404 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
4405 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
4406 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
4407 // VMOVLPS patterns
4408 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4409 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4410 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
4411 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
4412 // VMOVLPD patterns
4413 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4414 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4415 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
4416 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4417 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
4418 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
4419 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
4420}
4421
4422let mayStore = 1 in {
4423def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
4424 (ins f64mem:$dst, VR128X:$src),
4425 "vmovhps\t{$src, $dst|$dst, $src}",
4426 [(store (f64 (vector_extract
4427 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
4428 (bc_v2f64 (v4f32 VR128X:$src))),
4429 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4430 EVEX, EVEX_CD8<32, CD8VT2>;
4431def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
4432 (ins f64mem:$dst, VR128X:$src),
4433 "vmovhpd\t{$src, $dst|$dst, $src}",
4434 [(store (f64 (vector_extract
4435 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
4436 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
4437 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4438def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
4439 (ins f64mem:$dst, VR128X:$src),
4440 "vmovlps\t{$src, $dst|$dst, $src}",
4441 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128X:$src)),
4442 (iPTR 0))), addr:$dst)],
4443 IIC_SSE_MOV_LH>,
4444 EVEX, EVEX_CD8<32, CD8VT2>;
4445def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
4446 (ins f64mem:$dst, VR128X:$src),
4447 "vmovlpd\t{$src, $dst|$dst, $src}",
4448 [(store (f64 (vector_extract (v2f64 VR128X:$src),
4449 (iPTR 0))), addr:$dst)],
4450 IIC_SSE_MOV_LH>,
4451 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
4452}
4453let Predicates = [HasAVX512] in {
4454 // VMOVHPD patterns
4455 def : Pat<(store (f64 (vector_extract
4456 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
4457 (iPTR 0))), addr:$dst),
4458 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
4459 // VMOVLPS patterns
4460 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
4461 addr:$src1),
4462 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4463 def : Pat<(store (v4i32 (X86Movlps
4464 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
4465 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
4466 // VMOVLPD patterns
4467 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4468 addr:$src1),
4469 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4470 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
4471 addr:$src1),
4472 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
4473}
4474//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004475// FMA - Fused Multiply Operations
4476//
Adam Nemet26371ce2014-10-24 00:02:55 +00004477
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004478let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004479multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4480 X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004481 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004482 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00004483 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004484 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00004485 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004486
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004487 let mayLoad = 1 in {
4488 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004489 (ins _.RC:$src2, _.MemOp:$src3),
4490 OpcodeStr, "$src3, $src2", "$src2, $src3",
4491 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
Michael Liao66233b72015-08-06 09:06:20 +00004492 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004493
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004494 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004495 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004496 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4497 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4498 (OpNode _.RC:$src1,
Simon Pilgrim8b756592015-07-06 20:30:47 +00004499 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004500 AVX512FMA3Base, EVEX_B;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004501 }
4502}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004503
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004504multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4505 X86VectorVTInfo _> {
4506 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004507 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4508 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4509 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4510 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004511}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00004512} // Constraints = "$src1 = $dst"
4513
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004514multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4515 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4516 let Predicates = [HasAVX512] in {
4517 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512>,
4518 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4519 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004520 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004521 let Predicates = [HasVLX, HasAVX512] in {
4522 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256>,
4523 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4524 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128>,
4525 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004526 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004527}
4528
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004529multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4530 SDNode OpNodeRnd > {
4531 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4532 avx512vl_f32_info>;
4533 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4534 avx512vl_f64_info>, VEX_W;
4535}
4536
4537defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
4538defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
4539defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
4540defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
4541defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
4542defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
4543
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004544
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004545let Constraints = "$src1 = $dst" in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004546multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4547 X86VectorVTInfo _> {
4548 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4549 (ins _.RC:$src2, _.RC:$src3),
4550 OpcodeStr, "$src3, $src2", "$src2, $src3",
4551 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1))>,
4552 AVX512FMA3Base;
4553
4554 let mayLoad = 1 in {
4555 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4556 (ins _.RC:$src2, _.MemOp:$src3),
4557 OpcodeStr, "$src3, $src2", "$src2, $src3",
4558 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
4559 AVX512FMA3Base;
4560
4561 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4562 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4563 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
4564 "$src2, ${src3}"##_.BroadcastStr,
4565 (_.VT (OpNode _.RC:$src2,
4566 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
4567 _.RC:$src1))>, AVX512FMA3Base, EVEX_B;
4568 }
4569}
4570
4571multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4572 X86VectorVTInfo _> {
4573 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4574 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4575 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
4576 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc)))>,
4577 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004578}
4579} // Constraints = "$src1 = $dst"
4580
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004581multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4582 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4583 let Predicates = [HasAVX512] in {
4584 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512>,
4585 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4586 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004587 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004588 let Predicates = [HasVLX, HasAVX512] in {
4589 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256>,
4590 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4591 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128>,
4592 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004593 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004594}
4595
Igor Bregera7a8e9a2015-06-29 09:10:00 +00004596multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4597 SDNode OpNodeRnd > {
4598 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4599 avx512vl_f32_info>;
4600 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4601 avx512vl_f64_info>, VEX_W;
4602}
4603
4604defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
4605defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
4606defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
4607defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
4608defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
4609defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
4610
4611let Constraints = "$src1 = $dst" in {
4612multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4613 X86VectorVTInfo _> {
4614 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4615 (ins _.RC:$src3, _.RC:$src2),
4616 OpcodeStr, "$src2, $src3", "$src3, $src2",
4617 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4618 AVX512FMA3Base;
4619
4620 let mayLoad = 1 in {
4621 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4622 (ins _.RC:$src3, _.MemOp:$src2),
4623 OpcodeStr, "$src2, $src3", "$src3, $src2",
4624 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), _.RC:$src3))>,
4625 AVX512FMA3Base;
4626
4627 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4628 (ins _.RC:$src3, _.ScalarMemOp:$src2),
4629 OpcodeStr, "${src2}"##_.BroadcastStr##", $src3",
4630 "$src3, ${src2}"##_.BroadcastStr,
4631 (_.VT (OpNode _.RC:$src1,
4632 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
4633 _.RC:$src3))>, AVX512FMA3Base, EVEX_B;
4634 }
4635}
4636
4637multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4638 X86VectorVTInfo _> {
4639 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4640 (ins _.RC:$src3, _.RC:$src2, AVX512RC:$rc),
4641 OpcodeStr, "$rc, $src2, $src3", "$src3, $src2, $rc",
4642 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
4643 AVX512FMA3Base, EVEX_B, EVEX_RC;
4644}
4645} // Constraints = "$src1 = $dst"
4646
4647multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4648 SDNode OpNodeRnd, AVX512VLVectorVTInfo _> {
4649 let Predicates = [HasAVX512] in {
4650 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512>,
4651 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512>,
4652 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4653 }
4654 let Predicates = [HasVLX, HasAVX512] in {
4655 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256>,
4656 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4657 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128>,
4658 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4659 }
4660}
4661
4662multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
4663 SDNode OpNodeRnd > {
4664 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
4665 avx512vl_f32_info>;
4666 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
4667 avx512vl_f64_info>, VEX_W;
4668}
4669
4670defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
4671defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
4672defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
4673defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
4674defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
4675defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004676
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004677// Scalar FMA
4678let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00004679multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4680 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
4681 dag RHS_r, dag RHS_m > {
4682 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4683 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
4684 "$src3, $src2", "$src2, $src3", RHS_VEC_r>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004685
Igor Breger15820b02015-07-01 13:24:28 +00004686 let mayLoad = 1 in
4687 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00004688 (ins _.RC:$src2, _.ScalarMemOp:$src3), OpcodeStr,
Igor Breger15820b02015-07-01 13:24:28 +00004689 "$src3, $src2", "$src2, $src3", RHS_VEC_m>, AVX512FMA3Base;
4690
4691 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4692 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
4693 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb>,
4694 AVX512FMA3Base, EVEX_B, EVEX_RC;
4695
4696 let isCodeGenOnly = 1 in {
4697 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
4698 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
4699 !strconcat(OpcodeStr,
4700 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4701 [RHS_r]>;
4702 let mayLoad = 1 in
4703 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
4704 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
4705 !strconcat(OpcodeStr,
4706 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
4707 [RHS_m]>;
4708 }// isCodeGenOnly = 1
4709}
4710}// Constraints = "$src1 = $dst"
4711
4712multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4713 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd, X86VectorVTInfo _ ,
4714 string SUFF> {
4715
4716 defm NAME#213#SUFF: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004717 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 FROUND_CURRENT))),
4718 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src1,
4719 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))), (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004720 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src1, _.RC:$src3,
4721 (i32 imm:$rc))),
4722 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4723 _.FRC:$src3))),
4724 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
4725 (_.ScalarLdFrag addr:$src3))))>;
4726
4727 defm NAME#231#SUFF: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004728 (_.VT (OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
4729 (_.VT (OpNodeRnd _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00004730 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004731 _.RC:$src1, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004732 (_.VT ( OpNodeRnd _.RC:$src2, _.RC:$src3, _.RC:$src1,
4733 (i32 imm:$rc))),
4734 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
4735 _.FRC:$src1))),
4736 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
4737 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
4738
4739 defm NAME#132#SUFF: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Michael Zuckerman7d733602016-02-04 14:41:08 +00004740 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
4741 (_.VT (OpNodeRnd _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00004742 (_.VT (scalar_to_vector(_.ScalarLdFrag addr:$src3))),
Michael Zuckerman7d733602016-02-04 14:41:08 +00004743 _.RC:$src2, (i32 FROUND_CURRENT))),
Igor Breger15820b02015-07-01 13:24:28 +00004744 (_.VT ( OpNodeRnd _.RC:$src1, _.RC:$src3, _.RC:$src2,
4745 (i32 imm:$rc))),
4746 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
4747 _.FRC:$src2))),
4748 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
4749 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
4750}
4751
4752multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
4753 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnd>{
4754 let Predicates = [HasAVX512] in {
4755 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4756 OpNodeRnd, f32x_info, "SS">,
4757 EVEX_CD8<32, CD8VT1>, VEX_LIG;
4758 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
4759 OpNodeRnd, f64x_info, "SD">,
4760 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
4761 }
4762}
4763
4764defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnd>;
4765defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnd>;
4766defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
4767defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004768
4769//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00004770// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
4771//===----------------------------------------------------------------------===//
4772let Constraints = "$src1 = $dst" in {
4773multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4774 X86VectorVTInfo _> {
4775 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
4776 (ins _.RC:$src2, _.RC:$src3),
4777 OpcodeStr, "$src3, $src2", "$src2, $src3",
4778 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
4779 AVX512FMA3Base;
4780
4781 let mayLoad = 1 in {
4782 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4783 (ins _.RC:$src2, _.MemOp:$src3),
4784 OpcodeStr, "$src3, $src2", "$src2, $src3",
4785 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
4786 AVX512FMA3Base;
4787
4788 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
4789 (ins _.RC:$src2, _.ScalarMemOp:$src3),
4790 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
4791 !strconcat("$src2, ${src3}", _.BroadcastStr ),
4792 (OpNode _.RC:$src1,
4793 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
4794 AVX512FMA3Base, EVEX_B;
4795 }
4796}
4797} // Constraints = "$src1 = $dst"
4798
4799multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
4800 AVX512VLVectorVTInfo _> {
4801 let Predicates = [HasIFMA] in {
4802 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
4803 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
4804 }
4805 let Predicates = [HasVLX, HasIFMA] in {
4806 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
4807 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
4808 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
4809 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
4810 }
4811}
4812
4813defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
4814 avx512vl_i64_info>, VEX_W;
4815defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
4816 avx512vl_i64_info>, VEX_W;
4817
4818//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004819// AVX-512 Scalar convert from sign integer to float/double
4820//===----------------------------------------------------------------------===//
4821
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004822multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
4823 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4824 PatFrag ld_frag, string asm> {
4825 let hasSideEffects = 0 in {
4826 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
4827 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004828 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004829 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004830 let mayLoad = 1 in
4831 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
4832 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004833 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004834 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004835 } // hasSideEffects = 0
4836 let isCodeGenOnly = 1 in {
4837 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4838 (ins DstVT.RC:$src1, SrcRC:$src2),
4839 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4840 [(set DstVT.RC:$dst,
4841 (OpNode (DstVT.VT DstVT.RC:$src1),
4842 SrcRC:$src2,
4843 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4844
4845 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
4846 (ins DstVT.RC:$src1, x86memop:$src2),
4847 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4848 [(set DstVT.RC:$dst,
4849 (OpNode (DstVT.VT DstVT.RC:$src1),
4850 (ld_frag addr:$src2),
4851 (i32 FROUND_CURRENT)))]>, EVEX_4V;
4852 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004853}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004854
Igor Bregerabe4a792015-06-14 12:44:55 +00004855multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004856 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00004857 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
4858 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004859 !strconcat(asm,
4860 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00004861 [(set DstVT.RC:$dst,
4862 (OpNode (DstVT.VT DstVT.RC:$src1),
4863 SrcRC:$src2,
4864 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
4865}
4866
4867multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004868 X86VectorVTInfo DstVT, X86MemOperand x86memop,
4869 PatFrag ld_frag, string asm> {
4870 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
4871 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
4872 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00004873}
4874
Andrew Trick15a47742013-10-09 05:11:10 +00004875let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00004876defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004877 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
4878 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004879defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004880 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
4881 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004882defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004883 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
4884 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00004885defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004886 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
4887 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004888
4889def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4890 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4891def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004892 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004893def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4894 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4895def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004896 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004897
4898def : Pat<(f32 (sint_to_fp GR32:$src)),
4899 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4900def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004901 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004902def : Pat<(f64 (sint_to_fp GR32:$src)),
4903 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4904def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004905 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4906
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004907defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004908 v4f32x_info, i32mem, loadi32,
4909 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004910defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004911 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
4912 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004913defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004914 i32mem, loadi32, "cvtusi2sd{l}">,
4915 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00004916defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00004917 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
4918 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004919
4920def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4921 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4922def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4923 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4924def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4925 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4926def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4927 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4928
4929def : Pat<(f32 (uint_to_fp GR32:$src)),
4930 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4931def : Pat<(f32 (uint_to_fp GR64:$src)),
4932 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4933def : Pat<(f64 (uint_to_fp GR32:$src)),
4934 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4935def : Pat<(f64 (uint_to_fp GR64:$src)),
4936 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004937}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004938
4939//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004940// AVX-512 Scalar convert from float/double to integer
4941//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004942multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
4943 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Asaf Badouh2744d212015-09-20 14:31:19 +00004944 let hasSideEffects = 0, Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004945 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00004946 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004947 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
4948 EVEX, VEX_LIG;
4949 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
4950 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
4951 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00004952 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
4953 let mayLoad = 1 in
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004954 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.ScalarMemOp:$src),
4955 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
4956 [(set DstVT.RC:$dst, (OpNode
4957 (SrcVT.VT (scalar_to_vector (SrcVT.ScalarLdFrag addr:$src))),
4958 (i32 FROUND_CURRENT)))]>,
4959 EVEX, VEX_LIG;
4960 } // hasSideEffects = 0, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004961}
Asaf Badouh2744d212015-09-20 14:31:19 +00004962
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004963// Convert float/double to signed/unsigned int 32/64
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004964defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
4965 X86cvtss2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004966 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004967defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
4968 X86cvtss2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004969 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004970defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
4971 X86cvtss2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004972 XS, EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004973defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
4974 X86cvtss2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004975 EVEX_CD8<32, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004976defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
4977 X86cvtsd2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004978 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004979defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
4980 X86cvtsd2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004981 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004982defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
4983 X86cvtsd2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004984 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004985defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
4986 X86cvtsd2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004987 EVEX_CD8<64, CD8VT1>;
4988
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00004989// The SSE version of these instructions are disabled for AVX512.
4990// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
4991let Predicates = [HasAVX512] in {
4992 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
4993 (VCVTSS2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4994 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
4995 (VCVTSS2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4996 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
4997 (VCVTSD2SIZrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
4998 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
4999 (VCVTSD2SI64Zrr (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5000} // HasAVX512
5001
Asaf Badouh2744d212015-09-20 14:31:19 +00005002let isCodeGenOnly = 1 , Predicates = [HasAVX512] in {
Craig Topper9dd48c82014-01-02 17:28:14 +00005003 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5004 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
5005 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
5006 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5007 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
5008 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
5009 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5010 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
5011 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
5012 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
5013 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
5014 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005015
Craig Topper9dd48c82014-01-02 17:28:14 +00005016 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
5017 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
5018 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
Asaf Badouh2744d212015-09-20 14:31:19 +00005019} // isCodeGenOnly = 1, Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005020
5021// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005022multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5023 X86VectorVTInfo _DstRC, SDNode OpNode,
Asaf Badouh2744d212015-09-20 14:31:19 +00005024 SDNode OpNodeRnd>{
5025let Predicates = [HasAVX512] in {
5026 def rr : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5027 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5028 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
5029 def rb : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
5030 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
5031 []>, EVEX, EVEX_B;
Igor Breger4511e762016-02-22 11:48:27 +00005032 def rm : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005033 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005034 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005035 EVEX;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005036
Asaf Badouh2744d212015-09-20 14:31:19 +00005037 let isCodeGenOnly = 1,hasSideEffects = 0 in {
5038 def rr_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5039 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5040 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
5041 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
5042 def rb_Int : SI<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
5043 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005044 [(set _DstRC.RC:$dst, (OpNodeRnd _SrcRC.RC:$src,
5045 (i32 FROUND_NO_EXC)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005046 EVEX,VEX_LIG , EVEX_B;
5047 let mayLoad = 1 in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005048 def rm_Int : SI<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Asaf Badouh2744d212015-09-20 14:31:19 +00005049 (ins _SrcRC.MemOp:$src),
5050 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
5051 []>, EVEX, VEX_LIG;
5052
5053 } // isCodeGenOnly = 1, hasSideEffects = 0
5054} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005055}
5056
Asaf Badouh2744d212015-09-20 14:31:19 +00005057
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005058defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i32x_info,
5059 fp_to_sint,X86cvttss2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005060 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005061defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "cvttss2si", f32x_info, i64x_info,
5062 fp_to_sint,X86cvttss2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005063 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005064defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i32x_info,
Asaf Badouh2744d212015-09-20 14:31:19 +00005065 fp_to_sint,X86cvttsd2IntRnd>,
5066 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005067defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "cvttsd2si", f64x_info, i64x_info,
5068 fp_to_sint,X86cvttsd2IntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005069 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
5070
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005071defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i32x_info,
5072 fp_to_uint,X86cvttss2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005073 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005074defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "cvttss2usi", f32x_info, i64x_info,
5075 fp_to_uint,X86cvttss2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005076 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005077defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i32x_info,
5078 fp_to_uint,X86cvttsd2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005079 XD, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005080defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "cvttsd2usi", f64x_info, i64x_info,
5081 fp_to_uint,X86cvttsd2UIntRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005082 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
5083let Predicates = [HasAVX512] in {
5084 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
5085 (VCVTTSS2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5086 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
5087 (VCVTTSS2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
5088 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
5089 (VCVTTSD2SIZrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5090 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
5091 (VCVTTSD2SI64Zrr_Int (COPY_TO_REGCLASS VR128X:$src, FR64X))>;
5092
Elena Demikhovskycf088092013-12-11 14:31:04 +00005093} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005094//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005095// AVX-512 Convert form float to double and back
5096//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00005097multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5098 X86VectorVTInfo _Src, SDNode OpNode> {
5099 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005100 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005101 "$src2, $src1", "$src1, $src2",
5102 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005103 (_Src.VT _Src.RC:$src2)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005104 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
5105 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005106 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00005107 "$src2, $src1", "$src1, $src2",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005108 (_.VT (OpNode (_Src.VT _Src.RC:$src1),
5109 (_Src.VT (scalar_to_vector
5110 (_Src.ScalarLdFrag addr:$src2)))))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005111 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005112}
5113
Asaf Badouh2744d212015-09-20 14:31:19 +00005114// Scalar Coversion with SAE - suppress all exceptions
5115multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5116 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5117 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5118 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
5119 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005120 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005121 (_Src.VT _Src.RC:$src2),
5122 (i32 FROUND_NO_EXC)))>,
5123 EVEX_4V, VEX_LIG, EVEX_B;
5124}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005125
Asaf Badouh2744d212015-09-20 14:31:19 +00005126// Scalar Conversion with rounding control (RC)
5127multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5128 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5129 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5130 (ins _Src.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
5131 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005132 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00005133 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
5134 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
5135 EVEX_B, EVEX_RC;
5136}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005137multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, SDNode OpNode,
5138 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005139 X86VectorVTInfo _dst> {
5140 let Predicates = [HasAVX512] in {
5141 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
5142 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
5143 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>,
5144 EVEX_V512, XD;
5145 }
5146}
5147
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005148multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5149 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00005150 X86VectorVTInfo _dst> {
5151 let Predicates = [HasAVX512] in {
5152 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNode>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005153 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005154 EVEX_CD8<32, CD8VT1>, XS, EVEX_V512;
5155 }
5156}
5157defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", X86fround,
5158 X86froundRnd, f64x_info, f32x_info>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005159defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", X86fpext,
Asaf Badouh2744d212015-09-20 14:31:19 +00005160 X86fpextRnd,f32x_info, f64x_info >;
5161
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005162def : Pat<(f64 (fextend FR32X:$src)),
5163 (COPY_TO_REGCLASS (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005164 (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>,
5165 Requires<[HasAVX512]>;
5166def : Pat<(f64 (fextend (loadf32 addr:$src))),
5167 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
5168 Requires<[HasAVX512]>;
5169
5170def : Pat<(f64 (extloadf32 addr:$src)),
5171 (COPY_TO_REGCLASS (VCVTSS2SDZrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005172 Requires<[HasAVX512, OptForSize]>;
5173
Asaf Badouh2744d212015-09-20 14:31:19 +00005174def : Pat<(f64 (extloadf32 addr:$src)),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005175 (COPY_TO_REGCLASS (VCVTSS2SDZrr (v4f32 (IMPLICIT_DEF)),
Asaf Badouh2744d212015-09-20 14:31:19 +00005176 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)), VR128X)>,
5177 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005178
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005179def : Pat<(f32 (fround FR64X:$src)),
5180 (COPY_TO_REGCLASS (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, VR128X),
Asaf Badouh2744d212015-09-20 14:31:19 +00005181 (COPY_TO_REGCLASS FR64X:$src, VR128X)), VR128X)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005182 Requires<[HasAVX512]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005183//===----------------------------------------------------------------------===//
5184// AVX-512 Vector convert from signed/unsigned integer to float/double
5185// and from float/double to signed/unsigned integer
5186//===----------------------------------------------------------------------===//
5187
5188multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5189 X86VectorVTInfo _Src, SDNode OpNode,
5190 string Broadcast = _.BroadcastStr,
5191 string Alias = ""> {
5192
5193 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5194 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
5195 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
5196
5197 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5198 (ins _Src.MemOp:$src), OpcodeStr#Alias, "$src", "$src",
5199 (_.VT (OpNode (_Src.VT
5200 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
5201
5202 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005203 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005204 "${src}"##Broadcast, "${src}"##Broadcast,
5205 (_.VT (OpNode (_Src.VT
5206 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
5207 ))>, EVEX, EVEX_B;
5208}
5209// Coversion with SAE - suppress all exceptions
5210multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5211 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5212 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5213 (ins _Src.RC:$src), OpcodeStr,
5214 "{sae}, $src", "$src, {sae}",
5215 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
5216 (i32 FROUND_NO_EXC)))>,
5217 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005218}
5219
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005220// Conversion with rounding control (RC)
5221multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5222 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
5223 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5224 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
5225 "$rc, $src", "$src, $rc",
5226 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
5227 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005228}
5229
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005230// Extend Float to Double
5231multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
5232 let Predicates = [HasAVX512] in {
5233 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fextend>,
5234 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
5235 X86vfpextRnd>, EVEX_V512;
5236 }
5237 let Predicates = [HasVLX] in {
5238 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
5239 X86vfpext, "{1to2}">, EVEX_V128;
5240 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fextend>,
5241 EVEX_V256;
5242 }
5243}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005244
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005245// Truncate Double to Float
5246multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
5247 let Predicates = [HasAVX512] in {
5248 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fround>,
5249 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
5250 X86vfproundRnd>, EVEX_V512;
5251 }
5252 let Predicates = [HasVLX] in {
5253 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
5254 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
5255 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fround,
5256 "{1to4}", "{y}">, EVEX_V256;
5257 }
5258}
5259
5260defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
5261 VEX_W, PD, EVEX_CD8<64, CD8VF>;
5262defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
5263 PS, EVEX_CD8<32, CD8VH>;
5264
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005265def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5266 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005267
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005268let Predicates = [HasVLX] in {
5269 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
5270 (VCVTPS2PDZ256rm addr:$src)>;
5271}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00005272
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005273// Convert Signed/Unsigned Doubleword to Double
5274multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
5275 SDNode OpNode128> {
5276 // No rounding in this op
5277 let Predicates = [HasAVX512] in
5278 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
5279 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005280
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005281 let Predicates = [HasVLX] in {
5282 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
5283 OpNode128, "{1to2}">, EVEX_V128;
5284 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
5285 EVEX_V256;
5286 }
5287}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005288
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005289// Convert Signed/Unsigned Doubleword to Float
5290multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
5291 SDNode OpNodeRnd> {
5292 let Predicates = [HasAVX512] in
5293 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
5294 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
5295 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005296
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005297 let Predicates = [HasVLX] in {
5298 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
5299 EVEX_V128;
5300 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
5301 EVEX_V256;
5302 }
5303}
5304
5305// Convert Float to Signed/Unsigned Doubleword with truncation
5306multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
5307 SDNode OpNode, SDNode OpNodeRnd> {
5308 let Predicates = [HasAVX512] in {
5309 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5310 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
5311 OpNodeRnd>, EVEX_V512;
5312 }
5313 let Predicates = [HasVLX] in {
5314 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5315 EVEX_V128;
5316 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5317 EVEX_V256;
5318 }
5319}
5320
5321// Convert Float to Signed/Unsigned Doubleword
5322multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
5323 SDNode OpNode, SDNode OpNodeRnd> {
5324 let Predicates = [HasAVX512] in {
5325 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
5326 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
5327 OpNodeRnd>, EVEX_V512;
5328 }
5329 let Predicates = [HasVLX] in {
5330 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
5331 EVEX_V128;
5332 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
5333 EVEX_V256;
5334 }
5335}
5336
5337// Convert Double to Signed/Unsigned Doubleword with truncation
5338multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr,
5339 SDNode OpNode, SDNode OpNodeRnd> {
5340 let Predicates = [HasAVX512] in {
5341 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5342 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
5343 OpNodeRnd>, EVEX_V512;
5344 }
5345 let Predicates = [HasVLX] in {
5346 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5347 // memory forms of these instructions in Asm Parcer. They have the same
5348 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5349 // due to the same reason.
5350 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5351 "{1to2}", "{x}">, EVEX_V128;
5352 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5353 "{1to4}", "{y}">, EVEX_V256;
5354 }
5355}
5356
5357// Convert Double to Signed/Unsigned Doubleword
5358multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
5359 SDNode OpNode, SDNode OpNodeRnd> {
5360 let Predicates = [HasAVX512] in {
5361 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
5362 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
5363 OpNodeRnd>, EVEX_V512;
5364 }
5365 let Predicates = [HasVLX] in {
5366 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5367 // memory forms of these instructions in Asm Parcer. They have the same
5368 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5369 // due to the same reason.
5370 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
5371 "{1to2}", "{x}">, EVEX_V128;
5372 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
5373 "{1to4}", "{y}">, EVEX_V256;
5374 }
5375}
5376
5377// Convert Double to Signed/Unsigned Quardword
5378multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
5379 SDNode OpNode, SDNode OpNodeRnd> {
5380 let Predicates = [HasDQI] in {
5381 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5382 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
5383 OpNodeRnd>, EVEX_V512;
5384 }
5385 let Predicates = [HasDQI, HasVLX] in {
5386 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5387 EVEX_V128;
5388 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5389 EVEX_V256;
5390 }
5391}
5392
5393// Convert Double to Signed/Unsigned Quardword with truncation
5394multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
5395 SDNode OpNode, SDNode OpNodeRnd> {
5396 let Predicates = [HasDQI] in {
5397 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
5398 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
5399 OpNodeRnd>, EVEX_V512;
5400 }
5401 let Predicates = [HasDQI, HasVLX] in {
5402 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
5403 EVEX_V128;
5404 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
5405 EVEX_V256;
5406 }
5407}
5408
5409// Convert Signed/Unsigned Quardword to Double
5410multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
5411 SDNode OpNode, SDNode OpNodeRnd> {
5412 let Predicates = [HasDQI] in {
5413 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
5414 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
5415 OpNodeRnd>, EVEX_V512;
5416 }
5417 let Predicates = [HasDQI, HasVLX] in {
5418 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
5419 EVEX_V128;
5420 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
5421 EVEX_V256;
5422 }
5423}
5424
5425// Convert Float to Signed/Unsigned Quardword
5426multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
5427 SDNode OpNode, SDNode OpNodeRnd> {
5428 let Predicates = [HasDQI] in {
5429 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5430 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
5431 OpNodeRnd>, EVEX_V512;
5432 }
5433 let Predicates = [HasDQI, HasVLX] in {
5434 // Explicitly specified broadcast string, since we take only 2 elements
5435 // from v4f32x_info source
5436 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5437 "{1to2}">, EVEX_V128;
5438 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5439 EVEX_V256;
5440 }
5441}
5442
5443// Convert Float to Signed/Unsigned Quardword with truncation
5444multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr,
5445 SDNode OpNode, SDNode OpNodeRnd> {
5446 let Predicates = [HasDQI] in {
5447 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
5448 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
5449 OpNodeRnd>, EVEX_V512;
5450 }
5451 let Predicates = [HasDQI, HasVLX] in {
5452 // Explicitly specified broadcast string, since we take only 2 elements
5453 // from v4f32x_info source
5454 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
5455 "{1to2}">, EVEX_V128;
5456 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
5457 EVEX_V256;
5458 }
5459}
5460
5461// Convert Signed/Unsigned Quardword to Float
5462multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr,
5463 SDNode OpNode, SDNode OpNodeRnd> {
5464 let Predicates = [HasDQI] in {
5465 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
5466 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
5467 OpNodeRnd>, EVEX_V512;
5468 }
5469 let Predicates = [HasDQI, HasVLX] in {
5470 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
5471 // memory forms of these instructions in Asm Parcer. They have the same
5472 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
5473 // due to the same reason.
5474 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode,
5475 "{1to2}", "{x}">, EVEX_V128;
5476 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
5477 "{1to4}", "{y}">, EVEX_V256;
5478 }
5479}
5480
5481defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86cvtdq2pd>, XS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005482 EVEX_CD8<32, CD8VH>;
5483
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005484defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
5485 X86VSintToFpRnd>,
5486 PS, EVEX_CD8<32, CD8VF>;
5487
5488defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
5489 X86VFpToSintRnd>,
5490 XS, EVEX_CD8<32, CD8VF>;
5491
5492defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint,
5493 X86VFpToSintRnd>,
5494 PD, VEX_W, EVEX_CD8<64, CD8VF>;
5495
5496defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
5497 X86VFpToUintRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005498 EVEX_CD8<32, CD8VF>;
5499
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005500defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
5501 X86VFpToUintRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005502 EVEX_CD8<64, CD8VF>;
5503
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005504defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86cvtudq2pd>,
5505 XS, EVEX_CD8<32, CD8VH>;
5506
5507defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
5508 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005509 EVEX_CD8<32, CD8VF>;
5510
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005511defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtps2Int,
5512 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005513
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005514defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtpd2Int,
5515 X86cvtpd2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005516 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005517
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005518defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtps2UInt,
5519 X86cvtps2UIntRnd>,
5520 PS, EVEX_CD8<32, CD8VF>;
5521defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtpd2UInt,
5522 X86cvtpd2UIntRnd>, VEX_W,
5523 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005524
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005525defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtpd2Int,
5526 X86cvtpd2IntRnd>, VEX_W,
5527 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00005528
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005529defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtps2Int,
5530 X86cvtps2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005531
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005532defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtpd2UInt,
5533 X86cvtpd2UIntRnd>, VEX_W,
5534 PD, EVEX_CD8<64, CD8VF>;
5535
5536defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtps2UInt,
5537 X86cvtps2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
5538
5539defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
5540 X86VFpToSlongRnd>, VEX_W,
5541 PD, EVEX_CD8<64, CD8VF>;
5542
5543defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint,
5544 X86VFpToSlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5545
5546defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
5547 X86VFpToUlongRnd>, VEX_W,
5548 PD, EVEX_CD8<64, CD8VF>;
5549
5550defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint,
5551 X86VFpToUlongRnd>, PD, EVEX_CD8<32, CD8VH>;
5552
5553defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
5554 X86VSlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5555
5556defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
5557 X86VUlongToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
5558
5559defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp,
5560 X86VSlongToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
5561
5562defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp,
5563 X86VUlongToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
5564
Craig Toppere38c57a2015-11-27 05:44:02 +00005565let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005566def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00005567 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005568 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005569
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005570def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
5571 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
5572 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
5573
5574def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
5575 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5576 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00005577
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00005578def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
5579 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
5580 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005581
Cameron McInallyf10a7c92014-06-18 14:04:37 +00005582def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
5583 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
5584 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005585}
5586
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005587let Predicates = [HasAVX512] in {
5588 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
5589 (VCVTPD2PSZrm addr:$src)>;
5590 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
5591 (VCVTPS2PDZrm addr:$src)>;
5592}
5593
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005594//===----------------------------------------------------------------------===//
5595// Half precision conversion instructions
5596//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005597multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00005598 X86MemOperand x86memop, PatFrag ld_frag> {
5599 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5600 "vcvtph2ps", "$src", "$src",
5601 (X86cvtph2ps (_src.VT _src.RC:$src),
5602 (i32 FROUND_CURRENT))>, T8PD;
5603 let hasSideEffects = 0, mayLoad = 1 in {
5604 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005605 "vcvtph2ps", "$src", "$src",
Asaf Badouh7c522452015-10-22 14:01:16 +00005606 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
5607 (i32 FROUND_CURRENT))>, T8PD;
5608 }
5609}
5610
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005611multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00005612 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
5613 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
5614 (X86cvtph2ps (_src.VT _src.RC:$src),
5615 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
5616
5617}
5618
5619let Predicates = [HasAVX512] in {
5620 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005621 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00005622 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5623 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005624 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00005625 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5626 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
5627 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5628 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005629}
5630
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005631multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005632 X86MemOperand x86memop> {
5633 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5634 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005635 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005636 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005637 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005638 (i32 FROUND_CURRENT))>, AVX512AIi8Base;
5639 let hasSideEffects = 0, mayStore = 1 in {
5640 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
5641 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005642 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005643 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
5644 (i32 imm:$src2), (i32 FROUND_CURRENT) )),
5645 addr:$dst)]>;
5646 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
5647 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005648 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005649 []>, EVEX_K;
5650 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00005651}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005652multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
5653 defm rb : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
5654 (ins _src.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00005655 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005656 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005657 (i32 imm:$src2),
Asaf Badouhc7cb8802015-10-27 15:37:17 +00005658 (i32 FROUND_NO_EXC))>, EVEX_B, AVX512AIi8Base;
5659}
5660let Predicates = [HasAVX512] in {
5661 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
5662 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
5663 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
5664 let Predicates = [HasVLX] in {
5665 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
5666 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
5667 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f128mem>,
5668 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
5669 }
5670}
Asaf Badouh2489f352015-12-02 08:17:51 +00005671
5672// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
5673multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, SDNode OpNode,
5674 string OpcodeStr> {
5675 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
5676 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005677 [(set EFLAGS, (OpNode (_.VT _.RC:$src1), _.RC:$src2,
Asaf Badouh2489f352015-12-02 08:17:51 +00005678 (i32 FROUND_NO_EXC)))],
5679 IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
5680 Sched<[WriteFAdd]>;
5681}
5682
5683let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5684 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, X86ucomiSae, "vucomiss">,
5685 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5686 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, X86ucomiSae, "vucomisd">,
5687 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5688 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, X86comiSae, "vcomiss">,
5689 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
5690 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, X86comiSae, "vcomisd">,
5691 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
5692}
5693
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005694let Defs = [EFLAGS], Predicates = [HasAVX512] in {
5695 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005696 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005697 EVEX_CD8<32, CD8VT1>;
5698 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005699 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005700 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5701 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005702 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005703 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005704 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00005705 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00005706 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005707 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5708 }
Craig Topper9dd48c82014-01-02 17:28:14 +00005709 let isCodeGenOnly = 1 in {
5710 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005711 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005712 EVEX_CD8<32, CD8VT1>;
5713 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005714 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005715 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005716
Craig Topper9dd48c82014-01-02 17:28:14 +00005717 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00005718 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00005719 EVEX_CD8<32, CD8VT1>;
5720 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00005721 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00005722 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
5723 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005724}
Michael Liao5bf95782014-12-04 05:20:33 +00005725
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005726/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00005727multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
5728 X86VectorVTInfo _> {
5729 let hasSideEffects = 0, AddedComplexity = 20 , Predicates = [HasAVX512] in {
5730 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5731 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5732 "$src2, $src1", "$src1, $src2",
5733 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005734 let mayLoad = 1 in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00005735 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005736 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00005737 "$src2, $src1", "$src1, $src2",
5738 (OpNode (_.VT _.RC:$src1),
5739 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005740 }
5741}
5742}
5743
Asaf Badouheaf2da12015-09-21 10:23:53 +00005744defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
5745 EVEX_CD8<32, CD8VT1>, T8PD;
5746defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
5747 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
5748defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
5749 EVEX_CD8<32, CD8VT1>, T8PD;
5750defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
5751 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005752
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005753/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
5754multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00005755 X86VectorVTInfo _> {
5756 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5757 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5758 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
5759 let mayLoad = 1 in {
5760 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5761 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5762 (OpNode (_.FloatVT
5763 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
5764 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5765 (ins _.ScalarMemOp:$src), OpcodeStr,
5766 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5767 (OpNode (_.FloatVT
5768 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5769 EVEX, T8PD, EVEX_B;
5770 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005771}
Robert Khasanov3e534c92014-10-28 16:37:13 +00005772
5773multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5774 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
5775 EVEX_V512, EVEX_CD8<32, CD8VF>;
5776 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
5777 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5778
5779 // Define only if AVX512VL feature is present.
5780 let Predicates = [HasVLX] in {
5781 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5782 OpNode, v4f32x_info>,
5783 EVEX_V128, EVEX_CD8<32, CD8VF>;
5784 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
5785 OpNode, v8f32x_info>,
5786 EVEX_V256, EVEX_CD8<32, CD8VF>;
5787 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5788 OpNode, v2f64x_info>,
5789 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5790 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
5791 OpNode, v4f64x_info>,
5792 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5793 }
5794}
5795
5796defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
5797defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005798
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005799/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005800multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5801 SDNode OpNode> {
5802
5803 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5804 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5805 "$src2, $src1", "$src1, $src2",
5806 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5807 (i32 FROUND_CURRENT))>;
5808
5809 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5810 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005811 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005812 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005813 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005814
5815 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005816 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005817 "$src2, $src1", "$src1, $src2",
5818 (OpNode (_.VT _.RC:$src1),
5819 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5820 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005821}
5822
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005823multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5824 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
5825 EVEX_CD8<32, CD8VT1>;
5826 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
5827 EVEX_CD8<64, CD8VT1>, VEX_W;
5828}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005829
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005830let hasSideEffects = 0, Predicates = [HasERI] in {
5831 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
5832 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
5833}
Igor Breger8352a0d2015-07-28 06:53:28 +00005834
5835defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005836/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005837
5838multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5839 SDNode OpNode> {
5840
5841 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5842 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5843 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
5844
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005845 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5846 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5847 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00005848 (bitconvert (_.LdFrag addr:$src))),
5849 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005850
5851 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005852 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005853 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005854 (OpNode (_.FloatVT
5855 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
5856 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00005857}
Asaf Badouh402ebb32015-06-03 13:41:48 +00005858multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5859 SDNode OpNode> {
5860 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5861 (ins _.RC:$src), OpcodeStr,
5862 "{sae}, $src", "$src, {sae}",
5863 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
5864}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005865
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005866multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5867 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005868 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
5869 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005870 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00005871 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
5872 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005873}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005874
Asaf Badouh402ebb32015-06-03 13:41:48 +00005875multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
5876 SDNode OpNode> {
5877 // Define only if AVX512VL feature is present.
5878 let Predicates = [HasVLX] in {
5879 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
5880 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
5881 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
5882 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
5883 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
5884 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5885 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
5886 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
5887 }
5888}
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005889let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00005890
Asaf Badouh402ebb32015-06-03 13:41:48 +00005891 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
5892 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
5893 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
5894}
5895defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
5896 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
5897
5898multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
5899 SDNode OpNodeRnd, X86VectorVTInfo _>{
5900 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5901 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
5902 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
5903 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00005904}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00005905
Robert Khasanoveb126392014-10-28 18:15:20 +00005906multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
5907 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005908 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005909 (ins _.RC:$src), OpcodeStr, "$src", "$src",
5910 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
5911 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005912 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005913 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
5914 (OpNode (_.FloatVT
5915 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005916
Robert Khasanov1cf354c2014-10-28 18:22:41 +00005917 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00005918 (ins _.ScalarMemOp:$src), OpcodeStr,
5919 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
5920 (OpNode (_.FloatVT
5921 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
5922 EVEX, EVEX_B;
5923 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005924}
5925
Robert Khasanoveb126392014-10-28 18:15:20 +00005926multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
5927 SDNode OpNode> {
5928 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
5929 v16f32_info>,
5930 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5931 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
5932 v8f64_info>,
5933 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5934 // Define only if AVX512VL feature is present.
5935 let Predicates = [HasVLX] in {
5936 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5937 OpNode, v4f32x_info>,
5938 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
5939 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
5940 OpNode, v8f32x_info>,
5941 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
5942 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5943 OpNode, v2f64x_info>,
5944 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5945 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
5946 OpNode, v4f64x_info>,
5947 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5948 }
5949}
5950
Asaf Badouh402ebb32015-06-03 13:41:48 +00005951multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
5952 SDNode OpNodeRnd> {
5953 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
5954 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5955 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
5956 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
5957}
5958
Igor Breger4c4cd782015-09-20 09:13:41 +00005959multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5960 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
5961
5962 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5963 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5964 "$src2, $src1", "$src1, $src2",
5965 (OpNodeRnd (_.VT _.RC:$src1),
5966 (_.VT _.RC:$src2),
5967 (i32 FROUND_CURRENT))>;
5968 let mayLoad = 1 in
5969 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00005970 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Igor Breger4c4cd782015-09-20 09:13:41 +00005971 "$src2, $src1", "$src1, $src2",
5972 (OpNodeRnd (_.VT _.RC:$src1),
5973 (_.VT (scalar_to_vector
5974 (_.ScalarLdFrag addr:$src2))),
5975 (i32 FROUND_CURRENT))>;
5976
5977 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5978 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5979 "$rc, $src2, $src1", "$src1, $src2, $rc",
5980 (OpNodeRnd (_.VT _.RC:$src1),
5981 (_.VT _.RC:$src2),
5982 (i32 imm:$rc))>,
5983 EVEX_B, EVEX_RC;
5984
5985 let isCodeGenOnly = 1 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005986 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005987 (ins _.FRC:$src1, _.FRC:$src2),
5988 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5989
5990 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00005991 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00005992 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5993 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
5994 }
5995
5996 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
5997 (!cast<Instruction>(NAME#SUFF#Zr)
5998 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
5999
6000 def : Pat<(_.EltVT (OpNode (load addr:$src))),
6001 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00006002 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00006003}
6004
6005multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
6006 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
6007 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
6008 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
6009 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
6010}
6011
Asaf Badouh402ebb32015-06-03 13:41:48 +00006012defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
6013 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006014
Igor Breger4c4cd782015-09-20 09:13:41 +00006015defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006016
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006017let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006018 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006019 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006020 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006021 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006022 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006023 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006024 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006025 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00006026 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006027 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006028}
6029
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006030multiclass
6031avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006032
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006033 let ExeDomain = _.ExeDomain in {
6034 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6035 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
6036 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006037 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006038 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6039
6040 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6041 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006042 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
6043 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00006044 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006045
6046 let mayLoad = 1 in
6047 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006048 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
6049 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006050 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006051 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006052 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
6053 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
6054 }
6055 let Predicates = [HasAVX512] in {
6056 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
6057 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6058 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
6059 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
6060 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6061 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
6062 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
6063 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6064 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
6065 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
6066 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6067 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
6068 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
6069 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
6070 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
6071
6072 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6073 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6074 addr:$src, (i32 0x1))), _.FRC)>;
6075 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6076 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6077 addr:$src, (i32 0x2))), _.FRC)>;
6078 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6079 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6080 addr:$src, (i32 0x3))), _.FRC)>;
6081 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6082 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6083 addr:$src, (i32 0x4))), _.FRC)>;
6084 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
6085 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
6086 addr:$src, (i32 0xc))), _.FRC)>;
6087 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006088}
6089
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006090defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
6091 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006092
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00006093defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
6094 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00006095
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006096//-------------------------------------------------
6097// Integer truncate and extend operations
6098//-------------------------------------------------
6099
Igor Breger074a64e2015-07-24 17:24:15 +00006100multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6101 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
6102 X86MemOperand x86memop> {
6103
6104 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
6105 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
6106 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
6107 EVEX, T8XS;
6108
6109 // for intrinsic patter match
6110 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6111 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6112 undef)),
6113 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6114 SrcInfo.RC:$src1)>;
6115
6116 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6117 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6118 DestInfo.ImmAllZerosV)),
6119 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
6120 SrcInfo.RC:$src1)>;
6121
6122 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
6123 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
6124 DestInfo.RC:$src0)),
6125 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
6126 DestInfo.KRCWM:$mask ,
6127 SrcInfo.RC:$src1)>;
6128
6129 let mayStore = 1 in {
6130 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
6131 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006132 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006133 []>, EVEX;
6134
Igor Breger074a64e2015-07-24 17:24:15 +00006135 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
6136 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006137 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006138 []>, EVEX, EVEX_K;
Igor Breger074a64e2015-07-24 17:24:15 +00006139 }//mayStore = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006140}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006141
Igor Breger074a64e2015-07-24 17:24:15 +00006142multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
6143 X86VectorVTInfo DestInfo,
6144 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006145
Igor Breger074a64e2015-07-24 17:24:15 +00006146 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
6147 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
6148 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006149
Igor Breger074a64e2015-07-24 17:24:15 +00006150 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
6151 (SrcInfo.VT SrcInfo.RC:$src)),
6152 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
6153 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
6154}
6155
6156multiclass avx512_trunc_sat_mr_lowering<X86VectorVTInfo SrcInfo,
6157 X86VectorVTInfo DestInfo, string sat > {
6158
6159 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6160 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6161 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), SrcInfo.MRC:$mask),
6162 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) addr:$ptr,
6163 (COPY_TO_REGCLASS SrcInfo.MRC:$mask, SrcInfo.KRCWM),
6164 (SrcInfo.VT SrcInfo.RC:$src))>;
6165
6166 def: Pat<(!cast<Intrinsic>("int_x86_avx512_mask_pmov"#sat#"_"#SrcInfo.Suffix#
6167 DestInfo.Suffix#"_mem_"#SrcInfo.Size)
6168 addr:$ptr, (SrcInfo.VT SrcInfo.RC:$src), -1),
6169 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) addr:$ptr,
6170 (SrcInfo.VT SrcInfo.RC:$src))>;
6171}
6172
6173multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
6174 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6175 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6176 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6177 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
6178 Predicate prd = HasAVX512>{
6179
6180 let Predicates = [HasVLX, prd] in {
6181 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6182 DestInfoZ128, x86memopZ128>,
6183 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6184 truncFrag, mtruncFrag>, EVEX_V128;
6185
6186 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6187 DestInfoZ256, x86memopZ256>,
6188 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6189 truncFrag, mtruncFrag>, EVEX_V256;
6190 }
6191 let Predicates = [prd] in
6192 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6193 DestInfoZ, x86memopZ>,
6194 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6195 truncFrag, mtruncFrag>, EVEX_V512;
6196}
6197
6198multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, SDNode OpNode,
6199 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
6200 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
6201 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
6202 X86MemOperand x86memopZ, string sat, Predicate prd = HasAVX512>{
6203
6204 let Predicates = [HasVLX, prd] in {
6205 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
6206 DestInfoZ128, x86memopZ128>,
6207 avx512_trunc_sat_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
6208 sat>, EVEX_V128;
6209
6210 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
6211 DestInfoZ256, x86memopZ256>,
6212 avx512_trunc_sat_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
6213 sat>, EVEX_V256;
6214 }
6215 let Predicates = [prd] in
6216 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
6217 DestInfoZ, x86memopZ>,
6218 avx512_trunc_sat_mr_lowering<VTSrcInfo.info512, DestInfoZ,
6219 sat>, EVEX_V512;
6220}
6221
6222multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6223 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6224 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6225 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VO>;
6226}
6227multiclass avx512_trunc_sat_qb<bits<8> opc, string sat, SDNode OpNode> {
6228 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qb", OpNode, avx512vl_i64_info,
6229 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
6230 sat>, EVEX_CD8<8, CD8VO>;
6231}
6232
6233multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6234 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6235 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6236 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VQ>;
6237}
6238multiclass avx512_trunc_sat_qw<bits<8> opc, string sat, SDNode OpNode> {
6239 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qw", OpNode, avx512vl_i64_info,
6240 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
6241 sat>, EVEX_CD8<16, CD8VQ>;
6242}
6243
6244multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6245 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
6246 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6247 truncstorevi32, masked_truncstorevi32>, EVEX_CD8<32, CD8VH>;
6248}
6249multiclass avx512_trunc_sat_qd<bits<8> opc, string sat, SDNode OpNode> {
6250 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"qd", OpNode, avx512vl_i64_info,
6251 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
6252 sat>, EVEX_CD8<32, CD8VH>;
6253}
6254
6255multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6256 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6257 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6258 truncstorevi8, masked_truncstorevi8>, EVEX_CD8<8, CD8VQ>;
6259}
6260multiclass avx512_trunc_sat_db<bits<8> opc, string sat, SDNode OpNode> {
6261 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"db", OpNode, avx512vl_i32_info,
6262 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
6263 sat>, EVEX_CD8<8, CD8VQ>;
6264}
6265
6266multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6267 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
6268 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6269 truncstorevi16, masked_truncstorevi16>, EVEX_CD8<16, CD8VH>;
6270}
6271multiclass avx512_trunc_sat_dw<bits<8> opc, string sat, SDNode OpNode> {
6272 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"dw", OpNode, avx512vl_i32_info,
6273 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
6274 sat>, EVEX_CD8<16, CD8VH>;
6275}
6276
6277multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6278 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
6279 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6280 truncstorevi8, masked_truncstorevi8,HasBWI>, EVEX_CD8<16, CD8VH>;
6281}
6282multiclass avx512_trunc_sat_wb<bits<8> opc, string sat, SDNode OpNode> {
6283 defm NAME: avx512_trunc_sat<opc, "vpmov"##sat##"wb", OpNode, avx512vl_i16_info,
6284 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
6285 sat, HasBWI>, EVEX_CD8<16, CD8VH>;
6286}
6287
6288defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc>;
6289defm VPMOVSQB : avx512_trunc_sat_qb<0x22, "s", X86vtruncs>;
6290defm VPMOVUSQB : avx512_trunc_sat_qb<0x12, "us", X86vtruncus>;
6291
6292defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc>;
6293defm VPMOVSQW : avx512_trunc_sat_qw<0x24, "s", X86vtruncs>;
6294defm VPMOVUSQW : avx512_trunc_sat_qw<0x14, "us", X86vtruncus>;
6295
6296defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc>;
6297defm VPMOVSQD : avx512_trunc_sat_qd<0x25, "s", X86vtruncs>;
6298defm VPMOVUSQD : avx512_trunc_sat_qd<0x15, "us", X86vtruncus>;
6299
6300defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc>;
6301defm VPMOVSDB : avx512_trunc_sat_db<0x21, "s", X86vtruncs>;
6302defm VPMOVUSDB : avx512_trunc_sat_db<0x11, "us", X86vtruncus>;
6303
6304defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc>;
6305defm VPMOVSDW : avx512_trunc_sat_dw<0x23, "s", X86vtruncs>;
6306defm VPMOVUSDW : avx512_trunc_sat_dw<0x13, "us", X86vtruncus>;
6307
6308defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc>;
6309defm VPMOVSWB : avx512_trunc_sat_wb<0x20, "s", X86vtruncs>;
6310defm VPMOVUSWB : avx512_trunc_sat_wb<0x10, "us", X86vtruncus>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006311
Elena Demikhovskydb738d92015-11-01 11:45:47 +00006312let Predicates = [HasAVX512, NoVLX] in {
6313def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
6314 (v8i16 (EXTRACT_SUBREG
6315 (v16i16 (VPMOVDWZrr (v16i32 (SUBREG_TO_REG (i32 0),
6316 VR256X:$src, sub_ymm)))), sub_xmm))>;
6317def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
6318 (v4i32 (EXTRACT_SUBREG
6319 (v8i32 (VPMOVQDZrr (v8i64 (SUBREG_TO_REG (i32 0),
6320 VR256X:$src, sub_ymm)))), sub_xmm))>;
6321}
6322
6323let Predicates = [HasBWI, NoVLX] in {
6324def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
6325 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (SUBREG_TO_REG (i32 0),
6326 VR256X:$src, sub_ymm))), sub_xmm))>;
6327}
6328
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006329multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
6330 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
6331 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006332
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006333 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6334 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
6335 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
6336 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006337
6338 let mayLoad = 1 in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006339 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6340 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
6341 (DestInfo.VT (LdFrag addr:$src))>,
6342 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006343 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006344}
6345
Igor Bregerc7ba5692016-02-24 08:15:20 +00006346// support full register inputs (like SSE paterns)
6347multiclass avx512_extend_lowering<SDNode OpNode, X86VectorVTInfo To,
6348 X86VectorVTInfo From, SubRegIndex SubRegIdx> {
6349 def : Pat<(To.VT (OpNode (From.VT From.RC:$src))),
6350 (!cast<Instruction>(NAME#To.ZSuffix#"rr")
6351 (EXTRACT_SUBREG From.RC:$src, SubRegIdx))>;
6352}
6353
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006354multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, SDNode OpNode,
6355 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6356 let Predicates = [HasVLX, HasBWI] in {
6357 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
6358 v16i8x_info, i64mem, LdFrag, OpNode>,
6359 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00006360
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006361 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
6362 v16i8x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006363 avx512_extend_lowering<OpNode, v16i16x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006364 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
6365 }
6366 let Predicates = [HasBWI] in {
6367 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
6368 v32i8x_info, i256mem, LdFrag, OpNode>,
6369 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
6370 }
6371}
6372
6373multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6374 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6375 let Predicates = [HasVLX, HasAVX512] in {
6376 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6377 v16i8x_info, i32mem, LdFrag, OpNode>,
6378 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
6379
6380 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6381 v16i8x_info, i64mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006382 avx512_extend_lowering<OpNode, v8i32x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006383 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
6384 }
6385 let Predicates = [HasAVX512] in {
6386 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6387 v16i8x_info, i128mem, LdFrag, OpNode>,
6388 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
6389 }
6390}
6391
6392multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6393 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
6394 let Predicates = [HasVLX, HasAVX512] in {
6395 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6396 v16i8x_info, i16mem, LdFrag, OpNode>,
6397 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
6398
6399 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6400 v16i8x_info, i32mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006401 avx512_extend_lowering<OpNode, v4i64x_info, v32i8x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006402 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
6403 }
6404 let Predicates = [HasAVX512] in {
6405 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6406 v16i8x_info, i64mem, LdFrag, OpNode>,
6407 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
6408 }
6409}
6410
6411multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, SDNode OpNode,
6412 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6413 let Predicates = [HasVLX, HasAVX512] in {
6414 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
6415 v8i16x_info, i64mem, LdFrag, OpNode>,
6416 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
6417
6418 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
6419 v8i16x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006420 avx512_extend_lowering<OpNode, v8i32x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006421 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
6422 }
6423 let Predicates = [HasAVX512] in {
6424 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
6425 v16i16x_info, i256mem, LdFrag, OpNode>,
6426 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
6427 }
6428}
6429
6430multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6431 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
6432 let Predicates = [HasVLX, HasAVX512] in {
6433 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6434 v8i16x_info, i32mem, LdFrag, OpNode>,
6435 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
6436
6437 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6438 v8i16x_info, i64mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006439 avx512_extend_lowering<OpNode, v4i64x_info, v16i16x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006440 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
6441 }
6442 let Predicates = [HasAVX512] in {
6443 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6444 v8i16x_info, i128mem, LdFrag, OpNode>,
6445 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
6446 }
6447}
6448
6449multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, SDNode OpNode,
6450 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
6451
6452 let Predicates = [HasVLX, HasAVX512] in {
6453 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
6454 v4i32x_info, i64mem, LdFrag, OpNode>,
6455 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
6456
6457 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
6458 v4i32x_info, i128mem, LdFrag, OpNode>,
Igor Bregerc7ba5692016-02-24 08:15:20 +00006459 avx512_extend_lowering<OpNode, v4i64x_info, v8i32x_info, sub_xmm>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00006460 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
6461 }
6462 let Predicates = [HasAVX512] in {
6463 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
6464 v8i32x_info, i256mem, LdFrag, OpNode>,
6465 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
6466 }
6467}
6468
6469defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, "z">;
6470defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, "z">;
6471defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, "z">;
6472defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, "z">;
6473defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, "z">;
6474defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, "z">;
6475
6476
6477defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, "s">;
6478defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, "s">;
6479defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, "s">;
6480defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, "s">;
6481defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, "s">;
6482defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, "s">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006483
6484//===----------------------------------------------------------------------===//
6485// GATHER - SCATTER Operations
6486
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006487multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6488 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006489 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
6490 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006491 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
6492 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006493 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00006494 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006495 [(set _.RC:$dst, _.KRCWM:$mask_wb,
6496 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
6497 vectoraddr:$src2))]>, EVEX, EVEX_K,
6498 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006499}
Cameron McInally45325962014-03-26 13:50:50 +00006500
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006501multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
6502 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6503 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006504 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006505 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006506 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006507let Predicates = [HasVLX] in {
6508 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006509 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006510 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006511 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006512 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006513 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006514 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006515 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006516}
Cameron McInally45325962014-03-26 13:50:50 +00006517}
6518
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006519multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
6520 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006521 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006522 mgatherv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006523 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006524 mgatherv8i64>, EVEX_V512;
6525let Predicates = [HasVLX] in {
6526 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006527 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006528 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006529 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006530 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006531 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006532 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
6533 vx64xmem, mgatherv2i64>, EVEX_V128;
6534}
Cameron McInally45325962014-03-26 13:50:50 +00006535}
Michael Liao5bf95782014-12-04 05:20:33 +00006536
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006537
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00006538defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
6539 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
6540
6541defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
6542 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006543
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006544multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6545 X86MemOperand memop, PatFrag ScatterNode> {
6546
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006547let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006548
6549 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
6550 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006551 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00006552 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
6553 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
6554 _.KRCWM:$mask, vectoraddr:$dst))]>,
6555 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006556}
6557
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006558multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
6559 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
6560 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006561 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006562 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00006563 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006564let Predicates = [HasVLX] in {
6565 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006566 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006567 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006568 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006569 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006570 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006571 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006572 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006573}
Cameron McInally45325962014-03-26 13:50:50 +00006574}
6575
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006576multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
6577 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00006578 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006579 mscatterv16i32>, EVEX_V512;
Igor Breger45ef10f2016-02-25 13:30:17 +00006580 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006581 mscatterv8i64>, EVEX_V512;
6582let Predicates = [HasVLX] in {
6583 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00006584 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006585 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006586 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006587 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00006588 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006589 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
6590 vx64xmem, mscatterv2i64>, EVEX_V128;
6591}
Cameron McInally45325962014-03-26 13:50:50 +00006592}
6593
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006594defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
6595 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006596
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00006597defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
6598 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006599
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006600// prefetch
6601multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
6602 RegisterClass KRC, X86MemOperand memop> {
6603 let Predicates = [HasPFI], hasSideEffects = 1 in
6604 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006605 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006606 []>, EVEX, EVEX_K;
6607}
6608
6609defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006610 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006611
6612defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006613 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006614
6615defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006616 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006617
6618defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006619 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00006620
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006621defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006622 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006623
6624defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006625 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006626
6627defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006628 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006629
6630defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006631 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006632
6633defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006634 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006635
6636defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006637 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006638
6639defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006640 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006641
6642defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006643 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006644
6645defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006646 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006647
6648defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Igor Breger45ef10f2016-02-25 13:30:17 +00006649 VK8WM, vz512mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006650
6651defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006652 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00006653
6654defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00006655 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006656
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00006657// Helper fragments to match sext vXi1 to vXiY.
6658def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
6659def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
6660
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006661multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006662def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006663 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006664 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
6665}
Michael Liao5bf95782014-12-04 05:20:33 +00006666
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006667multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
6668 string OpcodeStr, Predicate prd> {
6669let Predicates = [prd] in
6670 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6671
6672 let Predicates = [prd, HasVLX] in {
6673 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6674 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6675 }
6676}
6677
6678multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
6679 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
6680 HasBWI>;
6681 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
6682 HasBWI>, VEX_W;
6683 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
6684 HasDQI>;
6685 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
6686 HasDQI>, VEX_W;
6687}
Michael Liao5bf95782014-12-04 05:20:33 +00006688
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00006689defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006690
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006691multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00006692 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
6693 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
6694 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
6695}
6696
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006697// Use 512bit version to implement 128/256 bit in case NoVLX.
6698multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00006699 X86VectorVTInfo _> {
6700
6701 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
6702 (_.KVT (COPY_TO_REGCLASS
6703 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006704 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00006705 _.RC:$src, _.SubRegIdx)),
6706 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006707}
6708
6709multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00006710 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
6711 let Predicates = [prd] in
6712 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
6713 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006714
6715 let Predicates = [prd, HasVLX] in {
6716 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006717 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006718 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00006719 EVEX_V128;
6720 }
6721 let Predicates = [prd, NoVLX] in {
6722 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
6723 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00006724 }
6725}
6726
6727defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
6728 avx512vl_i8_info, HasBWI>;
6729defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
6730 avx512vl_i16_info, HasBWI>, VEX_W;
6731defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
6732 avx512vl_i32_info, HasDQI>;
6733defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
6734 avx512vl_i64_info, HasDQI>, VEX_W;
6735
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006736//===----------------------------------------------------------------------===//
6737// AVX-512 - COMPRESS and EXPAND
6738//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006739
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006740multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6741 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006742 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006743 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006744 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006745
6746 let mayStore = 1 in {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006747 def mr : AVX5128I<opc, MRMDestMem, (outs),
6748 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006749 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006750 []>, EVEX_CD8<_.EltSize, CD8VT1>;
6751
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006752 def mrk : AVX5128I<opc, MRMDestMem, (outs),
6753 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00006754 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Michael Liao66233b72015-08-06 09:06:20 +00006755 [(store (_.VT (vselect _.KRCWM:$mask,
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006756 (_.VT (X86compress _.RC:$src)), _.ImmAllZerosV)),
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00006757 addr:$dst)]>,
6758 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
6759 }
6760}
6761
6762multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
6763 AVX512VLVectorVTInfo VTInfo> {
6764 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6765
6766 let Predicates = [HasVLX] in {
6767 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6768 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6769 }
6770}
6771
6772defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
6773 EVEX;
6774defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
6775 EVEX, VEX_W;
6776defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
6777 EVEX;
6778defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
6779 EVEX, VEX_W;
6780
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006781// expand
6782multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
6783 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006784 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00006785 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006786 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006787
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006788 let mayLoad = 1 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00006789 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6790 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
6791 (_.VT (X86expand (_.VT (bitconvert
6792 (_.LdFrag addr:$src1)))))>,
6793 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00006794}
6795
6796multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
6797 AVX512VLVectorVTInfo VTInfo> {
6798 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
6799
6800 let Predicates = [HasVLX] in {
6801 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
6802 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
6803 }
6804}
6805
6806defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
6807 EVEX;
6808defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
6809 EVEX, VEX_W;
6810defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
6811 EVEX;
6812defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
6813 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006814
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006815//handle instruction reg_vec1 = op(reg_vec,imm)
6816// op(mem_vec,imm)
6817// op(broadcast(eltVt),imm)
6818//all instruction created with FROUND_CURRENT
6819multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6820 X86VectorVTInfo _>{
6821 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6822 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00006823 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006824 (OpNode (_.VT _.RC:$src1),
6825 (i32 imm:$src2),
6826 (i32 FROUND_CURRENT))>;
6827 let mayLoad = 1 in {
6828 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6829 (ins _.MemOp:$src1, i32u8imm:$src2),
6830 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
6831 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
6832 (i32 imm:$src2),
6833 (i32 FROUND_CURRENT))>;
6834 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6835 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
6836 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
6837 "${src1}"##_.BroadcastStr##", $src2",
6838 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
6839 (i32 imm:$src2),
6840 (i32 FROUND_CURRENT))>, EVEX_B;
6841 }
6842}
6843
6844//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6845multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6846 SDNode OpNode, X86VectorVTInfo _>{
6847 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6848 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006849 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006850 "$src1, {sae}, $src2",
6851 (OpNode (_.VT _.RC:$src1),
6852 (i32 imm:$src2),
6853 (i32 FROUND_NO_EXC))>, EVEX_B;
6854}
6855
6856multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
6857 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
6858 let Predicates = [prd] in {
6859 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6860 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
6861 EVEX_V512;
6862 }
6863 let Predicates = [prd, HasVLX] in {
6864 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
6865 EVEX_V128;
6866 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
6867 EVEX_V256;
6868 }
6869}
6870
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006871//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6872// op(reg_vec2,mem_vec,imm)
6873// op(reg_vec2,broadcast(eltVt),imm)
6874//all instruction created with FROUND_CURRENT
6875multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6876 X86VectorVTInfo _>{
6877 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006878 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006879 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6880 (OpNode (_.VT _.RC:$src1),
6881 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006882 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006883 (i32 FROUND_CURRENT))>;
6884 let mayLoad = 1 in {
6885 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006886 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006887 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6888 (OpNode (_.VT _.RC:$src1),
6889 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006890 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006891 (i32 FROUND_CURRENT))>;
6892 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006893 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006894 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6895 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6896 (OpNode (_.VT _.RC:$src1),
6897 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006898 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006899 (i32 FROUND_CURRENT))>, EVEX_B;
6900 }
6901}
6902
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006903//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6904// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00006905multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
6906 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
6907
6908 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
6909 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
6910 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6911 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6912 (SrcInfo.VT SrcInfo.RC:$src2),
6913 (i8 imm:$src3)))>;
6914 let mayLoad = 1 in
6915 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
6916 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
6917 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6918 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
6919 (SrcInfo.VT (bitconvert
6920 (SrcInfo.LdFrag addr:$src2))),
6921 (i8 imm:$src3)))>;
6922}
6923
6924//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6925// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006926// op(reg_vec2,broadcast(eltVt),imm)
6927multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00006928 X86VectorVTInfo _>:
6929 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
6930
6931 let mayLoad = 1 in
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006932 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6933 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6934 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
6935 "$src1, ${src2}"##_.BroadcastStr##", $src3",
6936 (OpNode (_.VT _.RC:$src1),
6937 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
6938 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00006939}
6940
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006941//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
6942// op(reg_vec2,mem_scalar,imm)
6943//all instruction created with FROUND_CURRENT
6944multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6945 X86VectorVTInfo _> {
6946
6947 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006948 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006949 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6950 (OpNode (_.VT _.RC:$src1),
6951 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006952 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006953 (i32 FROUND_CURRENT))>;
6954 let mayLoad = 1 in {
6955 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006956 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006957 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6958 (OpNode (_.VT _.RC:$src1),
6959 (_.VT (scalar_to_vector
6960 (_.ScalarLdFrag addr:$src2))),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006961 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006962 (i32 FROUND_CURRENT))>;
6963
6964 let isAsmParserOnly = 1 in {
6965 defm rmi_alt :AVX512_maskable_in_asm<opc, MRMSrcMem, _, (outs _.FRC:$dst),
6966 (ins _.FRC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
6967 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
6968 []>;
6969 }
6970 }
6971}
6972
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006973//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6974multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
6975 SDNode OpNode, X86VectorVTInfo _>{
6976 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006977 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006978 OpcodeStr, "$src3, {sae}, $src2, $src1",
6979 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006980 (OpNode (_.VT _.RC:$src1),
6981 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006982 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006983 (i32 FROUND_NO_EXC))>, EVEX_B;
6984}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006985//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
6986multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
6987 SDNode OpNode, X86VectorVTInfo _> {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006988 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6989 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00006990 OpcodeStr, "$src3, {sae}, $src2, $src1",
6991 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00006992 (OpNode (_.VT _.RC:$src1),
6993 (_.VT _.RC:$src2),
6994 (i32 imm:$src3),
6995 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00006996}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00006997
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00006998multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
6999 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007000 let Predicates = [prd] in {
7001 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00007002 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007003 EVEX_V512;
7004
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007005 }
7006 let Predicates = [prd, HasVLX] in {
7007 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007008 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007009 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007010 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007011 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00007012}
7013
Igor Breger2ae0fe32015-08-31 11:14:02 +00007014multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
7015 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
7016 let Predicates = [HasBWI] in {
7017 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
7018 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
7019 }
7020 let Predicates = [HasBWI, HasVLX] in {
7021 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
7022 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
7023 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
7024 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
7025 }
7026}
7027
Igor Breger00d9f842015-06-08 14:03:17 +00007028multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
7029 bits<8> opc, SDNode OpNode>{
7030 let Predicates = [HasAVX512] in {
7031 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7032 }
7033 let Predicates = [HasAVX512, HasVLX] in {
7034 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
7035 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7036 }
7037}
7038
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007039multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
7040 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
7041 let Predicates = [prd] in {
7042 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
7043 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007044 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00007045}
7046
Igor Breger1e58e8a2015-09-02 11:18:55 +00007047multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
7048 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
7049 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
7050 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
7051 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
7052 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007053}
7054
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007055
Igor Breger1e58e8a2015-09-02 11:18:55 +00007056defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
7057 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
7058defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
7059 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
7060defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
7061 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
7062
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007063
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00007064defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
7065 0x50, X86VRange, HasDQI>,
7066 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7067defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
7068 0x50, X86VRange, HasDQI>,
7069 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7070
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00007071defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
7072 0x51, X86VRange, HasDQI>,
7073 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7074defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
7075 0x51, X86VRange, HasDQI>,
7076 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7077
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007078defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
7079 0x57, X86Reduces, HasDQI>,
7080 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7081defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
7082 0x57, X86Reduces, HasDQI>,
7083 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007084
Igor Breger1e58e8a2015-09-02 11:18:55 +00007085defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
7086 0x27, X86GetMants, HasAVX512>,
7087 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
7088defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
7089 0x27, X86GetMants, HasAVX512>,
7090 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
7091
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007092multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
7093 bits<8> opc, SDNode OpNode = X86Shuf128>{
7094 let Predicates = [HasAVX512] in {
7095 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
7096
7097 }
7098 let Predicates = [HasAVX512, HasVLX] in {
7099 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
7100 }
7101}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007102let Predicates = [HasAVX512] in {
7103def : Pat<(v16f32 (ffloor VR512:$src)),
7104 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
7105def : Pat<(v16f32 (fnearbyint VR512:$src)),
7106 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
7107def : Pat<(v16f32 (fceil VR512:$src)),
7108 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
7109def : Pat<(v16f32 (frint VR512:$src)),
7110 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
7111def : Pat<(v16f32 (ftrunc VR512:$src)),
7112 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
7113
7114def : Pat<(v8f64 (ffloor VR512:$src)),
7115 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
7116def : Pat<(v8f64 (fnearbyint VR512:$src)),
7117 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
7118def : Pat<(v8f64 (fceil VR512:$src)),
7119 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
7120def : Pat<(v8f64 (frint VR512:$src)),
7121 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
7122def : Pat<(v8f64 (ftrunc VR512:$src)),
7123 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
7124}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00007125
7126defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
7127 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7128defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
7129 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
7130defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
7131 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
7132defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
7133 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00007134
Craig Topperc48fa892015-12-27 19:45:21 +00007135multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00007136 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
7137 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00007138}
7139
Craig Topperc48fa892015-12-27 19:45:21 +00007140defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007141 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00007142defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00007143 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007144
Igor Breger2ae0fe32015-08-31 11:14:02 +00007145multiclass avx512_vpalign_lowering<X86VectorVTInfo _ , list<Predicate> p>{
7146 let Predicates = p in
7147 def NAME#_.VTName#rri:
7148 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
7149 (!cast<Instruction>(NAME#_.ZSuffix#rri)
7150 _.RC:$src1, _.RC:$src2, imm:$imm)>;
7151}
7152
7153multiclass avx512_vpalign_lowering_common<AVX512VLVectorVTInfo _>:
7154 avx512_vpalign_lowering<_.info512, [HasBWI]>,
7155 avx512_vpalign_lowering<_.info128, [HasBWI, HasVLX]>,
7156 avx512_vpalign_lowering<_.info256, [HasBWI, HasVLX]>;
7157
7158defm VPALIGN: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
7159 avx512vl_i8_info, avx512vl_i8_info>,
7160 avx512_vpalign_lowering_common<avx512vl_i16_info>,
7161 avx512_vpalign_lowering_common<avx512vl_i32_info>,
7162 avx512_vpalign_lowering_common<avx512vl_f32_info>,
7163 avx512_vpalign_lowering_common<avx512vl_i64_info>,
7164 avx512_vpalign_lowering_common<avx512vl_f64_info>,
7165 EVEX_CD8<8, CD8VF>;
7166
Igor Bregerf3ded812015-08-31 13:09:30 +00007167defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
7168 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
7169
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007170multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
7171 X86VectorVTInfo _> {
7172 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007173 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007174 "$src1", "$src1",
7175 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
7176
7177 let mayLoad = 1 in
7178 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007179 (ins _.MemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007180 "$src1", "$src1",
7181 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
7182 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
7183}
7184
7185multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7186 X86VectorVTInfo _> :
7187 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
7188 let mayLoad = 1 in
7189 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00007190 (ins _.ScalarMemOp:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007191 "${src1}"##_.BroadcastStr,
7192 "${src1}"##_.BroadcastStr,
7193 (_.VT (OpNode (X86VBroadcast
7194 (_.ScalarLdFrag addr:$src1))))>,
7195 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
7196}
7197
7198multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7199 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7200 let Predicates = [prd] in
7201 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7202
7203 let Predicates = [prd, HasVLX] in {
7204 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7205 EVEX_V256;
7206 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
7207 EVEX_V128;
7208 }
7209}
7210
7211multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
7212 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
7213 let Predicates = [prd] in
7214 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
7215 EVEX_V512;
7216
7217 let Predicates = [prd, HasVLX] in {
7218 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
7219 EVEX_V256;
7220 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
7221 EVEX_V128;
7222 }
7223}
7224
7225multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
7226 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007227 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007228 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00007229 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
7230 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007231}
7232
7233multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
7234 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00007235 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
7236 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00007237}
7238
7239multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
7240 bits<8> opc_d, bits<8> opc_q,
7241 string OpcodeStr, SDNode OpNode> {
7242 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
7243 HasAVX512>,
7244 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
7245 HasBWI>;
7246}
7247
7248defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", X86Abs>;
7249
7250def : Pat<(xor
7251 (bc_v16i32 (v16i1sextv16i32)),
7252 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
7253 (VPABSDZrr VR512:$src)>;
7254def : Pat<(xor
7255 (bc_v8i64 (v8i1sextv8i64)),
7256 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
7257 (VPABSQZrr VR512:$src)>;
Igor Bregerf2460112015-07-26 14:41:44 +00007258
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007259multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
7260
7261 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00007262}
7263
7264defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
7265defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
7266
Igor Breger24cab0f2015-11-16 07:22:00 +00007267//===---------------------------------------------------------------------===//
7268// Replicate Single FP - MOVSHDUP and MOVSLDUP
7269//===---------------------------------------------------------------------===//
7270multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7271 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
7272 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00007273}
7274
7275defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
7276defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00007277
7278//===----------------------------------------------------------------------===//
7279// AVX-512 - MOVDDUP
7280//===----------------------------------------------------------------------===//
7281
7282multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
7283 X86VectorVTInfo _> {
7284 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7285 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7286 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
7287 let mayLoad = 1 in
7288 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7289 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
7290 (_.VT (OpNode (_.VT (scalar_to_vector
7291 (_.ScalarLdFrag addr:$src)))))>,
7292 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
7293}
7294
7295multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7296 AVX512VLVectorVTInfo VTInfo> {
7297
7298 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
7299
7300 let Predicates = [HasAVX512, HasVLX] in {
7301 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
7302 EVEX_V256;
7303 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
7304 EVEX_V128;
7305 }
7306}
7307
7308multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
7309 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
7310 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00007311}
7312
7313defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
7314
7315def : Pat<(X86Movddup (loadv2f64 addr:$src)),
7316 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7317def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
7318 (VMOVDDUPZ128rm addr:$src)>, Requires<[HasAVX512, HasVLX]>;
7319
Igor Bregerf2460112015-07-26 14:41:44 +00007320//===----------------------------------------------------------------------===//
7321// AVX-512 - Unpack Instructions
7322//===----------------------------------------------------------------------===//
7323defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh>;
7324defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl>;
7325
7326defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
7327 SSE_INTALU_ITINS_P, HasBWI>;
7328defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
7329 SSE_INTALU_ITINS_P, HasBWI>;
7330defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
7331 SSE_INTALU_ITINS_P, HasBWI>;
7332defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
7333 SSE_INTALU_ITINS_P, HasBWI>;
7334
7335defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
7336 SSE_INTALU_ITINS_P, HasAVX512>;
7337defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
7338 SSE_INTALU_ITINS_P, HasAVX512>;
7339defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
7340 SSE_INTALU_ITINS_P, HasAVX512>;
7341defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
7342 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00007343
7344//===----------------------------------------------------------------------===//
7345// AVX-512 - Extract & Insert Integer Instructions
7346//===----------------------------------------------------------------------===//
7347
7348multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7349 X86VectorVTInfo _> {
7350 let mayStore = 1 in
7351 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
7352 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7353 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7354 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
7355 imm:$src2)))),
7356 addr:$dst)]>,
7357 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
7358}
7359
7360multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
7361 let Predicates = [HasBWI] in {
7362 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
7363 (ins _.RC:$src1, u8imm:$src2),
7364 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7365 [(set GR32orGR64:$dst,
7366 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
7367 EVEX, TAPD;
7368
7369 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
7370 }
7371}
7372
7373multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
7374 let Predicates = [HasBWI] in {
7375 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
7376 (ins _.RC:$src1, u8imm:$src2),
7377 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7378 [(set GR32orGR64:$dst,
7379 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
7380 EVEX, PD;
7381
Igor Breger55747302015-11-18 08:46:16 +00007382 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
7383 (ins _.RC:$src1, u8imm:$src2),
7384 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7385 EVEX, TAPD;
7386
Igor Bregerdefab3c2015-10-08 12:55:01 +00007387 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
7388 }
7389}
7390
7391multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
7392 RegisterClass GRC> {
7393 let Predicates = [HasDQI] in {
7394 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
7395 (ins _.RC:$src1, u8imm:$src2),
7396 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7397 [(set GRC:$dst,
7398 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
7399 EVEX, TAPD;
7400
7401 let mayStore = 1 in
7402 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
7403 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
7404 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7405 [(store (extractelt (_.VT _.RC:$src1),
7406 imm:$src2),addr:$dst)]>,
7407 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
7408 }
7409}
7410
7411defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
7412defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
7413defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
7414defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
7415
7416multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
7417 X86VectorVTInfo _, PatFrag LdFrag> {
7418 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
7419 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
7420 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7421 [(set _.RC:$dst,
7422 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
7423 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
7424}
7425
7426multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7427 X86VectorVTInfo _, PatFrag LdFrag> {
7428 let Predicates = [HasBWI] in {
7429 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7430 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
7431 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7432 [(set _.RC:$dst,
7433 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
7434
7435 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
7436 }
7437}
7438
7439multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
7440 X86VectorVTInfo _, RegisterClass GRC> {
7441 let Predicates = [HasDQI] in {
7442 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
7443 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
7444 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
7445 [(set _.RC:$dst,
7446 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
7447 EVEX_4V, TAPD;
7448
7449 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
7450 _.ScalarLdFrag>, TAPD;
7451 }
7452}
7453
7454defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
7455 extloadi8>, TAPD;
7456defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
7457 extloadi16>, PD;
7458defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
7459defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00007460//===----------------------------------------------------------------------===//
7461// VSHUFPS - VSHUFPD Operations
7462//===----------------------------------------------------------------------===//
7463multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
7464 AVX512VLVectorVTInfo VTInfo_FP>{
7465 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
7466 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
7467 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00007468}
7469
7470defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
7471defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007472//===----------------------------------------------------------------------===//
7473// AVX-512 - Byte shift Left/Right
7474//===----------------------------------------------------------------------===//
7475
7476multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
7477 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
7478 def rr : AVX512<opc, MRMr,
7479 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
7480 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
7481 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
7482 let mayLoad = 1 in
7483 def rm : AVX512<opc, MRMm,
7484 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
7485 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007486 [(set _.RC:$dst,(_.VT (OpNode
Asaf Badouhd2c35992015-09-02 14:21:54 +00007487 (_.LdFrag addr:$src1), (i8 imm:$src2))))]>;
7488}
7489
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007490multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007491 Format MRMm, string OpcodeStr, Predicate prd>{
7492 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007493 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007494 OpcodeStr, v8i64_info>, EVEX_V512;
7495 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007496 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007497 OpcodeStr, v4i64x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007498 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007499 OpcodeStr, v2i64x_info>, EVEX_V128;
7500 }
7501}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007502defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007503 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007504defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007505 HasBWI>, AVX512PDIi8Base, EVEX_4V;
7506
7507
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007508multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00007509 string OpcodeStr, X86VectorVTInfo _dst,
7510 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00007511 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00007512 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007513 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007514 [(set _dst.RC:$dst,(_dst.VT
7515 (OpNode (_src.VT _src.RC:$src1),
7516 (_src.VT _src.RC:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007517 let mayLoad = 1 in
7518 def rm : AVX512BI<opc, MRMSrcMem,
Cong Houdb6220f2015-11-24 19:51:26 +00007519 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00007520 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00007521 [(set _dst.RC:$dst,(_dst.VT
7522 (OpNode (_src.VT _src.RC:$src1),
7523 (_src.VT (bitconvert
Asaf Badouhd2c35992015-09-02 14:21:54 +00007524 (_src.LdFrag addr:$src2))))))]>;
7525}
7526
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007527multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00007528 string OpcodeStr, Predicate prd> {
7529 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00007530 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
7531 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007532 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00007533 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
7534 v32i8x_info>, EVEX_V256;
7535 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
7536 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00007537 }
7538}
7539
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007540defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00007541 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00007542
7543multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
7544 X86VectorVTInfo _>{
7545 let Constraints = "$src1 = $dst" in {
7546 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7547 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007548 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007549 (OpNode (_.VT _.RC:$src1),
7550 (_.VT _.RC:$src2),
7551 (_.VT _.RC:$src3),
7552 (i8 imm:$src4))>, AVX512AIi8Base, EVEX_4V;
7553 let mayLoad = 1 in {
7554 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7555 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007556 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00007557 (OpNode (_.VT _.RC:$src1),
7558 (_.VT _.RC:$src2),
7559 (_.VT (bitconvert (_.LdFrag addr:$src3))),
7560 (i8 imm:$src4))>,
7561 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7562 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7563 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
7564 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7565 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7566 (OpNode (_.VT _.RC:$src1),
7567 (_.VT _.RC:$src2),
7568 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7569 (i8 imm:$src4))>, EVEX_B,
7570 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
7571 }
7572 }// Constraints = "$src1 = $dst"
7573}
7574
7575multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
7576 let Predicates = [HasAVX512] in
7577 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
7578 let Predicates = [HasAVX512, HasVLX] in {
7579 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
7580 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
7581 }
7582}
7583
7584defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
7585defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
7586
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007587//===----------------------------------------------------------------------===//
7588// AVX-512 - FixupImm
7589//===----------------------------------------------------------------------===//
7590
7591multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
7592 X86VectorVTInfo _>{
7593 let Constraints = "$src1 = $dst" in {
7594 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7595 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7596 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7597 (OpNode (_.VT _.RC:$src1),
7598 (_.VT _.RC:$src2),
7599 (_.IntVT _.RC:$src3),
7600 (i32 imm:$src4),
7601 (i32 FROUND_CURRENT))>;
7602 let mayLoad = 1 in {
7603 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7604 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00007605 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007606 (OpNode (_.VT _.RC:$src1),
7607 (_.VT _.RC:$src2),
7608 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
7609 (i32 imm:$src4),
7610 (i32 FROUND_CURRENT))>;
7611 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
7612 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7613 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
7614 "$src2, ${src3}"##_.BroadcastStr##", $src4",
7615 (OpNode (_.VT _.RC:$src1),
7616 (_.VT _.RC:$src2),
7617 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
7618 (i32 imm:$src4),
7619 (i32 FROUND_CURRENT))>, EVEX_B;
7620 }
7621 } // Constraints = "$src1 = $dst"
7622}
7623
7624multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
7625 SDNode OpNode, X86VectorVTInfo _>{
7626let Constraints = "$src1 = $dst" in {
7627 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
7628 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007629 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007630 "$src2, $src3, {sae}, $src4",
7631 (OpNode (_.VT _.RC:$src1),
7632 (_.VT _.RC:$src2),
7633 (_.IntVT _.RC:$src3),
7634 (i32 imm:$src4),
7635 (i32 FROUND_NO_EXC))>, EVEX_B;
7636 }
7637}
7638
7639multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
7640 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
7641 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512] in {
7642 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7643 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7644 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7645 (OpNode (_.VT _.RC:$src1),
7646 (_.VT _.RC:$src2),
7647 (_src3VT.VT _src3VT.RC:$src3),
7648 (i32 imm:$src4),
7649 (i32 FROUND_CURRENT))>;
7650
7651 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7652 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
7653 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
7654 "$src2, $src3, {sae}, $src4",
7655 (OpNode (_.VT _.RC:$src1),
7656 (_.VT _.RC:$src2),
7657 (_src3VT.VT _src3VT.RC:$src3),
7658 (i32 imm:$src4),
7659 (i32 FROUND_NO_EXC))>, EVEX_B;
7660 let mayLoad = 1 in
7661 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7662 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
7663 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
7664 (OpNode (_.VT _.RC:$src1),
7665 (_.VT _.RC:$src2),
7666 (_src3VT.VT (scalar_to_vector
7667 (_src3VT.ScalarLdFrag addr:$src3))),
7668 (i32 imm:$src4),
7669 (i32 FROUND_CURRENT))>;
7670 }
7671}
7672
7673multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
7674 let Predicates = [HasAVX512] in
7675 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7676 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
7677 AVX512AIi8Base, EVEX_4V, EVEX_V512;
7678 let Predicates = [HasAVX512, HasVLX] in {
7679 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
7680 AVX512AIi8Base, EVEX_4V, EVEX_V128;
7681 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
7682 AVX512AIi8Base, EVEX_4V, EVEX_V256;
7683 }
7684}
7685
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007686defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7687 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007688 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007689defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
7690 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007691 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007692defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007693 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007694defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00007695 EVEX_CD8<64, CD8VF>, VEX_W;