blob: 979683e6d8cdd49171d01a6a738bf2078d944909 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000017#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000029#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000030#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000032#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000033#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039using namespace llvm;
40
Duncan Sands1e96bab2010-11-04 10:49:57 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000046 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000051 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michelfdc40a02009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000059
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner749dc722010-10-10 18:34:00 +000076 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
77 // arguments are at least 4/8 bytes aligned.
78 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000081 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
82 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
83 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Evan Chengc5484282006-10-04 00:56:09 +000085 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
87 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000088
Owen Anderson825b72b2009-08-11 20:47:22 +000089 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Chris Lattner94e509c2006-11-10 23:58:45 +000091 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000102
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000103 // This is used in the ppcf128->int sequence. Note it has different semantics
104 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000106
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 setOperationAction(ISD::SREM, MVT::i32, Expand);
109 setOperationAction(ISD::UREM, MVT::i32, Expand);
110 setOperationAction(ISD::SREM, MVT::i64, Expand);
111 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000112
113 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
115 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
116 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
117 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
118 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
119 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
120 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
121 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000122
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000123 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setOperationAction(ISD::FSIN , MVT::f64, Expand);
125 setOperationAction(ISD::FCOS , MVT::f64, Expand);
126 setOperationAction(ISD::FREM , MVT::f64, Expand);
127 setOperationAction(ISD::FPOW , MVT::f64, Expand);
128 setOperationAction(ISD::FSIN , MVT::f32, Expand);
129 setOperationAction(ISD::FCOS , MVT::f32, Expand);
130 setOperationAction(ISD::FREM , MVT::f32, Expand);
131 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000132
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000134
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000135 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000136 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
138 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000139 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000140
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
142 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000143
Nate Begemand88fc032006-01-14 03:14:10 +0000144 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
146 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
147 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
148 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
149 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
150 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Nate Begeman35ef9132006-01-11 21:21:00 +0000152 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
154 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000155
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000156 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::SELECT, MVT::i32, Expand);
158 setOperationAction(ISD::SELECT, MVT::i64, Expand);
159 setOperationAction(ISD::SELECT, MVT::f32, Expand);
160 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000161
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000162 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
164 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000165
Nate Begeman750ac1b2006-02-01 07:19:44 +0000166 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000168
Nate Begeman81e80972006-03-17 01:40:33 +0000169 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000171
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000173
Chris Lattnerf7605322005-08-31 21:09:52 +0000174 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000176
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000177 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
179 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000180
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000181 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
182 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
183 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
184 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000185
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000186 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000188
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
190 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
191 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
192 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000193
194
195 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000196 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
198 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000199 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
201 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
202 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
203 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000204 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
206 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000207
Nate Begeman1db3c922008-08-11 17:36:31 +0000208 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000210
211 // TRAMPOLINE is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000213
Nate Begemanacc398c2006-01-25 18:21:52 +0000214 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000217 // VAARG is custom lowered with the 32-bit SVR4 ABI.
Roman Divackybdb226e2011-06-28 15:30:42 +0000218 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
219 && !TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Roman Divackybdb226e2011-06-28 15:30:42 +0000221 setOperationAction(ISD::VAARG, MVT::i64, Custom);
222 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000224
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000225 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
227 setOperationAction(ISD::VAEND , MVT::Other, Expand);
228 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
229 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
230 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
231 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000232
Chris Lattner6d92cad2006-03-26 10:06:40 +0000233 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000235
Dale Johannesen53e4e442008-11-07 22:54:33 +0000236 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
238 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
239 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
240 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
241 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
242 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
243 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
246 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
247 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
248 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000249
Chris Lattnera7a58542006-06-16 17:34:12 +0000250 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000251 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
253 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
254 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
255 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000256 // This is just the low 32 bits of a (signed) fp->i64 conversion.
257 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000259
Chris Lattner7fbcef72006-03-24 07:53:47 +0000260 // FIXME: disable this lowered code. This generates 64-bit register values,
261 // and we don't model the fact that the top part is clobbered by calls. We
262 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000264 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000265 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000267 }
268
Chris Lattnera7a58542006-06-16 17:34:12 +0000269 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000270 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000272 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000274 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
276 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
277 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000278 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000279 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
281 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
282 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000283 }
Evan Chengd30bf012006-03-01 01:11:20 +0000284
Nate Begeman425a9692005-11-29 08:17:20 +0000285 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000286 // First set operation action for all vector types to expand. Then we
287 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
289 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
290 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000291
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000292 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000293 setOperationAction(ISD::ADD , VT, Legal);
294 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000295
Chris Lattner7ff7e672006-04-04 17:25:31 +0000296 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000297 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000299
300 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000301 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000303 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000305 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000307 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000309 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000311 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000313
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000314 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000315 setOperationAction(ISD::MUL , VT, Expand);
316 setOperationAction(ISD::SDIV, VT, Expand);
317 setOperationAction(ISD::SREM, VT, Expand);
318 setOperationAction(ISD::UDIV, VT, Expand);
319 setOperationAction(ISD::UREM, VT, Expand);
320 setOperationAction(ISD::FDIV, VT, Expand);
321 setOperationAction(ISD::FNEG, VT, Expand);
322 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
323 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
324 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
325 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
326 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
327 setOperationAction(ISD::UDIVREM, VT, Expand);
328 setOperationAction(ISD::SDIVREM, VT, Expand);
329 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
330 setOperationAction(ISD::FPOW, VT, Expand);
331 setOperationAction(ISD::CTPOP, VT, Expand);
332 setOperationAction(ISD::CTLZ, VT, Expand);
333 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000334 }
335
Chris Lattner7ff7e672006-04-04 17:25:31 +0000336 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
337 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000339
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::AND , MVT::v4i32, Legal);
341 setOperationAction(ISD::OR , MVT::v4i32, Legal);
342 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
343 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
344 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
345 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000346
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
348 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
349 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
350 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000351
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
353 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
354 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
355 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000356
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
358 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
361 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
362 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
363 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000364 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000365
Duncan Sands03228082008-11-23 15:47:28 +0000366 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000367
Jim Laskey2ad9f172007-02-22 14:56:36 +0000368 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000369 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000370 setExceptionPointerRegister(PPC::X3);
371 setExceptionSelectorRegister(PPC::X4);
372 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000373 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000374 setExceptionPointerRegister(PPC::R3);
375 setExceptionSelectorRegister(PPC::R4);
376 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000378 // We have target-specific dag combine patterns for the following nodes:
379 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000380 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000381 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000382 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000383
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000384 // Darwin long double math library functions have $LDBL128 appended.
385 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000386 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000387 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
388 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000389 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
390 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000391 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
392 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
393 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
394 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
395 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000396 }
397
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000398 setMinFunctionAlignment(2);
399 if (PPCSubTarget.isDarwin())
400 setPrefFunctionAlignment(4);
401
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000402 computeRegisterProperties();
403}
404
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000405/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
406/// function arguments in the caller parameter area.
407unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000408 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000409 // Darwin passes everything on 4 byte boundary.
410 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
411 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000412 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000413 return 4;
414}
415
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000416const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
417 switch (Opcode) {
418 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000419 case PPCISD::FSEL: return "PPCISD::FSEL";
420 case PPCISD::FCFID: return "PPCISD::FCFID";
421 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
422 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
423 case PPCISD::STFIWX: return "PPCISD::STFIWX";
424 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
425 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
426 case PPCISD::VPERM: return "PPCISD::VPERM";
427 case PPCISD::Hi: return "PPCISD::Hi";
428 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000429 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000430 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
431 case PPCISD::LOAD: return "PPCISD::LOAD";
432 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000433 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
434 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
435 case PPCISD::SRL: return "PPCISD::SRL";
436 case PPCISD::SRA: return "PPCISD::SRA";
437 case PPCISD::SHL: return "PPCISD::SHL";
438 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
439 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000440 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
441 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000442 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000443 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000444 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
445 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000446 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
447 case PPCISD::MFCR: return "PPCISD::MFCR";
448 case PPCISD::VCMP: return "PPCISD::VCMP";
449 case PPCISD::VCMPo: return "PPCISD::VCMPo";
450 case PPCISD::LBRX: return "PPCISD::LBRX";
451 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000452 case PPCISD::LARX: return "PPCISD::LARX";
453 case PPCISD::STCX: return "PPCISD::STCX";
454 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
455 case PPCISD::MFFS: return "PPCISD::MFFS";
456 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
457 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
458 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
459 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000460 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000461 }
462}
463
Owen Anderson825b72b2009-08-11 20:47:22 +0000464MVT::SimpleValueType PPCTargetLowering::getSetCCResultType(EVT VT) const {
465 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000466}
467
Chris Lattner1a635d62006-04-14 06:01:58 +0000468//===----------------------------------------------------------------------===//
469// Node matching predicates, for use by the tblgen matching code.
470//===----------------------------------------------------------------------===//
471
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000472/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000473static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000474 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000475 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000476 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000477 // Maybe this has already been legalized into the constant pool?
478 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000479 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000480 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000481 }
482 return false;
483}
484
Chris Lattnerddb739e2006-04-06 17:23:16 +0000485/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
486/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000487static bool isConstantOrUndef(int Op, int Val) {
488 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000489}
490
491/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
492/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000493bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000494 if (!isUnary) {
495 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000496 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000497 return false;
498 } else {
499 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000500 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
501 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000502 return false;
503 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000504 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000505}
506
507/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
508/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000509bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000510 if (!isUnary) {
511 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000512 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
513 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000514 return false;
515 } else {
516 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000517 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
518 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
519 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
520 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000521 return false;
522 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000523 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000524}
525
Chris Lattnercaad1632006-04-06 22:02:42 +0000526/// isVMerge - Common function, used to match vmrg* shuffles.
527///
Nate Begeman9008ca62009-04-27 18:41:29 +0000528static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000529 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000531 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000532 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
533 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000534
Chris Lattner116cc482006-04-06 21:11:54 +0000535 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
536 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000537 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000538 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000539 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000540 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000541 return false;
542 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000543 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000544}
545
546/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
547/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000548bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000549 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000550 if (!isUnary)
551 return isVMerge(N, UnitSize, 8, 24);
552 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000553}
554
555/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
556/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000557bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000558 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000559 if (!isUnary)
560 return isVMerge(N, UnitSize, 0, 16);
561 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000562}
563
564
Chris Lattnerd0608e12006-04-06 18:26:28 +0000565/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
566/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000567int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000568 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000569 "PPC only supports shuffles by bytes!");
570
571 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000572
Chris Lattnerd0608e12006-04-06 18:26:28 +0000573 // Find the first non-undef value in the shuffle mask.
574 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000575 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000576 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000577
Chris Lattnerd0608e12006-04-06 18:26:28 +0000578 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000579
Nate Begeman9008ca62009-04-27 18:41:29 +0000580 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000581 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000582 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000583 if (ShiftAmt < i) return -1;
584 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000585
Chris Lattnerf24380e2006-04-06 22:28:36 +0000586 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000587 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000588 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000589 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000590 return -1;
591 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000592 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000593 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000594 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000595 return -1;
596 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000597 return ShiftAmt;
598}
Chris Lattneref819f82006-03-20 06:33:01 +0000599
600/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
601/// specifies a splat of a single element that is suitable for input to
602/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000603bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000605 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000606
Chris Lattner88a99ef2006-03-20 06:37:44 +0000607 // This is a splat operation if each element of the permute is the same, and
608 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000609 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000610
Nate Begeman9008ca62009-04-27 18:41:29 +0000611 // FIXME: Handle UNDEF elements too!
612 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000613 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000614
Nate Begeman9008ca62009-04-27 18:41:29 +0000615 // Check that the indices are consecutive, in the case of a multi-byte element
616 // splatted with a v16i8 mask.
617 for (unsigned i = 1; i != EltSize; ++i)
618 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000619 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000620
Chris Lattner7ff7e672006-04-04 17:25:31 +0000621 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000622 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000623 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000624 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000625 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000626 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000627 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000628}
629
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000630/// isAllNegativeZeroVector - Returns true if all elements of build_vector
631/// are -0.0.
632bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000633 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
634
635 APInt APVal, APUndef;
636 unsigned BitSize;
637 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000638
Dale Johannesen1e608812009-11-13 01:45:18 +0000639 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000640 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000641 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000642
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000643 return false;
644}
645
Chris Lattneref819f82006-03-20 06:33:01 +0000646/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
647/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000648unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000649 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
650 assert(isSplatShuffleMask(SVOp, EltSize));
651 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000652}
653
Chris Lattnere87192a2006-04-12 17:37:20 +0000654/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000655/// by using a vspltis[bhw] instruction of the specified element size, return
656/// the constant being splatted. The ByteSize field indicates the number of
657/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000658SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
659 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000660
661 // If ByteSize of the splat is bigger than the element size of the
662 // build_vector, then we have a case where we are checking for a splat where
663 // multiple elements of the buildvector are folded together into a single
664 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
665 unsigned EltSize = 16/N->getNumOperands();
666 if (EltSize < ByteSize) {
667 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000668 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000669 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000670
Chris Lattner79d9a882006-04-08 07:14:26 +0000671 // See if all of the elements in the buildvector agree across.
672 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
673 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
674 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000675 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000676
Scott Michelfdc40a02009-02-17 22:15:04 +0000677
Gabor Greifba36cb52008-08-28 21:40:38 +0000678 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000679 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
680 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000681 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000682 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000683
Chris Lattner79d9a882006-04-08 07:14:26 +0000684 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
685 // either constant or undef values that are identical for each chunk. See
686 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000687
Chris Lattner79d9a882006-04-08 07:14:26 +0000688 // Check to see if all of the leading entries are either 0 or -1. If
689 // neither, then this won't fit into the immediate field.
690 bool LeadingZero = true;
691 bool LeadingOnes = true;
692 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000693 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000694
Chris Lattner79d9a882006-04-08 07:14:26 +0000695 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
696 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
697 }
698 // Finally, check the least significant entry.
699 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000700 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000702 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000703 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000705 }
706 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000707 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000709 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000710 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000712 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000713
Dan Gohman475871a2008-07-27 21:46:04 +0000714 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000715 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000716
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000717 // Check to see if this buildvec has a single non-undef value in its elements.
718 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
719 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000720 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000721 OpVal = N->getOperand(i);
722 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000723 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000724 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000725
Gabor Greifba36cb52008-08-28 21:40:38 +0000726 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000727
Eli Friedman1a8229b2009-05-24 02:03:36 +0000728 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000729 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000730 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000731 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000732 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000734 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000735 }
736
737 // If the splat value is larger than the element value, then we can never do
738 // this splat. The only case that we could fit the replicated bits into our
739 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000740 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000741
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000742 // If the element value is larger than the splat value, cut it in half and
743 // check to see if the two halves are equal. Continue doing this until we
744 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
745 while (ValSizeInBytes > ByteSize) {
746 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000747
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000748 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000749 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
750 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000751 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000752 }
753
754 // Properly sign extend the value.
755 int ShAmt = (4-ByteSize)*8;
756 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000757
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000758 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000759 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000760
Chris Lattner140a58f2006-04-08 06:46:53 +0000761 // Finally, if this value fits in a 5 bit sext field, return it
762 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000763 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000764 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000765}
766
Chris Lattner1a635d62006-04-14 06:01:58 +0000767//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000768// Addressing Mode Selection
769//===----------------------------------------------------------------------===//
770
771/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
772/// or 64-bit immediate, and if the value can be accurately represented as a
773/// sign extension from a 16-bit value. If so, this returns true and the
774/// immediate.
775static bool isIntS16Immediate(SDNode *N, short &Imm) {
776 if (N->getOpcode() != ISD::Constant)
777 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000778
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000779 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000780 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000781 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000782 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000783 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000784}
Dan Gohman475871a2008-07-27 21:46:04 +0000785static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000786 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000787}
788
789
790/// SelectAddressRegReg - Given the specified addressed, check to see if it
791/// can be represented as an indexed [r+r] operation. Returns false if it
792/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000793bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
794 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000795 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000796 short imm = 0;
797 if (N.getOpcode() == ISD::ADD) {
798 if (isIntS16Immediate(N.getOperand(1), imm))
799 return false; // r+i
800 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
801 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000802
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000803 Base = N.getOperand(0);
804 Index = N.getOperand(1);
805 return true;
806 } else if (N.getOpcode() == ISD::OR) {
807 if (isIntS16Immediate(N.getOperand(1), imm))
808 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000809
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000810 // If this is an or of disjoint bitfields, we can codegen this as an add
811 // (for better address arithmetic) if the LHS and RHS of the OR are provably
812 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000813 APInt LHSKnownZero, LHSKnownOne;
814 APInt RHSKnownZero, RHSKnownOne;
815 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000816 APInt::getAllOnesValue(N.getOperand(0)
817 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000818 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000819
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000820 if (LHSKnownZero.getBoolValue()) {
821 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000822 APInt::getAllOnesValue(N.getOperand(1)
823 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000824 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000825 // If all of the bits are known zero on the LHS or RHS, the add won't
826 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000827 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000828 Base = N.getOperand(0);
829 Index = N.getOperand(1);
830 return true;
831 }
832 }
833 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000834
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000835 return false;
836}
837
838/// Returns true if the address N can be represented by a base register plus
839/// a signed 16-bit displacement [r+imm], and if it is not better
840/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000841bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000842 SDValue &Base,
843 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000844 // FIXME dl should come from parent load or store, not from address
845 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000846 // If this can be more profitably realized as r+r, fail.
847 if (SelectAddressRegReg(N, Disp, Base, DAG))
848 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000849
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000850 if (N.getOpcode() == ISD::ADD) {
851 short imm = 0;
852 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000853 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000854 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
855 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
856 } else {
857 Base = N.getOperand(0);
858 }
859 return true; // [r+i]
860 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
861 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000862 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000863 && "Cannot handle constant offsets yet!");
864 Disp = N.getOperand(1).getOperand(0); // The global address.
865 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
866 Disp.getOpcode() == ISD::TargetConstantPool ||
867 Disp.getOpcode() == ISD::TargetJumpTable);
868 Base = N.getOperand(0);
869 return true; // [&g+r]
870 }
871 } else if (N.getOpcode() == ISD::OR) {
872 short imm = 0;
873 if (isIntS16Immediate(N.getOperand(1), imm)) {
874 // If this is an or of disjoint bitfields, we can codegen this as an add
875 // (for better address arithmetic) if the LHS and RHS of the OR are
876 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000877 APInt LHSKnownZero, LHSKnownOne;
878 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000879 APInt::getAllOnesValue(N.getOperand(0)
880 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000881 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000882
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000883 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000884 // If all of the bits are known zero on the LHS or RHS, the add won't
885 // carry.
886 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000888 return true;
889 }
890 }
891 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
892 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000893
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000894 // If this address fits entirely in a 16-bit sext immediate field, codegen
895 // this as "d, 0"
896 short Imm;
897 if (isIntS16Immediate(CN, Imm)) {
898 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000899 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
900 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000901 return true;
902 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000903
904 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000906 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
907 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000908
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000909 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000911
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
913 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000914 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000915 return true;
916 }
917 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000918
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000919 Disp = DAG.getTargetConstant(0, getPointerTy());
920 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
921 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
922 else
923 Base = N;
924 return true; // [r+0]
925}
926
927/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
928/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000929bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
930 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000931 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000932 // Check to see if we can easily represent this as an [r+r] address. This
933 // will fail if it thinks that the address is more profitably represented as
934 // reg+imm, e.g. where imm = 0.
935 if (SelectAddressRegReg(N, Base, Index, DAG))
936 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000937
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000938 // If the operand is an addition, always emit this as [r+r], since this is
939 // better (for code size, and execution, as the memop does the add for free)
940 // than emitting an explicit add.
941 if (N.getOpcode() == ISD::ADD) {
942 Base = N.getOperand(0);
943 Index = N.getOperand(1);
944 return true;
945 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000946
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000947 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000948 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
949 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000950 Index = N;
951 return true;
952}
953
954/// SelectAddressRegImmShift - Returns true if the address N can be
955/// represented by a base register plus a signed 14-bit displacement
956/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000957bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
958 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000959 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000960 // FIXME dl should come from the parent load or store, not the address
961 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000962 // If this can be more profitably realized as r+r, fail.
963 if (SelectAddressRegReg(N, Disp, Base, DAG))
964 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000965
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000966 if (N.getOpcode() == ISD::ADD) {
967 short imm = 0;
968 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000970 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
971 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
972 } else {
973 Base = N.getOperand(0);
974 }
975 return true; // [r+i]
976 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
977 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000978 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000979 && "Cannot handle constant offsets yet!");
980 Disp = N.getOperand(1).getOperand(0); // The global address.
981 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
982 Disp.getOpcode() == ISD::TargetConstantPool ||
983 Disp.getOpcode() == ISD::TargetJumpTable);
984 Base = N.getOperand(0);
985 return true; // [&g+r]
986 }
987 } else if (N.getOpcode() == ISD::OR) {
988 short imm = 0;
989 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
990 // If this is an or of disjoint bitfields, we can codegen this as an add
991 // (for better address arithmetic) if the LHS and RHS of the OR are
992 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000993 APInt LHSKnownZero, LHSKnownOne;
994 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000995 APInt::getAllOnesValue(N.getOperand(0)
996 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000997 LHSKnownZero, LHSKnownOne);
998 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000999 // If all of the bits are known zero on the LHS or RHS, the add won't
1000 // carry.
1001 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001002 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001003 return true;
1004 }
1005 }
1006 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001007 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001008 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001009 // If this address fits entirely in a 14-bit sext immediate field, codegen
1010 // this as "d, 0"
1011 short Imm;
1012 if (isIntS16Immediate(CN, Imm)) {
1013 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001014 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1015 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001016 return true;
1017 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001018
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001019 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001020 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001021 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1022 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001023
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001024 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1026 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1027 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001028 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001029 return true;
1030 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001031 }
1032 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001033
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001034 Disp = DAG.getTargetConstant(0, getPointerTy());
1035 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1036 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1037 else
1038 Base = N;
1039 return true; // [r+0]
1040}
1041
1042
1043/// getPreIndexedAddressParts - returns true by value, base pointer and
1044/// offset pointer and addressing mode by reference if the node's address
1045/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001046bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1047 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001048 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001049 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001050 // Disabled by default for now.
1051 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001052
Dan Gohman475871a2008-07-27 21:46:04 +00001053 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001054 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001055 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1056 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001057 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001058
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001059 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001060 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001061 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001062 } else
1063 return false;
1064
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001065 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001066 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001067 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001068
Chris Lattner0851b4f2006-11-15 19:55:13 +00001069 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001070
Chris Lattner0851b4f2006-11-15 19:55:13 +00001071 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001072 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001073 // reg + imm
1074 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1075 return false;
1076 } else {
1077 // reg + imm * 4.
1078 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1079 return false;
1080 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001081
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001082 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001083 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1084 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001085 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001086 LD->getExtensionType() == ISD::SEXTLOAD &&
1087 isa<ConstantSDNode>(Offset))
1088 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001089 }
1090
Chris Lattner4eab7142006-11-10 02:08:47 +00001091 AM = ISD::PRE_INC;
1092 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001093}
1094
1095//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001096// LowerOperation implementation
1097//===----------------------------------------------------------------------===//
1098
Chris Lattner1e61e692010-11-15 02:46:57 +00001099/// GetLabelAccessInfo - Return true if we should reference labels using a
1100/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1101static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001102 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1103 HiOpFlags = PPCII::MO_HA16;
1104 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001105
Chris Lattner1e61e692010-11-15 02:46:57 +00001106 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1107 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001108 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001109 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001110 if (isPIC) {
1111 HiOpFlags |= PPCII::MO_PIC_FLAG;
1112 LoOpFlags |= PPCII::MO_PIC_FLAG;
1113 }
1114
1115 // If this is a reference to a global value that requires a non-lazy-ptr, make
1116 // sure that instruction lowering adds it.
1117 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1118 HiOpFlags |= PPCII::MO_NLP_FLAG;
1119 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001120
Chris Lattner6d2ff122010-11-15 03:13:19 +00001121 if (GV->hasHiddenVisibility()) {
1122 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1123 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1124 }
1125 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001126
Chris Lattner1e61e692010-11-15 02:46:57 +00001127 return isPIC;
1128}
1129
1130static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1131 SelectionDAG &DAG) {
1132 EVT PtrVT = HiPart.getValueType();
1133 SDValue Zero = DAG.getConstant(0, PtrVT);
1134 DebugLoc DL = HiPart.getDebugLoc();
1135
1136 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1137 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001138
Chris Lattner1e61e692010-11-15 02:46:57 +00001139 // With PIC, the first instruction is actually "GR+hi(&G)".
1140 if (isPIC)
1141 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1142 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001143
Chris Lattner1e61e692010-11-15 02:46:57 +00001144 // Generate non-pic code that has direct accesses to the constant pool.
1145 // The address of the global is just (hi(&g)+lo(&g)).
1146 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1147}
1148
Scott Michelfdc40a02009-02-17 22:15:04 +00001149SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001150 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001151 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001152 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001153 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001154
Chris Lattner1e61e692010-11-15 02:46:57 +00001155 unsigned MOHiFlag, MOLoFlag;
1156 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1157 SDValue CPIHi =
1158 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1159 SDValue CPILo =
1160 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1161 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001162}
1163
Dan Gohmand858e902010-04-17 15:26:15 +00001164SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001165 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001166 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001167
Chris Lattner1e61e692010-11-15 02:46:57 +00001168 unsigned MOHiFlag, MOLoFlag;
1169 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1170 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1171 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1172 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001173}
1174
Dan Gohmand858e902010-04-17 15:26:15 +00001175SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1176 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001177 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001178
Dan Gohman46510a72010-04-15 01:51:59 +00001179 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001180
Chris Lattner1e61e692010-11-15 02:46:57 +00001181 unsigned MOHiFlag, MOLoFlag;
1182 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1183 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1184 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1185 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1186}
1187
1188SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1189 SelectionDAG &DAG) const {
1190 EVT PtrVT = Op.getValueType();
1191 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1192 DebugLoc DL = GSDN->getDebugLoc();
1193 const GlobalValue *GV = GSDN->getGlobal();
1194
Chris Lattner1e61e692010-11-15 02:46:57 +00001195 // 64-bit SVR4 ABI code is always position-independent.
1196 // The actual address of the GlobalValue is stored in the TOC.
1197 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1198 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1199 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1200 DAG.getRegister(PPC::X2, MVT::i64));
1201 }
1202
Chris Lattner6d2ff122010-11-15 03:13:19 +00001203 unsigned MOHiFlag, MOLoFlag;
1204 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001205
Chris Lattner6d2ff122010-11-15 03:13:19 +00001206 SDValue GAHi =
1207 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1208 SDValue GALo =
1209 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001210
Chris Lattner6d2ff122010-11-15 03:13:19 +00001211 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001212
Chris Lattner6d2ff122010-11-15 03:13:19 +00001213 // If the global reference is actually to a non-lazy-pointer, we have to do an
1214 // extra load to get the address of the global.
1215 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1216 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
1217 false, false, 0);
1218 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001219}
1220
Dan Gohmand858e902010-04-17 15:26:15 +00001221SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001222 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001223 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001224
Chris Lattner1a635d62006-04-14 06:01:58 +00001225 // If we're comparing for equality to zero, expose the fact that this is
1226 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1227 // fold the new nodes.
1228 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1229 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001230 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001231 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001232 if (VT.bitsLT(MVT::i32)) {
1233 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001234 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001235 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001236 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001237 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1238 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001239 DAG.getConstant(Log2b, MVT::i32));
1240 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001241 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001242 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001243 // optimized. FIXME: revisit this when we can custom lower all setcc
1244 // optimizations.
1245 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001246 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001247 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001248
Chris Lattner1a635d62006-04-14 06:01:58 +00001249 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001250 // by xor'ing the rhs with the lhs, which is faster than setting a
1251 // condition register, reading it back out, and masking the correct bit. The
1252 // normal approach here uses sub to do this instead of xor. Using xor exposes
1253 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001254 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001255 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001256 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001257 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001258 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001259 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001260 }
Dan Gohman475871a2008-07-27 21:46:04 +00001261 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001262}
1263
Dan Gohman475871a2008-07-27 21:46:04 +00001264SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001265 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001266 SDNode *Node = Op.getNode();
1267 EVT VT = Node->getValueType(0);
1268 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1269 SDValue InChain = Node->getOperand(0);
1270 SDValue VAListPtr = Node->getOperand(1);
1271 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1272 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001273
Roman Divackybdb226e2011-06-28 15:30:42 +00001274 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1275
1276 // gpr_index
1277 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1278 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1279 false, false, 0);
1280 InChain = GprIndex.getValue(1);
1281
1282 if (VT == MVT::i64) {
1283 // Check if GprIndex is even
1284 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1285 DAG.getConstant(1, MVT::i32));
1286 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1287 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1288 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1289 DAG.getConstant(1, MVT::i32));
1290 // Align GprIndex to be even if it isn't
1291 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1292 GprIndex);
1293 }
1294
1295 // fpr index is 1 byte after gpr
1296 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1297 DAG.getConstant(1, MVT::i32));
1298
1299 // fpr
1300 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1301 FprPtr, MachinePointerInfo(SV), MVT::i8,
1302 false, false, 0);
1303 InChain = FprIndex.getValue(1);
1304
1305 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1306 DAG.getConstant(8, MVT::i32));
1307
1308 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1309 DAG.getConstant(4, MVT::i32));
1310
1311 // areas
1312 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
1313 MachinePointerInfo(), false, false, 0);
1314 InChain = OverflowArea.getValue(1);
1315
1316 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
1317 MachinePointerInfo(), false, false, 0);
1318 InChain = RegSaveArea.getValue(1);
1319
1320 // select overflow_area if index > 8
1321 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1322 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1323
Roman Divackybdb226e2011-06-28 15:30:42 +00001324 // adjustment constant gpr_index * 4/8
1325 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1326 VT.isInteger() ? GprIndex : FprIndex,
1327 DAG.getConstant(VT.isInteger() ? 4 : 8,
1328 MVT::i32));
1329
1330 // OurReg = RegSaveArea + RegConstant
1331 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1332 RegConstant);
1333
1334 // Floating types are 32 bytes into RegSaveArea
1335 if (VT.isFloatingPoint())
1336 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1337 DAG.getConstant(32, MVT::i32));
1338
1339 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1340 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1341 VT.isInteger() ? GprIndex : FprIndex,
1342 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1343 MVT::i32));
1344
1345 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1346 VT.isInteger() ? VAListPtr : FprPtr,
1347 MachinePointerInfo(SV),
1348 MVT::i8, false, false, 0);
1349
1350 // determine if we should load from reg_save_area or overflow_area
1351 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1352
1353 // increase overflow_area by 4/8 if gpr/fpr > 8
1354 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1355 DAG.getConstant(VT.isInteger() ? 4 : 8,
1356 MVT::i32));
1357
1358 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1359 OverflowAreaPlusN);
1360
1361 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1362 OverflowAreaPtr,
1363 MachinePointerInfo(),
1364 MVT::i32, false, false, 0);
1365
1366 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(), false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001367}
1368
Dan Gohmand858e902010-04-17 15:26:15 +00001369SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op,
1370 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001371 SDValue Chain = Op.getOperand(0);
1372 SDValue Trmp = Op.getOperand(1); // trampoline
1373 SDValue FPtr = Op.getOperand(2); // nested function
1374 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001375 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001376
Owen Andersone50ed302009-08-10 22:56:29 +00001377 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001378 bool isPPC64 = (PtrVT == MVT::i64);
Bill Wendling77959322008-09-17 00:30:57 +00001379 const Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001380 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1381 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001382
Scott Michelfdc40a02009-02-17 22:15:04 +00001383 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001384 TargetLowering::ArgListEntry Entry;
1385
1386 Entry.Ty = IntPtrTy;
1387 Entry.Node = Trmp; Args.push_back(Entry);
1388
1389 // TrampSize == (isPPC64 ? 48 : 40);
1390 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001391 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001392 Args.push_back(Entry);
1393
1394 Entry.Node = FPtr; Args.push_back(Entry);
1395 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001396
Bill Wendling77959322008-09-17 00:30:57 +00001397 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1398 std::pair<SDValue, SDValue> CallResult =
Owen Anderson23b9b192009-08-12 00:36:31 +00001399 LowerCallTo(Chain, Op.getValueType().getTypeForEVT(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001400 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001401 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001402 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001403 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001404
1405 SDValue Ops[] =
1406 { CallResult.first, CallResult.second };
1407
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001408 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001409}
1410
Dan Gohman475871a2008-07-27 21:46:04 +00001411SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001412 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001413 MachineFunction &MF = DAG.getMachineFunction();
1414 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1415
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001416 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001417
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001418 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001419 // vastart just stores the address of the VarArgsFrameIndex slot into the
1420 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001421 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001422 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001423 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001424 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1425 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001426 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001427 }
1428
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001429 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001430 // We suppose the given va_list is already allocated.
1431 //
1432 // typedef struct {
1433 // char gpr; /* index into the array of 8 GPRs
1434 // * stored in the register save area
1435 // * gpr=0 corresponds to r3,
1436 // * gpr=1 to r4, etc.
1437 // */
1438 // char fpr; /* index into the array of 8 FPRs
1439 // * stored in the register save area
1440 // * fpr=0 corresponds to f1,
1441 // * fpr=1 to f2, etc.
1442 // */
1443 // char *overflow_arg_area;
1444 // /* location on stack that holds
1445 // * the next overflow argument
1446 // */
1447 // char *reg_save_area;
1448 // /* where r3:r10 and f1:f8 (if saved)
1449 // * are stored
1450 // */
1451 // } va_list[1];
1452
1453
Dan Gohman1e93df62010-04-17 14:41:14 +00001454 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1455 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001456
Nicolas Geoffray01119992007-04-03 13:59:52 +00001457
Owen Andersone50ed302009-08-10 22:56:29 +00001458 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001459
Dan Gohman1e93df62010-04-17 14:41:14 +00001460 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1461 PtrVT);
1462 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1463 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001464
Duncan Sands83ec4b62008-06-06 12:08:01 +00001465 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001466 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001467
Duncan Sands83ec4b62008-06-06 12:08:01 +00001468 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001469 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001470
1471 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001472 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001473
Dan Gohman69de1932008-02-06 22:27:42 +00001474 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001475
Nicolas Geoffray01119992007-04-03 13:59:52 +00001476 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001477 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001478 Op.getOperand(1),
1479 MachinePointerInfo(SV),
1480 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001481 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001482 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001483 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001484
Nicolas Geoffray01119992007-04-03 13:59:52 +00001485 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001486 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001487 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1488 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001489 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001490 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001491 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001492
Nicolas Geoffray01119992007-04-03 13:59:52 +00001493 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001494 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001495 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1496 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001497 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001498 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001499 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001500
1501 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001502 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1503 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001504 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001505
Chris Lattner1a635d62006-04-14 06:01:58 +00001506}
1507
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001508#include "PPCGenCallingConv.inc"
1509
Duncan Sands1e96bab2010-11-04 10:49:57 +00001510static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001511 CCValAssign::LocInfo &LocInfo,
1512 ISD::ArgFlagsTy &ArgFlags,
1513 CCState &State) {
1514 return true;
1515}
1516
Duncan Sands1e96bab2010-11-04 10:49:57 +00001517static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001518 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001519 CCValAssign::LocInfo &LocInfo,
1520 ISD::ArgFlagsTy &ArgFlags,
1521 CCState &State) {
1522 static const unsigned ArgRegs[] = {
1523 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1524 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1525 };
1526 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001527
Tilmann Schellerffd02002009-07-03 06:45:56 +00001528 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1529
1530 // Skip one register if the first unallocated register has an even register
1531 // number and there are still argument registers available which have not been
1532 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1533 // need to skip a register if RegNum is odd.
1534 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1535 State.AllocateReg(ArgRegs[RegNum]);
1536 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001537
Tilmann Schellerffd02002009-07-03 06:45:56 +00001538 // Always return false here, as this function only makes sure that the first
1539 // unallocated register has an odd register number and does not actually
1540 // allocate a register for the current argument.
1541 return false;
1542}
1543
Duncan Sands1e96bab2010-11-04 10:49:57 +00001544static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001545 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001546 CCValAssign::LocInfo &LocInfo,
1547 ISD::ArgFlagsTy &ArgFlags,
1548 CCState &State) {
1549 static const unsigned ArgRegs[] = {
1550 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1551 PPC::F8
1552 };
1553
1554 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001555
Tilmann Schellerffd02002009-07-03 06:45:56 +00001556 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1557
1558 // If there is only one Floating-point register left we need to put both f64
1559 // values of a split ppc_fp128 value on the stack.
1560 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1561 State.AllocateReg(ArgRegs[RegNum]);
1562 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001563
Tilmann Schellerffd02002009-07-03 06:45:56 +00001564 // Always return false here, as this function only makes sure that the two f64
1565 // values a ppc_fp128 value is split into are both passed in registers or both
1566 // passed on the stack and does not actually allocate a register for the
1567 // current argument.
1568 return false;
1569}
1570
Chris Lattner9f0bc652007-02-25 05:34:32 +00001571/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001572/// on Darwin.
1573static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001574 static const unsigned FPR[] = {
1575 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001576 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001577 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001578
Chris Lattner9f0bc652007-02-25 05:34:32 +00001579 return FPR;
1580}
1581
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001582/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1583/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001584static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001585 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001586 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001587 if (Flags.isByVal())
1588 ArgSize = Flags.getByValSize();
1589 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1590
1591 return ArgSize;
1592}
1593
Dan Gohman475871a2008-07-27 21:46:04 +00001594SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001595PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001596 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001597 const SmallVectorImpl<ISD::InputArg>
1598 &Ins,
1599 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001600 SmallVectorImpl<SDValue> &InVals)
1601 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001602 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001603 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1604 dl, DAG, InVals);
1605 } else {
1606 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1607 dl, DAG, InVals);
1608 }
1609}
1610
1611SDValue
1612PPCTargetLowering::LowerFormalArguments_SVR4(
1613 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001614 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001615 const SmallVectorImpl<ISD::InputArg>
1616 &Ins,
1617 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001618 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001619
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001620 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001621 // +-----------------------------------+
1622 // +--> | Back chain |
1623 // | +-----------------------------------+
1624 // | | Floating-point register save area |
1625 // | +-----------------------------------+
1626 // | | General register save area |
1627 // | +-----------------------------------+
1628 // | | CR save word |
1629 // | +-----------------------------------+
1630 // | | VRSAVE save word |
1631 // | +-----------------------------------+
1632 // | | Alignment padding |
1633 // | +-----------------------------------+
1634 // | | Vector register save area |
1635 // | +-----------------------------------+
1636 // | | Local variable space |
1637 // | +-----------------------------------+
1638 // | | Parameter list area |
1639 // | +-----------------------------------+
1640 // | | LR save word |
1641 // | +-----------------------------------+
1642 // SP--> +--- | Back chain |
1643 // +-----------------------------------+
1644 //
1645 // Specifications:
1646 // System V Application Binary Interface PowerPC Processor Supplement
1647 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001648
Tilmann Schellerffd02002009-07-03 06:45:56 +00001649 MachineFunction &MF = DAG.getMachineFunction();
1650 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001651 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001652
Owen Andersone50ed302009-08-10 22:56:29 +00001653 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001654 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001655 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001656 unsigned PtrByteSize = 4;
1657
1658 // Assign locations to all of the incoming arguments.
1659 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001660 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1661 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001662
1663 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001664 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001665
Dan Gohman98ca4f22009-08-05 01:29:28 +00001666 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001667
Tilmann Schellerffd02002009-07-03 06:45:56 +00001668 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1669 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001670
Tilmann Schellerffd02002009-07-03 06:45:56 +00001671 // Arguments stored in registers.
1672 if (VA.isRegLoc()) {
1673 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001674 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001675
Owen Anderson825b72b2009-08-11 20:47:22 +00001676 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001677 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001678 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001679 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001680 RC = PPC::GPRCRegisterClass;
1681 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001682 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001683 RC = PPC::F4RCRegisterClass;
1684 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001685 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001686 RC = PPC::F8RCRegisterClass;
1687 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001688 case MVT::v16i8:
1689 case MVT::v8i16:
1690 case MVT::v4i32:
1691 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001692 RC = PPC::VRRCRegisterClass;
1693 break;
1694 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001695
Tilmann Schellerffd02002009-07-03 06:45:56 +00001696 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001697 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001698 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001699
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001701 } else {
1702 // Argument stored in memory.
1703 assert(VA.isMemLoc());
1704
1705 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1706 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001707 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001708
1709 // Create load nodes to retrieve arguments from the stack.
1710 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001711 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1712 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001713 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001714 }
1715 }
1716
1717 // Assign locations to all of the incoming aggregate by value arguments.
1718 // Aggregates passed by value are stored in the local variable space of the
1719 // caller's stack frame, right above the parameter list area.
1720 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001721 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1722 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001723
1724 // Reserve stack space for the allocations in CCInfo.
1725 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1726
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001728
1729 // Area that is at least reserved in the caller of this function.
1730 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001731
Tilmann Schellerffd02002009-07-03 06:45:56 +00001732 // Set the size that is at least reserved in caller of this function. Tail
1733 // call optimized function's reserved stack space needs to be aligned so that
1734 // taking the difference between two stack areas will result in an aligned
1735 // stack.
1736 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1737
1738 MinReservedArea =
1739 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001740 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001741
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001742 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001743 getStackAlignment();
1744 unsigned AlignMask = TargetAlign-1;
1745 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001746
Tilmann Schellerffd02002009-07-03 06:45:56 +00001747 FI->setMinReservedArea(MinReservedArea);
1748
1749 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001750
Tilmann Schellerffd02002009-07-03 06:45:56 +00001751 // If the function takes variable number of arguments, make a frame index for
1752 // the start of the first vararg value... for expansion of llvm.va_start.
1753 if (isVarArg) {
1754 static const unsigned GPArgRegs[] = {
1755 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1756 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1757 };
1758 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1759
1760 static const unsigned FPArgRegs[] = {
1761 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1762 PPC::F8
1763 };
1764 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1765
Dan Gohman1e93df62010-04-17 14:41:14 +00001766 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1767 NumGPArgRegs));
1768 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1769 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001770
1771 // Make room for NumGPArgRegs and NumFPArgRegs.
1772 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001773 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001774
Dan Gohman1e93df62010-04-17 14:41:14 +00001775 FuncInfo->setVarArgsStackOffset(
1776 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001777 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001778
Dan Gohman1e93df62010-04-17 14:41:14 +00001779 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1780 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001781
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001782 // The fixed integer arguments of a variadic function are stored to the
1783 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1784 // the result of va_next.
1785 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1786 // Get an existing live-in vreg, or add a new one.
1787 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1788 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001789 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001790
Dan Gohman98ca4f22009-08-05 01:29:28 +00001791 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001792 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1793 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001794 MemOps.push_back(Store);
1795 // Increment the address by four for the next argument to store
1796 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1797 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1798 }
1799
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001800 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1801 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001802 // The double arguments are stored to the VarArgsFrameIndex
1803 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001804 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1805 // Get an existing live-in vreg, or add a new one.
1806 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1807 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001808 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001809
Owen Anderson825b72b2009-08-11 20:47:22 +00001810 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001811 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1812 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001813 MemOps.push_back(Store);
1814 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001815 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001816 PtrVT);
1817 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1818 }
1819 }
1820
1821 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001822 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001823 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001824
Dan Gohman98ca4f22009-08-05 01:29:28 +00001825 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001826}
1827
1828SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001829PPCTargetLowering::LowerFormalArguments_Darwin(
1830 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001831 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001832 const SmallVectorImpl<ISD::InputArg>
1833 &Ins,
1834 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001835 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001836 // TODO: add description of PPC stack frame format, or at least some docs.
1837 //
1838 MachineFunction &MF = DAG.getMachineFunction();
1839 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001840 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001841
Owen Andersone50ed302009-08-10 22:56:29 +00001842 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001843 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001844 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001845 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001846 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001847
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001848 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001849 // Area that is at least reserved in caller of this function.
1850 unsigned MinReservedArea = ArgOffset;
1851
Chris Lattnerc91a4752006-06-26 22:48:35 +00001852 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001853 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1854 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1855 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001856 static const unsigned GPR_64[] = { // 64-bit registers.
1857 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1858 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1859 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001860
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001861 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001862
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001863 static const unsigned VR[] = {
1864 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1865 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1866 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001867
Owen Anderson718cb662007-09-07 04:06:50 +00001868 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001869 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001870 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001871
1872 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001873
Chris Lattnerc91a4752006-06-26 22:48:35 +00001874 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001875
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001876 // In 32-bit non-varargs functions, the stack space for vectors is after the
1877 // stack space for non-vectors. We do not use this space unless we have
1878 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001879 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001880 // that out...for the pathological case, compute VecArgOffset as the
1881 // start of the vector parameter area. Computing VecArgOffset is the
1882 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001883 unsigned VecArgOffset = ArgOffset;
1884 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001885 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001886 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001887 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001888 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001889 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001890
Duncan Sands276dcbd2008-03-21 09:14:45 +00001891 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001892 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001893 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001894 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001895 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1896 VecArgOffset += ArgSize;
1897 continue;
1898 }
1899
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001901 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001902 case MVT::i32:
1903 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001904 VecArgOffset += isPPC64 ? 8 : 4;
1905 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001906 case MVT::i64: // PPC64
1907 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001908 VecArgOffset += 8;
1909 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001910 case MVT::v4f32:
1911 case MVT::v4i32:
1912 case MVT::v8i16:
1913 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001914 // Nothing to do, we're only looking at Nonvector args here.
1915 break;
1916 }
1917 }
1918 }
1919 // We've found where the vector parameter area in memory is. Skip the
1920 // first 12 parameters; these don't use that memory.
1921 VecArgOffset = ((VecArgOffset+15)/16)*16;
1922 VecArgOffset += 12*16;
1923
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001924 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001925 // entry to a function on PPC, the arguments start after the linkage area,
1926 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001927
Dan Gohman475871a2008-07-27 21:46:04 +00001928 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001929 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001930 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001931 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001932 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001933 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001934 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001935 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001936 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001937
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001938 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001939
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001940 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001941 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1942 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001943 if (isVarArg || isPPC64) {
1944 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001945 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001946 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001947 PtrByteSize);
1948 } else nAltivecParamsAtEnd++;
1949 } else
1950 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001951 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001952 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001953 PtrByteSize);
1954
Dale Johannesen8419dd62008-03-07 20:27:40 +00001955 // FIXME the codegen can be much improved in some cases.
1956 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001957 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001958 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001959 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001960 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001961 // Objects of size 1 and 2 are right justified, everything else is
1962 // left justified. This means the memory address is adjusted forwards.
1963 if (ObjSize==1 || ObjSize==2) {
1964 CurArgOffset = CurArgOffset + (4 - ObjSize);
1965 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001966 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00001967 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001968 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001969 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001970 if (ObjSize==1 || ObjSize==2) {
1971 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00001972 unsigned VReg;
1973 if (isPPC64)
1974 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
1975 else
1976 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001977 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001978 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001979 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001980 ObjSize==1 ? MVT::i8 : MVT::i16,
1981 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001982 MemOps.push_back(Store);
1983 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001984 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001985
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001986 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001987
Dale Johannesen7f96f392008-03-08 01:41:42 +00001988 continue;
1989 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001990 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1991 // Store whatever pieces of the object are in registers
1992 // to memory. ArgVal will be address of the beginning of
1993 // the object.
1994 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00001995 unsigned VReg;
1996 if (isPPC64)
1997 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
1998 else
1999 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002000 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002001 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002002 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002003 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2004 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002005 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002006 MemOps.push_back(Store);
2007 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002008 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002009 } else {
2010 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2011 break;
2012 }
2013 }
2014 continue;
2015 }
2016
Owen Anderson825b72b2009-08-11 20:47:22 +00002017 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002018 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002019 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002020 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002021 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002022 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002023 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002024 ++GPR_idx;
2025 } else {
2026 needsLoad = true;
2027 ArgSize = PtrByteSize;
2028 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002029 // All int arguments reserve stack space in the Darwin ABI.
2030 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002031 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002032 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002033 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002035 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002036 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002037 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002038
Owen Anderson825b72b2009-08-11 20:47:22 +00002039 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002040 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002041 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002042 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002043 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002044 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002045 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002046 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002047 DAG.getValueType(ObjectVT));
2048
Owen Anderson825b72b2009-08-11 20:47:22 +00002049 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002050 }
2051
Chris Lattnerc91a4752006-06-26 22:48:35 +00002052 ++GPR_idx;
2053 } else {
2054 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002055 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002056 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002057 // All int arguments reserve stack space in the Darwin ABI.
2058 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002059 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002060
Owen Anderson825b72b2009-08-11 20:47:22 +00002061 case MVT::f32:
2062 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002063 // Every 4 bytes of argument space consumes one of the GPRs available for
2064 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002065 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002066 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002067 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002068 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002069 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002070 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002071 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002072
Owen Anderson825b72b2009-08-11 20:47:22 +00002073 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002074 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002075 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002076 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002077
Dan Gohman98ca4f22009-08-05 01:29:28 +00002078 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002079 ++FPR_idx;
2080 } else {
2081 needsLoad = true;
2082 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002083
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002084 // All FP arguments reserve stack space in the Darwin ABI.
2085 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002086 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002087 case MVT::v4f32:
2088 case MVT::v4i32:
2089 case MVT::v8i16:
2090 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002091 // Note that vector arguments in registers don't reserve stack space,
2092 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002093 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002094 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002095 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002096 if (isVarArg) {
2097 while ((ArgOffset % 16) != 0) {
2098 ArgOffset += PtrByteSize;
2099 if (GPR_idx != Num_GPR_Regs)
2100 GPR_idx++;
2101 }
2102 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002103 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002104 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002105 ++VR_idx;
2106 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002107 if (!isVarArg && !isPPC64) {
2108 // Vectors go after all the nonvectors.
2109 CurArgOffset = VecArgOffset;
2110 VecArgOffset += 16;
2111 } else {
2112 // Vectors are aligned.
2113 ArgOffset = ((ArgOffset+15)/16)*16;
2114 CurArgOffset = ArgOffset;
2115 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002116 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002117 needsLoad = true;
2118 }
2119 break;
2120 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002121
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002122 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002123 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002124 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002125 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002126 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002127 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002128 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002129 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002130 false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002131 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002132
Dan Gohman98ca4f22009-08-05 01:29:28 +00002133 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002134 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002135
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002136 // Set the size that is at least reserved in caller of this function. Tail
2137 // call optimized function's reserved stack space needs to be aligned so that
2138 // taking the difference between two stack areas will result in an aligned
2139 // stack.
2140 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2141 // Add the Altivec parameters at the end, if needed.
2142 if (nAltivecParamsAtEnd) {
2143 MinReservedArea = ((MinReservedArea+15)/16)*16;
2144 MinReservedArea += 16*nAltivecParamsAtEnd;
2145 }
2146 MinReservedArea =
2147 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002148 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2149 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002150 getStackAlignment();
2151 unsigned AlignMask = TargetAlign-1;
2152 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2153 FI->setMinReservedArea(MinReservedArea);
2154
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002155 // If the function takes variable number of arguments, make a frame index for
2156 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002157 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002158 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002159
Dan Gohman1e93df62010-04-17 14:41:14 +00002160 FuncInfo->setVarArgsFrameIndex(
2161 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002162 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002163 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002164
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002165 // If this function is vararg, store any remaining integer argument regs
2166 // to their spots on the stack so that they may be loaded by deferencing the
2167 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002168 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002169 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002170
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002171 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002172 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002173 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002174 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002175
Dan Gohman98ca4f22009-08-05 01:29:28 +00002176 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002177 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2178 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002179 MemOps.push_back(Store);
2180 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002181 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002182 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002183 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002184 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002185
Dale Johannesen8419dd62008-03-07 20:27:40 +00002186 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002187 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002188 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002189
Dan Gohman98ca4f22009-08-05 01:29:28 +00002190 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002191}
2192
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002193/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002194/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002195static unsigned
2196CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2197 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002198 bool isVarArg,
2199 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002200 const SmallVectorImpl<ISD::OutputArg>
2201 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002202 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002203 unsigned &nAltivecParamsAtEnd) {
2204 // Count how many bytes are to be pushed on the stack, including the linkage
2205 // area, and parameter passing area. We start with 24/48 bytes, which is
2206 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002207 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002208 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002209 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2210
2211 // Add up all the space actually used.
2212 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2213 // they all go in registers, but we must reserve stack space for them for
2214 // possible use by the caller. In varargs or 64-bit calls, parameters are
2215 // assigned stack space in order, with padding so Altivec parameters are
2216 // 16-byte aligned.
2217 nAltivecParamsAtEnd = 0;
2218 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002219 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002220 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002221 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002222 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2223 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002224 if (!isVarArg && !isPPC64) {
2225 // Non-varargs Altivec parameters go after all the non-Altivec
2226 // parameters; handle those later so we know how much padding we need.
2227 nAltivecParamsAtEnd++;
2228 continue;
2229 }
2230 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2231 NumBytes = ((NumBytes+15)/16)*16;
2232 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002233 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002234 }
2235
2236 // Allow for Altivec parameters at the end, if needed.
2237 if (nAltivecParamsAtEnd) {
2238 NumBytes = ((NumBytes+15)/16)*16;
2239 NumBytes += 16*nAltivecParamsAtEnd;
2240 }
2241
2242 // The prolog code of the callee may store up to 8 GPR argument registers to
2243 // the stack, allowing va_start to index over them in memory if its varargs.
2244 // Because we cannot tell if this is needed on the caller side, we have to
2245 // conservatively assume that it is needed. As such, make sure we have at
2246 // least enough stack space for the caller to store the 8 GPRs.
2247 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002248 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002249
2250 // Tail call needs the stack to be aligned.
Dan Gohman1797ed52010-02-08 20:27:50 +00002251 if (CC==CallingConv::Fast && GuaranteedTailCallOpt) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002252 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002253 getStackAlignment();
2254 unsigned AlignMask = TargetAlign-1;
2255 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2256 }
2257
2258 return NumBytes;
2259}
2260
2261/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002262/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002263static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002264 unsigned ParamSize) {
2265
Dale Johannesenb60d5192009-11-24 01:09:07 +00002266 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002267
2268 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2269 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2270 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2271 // Remember only if the new adjustement is bigger.
2272 if (SPDiff < FI->getTailCallSPDelta())
2273 FI->setTailCallSPDelta(SPDiff);
2274
2275 return SPDiff;
2276}
2277
Dan Gohman98ca4f22009-08-05 01:29:28 +00002278/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2279/// for tail call optimization. Targets which want to do tail call
2280/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002281bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002282PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002283 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002284 bool isVarArg,
2285 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002286 SelectionDAG& DAG) const {
Dan Gohman1797ed52010-02-08 20:27:50 +00002287 if (!GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002288 return false;
2289
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002290 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002291 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002292 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002293
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002295 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002296 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2297 // Functions containing by val parameters are not supported.
2298 for (unsigned i = 0; i != Ins.size(); i++) {
2299 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2300 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002301 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002302
2303 // Non PIC/GOT tail calls are supported.
2304 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2305 return true;
2306
2307 // At the moment we can only do local tail calls (in same module, hidden
2308 // or protected) if we are generating PIC.
2309 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2310 return G->getGlobal()->hasHiddenVisibility()
2311 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002312 }
2313
2314 return false;
2315}
2316
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002317/// isCallCompatibleAddress - Return the immediate to use if the specified
2318/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002319static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002320 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2321 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002322
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002323 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002324 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2325 (Addr << 6 >> 6) != Addr)
2326 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002327
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002328 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002329 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002330}
2331
Dan Gohman844731a2008-05-13 00:00:25 +00002332namespace {
2333
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002334struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002335 SDValue Arg;
2336 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002337 int FrameIdx;
2338
2339 TailCallArgumentInfo() : FrameIdx(0) {}
2340};
2341
Dan Gohman844731a2008-05-13 00:00:25 +00002342}
2343
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002344/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2345static void
2346StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002347 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002348 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002349 SmallVector<SDValue, 8> &MemOpChains,
2350 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002351 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002352 SDValue Arg = TailCallArgs[i].Arg;
2353 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002354 int FI = TailCallArgs[i].FrameIdx;
2355 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002356 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002357 MachinePointerInfo::getFixedStack(FI),
2358 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002359 }
2360}
2361
2362/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2363/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002364static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002365 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002366 SDValue Chain,
2367 SDValue OldRetAddr,
2368 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002369 int SPDiff,
2370 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002371 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002372 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002373 if (SPDiff) {
2374 // Calculate the new stack slot for the return address.
2375 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002376 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002377 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002378 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002379 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002380 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002381 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002382 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002383 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002384 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002385
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002386 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2387 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002388 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002389 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002390 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002391 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002392 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002393 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2394 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002395 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002396 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002397 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002398 }
2399 return Chain;
2400}
2401
2402/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2403/// the position of the argument.
2404static void
2405CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002406 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002407 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2408 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002409 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002410 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002411 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002412 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002413 TailCallArgumentInfo Info;
2414 Info.Arg = Arg;
2415 Info.FrameIdxOp = FIN;
2416 Info.FrameIdx = FI;
2417 TailCallArguments.push_back(Info);
2418}
2419
2420/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2421/// stack slot. Returns the chain as result and the loaded frame pointers in
2422/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002423SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002424 int SPDiff,
2425 SDValue Chain,
2426 SDValue &LROpOut,
2427 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002428 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002429 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002430 if (SPDiff) {
2431 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002432 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002433 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002434 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002435 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002436 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002437
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002438 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2439 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002440 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002441 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002442 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002443 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002444 Chain = SDValue(FPOpOut.getNode(), 1);
2445 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002446 }
2447 return Chain;
2448}
2449
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002450/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002451/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002452/// specified by the specific parameter attribute. The copy will be passed as
2453/// a byval function parameter.
2454/// Sometimes what we are copying is the end of a larger object, the part that
2455/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002456static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002457CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002458 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002459 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002460 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002461 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002462 false, false, MachinePointerInfo(0),
2463 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002464}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002465
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002466/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2467/// tail calls.
2468static void
Dan Gohman475871a2008-07-27 21:46:04 +00002469LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2470 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002471 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002472 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002473 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002474 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002475 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002476 if (!isTailCall) {
2477 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002478 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002479 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002480 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002481 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002482 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002483 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002484 DAG.getConstant(ArgOffset, PtrVT));
2485 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002486 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2487 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002488 // Calculate and remember argument location.
2489 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2490 TailCallArguments);
2491}
2492
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002493static
2494void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2495 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2496 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2497 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2498 MachineFunction &MF = DAG.getMachineFunction();
2499
2500 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2501 // might overwrite each other in case of tail call optimization.
2502 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002503 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002504 InFlag = SDValue();
2505 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2506 MemOpChains2, dl);
2507 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002508 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002509 &MemOpChains2[0], MemOpChains2.size());
2510
2511 // Store the return address to the appropriate stack slot.
2512 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2513 isPPC64, isDarwinABI, dl);
2514
2515 // Emit callseq_end just before tailcall node.
2516 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2517 DAG.getIntPtrConstant(0, true), InFlag);
2518 InFlag = Chain.getValue(1);
2519}
2520
2521static
2522unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2523 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2524 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002525 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002526 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002527
Chris Lattnerb9082582010-11-14 23:42:06 +00002528 bool isPPC64 = PPCSubTarget.isPPC64();
2529 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2530
Owen Andersone50ed302009-08-10 22:56:29 +00002531 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002532 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002533 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002534
2535 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2536
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002537 bool needIndirectCall = true;
2538 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002539 // If this is an absolute destination address, use the munged value.
2540 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002541 needIndirectCall = false;
2542 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002543
Chris Lattnerb9082582010-11-14 23:42:06 +00002544 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2545 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2546 // Use indirect calls for ALL functions calls in JIT mode, since the
2547 // far-call stubs may be outside relocation limits for a BL instruction.
2548 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2549 unsigned OpFlags = 0;
2550 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002551 (!PPCSubTarget.getTargetTriple().isMacOSX() ||
2552 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002553 (G->getGlobal()->isDeclaration() ||
2554 G->getGlobal()->isWeakForLinker())) {
2555 // PC-relative references to external symbols should go through $stub,
2556 // unless we're building with the leopard linker or later, which
2557 // automatically synthesizes these stubs.
2558 OpFlags = PPCII::MO_DARWIN_STUB;
2559 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002560
Chris Lattnerb9082582010-11-14 23:42:06 +00002561 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2562 // every direct call is) turn it into a TargetGlobalAddress /
2563 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002564 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002565 Callee.getValueType(),
2566 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002567 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002568 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002569 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002570
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002571 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002572 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002573
Chris Lattnerb9082582010-11-14 23:42:06 +00002574 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002575 (!PPCSubTarget.getTargetTriple().isMacOSX() ||
2576 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002577 // PC-relative references to external symbols should go through $stub,
2578 // unless we're building with the leopard linker or later, which
2579 // automatically synthesizes these stubs.
2580 OpFlags = PPCII::MO_DARWIN_STUB;
2581 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002582
Chris Lattnerb9082582010-11-14 23:42:06 +00002583 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2584 OpFlags);
2585 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002586 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002587
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002588 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002589 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2590 // to do the call, we can't use PPCISD::CALL.
2591 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002592
2593 if (isSVR4ABI && isPPC64) {
2594 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2595 // entry point, but to the function descriptor (the function entry point
2596 // address is part of the function descriptor though).
2597 // The function descriptor is a three doubleword structure with the
2598 // following fields: function entry point, TOC base address and
2599 // environment pointer.
2600 // Thus for a call through a function pointer, the following actions need
2601 // to be performed:
2602 // 1. Save the TOC of the caller in the TOC save area of its stack
2603 // frame (this is done in LowerCall_Darwin()).
2604 // 2. Load the address of the function entry point from the function
2605 // descriptor.
2606 // 3. Load the TOC of the callee from the function descriptor into r2.
2607 // 4. Load the environment pointer from the function descriptor into
2608 // r11.
2609 // 5. Branch to the function entry point address.
2610 // 6. On return of the callee, the TOC of the caller needs to be
2611 // restored (this is done in FinishCall()).
2612 //
2613 // All those operations are flagged together to ensure that no other
2614 // operations can be scheduled in between. E.g. without flagging the
2615 // operations together, a TOC access in the caller could be scheduled
2616 // between the load of the callee TOC and the branch to the callee, which
2617 // results in the TOC access going through the TOC of the callee instead
2618 // of going through the TOC of the caller, which leads to incorrect code.
2619
2620 // Load the address of the function entry point from the function
2621 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002622 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002623 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2624 InFlag.getNode() ? 3 : 2);
2625 Chain = LoadFuncPtr.getValue(1);
2626 InFlag = LoadFuncPtr.getValue(2);
2627
2628 // Load environment pointer into r11.
2629 // Offset of the environment pointer within the function descriptor.
2630 SDValue PtrOff = DAG.getIntPtrConstant(16);
2631
2632 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2633 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2634 InFlag);
2635 Chain = LoadEnvPtr.getValue(1);
2636 InFlag = LoadEnvPtr.getValue(2);
2637
2638 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2639 InFlag);
2640 Chain = EnvVal.getValue(0);
2641 InFlag = EnvVal.getValue(1);
2642
2643 // Load TOC of the callee into r2. We are using a target-specific load
2644 // with r2 hard coded, because the result of a target-independent load
2645 // would never go directly into r2, since r2 is a reserved register (which
2646 // prevents the register allocator from allocating it), resulting in an
2647 // additional register being allocated and an unnecessary move instruction
2648 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002649 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002650 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2651 Callee, InFlag);
2652 Chain = LoadTOCPtr.getValue(0);
2653 InFlag = LoadTOCPtr.getValue(1);
2654
2655 MTCTROps[0] = Chain;
2656 MTCTROps[1] = LoadFuncPtr;
2657 MTCTROps[2] = InFlag;
2658 }
2659
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002660 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2661 2 + (InFlag.getNode() != 0));
2662 InFlag = Chain.getValue(1);
2663
2664 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002665 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002666 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002667 Ops.push_back(Chain);
2668 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2669 Callee.setNode(0);
2670 // Add CTR register as callee so a bctr can be emitted later.
2671 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002672 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002673 }
2674
2675 // If this is a direct call, pass the chain and the callee.
2676 if (Callee.getNode()) {
2677 Ops.push_back(Chain);
2678 Ops.push_back(Callee);
2679 }
2680 // If this is a tail call add stack pointer delta.
2681 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002682 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002683
2684 // Add argument registers to the end of the list so that they are known live
2685 // into the call.
2686 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2687 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2688 RegsToPass[i].second.getValueType()));
2689
2690 return CallOpc;
2691}
2692
Dan Gohman98ca4f22009-08-05 01:29:28 +00002693SDValue
2694PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002695 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002696 const SmallVectorImpl<ISD::InputArg> &Ins,
2697 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002698 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002699
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002700 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002701 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2702 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002703 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002704
2705 // Copy all of the result registers out of their specified physreg.
2706 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2707 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002708 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002709 assert(VA.isRegLoc() && "Can only return in registers!");
2710 Chain = DAG.getCopyFromReg(Chain, dl,
2711 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002712 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002713 InFlag = Chain.getValue(2);
2714 }
2715
Dan Gohman98ca4f22009-08-05 01:29:28 +00002716 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002717}
2718
Dan Gohman98ca4f22009-08-05 01:29:28 +00002719SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002720PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2721 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002722 SelectionDAG &DAG,
2723 SmallVector<std::pair<unsigned, SDValue>, 8>
2724 &RegsToPass,
2725 SDValue InFlag, SDValue Chain,
2726 SDValue &Callee,
2727 int SPDiff, unsigned NumBytes,
2728 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002729 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002730 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002731 SmallVector<SDValue, 8> Ops;
2732 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2733 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002734 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002735
2736 // When performing tail call optimization the callee pops its arguments off
2737 // the stack. Account for this here so these bytes can be pushed back on in
2738 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2739 int BytesCalleePops =
Dan Gohman1797ed52010-02-08 20:27:50 +00002740 (CallConv==CallingConv::Fast && GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002741
2742 if (InFlag.getNode())
2743 Ops.push_back(InFlag);
2744
2745 // Emit tail call.
2746 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002747 // If this is the first return lowered for this function, add the regs
2748 // to the liveout set for the function.
2749 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2750 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002751 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2752 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002753 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2754 for (unsigned i = 0; i != RVLocs.size(); ++i)
2755 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2756 }
2757
2758 assert(((Callee.getOpcode() == ISD::Register &&
2759 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2760 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2761 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2762 isa<ConstantSDNode>(Callee)) &&
2763 "Expecting an global address, external symbol, absolute value or register");
2764
Owen Anderson825b72b2009-08-11 20:47:22 +00002765 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002766 }
2767
2768 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2769 InFlag = Chain.getValue(1);
2770
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002771 // Add a NOP immediately after the branch instruction when using the 64-bit
2772 // SVR4 ABI. At link time, if caller and callee are in a different module and
2773 // thus have a different TOC, the call will be replaced with a call to a stub
2774 // function which saves the current TOC, loads the TOC of the callee and
2775 // branches to the callee. The NOP will be replaced with a load instruction
2776 // which restores the TOC of the caller from the TOC save slot of the current
2777 // stack frame. If caller and callee belong to the same module (and have the
2778 // same TOC), the NOP will remain unchanged.
2779 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002780 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002781 if (CallOpc == PPCISD::BCTRL_SVR4) {
2782 // This is a call through a function pointer.
2783 // Restore the caller TOC from the save area into R2.
2784 // See PrepareCall() for more information about calls through function
2785 // pointers in the 64-bit SVR4 ABI.
2786 // We are using a target-specific load with r2 hard coded, because the
2787 // result of a target-independent load would never go directly into r2,
2788 // since r2 is a reserved register (which prevents the register allocator
2789 // from allocating it), resulting in an additional register being
2790 // allocated and an unnecessary move instruction being generated.
2791 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2792 InFlag = Chain.getValue(1);
2793 } else {
2794 // Otherwise insert NOP.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002795 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Glue, InFlag);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002796 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002797 }
2798
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002799 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2800 DAG.getIntPtrConstant(BytesCalleePops, true),
2801 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002802 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002803 InFlag = Chain.getValue(1);
2804
Dan Gohman98ca4f22009-08-05 01:29:28 +00002805 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2806 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002807}
2808
Dan Gohman98ca4f22009-08-05 01:29:28 +00002809SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002810PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002811 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002812 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002813 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002814 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002815 const SmallVectorImpl<ISD::InputArg> &Ins,
2816 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002817 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002818 if (isTailCall)
2819 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2820 Ins, DAG);
2821
Chris Lattnerb9082582010-11-14 23:42:06 +00002822 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002823 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002824 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002825 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002826
2827 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2828 isTailCall, Outs, OutVals, Ins,
2829 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002830}
2831
2832SDValue
2833PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002834 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002835 bool isTailCall,
2836 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002837 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002838 const SmallVectorImpl<ISD::InputArg> &Ins,
2839 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002840 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002841 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002842 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002843
Dan Gohman98ca4f22009-08-05 01:29:28 +00002844 assert((CallConv == CallingConv::C ||
2845 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002846
Tilmann Schellerffd02002009-07-03 06:45:56 +00002847 unsigned PtrByteSize = 4;
2848
2849 MachineFunction &MF = DAG.getMachineFunction();
2850
2851 // Mark this function as potentially containing a function that contains a
2852 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2853 // and restoring the callers stack pointer in this functions epilog. This is
2854 // done because by tail calling the called function might overwrite the value
2855 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002856 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002857 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002858
Tilmann Schellerffd02002009-07-03 06:45:56 +00002859 // Count how many bytes are to be pushed on the stack, including the linkage
2860 // area, parameter list area and the part of the local variable space which
2861 // contains copies of aggregates which are passed by value.
2862
2863 // Assign locations to all of the outgoing arguments.
2864 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002865 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2866 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002867
2868 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002869 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002870
2871 if (isVarArg) {
2872 // Handle fixed and variable vector arguments differently.
2873 // Fixed vector arguments go into registers as long as registers are
2874 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002875 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002876
Tilmann Schellerffd02002009-07-03 06:45:56 +00002877 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002878 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002879 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002880 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002881
Dan Gohman98ca4f22009-08-05 01:29:28 +00002882 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002883 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2884 CCInfo);
2885 } else {
2886 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2887 ArgFlags, CCInfo);
2888 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002889
Tilmann Schellerffd02002009-07-03 06:45:56 +00002890 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002891#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002892 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002893 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002894#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002895 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002896 }
2897 }
2898 } else {
2899 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002900 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002901 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002902
Tilmann Schellerffd02002009-07-03 06:45:56 +00002903 // Assign locations to all of the outgoing aggregate by value arguments.
2904 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002905 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2906 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002907
2908 // Reserve stack space for the allocations in CCInfo.
2909 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2910
Dan Gohman98ca4f22009-08-05 01:29:28 +00002911 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002912
2913 // Size of the linkage area, parameter list area and the part of the local
2914 // space variable where copies of aggregates which are passed by value are
2915 // stored.
2916 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002917
Tilmann Schellerffd02002009-07-03 06:45:56 +00002918 // Calculate by how many bytes the stack has to be adjusted in case of tail
2919 // call optimization.
2920 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2921
2922 // Adjust the stack pointer for the new arguments...
2923 // These operations are automatically eliminated by the prolog/epilog pass
2924 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2925 SDValue CallSeqStart = Chain;
2926
2927 // Load the return address and frame pointer so it can be moved somewhere else
2928 // later.
2929 SDValue LROp, FPOp;
2930 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2931 dl);
2932
2933 // Set up a copy of the stack pointer for use loading and storing any
2934 // arguments that may not fit in the registers available for argument
2935 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002936 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002937
Tilmann Schellerffd02002009-07-03 06:45:56 +00002938 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2939 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2940 SmallVector<SDValue, 8> MemOpChains;
2941
2942 // Walk the register/memloc assignments, inserting copies/loads.
2943 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2944 i != e;
2945 ++i) {
2946 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002947 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002948 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002949
Tilmann Schellerffd02002009-07-03 06:45:56 +00002950 if (Flags.isByVal()) {
2951 // Argument is an aggregate which is passed by value, thus we need to
2952 // create a copy of it in the local variable space of the current stack
2953 // frame (which is the stack frame of the caller) and pass the address of
2954 // this copy to the callee.
2955 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2956 CCValAssign &ByValVA = ByValArgLocs[j++];
2957 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002958
Tilmann Schellerffd02002009-07-03 06:45:56 +00002959 // Memory reserved in the local variable space of the callers stack frame.
2960 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002961
Tilmann Schellerffd02002009-07-03 06:45:56 +00002962 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2963 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002964
Tilmann Schellerffd02002009-07-03 06:45:56 +00002965 // Create a copy of the argument in the local area of the current
2966 // stack frame.
2967 SDValue MemcpyCall =
2968 CreateCopyOfByValArgument(Arg, PtrOff,
2969 CallSeqStart.getNode()->getOperand(0),
2970 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002971
Tilmann Schellerffd02002009-07-03 06:45:56 +00002972 // This must go outside the CALLSEQ_START..END.
2973 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2974 CallSeqStart.getNode()->getOperand(1));
2975 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2976 NewCallSeqStart.getNode());
2977 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002978
Tilmann Schellerffd02002009-07-03 06:45:56 +00002979 // Pass the address of the aggregate copy on the stack either in a
2980 // physical register or in the parameter list area of the current stack
2981 // frame to the callee.
2982 Arg = PtrOff;
2983 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002984
Tilmann Schellerffd02002009-07-03 06:45:56 +00002985 if (VA.isRegLoc()) {
2986 // Put argument in a physical register.
2987 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2988 } else {
2989 // Put argument in the parameter list area of the current stack frame.
2990 assert(VA.isMemLoc());
2991 unsigned LocMemOffset = VA.getLocMemOffset();
2992
2993 if (!isTailCall) {
2994 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2995 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2996
2997 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002998 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002999 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003000 } else {
3001 // Calculate and remember argument location.
3002 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3003 TailCallArguments);
3004 }
3005 }
3006 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003007
Tilmann Schellerffd02002009-07-03 06:45:56 +00003008 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003009 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003010 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003011
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003012 // Set CR6 to true if this is a vararg call.
3013 if (isVarArg) {
3014 SDValue SetCR(DAG.getMachineNode(PPC::CRSET, dl, MVT::i32), 0);
3015 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3016 }
3017
Tilmann Schellerffd02002009-07-03 06:45:56 +00003018 // Build a sequence of copy-to-reg nodes chained together with token chain
3019 // and flag operands which copy the outgoing args into the appropriate regs.
3020 SDValue InFlag;
3021 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3022 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3023 RegsToPass[i].second, InFlag);
3024 InFlag = Chain.getValue(1);
3025 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003026
Chris Lattnerb9082582010-11-14 23:42:06 +00003027 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003028 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3029 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003030
Dan Gohman98ca4f22009-08-05 01:29:28 +00003031 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3032 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3033 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003034}
3035
Dan Gohman98ca4f22009-08-05 01:29:28 +00003036SDValue
3037PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003038 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003039 bool isTailCall,
3040 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003041 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003042 const SmallVectorImpl<ISD::InputArg> &Ins,
3043 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003044 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003045
3046 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003047
Owen Andersone50ed302009-08-10 22:56:29 +00003048 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003049 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003050 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003051
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003052 MachineFunction &MF = DAG.getMachineFunction();
3053
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003054 // Mark this function as potentially containing a function that contains a
3055 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3056 // and restoring the callers stack pointer in this functions epilog. This is
3057 // done because by tail calling the called function might overwrite the value
3058 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00003059 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003060 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3061
3062 unsigned nAltivecParamsAtEnd = 0;
3063
Chris Lattnerabde4602006-05-16 22:56:08 +00003064 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003065 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003066 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003067 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003068 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003069 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003070 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003071
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003072 // Calculate by how many bytes the stack has to be adjusted in case of tail
3073 // call optimization.
3074 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003075
Dan Gohman98ca4f22009-08-05 01:29:28 +00003076 // To protect arguments on the stack from being clobbered in a tail call,
3077 // force all the loads to happen before doing any other lowering.
3078 if (isTailCall)
3079 Chain = DAG.getStackArgumentTokenFactor(Chain);
3080
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003081 // Adjust the stack pointer for the new arguments...
3082 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003083 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003084 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003085
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003086 // Load the return address and frame pointer so it can be move somewhere else
3087 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003088 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003089 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3090 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003091
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003092 // Set up a copy of the stack pointer for use loading and storing any
3093 // arguments that may not fit in the registers available for argument
3094 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003095 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003096 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003097 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003098 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003099 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003100
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003101 // Figure out which arguments are going to go in registers, and which in
3102 // memory. Also, if this is a vararg function, floating point operations
3103 // must be stored to our stack, and loaded into integer regs as well, if
3104 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003105 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003106 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003107
Chris Lattnerc91a4752006-06-26 22:48:35 +00003108 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003109 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3110 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3111 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00003112 static const unsigned GPR_64[] = { // 64-bit registers.
3113 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3114 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3115 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003116 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003117
Chris Lattner9a2a4972006-05-17 06:01:33 +00003118 static const unsigned VR[] = {
3119 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3120 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3121 };
Owen Anderson718cb662007-09-07 04:06:50 +00003122 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003123 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003124 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003125
Chris Lattnerc91a4752006-06-26 22:48:35 +00003126 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
3127
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003128 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003129 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3130
Dan Gohman475871a2008-07-27 21:46:04 +00003131 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003132 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003133 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003134 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003135
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003136 // PtrOff will be used to store the current argument to the stack if a
3137 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003138 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003139
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003140 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003141
Dale Johannesen39355f92009-02-04 02:34:38 +00003142 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003143
3144 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003145 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003146 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3147 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003148 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003149 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003150
Dale Johannesen8419dd62008-03-07 20:27:40 +00003151 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003152 if (Flags.isByVal()) {
3153 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003154 if (Size==1 || Size==2) {
3155 // Very small objects are passed right-justified.
3156 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003157 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003158 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003159 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003160 MachinePointerInfo(), VT,
3161 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003162 MemOpChains.push_back(Load.getValue(1));
3163 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003164
3165 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003166 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003167 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003168 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003169 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003170 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003171 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003172 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003173 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003174 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003175 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3176 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003177 Chain = CallSeqStart = NewCallSeqStart;
3178 ArgOffset += PtrByteSize;
3179 }
3180 continue;
3181 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003182 // Copy entire object into memory. There are cases where gcc-generated
3183 // code assumes it is there, even if it could be put entirely into
3184 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003185 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003186 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003187 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003188 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003189 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003190 CallSeqStart.getNode()->getOperand(1));
3191 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003192 Chain = CallSeqStart = NewCallSeqStart;
3193 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003194 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003195 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003196 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003197 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003198 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3199 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003200 false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003201 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003202 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003203 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003204 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003205 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003206 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003207 }
3208 }
3209 continue;
3210 }
3211
Owen Anderson825b72b2009-08-11 20:47:22 +00003212 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003213 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003214 case MVT::i32:
3215 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003216 if (GPR_idx != NumGPRs) {
3217 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003218 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003219 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3220 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003221 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003222 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003223 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003224 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003225 case MVT::f32:
3226 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003227 if (FPR_idx != NumFPRs) {
3228 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3229
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003230 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003231 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3232 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003233 MemOpChains.push_back(Store);
3234
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003235 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003236 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003237 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3238 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003239 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003240 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003241 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003242 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003243 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003244 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003245 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3246 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003247 false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003248 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003249 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003250 }
3251 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003252 // If we have any FPRs remaining, we may also have GPRs remaining.
3253 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3254 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003255 if (GPR_idx != NumGPRs)
3256 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003257 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003258 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3259 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003260 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003261 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003262 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3263 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003264 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003265 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003266 if (isPPC64)
3267 ArgOffset += 8;
3268 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003269 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003270 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003271 case MVT::v4f32:
3272 case MVT::v4i32:
3273 case MVT::v8i16:
3274 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003275 if (isVarArg) {
3276 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003277 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003278 // V registers; in fact gcc does this only for arguments that are
3279 // prototyped, not for those that match the ... We do it for all
3280 // arguments, seems to work.
3281 while (ArgOffset % 16 !=0) {
3282 ArgOffset += PtrByteSize;
3283 if (GPR_idx != NumGPRs)
3284 GPR_idx++;
3285 }
3286 // We could elide this store in the case where the object fits
3287 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003288 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003289 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003290 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3291 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003292 MemOpChains.push_back(Store);
3293 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003294 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003295 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003296 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003297 MemOpChains.push_back(Load.getValue(1));
3298 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3299 }
3300 ArgOffset += 16;
3301 for (unsigned i=0; i<16; i+=PtrByteSize) {
3302 if (GPR_idx == NumGPRs)
3303 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003304 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003305 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003306 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003307 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003308 MemOpChains.push_back(Load.getValue(1));
3309 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3310 }
3311 break;
3312 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003313
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003314 // Non-varargs Altivec params generally go in registers, but have
3315 // stack space allocated at the end.
3316 if (VR_idx != NumVRs) {
3317 // Doesn't have GPR space allocated.
3318 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3319 } else if (nAltivecParamsAtEnd==0) {
3320 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003321 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3322 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003323 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003324 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003325 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003326 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003327 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003328 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003329 // If all Altivec parameters fit in registers, as they usually do,
3330 // they get stack space following the non-Altivec parameters. We
3331 // don't track this here because nobody below needs it.
3332 // If there are more Altivec parameters than fit in registers emit
3333 // the stores here.
3334 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3335 unsigned j = 0;
3336 // Offset is aligned; skip 1st 12 params which go in V registers.
3337 ArgOffset = ((ArgOffset+15)/16)*16;
3338 ArgOffset += 12*16;
3339 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003340 SDValue Arg = OutVals[i];
3341 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003342 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3343 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003344 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003345 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003346 // We are emitting Altivec params in order.
3347 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3348 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003349 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003350 ArgOffset += 16;
3351 }
3352 }
3353 }
3354 }
3355
Chris Lattner9a2a4972006-05-17 06:01:33 +00003356 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003357 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003358 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003359
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003360 // Check if this is an indirect call (MTCTR/BCTRL).
3361 // See PrepareCall() for more information about calls through function
3362 // pointers in the 64-bit SVR4 ABI.
3363 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3364 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3365 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3366 !isBLACompatibleAddress(Callee, DAG)) {
3367 // Load r2 into a virtual register and store it to the TOC save area.
3368 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3369 // TOC save area offset.
3370 SDValue PtrOff = DAG.getIntPtrConstant(40);
3371 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003372 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003373 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003374 }
3375
Dale Johannesenf7b73042010-03-09 20:15:42 +00003376 // On Darwin, R12 must contain the address of an indirect callee. This does
3377 // not mean the MTCTR instruction must use R12; it's easier to model this as
3378 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003379 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003380 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3381 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3382 !isBLACompatibleAddress(Callee, DAG))
3383 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3384 PPC::R12), Callee));
3385
Chris Lattner9a2a4972006-05-17 06:01:33 +00003386 // Build a sequence of copy-to-reg nodes chained together with token chain
3387 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003388 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003389 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003390 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003391 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003392 InFlag = Chain.getValue(1);
3393 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003394
Chris Lattnerb9082582010-11-14 23:42:06 +00003395 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003396 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3397 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003398
Dan Gohman98ca4f22009-08-05 01:29:28 +00003399 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3400 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3401 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003402}
3403
Dan Gohman98ca4f22009-08-05 01:29:28 +00003404SDValue
3405PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003406 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003407 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003408 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003409 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003410
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003411 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003412 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
3413 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003414 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003415
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003416 // If this is the first return lowered for this function, add the regs to the
3417 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003418 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003419 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003420 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003421 }
3422
Dan Gohman475871a2008-07-27 21:46:04 +00003423 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003424
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003425 // Copy the result values into the output registers.
3426 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3427 CCValAssign &VA = RVLocs[i];
3428 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003429 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003430 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003431 Flag = Chain.getValue(1);
3432 }
3433
Gabor Greifba36cb52008-08-28 21:40:38 +00003434 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003435 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003436 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003437 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003438}
3439
Dan Gohman475871a2008-07-27 21:46:04 +00003440SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003441 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003442 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003443 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003444
Jim Laskeyefc7e522006-12-04 22:04:42 +00003445 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003446 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003447
3448 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003449 bool isPPC64 = Subtarget.isPPC64();
3450 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003451 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003452
3453 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003454 SDValue Chain = Op.getOperand(0);
3455 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003456
Jim Laskeyefc7e522006-12-04 22:04:42 +00003457 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003458 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3459 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003460 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003461
Jim Laskeyefc7e522006-12-04 22:04:42 +00003462 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003463 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003464
Jim Laskeyefc7e522006-12-04 22:04:42 +00003465 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003466 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003467 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003468}
3469
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003470
3471
Dan Gohman475871a2008-07-27 21:46:04 +00003472SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003473PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003474 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003475 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003476 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003477 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003478
3479 // Get current frame pointer save index. The users of this index will be
3480 // primarily DYNALLOC instructions.
3481 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3482 int RASI = FI->getReturnAddrSaveIndex();
3483
3484 // If the frame pointer save index hasn't been defined yet.
3485 if (!RASI) {
3486 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003487 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003488 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003489 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003490 // Save the result.
3491 FI->setReturnAddrSaveIndex(RASI);
3492 }
3493 return DAG.getFrameIndex(RASI, PtrVT);
3494}
3495
Dan Gohman475871a2008-07-27 21:46:04 +00003496SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003497PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3498 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003499 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003500 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003501 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003502
3503 // Get current frame pointer save index. The users of this index will be
3504 // primarily DYNALLOC instructions.
3505 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3506 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003507
Jim Laskey2f616bf2006-11-16 22:43:37 +00003508 // If the frame pointer save index hasn't been defined yet.
3509 if (!FPSI) {
3510 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003511 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003512 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003513
Jim Laskey2f616bf2006-11-16 22:43:37 +00003514 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003515 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003516 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003517 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003518 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003519 return DAG.getFrameIndex(FPSI, PtrVT);
3520}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003521
Dan Gohman475871a2008-07-27 21:46:04 +00003522SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003523 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003524 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003525 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003526 SDValue Chain = Op.getOperand(0);
3527 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003528 DebugLoc dl = Op.getDebugLoc();
3529
Jim Laskey2f616bf2006-11-16 22:43:37 +00003530 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003531 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003532 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003533 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003534 DAG.getConstant(0, PtrVT), Size);
3535 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003536 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003537 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003538 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003539 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003540 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003541}
3542
Chris Lattner1a635d62006-04-14 06:01:58 +00003543/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3544/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003545SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003546 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003547 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3548 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003549 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003550
Chris Lattner1a635d62006-04-14 06:01:58 +00003551 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003552
Chris Lattner1a635d62006-04-14 06:01:58 +00003553 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003554 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003555
Owen Andersone50ed302009-08-10 22:56:29 +00003556 EVT ResVT = Op.getValueType();
3557 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003558 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3559 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003560 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003561
Chris Lattner1a635d62006-04-14 06:01:58 +00003562 // If the RHS of the comparison is a 0.0, we don't need to do the
3563 // subtraction at all.
3564 if (isFloatingPointZero(RHS))
3565 switch (CC) {
3566 default: break; // SETUO etc aren't handled by fsel.
3567 case ISD::SETULT:
3568 case ISD::SETLT:
3569 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003570 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003571 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003572 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3573 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003574 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003575 case ISD::SETUGT:
3576 case ISD::SETGT:
3577 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003578 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003579 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003580 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3581 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003582 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003583 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003584 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003585
Dan Gohman475871a2008-07-27 21:46:04 +00003586 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003587 switch (CC) {
3588 default: break; // SETUO etc aren't handled by fsel.
3589 case ISD::SETULT:
3590 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003591 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003592 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3593 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003594 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003595 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003596 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003597 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3599 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003600 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003601 case ISD::SETUGT:
3602 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003603 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3605 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003606 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003607 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003608 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003609 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3611 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003612 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003613 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003614 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003615}
3616
Chris Lattner1f873002007-11-28 18:44:47 +00003617// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003618SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003619 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003620 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003621 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003622 if (Src.getValueType() == MVT::f32)
3623 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003624
Dan Gohman475871a2008-07-27 21:46:04 +00003625 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003626 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003627 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003628 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003629 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003630 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003631 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003632 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003633 case MVT::i64:
3634 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003635 break;
3636 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003637
Chris Lattner1a635d62006-04-14 06:01:58 +00003638 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003639 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003640
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003641 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003642 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3643 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003644
3645 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3646 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003648 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003649 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003650 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003651 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003652}
3653
Dan Gohmand858e902010-04-17 15:26:15 +00003654SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3655 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003656 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003657 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003658 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003659 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003660
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003662 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003663 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3664 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003665 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003667 return FP;
3668 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003669
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003671 "Unhandled SINT_TO_FP type in custom expander!");
3672 // Since we only generate this in 64-bit mode, we can take advantage of
3673 // 64-bit registers. In particular, sign extend the input value into the
3674 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3675 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003676 MachineFunction &MF = DAG.getMachineFunction();
3677 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003678 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003679 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003680 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003681
Owen Anderson825b72b2009-08-11 20:47:22 +00003682 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003683 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003684
Chris Lattner1a635d62006-04-14 06:01:58 +00003685 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003686 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003687 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003688 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003689 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3690 SDValue Store =
3691 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3692 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003693 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003694 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
3695 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003696
Chris Lattner1a635d62006-04-14 06:01:58 +00003697 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003698 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3699 if (Op.getValueType() == MVT::f32)
3700 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003701 return FP;
3702}
3703
Dan Gohmand858e902010-04-17 15:26:15 +00003704SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3705 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003706 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003707 /*
3708 The rounding mode is in bits 30:31 of FPSR, and has the following
3709 settings:
3710 00 Round to nearest
3711 01 Round to 0
3712 10 Round to +inf
3713 11 Round to -inf
3714
3715 FLT_ROUNDS, on the other hand, expects the following:
3716 -1 Undefined
3717 0 Round to 0
3718 1 Round to nearest
3719 2 Round to +inf
3720 3 Round to -inf
3721
3722 To perform the conversion, we do:
3723 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3724 */
3725
3726 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003727 EVT VT = Op.getValueType();
3728 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3729 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003730 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003731
3732 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003733 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003734 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003735 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003736
3737 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003738 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003739 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003740 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003741 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003742
3743 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003744 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003745 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003746 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003747 false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003748
3749 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003750 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 DAG.getNode(ISD::AND, dl, MVT::i32,
3752 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003753 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 DAG.getNode(ISD::SRL, dl, MVT::i32,
3755 DAG.getNode(ISD::AND, dl, MVT::i32,
3756 DAG.getNode(ISD::XOR, dl, MVT::i32,
3757 CWD, DAG.getConstant(3, MVT::i32)),
3758 DAG.getConstant(3, MVT::i32)),
3759 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003760
Dan Gohman475871a2008-07-27 21:46:04 +00003761 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003762 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003763
Duncan Sands83ec4b62008-06-06 12:08:01 +00003764 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003765 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003766}
3767
Dan Gohmand858e902010-04-17 15:26:15 +00003768SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003769 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003770 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003771 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003772 assert(Op.getNumOperands() == 3 &&
3773 VT == Op.getOperand(1).getValueType() &&
3774 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003775
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003776 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003777 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003778 SDValue Lo = Op.getOperand(0);
3779 SDValue Hi = Op.getOperand(1);
3780 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003781 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003782
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003783 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003784 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003785 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3786 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3787 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3788 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003789 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003790 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3791 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3792 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003793 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003794 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003795}
3796
Dan Gohmand858e902010-04-17 15:26:15 +00003797SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003798 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003799 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003800 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003801 assert(Op.getNumOperands() == 3 &&
3802 VT == Op.getOperand(1).getValueType() &&
3803 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003804
Dan Gohman9ed06db2008-03-07 20:36:53 +00003805 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003806 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003807 SDValue Lo = Op.getOperand(0);
3808 SDValue Hi = Op.getOperand(1);
3809 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003810 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003811
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003812 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003813 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003814 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3815 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3816 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3817 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003818 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003819 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3820 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3821 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003822 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003823 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003824}
3825
Dan Gohmand858e902010-04-17 15:26:15 +00003826SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003827 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003828 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003829 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003830 assert(Op.getNumOperands() == 3 &&
3831 VT == Op.getOperand(1).getValueType() &&
3832 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003833
Dan Gohman9ed06db2008-03-07 20:36:53 +00003834 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003835 SDValue Lo = Op.getOperand(0);
3836 SDValue Hi = Op.getOperand(1);
3837 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003838 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003839
Dale Johannesenf5d97892009-02-04 01:48:28 +00003840 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003841 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003842 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3843 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3844 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3845 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003846 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003847 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3848 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3849 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003850 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003851 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003852 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003853}
3854
3855//===----------------------------------------------------------------------===//
3856// Vector related lowering.
3857//
3858
Chris Lattner4a998b92006-04-17 06:00:21 +00003859/// BuildSplatI - Build a canonical splati of Val with an element size of
3860/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003861static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003862 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003863 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003864
Owen Andersone50ed302009-08-10 22:56:29 +00003865 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003866 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003867 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003868
Owen Anderson825b72b2009-08-11 20:47:22 +00003869 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003870
Chris Lattner70fa4932006-12-01 01:45:39 +00003871 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3872 if (Val == -1)
3873 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003874
Owen Andersone50ed302009-08-10 22:56:29 +00003875 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003876
Chris Lattner4a998b92006-04-17 06:00:21 +00003877 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003878 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003879 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003880 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003881 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3882 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003883 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003884}
3885
Chris Lattnere7c768e2006-04-18 03:24:30 +00003886/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003887/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003888static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003889 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003890 EVT DestVT = MVT::Other) {
3891 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003892 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003893 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003894}
3895
Chris Lattnere7c768e2006-04-18 03:24:30 +00003896/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3897/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003898static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003899 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003900 DebugLoc dl, EVT DestVT = MVT::Other) {
3901 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003902 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003903 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003904}
3905
3906
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003907/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3908/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003909static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003910 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003911 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003912 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
3913 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003914
Nate Begeman9008ca62009-04-27 18:41:29 +00003915 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003916 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003917 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003918 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003919 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003920}
3921
Chris Lattnerf1b47082006-04-14 05:19:18 +00003922// If this is a case we can't handle, return null and let the default
3923// expansion code take care of it. If we CAN select this case, and if it
3924// selects to a single instruction, return Op. Otherwise, if we can codegen
3925// this case more efficiently than a constant pool load, lower it to the
3926// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00003927SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
3928 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00003929 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003930 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3931 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003932
Bob Wilson24e338e2009-03-02 23:24:16 +00003933 // Check if this is a splat of a constant value.
3934 APInt APSplatBits, APSplatUndef;
3935 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003936 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003937 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003938 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003939 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003940
Bob Wilsonf2950b02009-03-03 19:26:27 +00003941 unsigned SplatBits = APSplatBits.getZExtValue();
3942 unsigned SplatUndef = APSplatUndef.getZExtValue();
3943 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003944
Bob Wilsonf2950b02009-03-03 19:26:27 +00003945 // First, handle single instruction cases.
3946
3947 // All zeros?
3948 if (SplatBits == 0) {
3949 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003950 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3951 SDValue Z = DAG.getConstant(0, MVT::i32);
3952 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003953 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003954 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003955 return Op;
3956 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003957
Bob Wilsonf2950b02009-03-03 19:26:27 +00003958 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3959 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3960 (32-SplatBitSize));
3961 if (SextVal >= -16 && SextVal <= 15)
3962 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003963
3964
Bob Wilsonf2950b02009-03-03 19:26:27 +00003965 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003966
Bob Wilsonf2950b02009-03-03 19:26:27 +00003967 // If this value is in the range [-32,30] and is even, use:
3968 // tmp = VSPLTI[bhw], result = add tmp, tmp
3969 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003970 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003971 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003972 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003973 }
3974
3975 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3976 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3977 // for fneg/fabs.
3978 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3979 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00003980 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003981
3982 // Make the VSLW intrinsic, computing 0x8000_0000.
3983 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3984 OnesV, DAG, dl);
3985
3986 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003987 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003988 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003989 }
3990
3991 // Check to see if this is a wide variety of vsplti*, binop self cases.
3992 static const signed char SplatCsts[] = {
3993 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3994 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3995 };
3996
3997 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3998 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3999 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4000 int i = SplatCsts[idx];
4001
4002 // Figure out what shift amount will be used by altivec if shifted by i in
4003 // this splat size.
4004 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4005
4006 // vsplti + shl self.
4007 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004008 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004009 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4010 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4011 Intrinsic::ppc_altivec_vslw
4012 };
4013 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004014 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004015 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004016
Bob Wilsonf2950b02009-03-03 19:26:27 +00004017 // vsplti + srl self.
4018 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004019 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004020 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4021 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4022 Intrinsic::ppc_altivec_vsrw
4023 };
4024 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004025 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004026 }
4027
Bob Wilsonf2950b02009-03-03 19:26:27 +00004028 // vsplti + sra self.
4029 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004030 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004031 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4032 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4033 Intrinsic::ppc_altivec_vsraw
4034 };
4035 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004036 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004037 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004038
Bob Wilsonf2950b02009-03-03 19:26:27 +00004039 // vsplti + rol self.
4040 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4041 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004042 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004043 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4044 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4045 Intrinsic::ppc_altivec_vrlw
4046 };
4047 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004048 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004049 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004050
Bob Wilsonf2950b02009-03-03 19:26:27 +00004051 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004052 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004053 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004054 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004055 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004056 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004057 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004058 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004059 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004060 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004061 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004062 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004063 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004064 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4065 }
4066 }
4067
4068 // Three instruction sequences.
4069
4070 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4071 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004072 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4073 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004074 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004075 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004076 }
4077 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4078 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004079 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4080 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004081 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004082 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004083 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004084
Dan Gohman475871a2008-07-27 21:46:04 +00004085 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004086}
4087
Chris Lattner59138102006-04-17 05:28:54 +00004088/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4089/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004090static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004091 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004092 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004093 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004094 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004095 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004096
Chris Lattner59138102006-04-17 05:28:54 +00004097 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004098 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004099 OP_VMRGHW,
4100 OP_VMRGLW,
4101 OP_VSPLTISW0,
4102 OP_VSPLTISW1,
4103 OP_VSPLTISW2,
4104 OP_VSPLTISW3,
4105 OP_VSLDOI4,
4106 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004107 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004108 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004109
Chris Lattner59138102006-04-17 05:28:54 +00004110 if (OpNum == OP_COPY) {
4111 if (LHSID == (1*9+2)*9+3) return LHS;
4112 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4113 return RHS;
4114 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004115
Dan Gohman475871a2008-07-27 21:46:04 +00004116 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004117 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4118 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004119
Nate Begeman9008ca62009-04-27 18:41:29 +00004120 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004121 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004122 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004123 case OP_VMRGHW:
4124 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4125 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4126 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4127 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4128 break;
4129 case OP_VMRGLW:
4130 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4131 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4132 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4133 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4134 break;
4135 case OP_VSPLTISW0:
4136 for (unsigned i = 0; i != 16; ++i)
4137 ShufIdxs[i] = (i&3)+0;
4138 break;
4139 case OP_VSPLTISW1:
4140 for (unsigned i = 0; i != 16; ++i)
4141 ShufIdxs[i] = (i&3)+4;
4142 break;
4143 case OP_VSPLTISW2:
4144 for (unsigned i = 0; i != 16; ++i)
4145 ShufIdxs[i] = (i&3)+8;
4146 break;
4147 case OP_VSPLTISW3:
4148 for (unsigned i = 0; i != 16; ++i)
4149 ShufIdxs[i] = (i&3)+12;
4150 break;
4151 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004152 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004153 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004154 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004155 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004156 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004157 }
Owen Andersone50ed302009-08-10 22:56:29 +00004158 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004159 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4160 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004161 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004162 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004163}
4164
Chris Lattnerf1b47082006-04-14 05:19:18 +00004165/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4166/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4167/// return the code it can be lowered into. Worst case, it can always be
4168/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004169SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004170 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004171 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004172 SDValue V1 = Op.getOperand(0);
4173 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004174 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004175 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004176
Chris Lattnerf1b47082006-04-14 05:19:18 +00004177 // Cases that are handled by instructions that take permute immediates
4178 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4179 // selected by the instruction selector.
4180 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004181 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4182 PPC::isSplatShuffleMask(SVOp, 2) ||
4183 PPC::isSplatShuffleMask(SVOp, 4) ||
4184 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4185 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4186 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4187 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4188 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4189 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4190 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4191 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4192 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004193 return Op;
4194 }
4195 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004196
Chris Lattnerf1b47082006-04-14 05:19:18 +00004197 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4198 // and produce a fixed permutation. If any of these match, do not lower to
4199 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004200 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4201 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4202 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4203 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4204 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4205 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4206 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4207 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4208 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004209 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004210
Chris Lattner59138102006-04-17 05:28:54 +00004211 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4212 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00004213 SmallVector<int, 16> PermMask;
4214 SVOp->getMask(PermMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004215
Chris Lattner59138102006-04-17 05:28:54 +00004216 unsigned PFIndexes[4];
4217 bool isFourElementShuffle = true;
4218 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4219 unsigned EltNo = 8; // Start out undef.
4220 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004221 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004222 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004223
Nate Begeman9008ca62009-04-27 18:41:29 +00004224 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004225 if ((ByteSource & 3) != j) {
4226 isFourElementShuffle = false;
4227 break;
4228 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004229
Chris Lattner59138102006-04-17 05:28:54 +00004230 if (EltNo == 8) {
4231 EltNo = ByteSource/4;
4232 } else if (EltNo != ByteSource/4) {
4233 isFourElementShuffle = false;
4234 break;
4235 }
4236 }
4237 PFIndexes[i] = EltNo;
4238 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004239
4240 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004241 // perfect shuffle vector to determine if it is cost effective to do this as
4242 // discrete instructions, or whether we should use a vperm.
4243 if (isFourElementShuffle) {
4244 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004245 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004246 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004247
Chris Lattner59138102006-04-17 05:28:54 +00004248 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4249 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004250
Chris Lattner59138102006-04-17 05:28:54 +00004251 // Determining when to avoid vperm is tricky. Many things affect the cost
4252 // of vperm, particularly how many times the perm mask needs to be computed.
4253 // For example, if the perm mask can be hoisted out of a loop or is already
4254 // used (perhaps because there are multiple permutes with the same shuffle
4255 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4256 // the loop requires an extra register.
4257 //
4258 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004259 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004260 // available, if this block is within a loop, we should avoid using vperm
4261 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004262 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004263 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004264 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004265
Chris Lattnerf1b47082006-04-14 05:19:18 +00004266 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4267 // vector that will get spilled to the constant pool.
4268 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004269
Chris Lattnerf1b47082006-04-14 05:19:18 +00004270 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4271 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004272 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004273 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004274
Dan Gohman475871a2008-07-27 21:46:04 +00004275 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004276 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4277 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004278
Chris Lattnerf1b47082006-04-14 05:19:18 +00004279 for (unsigned j = 0; j != BytesPerElement; ++j)
4280 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004281 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004282 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004283
Owen Anderson825b72b2009-08-11 20:47:22 +00004284 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004285 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004286 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004287}
4288
Chris Lattner90564f22006-04-18 17:59:36 +00004289/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4290/// altivec comparison. If it is, return true and fill in Opc/isDot with
4291/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004292static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004293 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004294 unsigned IntrinsicID =
4295 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004296 CompareOpc = -1;
4297 isDot = false;
4298 switch (IntrinsicID) {
4299 default: return false;
4300 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004301 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4302 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4303 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4304 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4305 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4306 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4307 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4308 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4309 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4310 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4311 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4312 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4313 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004314
Chris Lattner1a635d62006-04-14 06:01:58 +00004315 // Normal Comparisons.
4316 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4317 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4318 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4319 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4320 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4321 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4322 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4323 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4324 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4325 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4326 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4327 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4328 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4329 }
Chris Lattner90564f22006-04-18 17:59:36 +00004330 return true;
4331}
4332
4333/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4334/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004335SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004336 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004337 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4338 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004339 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004340 int CompareOpc;
4341 bool isDot;
4342 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004343 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004344
Chris Lattner90564f22006-04-18 17:59:36 +00004345 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004346 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004347 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004348 Op.getOperand(1), Op.getOperand(2),
4349 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004350 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004351 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004352
Chris Lattner1a635d62006-04-14 06:01:58 +00004353 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004354 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004355 Op.getOperand(2), // LHS
4356 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004357 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004358 };
Owen Andersone50ed302009-08-10 22:56:29 +00004359 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004360 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004361 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004362 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004363
Chris Lattner1a635d62006-04-14 06:01:58 +00004364 // Now that we have the comparison, emit a copy from the CR to a GPR.
4365 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004366 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4367 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004368 CompNode.getValue(1));
4369
Chris Lattner1a635d62006-04-14 06:01:58 +00004370 // Unpack the result based on how the target uses it.
4371 unsigned BitNo; // Bit # of CR6.
4372 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004373 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004374 default: // Can't happen, don't crash on invalid number though.
4375 case 0: // Return the value of the EQ bit of CR6.
4376 BitNo = 0; InvertBit = false;
4377 break;
4378 case 1: // Return the inverted value of the EQ bit of CR6.
4379 BitNo = 0; InvertBit = true;
4380 break;
4381 case 2: // Return the value of the LT bit of CR6.
4382 BitNo = 2; InvertBit = false;
4383 break;
4384 case 3: // Return the inverted value of the LT bit of CR6.
4385 BitNo = 2; InvertBit = true;
4386 break;
4387 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004388
Chris Lattner1a635d62006-04-14 06:01:58 +00004389 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004390 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4391 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004392 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004393 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4394 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004395
Chris Lattner1a635d62006-04-14 06:01:58 +00004396 // If we are supposed to, toggle the bit.
4397 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004398 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4399 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004400 return Flags;
4401}
4402
Scott Michelfdc40a02009-02-17 22:15:04 +00004403SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004404 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004405 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004406 // Create a stack slot that is 16-byte aligned.
4407 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004408 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004409 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004410 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004411
Chris Lattner1a635d62006-04-14 06:01:58 +00004412 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004413 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004414 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004415 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004416 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004417 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004418 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004419}
4420
Dan Gohmand858e902010-04-17 15:26:15 +00004421SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004422 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004423 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004424 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004425
Owen Anderson825b72b2009-08-11 20:47:22 +00004426 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4427 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004428
Dan Gohman475871a2008-07-27 21:46:04 +00004429 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004430 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004431
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004432 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004433 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4434 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4435 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004436
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004437 // Low parts multiplied together, generating 32-bit results (we ignore the
4438 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004439 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004440 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004441
Dan Gohman475871a2008-07-27 21:46:04 +00004442 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004443 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004444 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004445 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004446 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004447 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4448 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004449 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004450
Owen Anderson825b72b2009-08-11 20:47:22 +00004451 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004452
Chris Lattnercea2aa72006-04-18 04:28:57 +00004453 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004454 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004455 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004456 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004457
Chris Lattner19a81522006-04-18 03:57:35 +00004458 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004459 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004460 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004461 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004462
Chris Lattner19a81522006-04-18 03:57:35 +00004463 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004464 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004465 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004466 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004467
Chris Lattner19a81522006-04-18 03:57:35 +00004468 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004469 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004470 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004471 Ops[i*2 ] = 2*i+1;
4472 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004473 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004474 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004475 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004476 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004477 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004478}
4479
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004480/// LowerOperation - Provide custom lowering hooks for some operations.
4481///
Dan Gohmand858e902010-04-17 15:26:15 +00004482SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004483 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004484 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004485 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004486 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004487 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004488 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004489 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004490 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00004491 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004492 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004493 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004494
4495 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004496 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004497
Jim Laskeyefc7e522006-12-04 22:04:42 +00004498 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004499 case ISD::DYNAMIC_STACKALLOC:
4500 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004501
Chris Lattner1a635d62006-04-14 06:01:58 +00004502 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004503 case ISD::FP_TO_UINT:
4504 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004505 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004506 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004507 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004508
Chris Lattner1a635d62006-04-14 06:01:58 +00004509 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004510 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4511 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4512 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004513
Chris Lattner1a635d62006-04-14 06:01:58 +00004514 // Vector-related lowering.
4515 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4516 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4517 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4518 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004519 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004520
Chris Lattner3fc027d2007-12-08 06:59:59 +00004521 // Frame & Return address.
4522 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004523 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004524 }
Dan Gohman475871a2008-07-27 21:46:04 +00004525 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004526}
4527
Duncan Sands1607f052008-12-01 11:39:25 +00004528void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4529 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004530 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004531 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004532 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004533 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004534 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004535 assert(false && "Do not know how to custom type legalize this operation!");
4536 return;
Roman Divackybdb226e2011-06-28 15:30:42 +00004537 case ISD::VAARG: {
4538 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4539 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4540 return;
4541
4542 EVT VT = N->getValueType(0);
4543
4544 if (VT == MVT::i64) {
4545 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4546
4547 Results.push_back(NewNode);
4548 Results.push_back(NewNode.getValue(1));
4549 }
4550 return;
4551 }
Duncan Sands1607f052008-12-01 11:39:25 +00004552 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004553 assert(N->getValueType(0) == MVT::ppcf128);
4554 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004555 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004556 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004557 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004558 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004559 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004560 DAG.getIntPtrConstant(1));
4561
4562 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4563 // of the long double, and puts FPSCR back the way it was. We do not
4564 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004565 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004566 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4567
Owen Anderson825b72b2009-08-11 20:47:22 +00004568 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004569 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004570 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004571 MFFSreg = Result.getValue(0);
4572 InFlag = Result.getValue(1);
4573
4574 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004575 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004576 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004577 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004578 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004579 InFlag = Result.getValue(0);
4580
4581 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004582 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004583 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004584 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004585 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004586 InFlag = Result.getValue(0);
4587
4588 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004589 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004590 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004591 Ops[0] = Lo;
4592 Ops[1] = Hi;
4593 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004594 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004595 FPreg = Result.getValue(0);
4596 InFlag = Result.getValue(1);
4597
4598 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004599 NodeTys.push_back(MVT::f64);
4600 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004601 Ops[1] = MFFSreg;
4602 Ops[2] = FPreg;
4603 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004604 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004605 FPreg = Result.getValue(0);
4606
4607 // We know the low half is about to be thrown away, so just use something
4608 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004609 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004610 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004611 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004612 }
Duncan Sands1607f052008-12-01 11:39:25 +00004613 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004614 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004615 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004616 }
4617}
4618
4619
Chris Lattner1a635d62006-04-14 06:01:58 +00004620//===----------------------------------------------------------------------===//
4621// Other Lowering Code
4622//===----------------------------------------------------------------------===//
4623
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004624MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004625PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004626 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004627 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004628 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4629
4630 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4631 MachineFunction *F = BB->getParent();
4632 MachineFunction::iterator It = BB;
4633 ++It;
4634
4635 unsigned dest = MI->getOperand(0).getReg();
4636 unsigned ptrA = MI->getOperand(1).getReg();
4637 unsigned ptrB = MI->getOperand(2).getReg();
4638 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004639 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004640
4641 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4642 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4643 F->insert(It, loopMBB);
4644 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004645 exitMBB->splice(exitMBB->begin(), BB,
4646 llvm::next(MachineBasicBlock::iterator(MI)),
4647 BB->end());
4648 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004649
4650 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004651 unsigned TmpReg = (!BinOpcode) ? incr :
4652 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004653 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4654 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004655
4656 // thisMBB:
4657 // ...
4658 // fallthrough --> loopMBB
4659 BB->addSuccessor(loopMBB);
4660
4661 // loopMBB:
4662 // l[wd]arx dest, ptr
4663 // add r0, dest, incr
4664 // st[wd]cx. r0, ptr
4665 // bne- loopMBB
4666 // fallthrough --> exitMBB
4667 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004668 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004669 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004670 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004671 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4672 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004673 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004674 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004675 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004676 BB->addSuccessor(loopMBB);
4677 BB->addSuccessor(exitMBB);
4678
4679 // exitMBB:
4680 // ...
4681 BB = exitMBB;
4682 return BB;
4683}
4684
4685MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004686PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004687 MachineBasicBlock *BB,
4688 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004689 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004690 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004691 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4692 // In 64 bit mode we have to use 64 bits for addresses, even though the
4693 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4694 // registers without caring whether they're 32 or 64, but here we're
4695 // doing actual arithmetic on the addresses.
4696 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004697 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004698
4699 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4700 MachineFunction *F = BB->getParent();
4701 MachineFunction::iterator It = BB;
4702 ++It;
4703
4704 unsigned dest = MI->getOperand(0).getReg();
4705 unsigned ptrA = MI->getOperand(1).getReg();
4706 unsigned ptrB = MI->getOperand(2).getReg();
4707 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004708 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004709
4710 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4711 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4712 F->insert(It, loopMBB);
4713 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004714 exitMBB->splice(exitMBB->begin(), BB,
4715 llvm::next(MachineBasicBlock::iterator(MI)),
4716 BB->end());
4717 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004718
4719 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004720 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004721 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4722 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004723 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4724 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4725 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4726 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4727 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4728 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4729 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4730 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4731 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4732 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004733 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004734 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004735 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004736
4737 // thisMBB:
4738 // ...
4739 // fallthrough --> loopMBB
4740 BB->addSuccessor(loopMBB);
4741
4742 // The 4-byte load must be aligned, while a char or short may be
4743 // anywhere in the word. Hence all this nasty bookkeeping code.
4744 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4745 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004746 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004747 // rlwinm ptr, ptr1, 0, 0, 29
4748 // slw incr2, incr, shift
4749 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4750 // slw mask, mask2, shift
4751 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004752 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004753 // add tmp, tmpDest, incr2
4754 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004755 // and tmp3, tmp, mask
4756 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004757 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004758 // bne- loopMBB
4759 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004760 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004761 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004762 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004763 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004764 .addReg(ptrA).addReg(ptrB);
4765 } else {
4766 Ptr1Reg = ptrB;
4767 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004768 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004769 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004770 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004771 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4772 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004773 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004774 .addReg(Ptr1Reg).addImm(0).addImm(61);
4775 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004776 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004777 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004778 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004779 .addReg(incr).addReg(ShiftReg);
4780 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004781 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004782 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004783 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4784 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004785 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004786 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004787 .addReg(Mask2Reg).addReg(ShiftReg);
4788
4789 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004790 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004791 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004792 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004793 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004794 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004795 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004796 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004797 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004798 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004799 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004800 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004801 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004802 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004803 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004804 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004805 BB->addSuccessor(loopMBB);
4806 BB->addSuccessor(exitMBB);
4807
4808 // exitMBB:
4809 // ...
4810 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004811 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4812 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004813 return BB;
4814}
4815
4816MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004817PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004818 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004819 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004820
4821 // To "insert" these instructions we actually have to insert their
4822 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004823 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004824 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004825 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004826
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004827 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004828
4829 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4830 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4831 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4832 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4833 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4834
4835 // The incoming instruction knows the destination vreg to set, the
4836 // condition code register to branch on, the true/false values to
4837 // select between, and a branch opcode to use.
4838
4839 // thisMBB:
4840 // ...
4841 // TrueVal = ...
4842 // cmpTY ccX, r1, r2
4843 // bCC copy1MBB
4844 // fallthrough --> copy0MBB
4845 MachineBasicBlock *thisMBB = BB;
4846 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4847 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4848 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004849 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004850 F->insert(It, copy0MBB);
4851 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004852
4853 // Transfer the remainder of BB and its successor edges to sinkMBB.
4854 sinkMBB->splice(sinkMBB->begin(), BB,
4855 llvm::next(MachineBasicBlock::iterator(MI)),
4856 BB->end());
4857 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4858
Evan Cheng53301922008-07-12 02:23:19 +00004859 // Next, add the true and fallthrough blocks as its successors.
4860 BB->addSuccessor(copy0MBB);
4861 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004862
Dan Gohman14152b42010-07-06 20:24:04 +00004863 BuildMI(BB, dl, TII->get(PPC::BCC))
4864 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4865
Evan Cheng53301922008-07-12 02:23:19 +00004866 // copy0MBB:
4867 // %FalseValue = ...
4868 // # fallthrough to sinkMBB
4869 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004870
Evan Cheng53301922008-07-12 02:23:19 +00004871 // Update machine-CFG edges
4872 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004873
Evan Cheng53301922008-07-12 02:23:19 +00004874 // sinkMBB:
4875 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4876 // ...
4877 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004878 BuildMI(*BB, BB->begin(), dl,
4879 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004880 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4881 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4882 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004883 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4884 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4885 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4886 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004887 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4888 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4889 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4890 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004891
4892 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4893 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4894 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4895 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004896 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4897 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4898 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4899 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004900
4901 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4902 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4903 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4904 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004905 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4906 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4907 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4908 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004909
4910 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4911 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4912 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4913 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004914 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4915 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4916 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4917 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004918
4919 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004920 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004921 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004922 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004923 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004924 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004925 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004926 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004927
4928 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4929 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4930 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4931 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004932 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4933 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4934 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4935 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004936
Dale Johannesen0e55f062008-08-29 18:29:46 +00004937 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4938 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4939 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4940 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4941 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4942 BB = EmitAtomicBinary(MI, BB, false, 0);
4943 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4944 BB = EmitAtomicBinary(MI, BB, true, 0);
4945
Evan Cheng53301922008-07-12 02:23:19 +00004946 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4947 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4948 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4949
4950 unsigned dest = MI->getOperand(0).getReg();
4951 unsigned ptrA = MI->getOperand(1).getReg();
4952 unsigned ptrB = MI->getOperand(2).getReg();
4953 unsigned oldval = MI->getOperand(3).getReg();
4954 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004955 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004956
Dale Johannesen65e39732008-08-25 18:53:26 +00004957 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4958 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4959 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004960 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004961 F->insert(It, loop1MBB);
4962 F->insert(It, loop2MBB);
4963 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004964 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004965 exitMBB->splice(exitMBB->begin(), BB,
4966 llvm::next(MachineBasicBlock::iterator(MI)),
4967 BB->end());
4968 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00004969
4970 // thisMBB:
4971 // ...
4972 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004973 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004974
Dale Johannesen65e39732008-08-25 18:53:26 +00004975 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004976 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004977 // cmp[wd] dest, oldval
4978 // bne- midMBB
4979 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004980 // st[wd]cx. newval, ptr
4981 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004982 // b exitBB
4983 // midMBB:
4984 // st[wd]cx. dest, ptr
4985 // exitBB:
4986 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004987 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004988 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004989 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004990 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004991 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004992 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4993 BB->addSuccessor(loop2MBB);
4994 BB->addSuccessor(midMBB);
4995
4996 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004997 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00004998 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004999 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005000 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005001 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005002 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005003 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005004
Dale Johannesen65e39732008-08-25 18:53:26 +00005005 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005006 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005007 .addReg(dest).addReg(ptrA).addReg(ptrB);
5008 BB->addSuccessor(exitMBB);
5009
Evan Cheng53301922008-07-12 02:23:19 +00005010 // exitMBB:
5011 // ...
5012 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005013 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5014 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5015 // We must use 64-bit registers for addresses when targeting 64-bit,
5016 // since we're actually doing arithmetic on them. Other registers
5017 // can be 32-bit.
5018 bool is64bit = PPCSubTarget.isPPC64();
5019 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5020
5021 unsigned dest = MI->getOperand(0).getReg();
5022 unsigned ptrA = MI->getOperand(1).getReg();
5023 unsigned ptrB = MI->getOperand(2).getReg();
5024 unsigned oldval = MI->getOperand(3).getReg();
5025 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005026 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005027
5028 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5029 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5030 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5031 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5032 F->insert(It, loop1MBB);
5033 F->insert(It, loop2MBB);
5034 F->insert(It, midMBB);
5035 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005036 exitMBB->splice(exitMBB->begin(), BB,
5037 llvm::next(MachineBasicBlock::iterator(MI)),
5038 BB->end());
5039 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005040
5041 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005042 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005043 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5044 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005045 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5046 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5047 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5048 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5049 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5050 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5051 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5052 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5053 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5054 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5055 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5056 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5057 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5058 unsigned Ptr1Reg;
5059 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005060 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005061 // thisMBB:
5062 // ...
5063 // fallthrough --> loopMBB
5064 BB->addSuccessor(loop1MBB);
5065
5066 // The 4-byte load must be aligned, while a char or short may be
5067 // anywhere in the word. Hence all this nasty bookkeeping code.
5068 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5069 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005070 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005071 // rlwinm ptr, ptr1, 0, 0, 29
5072 // slw newval2, newval, shift
5073 // slw oldval2, oldval,shift
5074 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5075 // slw mask, mask2, shift
5076 // and newval3, newval2, mask
5077 // and oldval3, oldval2, mask
5078 // loop1MBB:
5079 // lwarx tmpDest, ptr
5080 // and tmp, tmpDest, mask
5081 // cmpw tmp, oldval3
5082 // bne- midMBB
5083 // loop2MBB:
5084 // andc tmp2, tmpDest, mask
5085 // or tmp4, tmp2, newval3
5086 // stwcx. tmp4, ptr
5087 // bne- loop1MBB
5088 // b exitBB
5089 // midMBB:
5090 // stwcx. tmpDest, ptr
5091 // exitBB:
5092 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005093 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005094 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005095 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005096 .addReg(ptrA).addReg(ptrB);
5097 } else {
5098 Ptr1Reg = ptrB;
5099 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005100 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005101 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005102 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005103 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5104 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005105 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005106 .addReg(Ptr1Reg).addImm(0).addImm(61);
5107 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005108 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005109 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005110 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005111 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005112 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005113 .addReg(oldval).addReg(ShiftReg);
5114 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005115 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005116 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005117 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5118 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5119 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005120 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005121 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005122 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005123 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005124 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005125 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005126 .addReg(OldVal2Reg).addReg(MaskReg);
5127
5128 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005129 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005130 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005131 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5132 .addReg(TmpDestReg).addReg(MaskReg);
5133 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005134 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005135 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005136 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5137 BB->addSuccessor(loop2MBB);
5138 BB->addSuccessor(midMBB);
5139
5140 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005141 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5142 .addReg(TmpDestReg).addReg(MaskReg);
5143 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5144 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5145 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005146 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005147 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005148 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005149 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005150 BB->addSuccessor(loop1MBB);
5151 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005152
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005153 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005154 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005155 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005156 BB->addSuccessor(exitMBB);
5157
5158 // exitMBB:
5159 // ...
5160 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005161 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5162 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005163 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005164 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005165 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005166
Dan Gohman14152b42010-07-06 20:24:04 +00005167 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005168 return BB;
5169}
5170
Chris Lattner1a635d62006-04-14 06:01:58 +00005171//===----------------------------------------------------------------------===//
5172// Target Optimization Hooks
5173//===----------------------------------------------------------------------===//
5174
Duncan Sands25cf2272008-11-24 14:53:14 +00005175SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5176 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005177 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005178 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005179 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005180 switch (N->getOpcode()) {
5181 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005182 case PPCISD::SHL:
5183 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005184 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005185 return N->getOperand(0);
5186 }
5187 break;
5188 case PPCISD::SRL:
5189 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005190 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005191 return N->getOperand(0);
5192 }
5193 break;
5194 case PPCISD::SRA:
5195 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005196 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005197 C->isAllOnesValue()) // -1 >>s V -> -1.
5198 return N->getOperand(0);
5199 }
5200 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005201
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005202 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005203 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005204 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5205 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5206 // We allow the src/dst to be either f32/f64, but the intermediate
5207 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005208 if (N->getOperand(0).getValueType() == MVT::i64 &&
5209 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005210 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005211 if (Val.getValueType() == MVT::f32) {
5212 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005213 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005214 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005215
Owen Anderson825b72b2009-08-11 20:47:22 +00005216 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005217 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005218 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005219 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005220 if (N->getValueType(0) == MVT::f32) {
5221 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005222 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005223 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005224 }
5225 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005226 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005227 // If the intermediate type is i32, we can avoid the load/store here
5228 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005229 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005230 }
5231 }
5232 break;
Chris Lattner51269842006-03-01 05:50:56 +00005233 case ISD::STORE:
5234 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5235 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005236 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005237 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005238 N->getOperand(1).getValueType() == MVT::i32 &&
5239 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005240 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005241 if (Val.getValueType() == MVT::f32) {
5242 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005243 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005244 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005245 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005246 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005247
Owen Anderson825b72b2009-08-11 20:47:22 +00005248 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005249 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005250 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005251 return Val;
5252 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005253
Chris Lattnerd9989382006-07-10 20:56:58 +00005254 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005255 if (cast<StoreSDNode>(N)->isUnindexed() &&
5256 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005257 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005258 (N->getOperand(1).getValueType() == MVT::i32 ||
5259 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005260 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005261 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005262 if (BSwapOp.getValueType() == MVT::i16)
5263 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005264
Dan Gohmanc76909a2009-09-25 20:36:54 +00005265 SDValue Ops[] = {
5266 N->getOperand(0), BSwapOp, N->getOperand(2),
5267 DAG.getValueType(N->getOperand(1).getValueType())
5268 };
5269 return
5270 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5271 Ops, array_lengthof(Ops),
5272 cast<StoreSDNode>(N)->getMemoryVT(),
5273 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005274 }
5275 break;
5276 case ISD::BSWAP:
5277 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005278 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005279 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005280 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005281 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005282 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005283 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005284 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005285 LD->getChain(), // Chain
5286 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005287 DAG.getValueType(N->getValueType(0)) // VT
5288 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005289 SDValue BSLoad =
5290 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5291 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5292 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005293
Scott Michelfdc40a02009-02-17 22:15:04 +00005294 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005295 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005296 if (N->getValueType(0) == MVT::i16)
5297 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005298
Chris Lattnerd9989382006-07-10 20:56:58 +00005299 // First, combine the bswap away. This makes the value produced by the
5300 // load dead.
5301 DCI.CombineTo(N, ResVal);
5302
5303 // Next, combine the load away, we give it a bogus result value but a real
5304 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005305 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005306
Chris Lattnerd9989382006-07-10 20:56:58 +00005307 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005308 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005309 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005310
Chris Lattner51269842006-03-01 05:50:56 +00005311 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005312 case PPCISD::VCMP: {
5313 // If a VCMPo node already exists with exactly the same operands as this
5314 // node, use its result instead of this node (VCMPo computes both a CR6 and
5315 // a normal output).
5316 //
5317 if (!N->getOperand(0).hasOneUse() &&
5318 !N->getOperand(1).hasOneUse() &&
5319 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005320
Chris Lattner4468c222006-03-31 06:02:07 +00005321 // Scan all of the users of the LHS, looking for VCMPo's that match.
5322 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005323
Gabor Greifba36cb52008-08-28 21:40:38 +00005324 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005325 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5326 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005327 if (UI->getOpcode() == PPCISD::VCMPo &&
5328 UI->getOperand(1) == N->getOperand(1) &&
5329 UI->getOperand(2) == N->getOperand(2) &&
5330 UI->getOperand(0) == N->getOperand(0)) {
5331 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005332 break;
5333 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005334
Chris Lattner00901202006-04-18 18:28:22 +00005335 // If there is no VCMPo node, or if the flag value has a single use, don't
5336 // transform this.
5337 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5338 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005339
5340 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005341 // chain, this transformation is more complex. Note that multiple things
5342 // could use the value result, which we should ignore.
5343 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005344 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005345 FlagUser == 0; ++UI) {
5346 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005347 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005348 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005349 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005350 FlagUser = User;
5351 break;
5352 }
5353 }
5354 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005355
Chris Lattner00901202006-04-18 18:28:22 +00005356 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5357 // give up for right now.
5358 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005359 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005360 }
5361 break;
5362 }
Chris Lattner90564f22006-04-18 17:59:36 +00005363 case ISD::BR_CC: {
5364 // If this is a branch on an altivec predicate comparison, lower this so
5365 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5366 // lowering is done pre-legalize, because the legalizer lowers the predicate
5367 // compare down to code that is difficult to reassemble.
5368 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005369 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005370 int CompareOpc;
5371 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005372
Chris Lattner90564f22006-04-18 17:59:36 +00005373 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5374 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5375 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5376 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005377
Chris Lattner90564f22006-04-18 17:59:36 +00005378 // If this is a comparison against something other than 0/1, then we know
5379 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005380 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005381 if (Val != 0 && Val != 1) {
5382 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5383 return N->getOperand(0);
5384 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005385 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005386 N->getOperand(0), N->getOperand(4));
5387 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005388
Chris Lattner90564f22006-04-18 17:59:36 +00005389 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005390
Chris Lattner90564f22006-04-18 17:59:36 +00005391 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005392 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005393 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005394 LHS.getOperand(2), // LHS of compare
5395 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005396 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005397 };
Chris Lattner90564f22006-04-18 17:59:36 +00005398 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005399 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005400 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005401
Chris Lattner90564f22006-04-18 17:59:36 +00005402 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005403 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005404 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005405 default: // Can't happen, don't crash on invalid number though.
5406 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005407 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005408 break;
5409 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005410 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005411 break;
5412 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005413 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005414 break;
5415 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005416 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005417 break;
5418 }
5419
Owen Anderson825b72b2009-08-11 20:47:22 +00005420 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5421 DAG.getConstant(CompOpc, MVT::i32),
5422 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005423 N->getOperand(4), CompNode.getValue(1));
5424 }
5425 break;
5426 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005427 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005428
Dan Gohman475871a2008-07-27 21:46:04 +00005429 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005430}
5431
Chris Lattner1a635d62006-04-14 06:01:58 +00005432//===----------------------------------------------------------------------===//
5433// Inline Assembly Support
5434//===----------------------------------------------------------------------===//
5435
Dan Gohman475871a2008-07-27 21:46:04 +00005436void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005437 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005438 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005439 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005440 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005441 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005442 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005443 switch (Op.getOpcode()) {
5444 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005445 case PPCISD::LBRX: {
5446 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005447 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005448 KnownZero = 0xFFFF0000;
5449 break;
5450 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005451 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005452 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005453 default: break;
5454 case Intrinsic::ppc_altivec_vcmpbfp_p:
5455 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5456 case Intrinsic::ppc_altivec_vcmpequb_p:
5457 case Intrinsic::ppc_altivec_vcmpequh_p:
5458 case Intrinsic::ppc_altivec_vcmpequw_p:
5459 case Intrinsic::ppc_altivec_vcmpgefp_p:
5460 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5461 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5462 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5463 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5464 case Intrinsic::ppc_altivec_vcmpgtub_p:
5465 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5466 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5467 KnownZero = ~1U; // All bits but the low one are known to be zero.
5468 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005469 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005470 }
5471 }
5472}
5473
5474
Chris Lattner4234f572007-03-25 02:14:49 +00005475/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005476/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005477PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005478PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5479 if (Constraint.size() == 1) {
5480 switch (Constraint[0]) {
5481 default: break;
5482 case 'b':
5483 case 'r':
5484 case 'f':
5485 case 'v':
5486 case 'y':
5487 return C_RegisterClass;
5488 }
5489 }
5490 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005491}
5492
John Thompson44ab89e2010-10-29 17:29:13 +00005493/// Examine constraint type and operand type and determine a weight value.
5494/// This object must already have been set up with the operand type
5495/// and the current alternative constraint selected.
5496TargetLowering::ConstraintWeight
5497PPCTargetLowering::getSingleConstraintMatchWeight(
5498 AsmOperandInfo &info, const char *constraint) const {
5499 ConstraintWeight weight = CW_Invalid;
5500 Value *CallOperandVal = info.CallOperandVal;
5501 // If we don't have a value, we can't do a match,
5502 // but allow it at the lowest weight.
5503 if (CallOperandVal == NULL)
5504 return CW_Default;
5505 const Type *type = CallOperandVal->getType();
5506 // Look at the constraint type.
5507 switch (*constraint) {
5508 default:
5509 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5510 break;
5511 case 'b':
5512 if (type->isIntegerTy())
5513 weight = CW_Register;
5514 break;
5515 case 'f':
5516 if (type->isFloatTy())
5517 weight = CW_Register;
5518 break;
5519 case 'd':
5520 if (type->isDoubleTy())
5521 weight = CW_Register;
5522 break;
5523 case 'v':
5524 if (type->isVectorTy())
5525 weight = CW_Register;
5526 break;
5527 case 'y':
5528 weight = CW_Register;
5529 break;
5530 }
5531 return weight;
5532}
5533
Scott Michelfdc40a02009-02-17 22:15:04 +00005534std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005535PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005536 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005537 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005538 // GCC RS6000 Constraint Letters
5539 switch (Constraint[0]) {
5540 case 'b': // R1-R31
5541 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005542 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005543 return std::make_pair(0U, PPC::G8RCRegisterClass);
5544 return std::make_pair(0U, PPC::GPRCRegisterClass);
5545 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005546 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005547 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005548 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005549 return std::make_pair(0U, PPC::F8RCRegisterClass);
5550 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005551 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005552 return std::make_pair(0U, PPC::VRRCRegisterClass);
5553 case 'y': // crrc
5554 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005555 }
5556 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005557
Chris Lattner331d1bc2006-11-02 01:44:04 +00005558 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005559}
Chris Lattner763317d2006-02-07 00:47:13 +00005560
Chris Lattner331d1bc2006-11-02 01:44:04 +00005561
Chris Lattner48884cd2007-08-25 00:47:38 +00005562/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005563/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005564void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005565 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005566 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005567 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005568 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005569
Eric Christopher100c8332011-06-02 23:16:42 +00005570 // Only support length 1 constraints.
5571 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005572
Eric Christopher100c8332011-06-02 23:16:42 +00005573 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005574 switch (Letter) {
5575 default: break;
5576 case 'I':
5577 case 'J':
5578 case 'K':
5579 case 'L':
5580 case 'M':
5581 case 'N':
5582 case 'O':
5583 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005584 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005585 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005586 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005587 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005588 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005589 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005590 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005591 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005592 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005593 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5594 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005595 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005596 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005597 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005598 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005599 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005600 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005601 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005602 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005603 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005604 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005605 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005606 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005607 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005608 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005609 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005610 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005611 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005612 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005613 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005614 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005615 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005616 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005617 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005618 }
5619 break;
5620 }
5621 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005622
Gabor Greifba36cb52008-08-28 21:40:38 +00005623 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005624 Ops.push_back(Result);
5625 return;
5626 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005627
Chris Lattner763317d2006-02-07 00:47:13 +00005628 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005629 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005630}
Evan Chengc4c62572006-03-13 23:20:37 +00005631
Chris Lattnerc9addb72007-03-30 23:15:24 +00005632// isLegalAddressingMode - Return true if the addressing mode represented
5633// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005634bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005635 const Type *Ty) const {
5636 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005637
Chris Lattnerc9addb72007-03-30 23:15:24 +00005638 // PPC allows a sign-extended 16-bit immediate field.
5639 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5640 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005641
Chris Lattnerc9addb72007-03-30 23:15:24 +00005642 // No global is ever allowed as a base.
5643 if (AM.BaseGV)
5644 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005645
5646 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005647 switch (AM.Scale) {
5648 case 0: // "r+i" or just "i", depending on HasBaseReg.
5649 break;
5650 case 1:
5651 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5652 return false;
5653 // Otherwise we have r+r or r+i.
5654 break;
5655 case 2:
5656 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5657 return false;
5658 // Allow 2*r as r+r.
5659 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005660 default:
5661 // No other scales are supported.
5662 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005663 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005664
Chris Lattnerc9addb72007-03-30 23:15:24 +00005665 return true;
5666}
5667
Evan Chengc4c62572006-03-13 23:20:37 +00005668/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005669/// as the offset of the target addressing mode for load / store of the
5670/// given type.
5671bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005672 // PPC allows a sign-extended 16-bit immediate field.
5673 return (V > -(1 << 16) && V < (1 << 16)-1);
5674}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005675
5676bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005677 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005678}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005679
Dan Gohmand858e902010-04-17 15:26:15 +00005680SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5681 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005682 MachineFunction &MF = DAG.getMachineFunction();
5683 MachineFrameInfo *MFI = MF.getFrameInfo();
5684 MFI->setReturnAddressIsTaken(true);
5685
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005686 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005687 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005688
Dale Johannesen08673d22010-05-03 22:59:34 +00005689 // Make sure the function does not optimize away the store of the RA to
5690 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005691 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005692 FuncInfo->setLRStoreRequired();
5693 bool isPPC64 = PPCSubTarget.isPPC64();
5694 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5695
5696 if (Depth > 0) {
5697 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5698 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005699
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005700 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005701 isPPC64? MVT::i64 : MVT::i32);
5702 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5703 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5704 FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005705 MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005706 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005707
Chris Lattner3fc027d2007-12-08 06:59:59 +00005708 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005709 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005710 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005711 RetAddrFI, MachinePointerInfo(), false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005712}
5713
Dan Gohmand858e902010-04-17 15:26:15 +00005714SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5715 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005716 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005717 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005718
Owen Andersone50ed302009-08-10 22:56:29 +00005719 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005720 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005721
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005722 MachineFunction &MF = DAG.getMachineFunction();
5723 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005724 MFI->setFrameAddressIsTaken(true);
5725 bool is31 = (DisableFramePointerElim(MF) || MFI->hasVarSizedObjects()) &&
5726 MFI->getStackSize() &&
5727 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5728 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5729 (is31 ? PPC::R31 : PPC::R1);
5730 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5731 PtrVT);
5732 while (Depth--)
5733 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005734 FrameAddr, MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005735 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005736}
Dan Gohman54aeea32008-10-21 03:41:46 +00005737
5738bool
5739PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5740 // The PowerPC target isn't yet aware of offsets.
5741 return false;
5742}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005743
Evan Cheng42642d02010-04-01 20:10:42 +00005744/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005745/// and store operations as a result of memset, memcpy, and memmove
5746/// lowering. If DstAlign is zero that means it's safe to destination
5747/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5748/// means there isn't a need to check it against alignment requirement,
5749/// probably because the source does not need to be loaded. If
5750/// 'NonScalarIntSafe' is true, that means it's safe to return a
5751/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005752/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5753/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005754/// It returns EVT::Other if the type should be determined using generic
5755/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005756EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5757 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00005758 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00005759 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005760 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005761 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005762 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005763 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005764 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005765 }
5766}